/openbmc/linux/Documentation/fb/ |
H A D | viafb.modes | 10 # 640x480, 60 Hz, Non-Interlaced (25.175 MHz dotclock) 29 # D: 25.175 MHz, H: 31.469 kHz, V: 59.94 Hz 32 # D: 24.823 MHz, H: 39.780 kHz, V: 60.00 Hz 35 # 640x480, 75 Hz, Non-Interlaced (31.50 MHz dotclock) 53 # D: 31.50 MHz, H: 37.500 kHz, V: 75.00 Hz 56 # 640x480, 85 Hz, Non-Interlaced (36.000 MHz dotclock) 74 # D: 36.000 MHz, H: 43.269 kHz, V: 85.00 Hz 77 # 640x480, 100 Hz, Non-Interlaced (43.163 MHz dotclock) 95 # D: 43.163 MHz, H: 50.900 kHz, V: 100.00 Hz 98 # 640x480, 120 Hz, Non-Interlaced (52.406 MHz dotclock) [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-rockchip/ |
H A D | cru_rk3399.h | 69 #define MHz 1000000 macro 71 #define OSC_HZ (24*MHz) 72 #define LPLL_HZ (600*MHz) 73 #define BPLL_HZ (600*MHz) 74 #define GPLL_HZ (594*MHz) 75 #define CPLL_HZ (384*MHz) 76 #define PPLL_HZ (676*MHz) 78 #define PMU_PCLK_HZ (48*MHz) 80 #define ACLKM_CORE_L_HZ (300*MHz) 81 #define ATCLK_CORE_L_HZ (300*MHz) [all …]
|
H A D | cru_rk3328.h | 47 #define MHz 1000000 macro 49 #define OSC_HZ (24 * MHz) 50 #define APLL_HZ (600 * MHz) 51 #define GPLL_HZ (576 * MHz) 52 #define CPLL_HZ (594 * MHz) 54 #define CLK_CORE_HZ (600 * MHz) 55 #define ACLKM_CORE_HZ (300 * MHz) 56 #define PCLK_DBG_HZ (300 * MHz) 62 #define PWM_CLOCK_HZ (74 * MHz)
|
/openbmc/linux/drivers/media/dvb-frontends/ |
H A D | dvb-pll.c | 74 .min = 177 * MHz, 75 .max = 858 * MHz, 96 .min = 177 * MHz, 97 .max = 896 * MHz, 120 .min = 185 * MHz, 121 .max = 900 * MHz, 138 .min = 174 * MHz, 139 .max = 862 * MHz, 154 .min = 174 * MHz, 155 .max = 862 * MHz, [all …]
|
/openbmc/u-boot/doc/ |
H A D | README.Heterogeneous-SoCs | 90 CPU0:1600 MHz, CPU1:1600 MHz, CPU2:1600 MHz, CPU3:1600 MHz, 91 DSP CPU0:1200 MHz, DSP CPU1:1200 MHz, DSP CPU2:1200 MHz, DSP CPU3:1200 MHz, 92 DSP CPU4:1200 MHz, DSP CPU5:1200 MHz, 93 CCB:666.667 MHz, 94 DDR:933.333 MHz (1866.667 MT/s data rate) (Asynchronous), IFC:166.667 MHz 95 CPRI:600 MHz 96 MAPLE:600 MHz, MAPLE-ULB:800 MHz, MAPLE-eTVPE:1000 MHz 97 FMAN1: 666.667 MHz 98 QMAN: 333.333 MHz
|
H A D | README.fsl-hwconfig | 11 route either a 11.2896MHz or a 12.288MHz clock. The default is 12 12.288MHz. This option has two effects. First, the MUX on the board 18 Select the 11.2896MHz clock 21 Select the 12.288MHz clock
|
/openbmc/linux/Documentation/userspace-api/media/dvb/ |
H A D | fe-bandwidth-t.rst | 34 - 1.712 MHz 42 - 5 MHz 50 - 6 MHz 58 - 7 MHz 66 - 8 MHz 74 - 10 MHz
|
/openbmc/u-boot/board/freescale/bsc9132qds/ |
H A D | README | 23 ECC), up to 1333 MHz data rate 73 Core MHz/CCB MHz/DDR(MT/s) 74 1. CPU0/CPU1/CCB/DDR: 1000MHz/1000MHz/500MHz/800MHz 75 (SYSCLK = 100MHz, DDRCLK = 100MHz) 76 2. CPU0/CPU1/CCB/DDR: 1200MHz/1200MHz/600MHz/1330MHz 77 (SYSCLK = 100MHz, DDRCLK = 133MHz)
|
/openbmc/linux/Documentation/devicetree/bindings/mfd/ |
H A D | omap-usb-host.txt | 40 * "usbhost_120m_fck" - 120MHz Functional clock. 43 * "refclk_60m_int" - 60MHz internal reference clock for UTMI clock mux 44 * "refclk_60m_ext_p1" - 60MHz external ref. clock for Port 1's UTMI clock mux. 45 * "refclk_60m_ext_p2" - 60MHz external ref. clock for Port 2's UTMI clock mux 51 * "usb_host_hs_hsic480m_p1_clk" - Port 1 480MHz HSIC clock gate. 52 * "usb_host_hs_hsic480m_p2_clk" - Port 2 480MHz HSIC clock gate. 53 * "usb_host_hs_hsic480m_p3_clk" - Port 3 480MHz HSIC clock gate. 54 * "usb_host_hs_hsic60m_p1_clk" - Port 1 60MHz HSIC clock gate. 55 * "usb_host_hs_hsic60m_p2_clk" - Port 2 60MHz HSIC clock gate. 56 * "usb_host_hs_hsic60m_p3_clk" - Port 3 60MHz HSIC clock gate.
|
/openbmc/linux/arch/arm64/boot/dts/exynos/ |
H A D | exynos5433-tmu.dtsi | 56 /* Set maximum frequency as 1800MHz */ 62 /* Set maximum frequency as 1700MHz */ 68 /* Set maximum frequency as 1600MHz */ 74 /* Set maximum frequency as 1500MHz */ 80 /* Set maximum frequency as 1400MHz */ 86 /* Set maximum frequencyas 1200MHz */ 92 /* Set maximum frequency as 1000MHz */ 230 /* Set maximum frequency as 1200MHz */ 236 /* Set maximum frequency as 1100MHz */ 242 /* Set maximum frequency as 1000MHz */ [all …]
|
/openbmc/u-boot/board/freescale/t102xqds/ |
H A D | t1024_sd_rcw.cfg | 1 # single-source clock:Sys_Clock = DDR_Refclock = Diff_Sysclk = 100 MHz 2 # Core/DDR/Platform/FMan = 1400MHz/1600MT/s/400MHz/700MHz
|
H A D | t1024_spi_rcw.cfg | 1 # single-source clock:Sys_Clock = DDR_Refclock = Diff_Sysclk = 100 MHz 2 # Core/DDR/Platform/FMan = 1400MHz/1600MT/s/400MHz/700MHz
|
H A D | t1024_nand_rcw.cfg | 1 # single-source clock:Sys_Clock = DDR_Refclock = Diff_Sysclk = 100 MHz 2 # Core/DDR/Platform/FMan = 1400MHz/1600MT/s/400MHz/700MHz
|
H A D | README | 114 - Switch selectable to one of 16 common settings in the interval of 64 MHz-166 MHz. 115 - Software programmable in 1 MHz increments from 1-200 MHz. 118 - 100 MHz, 125 MHz and 156.25 MHz options. 119 - Spread-spectrum option for 100 MHz. 196 0x6F 100MHz 125MHz 1101 197 0xD6 100MHz 100MHz 1111 198 0x99 156.25MHz 100MHz 1011 204 Bin1: 1400MHz 1600MT/s 400MHz 700MHz 205 Bin2: 1200MHz 1600MT/s 400MHz 600MHz 206 Bin3: 1000MHz 1600MT/s 400MHz 500MHz
|
/openbmc/linux/drivers/staging/sm750fb/ |
H A D | ddk750_chip.c | 9 #define MHz(x) ((x) * 1000000) macro 40 return MHz(130); in get_mxclk_freq() 101 if (frequency > MHz(336)) in set_memory_clock() 102 frequency = MHz(336); in set_memory_clock() 153 if (frequency > MHz(190)) in set_master_clock() 154 frequency = MHz(190); in set_master_clock() 240 set_chip_clock(MHz((unsigned int)p_init_param->chip_clock)); in ddk750_init_hw() 243 set_memory_clock(MHz(p_init_param->mem_clock)); in ddk750_init_hw() 246 set_master_clock(MHz(p_init_param->master_clock)); in ddk750_init_hw()
|
/openbmc/linux/drivers/media/firewire/ |
H A D | firedtv-fe.c | 173 fi->frequency_min_hz = 950 * MHz; in fdtv_frontend_init() 174 fi->frequency_max_hz = 2150 * MHz; in fdtv_frontend_init() 193 fi->frequency_min_hz = 950 * MHz; in fdtv_frontend_init() 194 fi->frequency_max_hz = 2150 * MHz; in fdtv_frontend_init() 213 fi->frequency_min_hz = 47 * MHz; in fdtv_frontend_init() 214 fi->frequency_max_hz = 866 * MHz; in fdtv_frontend_init() 231 fi->frequency_min_hz = 49 * MHz; in fdtv_frontend_init() 232 fi->frequency_max_hz = 861 * MHz; in fdtv_frontend_init()
|
/openbmc/openbmc/meta-openembedded/meta-oe/recipes-support/fbset/fbset-modes/om-gta01/ |
H A D | fb.modes | 4 # D: 26.000 MHz, H: 43.334 kHz, V: 65.657 Hz 11 # D: 26.000 MHz, H: 43.334 kHz, V: 65.657 Hz 18 # D: 8.475 MHz, H: 24.635 kHz, V: 75.569 Hz 25 # D: 8.475 MHz, H: 24.635 kHz, V: 75.569 Hz
|
/openbmc/linux/arch/arm/boot/dts/arm/ |
H A D | integratorcp.dts | 49 /* The codec chrystal operates at 24.576 MHz */ 65 /* This is a 25MHz chrystal on the base board */ 72 /* The UART clock is 14.74 MHz divided from 25MHz by an ICS525 */ 87 /* 24 MHz chrystal on the core module */ 124 /* The KMI clock is the 24 MHz oscillator divided to 8MHz */ 133 /* The timer clock is the 24 MHz oscillator divided to 1MHz */ 149 /* TIMER0 runs directly on the 25MHz chrystal */ 155 /* TIMER1 runs @ 1MHz */ 161 /* TIMER2 runs @ 1MHz */ 297 /* 640x480 16bpp @ 25.175MHz is 36827428 bytes/s */
|
/openbmc/u-boot/board/boundary/nitrogen6x/ |
H A D | ddr-setup.cfg | 18 * MX6Q ddr is limited to 1066 Mhz currently 1056 MHz(528 MHz clock), 20 * MX6DL ddr is limited to 800 MHz(400 MHz clock) 22 * MX6SOLO ddr is limited to 800 MHz(400 MHz clock)
|
/openbmc/u-boot/board/toradex/apalis_imx6/ |
H A D | ddr-setup.cfg | 19 * MX6Q ddr is limited to 1066 Mhz currently 1056 MHz(528 MHz clock), 21 * MX6DL ddr is limited to 800 MHz(400 MHz clock) 23 * MX6SOLO ddr is limited to 800 MHz(400 MHz clock)
|
/openbmc/u-boot/board/toradex/colibri_imx6/ |
H A D | ddr-setup.cfg | 19 * MX6Q ddr is limited to 1066 Mhz currently 1056 MHz(528 MHz clock), 21 * MX6DL ddr is limited to 800 MHz(400 MHz clock) 23 * MX6SOLO ddr is limited to 800 MHz(400 MHz clock)
|
/openbmc/linux/Documentation/admin-guide/pm/ |
H A D | intel-speed-select.rst | 154 base-frequency(MHz):2600 168 condition is met, then base frequency of 2600 MHz can be maintained. To 183 base-frequency(MHz):2800 211 This matches the base-frequency (MHz) field value displayed from the 261 Which shows that the base frequency now increased from 2600 MHz at performance 262 level 0 to 2800 MHz at performance level 4. As a result, any workload, which can 263 use fewer CPUs, can see a boost of 200 MHz compared to performance level 0. 424 Specify clos min in MHz with [--min|-n] 425 Specify clos max in MHz with [--max|-m] 434 clos min is not specified, default: 0 MHz [all …]
|
/openbmc/linux/arch/arm/boot/dts/rockchip/ |
H A D | rk3288-veyron-mickey.dts | 86 * and don't let the GPU go faster than 400 MHz. 106 * - 800 MHz (hot) 107 * - 800 MHz - 696 MHz (hotter) 108 * - 696 MHz - min (very hot) 111 * - 800 MHz appears to be a "sweet spot" for me. I can run 113 * - After 696 MHz we stop lowering voltage, so throttling 139 /* At very hot, don't let GPU go over 300 MHz */ 180 /* After 1st level throttle the GPU down to as low as 400 MHz */ 200 /* When hot, GPU goes down to 300 MHz */ 206 /* When really hot, don't let GPU go _above_ 300 MHz */
|
/openbmc/linux/drivers/media/tuners/ |
H A D | qt1010_priv.h | 70 #define QT1010_MIN_FREQ (48 * MHz) 71 #define QT1010_MAX_FREQ (860 * MHz) 72 #define QT1010_OFFSET (1246 * MHz)
|
/openbmc/linux/Documentation/devicetree/bindings/clock/ |
H A D | armada3700-periph-clock.txt | 36 0 gbe-50 50 MHz parent clock for Gigabit Ethernet 38 2 gbe-125 125 MHz parent clock for Gigabit Ethernet 39 3 gbe1-50 50 MHz clock for Gigabit Ethernet port 1 40 4 gbe0-50 50 MHz clock for Gigabit Ethernet port 0 41 5 gbe1-125 125 MHz clock for Gigabit Ethernet port 1 42 6 gbe0-125 125 MHz clock for Gigabit Ethernet port 0
|