/openbmc/linux/arch/powerpc/boot/dts/fsl/ |
H A D | mpc8544ds.dts | 16 reg = <0 0 0 0>; // Filled by U-Boot 20 reg = <0 0xe0005000 0 0x1000>; 22 ranges = <0x0 0x0 0x0 0xff800000 0x800000>; 26 ranges = <0x0 0x0 0xe0000000 0x100000>; 30 reg = <0 0xe0008000 0 0x1000>; 31 ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x20000000 32 0x1000000 0x0 0x00000000 0 0xe1000000 0x0 0x10000>; 34 interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 37 /* IDSEL 0x11 J17 Slot 1 */ 38 0x8800 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 [all …]
|
H A D | mpc8544ds.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x800000>; 44 partition@0 { 45 reg = <0x0 0x10000>; 50 reg = <0x20000 0x30000>; 56 reg = <0x200000 0x200000>; 62 reg = <0x400000 0x380000>; 67 reg = <0x780000 0x80000>; 82 phy0: ethernet-phy@0 { 83 interrupts = <10 1 0 0>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/st/ |
H A D | spear310.dtsi | 15 ranges = <0x40000000 0x40000000 0x10000000 16 0xb0000000 0xb0000000 0x10000000 17 0xd0000000 0xd0000000 0x30000000>; 21 reg = <0xb4000000 0x1000>; 29 reg = <0x44000000 0x1000 /* FSMC Register */ 30 0x40000000 0x0010 /* NAND Base DATA */ 31 0x40020000 0x0010 /* NAND Base ADDR */ 32 0x40010000 0x0010>; /* NAND Base CMD */ 39 reg = <0xb4000000 0x1000>; 49 ranges = <0xb0000000 0xb0000000 0x10000000 [all …]
|
H A D | spear13xx.dtsi | 15 #size-cells = <0>; 17 cpu@0 { 20 reg = <0>; 36 reg = < 0xec801000 0x1000 >, 37 < 0xec800100 0x0100 >; 42 interrupts = <0 6 0x04>, 43 <0 7 0x04>; 48 reg = <0xed000000 0x1000>; 56 reg = <0 0x40000000>; 79 ranges = <0x50000000 0x50000000 0x10000000 [all …]
|
/openbmc/linux/arch/powerpc/configs/85xx/ |
H A D | ppa8548_defconfig | 14 CONFIG_LOWMEM_SIZE=0x40000000 18 CONFIG_PAGE_OFFSET=0xb0000000 21 CONFIG_TASK_SIZE=0xb0000000
|
/openbmc/linux/drivers/net/wireless/realtek/rtw89/ |
H A D | rtw8852a_table.c | 10 {0xF0FF0001, 0x00000000}, 11 {0xF03300FF, 0x00000001}, 12 {0xF03500FF, 0x00000002}, 13 {0xF03200FF, 0x00000003}, 14 {0xF03400FF, 0x00000004}, 15 {0xF03600FF, 0x00000005}, 16 {0x704, 0x601E0100}, 17 {0x714, 0x00000000}, 18 {0x718, 0x13332333}, 19 {0x714, 0x00010000}, [all …]
|
H A D | rtw8852b_table.c | 10 {0x704, 0x601E0100}, 11 {0x4000, 0x00000000}, 12 {0x4004, 0xCA014000}, 13 {0x4008, 0xC751D4F0}, 14 {0x400C, 0x44511475}, 15 {0x4010, 0x00000000}, 16 {0x4014, 0x00000000}, 17 {0x4018, 0x4F4C084B}, 18 {0x401C, 0x084A4E52}, 19 {0x4020, 0x4D504E4B}, [all …]
|
/openbmc/linux/arch/sh/include/mach-se/mach/ |
H A D | se7722.h | 17 #define PA_ROM 0xa0000000 /* EPROM */ 18 #define PA_ROM_SIZE 0x00200000 /* EPROM size 2M byte */ 19 #define PA_FROM 0xa1000000 /* Flash-ROM */ 20 #define PA_FROM_SIZE 0x01000000 /* Flash-ROM size 16M byte */ 21 #define PA_EXT1 0xa4000000 22 #define PA_EXT1_SIZE 0x04000000 23 #define PA_SDRAM 0xaC000000 /* DDR-SDRAM(Area3) 64MB */ 24 #define PA_SDRAM_SIZE 0x04000000 26 #define PA_EXT4 0xb0000000 27 #define PA_EXT4_SIZE 0x04000000 [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/ |
H A D | table.c | 7 0x800, 0x8020D010, 8 0x804, 0x080112E0, 9 0x808, 0x0E028233, 10 0x80C, 0x12131113, 11 0x810, 0x20101263, 12 0x814, 0x020C3D10, 13 0x818, 0x03A00385, 14 0x820, 0x00000000, 15 0x824, 0x00030FE0, 16 0x828, 0x00000000, [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtw88/ |
H A D | rtw8821c_table.c | 10 0x010, 0x00000043, 11 0x025, 0x0000001D, 12 0x026, 0x000000CE, 13 0x04F, 0x00000001, 14 0x029, 0x000000F9, 15 0x420, 0x00000080, 16 0x421, 0x0000001F, 17 0x428, 0x0000000A, 18 0x429, 0x00000010, 19 0x430, 0x00000000, [all …]
|
/openbmc/u-boot/arch/x86/dts/ |
H A D | galileo.dts | 25 silent_console = <0>; 34 #size-cells = <0>; 36 cpu@0 { 39 reg = <0>; 40 intel,apic-id = <0>; 54 rank-mask = <DRAM_RANK(0)>; 55 chan-mask = <DRAM_CHANNEL(0)>; 65 dram-ras = <0x0000927c>; 66 dram-wtr = <0x00002710>; 67 dram-rrd = <0x00002710>; [all …]
|
/openbmc/u-boot/include/configs/ |
H A D | vct.h | 36 #define CONFIG_SYS_INIT_SP_OFFSET 0x400000 46 #define UART_1_BASE 0xBDC30000 48 #define UART_1_BASE 0xBF89C000 59 #define CONFIG_SYS_SDRAM_BASE 0x80000000 61 #define CONFIG_SYS_MEMTEST_START 0x80200000 62 #define CONFIG_SYS_MEMTEST_END 0x80400000 63 #define CONFIG_SYS_LOAD_ADDR 0x80400000 /* default load address */ 113 #define CONFIG_FLASH_BASE 0xb0000000 114 #define CONFIG_FLASH_END 0xbfffffff 122 #define CONFIG_SYS_FLASH_BASE 0xb0000000 [all …]
|
H A D | MPC8544DS.h | 28 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */ 41 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 42 #define CONFIG_SYS_MEMTEST_END 0x00400000 44 #define CONFIG_SYS_CCSRBAR 0xe0000000 52 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 54 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 62 #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 74 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 76 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 78 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/ |
H A D | tqm8548-bigflash.dts | 31 #size-cells = <0>; 33 PowerPC,8548@0 { 35 reg = <0>; 38 d-cache-size = <0x8000>; // L1, 32K 39 i-cache-size = <0x8000>; // L1, 32K 46 reg = <0x00000000 0x00000000>; // Filled in by U-Boot 53 ranges = <0x0 0xa0000000 0x100000>; 54 bus-frequency = <0>; 57 ecm-law@0 { 59 reg = <0x0 0x1000>; [all …]
|
H A D | mpc8349emitxgp.dts | 25 #size-cells = <0>; 27 PowerPC,8349@0 { 29 reg = <0x0>; 34 timebase-frequency = <0>; // from bootloader 35 bus-frequency = <0>; // from bootloader 36 clock-frequency = <0>; // from bootloader 42 reg = <0x00000000 0x10000000>; 50 ranges = <0x0 0xe0000000 0x00100000>; 51 reg = <0xe0000000 0x00000200>; 52 bus-frequency = <0>; // from bootloader [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/mips/cavium/ |
H A D | ciu3.txt | 24 #address-cells = <0>; 26 reg = <0x10100 0x00000000 0x0 0xb0000000>;
|
/openbmc/linux/arch/mips/include/asm/mach-bcm63xx/ |
H A D | ioremap.h | 11 if (offset >= 0xfff80000) in is_bcm63xx_internal_registers() 18 if (offset >= 0xfff00000) in is_bcm63xx_internal_registers() 24 if (offset >= 0xb0000000 && offset < 0xb1000000) in is_bcm63xx_internal_registers() 28 return 0; in is_bcm63xx_internal_registers()
|
/openbmc/linux/Documentation/devicetree/bindings/memory-controllers/ |
H A D | ti,da8xx-ddrctl.yaml | 34 reg = <0xb0000000 0xe8>;
|
/openbmc/linux/drivers/net/wireless/broadcom/brcm80211/brcmsmac/phy/ |
H A D | phytbl_lcn.c | 10 0x00000000, 11 0x00000000, 12 0x00000000, 13 0x00000000, 14 0x00000000, 15 0x00000000, 16 0x00000000, 17 0x00000000, 18 0x00000004, 19 0x00000000, [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-spear/ |
H A D | hardware.h | 10 #define CONFIG_SYS_USBD_BASE 0xE1100000 11 #define CONFIG_SYS_PLUG_BASE 0xE1200000 12 #define CONFIG_SYS_FIFO_BASE 0xE1000800 13 #define CONFIG_SYS_UHC0_EHCI_BASE 0xE1800000 14 #define CONFIG_SYS_UHC1_EHCI_BASE 0xE2000000 15 #define CONFIG_SYS_SMI_BASE 0xFC000000 16 #define CONFIG_SPEAR_SYSCNTLBASE 0xFCA00000 17 #define CONFIG_SPEAR_TIMERBASE 0xFC800000 18 #define CONFIG_SPEAR_MISCBASE 0xFCA80000 19 #define CONFIG_SPEAR_ETHBASE 0xE0800000 [all …]
|
/openbmc/linux/drivers/of/unittest-data/ |
H A D | tests-address.dtsi | 17 ranges = <0x70000000 0x70000000 0x50000000>, 18 <0x00000000 0xd0000000 0x20000000>; 19 dma-ranges = <0x0 0x20000000 0x40000000>; 22 reg = <0x70000000 0x1000>; 28 ranges = <0x0 0x0 0x80000000 0x0 0x100000>; 29 dma-ranges = <0x1 0x0 0x0 0x20 0x0>; 32 reg = <0x0 0x1000 0x0 0x1000>; 40 reg = <0x90000000 0x1000>; 41 ranges = <0x42000000 0x0 0x40000000 0x40000000 0x0 0x10000000>; 42 dma-ranges = <0x42000000 0x0 0x80000000 0x00000000 0x0 0x10000000>, [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-armada100/ |
H A D | armada100.h | 15 #define APBC_APBCLK (1<<0) /* APB Bus Clock Enable */ 19 #define APBC_FNCLKSEL(x) (((x) & 0xf) << 4) 22 #define FE_CLK_RST 0x1 23 #define FE_CLK_ENA 0x8 26 #define SSP2_APBCLK 0x01 27 #define SSP2_FNCLK 0x02 30 #define USB_SPH_AXICLK_EN 0x10 31 #define USB_SPH_AXI_RST 0x02 38 #define ARMD1_DRAM_BASE 0xB0000000 39 #define ARMD1_FEC_BASE 0xC0800000 [all …]
|
/openbmc/linux/arch/sh/include/mach-common/mach/ |
H A D | secureedge5410.h | 38 #define SECUREEDGE_IOPORT_ADDR ((volatile short *) 0xb0000000) 45 ((*SECUREEDGE_IOPORT_ADDR&0x0817) | (secureedge5410_ioport&~0x0817))
|
/openbmc/linux/arch/arm/mach-davinci/ |
H A D | devices-da8xx.c | 28 #define DA8XX_TPCC_BASE 0x01c00000 29 #define DA8XX_TPTC0_BASE 0x01c08000 30 #define DA8XX_TPTC1_BASE 0x01c08400 31 #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */ 32 #define DA8XX_I2C0_BASE 0x01c22000 33 #define DA8XX_RTC_BASE 0x01c23000 34 #define DA8XX_PRUSS_MEM_BASE 0x01c30000 35 #define DA8XX_MMCSD0_BASE 0x01c40000 36 #define DA8XX_SPI0_BASE 0x01c41000 37 #define DA830_SPI1_BASE 0x01e12000 [all …]
|
/openbmc/linux/arch/sh/include/mach-landisk/mach/ |
H A D | iodata_landisk.h | 16 #define PA_USB 0xa4000000 /* USB Controller M66590 */ 18 #define PA_ATARST 0xb0000000 /* ATA/FATA Access Control Register */ 19 #define PA_LED 0xb0000001 /* LED Control Register */ 20 #define PA_STATUS 0xb0000002 /* Switch Status Register */ 21 #define PA_SHUTDOWN 0xb0000003 /* Shutdown Control Register */ 22 #define PA_PCIPME 0xb0000004 /* PCI PME Status Register */ 23 #define PA_IMASK 0xb0000005 /* Interrupt Mask Register */ 25 #define PA_PWRINT_CLR 0xb0000006 /* Shutdown Interrupt clear Register */ 27 #define PA_PIDE_OFFSET 0x40 /* CF IDE Offset */ 28 #define PA_SIDE_OFFSET 0x40 /* HDD IDE Offset */ [all …]
|