Home
last modified time | relevance | path

Searched refs:mmSTLB_CACHE_INV_BASE_49_40 (Results 1 – 4 of 4) sorted by relevance

/openbmc/linux/drivers/accel/habanalabs/include/goya/asic_reg/
H A Dstlb_regs.h26 #define mmSTLB_CACHE_INV_BASE_49_40 0x490018 macro
/openbmc/linux/drivers/accel/habanalabs/include/gaudi/asic_reg/
H A Dstlb_regs.h26 #define mmSTLB_CACHE_INV_BASE_49_40 0xC12018 macro
/openbmc/linux/drivers/accel/habanalabs/goya/
H A Dgoya.c2696 WREG32(mmSTLB_CACHE_INV_BASE_49_40, MMU_CACHE_MNG_ADDR >> 40); in goya_mmu_init()
/openbmc/linux/drivers/accel/habanalabs/gaudi/
H A Dgaudi.c3663 WREG32(mmSTLB_CACHE_INV_BASE_49_40, prop->mmu_cache_mng_addr >> 40); in gaudi_mmu_init()