Home
last modified time | relevance | path

Searched refs:rst_to_cke (Results 1 – 25 of 32) sorted by relevance

12

/openbmc/u-boot/board/engicam/common/
H A Dspl.c245 .rst_to_cke = 0x23,
277 .rst_to_cke = 0x23,
294 .rst_to_cke = 0x23,
344 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
/openbmc/u-boot/board/liebherr/mccmon6/
H A Dspl.c186 .rst_to_cke = 0x23,
227 .rst_to_cke = 0x23,
244 .rst_to_cke = 0x23,
/openbmc/u-boot/board/wandboard/
H A Dspl.c235 .rst_to_cke = 0x23,
278 .rst_to_cke = 0x23,
297 .rst_to_cke = 0x23,
/openbmc/u-boot/board/compulab/cm_fx6/
H A Dspl.c105 .rst_to_cke = 0x23,
172 .rst_to_cke = 0x23,
/openbmc/u-boot/board/bachmann/ot1200/
H A Dot1200_spl.c84 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
/openbmc/u-boot/board/ccv/xpress/
H A Dspl.c60 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
/openbmc/u-boot/board/barco/platinum/
H A Dspl_picon.c136 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */ in spl_dram_init()
H A Dspl_titanium.c139 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */ in spl_dram_init()
/openbmc/u-boot/board/phytec/pcl063/
H A Dspl.c65 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
/openbmc/u-boot/board/bticino/mamoj/
H A Dspl.c124 .rst_to_cke = 0x23,
/openbmc/u-boot/arch/arm/mach-imx/mx6/
H A Dlitesom.c128 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
H A Dopos6ul.c193 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
/openbmc/u-boot/board/technexion/pico-imx6ul/
H A Dspl.c71 .rst_to_cke = 0x23,
/openbmc/u-boot/board/freescale/mx6memcal/
H A Dspl.c229 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
234 .rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */
/openbmc/u-boot/board/dhelectronics/dh_imx6/
H A Ddh_imx6_spl.c251 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
270 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
/openbmc/u-boot/board/udoo/
H A Dudoo_spl.c192 .rst_to_cke = 0x23,
/openbmc/u-boot/board/liebherr/display5/
H A Dspl.c180 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */ in spl_dram_init()
/openbmc/u-boot/board/freescale/mx6ul_14x14_evk/
H A Dmx6ul_14x14_evk.c637 .rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */
677 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
/openbmc/u-boot/board/k+p/kp_imx6q_tpc/
H A Dkp_imx6q_tpc_spl.c243 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */ in spl_dram_init()
/openbmc/u-boot/board/sks-kinkel/sksimx6/
H A Dsksimx6.c333 .rst_to_cke = 0x23,
/openbmc/u-boot/board/freescale/mx6slevk/
H A Dmx6slevk.c412 .rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */ in spl_dram_init()
/openbmc/u-boot/board/gateworks/gw_ventana/
H A Dgw_ventana_spl.c507 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */ in spl_dram_init()
/openbmc/u-boot/board/kosagi/novena/
H A Dnovena_spl.c519 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
/openbmc/u-boot/board/phytec/pcm058/
H A Dpcm058.c506 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */ in spl_dram_init()
/openbmc/u-boot/board/udoo/neo/
H A Dneo.c559 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */ in spl_dram_init()

12