xref: /openbmc/u-boot/board/bticino/mamoj/spl.c (revision 3eceff64)
1*855ff8e6STom Rini // SPDX-License-Identifier: GPL-2.0+
21494cc89SJagan Teki /*
31494cc89SJagan Teki  * Copyright (C) 2018 Simone CIANNI <simone.cianni@bticino.it>
41494cc89SJagan Teki  * Copyright (C) 2018 Raffaele RECALCATI <raffaele.recalcati@bticino.it>
51494cc89SJagan Teki  * Copyright (C) 2018 Jagan Teki <jagan@amarulasolutions.com>
61494cc89SJagan Teki  */
71494cc89SJagan Teki 
81494cc89SJagan Teki #include <common.h>
91494cc89SJagan Teki #include <spl.h>
101494cc89SJagan Teki 
111494cc89SJagan Teki #include <asm/io.h>
121494cc89SJagan Teki #include <linux/sizes.h>
131494cc89SJagan Teki 
141494cc89SJagan Teki #include <asm/arch/clock.h>
151494cc89SJagan Teki #include <asm/arch/crm_regs.h>
161494cc89SJagan Teki #include <asm/arch/iomux.h>
171494cc89SJagan Teki #include <asm/arch/mx6-ddr.h>
181494cc89SJagan Teki #include <asm/arch/mx6-pins.h>
191494cc89SJagan Teki #include <asm/arch/sys_proto.h>
201494cc89SJagan Teki 
211494cc89SJagan Teki DECLARE_GLOBAL_DATA_PTR;
221494cc89SJagan Teki 
231494cc89SJagan Teki #define IMX6SDL_DRIVE_STRENGTH		0x28
241494cc89SJagan Teki #define UART_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
251494cc89SJagan Teki 			PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
261494cc89SJagan Teki 
271494cc89SJagan Teki static iomux_v3_cfg_t const uart3_pads[] = {
281494cc89SJagan Teki 	IOMUX_PADS(PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
291494cc89SJagan Teki 	IOMUX_PADS(PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
301494cc89SJagan Teki };
311494cc89SJagan Teki 
329e759ce9SJagan Teki #ifdef CONFIG_SPL_OS_BOOT
spl_start_uboot(void)339e759ce9SJagan Teki int spl_start_uboot(void)
349e759ce9SJagan Teki {
359e759ce9SJagan Teki 	/* break into full u-boot on 'c' */
369e759ce9SJagan Teki 	if (serial_tstc() && serial_getc() == 'c')
379e759ce9SJagan Teki 		return 1;
389e759ce9SJagan Teki 
399e759ce9SJagan Teki 	return 0;
409e759ce9SJagan Teki }
419e759ce9SJagan Teki #endif
429e759ce9SJagan Teki 
431494cc89SJagan Teki struct mx6sdl_iomux_ddr_regs mx6sdl_ddr_ioregs = {
441494cc89SJagan Teki 	.dram_sdclk_0 = IMX6SDL_DRIVE_STRENGTH,
451494cc89SJagan Teki 	.dram_sdclk_1 = IMX6SDL_DRIVE_STRENGTH,
461494cc89SJagan Teki 	.dram_cas = IMX6SDL_DRIVE_STRENGTH,
471494cc89SJagan Teki 	.dram_ras = IMX6SDL_DRIVE_STRENGTH,
481494cc89SJagan Teki 	.dram_reset = IMX6SDL_DRIVE_STRENGTH,
491494cc89SJagan Teki 	.dram_sdcke0 = IMX6SDL_DRIVE_STRENGTH,
501494cc89SJagan Teki 	.dram_sdcke1 = IMX6SDL_DRIVE_STRENGTH,
511494cc89SJagan Teki 	.dram_sdba2 = 0x00000000,
521494cc89SJagan Teki 	.dram_sdodt0 = IMX6SDL_DRIVE_STRENGTH,
531494cc89SJagan Teki 	.dram_sdodt1 = IMX6SDL_DRIVE_STRENGTH,
541494cc89SJagan Teki 	.dram_sdqs0 = IMX6SDL_DRIVE_STRENGTH,
551494cc89SJagan Teki 	.dram_sdqs1 = IMX6SDL_DRIVE_STRENGTH,
561494cc89SJagan Teki 	.dram_sdqs2 = IMX6SDL_DRIVE_STRENGTH,
571494cc89SJagan Teki 	.dram_sdqs3 = IMX6SDL_DRIVE_STRENGTH,
581494cc89SJagan Teki 	.dram_sdqs4 = IMX6SDL_DRIVE_STRENGTH,
591494cc89SJagan Teki 	.dram_sdqs5 = IMX6SDL_DRIVE_STRENGTH,
601494cc89SJagan Teki 	.dram_sdqs6 = IMX6SDL_DRIVE_STRENGTH,
611494cc89SJagan Teki 	.dram_sdqs7 = IMX6SDL_DRIVE_STRENGTH,
621494cc89SJagan Teki 	.dram_dqm0 = IMX6SDL_DRIVE_STRENGTH,
631494cc89SJagan Teki 	.dram_dqm1 = IMX6SDL_DRIVE_STRENGTH,
641494cc89SJagan Teki 	.dram_dqm2 = IMX6SDL_DRIVE_STRENGTH,
651494cc89SJagan Teki 	.dram_dqm3 = IMX6SDL_DRIVE_STRENGTH,
661494cc89SJagan Teki 	.dram_dqm4 = IMX6SDL_DRIVE_STRENGTH,
671494cc89SJagan Teki 	.dram_dqm5 = IMX6SDL_DRIVE_STRENGTH,
681494cc89SJagan Teki 	.dram_dqm6 = IMX6SDL_DRIVE_STRENGTH,
691494cc89SJagan Teki 	.dram_dqm7 = IMX6SDL_DRIVE_STRENGTH,
701494cc89SJagan Teki };
711494cc89SJagan Teki 
721494cc89SJagan Teki struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = {
731494cc89SJagan Teki 	.grp_ddr_type = 0x000c0000,
741494cc89SJagan Teki 	.grp_ddrmode_ctl = 0x00020000,
751494cc89SJagan Teki 	.grp_ddrpke = 0x00000000,
761494cc89SJagan Teki 	.grp_addds = IMX6SDL_DRIVE_STRENGTH,
771494cc89SJagan Teki 	.grp_ctlds = IMX6SDL_DRIVE_STRENGTH,
781494cc89SJagan Teki 	.grp_ddrmode = 0x00020000,
791494cc89SJagan Teki 	.grp_b0ds = IMX6SDL_DRIVE_STRENGTH,
801494cc89SJagan Teki 	.grp_b1ds = IMX6SDL_DRIVE_STRENGTH,
811494cc89SJagan Teki 	.grp_b2ds = IMX6SDL_DRIVE_STRENGTH,
821494cc89SJagan Teki 	.grp_b3ds = IMX6SDL_DRIVE_STRENGTH,
831494cc89SJagan Teki 	.grp_b4ds = IMX6SDL_DRIVE_STRENGTH,
841494cc89SJagan Teki 	.grp_b5ds = IMX6SDL_DRIVE_STRENGTH,
851494cc89SJagan Teki 	.grp_b6ds = IMX6SDL_DRIVE_STRENGTH,
861494cc89SJagan Teki 	.grp_b7ds = IMX6SDL_DRIVE_STRENGTH,
871494cc89SJagan Teki };
881494cc89SJagan Teki 
891494cc89SJagan Teki static struct mx6_ddr3_cfg mt41k128m16jt_125 = {
901494cc89SJagan Teki 	.mem_speed = 1600,
911494cc89SJagan Teki 	.density = 4,
921494cc89SJagan Teki 	.width = 32,
931494cc89SJagan Teki 	.banks = 8,
941494cc89SJagan Teki 	.rowaddr = 14,
951494cc89SJagan Teki 	.coladdr = 10,
961494cc89SJagan Teki 	.pagesz = 2,
971494cc89SJagan Teki 	.trcd = 1375,
981494cc89SJagan Teki 	.trcmin = 4875,
991494cc89SJagan Teki 	.trasmin = 3500,
1001494cc89SJagan Teki 	.SRT = 0,
1011494cc89SJagan Teki };
1021494cc89SJagan Teki 
1031494cc89SJagan Teki static struct mx6_mmdc_calibration mx6dl_mmdc_calib = {
1041494cc89SJagan Teki 	.p0_mpwldectrl0 = 0x0042004b,
1051494cc89SJagan Teki 	.p0_mpwldectrl1 = 0x0038003c,
1061494cc89SJagan Teki 	.p0_mpdgctrl0 = 0x42340230,
1071494cc89SJagan Teki 	.p0_mpdgctrl1 = 0x0228022c,
1081494cc89SJagan Teki 	.p0_mprddlctl = 0x42444646,
1091494cc89SJagan Teki 	.p0_mpwrdlctl = 0x38382e2e,
1101494cc89SJagan Teki };
1111494cc89SJagan Teki 
1121494cc89SJagan Teki static struct mx6_ddr_sysinfo mem_dl = {
1131494cc89SJagan Teki 	.dsize		= 1,
1141494cc89SJagan Teki 	.cs1_mirror	= 0,
1151494cc89SJagan Teki 	/* config for full 4GB range so that get_mem_size() works */
1161494cc89SJagan Teki 	.cs_density	= 32,
1171494cc89SJagan Teki 	.ncs		= 1,
1181494cc89SJagan Teki 	.bi_on		= 1,
1191494cc89SJagan Teki 	.rtt_nom	= 1,
1201494cc89SJagan Teki 	.rtt_wr		= 1,
1211494cc89SJagan Teki 	.ralat		= 5,
1221494cc89SJagan Teki 	.walat		= 0,
1231494cc89SJagan Teki 	.mif3_mode	= 3,
1241494cc89SJagan Teki 	.rst_to_cke	= 0x23,
1251494cc89SJagan Teki 	.sde_to_rst	= 0x10,
1261494cc89SJagan Teki 	.refsel		= 1,
1271494cc89SJagan Teki 	.refr		= 7,
1281494cc89SJagan Teki };
1291494cc89SJagan Teki 
spl_dram_init(void)1301494cc89SJagan Teki static void spl_dram_init(void)
1311494cc89SJagan Teki {
1321494cc89SJagan Teki 	mx6sdl_dram_iocfg(64, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
1331494cc89SJagan Teki 	mx6_dram_cfg(&mem_dl, &mx6dl_mmdc_calib, &mt41k128m16jt_125);
1341494cc89SJagan Teki 
1351494cc89SJagan Teki 	udelay(100);
1361494cc89SJagan Teki }
1371494cc89SJagan Teki 
ccgr_init(void)1381494cc89SJagan Teki static void ccgr_init(void)
1391494cc89SJagan Teki {
1401494cc89SJagan Teki 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
1411494cc89SJagan Teki 
1421494cc89SJagan Teki 	writel(0x00003f3f, &ccm->CCGR0);
1431494cc89SJagan Teki 	writel(0x0030fc00, &ccm->CCGR1);
1441494cc89SJagan Teki 	writel(0x000fc000, &ccm->CCGR2);
1451494cc89SJagan Teki 	writel(0x3f300000, &ccm->CCGR3);
1461494cc89SJagan Teki 	writel(0xff00f300, &ccm->CCGR4);
1471494cc89SJagan Teki 	writel(0x0f0000c3, &ccm->CCGR5);
1481494cc89SJagan Teki 	writel(0x000003cc, &ccm->CCGR6);
1491494cc89SJagan Teki }
1501494cc89SJagan Teki 
board_init_f(ulong dummy)1511494cc89SJagan Teki void board_init_f(ulong dummy)
1521494cc89SJagan Teki {
1531494cc89SJagan Teki 	ccgr_init();
1541494cc89SJagan Teki 
1551494cc89SJagan Teki 	/* setup AIPS and disable watchdog */
1561494cc89SJagan Teki 	arch_cpu_init();
1571494cc89SJagan Teki 
1581494cc89SJagan Teki 	gpr_init();
1591494cc89SJagan Teki 
1601494cc89SJagan Teki 	/* iomux */
1611494cc89SJagan Teki 	SETUP_IOMUX_PADS(uart3_pads);
1621494cc89SJagan Teki 
1631494cc89SJagan Teki 	/* setup GP timer */
1641494cc89SJagan Teki 	timer_init();
1651494cc89SJagan Teki 
1661494cc89SJagan Teki 	/* UART clocks enabled and gd valid - init serial console */
1671494cc89SJagan Teki 	preloader_console_init();
1681494cc89SJagan Teki 
1691494cc89SJagan Teki 	/* DDR initialization */
1701494cc89SJagan Teki 	spl_dram_init();
1711494cc89SJagan Teki }
172