Home
last modified time | relevance | path

Searched refs:regval (Results 1 – 25 of 42) sorted by relevance

12

/openbmc/u-boot/arch/arm/mach-omap2/omap3/
H A Demif4.c65 unsigned int regval; in do_emif4_init() local
67 regval = (EMIF4_DDR1_READ_LAT | EMIF4_DDR1_PWRDN_DIS | in do_emif4_init()
69 writel(regval, &emif4_base->ddr_phyctrl1); in do_emif4_init()
70 writel(regval, &emif4_base->ddr_phyctrl1_shdw); in do_emif4_init()
74 regval = readl(&emif4_base->sdram_iodft_tlgc); in do_emif4_init()
75 regval |= (1<<10); in do_emif4_init()
76 writel(regval, &emif4_base->sdram_iodft_tlgc); in do_emif4_init()
82 regval |= (1<<0); in do_emif4_init()
83 writel(regval, &emif4_base->sdram_iodft_tlgc); in do_emif4_init()
85 regval = (EMIF4_TIM1_T_WTR | EMIF4_TIM1_T_RRD | in do_emif4_init()
[all …]
/openbmc/u-boot/board/xilinx/zynqmp/zynqmp-zcu100-revC/
H A Dpsu_init_gpl.c686 unsigned int regval = 0; in psu_ddr_phybringup_data() local
723 regval = Xil_In32(0xFD070018); in psu_ddr_phybringup_data()
724 while ((regval & 0x1) != 0x0) in psu_ddr_phybringup_data()
725 regval = Xil_In32(0xFD070018); in psu_ddr_phybringup_data()
727 regval = Xil_In32(0xFD070018); in psu_ddr_phybringup_data()
728 regval = Xil_In32(0xFD070018); in psu_ddr_phybringup_data()
729 regval = Xil_In32(0xFD070018); in psu_ddr_phybringup_data()
730 regval = Xil_In32(0xFD070018); in psu_ddr_phybringup_data()
731 regval = Xil_In32(0xFD070018); in psu_ddr_phybringup_data()
732 regval = Xil_In32(0xFD070018); in psu_ddr_phybringup_data()
[all …]
/openbmc/u-boot/drivers/adc/
H A Dmeson-saradc.c183 u32 regval; in meson_saradc_get_fifo_count() local
185 regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval); in meson_saradc_get_fifo_count()
187 return FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval); in meson_saradc_get_fifo_count()
246 uint regval, timeout = 10000; in meson_saradc_wait_busy_clear() local
255 regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval); in meson_saradc_wait_busy_clear()
256 } while (FIELD_GET(MESON_SAR_ADC_REG0_BUSY_MASK, regval) && timeout--); in meson_saradc_wait_busy_clear()
267 uint regval, fifo_chan, fifo_val, count; in meson_saradc_read_raw_sample() local
280 regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &regval); in meson_saradc_read_raw_sample()
281 fifo_chan = FIELD_GET(MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK, regval); in meson_saradc_read_raw_sample()
288 fifo_val = FIELD_GET(MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK, regval); in meson_saradc_read_raw_sample()
[all …]
/openbmc/u-boot/arch/arm/mach-at91/armv7/
H A Dclock.c197 u32 regval, status; in at91_enable_periph_generated_clk() local
212 regval = readl(&pmc->pcr); in at91_enable_periph_generated_clk()
213 regval &= ~AT91_PMC_PCR_GCKCSS; in at91_enable_periph_generated_clk()
214 regval &= ~AT91_PMC_PCR_GCKDIV; in at91_enable_periph_generated_clk()
218 regval |= AT91_PMC_PCR_GCKCSS_SLOW_CLK; in at91_enable_periph_generated_clk()
221 regval |= AT91_PMC_PCR_GCKCSS_MAIN_CLK; in at91_enable_periph_generated_clk()
224 regval |= AT91_PMC_PCR_GCKCSS_PLLA_CLK; in at91_enable_periph_generated_clk()
227 regval |= AT91_PMC_PCR_GCKCSS_UPLL_CLK; in at91_enable_periph_generated_clk()
230 regval |= AT91_PMC_PCR_GCKCSS_MCK_CLK; in at91_enable_periph_generated_clk()
233 regval |= AT91_PMC_PCR_GCKCSS_AUDIO_CLK; in at91_enable_periph_generated_clk()
[all …]
/openbmc/u-boot/board/keymile/km_arm/
H A Dfpga_config.c36 u8 regval; in boco_clear_bits() local
39 ret = i2c_read(BOCO_ADDR, reg, 1, &regval, 1); in boco_clear_bits()
45 regval &= ~flags; in boco_clear_bits()
46 ret = i2c_write(BOCO_ADDR, reg, 1, &regval, 1); in boco_clear_bits()
59 u8 regval; in boco_set_bits() local
62 ret = i2c_read(BOCO_ADDR, reg, 1, &regval, 1); in boco_set_bits()
68 regval |= flags; in boco_set_bits()
69 ret = i2c_write(BOCO_ADDR, reg, 1, &regval, 1); in boco_set_bits()
88 u8 regval; in fpga_done() local
94 ret = i2c_read(BOCO_ADDR, SPI_REG, 1, &regval, 1); in fpga_done()
[all …]
/openbmc/u-boot/cmd/
H A Dmii.c122 ushort regval,
129 ushort regval);
146 ushort regval, in dump_reg() argument
155 prd->regno, regval, prd->name); in dump_reg()
164 regval & mask_in_place, in dump_reg()
167 if (special_field(prd->regno, pdesc, regval)) { in dump_reg()
175 (regval & mask_in_place) >> pdesc->lo, in dump_reg()
196 ushort regval) in special_field() argument
199 ushort speed_bits = regval & (BMCR_SPEED1000 | BMCR_SPEED100); in special_field()
202 (regval >> 6) & 1, in special_field()
[all …]
/openbmc/u-boot/arch/arm/mach-zynqmp/
H A Dpsu_spl_init.c53 unsigned long regval = 0; in psu_mask_write() local
55 regval = readl(offset); in psu_mask_write()
56 regval &= ~(mask); in psu_mask_write()
57 regval |= (val & mask); in psu_mask_write()
58 writel(regval, offset); in psu_mask_write()
/openbmc/u-boot/arch/arm/mach-at91/
H A Dclock.c19 u32 regval; in at91_periph_clk_enable() local
29 regval = AT91_PMC_PCR_EN | AT91_PMC_PCR_CMD_WRITE | id | div_value; in at91_periph_clk_enable()
31 writel(regval, &pmc->pcr); in at91_periph_clk_enable()
42 u32 regval; in at91_periph_clk_disable() local
47 regval = AT91_PMC_PCR_CMD_WRITE | id; in at91_periph_clk_disable()
49 writel(regval, &pmc->pcr); in at91_periph_clk_disable()
/openbmc/u-boot/drivers/watchdog/
H A Dat91sam9_wdt.c40 u32 regval; member
69 priv->regval = AT91_WDT_MR_WDRSTEN /* causes watchdog reset */ in at91_wdt_start()
74 writel(priv->regval, priv->regs + AT91_WDT_MR); in at91_wdt_start()
84 priv->regval |= AT91_WDT_MR_WDDIS; in at91_wdt_stop()
85 writel(priv->regval, priv->regs + AT91_WDT_MR); in at91_wdt_stop()
/openbmc/u-boot/drivers/sound/
H A Dmax98090.c127 u8 regval = 0; in max98090_set_fmt() local
156 error |= maxim_i2c_write(priv, M98090_REG_MASTER_MODE, regval); in max98090_set_fmt()
158 regval = 0; in max98090_set_fmt()
161 regval |= M98090_DLY_MASK; in max98090_set_fmt()
166 regval |= M98090_RJ_MASK; in max98090_set_fmt()
179 regval |= M98090_WCI_MASK; in max98090_set_fmt()
182 regval |= M98090_BCI_MASK; in max98090_set_fmt()
185 regval |= M98090_BCI_MASK | M98090_WCI_MASK; in max98090_set_fmt()
192 error |= maxim_i2c_write(priv, M98090_REG_INTERFACE_FORMAT, regval); in max98090_set_fmt()
H A Dmax98095.c61 u8 regval; in max98095_hw_params() local
91 if (rate_value(rate, &regval)) { in max98095_hw_params()
99 regval); in max98095_hw_params()
170 u8 regval = 0; in max98095_set_fmt() local
202 regval |= M98095_DAI_MAS; in max98095_set_fmt()
213 regval |= M98095_DAI_DLY; in max98095_set_fmt()
226 regval |= M98095_DAI_WCI; in max98095_set_fmt()
229 regval |= M98095_DAI_BCI; in max98095_set_fmt()
232 regval |= M98095_DAI_BCI | M98095_DAI_WCI; in max98095_set_fmt()
241 M98095_DAI_BCI | M98095_DAI_WCI, regval); in max98095_set_fmt()
/openbmc/u-boot/arch/mips/mach-ath79/ar934x/
H A Dclk.c228 static u32 ar934x_cpupll_to_hz(const u32 regval) in ar934x_cpupll_to_hz() argument
230 const u32 outdiv = (regval >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) & in ar934x_cpupll_to_hz()
232 const u32 refdiv = (regval >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) & in ar934x_cpupll_to_hz()
234 const u32 nint = (regval >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) & in ar934x_cpupll_to_hz()
236 const u32 nfrac = (regval >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) & in ar934x_cpupll_to_hz()
243 static u32 ar934x_ddrpll_to_hz(const u32 regval) in ar934x_ddrpll_to_hz() argument
245 const u32 outdiv = (regval >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) & in ar934x_ddrpll_to_hz()
247 const u32 refdiv = (regval >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) & in ar934x_ddrpll_to_hz()
249 const u32 nint = (regval >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) & in ar934x_ddrpll_to_hz()
251 const u32 nfrac = (regval >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) & in ar934x_ddrpll_to_hz()
/openbmc/u-boot/drivers/net/phy/
H A Datheros.c58 int regval; in ar8035_config() local
63 regval = phy_read(phydev, MDIO_DEVAD_NONE, 0xe); in ar8035_config()
64 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, (regval|0x0018)); in ar8035_config()
67 regval = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e); in ar8035_config()
68 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, (regval|0x0100)); in ar8035_config()
/openbmc/u-boot/arch/arm/mach-mvebu/armada3700/
H A Dcpu.c77 u32 regval; in get_ref_clk() local
79 regval = (readl(MVEBU_TEST_PIN_LATCH_N) & MVEBU_XTAL_MODE_MASK) >> in get_ref_clk()
82 if (regval == MVEBU_XTAL_CLOCK_25MHZ) in get_ref_clk()
/openbmc/u-boot/board/Arcturus/ucp1020/
H A Ducp1020.c150 int regval; in board_phy_config() local
157 regval = in board_phy_config()
172 printf("0x%x", (regval & 0x1f)); in board_phy_config()
183 regval = ksz9031_phy_extended_read(phydev, 2, 0x01, 0x4000); in board_phy_config()
184 if (regval >= 0) in board_phy_config()
185 printf(" (ADDR 0x%x) ", regval & 0x1f); in board_phy_config()
/openbmc/u-boot/board/xilinx/zynqmp/zynqmp-zcu106-revA/
H A Dpsu_init_gpl.c646 unsigned int regval = 0; in psu_ddr_phybringup_data() local
661 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
662 while (regval != 0x80000FFF) in psu_ddr_phybringup_data()
663 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
675 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
676 while ((regval & 0x80004001) != 0x80004001) in psu_ddr_phybringup_data()
677 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
690 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
691 while ((regval & 0x80000C01) != 0x80000C01) in psu_ddr_phybringup_data()
692 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
/openbmc/u-boot/board/xilinx/zynqmp/zynqmp-zcu102-revA/
H A Dpsu_init_gpl.c652 unsigned int regval = 0; in psu_ddr_phybringup_data() local
686 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
687 while (regval != 0x80000FFF) in psu_ddr_phybringup_data()
688 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
700 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
701 while ((regval & 0x80004001) != 0x80004001) in psu_ddr_phybringup_data()
702 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
714 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
715 while ((regval & 0x80000C01) != 0x80000C01) in psu_ddr_phybringup_data()
716 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
/openbmc/u-boot/arch/arm/mach-omap2/am33xx/
H A Dboard.c401 u32 regval; in uart_soft_reset() local
403 regval = readl(&uart_base->uartsyscfg); in uart_soft_reset()
404 regval |= UART_RESET; in uart_soft_reset()
405 writel(regval, &uart_base->uartsyscfg); in uart_soft_reset()
411 regval = readl(&uart_base->uartsyscfg); in uart_soft_reset()
412 regval |= UART_SMART_IDLE_EN; in uart_soft_reset()
413 writel(regval, &uart_base->uartsyscfg); in uart_soft_reset()
/openbmc/u-boot/board/xilinx/zynqmp/zynqmp-zcu104-revA/
H A Dpsu_init_gpl.c647 unsigned int regval = 0; in psu_ddr_phybringup_data() local
680 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
681 while (regval != 0x80000FFF) in psu_ddr_phybringup_data()
682 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
694 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
695 while ((regval & 0x80004001) != 0x80004001) in psu_ddr_phybringup_data()
697 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
710 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
711 while ((regval & 0x80000C01) != 0x80000C01) in psu_ddr_phybringup_data()
713 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
/openbmc/u-boot/board/xilinx/zynqmp/zynqmp-zc1751-xm017-dc3/
H A Dpsu_init_gpl.c649 unsigned int regval = 0; in psu_ddr_phybringup_data() local
682 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
683 while (regval != 0x80000FFF) in psu_ddr_phybringup_data()
684 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
696 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
697 while ((regval & 0x80004001) != 0x80004001) in psu_ddr_phybringup_data()
699 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
712 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
713 while ((regval & 0x80000C01) != 0x80000C01) in psu_ddr_phybringup_data()
715 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
/openbmc/u-boot/board/xilinx/zynqmp/zynqmp-zc1751-xm015-dc1/
H A Dpsu_init_gpl.c661 unsigned int regval = 0; in psu_ddr_phybringup_data() local
694 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
695 while (regval != 0x80000FFF) in psu_ddr_phybringup_data()
696 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
708 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
709 while ((regval & 0x80004001) != 0x80004001) in psu_ddr_phybringup_data()
711 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
724 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
725 while ((regval & 0x80000C01) != 0x80000C01) in psu_ddr_phybringup_data()
727 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
/openbmc/u-boot/board/xilinx/zynqmp/zynqmp-zc1751-xm019-dc5/
H A Dpsu_init_gpl.c675 unsigned int regval = 0; in psu_ddr_phybringup_data() local
708 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
709 while (regval != 0x80000FFF) in psu_ddr_phybringup_data()
710 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
722 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
723 while ((regval & 0x80004001) != 0x80004001) in psu_ddr_phybringup_data()
725 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
738 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
739 while ((regval & 0x80000C01) != 0x80000C01) in psu_ddr_phybringup_data()
741 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
/openbmc/u-boot/board/xilinx/zynqmp/zynqmp-zc1751-xm018-dc4/
H A Dpsu_init_gpl.c649 unsigned int regval = 0; in psu_ddr_phybringup_data() local
682 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
683 while (regval != 0x80000FFF) in psu_ddr_phybringup_data()
684 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
696 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
697 while ((regval & 0x80004001) != 0x80004001) in psu_ddr_phybringup_data()
699 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
712 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
713 while ((regval & 0x80000C01) != 0x80000C01) in psu_ddr_phybringup_data()
715 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
/openbmc/u-boot/board/xilinx/zynqmp/zynqmp-zc1751-xm016-dc2/
H A Dpsu_init_gpl.c649 unsigned int regval = 0; in psu_ddr_phybringup_data() local
682 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
683 while (regval != 0x80000FFF) in psu_ddr_phybringup_data()
684 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
696 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
697 while ((regval & 0x80004001) != 0x80004001) in psu_ddr_phybringup_data()
699 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
712 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
713 while ((regval & 0x80000C01) != 0x80000C01) in psu_ddr_phybringup_data()
715 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
/openbmc/u-boot/board/xilinx/zynqmp/zynqmp-zcu102-rev1.0/
H A Dpsu_init_gpl.c727 unsigned int regval = 0; in psu_ddr_phybringup_data() local
765 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
766 while (regval != 0x80000FFF) in psu_ddr_phybringup_data()
767 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
779 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
780 while ((regval & 0x80004001) != 0x80004001) in psu_ddr_phybringup_data()
782 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
795 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()
796 while ((regval & 0x80000C01) != 0x80000C01) in psu_ddr_phybringup_data()
798 regval = Xil_In32(0xFD080030); in psu_ddr_phybringup_data()

12