xref: /openbmc/u-boot/arch/mips/mach-ath79/ar934x/clk.c (revision e8f80a5a)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2e08539b7SMarek Vasut /*
3e08539b7SMarek Vasut  * Copyright (C) 2016 Marek Vasut <marex@denx.de>
4e08539b7SMarek Vasut  */
5e08539b7SMarek Vasut 
6e08539b7SMarek Vasut #include <common.h>
7e08539b7SMarek Vasut #include <asm/io.h>
8e08539b7SMarek Vasut #include <asm/addrspace.h>
9e08539b7SMarek Vasut #include <asm/types.h>
10e08539b7SMarek Vasut #include <mach/ar71xx_regs.h>
1137523917SWills Wang #include <mach/ath79.h>
12e08539b7SMarek Vasut #include <wait_bit.h>
13e08539b7SMarek Vasut 
14e08539b7SMarek Vasut DECLARE_GLOBAL_DATA_PTR;
15e08539b7SMarek Vasut 
16e08539b7SMarek Vasut /*
17e08539b7SMarek Vasut  * The math for calculating PLL:
18e08539b7SMarek Vasut  *                                       NFRAC * 2^8
19e08539b7SMarek Vasut  *                               NINT + -------------
20e08539b7SMarek Vasut  *                XTAL [MHz]              2^(18 - 1)
21e08539b7SMarek Vasut  *   PLL [MHz] = ------------ * ----------------------
22e08539b7SMarek Vasut  *                  REFDIV              2^OUTDIV
23e08539b7SMarek Vasut  *
24e08539b7SMarek Vasut  * Unfortunatelly, there is no way to reliably compute the variables.
25e08539b7SMarek Vasut  * The vendor U-Boot port contains macros for various combinations of
26e08539b7SMarek Vasut  * CPU PLL / DDR PLL / AHB bus speed and there is no obvious pattern
27e08539b7SMarek Vasut  * in those numbers.
28e08539b7SMarek Vasut  */
29e08539b7SMarek Vasut struct ar934x_pll_config {
30e08539b7SMarek Vasut 	u8	range;
31e08539b7SMarek Vasut 	u8	refdiv;
32e08539b7SMarek Vasut 	u8	outdiv;
33e08539b7SMarek Vasut 	/* Index 0 is for XTAL=25MHz , Index 1 is for XTAL=40MHz */
34e08539b7SMarek Vasut 	u8	nint[2];
35e08539b7SMarek Vasut };
36e08539b7SMarek Vasut 
37e08539b7SMarek Vasut struct ar934x_clock_config {
38e08539b7SMarek Vasut 	u16				cpu_freq;
39e08539b7SMarek Vasut 	u16				ddr_freq;
40e08539b7SMarek Vasut 	u16				ahb_freq;
41e08539b7SMarek Vasut 
42e08539b7SMarek Vasut 	struct ar934x_pll_config	cpu_pll;
43e08539b7SMarek Vasut 	struct ar934x_pll_config	ddr_pll;
44e08539b7SMarek Vasut };
45e08539b7SMarek Vasut 
46e08539b7SMarek Vasut static const struct ar934x_clock_config ar934x_clock_config[] = {
47e08539b7SMarek Vasut 	{ 300, 300, 150, { 1, 1, 1, { 24, 15 } }, { 1, 1, 1, { 24, 15 } } },
48e08539b7SMarek Vasut 	{ 400, 200, 200, { 1, 1, 1, { 32, 20 } }, { 1, 1, 2, { 32, 20 } } },
49e08539b7SMarek Vasut 	{ 400, 400, 200, { 0, 1, 1, { 32, 20 } }, { 0, 1, 1, { 32, 20 } } },
50e08539b7SMarek Vasut 	{ 500, 400, 200, { 1, 1, 0, { 20, 12 } }, { 0, 1, 1, { 32, 20 } } },
51e08539b7SMarek Vasut 	{ 533, 400, 200, { 1, 1, 0, { 21, 13 } }, { 0, 1, 1, { 32, 20 } } },
52e08539b7SMarek Vasut 	{ 533, 500, 250, { 1, 1, 0, { 21, 13 } }, { 0, 1, 0, { 20, 12 } } },
53e08539b7SMarek Vasut 	{ 560, 480, 240, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 19, 12 } } },
54e08539b7SMarek Vasut 	{ 566, 400, 200, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 16, 10 } } },
55e08539b7SMarek Vasut 	{ 566, 450, 225, { 1, 1, 0, { 22, 14 } }, { 0, 1, 1, { 36, 22 } } },
56e08539b7SMarek Vasut 	{ 566, 475, 237, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 19, 11 } } },
57e08539b7SMarek Vasut 	{ 566, 500, 250, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 20, 12 } } },
58e08539b7SMarek Vasut 	{ 566, 525, 262, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 21, 13 } } },
59e08539b7SMarek Vasut 	{ 566, 550, 275, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 22, 13 } } },
60e08539b7SMarek Vasut 	{ 600, 266, 133, { 0, 1, 0, { 24, 15 } }, { 1, 1, 1, { 21, 16 } } },
61e08539b7SMarek Vasut 	{ 600, 266, 200, { 0, 1, 0, { 24, 15 } }, { 1, 1, 1, { 21, 16 } } },
62e08539b7SMarek Vasut 	{ 600, 300, 150, { 0, 1, 0, { 24, 15 } }, { 0, 1, 1, { 24, 15 } } },
63e08539b7SMarek Vasut 	{ 600, 332, 166, { 0, 1, 0, { 24, 15 } }, { 1, 1, 1, { 26, 16 } } },
64e08539b7SMarek Vasut 	{ 600, 332, 200, { 0, 1, 0, { 24, 15 } }, { 1, 1, 1, { 26, 16 } } },
65e08539b7SMarek Vasut 	{ 600, 400, 200, { 0, 1, 0, { 24, 15 } }, { 0, 1, 1, { 32, 20 } } },
66e08539b7SMarek Vasut 	{ 600, 450, 200, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 18, 20 } } },
67e08539b7SMarek Vasut 	{ 600, 500, 250, { 0, 1, 0, { 24, 15 } }, { 1, 1, 0, { 20, 12 } } },
68e08539b7SMarek Vasut 	{ 600, 525, 262, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 21, 20 } } },
69e08539b7SMarek Vasut 	{ 600, 550, 275, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 22, 20 } } },
70e08539b7SMarek Vasut 	{ 600, 575, 287, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 23, 14 } } },
71e08539b7SMarek Vasut 	{ 600, 600, 300, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 24, 20 } } },
72e08539b7SMarek Vasut 	{ 600, 650, 325, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 26, 20 } } },
73e08539b7SMarek Vasut 	{ 650, 600, 300, { 0, 1, 0, { 26, 15 } }, { 0, 1, 0, { 24, 20 } } },
74e08539b7SMarek Vasut 	{ 700, 400, 200, { 3, 1, 0, { 28, 17 } }, { 0, 1, 1, { 32, 20 } } },
75e08539b7SMarek Vasut };
76e08539b7SMarek Vasut 
ar934x_srif_pll_cfg(void __iomem * pll_reg_base,const u32 srif_val)77e08539b7SMarek Vasut static void ar934x_srif_pll_cfg(void __iomem *pll_reg_base, const u32 srif_val)
78e08539b7SMarek Vasut {
79e08539b7SMarek Vasut 	u32 reg;
80e08539b7SMarek Vasut 	do {
81e08539b7SMarek Vasut 		writel(0x10810f00, pll_reg_base + 0x4);
82e08539b7SMarek Vasut 		writel(srif_val, pll_reg_base + 0x0);
83e08539b7SMarek Vasut 		writel(0xd0810f00, pll_reg_base + 0x4);
84e08539b7SMarek Vasut 		writel(0x03000000, pll_reg_base + 0x8);
85e08539b7SMarek Vasut 		writel(0xd0800f00, pll_reg_base + 0x4);
86e08539b7SMarek Vasut 
87e08539b7SMarek Vasut 		clrbits_be32(pll_reg_base + 0x8, BIT(30));
88e08539b7SMarek Vasut 		udelay(5);
89e08539b7SMarek Vasut 		setbits_be32(pll_reg_base + 0x8, BIT(30));
90e08539b7SMarek Vasut 		udelay(5);
91e08539b7SMarek Vasut 
9248263504SÁlvaro Fernández Rojas 		wait_for_bit_le32(pll_reg_base + 0xc, BIT(3), 1, 10, 0);
93e08539b7SMarek Vasut 
94e08539b7SMarek Vasut 		clrbits_be32(pll_reg_base + 0x8, BIT(30));
95e08539b7SMarek Vasut 		udelay(5);
96e08539b7SMarek Vasut 
97e08539b7SMarek Vasut 		/* Check if CPU SRIF PLL locked. */
98e08539b7SMarek Vasut 		reg = readl(pll_reg_base + 0x8);
99e08539b7SMarek Vasut 		reg = (reg & 0x7ffff8) >> 3;
100e08539b7SMarek Vasut 	} while (reg >= 0x40000);
101e08539b7SMarek Vasut }
102e08539b7SMarek Vasut 
ar934x_pll_init(const u16 cpu_mhz,const u16 ddr_mhz,const u16 ahb_mhz)103e08539b7SMarek Vasut void ar934x_pll_init(const u16 cpu_mhz, const u16 ddr_mhz, const u16 ahb_mhz)
104e08539b7SMarek Vasut {
105e08539b7SMarek Vasut 	void __iomem *srif_regs = map_physmem(AR934X_SRIF_BASE,
106e08539b7SMarek Vasut 					      AR934X_SRIF_SIZE, MAP_NOCACHE);
107e08539b7SMarek Vasut 	void __iomem *pll_regs = map_physmem(AR71XX_PLL_BASE,
108e08539b7SMarek Vasut 					     AR71XX_PLL_SIZE, MAP_NOCACHE);
109e08539b7SMarek Vasut 	const struct ar934x_pll_config *pll_cfg;
110e08539b7SMarek Vasut 	int i, pll_nint, pll_refdiv, xtal_40 = 0;
111e08539b7SMarek Vasut 	u32 reg, cpu_pll, cpu_srif, ddr_pll, ddr_srif;
112e08539b7SMarek Vasut 
113e08539b7SMarek Vasut 	/* Configure SRIF PLL with initial values. */
114e08539b7SMarek Vasut 	writel(0x13210f00, srif_regs + AR934X_SRIF_CPU_DPLL2_REG);
115e08539b7SMarek Vasut 	writel(0x03000000, srif_regs + AR934X_SRIF_CPU_DPLL3_REG);
116e08539b7SMarek Vasut 	writel(0x13210f00, srif_regs + AR934X_SRIF_DDR_DPLL2_REG);
117e08539b7SMarek Vasut 	writel(0x03000000, srif_regs + AR934X_SRIF_DDR_DPLL3_REG);
118e08539b7SMarek Vasut 	writel(0x03000000, srif_regs + 0x188); /* Undocumented reg :-) */
119e08539b7SMarek Vasut 
120e08539b7SMarek Vasut 	/* Test for 40MHz XTAL */
12137523917SWills Wang 	reg = ath79_get_bootstrap();
122e08539b7SMarek Vasut 	if (reg & AR934X_BOOTSTRAP_REF_CLK_40) {
123e08539b7SMarek Vasut 		xtal_40 = 1;
124e08539b7SMarek Vasut 		cpu_srif = 0x41c00000;
125e08539b7SMarek Vasut 		ddr_srif = 0x41680000;
126e08539b7SMarek Vasut 	} else {
127e08539b7SMarek Vasut 		xtal_40 = 0;
128e08539b7SMarek Vasut 		cpu_srif = 0x29c00000;
129e08539b7SMarek Vasut 		ddr_srif = 0x29680000;
130e08539b7SMarek Vasut 	}
131e08539b7SMarek Vasut 
132e08539b7SMarek Vasut 	/* Locate CPU/DDR PLL configuration */
133e08539b7SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(ar934x_clock_config); i++) {
134e08539b7SMarek Vasut 		if (cpu_mhz != ar934x_clock_config[i].cpu_freq)
135e08539b7SMarek Vasut 			continue;
136e08539b7SMarek Vasut 		if (ddr_mhz != ar934x_clock_config[i].ddr_freq)
137e08539b7SMarek Vasut 			continue;
138e08539b7SMarek Vasut 		if (ahb_mhz != ar934x_clock_config[i].ahb_freq)
139e08539b7SMarek Vasut 			continue;
140e08539b7SMarek Vasut 
141e08539b7SMarek Vasut 		/* Entry found */
142e08539b7SMarek Vasut 		pll_cfg = &ar934x_clock_config[i].cpu_pll;
143e08539b7SMarek Vasut 		pll_nint = pll_cfg->nint[xtal_40];
144e08539b7SMarek Vasut 		pll_refdiv = pll_cfg->refdiv;
145e08539b7SMarek Vasut 		cpu_pll =
146e08539b7SMarek Vasut 			(pll_nint << AR934X_PLL_CPU_CONFIG_NINT_SHIFT) |
147e08539b7SMarek Vasut 			(pll_refdiv << AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) |
148e08539b7SMarek Vasut 			(pll_cfg->range << AR934X_PLL_CPU_CONFIG_RANGE_SHIFT) |
149e08539b7SMarek Vasut 			(pll_cfg->outdiv << AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT);
150e08539b7SMarek Vasut 
151e08539b7SMarek Vasut 		pll_cfg = &ar934x_clock_config[i].ddr_pll;
152e08539b7SMarek Vasut 		pll_nint = pll_cfg->nint[xtal_40];
153e08539b7SMarek Vasut 		pll_refdiv = pll_cfg->refdiv;
154e08539b7SMarek Vasut 		ddr_pll =
155e08539b7SMarek Vasut 			(pll_nint << AR934X_PLL_DDR_CONFIG_NINT_SHIFT) |
156e08539b7SMarek Vasut 			(pll_refdiv << AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) |
157e08539b7SMarek Vasut 			(pll_cfg->range << AR934X_PLL_DDR_CONFIG_RANGE_SHIFT) |
158e08539b7SMarek Vasut 			(pll_cfg->outdiv << AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT);
159e08539b7SMarek Vasut 		break;
160e08539b7SMarek Vasut 	}
161e08539b7SMarek Vasut 
162e08539b7SMarek Vasut 	/* PLL configuration not found, hang. */
163e08539b7SMarek Vasut 	if (i == ARRAY_SIZE(ar934x_clock_config))
164e08539b7SMarek Vasut 		hang();
165e08539b7SMarek Vasut 
166e08539b7SMarek Vasut 	/* Set PLL Bypass */
167e08539b7SMarek Vasut 	setbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
168e08539b7SMarek Vasut 		     AR934X_PLL_CLK_CTRL_CPU_PLL_BYPASS);
169e08539b7SMarek Vasut 	setbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
170e08539b7SMarek Vasut 		     AR934X_PLL_CLK_CTRL_DDR_PLL_BYPASS);
171e08539b7SMarek Vasut 	setbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
172e08539b7SMarek Vasut 		     AR934X_PLL_CLK_CTRL_AHB_PLL_BYPASS);
173e08539b7SMarek Vasut 
174e08539b7SMarek Vasut 	/* Configure CPU PLL */
175e08539b7SMarek Vasut 	writel(cpu_pll | AR934X_PLL_CPU_CONFIG_PLLPWD,
176e08539b7SMarek Vasut 	       pll_regs + AR934X_PLL_CPU_CONFIG_REG);
177e08539b7SMarek Vasut 	/* Configure DDR PLL */
178e08539b7SMarek Vasut 	writel(ddr_pll | AR934X_PLL_DDR_CONFIG_PLLPWD,
179e08539b7SMarek Vasut 	       pll_regs + AR934X_PLL_DDR_CONFIG_REG);
180e08539b7SMarek Vasut 	/* Configure PLL routing */
181e08539b7SMarek Vasut 	writel(AR934X_PLL_CLK_CTRL_CPU_PLL_BYPASS |
182e08539b7SMarek Vasut 	       AR934X_PLL_CLK_CTRL_DDR_PLL_BYPASS |
183e08539b7SMarek Vasut 	       AR934X_PLL_CLK_CTRL_AHB_PLL_BYPASS |
184e08539b7SMarek Vasut 	       (0 << AR934X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) |
185e08539b7SMarek Vasut 	       (0 << AR934X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) |
186e08539b7SMarek Vasut 	       (1 << AR934X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) |
187e08539b7SMarek Vasut 	       AR934X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL |
188e08539b7SMarek Vasut 	       AR934X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL |
189e08539b7SMarek Vasut 	       AR934X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL,
190e08539b7SMarek Vasut 	       pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG);
191e08539b7SMarek Vasut 
192e08539b7SMarek Vasut 	/* Configure SRIF PLLs, which is completely undocumented :-) */
193e08539b7SMarek Vasut 	ar934x_srif_pll_cfg(srif_regs + AR934X_SRIF_CPU_DPLL1_REG, cpu_srif);
194e08539b7SMarek Vasut 	ar934x_srif_pll_cfg(srif_regs + AR934X_SRIF_DDR_DPLL1_REG, ddr_srif);
195e08539b7SMarek Vasut 
196e08539b7SMarek Vasut 	/* Unset PLL Bypass */
197e08539b7SMarek Vasut 	clrbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
198e08539b7SMarek Vasut 		     AR934X_PLL_CLK_CTRL_CPU_PLL_BYPASS);
199e08539b7SMarek Vasut 	clrbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
200e08539b7SMarek Vasut 		     AR934X_PLL_CLK_CTRL_DDR_PLL_BYPASS);
201e08539b7SMarek Vasut 	clrbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
202e08539b7SMarek Vasut 		     AR934X_PLL_CLK_CTRL_AHB_PLL_BYPASS);
203e08539b7SMarek Vasut 
204e08539b7SMarek Vasut 	/* Enable PLL dithering */
205e08539b7SMarek Vasut 	writel((1 << AR934X_PLL_DDR_DIT_FRAC_STEP_SHIFT) |
206e08539b7SMarek Vasut 	       (0xf << AR934X_PLL_DDR_DIT_UPD_CNT_SHIFT),
207e08539b7SMarek Vasut 	       pll_regs + AR934X_PLL_DDR_DIT_FRAC_REG);
208e08539b7SMarek Vasut 	writel(48 << AR934X_PLL_CPU_DIT_UPD_CNT_SHIFT,
209e08539b7SMarek Vasut 	       pll_regs + AR934X_PLL_CPU_DIT_FRAC_REG);
210e08539b7SMarek Vasut }
211e08539b7SMarek Vasut 
ar934x_get_xtal(void)212e08539b7SMarek Vasut static u32 ar934x_get_xtal(void)
213e08539b7SMarek Vasut {
214e08539b7SMarek Vasut 	u32 val;
215e08539b7SMarek Vasut 
21637523917SWills Wang 	val = ath79_get_bootstrap();
217e08539b7SMarek Vasut 	if (val & AR934X_BOOTSTRAP_REF_CLK_40)
218e08539b7SMarek Vasut 		return 40000000;
219e08539b7SMarek Vasut 	else
220e08539b7SMarek Vasut 		return 25000000;
221e08539b7SMarek Vasut }
222e08539b7SMarek Vasut 
get_serial_clock(void)223e08539b7SMarek Vasut int get_serial_clock(void)
224e08539b7SMarek Vasut {
225e08539b7SMarek Vasut 	return ar934x_get_xtal();
226e08539b7SMarek Vasut }
227e08539b7SMarek Vasut 
ar934x_cpupll_to_hz(const u32 regval)228e08539b7SMarek Vasut static u32 ar934x_cpupll_to_hz(const u32 regval)
229e08539b7SMarek Vasut {
230e08539b7SMarek Vasut 	const u32 outdiv = (regval >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
231e08539b7SMarek Vasut 			   AR934X_PLL_CPU_CONFIG_OUTDIV_MASK;
232e08539b7SMarek Vasut 	const u32 refdiv = (regval >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
233e08539b7SMarek Vasut 			   AR934X_PLL_CPU_CONFIG_REFDIV_MASK;
234e08539b7SMarek Vasut 	const u32 nint = (regval >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) &
235e08539b7SMarek Vasut 			   AR934X_PLL_CPU_CONFIG_NINT_MASK;
236e08539b7SMarek Vasut 	const u32 nfrac = (regval >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
237e08539b7SMarek Vasut 			   AR934X_PLL_CPU_CONFIG_NFRAC_MASK;
238e08539b7SMarek Vasut 	const u32 xtal = ar934x_get_xtal();
239e08539b7SMarek Vasut 
240e08539b7SMarek Vasut 	return (xtal * (nint + (nfrac >> 9))) / (refdiv * (1 << outdiv));
241e08539b7SMarek Vasut }
242e08539b7SMarek Vasut 
ar934x_ddrpll_to_hz(const u32 regval)243e08539b7SMarek Vasut static u32 ar934x_ddrpll_to_hz(const u32 regval)
244e08539b7SMarek Vasut {
245e08539b7SMarek Vasut 	const u32 outdiv = (regval >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
246e08539b7SMarek Vasut 			   AR934X_PLL_DDR_CONFIG_OUTDIV_MASK;
247e08539b7SMarek Vasut 	const u32 refdiv = (regval >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
248e08539b7SMarek Vasut 			   AR934X_PLL_DDR_CONFIG_REFDIV_MASK;
249e08539b7SMarek Vasut 	const u32 nint = (regval >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) &
250e08539b7SMarek Vasut 			   AR934X_PLL_DDR_CONFIG_NINT_MASK;
251e08539b7SMarek Vasut 	const u32 nfrac = (regval >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
252e08539b7SMarek Vasut 			   AR934X_PLL_DDR_CONFIG_NFRAC_MASK;
253e08539b7SMarek Vasut 	const u32 xtal = ar934x_get_xtal();
254e08539b7SMarek Vasut 
255e08539b7SMarek Vasut 	return (xtal * (nint + (nfrac >> 9))) / (refdiv * (1 << outdiv));
256e08539b7SMarek Vasut }
257e08539b7SMarek Vasut 
ar934x_update_clock(void)258e08539b7SMarek Vasut static void ar934x_update_clock(void)
259e08539b7SMarek Vasut {
260e08539b7SMarek Vasut 	void __iomem *regs;
261e08539b7SMarek Vasut 	u32 ctrl, cpu, cpupll, ddr, ddrpll;
262e08539b7SMarek Vasut 	u32 cpudiv, ddrdiv, busdiv;
263e08539b7SMarek Vasut 	u32 cpuclk, ddrclk, busclk;
264e08539b7SMarek Vasut 
265e08539b7SMarek Vasut 	regs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
266e08539b7SMarek Vasut 			   MAP_NOCACHE);
267e08539b7SMarek Vasut 
268e08539b7SMarek Vasut 	cpu = readl(regs + AR934X_PLL_CPU_CONFIG_REG);
269e08539b7SMarek Vasut 	ddr = readl(regs + AR934X_PLL_DDR_CONFIG_REG);
270e08539b7SMarek Vasut 	ctrl = readl(regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG);
271e08539b7SMarek Vasut 
272e08539b7SMarek Vasut 	cpupll = ar934x_cpupll_to_hz(cpu);
273e08539b7SMarek Vasut 	ddrpll = ar934x_ddrpll_to_hz(ddr);
274e08539b7SMarek Vasut 
275e08539b7SMarek Vasut 	if (ctrl & AR934X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
276e08539b7SMarek Vasut 		cpuclk = ar934x_get_xtal();
277e08539b7SMarek Vasut 	else if (ctrl & AR934X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL)
278e08539b7SMarek Vasut 		cpuclk = cpupll;
279e08539b7SMarek Vasut 	else
280e08539b7SMarek Vasut 		cpuclk = ddrpll;
281e08539b7SMarek Vasut 
282e08539b7SMarek Vasut 	if (ctrl & AR934X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
283e08539b7SMarek Vasut 		ddrclk = ar934x_get_xtal();
284e08539b7SMarek Vasut 	else if (ctrl & AR934X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL)
285e08539b7SMarek Vasut 		ddrclk = ddrpll;
286e08539b7SMarek Vasut 	else
287e08539b7SMarek Vasut 		ddrclk = cpupll;
288e08539b7SMarek Vasut 
289e08539b7SMarek Vasut 	if (ctrl & AR934X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
290e08539b7SMarek Vasut 		busclk = ar934x_get_xtal();
291e08539b7SMarek Vasut 	else if (ctrl & AR934X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
292e08539b7SMarek Vasut 		busclk = ddrpll;
293e08539b7SMarek Vasut 	else
294e08539b7SMarek Vasut 		busclk = cpupll;
295e08539b7SMarek Vasut 
296e08539b7SMarek Vasut 	cpudiv = (ctrl >> AR934X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
297e08539b7SMarek Vasut 		 AR934X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
298e08539b7SMarek Vasut 	ddrdiv = (ctrl >> AR934X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
299e08539b7SMarek Vasut 		 AR934X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
300e08539b7SMarek Vasut 	busdiv = (ctrl >> AR934X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
301e08539b7SMarek Vasut 		 AR934X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
302e08539b7SMarek Vasut 
303e08539b7SMarek Vasut 	gd->cpu_clk = cpuclk / (cpudiv + 1);
304e08539b7SMarek Vasut 	gd->mem_clk = ddrclk / (ddrdiv + 1);
305e08539b7SMarek Vasut 	gd->bus_clk = busclk / (busdiv + 1);
306e08539b7SMarek Vasut }
307e08539b7SMarek Vasut 
get_bus_freq(ulong dummy)308e08539b7SMarek Vasut ulong get_bus_freq(ulong dummy)
309e08539b7SMarek Vasut {
310e08539b7SMarek Vasut 	ar934x_update_clock();
311e08539b7SMarek Vasut 	return gd->bus_clk;
312e08539b7SMarek Vasut }
313e08539b7SMarek Vasut 
get_ddr_freq(ulong dummy)314e08539b7SMarek Vasut ulong get_ddr_freq(ulong dummy)
315e08539b7SMarek Vasut {
316e08539b7SMarek Vasut 	ar934x_update_clock();
317e08539b7SMarek Vasut 	return gd->mem_clk;
318e08539b7SMarek Vasut }
319e08539b7SMarek Vasut 
do_ar934x_showclk(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])320e08539b7SMarek Vasut int do_ar934x_showclk(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
321e08539b7SMarek Vasut {
322e08539b7SMarek Vasut 	ar934x_update_clock();
323e08539b7SMarek Vasut 	printf("CPU:       %8ld MHz\n", gd->cpu_clk / 1000000);
324e08539b7SMarek Vasut 	printf("Memory:    %8ld MHz\n", gd->mem_clk / 1000000);
325e08539b7SMarek Vasut 	printf("AHB:       %8ld MHz\n", gd->bus_clk / 1000000);
326e08539b7SMarek Vasut 	return 0;
327e08539b7SMarek Vasut }
328e08539b7SMarek Vasut 
329e08539b7SMarek Vasut U_BOOT_CMD(
330e08539b7SMarek Vasut 	clocks,	CONFIG_SYS_MAXARGS, 1, do_ar934x_showclk,
331e08539b7SMarek Vasut 	"display clocks",
332e08539b7SMarek Vasut 	""
333e08539b7SMarek Vasut );
334