Home
last modified time | relevance | path

Searched refs:queue_mask (Results 1 – 22 of 22) sorted by relevance

/openbmc/linux/drivers/soc/ti/
H A Dknav_qmss_acc.c283 cmd->command, cmd->queue_mask, cmd->list_dma, in knav_acc_write()
289 writel_relaxed(cmd->queue_mask, &pdsp->acc_command->queue_mask); in knav_acc_write()
308 u32 queue_mask; in knav_acc_setup_cmd() local
313 queue_mask = BIT(range->num_queues) - 1; in knav_acc_setup_cmd()
317 queue_mask = 0; in knav_acc_setup_cmd()
322 cmd->queue_mask = queue_mask; in knav_acc_setup_cmd()
H A Dknav_qmss.h89 u32 queue_mask; member
/openbmc/linux/drivers/gpu/drm/amd/amdkfd/
H A Dkfd_packet_manager_vi.c136 packet->queue_mask_lo = lower_32_bits(res->queue_mask); in pm_set_resources_vi()
137 packet->queue_mask_hi = upper_32_bits(res->queue_mask); in pm_set_resources_vi()
H A Dkfd_packet_manager_v9.c200 packet->queue_mask_lo = lower_32_bits(res->queue_mask); in pm_set_resources_v9()
201 packet->queue_mask_hi = upper_32_bits(res->queue_mask); in pm_set_resources_v9()
H A Dkfd_device_queue_manager.c1569 res.queue_mask = 0; in set_sched_resources()
1585 if (WARN_ON(i >= (sizeof(res.queue_mask)*8))) { in set_sched_resources()
1590 res.queue_mask |= 1ull in set_sched_resources()
1600 res.vmid_mask, res.queue_mask); in set_sched_resources()
H A Dkfd_priv.h625 uint64_t queue_mask; member
/openbmc/u-boot/drivers/net/
H A Dmacb.c629 u32 queue_mask; in gmac_init_multi_queues() local
632 queue_mask = gem_readl(macb, DCFG6) & 0xff; in gmac_init_multi_queues()
633 queue_mask |= 0x1; in gmac_init_multi_queues()
636 if (queue_mask & (1 << i)) in gmac_init_multi_queues()
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/
H A Damdgpu_gfx.c583 uint64_t queue_mask = 0; in amdgpu_gfx_enable_kcq() local
596 if (WARN_ON(i > (sizeof(queue_mask)*8))) { in amdgpu_gfx_enable_kcq()
601 queue_mask |= (1ull << amdgpu_queue_mask_bit_to_set_resource_bit(adev, i)); in amdgpu_gfx_enable_kcq()
619 queue_mask = ~0ULL; in amdgpu_gfx_enable_kcq()
621 kiq->pmf->kiq_set_resources(kiq_ring, queue_mask); in amdgpu_gfx_enable_kcq()
H A Damdgpu_gfx.h132 uint64_t queue_mask);
H A Dgfx_v8_0.c4319 uint64_t queue_mask = 0; in gfx_v8_0_kiq_kcq_enable() local
4329 if (WARN_ON(i >= (sizeof(queue_mask)*8))) { in gfx_v8_0_kiq_kcq_enable()
4334 queue_mask |= (1ull << i); in gfx_v8_0_kiq_kcq_enable()
4345 amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */ in gfx_v8_0_kiq_kcq_enable()
4346 amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */ in gfx_v8_0_kiq_kcq_enable()
H A Dgfx_v9_4_3.c61 uint64_t queue_mask) in gfx_v9_4_3_kiq_set_resources() argument
69 lower_32_bits(queue_mask)); /* queue mask lo */ in gfx_v9_4_3_kiq_set_resources()
71 upper_32_bits(queue_mask)); /* queue mask hi */ in gfx_v9_4_3_kiq_set_resources()
H A Dgfx_v11_0.c135 static void gfx11_kiq_set_resources(struct amdgpu_ring *kiq_ring, uint64_t queue_mask) in gfx11_kiq_set_resources() argument
140 amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */ in gfx11_kiq_set_resources()
141 amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */ in gfx11_kiq_set_resources()
H A Dgfx_v9_0.c769 uint64_t queue_mask) in gfx_v9_0_kiq_set_resources() argument
777 lower_32_bits(queue_mask)); /* queue mask lo */ in gfx_v9_0_kiq_set_resources()
779 upper_32_bits(queue_mask)); /* queue mask hi */ in gfx_v9_0_kiq_set_resources()
H A Dgfx_v10_0.c3496 static void gfx10_kiq_set_resources(struct amdgpu_ring *kiq_ring, uint64_t queue_mask) in gfx10_kiq_set_resources() argument
3501 amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */ in gfx10_kiq_set_resources()
3502 amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */ in gfx10_kiq_set_resources()
/openbmc/linux/drivers/net/ethernet/marvell/
H A Dmv643xx_eth.c2259 u8 queue_mask; in mv643xx_eth_poll() local
2270 queue_mask = mp->work_tx | mp->work_tx_end | mp->work_rx; in mv643xx_eth_poll()
2272 queue_mask |= mp->work_rx_refill; in mv643xx_eth_poll()
2274 if (!queue_mask) { in mv643xx_eth_poll()
2280 queue = fls(queue_mask) - 1; in mv643xx_eth_poll()
2281 queue_mask = 1 << queue; in mv643xx_eth_poll()
2287 if (mp->work_tx_end & queue_mask) { in mv643xx_eth_poll()
2289 } else if (mp->work_tx & queue_mask) { in mv643xx_eth_poll()
2292 } else if (mp->work_rx & queue_mask) { in mv643xx_eth_poll()
2294 } else if (!mp->oom && (mp->work_rx_refill & queue_mask)) { in mv643xx_eth_poll()
/openbmc/linux/net/ethtool/
H A Dioctl.c2527 DECLARE_BITMAP(queue_mask, MAX_NUM_QUEUE); in ethtool_get_per_queue_coalesce()
2534 bitmap_from_arr32(queue_mask, per_queue_opt->queue_mask, in ethtool_get_per_queue_coalesce()
2537 for_each_set_bit(bit, queue_mask, MAX_NUM_QUEUE) { in ethtool_get_per_queue_coalesce()
2560 DECLARE_BITMAP(queue_mask, MAX_NUM_QUEUE); in ethtool_set_per_queue_coalesce()
2568 bitmap_from_arr32(queue_mask, per_queue_opt->queue_mask, MAX_NUM_QUEUE); in ethtool_set_per_queue_coalesce()
2569 n_queue = bitmap_weight(queue_mask, MAX_NUM_QUEUE); in ethtool_set_per_queue_coalesce()
2574 for_each_set_bit(bit, queue_mask, MAX_NUM_QUEUE) { in ethtool_set_per_queue_coalesce()
2603 for_each_set_bit(i, queue_mask, bit) { in ethtool_set_per_queue_coalesce()
/openbmc/linux/drivers/net/ethernet/cadence/
H A Dmacb_main.c3932 unsigned int *queue_mask, in macb_probe_queues() argument
3935 *queue_mask = 0x1; in macb_probe_queues()
3948 *queue_mask |= readl_relaxed(mem + GEM_DCFG6) & 0xff; in macb_probe_queues()
3949 *num_queues = hweight32(*queue_mask); in macb_probe_queues()
4068 if (!(bp->queue_mask & (1 << hw_q))) in macb_init()
4953 unsigned int queue_mask, num_queues; in macb_probe() local
4989 macb_probe_queues(mem, native_io, &queue_mask, &num_queues); in macb_probe()
5013 bp->queue_mask = queue_mask; in macb_probe()
H A Dmacb.h1262 unsigned int queue_mask; member
/openbmc/linux/net/sched/
H A Dsch_taprio.c1433 u32 i, queue_mask = 0; in tc_map_to_queue_mask() local
1444 queue_mask |= GENMASK(offset + count - 1, offset); in tc_map_to_queue_mask()
1447 return queue_mask; in tc_map_to_queue_mask()
/openbmc/qemu/include/standard-headers/linux/
H A Dethtool.h1509 uint32_t queue_mask[__KERNEL_DIV_ROUND_UP(MAX_NUM_QUEUE, 32)]; member
/openbmc/linux/include/uapi/linux/
H A Dethtool.h1509 __u32 queue_mask[__KERNEL_DIV_ROUND_UP(MAX_NUM_QUEUE, 32)]; member
/openbmc/linux/Documentation/networking/device_drivers/ethernet/intel/
H A Dice.rst961 # ethtool --per-queue <ethX> queue_mask 0xa --coalesce adaptive-rx off
966 # ethtool --per-queue <ethX> queue_mask 0xa --show-coalesce