1d87f36a0SRajneesh Bhardwaj // SPDX-License-Identifier: GPL-2.0 OR MIT
2594d0c90SYong Zhao /*
3d87f36a0SRajneesh Bhardwaj  * Copyright 2014-2022 Advanced Micro Devices, Inc.
4594d0c90SYong Zhao  *
5594d0c90SYong Zhao  * Permission is hereby granted, free of charge, to any person obtaining a
6594d0c90SYong Zhao  * copy of this software and associated documentation files (the "Software"),
7594d0c90SYong Zhao  * to deal in the Software without restriction, including without limitation
8594d0c90SYong Zhao  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9594d0c90SYong Zhao  * and/or sell copies of the Software, and to permit persons to whom the
10594d0c90SYong Zhao  * Software is furnished to do so, subject to the following conditions:
11594d0c90SYong Zhao  *
12594d0c90SYong Zhao  * The above copyright notice and this permission notice shall be included in
13594d0c90SYong Zhao  * all copies or substantial portions of the Software.
14594d0c90SYong Zhao  *
15594d0c90SYong Zhao  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16594d0c90SYong Zhao  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17594d0c90SYong Zhao  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18594d0c90SYong Zhao  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19594d0c90SYong Zhao  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20594d0c90SYong Zhao  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21594d0c90SYong Zhao  * OTHER DEALINGS IN THE SOFTWARE.
22594d0c90SYong Zhao  *
23594d0c90SYong Zhao  */
24594d0c90SYong Zhao 
25594d0c90SYong Zhao #include "kfd_kernel_queue.h"
26594d0c90SYong Zhao #include "kfd_device_queue_manager.h"
27594d0c90SYong Zhao #include "kfd_pm4_headers_vi.h"
28594d0c90SYong Zhao #include "kfd_pm4_opcodes.h"
29594d0c90SYong Zhao 
pm_build_pm4_header(unsigned int opcode,size_t packet_size)30594d0c90SYong Zhao unsigned int pm_build_pm4_header(unsigned int opcode, size_t packet_size)
31594d0c90SYong Zhao {
32594d0c90SYong Zhao 	union PM4_MES_TYPE_3_HEADER header;
33594d0c90SYong Zhao 
34594d0c90SYong Zhao 	header.u32All = 0;
35594d0c90SYong Zhao 	header.opcode = opcode;
36594d0c90SYong Zhao 	header.count = packet_size / 4 - 2;
37594d0c90SYong Zhao 	header.type = PM4_TYPE_3;
38594d0c90SYong Zhao 
39594d0c90SYong Zhao 	return header.u32All;
40594d0c90SYong Zhao }
41594d0c90SYong Zhao 
pm_map_process_vi(struct packet_manager * pm,uint32_t * buffer,struct qcm_process_device * qpd)42594d0c90SYong Zhao static int pm_map_process_vi(struct packet_manager *pm, uint32_t *buffer,
43594d0c90SYong Zhao 				struct qcm_process_device *qpd)
44594d0c90SYong Zhao {
45594d0c90SYong Zhao 	struct pm4_mes_map_process *packet;
46594d0c90SYong Zhao 
47594d0c90SYong Zhao 	packet = (struct pm4_mes_map_process *)buffer;
48594d0c90SYong Zhao 
49594d0c90SYong Zhao 	memset(buffer, 0, sizeof(struct pm4_mes_map_process));
50594d0c90SYong Zhao 
51594d0c90SYong Zhao 	packet->header.u32All = pm_build_pm4_header(IT_MAP_PROCESS,
52594d0c90SYong Zhao 					sizeof(struct pm4_mes_map_process));
53594d0c90SYong Zhao 	packet->bitfields2.diq_enable = (qpd->is_debug) ? 1 : 0;
545d7c6f18SJoseph Greathouse 	packet->bitfields2.process_quantum = 10;
55594d0c90SYong Zhao 	packet->bitfields2.pasid = qpd->pqm->process->pasid;
56594d0c90SYong Zhao 	packet->bitfields3.page_table_base = qpd->page_table_base;
57594d0c90SYong Zhao 	packet->bitfields10.gds_size = qpd->gds_size;
58594d0c90SYong Zhao 	packet->bitfields10.num_gws = qpd->num_gws;
59594d0c90SYong Zhao 	packet->bitfields10.num_oac = qpd->num_oac;
60594d0c90SYong Zhao 	packet->bitfields10.num_queues = (qpd->is_debug) ? 0 : qpd->queue_count;
61594d0c90SYong Zhao 
62594d0c90SYong Zhao 	packet->sh_mem_config = qpd->sh_mem_config;
63594d0c90SYong Zhao 	packet->sh_mem_bases = qpd->sh_mem_bases;
64594d0c90SYong Zhao 	packet->sh_mem_ape1_base = qpd->sh_mem_ape1_base;
65594d0c90SYong Zhao 	packet->sh_mem_ape1_limit = qpd->sh_mem_ape1_limit;
66594d0c90SYong Zhao 
67594d0c90SYong Zhao 	packet->sh_hidden_private_base_vmid = qpd->sh_hidden_private_base;
68594d0c90SYong Zhao 
69594d0c90SYong Zhao 	packet->gds_addr_lo = lower_32_bits(qpd->gds_context_area);
70594d0c90SYong Zhao 	packet->gds_addr_hi = upper_32_bits(qpd->gds_context_area);
71594d0c90SYong Zhao 
72594d0c90SYong Zhao 	return 0;
73594d0c90SYong Zhao }
74594d0c90SYong Zhao 
pm_runlist_vi(struct packet_manager * pm,uint32_t * buffer,uint64_t ib,size_t ib_size_in_dwords,bool chain)75594d0c90SYong Zhao static int pm_runlist_vi(struct packet_manager *pm, uint32_t *buffer,
76594d0c90SYong Zhao 			uint64_t ib, size_t ib_size_in_dwords, bool chain)
77594d0c90SYong Zhao {
78594d0c90SYong Zhao 	struct pm4_mes_runlist *packet;
79594d0c90SYong Zhao 	int concurrent_proc_cnt = 0;
808dc1db31SMukul Joshi 	struct kfd_node *kfd = pm->dqm->dev;
81594d0c90SYong Zhao 
82594d0c90SYong Zhao 	if (WARN_ON(!ib))
83594d0c90SYong Zhao 		return -EFAULT;
84594d0c90SYong Zhao 
85594d0c90SYong Zhao 	/* Determine the number of processes to map together to HW:
86594d0c90SYong Zhao 	 * it can not exceed the number of VMIDs available to the
87594d0c90SYong Zhao 	 * scheduler, and it is determined by the smaller of the number
88594d0c90SYong Zhao 	 * of processes in the runlist and kfd module parameter
89594d0c90SYong Zhao 	 * hws_max_conc_proc.
90594d0c90SYong Zhao 	 * Note: the arbitration between the number of VMIDs and
91594d0c90SYong Zhao 	 * hws_max_conc_proc has been done in
92594d0c90SYong Zhao 	 * kgd2kfd_device_init().
93594d0c90SYong Zhao 	 */
94594d0c90SYong Zhao 	concurrent_proc_cnt = min(pm->dqm->processes_count,
95594d0c90SYong Zhao 			kfd->max_proc_per_quantum);
96594d0c90SYong Zhao 
97594d0c90SYong Zhao 	packet = (struct pm4_mes_runlist *)buffer;
98594d0c90SYong Zhao 
99594d0c90SYong Zhao 	memset(buffer, 0, sizeof(struct pm4_mes_runlist));
100594d0c90SYong Zhao 	packet->header.u32All = pm_build_pm4_header(IT_RUN_LIST,
101594d0c90SYong Zhao 						sizeof(struct pm4_mes_runlist));
102594d0c90SYong Zhao 
103594d0c90SYong Zhao 	packet->bitfields4.ib_size = ib_size_in_dwords;
104594d0c90SYong Zhao 	packet->bitfields4.chain = chain ? 1 : 0;
105594d0c90SYong Zhao 	packet->bitfields4.offload_polling = 0;
106594d0c90SYong Zhao 	packet->bitfields4.valid = 1;
107594d0c90SYong Zhao 	packet->bitfields4.process_cnt = concurrent_proc_cnt;
108594d0c90SYong Zhao 	packet->ordinal2 = lower_32_bits(ib);
109594d0c90SYong Zhao 	packet->bitfields3.ib_base_hi = upper_32_bits(ib);
110594d0c90SYong Zhao 
111594d0c90SYong Zhao 	return 0;
112594d0c90SYong Zhao }
113594d0c90SYong Zhao 
pm_set_resources_vi(struct packet_manager * pm,uint32_t * buffer,struct scheduling_resources * res)114ded331a0SIsabella Basso static int pm_set_resources_vi(struct packet_manager *pm, uint32_t *buffer,
115594d0c90SYong Zhao 			       struct scheduling_resources *res)
116594d0c90SYong Zhao {
117594d0c90SYong Zhao 	struct pm4_mes_set_resources *packet;
118594d0c90SYong Zhao 
119594d0c90SYong Zhao 	packet = (struct pm4_mes_set_resources *)buffer;
120594d0c90SYong Zhao 	memset(buffer, 0, sizeof(struct pm4_mes_set_resources));
121594d0c90SYong Zhao 
122594d0c90SYong Zhao 	packet->header.u32All = pm_build_pm4_header(IT_SET_RESOURCES,
123594d0c90SYong Zhao 					sizeof(struct pm4_mes_set_resources));
124594d0c90SYong Zhao 
125594d0c90SYong Zhao 	packet->bitfields2.queue_type =
126594d0c90SYong Zhao 			queue_type__mes_set_resources__hsa_interface_queue_hiq;
127594d0c90SYong Zhao 	packet->bitfields2.vmid_mask = res->vmid_mask;
128594d0c90SYong Zhao 	packet->bitfields2.unmap_latency = KFD_UNMAP_LATENCY_MS / 100;
129594d0c90SYong Zhao 	packet->bitfields7.oac_mask = res->oac_mask;
130594d0c90SYong Zhao 	packet->bitfields8.gds_heap_base = res->gds_heap_base;
131594d0c90SYong Zhao 	packet->bitfields8.gds_heap_size = res->gds_heap_size;
132594d0c90SYong Zhao 
133594d0c90SYong Zhao 	packet->gws_mask_lo = lower_32_bits(res->gws_mask);
134594d0c90SYong Zhao 	packet->gws_mask_hi = upper_32_bits(res->gws_mask);
135594d0c90SYong Zhao 
136594d0c90SYong Zhao 	packet->queue_mask_lo = lower_32_bits(res->queue_mask);
137594d0c90SYong Zhao 	packet->queue_mask_hi = upper_32_bits(res->queue_mask);
138594d0c90SYong Zhao 
139594d0c90SYong Zhao 	return 0;
140594d0c90SYong Zhao }
141594d0c90SYong Zhao 
pm_map_queues_vi(struct packet_manager * pm,uint32_t * buffer,struct queue * q,bool is_static)142594d0c90SYong Zhao static int pm_map_queues_vi(struct packet_manager *pm, uint32_t *buffer,
143594d0c90SYong Zhao 		struct queue *q, bool is_static)
144594d0c90SYong Zhao {
145594d0c90SYong Zhao 	struct pm4_mes_map_queues *packet;
146594d0c90SYong Zhao 	bool use_static = is_static;
147594d0c90SYong Zhao 
148594d0c90SYong Zhao 	packet = (struct pm4_mes_map_queues *)buffer;
149594d0c90SYong Zhao 	memset(buffer, 0, sizeof(struct pm4_mes_map_queues));
150594d0c90SYong Zhao 
151594d0c90SYong Zhao 	packet->header.u32All = pm_build_pm4_header(IT_MAP_QUEUES,
152594d0c90SYong Zhao 					sizeof(struct pm4_mes_map_queues));
153594d0c90SYong Zhao 	packet->bitfields2.num_queues = 1;
154594d0c90SYong Zhao 	packet->bitfields2.queue_sel =
155594d0c90SYong Zhao 		queue_sel__mes_map_queues__map_to_hws_determined_queue_slots_vi;
156594d0c90SYong Zhao 
157594d0c90SYong Zhao 	packet->bitfields2.engine_sel =
158594d0c90SYong Zhao 		engine_sel__mes_map_queues__compute_vi;
159594d0c90SYong Zhao 	packet->bitfields2.queue_type =
160594d0c90SYong Zhao 		queue_type__mes_map_queues__normal_compute_vi;
161594d0c90SYong Zhao 
162594d0c90SYong Zhao 	switch (q->properties.type) {
163594d0c90SYong Zhao 	case KFD_QUEUE_TYPE_COMPUTE:
164594d0c90SYong Zhao 		if (use_static)
165594d0c90SYong Zhao 			packet->bitfields2.queue_type =
166594d0c90SYong Zhao 		queue_type__mes_map_queues__normal_latency_static_queue_vi;
167594d0c90SYong Zhao 		break;
168594d0c90SYong Zhao 	case KFD_QUEUE_TYPE_DIQ:
169594d0c90SYong Zhao 		packet->bitfields2.queue_type =
170594d0c90SYong Zhao 			queue_type__mes_map_queues__debug_interface_queue_vi;
171594d0c90SYong Zhao 		break;
172594d0c90SYong Zhao 	case KFD_QUEUE_TYPE_SDMA:
173594d0c90SYong Zhao 	case KFD_QUEUE_TYPE_SDMA_XGMI:
174594d0c90SYong Zhao 		packet->bitfields2.engine_sel = q->properties.sdma_engine_id +
175594d0c90SYong Zhao 				engine_sel__mes_map_queues__sdma0_vi;
176594d0c90SYong Zhao 		use_static = false; /* no static queues under SDMA */
177594d0c90SYong Zhao 		break;
178594d0c90SYong Zhao 	default:
179594d0c90SYong Zhao 		WARN(1, "queue type %d", q->properties.type);
180594d0c90SYong Zhao 		return -EINVAL;
181594d0c90SYong Zhao 	}
182594d0c90SYong Zhao 	packet->bitfields3.doorbell_offset =
183594d0c90SYong Zhao 			q->properties.doorbell_off;
184594d0c90SYong Zhao 
185594d0c90SYong Zhao 	packet->mqd_addr_lo =
186594d0c90SYong Zhao 			lower_32_bits(q->gart_mqd_addr);
187594d0c90SYong Zhao 
188594d0c90SYong Zhao 	packet->mqd_addr_hi =
189594d0c90SYong Zhao 			upper_32_bits(q->gart_mqd_addr);
190594d0c90SYong Zhao 
191594d0c90SYong Zhao 	packet->wptr_addr_lo =
192594d0c90SYong Zhao 			lower_32_bits((uint64_t)q->properties.write_ptr);
193594d0c90SYong Zhao 
194594d0c90SYong Zhao 	packet->wptr_addr_hi =
195594d0c90SYong Zhao 			upper_32_bits((uint64_t)q->properties.write_ptr);
196594d0c90SYong Zhao 
197594d0c90SYong Zhao 	return 0;
198594d0c90SYong Zhao }
199594d0c90SYong Zhao 
pm_unmap_queues_vi(struct packet_manager * pm,uint32_t * buffer,enum kfd_unmap_queues_filter filter,uint32_t filter_param,bool reset)200594d0c90SYong Zhao static int pm_unmap_queues_vi(struct packet_manager *pm, uint32_t *buffer,
201594d0c90SYong Zhao 			enum kfd_unmap_queues_filter filter,
202d2cb0b21SJonathan Kim 			uint32_t filter_param, bool reset)
203594d0c90SYong Zhao {
204594d0c90SYong Zhao 	struct pm4_mes_unmap_queues *packet;
205594d0c90SYong Zhao 
206594d0c90SYong Zhao 	packet = (struct pm4_mes_unmap_queues *)buffer;
207594d0c90SYong Zhao 	memset(buffer, 0, sizeof(struct pm4_mes_unmap_queues));
208594d0c90SYong Zhao 
209594d0c90SYong Zhao 	packet->header.u32All = pm_build_pm4_header(IT_UNMAP_QUEUES,
210594d0c90SYong Zhao 					sizeof(struct pm4_mes_unmap_queues));
211d2cb0b21SJonathan Kim 
212594d0c90SYong Zhao 	packet->bitfields2.engine_sel =
213594d0c90SYong Zhao 			engine_sel__mes_unmap_queues__compute;
214594d0c90SYong Zhao 
215594d0c90SYong Zhao 	if (reset)
216594d0c90SYong Zhao 		packet->bitfields2.action =
217594d0c90SYong Zhao 			action__mes_unmap_queues__reset_queues;
218594d0c90SYong Zhao 	else
219594d0c90SYong Zhao 		packet->bitfields2.action =
220594d0c90SYong Zhao 			action__mes_unmap_queues__preempt_queues;
221594d0c90SYong Zhao 
222594d0c90SYong Zhao 	switch (filter) {
223594d0c90SYong Zhao 	case KFD_UNMAP_QUEUES_FILTER_BY_PASID:
224594d0c90SYong Zhao 		packet->bitfields2.queue_sel =
225594d0c90SYong Zhao 			queue_sel__mes_unmap_queues__perform_request_on_pasid_queues;
226594d0c90SYong Zhao 		packet->bitfields3a.pasid = filter_param;
227594d0c90SYong Zhao 		break;
228594d0c90SYong Zhao 	case KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES:
229594d0c90SYong Zhao 		packet->bitfields2.queue_sel =
230594d0c90SYong Zhao 			queue_sel__mes_unmap_queues__unmap_all_queues;
231594d0c90SYong Zhao 		break;
232594d0c90SYong Zhao 	case KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES:
233594d0c90SYong Zhao 		/* in this case, we do not preempt static queues */
234594d0c90SYong Zhao 		packet->bitfields2.queue_sel =
235594d0c90SYong Zhao 			queue_sel__mes_unmap_queues__unmap_all_non_static_queues;
236594d0c90SYong Zhao 		break;
237594d0c90SYong Zhao 	default:
238594d0c90SYong Zhao 		WARN(1, "filter %d", filter);
239594d0c90SYong Zhao 		return -EINVAL;
240594d0c90SYong Zhao 	}
241594d0c90SYong Zhao 
242594d0c90SYong Zhao 	return 0;
243594d0c90SYong Zhao 
244594d0c90SYong Zhao }
245594d0c90SYong Zhao 
pm_query_status_vi(struct packet_manager * pm,uint32_t * buffer,uint64_t fence_address,uint64_t fence_value)246594d0c90SYong Zhao static int pm_query_status_vi(struct packet_manager *pm, uint32_t *buffer,
247e92049aeSQu Huang 			uint64_t fence_address,	uint64_t fence_value)
248594d0c90SYong Zhao {
249594d0c90SYong Zhao 	struct pm4_mes_query_status *packet;
250594d0c90SYong Zhao 
251594d0c90SYong Zhao 	packet = (struct pm4_mes_query_status *)buffer;
252594d0c90SYong Zhao 	memset(buffer, 0, sizeof(struct pm4_mes_query_status));
253594d0c90SYong Zhao 
254594d0c90SYong Zhao 	packet->header.u32All = pm_build_pm4_header(IT_QUERY_STATUS,
255594d0c90SYong Zhao 					sizeof(struct pm4_mes_query_status));
256594d0c90SYong Zhao 
257594d0c90SYong Zhao 	packet->bitfields2.context_id = 0;
258594d0c90SYong Zhao 	packet->bitfields2.interrupt_sel =
259594d0c90SYong Zhao 			interrupt_sel__mes_query_status__completion_status;
260594d0c90SYong Zhao 	packet->bitfields2.command =
261594d0c90SYong Zhao 			command__mes_query_status__fence_only_after_write_ack;
262594d0c90SYong Zhao 
263594d0c90SYong Zhao 	packet->addr_hi = upper_32_bits((uint64_t)fence_address);
264594d0c90SYong Zhao 	packet->addr_lo = lower_32_bits((uint64_t)fence_address);
265594d0c90SYong Zhao 	packet->data_hi = upper_32_bits((uint64_t)fence_value);
266594d0c90SYong Zhao 	packet->data_lo = lower_32_bits((uint64_t)fence_value);
267594d0c90SYong Zhao 
268594d0c90SYong Zhao 	return 0;
269594d0c90SYong Zhao }
270594d0c90SYong Zhao 
pm_release_mem_vi(uint64_t gpu_addr,uint32_t * buffer)271594d0c90SYong Zhao static int pm_release_mem_vi(uint64_t gpu_addr, uint32_t *buffer)
272594d0c90SYong Zhao {
273594d0c90SYong Zhao 	struct pm4_mec_release_mem *packet;
274594d0c90SYong Zhao 
275594d0c90SYong Zhao 	packet = (struct pm4_mec_release_mem *)buffer;
276594d0c90SYong Zhao 	memset(buffer, 0, sizeof(*packet));
277594d0c90SYong Zhao 
278594d0c90SYong Zhao 	packet->header.u32All = pm_build_pm4_header(IT_RELEASE_MEM,
279594d0c90SYong Zhao 						 sizeof(*packet));
280594d0c90SYong Zhao 
281594d0c90SYong Zhao 	packet->bitfields2.event_type = CACHE_FLUSH_AND_INV_TS_EVENT;
282594d0c90SYong Zhao 	packet->bitfields2.event_index = event_index___release_mem__end_of_pipe;
283594d0c90SYong Zhao 	packet->bitfields2.tcl1_action_ena = 1;
284594d0c90SYong Zhao 	packet->bitfields2.tc_action_ena = 1;
285594d0c90SYong Zhao 	packet->bitfields2.cache_policy = cache_policy___release_mem__lru;
286594d0c90SYong Zhao 	packet->bitfields2.atc = 0;
287594d0c90SYong Zhao 
288594d0c90SYong Zhao 	packet->bitfields3.data_sel = data_sel___release_mem__send_32_bit_low;
289594d0c90SYong Zhao 	packet->bitfields3.int_sel =
290594d0c90SYong Zhao 		int_sel___release_mem__send_interrupt_after_write_confirm;
291594d0c90SYong Zhao 
292594d0c90SYong Zhao 	packet->bitfields4.address_lo_32b = (gpu_addr & 0xffffffff) >> 2;
293594d0c90SYong Zhao 	packet->address_hi = upper_32_bits(gpu_addr);
294594d0c90SYong Zhao 
295594d0c90SYong Zhao 	packet->data_lo = 0;
296594d0c90SYong Zhao 
297594d0c90SYong Zhao 	return 0;
298594d0c90SYong Zhao }
299594d0c90SYong Zhao 
300594d0c90SYong Zhao const struct packet_manager_funcs kfd_vi_pm_funcs = {
301594d0c90SYong Zhao 	.map_process		= pm_map_process_vi,
302594d0c90SYong Zhao 	.runlist		= pm_runlist_vi,
303594d0c90SYong Zhao 	.set_resources		= pm_set_resources_vi,
304594d0c90SYong Zhao 	.map_queues		= pm_map_queues_vi,
305594d0c90SYong Zhao 	.unmap_queues		= pm_unmap_queues_vi,
306*7cee6a68SJonathan Kim 	.set_grace_period	= NULL,
307594d0c90SYong Zhao 	.query_status		= pm_query_status_vi,
308594d0c90SYong Zhao 	.release_mem		= pm_release_mem_vi,
309594d0c90SYong Zhao 	.map_process_size	= sizeof(struct pm4_mes_map_process),
310594d0c90SYong Zhao 	.runlist_size		= sizeof(struct pm4_mes_runlist),
311594d0c90SYong Zhao 	.set_resources_size	= sizeof(struct pm4_mes_set_resources),
312594d0c90SYong Zhao 	.map_queues_size	= sizeof(struct pm4_mes_map_queues),
313594d0c90SYong Zhao 	.unmap_queues_size	= sizeof(struct pm4_mes_unmap_queues),
314*7cee6a68SJonathan Kim 	.set_grace_period_size	= 0,
315594d0c90SYong Zhao 	.query_status_size	= sizeof(struct pm4_mes_query_status),
316594d0c90SYong Zhao 	.release_mem_size	= sizeof(struct pm4_mec_release_mem)
317594d0c90SYong Zhao };
318