Home
last modified time | relevance | path

Searched refs:WREG32_OR (Results 1 – 12 of 12) sorted by relevance

/openbmc/linux/drivers/gpu/drm/radeon/
H A Dr600_hdmi.c232 WREG32_OR(HDMI0_INFOFRAME_CONTROL1 + offset, in r600_set_avi_packet()
235 WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset, in r600_set_avi_packet()
346 WREG32_OR(HDMI0_VBI_PACKET_CONTROL + offset, in r600_set_vbi_packet()
367 WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset, in r600_set_audio_packet()
400 WREG32_OR(HDMI0_GC + offset, HDMI0_GC_AVMUTE); in r600_set_mute()
454 WREG32_OR(HDMI0_CONTROL + offset, in r600_hdmi_update_audio_settings()
462 WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset, in r600_hdmi_update_audio_settings()
488 WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN); in r600_hdmi_enable()
496 WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN); in r600_hdmi_enable()
504 WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN); in r600_hdmi_enable()
H A Ddce3_1_afmt.c215 WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset, in dce3_2_set_audio_packet()
219 WREG32_OR(HDMI0_INFOFRAME_CONTROL1 + offset, in dce3_2_set_audio_packet()
229 WREG32_OR(HDMI0_GC + offset, HDMI0_GC_AVMUTE); in dce3_2_set_mute()
H A Devergreen_hdmi.c385 WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + offset, in dce4_set_audio_packet()
396 WREG32_OR(HDMI_GC + offset, HDMI_GC_AVMUTE); in dce4_set_mute()
420 WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, in evergreen_hdmi_enable()
459 WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, in evergreen_dp_enable()
H A Devergreen.c1752 WREG32_OR(DC_HPDx_INT_CONTROL(hpd), DC_HPDx_INT_POLARITY); in evergreen_hpd_set_polarity()
4648 WREG32_OR(DC_HPDx_INT_CONTROL(i), DC_HPDx_INT_ACK); in evergreen_irq_ack()
4653 WREG32_OR(DC_HPDx_INT_CONTROL(i), DC_HPDx_RX_INT_ACK); in evergreen_irq_ack()
4658 WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + crtc_offsets[i], in evergreen_irq_ack()
H A Dsi.c6179 WREG32_OR(DC_HPDx_INT_CONTROL(i), DC_HPDx_INT_ACK); in si_irq_ack()
6184 WREG32_OR(DC_HPDx_INT_CONTROL(i), DC_HPDx_RX_INT_ACK); in si_irq_ack()
H A Dradeon.h2546 #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) macro
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/
H A Dvce_v3_0.c566 WREG32_OR(mmVCE_VCPU_CNTL, 0x00100000); in vce_v3_0_mc_resume()
H A Damdgpu.h1205 #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) macro
H A Ddce_v8_0.c1658 WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset, in dce_v8_0_afmt_setmode()
1666 WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset, in dce_v8_0_afmt_setmode()
/openbmc/linux/drivers/accel/habanalabs/goya/
H A Dgoya.c723 WREG32_OR(reg, asid); in goya_mmu_prepare_reg()
1477 WREG32_OR(mmTPC0_CFG_FUNC_MBIST_CNTRL + tpc_offset, in _goya_tpc_mbist_workaround()
1492 WREG32_OR(mmTPC0_EML_CFG_DBG_CNT + tpc_eml_offset, in _goya_tpc_mbist_workaround()
/openbmc/linux/drivers/accel/habanalabs/common/
H A Dhabanalabs.h2540 #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) macro
/openbmc/linux/drivers/accel/habanalabs/gaudi/
H A Dgaudi.c5976 WREG32_OR(mmDMA0_CORE_PROT + dma_offset, BIT(DMA0_CORE_PROT_VAL_SHIFT)); in gaudi_debugfs_read_dma()
6054 WREG32_OR(reg, asid); in gaudi_mmu_prepare_reg()