Home
last modified time | relevance | path

Searched refs:MMDC0 (Results 1 – 11 of 11) sorted by relevance

/openbmc/u-boot/arch/arm/include/asm/arch-s32v234/
H A Dmmdc.h9 #define MMDC0 0 macro
/openbmc/u-boot/board/aristainetos/
H A Dnt5cc256m16cp.cfg34 /* in DDR3, 64-bit mode, only MMDC0 is initiated */
H A Dmt41j128M.cfg36 /* in DDR3, 64-bit mode, only MMDC0 is initiated */
/openbmc/u-boot/board/freescale/s32v234evb/
H A Dlpddr2.c106 case MMDC0: in config_mmdc()
/openbmc/u-boot/board/freescale/mx6sxsabresd/
H A Dimximage.cfg104 /* MMDC init - DDR3, 64-bit mode, only MMDC0 is initiated */
/openbmc/u-boot/board/freescale/mx6sxsabreauto/
H A Dimximage.cfg106 /* MMDC init - DDR3, 64-bit mode, only MMDC0 is initiated */
/openbmc/u-boot/board/samtec/vining_2000/
H A Dimximage.cfg104 /* MMDC init - DDR3, 64-bit mode, only MMDC0 is initiated */
/openbmc/u-boot/board/freescale/mx6qarm2/
H A Dimximage_mx6dl.cfg130 * MMDC channels: Both MMDC0, MMDC1
195 * b. The calibration code that runs for both MMDC0 & MMDC1 should be used.
/openbmc/u-boot/board/seco/mx6quq7/
H A Dmx6quq7-2g.cfg115 * in DDR3, 64-bit mode, only MMDC0 is init
/openbmc/u-boot/arch/arm/dts/
H A Dimx6qdl.dtsi1115 mmdc0: mmdc@21b0000 { /* MMDC0 */
/openbmc/linux/arch/arm/boot/dts/nxp/imx/
H A Dimx6qdl.dtsi1149 mmdc0: memory-controller@21b0000 { /* MMDC0 */