Searched refs:DISP_CC_MDSS_PCLK1_CLK_SRC (Results 1 – 18 of 18) sorted by relevance
/openbmc/linux/include/dt-bindings/clock/ |
H A D | qcom,dispcc-sdm845.h | 28 #define DISP_CC_MDSS_PCLK1_CLK_SRC 18 macro
|
H A D | qcom,dispcc-sm8150.h | 49 #define DISP_CC_MDSS_PCLK1_CLK_SRC 39 macro
|
H A D | qcom,dispcc-sm8250.h | 49 #define DISP_CC_MDSS_PCLK1_CLK_SRC 39 macro
|
H A D | qcom,dispcc-sm8350.h | 49 #define DISP_CC_MDSS_PCLK1_CLK_SRC 39 macro
|
H A D | qcom,dispcc-sc8280xp.h | 78 #define DISP_CC_MDSS_PCLK1_CLK_SRC 68 macro
|
H A D | qcom,sm8450-dispcc.h | 78 #define DISP_CC_MDSS_PCLK1_CLK_SRC 68 macro
|
H A D | qcom,sm8550-dispcc.h | 79 #define DISP_CC_MDSS_PCLK1_CLK_SRC 69 macro
|
/openbmc/linux/drivers/clk/qcom/ |
H A D | dispcc-sdm845.c | 807 [DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp_cc_mdss_pclk1_clk_src.clkr,
|
H A D | dispcc-sm8250.c | 1210 [DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp_cc_mdss_pclk1_clk_src.clkr,
|
H A D | dispcc-sc8280xp.c | 2947 [DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp0_cc_mdss_pclk1_clk_src.clkr, 3029 [DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp1_cc_mdss_pclk1_clk_src.clkr,
|
H A D | dispcc-sm8550.c | 1698 [DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp_cc_mdss_pclk1_clk_src.clkr,
|
H A D | dispcc-sm8450.c | 1702 [DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp_cc_mdss_pclk1_clk_src.clkr,
|
/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | sm8350.dtsi | 2733 <&dispcc DISP_CC_MDSS_PCLK1_CLK_SRC>;
|
H A D | sm8150.dtsi | 3888 <&dispcc DISP_CC_MDSS_PCLK1_CLK_SRC>;
|
H A D | sm8550.dtsi | 2740 <&dispcc DISP_CC_MDSS_PCLK1_CLK_SRC>;
|
H A D | sm8450.dtsi | 3031 assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK_SRC>, <&dispcc DISP_CC_MDSS_PCLK1_CLK_SRC>;
|
H A D | sdm845.dtsi | 4695 assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK_SRC>, <&dispcc DISP_CC_MDSS_PCLK1_CLK_SRC>;
|
H A D | sm8250.dtsi | 4505 assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK_SRC>, <&dispcc DISP_CC_MDSS_PCLK1_CLK_SRC>;
|