| /openbmc/u-boot/cmd/ |
| H A D | i2c.c | 1151 enum { unknown, EDO, SDRAM, DDR, DDR2, DDR3, DDR4 } type; in do_sdram() enumerator 1253 type = DDR2; in do_sdram() 1283 case DDR2: in do_sdram() 1293 case DDR2: in do_sdram() 1314 case DDR2: in do_sdram() 1325 case DDR2: in do_sdram() 1359 case DDR2: in do_sdram() 1372 case DDR2: in do_sdram() 1389 if (DDR2 != type) { in do_sdram() 1404 case DDR2: in do_sdram() [all …]
|
| /openbmc/u-boot/board/woodburn/ |
| H A D | imximage.cfg | 3 /* DDR2 init */
|
| /openbmc/u-boot/drivers/ddr/fsl/ |
| H A D | Kconfig | 81 Enable Freescale DDR2 controller. 87 Enable Freescale DDR2 controller for MPC86xx SoCs. 137 bool "Freescale DDR2 controller"
|
| /openbmc/qemu/include/hw/i2c/ |
| H A D | smbus_eeprom.h | 33 enum sdram_type { SDR = 0x4, DDR = 0x7, DDR2 = 0x8 }; enumerator
|
| /openbmc/u-boot/arch/mips/mach-mt7620/ |
| H A D | Kconfig | 68 prompt "DDR2 size" 97 prompt "DDR2 chip width" 114 prompt "DDR2 bus width"
|
| /openbmc/u-boot/board/Synology/ds109/ |
| H A D | openocd.cfg | 63 mww 0xD0001494 0x003C0000 ;# DDR2 SDRAM ODT Control (Low) Register 64 mww 0xD0001498 0x00000000 ;# DDR2 SDRAM ODT Control (High) REgister 65 mww 0xD000149C 0x0000F80F ;# DDR2 Dunit ODT Control Register
|
| H A D | kwbimage.cfg | 27 # bit13-0: 0xc30 (3120 DDR2 clks refresh rate) 120 DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values) 121 DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
|
| /openbmc/bmcweb/redfish-core/include/generated/enums/ |
| H A D | memory.hpp | 23 DDR2, enumerator 129 {MemoryDeviceType::DDR2, "DDR2"},
|
| H A D | processor.hpp | 73 DDR2, enumerator 186 {ProcessorMemoryType::DDR2, "DDR2"},
|
| /openbmc/u-boot/board/Seagate/dockstar/ |
| H A D | kwbimage.cfg | 26 # bit13-0: 0xc30 (3120 DDR2 clks refresh rate) 119 DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values) 120 DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
|
| /openbmc/u-boot/board/Seagate/goflexhome/ |
| H A D | kwbimage.cfg | 29 # bit13-0: 0xc30 (3120 DDR2 clks refresh rate) 122 DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values) 123 DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
|
| /openbmc/u-boot/board/Marvell/dreamplug/ |
| H A D | kwbimage.cfg | 24 # bit13-0: 0xc30 (3120 DDR2 clks refresh rate) 117 DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values) 118 DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
|
| /openbmc/u-boot/board/Marvell/sheevaplug/ |
| H A D | kwbimage.cfg | 23 # bit13-0: 0xc30 (3120 DDR2 clks refresh rate) 116 DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values) 117 DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
|
| /openbmc/u-boot/board/Marvell/guruplug/ |
| H A D | kwbimage.cfg | 23 # bit13-0: 0xc30 (3120 DDR2 clks refresh rate) 116 DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values) 117 DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
|
| /openbmc/u-boot/board/LaCie/netspace_v2/ |
| H A D | kwbimage.cfg | 24 # bit13-0: 0xa00 (2560 DDR2 clks refresh rate) 116 DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values) 117 DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
|
| H A D | kwbimage-is2.cfg | 24 # bit13-0: 0xa00 (2560 DDR2 clks refresh rate) 116 DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values) 117 DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
|
| H A D | kwbimage-ns2l.cfg | 24 # bit13-0: 0xa00 (2560 DDR2 clks refresh rate) 116 DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values) 117 DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
|
| /openbmc/u-boot/board/cloudengines/pogo_e02/ |
| H A D | kwbimage.cfg | 27 # bit13-0: 0xc30 (3120 DDR2 clks refresh rate) 120 DATA 0xffd01428 0x00085520 # DDR2 ODT Read Timing (default values) 121 DATA 0xffd0147c 0x00008552 # DDR2 ODT Write Timing (default values)
|
| /openbmc/u-boot/board/iomega/iconnect/ |
| H A D | kwbimage.cfg | 23 # bit13-0: 0xc30, (3120 DDR2 clks refresh rate) 116 DATA 0xffd01428 0x00085520 # DDR2 ODT Read Timing (default values) 117 DATA 0xffd0147c 0x00008552 # DDR2 ODT Write Timing (default values)
|
| /openbmc/u-boot/board/Marvell/openrd/ |
| H A D | kwbimage.cfg | 23 # bit13-0: 0xc30 (3120 DDR2 clks refresh rate) 116 DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values) 117 DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
|
| /openbmc/u-boot/board/LaCie/net2big_v2/ |
| H A D | kwbimage.cfg | 24 # bit13-0: 0xa00 (2560 DDR2 clks refresh rate) 116 DATA 0xFFD01428 0x00096630 # DDR2 ODT Read Timing (default values) 117 DATA 0xFFD0147C 0x00009663 # DDR2 ODT Write Timing (default values)
|
| /openbmc/u-boot/board/Barix/ipam390/ |
| H A D | ipam390-ais-uart.cfg | 58 ; for starting the DDR2 interface. 166 ; for starting the DDR2 interface on ARM-boot D800K002 devices. 183 ; for starting the DDR2 interface on DSP-boot D800K002 devices.
|
| /openbmc/u-boot/board/raidsonic/ib62x0/ |
| H A D | kwbimage.cfg | 24 # bit13-0: 0xc30, (3120 DDR2 clks refresh rate) 117 DATA 0xffd01428 0x00085520 # DDR2 ODT Read Timing (default values) 118 DATA 0xffd0147c 0x00008552 # DDR2 ODT Write Timing (default values)
|
| /openbmc/u-boot/board/sbc8548/ |
| H A D | README | 5 MPC8548 CPU, 8MB boot flash, 64MB user flash and, 256MB DDR2 400MHz 69 for 256MB of DDR2 @400MHz. It does not by default use the DDR2 SPD 73 SPD EEPROM to land at the same address as the DDR2 SPD EEPROM, so 253 0000_0000 0fff_ffff MCS0,1 64 DDR2 (256MB)
|
| /openbmc/u-boot/board/keymile/km_arm/ |
| H A D | kwbimage-memphis.cfg | 46 # bit13-0: 0x4E0 (DDR2 clks refresh rate) 131 DATA 0xFFD01428 0x00084520 # DDR2 SDRAM Timing Low 139 DATA 0xFFD0147c 0x00008451 # DDR2 SDRAM Timing High
|