Home
last modified time | relevance | path

Searched refs:CLK_TOP_VDEC_SEL (Results 1 – 19 of 19) sorted by relevance

/openbmc/linux/Documentation/devicetree/bindings/media/
H A Dmediatek,vcodec-subdev-decoder.yaml231 clocks = <&topckgen CLK_TOP_VDEC_SEL>,
237 assigned-clocks = <&topckgen CLK_TOP_VDEC_SEL>;
257 clocks = <&topckgen CLK_TOP_VDEC_SEL>,
263 assigned-clocks = <&topckgen CLK_TOP_VDEC_SEL>;
H A Dmediatek,vcodec-decoder.yaml177 <&topckgen CLK_TOP_VDEC_SEL>,
192 <&topckgen CLK_TOP_VDEC_SEL>,
/openbmc/linux/include/dt-bindings/clock/
H A Dmt8135-clk.h93 #define CLK_TOP_VDEC_SEL 82 macro
H A Dmediatek,mt6795-clk.h95 #define CLK_TOP_VDEC_SEL 84 macro
H A Dmt8173-clk.h97 #define CLK_TOP_VDEC_SEL 87 macro
H A Dmt2712-clk.h134 #define CLK_TOP_VDEC_SEL 103 macro
H A Dmt2701-clk.h93 #define CLK_TOP_VDEC_SEL 82 macro
H A Dmt8192-clk.h64 #define CLK_TOP_VDEC_SEL 52 macro
/openbmc/u-boot/include/dt-bindings/clock/
H A Dmt7623-clk.h106 #define CLK_TOP_VDEC_SEL 92 macro
/openbmc/linux/drivers/clk/mediatek/
H A Dclk-mt6795-topckgen.c461 TOP_MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x50, 8, 4, 15, 0),
H A Dclk-mt8173-topckgen.c540 MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x0050, 8, 4, 15),
H A Dclk-mt8135.c382 MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x015c, 8, 4, 15),
H A Dclk-mt2712.c651 MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x050, 8, 4, 15),
H A Dclk-mt8192.c669 MUX_GATE_CLR_SET_UPD(CLK_TOP_VDEC_SEL, "vdec_sel",
H A Dclk-mt2701.c498 MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents,
/openbmc/linux/arch/arm64/boot/dts/mediatek/
H A Dmt8192.dtsi627 clocks = <&topckgen CLK_TOP_VDEC_SEL>,
1667 clocks = <&topckgen CLK_TOP_VDEC_SEL>,
1673 assigned-clocks = <&topckgen CLK_TOP_VDEC_SEL>;
1693 clocks = <&topckgen CLK_TOP_VDEC_SEL>,
1699 assigned-clocks = <&topckgen CLK_TOP_VDEC_SEL>;
H A Dmt8173.dtsi1399 <&topckgen CLK_TOP_VDEC_SEL>,
1414 <&topckgen CLK_TOP_VDEC_SEL>,
H A Dmt2712e.dtsi290 <&topckgen CLK_TOP_VDEC_SEL>;
/openbmc/u-boot/drivers/clk/mediatek/
H A Dclk-mt7623.c515 MUX_GATE(CLK_TOP_VDEC_SEL, vdec_parents, 0x50, 8, 4, 15),