11802d0beSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2a8aede79SJames Liao /*
3a8aede79SJames Liao  * Copyright (c) 2014 MediaTek Inc.
4a8aede79SJames Liao  * Author: James Liao <jamesjj.liao@mediatek.com>
5a8aede79SJames Liao  */
6a8aede79SJames Liao 
7a8aede79SJames Liao #ifndef _DT_BINDINGS_CLK_MT8135_H
8a8aede79SJames Liao #define _DT_BINDINGS_CLK_MT8135_H
9a8aede79SJames Liao 
10a8aede79SJames Liao /* TOPCKGEN */
11a8aede79SJames Liao 
12a8aede79SJames Liao #define CLK_TOP_DSI0_LNTC_DSICLK	1
13a8aede79SJames Liao #define CLK_TOP_HDMITX_CLKDIG_CTS	2
14a8aede79SJames Liao #define CLK_TOP_CLKPH_MCK		3
15a8aede79SJames Liao #define CLK_TOP_CPUM_TCK_IN		4
16a8aede79SJames Liao #define CLK_TOP_MAINPLL_806M		5
17a8aede79SJames Liao #define CLK_TOP_MAINPLL_537P3M		6
18a8aede79SJames Liao #define CLK_TOP_MAINPLL_322P4M		7
19a8aede79SJames Liao #define CLK_TOP_MAINPLL_230P3M		8
20a8aede79SJames Liao #define CLK_TOP_UNIVPLL_624M		9
21a8aede79SJames Liao #define CLK_TOP_UNIVPLL_416M		10
22a8aede79SJames Liao #define CLK_TOP_UNIVPLL_249P6M		11
23a8aede79SJames Liao #define CLK_TOP_UNIVPLL_178P3M		12
24a8aede79SJames Liao #define CLK_TOP_UNIVPLL_48M		13
25a8aede79SJames Liao #define CLK_TOP_MMPLL_D2		14
26a8aede79SJames Liao #define CLK_TOP_MMPLL_D3		15
27a8aede79SJames Liao #define CLK_TOP_MMPLL_D5		16
28a8aede79SJames Liao #define CLK_TOP_MMPLL_D7		17
29a8aede79SJames Liao #define CLK_TOP_MMPLL_D4		18
30a8aede79SJames Liao #define CLK_TOP_MMPLL_D6		19
31a8aede79SJames Liao #define CLK_TOP_SYSPLL_D2		20
32a8aede79SJames Liao #define CLK_TOP_SYSPLL_D4		21
33a8aede79SJames Liao #define CLK_TOP_SYSPLL_D6		22
34a8aede79SJames Liao #define CLK_TOP_SYSPLL_D8		23
35a8aede79SJames Liao #define CLK_TOP_SYSPLL_D10		24
36a8aede79SJames Liao #define CLK_TOP_SYSPLL_D12		25
37a8aede79SJames Liao #define CLK_TOP_SYSPLL_D16		26
38a8aede79SJames Liao #define CLK_TOP_SYSPLL_D24		27
39a8aede79SJames Liao #define CLK_TOP_SYSPLL_D3		28
40a8aede79SJames Liao #define CLK_TOP_SYSPLL_D2P5		29
41a8aede79SJames Liao #define CLK_TOP_SYSPLL_D5		30
42a8aede79SJames Liao #define CLK_TOP_SYSPLL_D3P5		31
43a8aede79SJames Liao #define CLK_TOP_UNIVPLL1_D2		32
44a8aede79SJames Liao #define CLK_TOP_UNIVPLL1_D4		33
45a8aede79SJames Liao #define CLK_TOP_UNIVPLL1_D6		34
46a8aede79SJames Liao #define CLK_TOP_UNIVPLL1_D8		35
47a8aede79SJames Liao #define CLK_TOP_UNIVPLL1_D10		36
48a8aede79SJames Liao #define CLK_TOP_UNIVPLL2_D2		37
49a8aede79SJames Liao #define CLK_TOP_UNIVPLL2_D4		38
50a8aede79SJames Liao #define CLK_TOP_UNIVPLL2_D6		39
51a8aede79SJames Liao #define CLK_TOP_UNIVPLL2_D8		40
52a8aede79SJames Liao #define CLK_TOP_UNIVPLL_D3		41
53a8aede79SJames Liao #define CLK_TOP_UNIVPLL_D5		42
54a8aede79SJames Liao #define CLK_TOP_UNIVPLL_D7		43
55a8aede79SJames Liao #define CLK_TOP_UNIVPLL_D10		44
56a8aede79SJames Liao #define CLK_TOP_UNIVPLL_D26		45
57a8aede79SJames Liao #define CLK_TOP_APLL			46
58a8aede79SJames Liao #define CLK_TOP_APLL_D4			47
59a8aede79SJames Liao #define CLK_TOP_APLL_D8			48
60a8aede79SJames Liao #define CLK_TOP_APLL_D16		49
61a8aede79SJames Liao #define CLK_TOP_APLL_D24		50
62a8aede79SJames Liao #define CLK_TOP_LVDSPLL_D2		51
63a8aede79SJames Liao #define CLK_TOP_LVDSPLL_D4		52
64a8aede79SJames Liao #define CLK_TOP_LVDSPLL_D8		53
65a8aede79SJames Liao #define CLK_TOP_LVDSTX_CLKDIG_CT	54
66a8aede79SJames Liao #define CLK_TOP_VPLL_DPIX		55
67a8aede79SJames Liao #define CLK_TOP_TVHDMI_H		56
68a8aede79SJames Liao #define CLK_TOP_HDMITX_CLKDIG_D2	57
69a8aede79SJames Liao #define CLK_TOP_HDMITX_CLKDIG_D3	58
70a8aede79SJames Liao #define CLK_TOP_TVHDMI_D2		59
71a8aede79SJames Liao #define CLK_TOP_TVHDMI_D4		60
72a8aede79SJames Liao #define CLK_TOP_MEMPLL_MCK_D4		61
73a8aede79SJames Liao #define CLK_TOP_AXI_SEL			62
74a8aede79SJames Liao #define CLK_TOP_SMI_SEL			63
75a8aede79SJames Liao #define CLK_TOP_MFG_SEL			64
76a8aede79SJames Liao #define CLK_TOP_IRDA_SEL		65
77a8aede79SJames Liao #define CLK_TOP_CAM_SEL			66
78a8aede79SJames Liao #define CLK_TOP_AUD_INTBUS_SEL		67
79a8aede79SJames Liao #define CLK_TOP_JPG_SEL			68
80a8aede79SJames Liao #define CLK_TOP_DISP_SEL		69
81a8aede79SJames Liao #define CLK_TOP_MSDC30_1_SEL		70
82a8aede79SJames Liao #define CLK_TOP_MSDC30_2_SEL		71
83a8aede79SJames Liao #define CLK_TOP_MSDC30_3_SEL		72
84a8aede79SJames Liao #define CLK_TOP_MSDC30_4_SEL		73
85a8aede79SJames Liao #define CLK_TOP_USB20_SEL		74
86a8aede79SJames Liao #define CLK_TOP_VENC_SEL		75
87a8aede79SJames Liao #define CLK_TOP_SPI_SEL			76
88a8aede79SJames Liao #define CLK_TOP_UART_SEL		77
89a8aede79SJames Liao #define CLK_TOP_MEM_SEL			78
90a8aede79SJames Liao #define CLK_TOP_CAMTG_SEL		79
91a8aede79SJames Liao #define CLK_TOP_AUDIO_SEL		80
92a8aede79SJames Liao #define CLK_TOP_FIX_SEL			81
93a8aede79SJames Liao #define CLK_TOP_VDEC_SEL		82
94a8aede79SJames Liao #define CLK_TOP_DDRPHYCFG_SEL		83
95a8aede79SJames Liao #define CLK_TOP_DPILVDS_SEL		84
96a8aede79SJames Liao #define CLK_TOP_PMICSPI_SEL		85
97a8aede79SJames Liao #define CLK_TOP_MSDC30_0_SEL		86
98a8aede79SJames Liao #define CLK_TOP_SMI_MFG_AS_SEL		87
99a8aede79SJames Liao #define CLK_TOP_GCPU_SEL		88
100a8aede79SJames Liao #define CLK_TOP_DPI1_SEL		89
101a8aede79SJames Liao #define CLK_TOP_CCI_SEL			90
102a8aede79SJames Liao #define CLK_TOP_APLL_SEL		91
103a8aede79SJames Liao #define CLK_TOP_HDMIPLL_SEL		92
104a8aede79SJames Liao #define CLK_TOP_NR_CLK			93
105a8aede79SJames Liao 
106a8aede79SJames Liao /* APMIXED_SYS */
107a8aede79SJames Liao 
108a8aede79SJames Liao #define CLK_APMIXED_ARMPLL1		1
109a8aede79SJames Liao #define CLK_APMIXED_ARMPLL2		2
110a8aede79SJames Liao #define CLK_APMIXED_MAINPLL		3
111a8aede79SJames Liao #define CLK_APMIXED_UNIVPLL		4
112a8aede79SJames Liao #define CLK_APMIXED_MMPLL		5
113a8aede79SJames Liao #define CLK_APMIXED_MSDCPLL		6
114a8aede79SJames Liao #define CLK_APMIXED_TVDPLL		7
115a8aede79SJames Liao #define CLK_APMIXED_LVDSPLL		8
116a8aede79SJames Liao #define CLK_APMIXED_AUDPLL		9
117a8aede79SJames Liao #define CLK_APMIXED_VDECPLL		10
118a8aede79SJames Liao #define CLK_APMIXED_NR_CLK		11
119a8aede79SJames Liao 
120a8aede79SJames Liao /* INFRA_SYS */
121a8aede79SJames Liao 
122a8aede79SJames Liao #define CLK_INFRA_PMIC_WRAP		1
123a8aede79SJames Liao #define CLK_INFRA_PMICSPI		2
124a8aede79SJames Liao #define CLK_INFRA_CCIF1_AP_CTRL		3
125a8aede79SJames Liao #define CLK_INFRA_CCIF0_AP_CTRL		4
126a8aede79SJames Liao #define CLK_INFRA_KP			5
127a8aede79SJames Liao #define CLK_INFRA_CPUM			6
128a8aede79SJames Liao #define CLK_INFRA_M4U			7
129a8aede79SJames Liao #define CLK_INFRA_MFGAXI		8
130a8aede79SJames Liao #define CLK_INFRA_DEVAPC		9
131a8aede79SJames Liao #define CLK_INFRA_AUDIO			10
132a8aede79SJames Liao #define CLK_INFRA_MFG_BUS		11
133a8aede79SJames Liao #define CLK_INFRA_SMI			12
134a8aede79SJames Liao #define CLK_INFRA_DBGCLK		13
135a8aede79SJames Liao #define CLK_INFRA_NR_CLK		14
136a8aede79SJames Liao 
137a8aede79SJames Liao /* PERI_SYS */
138a8aede79SJames Liao 
139a8aede79SJames Liao #define CLK_PERI_I2C5			1
140a8aede79SJames Liao #define CLK_PERI_I2C4			2
141a8aede79SJames Liao #define CLK_PERI_I2C3			3
142a8aede79SJames Liao #define CLK_PERI_I2C2			4
143a8aede79SJames Liao #define CLK_PERI_I2C1			5
144a8aede79SJames Liao #define CLK_PERI_I2C0			6
145a8aede79SJames Liao #define CLK_PERI_UART3			7
146a8aede79SJames Liao #define CLK_PERI_UART2			8
147a8aede79SJames Liao #define CLK_PERI_UART1			9
148a8aede79SJames Liao #define CLK_PERI_UART0			10
149a8aede79SJames Liao #define CLK_PERI_IRDA			11
150a8aede79SJames Liao #define CLK_PERI_NLI			12
151a8aede79SJames Liao #define CLK_PERI_MD_HIF			13
152a8aede79SJames Liao #define CLK_PERI_AP_HIF			14
153a8aede79SJames Liao #define CLK_PERI_MSDC30_3		15
154a8aede79SJames Liao #define CLK_PERI_MSDC30_2		16
155a8aede79SJames Liao #define CLK_PERI_MSDC30_1		17
156a8aede79SJames Liao #define CLK_PERI_MSDC20_2		18
157a8aede79SJames Liao #define CLK_PERI_MSDC20_1		19
158a8aede79SJames Liao #define CLK_PERI_AP_DMA			20
159a8aede79SJames Liao #define CLK_PERI_USB1			21
160a8aede79SJames Liao #define CLK_PERI_USB0			22
161a8aede79SJames Liao #define CLK_PERI_PWM			23
162a8aede79SJames Liao #define CLK_PERI_PWM7			24
163a8aede79SJames Liao #define CLK_PERI_PWM6			25
164a8aede79SJames Liao #define CLK_PERI_PWM5			26
165a8aede79SJames Liao #define CLK_PERI_PWM4			27
166a8aede79SJames Liao #define CLK_PERI_PWM3			28
167a8aede79SJames Liao #define CLK_PERI_PWM2			29
168a8aede79SJames Liao #define CLK_PERI_PWM1			30
169a8aede79SJames Liao #define CLK_PERI_THERM			31
170a8aede79SJames Liao #define CLK_PERI_NFI			32
171a8aede79SJames Liao #define CLK_PERI_USBSLV			33
172a8aede79SJames Liao #define CLK_PERI_USB1_MCU		34
173a8aede79SJames Liao #define CLK_PERI_USB0_MCU		35
174a8aede79SJames Liao #define CLK_PERI_GCPU			36
175a8aede79SJames Liao #define CLK_PERI_FHCTL			37
176a8aede79SJames Liao #define CLK_PERI_SPI1			38
177a8aede79SJames Liao #define CLK_PERI_AUXADC			39
178a8aede79SJames Liao #define CLK_PERI_PERI_PWRAP		40
179a8aede79SJames Liao #define CLK_PERI_I2C6			41
180a8aede79SJames Liao #define CLK_PERI_UART0_SEL		42
181a8aede79SJames Liao #define CLK_PERI_UART1_SEL		43
182a8aede79SJames Liao #define CLK_PERI_UART2_SEL		44
183a8aede79SJames Liao #define CLK_PERI_UART3_SEL		45
184a8aede79SJames Liao #define CLK_PERI_NR_CLK			46
185a8aede79SJames Liao 
186a8aede79SJames Liao #endif /* _DT_BINDINGS_CLK_MT8135_H */
187