Searched refs:CLK_PERI_UART0 (Results 1 – 18 of 18) sorted by relevance
/openbmc/linux/include/dt-bindings/clock/ |
H A D | mt8135-clk.h | 148 #define CLK_PERI_UART0 10 macro
|
H A D | mediatek,mt6795-clk.h | 194 #define CLK_PERI_UART0 19 macro
|
H A D | mt8173-clk.h | 213 #define CLK_PERI_UART0 20 macro
|
H A D | mt2712-clk.h | 255 #define CLK_PERI_UART0 16 macro
|
H A D | mt2701-clk.h | 241 #define CLK_PERI_UART0 20 macro
|
/openbmc/linux/drivers/clk/mediatek/ |
H A D | clk-mt8173-pericfg.c | 70 GATE_PERI0(CLK_PERI_UART0, "peri_uart0", "axi_sel", 19),
|
H A D | clk-mt6795-pericfg.c | 59 GATE_PERI(CLK_PERI_UART0, "peri_uart0", "axi_sel", 19),
|
H A D | clk-mt8135.c | 459 GATE_PERI0(CLK_PERI_UART0, "uart0_ck", "axi_sel", 22),
|
H A D | clk-mt2712.c | 901 GATE_PERI0(CLK_PERI_UART0, "per_uart0", "uart_sel", 20),
|
H A D | clk-mt2701.c | 836 GATE_PERI0(CLK_PERI_UART0, "uart0_ck", "axi_sel", 19),
|
/openbmc/u-boot/include/dt-bindings/clock/ |
H A D | mt7623-clk.h | 234 #define CLK_PERI_UART0 19 macro
|
/openbmc/linux/arch/arm/boot/dts/mediatek/ |
H A D | mt8135.dtsi | 226 clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>;
|
H A D | mt2701.dtsi | 259 clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>;
|
H A D | mt7623.dtsi | 381 <&pericfg CLK_PERI_UART0>;
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | mt7623.dtsi | 192 <&pericfg CLK_PERI_UART0>;
|
/openbmc/u-boot/drivers/clk/mediatek/ |
H A D | clk-mt7623.c | 666 GATE_PERI0(CLK_PERI_UART0, CLK_TOP_AXI_SEL, 19),
|
/openbmc/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt6795.dtsi | 491 clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>;
|
H A D | mt8173.dtsi | 672 clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>;
|