Home
last modified time | relevance | path

Searched full:dis (Results 1 – 25 of 403) sorted by relevance

12345678910>>...17

/openbmc/u-boot/board/logicpd/am3517evm/
H A Dam3517evm.h27 * DIS - Pull type selection is inactive
34 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) \
35 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) \
36 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) \
37 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) \
38 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) \
39 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) \
40 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) \
41 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) \
42 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) \
[all …]
/openbmc/u-boot/board/8dtech/eco5pk/
H A Deco5pk.h26 * DIS - Pull type selection is inactive
33 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) \
34 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) \
35 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) \
36 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) \
37 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) \
38 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) \
39 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) \
40 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) \
41 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) \
[all …]
/openbmc/u-boot/board/technexion/twister/
H A Dtwister.h36 * DIS - Pull type selection is inactive
43 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) \
44 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) \
45 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) \
46 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) \
47 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) \
48 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) \
49 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) \
50 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) \
51 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) \
[all …]
/openbmc/u-boot/board/ti/am3517crane/
H A Dam3517crane.h26 * DIS - Pull type selection is inactive
33 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0))\
34 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0))\
35 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0))\
36 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0))\
37 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0))\
38 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0))\
39 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0))\
40 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0))\
41 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0))\
[all …]
/openbmc/u-boot/board/technexion/tao3530/
H A Dtao3530.h24 * DIS - Pull type selection is inactive
31 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) \
32 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) \
33 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) \
34 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) \
35 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) \
36 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) \
37 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) \
38 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) \
39 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) \
[all …]
/openbmc/u-boot/board/nokia/rx51/
H A Drx51.h29 * DIS - Pull type selection is inactive
36 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\
37 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\
38 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\
39 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\
40 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\
41 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\
42 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\
43 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\
44 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\
[all …]
/openbmc/u-boot/board/pandora/
H A Dpandora.h20 * DIS - Pull type selection is inactive
27 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\
28 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\
29 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\
30 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\
31 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\
32 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\
33 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\
34 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\
35 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\
[all …]
/openbmc/u-boot/board/timll/devkit8000/
H A Ddevkit8000.h26 * DIS - Pull type selection is inactive
34 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\
35 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\
36 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\
37 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\
38 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\
39 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\
40 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\
41 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\
42 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\
[all …]
/openbmc/u-boot/board/logicpd/zoom1/
H A Dzoom1.h31 * DIS - Pull type selection is inactive
38 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\
39 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\
40 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\
41 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\
42 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\
43 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\
44 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\
45 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\
46 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\
[all …]
/openbmc/u-boot/board/isee/igep00x0/
H A Digep00x0.h14 * DIS - Pull type selection is inactive
20 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /* SDRC_D0 */\
21 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /* SDRC_D1 */\
22 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /* SDRC_D2 */\
23 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /* SDRC_D3 */\
24 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /* SDRC_D4 */\
25 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /* SDRC_D5 */\
26 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /* SDRC_D6 */\
27 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /* SDRC_D7 */\
28 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /* SDRC_D8 */\
[all …]
/openbmc/u-boot/board/teejet/mt_ventoux/
H A Dmt_ventoux.h34 * DIS - Pull type selection is inactive
41 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) \
42 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) \
43 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) \
44 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) \
45 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) \
46 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) \
47 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) \
48 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) \
49 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) \
[all …]
/openbmc/u-boot/board/lg/sniper/
H A Dsniper.h15 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /* sdrc_d0 */\
16 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /* sdrc_d1 */\
17 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /* sdrc_d2 */\
18 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /* sdrc_d3 */\
19 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /* sdrc_d4 */\
20 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /* sdrc_d5 */\
21 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /* sdrc_d6 */\
22 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /* sdrc_d7 */\
23 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /* sdrc_d8 */\
24 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) /* sdrc_d9 */\
[all …]
/openbmc/u-boot/board/corscience/tricorder/
H A Dtricorder.h24 * DIS - Pull type selection is inactive
31 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\
32 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\
33 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\
34 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\
35 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\
36 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\
37 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\
38 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\
39 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\
[all …]
/openbmc/u-boot/board/htkw/mcx/
H A Dmcx.h22 * DIS - Pull type selection is inactive
29 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) \
30 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) \
31 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) \
32 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) \
33 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) \
34 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) \
35 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) \
36 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) \
37 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) \
[all …]
/openbmc/u-boot/board/ti/beagle/
H A Dbeagle.h33 * DIS - Pull type selection is inactive
40 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\
41 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\
42 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\
43 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\
44 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\
45 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\
46 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\
47 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\
48 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\
[all …]
/openbmc/u-boot/board/ti/evm/
H A Devm.h43 * DIS - Pull type selection is inactive
50 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\
51 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\
52 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\
53 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\
54 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\
55 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\
56 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\
57 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\
58 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\
[all …]
/openbmc/u-boot/board/compulab/cm_t3517/
H A Dmux.c16 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)); in set_muxconf_regs()
17 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)); in set_muxconf_regs()
18 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)); in set_muxconf_regs()
19 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)); in set_muxconf_regs()
20 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)); in set_muxconf_regs()
21 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)); in set_muxconf_regs()
22 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)); in set_muxconf_regs()
23 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)); in set_muxconf_regs()
24 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)); in set_muxconf_regs()
25 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)); in set_muxconf_regs()
[all …]
/openbmc/u-boot/board/quipos/cairo/
H A Dcairo.h37 MUX_VAL(CONTROL_PADCONF_CAM_D1, (IEN | DIS | SB_HIZ | M4)) \
38 MUX_VAL(CONTROL_PADCONF_CAM_D2, (IEN | DIS | SB_HIZ | M7)) \
44 MUX_VAL(CONTROL_PADCONF_CAM_D8, (IEN | DIS | SB_HIZ | M7)) \
45 MUX_VAL(CONTROL_PADCONF_CAM_D9, (IEN | DIS | SB_HIZ | M4)) \
48 MUX_VAL(CONTROL_PADCONF_CAM_FLD, (IEN | DIS | SB_HIZ | M4)) \
55 MUX_VAL(CONTROL_PADCONF_CAM_XCLKB, (IEN | DIS | SB_HIZ | SB_PD | M7)) \
113 MUX_VAL(CONTROL_PADCONF_GPMC_CLK, (IEN | DIS | M7)) \
130 MUX_VAL(CONTROL_PADCONF_GPMC_NADV_ALE, (IDIS | DIS | M0)) \
131 MUX_VAL(CONTROL_PADCONF_GPMC_NBE0_CLE, (IDIS | DIS | M0)) \
133 MUX_VAL(CONTROL_PADCONF_GPMC_NCS0, (IDIS | DIS | SB_HIZ | SB_PD | M0)) \
[all …]
/openbmc/u-boot/board/overo/
H A Dcommon.c43 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\
44 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\
45 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\
46 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\
47 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\
48 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\
49 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\
50 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\
51 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\
52 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) /*SDRC_D9*/\
[all …]
H A Dovero.h33 * DIS - Pull type selection is inactive
43 MUX_VAL(CP(GPMC_NCS6), (IEN | PTD | DIS | M0)) /*GPMC_nCS6*/\
48 MUX_VAL(CP(GPMC_WAIT3), (IEN | PTU | DIS | M4)) /*GPIO_65*/\
50 MUX_VAL(CP(DSS_PCLK), (IDIS | PTD | DIS | M0)) /*DSS_PCLK*/\
51 MUX_VAL(CP(DSS_HSYNC), (IDIS | PTD | DIS | M0)) /*DSS_HSYNC*/\
52 MUX_VAL(CP(DSS_VSYNC), (IDIS | PTD | DIS | M0)) /*DSS_VSYNC*/\
53 MUX_VAL(CP(DSS_ACBIAS), (IDIS | PTD | DIS | M0)) /*DSS_ACBIAS*/\
54 MUX_VAL(CP(DSS_DATA0), (IDIS | PTD | DIS | M0)) /*DSS_DATA0*/\
55 MUX_VAL(CP(DSS_DATA1), (IDIS | PTD | DIS | M0)) /*DSS_DATA1*/\
56 MUX_VAL(CP(DSS_DATA2), (IDIS | PTD | DIS | M0)) /*DSS_DATA2*/\
[all …]
/openbmc/u-boot/board/compulab/cm_t35/
H A Dcm_t35.c128 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)); /*SDRC_D0*/ in cm_t3x_set_common_muxconf()
129 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)); /*SDRC_D1*/ in cm_t3x_set_common_muxconf()
130 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)); /*SDRC_D2*/ in cm_t3x_set_common_muxconf()
131 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)); /*SDRC_D3*/ in cm_t3x_set_common_muxconf()
132 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)); /*SDRC_D4*/ in cm_t3x_set_common_muxconf()
133 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)); /*SDRC_D5*/ in cm_t3x_set_common_muxconf()
134 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)); /*SDRC_D6*/ in cm_t3x_set_common_muxconf()
135 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)); /*SDRC_D7*/ in cm_t3x_set_common_muxconf()
136 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)); /*SDRC_D8*/ in cm_t3x_set_common_muxconf()
137 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)); /*SDRC_D9*/ in cm_t3x_set_common_muxconf()
[all …]
/openbmc/u-boot/board/logicpd/omap3som/
H A Domap3logic.h34 * DIS - Pull type selection is inactive
48 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)); /*SDRC_D0*/ in set_muxconf_regs()
49 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)); /*SDRC_D1*/ in set_muxconf_regs()
50 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)); /*SDRC_D2*/ in set_muxconf_regs()
51 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)); /*SDRC_D3*/ in set_muxconf_regs()
52 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)); /*SDRC_D4*/ in set_muxconf_regs()
53 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)); /*SDRC_D5*/ in set_muxconf_regs()
54 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)); /*SDRC_D6*/ in set_muxconf_regs()
55 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)); /*SDRC_D7*/ in set_muxconf_regs()
56 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)); /*SDRC_D8*/ in set_muxconf_regs()
[all …]
/openbmc/u-boot/board/amazon/kc1/
H A Dkc1.h33 { CAM_SHUTTER, (IDIS | DIS | M7) }, /* safe_mode */
34 { CAM_STROBE, (IDIS | DIS | M7) }, /* safe_mode */
35 { CAM_GLOBALRESET, (IDIS | DIS | M7) }, /* safe_mode */
37 { HDQ_SIO, (IDIS | DIS | M7) }, /* safe_mode */
51 { MCSPI1_CLK, (IDIS | DIS | M7) }, /* safe_mode */
52 { MCSPI1_SOMI, (IDIS | DIS | M7) }, /* safe_mode */
53 { MCSPI1_SIMO, (IDIS | DIS | M7) }, /* safe_mode */
54 { MCSPI1_CS0, (IDIS | DIS | M7) }, /* safe_mode */
55 { MCSPI1_CS1, (IDIS | DIS | M7) }, /* safe_mode */
56 { MCSPI1_CS2, (IDIS | DIS | M7) }, /* safe_mode */
[all …]
/openbmc/linux/drivers/staging/media/atomisp/pci/isp/kernels/sdis/sdis_1.0/
H A Dia_css_sdis.host.c137 hor_num_isp = dvs_binary->dis.coef.pad.width; in ia_css_get_isp_dis_coefficients()
138 ver_num_isp = dvs_binary->dis.coef.pad.height; in ia_css_get_isp_dis_coefficients()
139 hor_num_3a = dvs_binary->dis.coef.dim.width; in ia_css_get_isp_dis_coefficients()
140 ver_num_3a = dvs_binary->dis.coef.dim.height; in ia_css_get_isp_dis_coefficients()
161 return sizeof(short) * IA_CSS_DVS_NUM_COEF_TYPES * binary->dis.coef.pad.width; in ia_css_sdis_hor_coef_tbl_bytes()
163 return sizeof(short) * IA_CSS_DVS2_NUM_COEF_TYPES * binary->dis.coef.pad.width; in ia_css_sdis_hor_coef_tbl_bytes()
171 binary->dis.coef.pad.height; in ia_css_sdis_ver_coef_tbl_bytes()
176 struct ia_css_sdis_info *dis, in ia_css_sdis_init_info() argument
184 *dis = (struct ia_css_sdis_info) { }; in ia_css_sdis_init_info()
188 dis->deci_factor_log2 = SH_CSS_DIS_DECI_FACTOR_LOG2; in ia_css_sdis_init_info()
[all …]
/openbmc/linux/Documentation/devicetree/bindings/memory-controllers/
H A Drockchip,rk3399-dmc.yaml316 rockchip,pd-idle-dis-freq-hz:
319 frequency is greater than pd-idle-dis-freq, power-down idle is disabled.
322 rockchip,sr-idle-dis-freq-hz:
325 frequency is greater than sr-idle-dis-freq, self-refresh idle is
328 rockchip,sr-mc-gate-idle-dis-freq-hz:
332 sr-mc-gate-idle-dis-freq, the clock will not be gated when idle. See also
335 rockchip,srpd-lite-idle-dis-freq-hz:
338 the DDR frequency is greater than srpd-lite-idle-dis-freq, memory will
342 rockchip,standby-idle-dis-freq-hz:
345 is greater than standby-idle-dis-freq, standby idle is disabled. See also
[all …]

12345678910>>...17