Searched full:clk_peri_pwm5 (Results 1 – 16 of 16) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/pwm/ |
H A D | mediatek,mt2712-pwm.yaml | 88 <&pericfg CLK_PERI_PWM4>, <&pericfg CLK_PERI_PWM5>,
|
/openbmc/linux/include/dt-bindings/clock/ |
H A D | mt8135-clk.h | 164 #define CLK_PERI_PWM5 26 macro
|
H A D | mediatek,mt6795-clk.h | 181 #define CLK_PERI_PWM5 6 macro
|
H A D | mt8173-clk.h | 200 #define CLK_PERI_PWM5 7 macro
|
H A D | mt2712-clk.h | 246 #define CLK_PERI_PWM5 7 macro
|
H A D | mt2701-clk.h | 228 #define CLK_PERI_PWM5 7 macro
|
/openbmc/linux/drivers/clk/mediatek/ |
H A D | clk-mt8173-pericfg.c | 57 GATE_PERI0(CLK_PERI_PWM5, "peri_pwm5", "axi_sel", 6),
|
H A D | clk-mt6795-pericfg.c | 46 GATE_PERI(CLK_PERI_PWM5, "peri_pwm5", "axi_sel", 6),
|
H A D | clk-mt8135.c | 475 GATE_PERI0(CLK_PERI_PWM5, "pwm5_ck", "axi_sel", 6),
|
H A D | clk-mt2712.c | 892 GATE_PERI0(CLK_PERI_PWM5, "per_pwm5", "pwm_sel", 7),
|
H A D | clk-mt2701.c | 849 GATE_PERI0(CLK_PERI_PWM5, "pwm5_ck", "axisel_d4", 6),
|
/openbmc/u-boot/include/dt-bindings/clock/ |
H A D | mt7623-clk.h | 221 #define CLK_PERI_PWM5 6 macro
|
/openbmc/u-boot/drivers/clk/mediatek/ |
H A D | clk-mt7623.c | 653 GATE_PERI0(CLK_PERI_PWM5, CLK_TOP_AXISEL_D4, 6),
|
/openbmc/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt6795.dtsi | 571 <&pericfg CLK_PERI_PWM5>,
|
H A D | mt2712e.dtsi | 489 <&pericfg CLK_PERI_PWM5>,
|
/openbmc/linux/arch/arm/boot/dts/mediatek/ |
H A D | mt7623.dtsi | 429 <&pericfg CLK_PERI_PWM5>;
|