Home
last modified time | relevance | path

Searched +full:0 +full:xc000 (Results 1 – 25 of 633) sorted by relevance

12345678910>>...26

/openbmc/linux/arch/arm64/boot/dts/amazon/
H A Dalpine-v3.dtsi21 #size-cells = <0>;
23 cpu@0 {
26 reg = <0x0>;
28 d-cache-size = <0x8000>;
31 i-cache-size = <0xc000>;
40 reg = <0x1>;
42 d-cache-size = <0x8000>;
45 i-cache-size = <0xc000>;
54 reg = <0x2>;
56 d-cache-size = <0x8000>;
[all …]
/openbmc/linux/arch/arm64/boot/dts/amd/
H A Damd-seattle-cpus.dtsi5 #address-cells = <0x1>;
6 #size-cells = <0x0>;
43 CPU0: cpu@0 {
46 reg = <0x0>;
49 i-cache-size = <0xC000>;
52 d-cache-size = <0x8000>;
62 reg = <0x1>;
65 i-cache-size = <0xC000>;
68 d-cache-size = <0x8000>;
77 reg = <0x100>;
[all …]
/openbmc/linux/sound/soc/qcom/
H A Dlpass-sc7280.c114 int chan = 0; in sc7280_lpass_alloc_dma_channel()
193 return 0; in sc7280_lpass_free_dma_channel()
210 for (i = 0; i < drvdata->num_clks; i++) in sc7280_lpass_init()
225 return 0; in sc7280_lpass_init()
233 return 0; in sc7280_lpass_exit()
248 return 0; in sc7280_lpass_dev_suspend()
256 .i2sctrl_reg_base = 0x1000,
257 .i2sctrl_reg_stride = 0x1000,
259 .irq_reg_base = 0x9000,
260 .irq_reg_stride = 0x1000,
[all …]
H A Dlpass-sc7180.c80 int chan = 0; in sc7180_lpass_alloc_dma_channel()
120 return 0; in sc7180_lpass_free_dma_channel()
137 for (i = 0; i < drvdata->num_clks; i++) in sc7180_lpass_init()
152 return 0; in sc7180_lpass_init()
160 return 0; in sc7180_lpass_exit()
175 return 0; in sc7180_lpass_dev_suspend()
183 .i2sctrl_reg_base = 0x1000,
184 .i2sctrl_reg_stride = 0x1000,
186 .irq_reg_base = 0x9000,
187 .irq_reg_stride = 0x1000,
[all …]
/openbmc/phosphor-logging/test/openpower-pels/
H A Duser_header_test.cpp41 EXPECT_EQ(uh.header().id, 0x5548); in TEST()
43 EXPECT_EQ(uh.header().version, 0x01); in TEST()
44 EXPECT_EQ(uh.header().subType, 0x0A); in TEST()
45 EXPECT_EQ(uh.header().componentID, 0x0B0C); in TEST()
47 EXPECT_EQ(uh.subsystem(), 0x10); in TEST()
48 EXPECT_EQ(uh.scope(), 0x04); in TEST()
49 EXPECT_EQ(uh.severity(), 0x20); in TEST()
50 EXPECT_EQ(uh.eventType(), 0x00); in TEST()
51 EXPECT_EQ(uh.problemDomain(), 0x03); in TEST()
52 EXPECT_EQ(uh.problemVector(), 0x04); in TEST()
[all …]
/openbmc/linux/arch/powerpc/boot/dts/
H A Dpcm030.dts28 cell-index = <0>;
59 phy0: ethernet-phy@0 {
60 reg = <0>;
67 reg = <0x51>;
71 reg = <0x52>;
78 reg = <0x8000 0x4000>;
83 interrupt-map-mask = <0xf800 0 0 7>;
84 interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3 // 1st slot
85 0xc000 0 0 2 &mpc5200_pic 1 1 3
86 0xc000 0 0 3 &mpc5200_pic 1 2 3
[all …]
H A Ddigsy_mtc.dts19 memory@0 {
20 reg = <0x00000000 0x02000000>; // 32MB
57 phy0: ethernet-phy@0 {
58 reg = <0>;
65 reg = <0x50>;
70 reg = <0x56>;
75 reg = <0x68>;
85 interrupt-map-mask = <0xf800 0 0 7>;
86 interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3
87 0xc000 0 0 2 &mpc5200_pic 0 0 3
[all …]
H A Dmedia5200.dts28 PowerPC,5200@0 {
35 memory@0 {
36 reg = <0x00000000 0x08000000>; // 128MB RAM
72 phy0: ethernet-phy@0 {
73 reg = <0>;
78 reg = <0x1000 0x100>;
83 interrupt-map-mask = <0xf800 0 0 7>;
84 interrupt-map = <0xc000 0 0 1 &media5200_fpga 0 2 // 1st slot
85 0xc000 0 0 2 &media5200_fpga 0 3
86 0xc000 0 0 3 &media5200_fpga 0 4
[all …]
H A Da4m072.dts27 ranges = <0 0xf0000000 0x0000c000>;
28 reg = <0xf0000000 0x00000100>;
29 bus-frequency = <0>; /* From boot loader */
30 system-frequency = <0>; /* From boot loader */
33 fsl,init-ext-48mhz-en = <0x0>;
34 fsl,init-fd-enable = <0x01>;
35 fsl,init-fd-counters = <0x3333>;
44 reg = <0x2000 0x100>;
45 interrupts = <2 1 0>;
50 reg = <0x2200 0x100>;
[all …]
H A Dlite5200b.dts22 gpios = <&gpt2 0 1>;
25 gpios = <&gpt3 0 1>;
34 memory@0 {
35 reg = <0x00000000 0x10000000>; // 256MB
41 cell-index = <0>;
87 phy0: ethernet-phy@0 {
88 reg = <0>;
95 reg = <0x50>;
101 reg = <0x8000 0x4000>;
106 interrupt-map-mask = <0xf800 0 0 7>;
[all …]
H A Dpcm032.dts23 memory@0 {
24 reg = <0x00000000 0x08000000>; // 128MB
30 cell-index = <0>;
61 phy0: ethernet-phy@0 {
62 reg = <0>;
69 reg = <0x51>;
73 reg = <0x52>;
80 interrupt-map-mask = <0xf800 0 0 7>;
81 interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3 // 1st slot
82 0xc000 0 0 2 &mpc5200_pic 1 1 3
[all …]
H A Dtqm5200.dts20 #size-cells = <0>;
22 PowerPC,5200@0 {
24 reg = <0>;
27 d-cache-size = <0x4000>; // L1, 16K
28 i-cache-size = <0x4000>; // L1, 16K
29 timebase-frequency = <0>; // from bootloader
30 bus-frequency = <0>; // from bootloader
31 clock-frequency = <0>; // from bootloader
35 memory@0 {
37 reg = <0x00000000 0x04000000>; // 64MB
[all …]
H A Dcharon.dts23 #size-cells = <0>;
25 PowerPC,5200@0 {
27 reg = <0>;
30 d-cache-size = <0x4000>; // L1, 16K
31 i-cache-size = <0x4000>; // L1, 16K
32 timebase-frequency = <0>; // from bootloader
33 bus-frequency = <0>; // from bootloader
34 clock-frequency = <0>; // from bootloader
38 memory@0 {
40 reg = <0x00000000 0x08000000>; // 128MB
[all …]
/openbmc/linux/arch/arm64/boot/dts/qcom/
H A Dsa8540p-pmics.dtsi11 pmm8540a: pmic@0 {
13 reg = <0x0 SPMI_USID>;
15 #size-cells = <0>;
19 reg = <0x6000>, <0x6100>;
21 interrupts = <0x0 0x61 0x1 IRQ_TYPE_NONE>;
27 reg = <0xc000>;
29 gpio-ranges = <&pmm8540a_gpios 0 0 10>;
38 reg = <0x4 SPMI_USID>;
40 #size-cells = <0>;
44 reg = <0xb110>;
[all …]
/openbmc/linux/include/linux/mfd/wm8350/
H A Dpmic.h19 #define WM8350_CURRENT_SINK_DRIVER_A 0xAC
20 #define WM8350_CSA_FLASH_CONTROL 0xAD
21 #define WM8350_CURRENT_SINK_DRIVER_B 0xAE
22 #define WM8350_CSB_FLASH_CONTROL 0xAF
23 #define WM8350_DCDC_LDO_REQUESTED 0xB0
24 #define WM8350_DCDC_ACTIVE_OPTIONS 0xB1
25 #define WM8350_DCDC_SLEEP_OPTIONS 0xB2
26 #define WM8350_POWER_CHECK_COMPARATOR 0xB3
27 #define WM8350_DCDC1_CONTROL 0xB4
28 #define WM8350_DCDC1_TIMEOUTS 0xB5
[all …]
/openbmc/linux/arch/arm64/boot/dts/marvell/
H A Darmada-ap807-quad.dtsi16 #size-cells = <0>;
18 cpu0: cpu@0 {
21 reg = <0x000>;
24 clocks = <&cpu_clk 0>;
25 i-cache-size = <0xc000>;
28 d-cache-size = <0x8000>;
36 reg = <0x001>;
39 clocks = <&cpu_clk 0>;
40 i-cache-size = <0xc000>;
43 d-cache-size = <0x8000>;
[all …]
H A Darmada-ap806-quad.dtsi16 #size-cells = <0>;
18 cpu0: cpu@0 {
21 reg = <0x000>;
24 clocks = <&cpu_clk 0>;
25 i-cache-size = <0xc000>;
28 d-cache-size = <0x8000>;
36 reg = <0x001>;
39 clocks = <&cpu_clk 0>;
40 i-cache-size = <0xc000>;
43 d-cache-size = <0x8000>;
[all …]
/openbmc/qemu/tests/qtest/
H A Dam53c974-test.c21 qtest_outl(s, 0xcf8, 0x80001004); in test_cmdfifo_underflow_ok()
22 qtest_outw(s, 0xcfc, 0x01); in test_cmdfifo_underflow_ok()
23 qtest_outl(s, 0xcf8, 0x8000100e); in test_cmdfifo_underflow_ok()
24 qtest_outl(s, 0xcfc, 0x8a000000); in test_cmdfifo_underflow_ok()
25 qtest_outl(s, 0x8a09, 0x42000000); in test_cmdfifo_underflow_ok()
26 qtest_outl(s, 0x8a0d, 0x00); in test_cmdfifo_underflow_ok()
27 qtest_outl(s, 0x8a0b, 0x1000); in test_cmdfifo_underflow_ok()
37 qtest_outl(s, 0xcf8, 0x80001010); in test_cmdfifo_underflow2_ok()
38 qtest_outl(s, 0xcfc, 0xc000); in test_cmdfifo_underflow2_ok()
39 qtest_outl(s, 0xcf8, 0x80001004); in test_cmdfifo_underflow2_ok()
[all …]
/openbmc/linux/arch/arm64/boot/dts/ti/
H A Dk3-j784s4.dtsi26 #size-cells = <0>;
65 cpu0: cpu@0 {
67 reg = <0x000>;
70 i-cache-size = <0xc000>;
73 d-cache-size = <0x8000>;
81 reg = <0x001>;
84 i-cache-size = <0xc000>;
87 d-cache-size = <0x8000>;
95 reg = <0x002>;
98 i-cache-size = <0xc000>;
[all …]
/openbmc/linux/sound/soc/codecs/
H A Drt1308-sdw.h12 { 0x0000, 0x00 },
13 { 0x0001, 0x00 },
14 { 0x0002, 0x00 },
15 { 0x0003, 0x00 },
16 { 0x0004, 0x00 },
17 { 0x0005, 0x01 },
18 { 0x0020, 0x00 },
19 { 0x0022, 0x00 },
20 { 0x0023, 0x00 },
21 { 0x0024, 0x00 },
[all …]
/openbmc/qemu/scripts/oss-fuzz/
H A Dreorder_fuzzer_qtest_trace.py37 [R +0.028431] readw 0x10000
38 [R +0.028434] outl 0xc000 0xbeef # Triggers a DMA read from 0xbeef and 0xbf00
39 [DMA][R +0.034639] write 0xbeef 0x2 0xAAAA
40 [DMA][R +0.034639] write 0xbf00 0x2 0xBBBB
41 [R +0.028431] readw 0xfc000
44 readw 0x10000
45 write 0xbeef 0x2 0xAAAA
46 write 0xbf00 0x2 0xBBBB
47 outl 0xc000 0xbeef
48 readw 0xfc000
[all …]
/openbmc/u-boot/include/
H A Dlibata.h53 ATA_PIO0 = (1 << 0),
61 ATA_SWDMA0 = (1 << 0),
67 ATA_MWDMA0 = (1 << 0),
74 ATA_UDMA0 = (1 << 0),
93 ATA_DMA_CMD = 0,
95 ATA_DMA_START = (1 << 0),
98 ATA_DMA_ACTIVE = (1 << 0),
111 ATA_ERR = (1 << 0), /* have an error */
119 ATA_REG_DATA = 0x00,
120 ATA_REG_ERR = 0x01,
[all …]
/openbmc/linux/arch/csky/kernel/probes/
H A Ddecode-insn.h15 #define is_insn32(insn) ((insn & 0xc000) == 0xc000)
/openbmc/linux/include/media/i2c/
H A Dm52790.h14 #define M52790_SW1_IN_MASK 0x0003
15 #define M52790_SW1_IN_TUNER 0x0000
16 #define M52790_SW1_IN_V2 0x0001
17 #define M52790_SW1_IN_V3 0x0002
18 #define M52790_SW1_IN_V4 0x0003
21 #define M52790_SW1_YCMIX 0x0004
26 #define M52790_SW2_IN_MASK 0x0300
27 #define M52790_SW2_IN_TUNER 0x0000
28 #define M52790_SW2_IN_V2 0x0100
29 #define M52790_SW2_IN_V3 0x0200
[all …]
/openbmc/linux/include/linux/
H A Data.h21 #define ATA_DMA_BOUNDARY 0xffffUL
22 #define ATA_DMA_MASK 0xffffffffULL
37 ATA_ID_CONFIG = 0,
103 ATA_PIO0 = (1 << 0),
113 ATA_SWDMA0 = (1 << 0),
119 ATA_MWDMA0 = (1 << 0),
128 ATA_UDMA0 = (1 << 0),
149 ATA_DMA_CMD = 0,
151 ATA_DMA_START = (1 << 0),
154 ATA_DMA_ACTIVE = (1 << 0),
[all …]

12345678910>>...26