Home
last modified time | relevance | path

Searched +full:0 +full:xc00 (Results 1 – 25 of 556) sorted by relevance

12345678910>>...23

/openbmc/qemu/tests/tcg/i386/
H A Dtest-i386-fldcst.c11 int ret = 0; in main()
14 __asm__ volatile ("fnstcw %0" : "=m" (cw)); in main()
15 cw = (cw & ~0xc00) | 0x000; in main()
16 __asm__ volatile ("fldcw %0" : : "m" (cw)); in main()
18 if (ld_res != 0x3.5269e12f346e2bf8p+0L) { in main()
23 __asm__ volatile ("fnstcw %0" : "=m" (cw)); in main()
24 cw = (cw & ~0xc00) | 0x400; in main()
25 __asm__ volatile ("fldcw %0" : : "m" (cw)); in main()
27 if (ld_res != 0x3.5269e12f346e2bf8p+0L) { in main()
32 __asm__ volatile ("fnstcw %0" : "=m" (cw)); in main()
[all …]
/openbmc/linux/drivers/net/ethernet/broadcom/bnx2x/
H A Dbnx2x_dump.h22 #define DRV_DUMP_XSTORM_WAITP_ADDRESS 0x2b8a80
23 #define DRV_DUMP_TSTORM_WAITP_ADDRESS 0x1b8a80
24 #define DRV_DUMP_USTORM_WAITP_ADDRESS 0x338a80
25 #define DRV_DUMP_CSTORM_WAITP_ADDRESS 0x238a80
45 #define BNX2X_DUMP_VERSION 0x61111111
65 static const u32 page_vals_e2[] = {0, 128};
68 {0x58000, 4608, DUMP_CHIP_E2, 0x30}
74 static const u32 page_vals_e3[] = {0, 128};
77 {0x58000, 4608, DUMP_CHIP_E3A0 | DUMP_CHIP_E3B0, 0x30}
81 { 0x2000, 1, 0x1f, 0xfff},
[all …]
/openbmc/linux/drivers/pinctrl/mediatek/
H A Dpinctrl-mt2712.c20 MTK_PIN_PUPD_SPEC_SR(18, 0xe50, 2, 1, 0),
21 MTK_PIN_PUPD_SPEC_SR(19, 0xe60, 12, 11, 10),
22 MTK_PIN_PUPD_SPEC_SR(20, 0xe50, 5, 4, 3),
23 MTK_PIN_PUPD_SPEC_SR(21, 0xe60, 15, 14, 13),
24 MTK_PIN_PUPD_SPEC_SR(22, 0xe50, 8, 7, 6),
25 MTK_PIN_PUPD_SPEC_SR(23, 0xe70, 2, 1, 0),
27 MTK_PIN_PUPD_SPEC_SR(30, 0xf30, 2, 1, 0),
28 MTK_PIN_PUPD_SPEC_SR(31, 0xf30, 6, 5, 4),
29 MTK_PIN_PUPD_SPEC_SR(32, 0xf30, 10, 9, 8),
30 MTK_PIN_PUPD_SPEC_SR(33, 0xf30, 14, 13, 12),
[all …]
/openbmc/linux/Documentation/devicetree/bindings/fsi/
H A Dfsi.txt57 #size-cells = <0>;
89 chip-id = <0>;
98 For example, for a slave using a single 0x400-byte page starting at address
99 0xc00:
102 reg = <0xc00 0x400>;
125 #size-cells = <0>;
127 /* A FSI slave (aka. CFAM) at link 0, ID 0. */
128 cfam@0,0 {
129 reg = <0 0>;
132 chip-id = <0>;
[all …]
/openbmc/linux/include/uapi/linux/
H A Dadfs_fs.h9 * Disc Record at disc address 0xc00
40 #define ADFS_DISCRECORD (0xc00)
41 #define ADFS_DR_OFFSET (0x1c0)
/openbmc/linux/Documentation/devicetree/bindings/interrupt-controller/
H A Darm,nvic.txt22 This is at a fixed address (0xe000e100) and size (0xc00).
34 reg = <0xe000e100 0xc00>;
/openbmc/linux/arch/mips/boot/dts/ralink/
H A Dmt7628a.dtsi10 #size-cells = <0>;
12 cpu@0 {
15 reg = <0>;
25 #address-cells = <0>;
33 reg = <0x10000000 0x200000>;
34 ranges = <0x0 0x10000000 0x1FFFFF>;
39 sysc: system-controller@0 {
41 reg = <0x0 0x60>;
46 reg = <0x60 0x8>;
48 #size-cells = <0>;
[all …]
/openbmc/qemu/hw/misc/
H A Dxlnx-versal-crl.c26 #define XLNX_VERSAL_CRL_ERR_DEBUG 0
48 return 0; in crl_enable_prew()
58 return 0; in crl_disable_prew()
91 REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU0, val64, s->cfg.cpu_r5[0]); in crl_rst_r5_prew()
102 for (i = 0; i < ARRAY_SIZE(s->cfg.adma); i++) { in crl_rst_adma_prew()
112 REGFIELD_RESET(dev, s, RST_UART0, RESET, val64, s->cfg.uart[0]); in crl_rst_uart0_prew()
128 REGFIELD_RESET(dev, s, RST_GEM0, RESET, val64, s->cfg.gem[0]); in crl_rst_gem0_prew()
151 .w1c = 0x1,
154 .reset = 0x1,
155 .ro = 0x1,
[all …]
H A Darm_l2x0.c30 #define CACHE_ID 0x410000c8
69 offset &= 0xfff; in l2x0_priv_read()
70 if (offset >= 0x730 && offset < 0x800) { in l2x0_priv_read()
71 return 0; /* cache ops complete */ in l2x0_priv_read()
74 case 0: in l2x0_priv_read()
76 case 0x4: in l2x0_priv_read()
81 case 0x100: in l2x0_priv_read()
83 case 0x104: in l2x0_priv_read()
85 case 0x108: in l2x0_priv_read()
87 case 0x10C: in l2x0_priv_read()
[all …]
/openbmc/linux/drivers/staging/media/meson/vdec/
H A Dvdec_hevc.c19 #define AO_RTI_GEN_PWR_SLEEP0 0xe8
20 #define AO_RTI_GEN_PWR_ISO0 0xec
38 if (ret < 0) { in vdec_hevc_load_firmware()
59 amvdec_write_dos(core, HEVC_MPSR, 0); in vdec_hevc_load_firmware()
60 amvdec_write_dos(core, HEVC_CPSR, 0); in vdec_hevc_load_firmware()
64 amvdec_write_dos(core, HEVC_IMEM_DMA_CTRL, (0x8000 | (7 << 16))); in vdec_hevc_load_firmware()
66 while (i && (readl(core->dos_base + HEVC_IMEM_DMA_CTRL) & 0x8000)) in vdec_hevc_load_firmware()
69 if (i == 0) { in vdec_hevc_load_firmware()
119 amvdec_write_dos(core, HEVC_ASSIST_MBOX1_MASK, 0); in vdec_hevc_stop()
121 amvdec_write_dos(core, HEVC_MPSR, 0); in vdec_hevc_stop()
[all …]
/openbmc/linux/drivers/net/ethernet/marvell/octeontx2/nic/
H A Dotx2_reg.h14 #define RVU_PF_VFX_PFVF_MBOX0 (0x00000)
15 #define RVU_PF_VFX_PFVF_MBOX1 (0x00008)
16 #define RVU_PF_VFX_PFVF_MBOXX(a, b) (0x0 | (a) << 12 | (b) << 3)
17 #define RVU_PF_VF_BAR4_ADDR (0x10)
18 #define RVU_PF_BLOCK_ADDRX_DISC(a) (0x200 | (a) << 3)
19 #define RVU_PF_VFME_STATUSX(a) (0x800 | (a) << 3)
20 #define RVU_PF_VFTRPENDX(a) (0x820 | (a) << 3)
21 #define RVU_PF_VFTRPEND_W1SX(a) (0x840 | (a) << 3)
22 #define RVU_PF_VFPF_MBOX_INTX(a) (0x880 | (a) << 3)
23 #define RVU_PF_VFPF_MBOX_INT_W1SX(a) (0x8A0 | (a) << 3)
[all …]
/openbmc/linux/drivers/staging/rtl8712/
H A Drtl871x_mp_phy_regdef.h36 * BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF
38 * 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00
39 * 3. RF register 0x00-2E
44 * 1. Page1(0x100)
46 #define rPMAC_Reset 0x100
47 #define rPMAC_TxStart 0x104
48 #define rPMAC_TxLegacySIG 0x108
49 #define rPMAC_TxHTSIG1 0x10c
50 #define rPMAC_TxHTSIG2 0x110
51 #define rPMAC_PHYDebug 0x114
[all …]
/openbmc/linux/drivers/staging/rtl8192e/rtl8192e/
H A Dr8192E_phyreg.h10 #define RF_DATA 0x1d4
12 #define rPMAC_Reset 0x100
13 #define rPMAC_TxStart 0x104
14 #define rPMAC_TxLegacySIG 0x108
15 #define rPMAC_TxHTSIG1 0x10c
16 #define rPMAC_TxHTSIG2 0x110
17 #define rPMAC_PHYDebug 0x114
18 #define rPMAC_TxPacketNum 0x118
19 #define rPMAC_TxIdle 0x11c
20 #define rPMAC_TxMACHeader0 0x120
[all …]
/openbmc/linux/drivers/staging/rtl8723bs/include/
H A DHal8192CPhyReg.h41 /* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF */
43 /* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 */
44 /* 3. RF register 0x00-2E */
52 /* 1. Page1(0x100) */
54 #define rPMAC_Reset 0x100
55 #define rPMAC_TxStart 0x104
56 #define rPMAC_TxLegacySIG 0x108
57 #define rPMAC_TxHTSIG1 0x10c
58 #define rPMAC_TxHTSIG2 0x110
59 #define rPMAC_PHYDebug 0x114
[all …]
/openbmc/u-boot/arch/arm/dts/
H A Darmv7-m.dtsi8 reg = <0xe000e100 0xc00>;
13 reg = <0xe000e010 0x10>;
H A Dexynos4210-pinctrl-uboot.dtsi17 reg = <0xc00 0x20>;
/openbmc/linux/arch/arm/boot/dts/
H A Darmv7-m.dtsi7 reg = <0xe000e100 0xc00>;
12 reg = <0xe000e010 0x10>;
/openbmc/linux/drivers/pinctrl/samsung/
H A Dpinctrl-exynos-arm.c27 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, },
32 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, },
36 #define S5P_OTHERS 0xE000
73 clk_base = of_iomap(np, 0); in s5pv210_retention_init()
93 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
94 EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpa1", 0x04),
95 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
96 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
97 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
98 EXYNOS_PIN_BANK_EINTG(4, 0x0a0, "gpd0", 0x14),
[all …]
/openbmc/u-boot/board/terasic/de0-nano-soc/qts/
H A Dsdram_config.h10 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0
11 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0
12 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0
15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0
16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0
18 #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_AL 0
35 #define CONFIG_HPS_SDR_CTRLCFG_LOWPWRTIMING_AUTOPDCYCLES 0
43 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0
44 #define CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR 0
45 #define CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR_BC 0
[all …]
/openbmc/u-boot/board/ebv/socrates/qts/
H A Dsdram_config.h10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A
11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088
12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555
13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000
14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0
15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0
16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0
17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0
20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0
30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0
[all …]
/openbmc/u-boot/board/devboards/dbm-soc1/qts/
H A Dsdram_config.h10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A
11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088
12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555
13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000
14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0
15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0
16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0
17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0
20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0
30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0
[all …]
/openbmc/u-boot/board/samtec/vining_fpga/qts/
H A Dsdram_config.h10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A
11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088
12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555
13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000
14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0
15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0
16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0
17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0
20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0
30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0
[all …]
/openbmc/u-boot/board/sr1500/qts/
H A Dsdram_config.h10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A
11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088
12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555
13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000
14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0
15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0
16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0
17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0
20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0
30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0
[all …]
/openbmc/u-boot/board/terasic/de1-soc/qts/
H A Dsdram_config.h10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A
11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088
12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555
13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000
14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0
15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0
16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0
17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0
20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0
30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0
[all …]
/openbmc/u-boot/board/terasic/sockit/qts/
H A Dsdram_config.h10 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A
11 #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088
12 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555
13 #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000
14 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0
15 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0
16 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0
17 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0
20 #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0
30 #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0
[all …]

12345678910>>...23