Searched +full:0 +full:x5a400000 (Results 1 – 14 of 14) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/mmc/ |
H A D | socionext,uniphier-sd.yaml | 102 reg = <0x5a400000 0x200>; 103 interrupts = <0 76 4>; 105 pinctrl-0 = <&pinctrl_sd>; 107 clocks = <&mio_clk 0>; 109 resets = <&mio_rst 0>, <&mio_rst 3>;
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | uniphier-sld8.dtsi | 17 #size-cells = <0>; 19 cpu@0 { 22 reg = <0>; 36 #clock-cells = <0>; 41 #clock-cells = <0>; 56 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 57 <0x506c0000 0x400>; 58 interrupts = <0 174 4>, <0 175 4>; 69 reg = <0x54006000 0x100>; 70 interrupts = <0 39 4>; [all …]
|
H A D | uniphier-ld4.dtsi | 17 #size-cells = <0>; 19 cpu@0 { 22 reg = <0>; 36 #clock-cells = <0>; 41 #clock-cells = <0>; 56 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 57 <0x506c0000 0x400>; 58 interrupts = <0 174 4>, <0 175 4>; 69 reg = <0x54006000 0x100>; 70 interrupts = <0 39 4>; [all …]
|
H A D | uniphier-pro4.dtsi | 17 #size-cells = <0>; 19 cpu@0 { 22 reg = <0>; 44 #clock-cells = <0>; 49 #clock-cells = <0>; 64 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 65 <0x506c0000 0x400>; 66 interrupts = <0 174 4>, <0 175 4>; 77 reg = <0x54006000 0x100>; 78 interrupts = <0 39 4>; [all …]
|
H A D | uniphier-pxs3.dtsi | 11 /memreserve/ 0x80000000 0x02000000; 21 #size-cells = <0>; 40 cpu0: cpu@0 { 43 reg = <0 0x000>; 52 reg = <0 0x001>; 61 reg = <0 0x002>; 70 reg = <0 0x003>; 123 #clock-cells = <0>; 141 soc@0 { 145 ranges = <0 0 0 0xffffffff>; [all …]
|
H A D | uniphier-pxs2.dtsi | 18 #size-cells = <0>; 20 cpu0: cpu@0 { 23 reg = <0>; 111 #clock-cells = <0>; 116 #clock-cells = <0>; 160 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, 161 <0x506c0000 0x400>; 162 interrupts = <0 174 4>, <0 175 4>, <0 190 4>, <0 191 4>; 173 reg = <0x54006000 0x100>; 174 interrupts = <0 39 4>; [all …]
|
H A D | uniphier-ld20.dtsi | 12 /memreserve/ 0x80000000 0x02000000; 22 #size-cells = <0>; 44 cpu0: cpu@0 { 47 reg = <0 0x000>; 57 reg = <0 0x001>; 67 reg = <0 0x100>; 77 reg = <0 0x101>; 169 #clock-cells = <0>; 221 soc@0 { 225 ranges = <0 0 0 0xffffffff>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/socionext/ |
H A D | uniphier-ld4.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 23 reg = <0>; 37 #clock-cells = <0>; 42 #clock-cells = <0>; 57 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 58 <0x506c0000 0x400>; 71 reg = <0x54006000 0x100>; 73 #size-cells = <0>; 76 pinctrl-0 = <&pinctrl_spi0>; [all …]
|
H A D | uniphier-sld8.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 23 reg = <0>; 37 #clock-cells = <0>; 42 #clock-cells = <0>; 57 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 58 <0x506c0000 0x400>; 71 reg = <0x54006000 0x100>; 73 #size-cells = <0>; 76 pinctrl-0 = <&pinctrl_spi0>; [all …]
|
H A D | uniphier-pro4.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 23 reg = <0>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 65 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 66 <0x506c0000 0x400>; 79 reg = <0x54006000 0x100>; 81 #size-cells = <0>; 84 pinctrl-0 = <&pinctrl_spi0>; [all …]
|
H A D | uniphier-pxs2.dtsi | 19 #size-cells = <0>; 21 cpu0: cpu@0 { 24 reg = <0>; 112 #clock-cells = <0>; 117 #clock-cells = <0>; 163 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, 164 <0x506c0000 0x400>; 179 reg = <0x54006000 0x100>; 181 #size-cells = <0>; 184 pinctrl-0 = <&pinctrl_spi0>; [all …]
|
/openbmc/linux/arch/arm64/boot/dts/freescale/ |
H A D | imx8-ss-dma.dtsi | 14 ranges = <0x5a000000 0x0 0x5a000000 0x1000000>; 18 #clock-cells = <0>; 25 reg = <0x5a000000 0x10000>; 27 #size-cells = <0>; 41 reg = <0x5a010000 0x10000>; 43 #size-cells = <0>; 57 reg = <0x5a020000 0x10000>; 59 #size-cells = <0>; 73 reg = <0x5a030000 0x10000>; 75 #size-cells = <0>; [all …]
|
/openbmc/linux/arch/arm64/boot/dts/socionext/ |
H A D | uniphier-pxs3.dtsi | 21 #size-cells = <0>; 40 cpu0: cpu@0 { 43 reg = <0 0x000>; 54 reg = <0 0x001>; 65 reg = <0 0x002>; 76 reg = <0 0x003>; 135 #clock-cells = <0>; 190 reg = <0x0 0x81000000 0x0 0x01000000>; 195 soc@0 { 199 ranges = <0 0 0 0xffffffff>; [all …]
|
H A D | uniphier-ld20.dtsi | 21 #size-cells = <0>; 43 cpu0: cpu@0 { 46 reg = <0 0x000>; 57 reg = <0 0x001>; 68 reg = <0 0x100>; 79 reg = <0 0x101>; 96 cluster0_opp: opp-table-0 { 180 #clock-cells = <0>; 235 reg = <0x0 0x81000000 0x0 0x01000000>; 240 soc@0 { [all …]
|