Searched +full:0 +full:x503c0100 (Results 1 – 12 of 12) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/cache/ |
H A D | socionext,uniphier-system-cache.yaml | 69 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, <0x506c0000 0x400>; 70 interrupts = <0 174 4>, <0 175 4>, <0 190 4>, <0 191 4>; 72 cache-size = <0x140000>; 82 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, <0x506c0000 0x400>; 83 interrupts = <0 190 4>, <0 191 4>; 85 cache-size = <0x200000>; 94 reg = <0x500c8000 0x2000>, <0x503c8100 0x8>, <0x506c8000 0x400>; 95 interrupts = <0 174 4>, <0 175 4>; 97 cache-size = <0x200000>;
|
/openbmc/u-boot/arch/arm/mach-uniphier/arm32/ |
H A D | cache-uniphier.c | 17 #define UNIPHIER_SSCC 0x500c0000 /* Control Register */ 18 #define UNIPHIER_SSCC_BST (0x1 << 20) /* UCWG burst read */ 19 #define UNIPHIER_SSCC_ACT (0x1 << 19) /* Inst-Data separate */ 20 #define UNIPHIER_SSCC_WTG (0x1 << 18) /* WT gathering on */ 21 #define UNIPHIER_SSCC_PRD (0x1 << 17) /* enable pre-fetch */ 22 #define UNIPHIER_SSCC_ON (0x1 << 0) /* enable cache */ 23 #define UNIPHIER_SSCLPDAWCR 0x500c0030 /* Unified/Data Active Way Control */ 24 #define UNIPHIER_SSCLPIAWCR 0x500c0034 /* Instruction Active Way Control */ 27 #define UNIPHIER_SSCID 0x503c0100 /* ID Register */ 30 #define UNIPHIER_SSCOPE 0x506c0244 /* Cache Operation Primitive Entry */ [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | uniphier-sld8.dtsi | 17 #size-cells = <0>; 19 cpu@0 { 22 reg = <0>; 36 #clock-cells = <0>; 41 #clock-cells = <0>; 56 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 57 <0x506c0000 0x400>; 58 interrupts = <0 174 4>, <0 175 4>; 69 reg = <0x54006000 0x100>; 70 interrupts = <0 39 4>; [all …]
|
H A D | uniphier-ld4.dtsi | 17 #size-cells = <0>; 19 cpu@0 { 22 reg = <0>; 36 #clock-cells = <0>; 41 #clock-cells = <0>; 56 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 57 <0x506c0000 0x400>; 58 interrupts = <0 174 4>, <0 175 4>; 69 reg = <0x54006000 0x100>; 70 interrupts = <0 39 4>; [all …]
|
H A D | uniphier-pro5.dtsi | 15 #size-cells = <0>; 17 cpu@0 { 20 reg = <0>; 116 #clock-cells = <0>; 121 #clock-cells = <0>; 136 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, 137 <0x506c0000 0x400>; 138 interrupts = <0 190 4>, <0 191 4>; 149 reg = <0x500c8000 0x2000>, <0x503c8100 0x8>, 150 <0x506c8000 0x400>; [all …]
|
H A D | uniphier-pro4.dtsi | 17 #size-cells = <0>; 19 cpu@0 { 22 reg = <0>; 44 #clock-cells = <0>; 49 #clock-cells = <0>; 64 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 65 <0x506c0000 0x400>; 66 interrupts = <0 174 4>, <0 175 4>; 77 reg = <0x54006000 0x100>; 78 interrupts = <0 39 4>; [all …]
|
H A D | uniphier-pxs2.dtsi | 18 #size-cells = <0>; 20 cpu0: cpu@0 { 23 reg = <0>; 111 #clock-cells = <0>; 116 #clock-cells = <0>; 160 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, 161 <0x506c0000 0x400>; 162 interrupts = <0 174 4>, <0 175 4>, <0 190 4>, <0 191 4>; 173 reg = <0x54006000 0x100>; 174 interrupts = <0 39 4>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/socionext/ |
H A D | uniphier-ld4.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 23 reg = <0>; 37 #clock-cells = <0>; 42 #clock-cells = <0>; 57 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 58 <0x506c0000 0x400>; 71 reg = <0x54006000 0x100>; 73 #size-cells = <0>; 76 pinctrl-0 = <&pinctrl_spi0>; [all …]
|
H A D | uniphier-sld8.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 23 reg = <0>; 37 #clock-cells = <0>; 42 #clock-cells = <0>; 57 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 58 <0x506c0000 0x400>; 71 reg = <0x54006000 0x100>; 73 #size-cells = <0>; 76 pinctrl-0 = <&pinctrl_spi0>; [all …]
|
H A D | uniphier-pro4.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 23 reg = <0>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 65 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 66 <0x506c0000 0x400>; 79 reg = <0x54006000 0x100>; 81 #size-cells = <0>; 84 pinctrl-0 = <&pinctrl_spi0>; [all …]
|
H A D | uniphier-pro5.dtsi | 17 #size-cells = <0>; 19 cpu@0 { 22 reg = <0>; 118 #clock-cells = <0>; 123 #clock-cells = <0>; 138 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, 139 <0x506c0000 0x400>; 152 reg = <0x500c8000 0x2000>, <0x503c8100 0x8>, 153 <0x506c8000 0x400>; 166 reg = <0x54006000 0x100>; [all …]
|
H A D | uniphier-pxs2.dtsi | 19 #size-cells = <0>; 21 cpu0: cpu@0 { 24 reg = <0>; 112 #clock-cells = <0>; 117 #clock-cells = <0>; 163 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, 164 <0x506c0000 0x400>; 179 reg = <0x54006000 0x100>; 181 #size-cells = <0>; 184 pinctrl-0 = <&pinctrl_spi0>; [all …]
|