Searched +full:0 +full:x33800000 (Results 1 – 12 of 12) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/pci/ |
H A D | fsl,imx6q-pcie-ep.yaml | 102 reg = <0x33800000 0x000400000>, <0x18000000 0x08000000>;
|
/openbmc/qemu/tests/tcg/xtensa/ |
H A D | test_fp0_arith.S | 23 assert eqi, a2, 0 31 test_op2 add.s, f0, f1, f2, 0x3fc00000, 0x34400000, \ 32 0x3fc00002, 0x3fc00001, 0x3fc00002, 0x3fc00001, \ 34 test_op2 add.s, f3, f4, f5, 0x3fc00000, 0x34a00000, \ 35 0x3fc00002, 0x3fc00002, 0x3fc00003, 0x3fc00002, \ 39 test_op2 add.s, f6, f7, f8, 0x7f7fffff, 0x7f7fffff, \ 40 0x7f800000, 0x7f7fffff, 0x7f800000, 0x7f7fffff, \ 46 test_op2 add.s, f6, f7, f8, 0x3fc00000, 0x7f800000, \ 47 0x7f800000, 0x7f800000, 0x7f800000, 0x7f800000, \ 51 test_op2 add.s, f0, f1, f2, 0x7f800000, 0xff800000, \ [all …]
|
/openbmc/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx7d.dtsi | 17 cpu0: cpu@0 { 53 opp-supported-hw = <0xd>, <0x7>; 61 opp-supported-hw = <0xc>, <0x7>; 69 opp-supported-hw = <0x8>, <0x3>; 78 #phy-cells = <0>; 84 reg = <0x3007d000 0x1000>; 91 arm,primecell-periphid = <0xbb956>; 111 reg = <0x31001000 0x1000>, 112 <0x31002000 0x2000>, 113 <0x31004000 0x2000>, [all …]
|
/openbmc/qemu/include/hw/arm/ |
H A D | fsl-imx7.h | 100 FSL_IMX7_MMDC_ADDR = 0x80000000, 103 FSL_IMX7_QSPI1_MEM_ADDR = 0x60000000, 106 FSL_IMX7_PCIE1_MEM_ADDR = 0x40000000, 109 FSL_IMX7_QSPI1_RX_BUF_ADDR = 0x34000000, 113 FSL_IMX7_PCIE_REG_ADDR = 0x33800000, 116 FSL_IMX7_DMA_APBH_ADDR = 0x33000000, 117 FSL_IMX7_DMA_APBH_SIZE = 0x8000, 120 FSL_IMX7_GPV6_ADDR = 0x32600000, 121 FSL_IMX7_GPV5_ADDR = 0x32500000, 122 FSL_IMX7_GPV4_ADDR = 0x32400000, [all …]
|
/openbmc/linux/arch/arm64/boot/dts/freescale/ |
H A D | imx8mm.dtsi | 46 #size-cells = <0>; 53 arm,psci-suspend-param = <0x0010033>; 61 A53_0: cpu@0 { 64 reg = <0x0>; 68 i-cache-size = <0x8000>; 71 d-cache-size = <0x8000>; 85 reg = <0x1>; 89 i-cache-size = <0x8000>; 92 d-cache-size = <0x8000>; 104 reg = <0x2>; [all …]
|
H A D | imx8mp.dtsi | 48 #size-cells = <0>; 50 A53_0: cpu@0 { 53 reg = <0x0>; 57 i-cache-size = <0x8000>; 60 d-cache-size = <0x8000>; 73 reg = <0x1>; 77 i-cache-size = <0x8000>; 80 d-cache-size = <0x8000>; 91 reg = <0x2>; 95 i-cache-size = <0x8000>; [all …]
|
H A D | imx8mq.dtsi | 47 #clock-cells = <0>; 54 #clock-cells = <0>; 61 #clock-cells = <0>; 68 #clock-cells = <0>; 75 #clock-cells = <0>; 82 #clock-cells = <0>; 89 #clock-cells = <0>; 96 #clock-cells = <0>; 103 #size-cells = <0>; 105 A53_0: cpu@0 { [all …]
|
/openbmc/qemu/tests/tcg/aarch64/ |
H A D | fcvt.ref | 4 00 SINGLE: -nan / 0xffa00000 (0 => OK) 5 00 HALF: 0xff00 (0x1 => INVALID) 6 01 SINGLE: -nan / 0xffc00000 (0 => OK) 7 01 HALF: 0xfe00 (0 => OK) 8 02 SINGLE: -inf / 0xff800000 (0 => OK) 9 02 HALF: 0xfc00 (0 => OK) 10 03 SINGLE: -3.40282346638528859812e+38 / 0xff7fffff (0 => OK) 11 03 HALF: 0xfc00 (0x14 => OVERFLOW INEXACT ) 12 04 SINGLE: -1.11100004769645909791e+31 / 0xf30c3a59 (0 => OK) 13 04 HALF: 0xfc00 (0x14 => OVERFLOW INEXACT ) [all …]
|
/openbmc/qemu/tests/tcg/arm/ |
H A D | fcvt.ref | 4 00 SINGLE: -nan / 0xffa00000 (0 => OK) 5 00 HALF: 0xff00 (0x1 => INVALID) 6 01 SINGLE: -nan / 0xffc00000 (0 => OK) 7 01 HALF: 0xfe00 (0 => OK) 8 02 SINGLE: -inf / 0xff800000 (0 => OK) 9 02 HALF: 0xfc00 (0 => OK) 10 03 SINGLE: -3.40282346638528859812e+38 / 0xff7fffff (0 => OK) 11 03 HALF: 0xfc00 (0x14 => OVERFLOW INEXACT ) 12 04 SINGLE: -1.11100004769645909791e+31 / 0xf30c3a59 (0 => OK) 13 04 HALF: 0xfc00 (0x14 => OVERFLOW INEXACT ) [all …]
|
/openbmc/linux/arch/hexagon/kernel/ |
H A D | vm_init_segtable.S | 16 * Start with mapping PA=0 to both VA=0x0 and VA=0xc000000 as 16MB large pages. 46 /* VA 0x00000000 */ 59 /* VA 0x40000000 */ 68 /* VA 0x80000000 */ 74 /*0xa8*/.word X,X,X,X 77 /*0xa9*/.word BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000) 79 /*0xa9*/.word X,X,X,X 81 /*0xaa*/.word X,X,X,X 82 /*0xab*/.word X,X,X,X 83 /*0xac*/.word X,X,X,X [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-mx7/ |
H A D | imx-regs.h | 11 #define ROM_SW_INFO_ADDR 0x000001E8 12 #define ROMCP_ARB_BASE_ADDR 0x00000000 13 #define ROMCP_ARB_END_ADDR 0x00017FFF 15 #define CAAM_ARB_BASE_ADDR 0x00100000 16 #define CAAM_ARB_END_ADDR 0x00107FFF 17 #define GIC400_ARB_BASE_ADDR 0x31000000 18 #define GIC400_ARB_END_ADDR 0x31007FFF 19 #define APBH_DMA_ARB_BASE_ADDR 0x33000000 20 #define APBH_DMA_ARB_END_ADDR 0x33007FFF 21 #define M4_BOOTROM_BASE_ADDR 0x00180000 [all …]
|
/openbmc/qemu/tcg/loongarch64/ |
H A D | tcg-insn-defs.c.inc | 12 OPC_MOVGR2SCR = 0x00000800, 13 OPC_MOVSCR2GR = 0x00000c00, 14 OPC_CLZ_W = 0x00001400, 15 OPC_CTZ_W = 0x00001c00, 16 OPC_CLZ_D = 0x00002400, 17 OPC_CTZ_D = 0x00002c00, 18 OPC_REVB_2H = 0x00003000, 19 OPC_REVB_2W = 0x00003800, 20 OPC_REVB_D = 0x00003c00, 21 OPC_SEXT_H = 0x00005800, [all …]
|