/openbmc/linux/Documentation/devicetree/bindings/clock/ |
H A D | allwinner,sun4i-a10-pll1-clk.yaml | 17 const: 0 46 #clock-cells = <0>; 48 reg = <0x01c20000 0x4>; 55 #clock-cells = <0>; 57 reg = <0x01c20000 0x4>; 64 #clock-cells = <0>; 66 reg = <0x01c20000 0x4>;
|
H A D | allwinner,sun4i-a10-ccu.yaml | 136 reg = <0x01c20000 0x400>; 146 reg = <0x01f01400 0x100>;
|
/openbmc/u-boot/arch/arm/mach-sunxi/ |
H A D | spl_spi_sunxi.c | 39 #define SUN4I_SPI0_CCTL (0x01C05000 + 0x1C) 40 #define SUN4I_SPI0_CTL (0x01C05000 + 0x08) 41 #define SUN4I_SPI0_RX (0x01C05000 + 0x00) 42 #define SUN4I_SPI0_TX (0x01C05000 + 0x04) 43 #define SUN4I_SPI0_FIFO_STA (0x01C05000 + 0x28) 44 #define SUN4I_SPI0_BC (0x01C05000 + 0x20) 45 #define SUN4I_SPI0_TC (0x01C05000 + 0x24) 47 #define SUN4I_CTL_ENABLE BIT(0) 57 #define SUN6I_SPI0_CCTL (0x01C68000 + 0x24) 58 #define SUN6I_SPI0_GCR (0x01C68000 + 0x04) [all …]
|
/openbmc/linux/arch/arm/mach-davinci/ |
H A D | da8xx.h | 33 #define DA8XX_CP_INTC_BASE 0xfffee000 37 #define DA8XX_SYSCFG0_BASE (IO_PHYS + 0x14000) 39 #define DA8XX_JTAG_ID_REG 0x18 40 #define DA8XX_HOST1CFG_REG 0x44 41 #define DA8XX_CHIPSIG_REG 0x174 42 #define DA8XX_CFGCHIP0_REG 0x17c 43 #define DA8XX_CFGCHIP1_REG 0x180 44 #define DA8XX_CFGCHIP2_REG 0x184 45 #define DA8XX_CFGCHIP3_REG 0x188 46 #define DA8XX_CFGCHIP4_REG 0x18c [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-sunxi/ |
H A D | cpu_sun4i.h | 11 #define SUNXI_SRAM_A1_BASE 0x00000000 14 #define SUNXI_SRAM_A2_BASE 0x00004000 /* 16 kiB */ 15 #define SUNXI_SRAM_A3_BASE 0x00008000 /* 13 kiB */ 16 #define SUNXI_SRAM_A4_BASE 0x0000b400 /* 3 kiB */ 17 #define SUNXI_SRAM_D_BASE 0x00010000 /* 4 kiB */ 18 #define SUNXI_SRAM_B_BASE 0x00020000 /* 64 kiB (secure) */ 20 #define SUNXI_DE2_BASE 0x01000000 23 #define SUNXI_CPUCFG_BASE 0x01700000 26 #define SUNXI_SRAMC_BASE 0x01c00000 27 #define SUNXI_DRAMC_BASE 0x01c01000 [all …]
|
/openbmc/u-boot/arch/arm/mach-davinci/include/mach/ |
H A D | hardware.h | 35 #define DAVINCI_DMA_3PCC_BASE (0x01c00000) 36 #define DAVINCI_DMA_3PTC0_BASE (0x01c10000) 37 #define DAVINCI_DMA_3PTC1_BASE (0x01c10400) 38 #define DAVINCI_UART0_BASE (0x01c20000) 39 #define DAVINCI_UART1_BASE (0x01c20400) 40 #define DAVINCI_TIMER3_BASE (0x01c20800) 41 #define DAVINCI_I2C_BASE (0x01c21000) 42 #define DAVINCI_TIMER0_BASE (0x01c21400) 43 #define DAVINCI_TIMER1_BASE (0x01c21800) 44 #define DAVINCI_WDOG_BASE (0x01c21c00) [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | sun8i-v3s.dtsi | 55 #size-cells = <0>; 57 cpu@0 { 60 reg = <0>; 79 #clock-cells = <0>; 86 #clock-cells = <0>; 101 reg = <0x01c0f000 0x1000>; 115 #size-cells = <0>; 120 reg = <0x01c10000 0x1000>; 134 #size-cells = <0>; 139 reg = <0x01c11000 0x1000>; [all …]
|
H A D | sun8i-r40.dtsi | 59 #clock-cells = <0>; 66 #clock-cells = <0>; 75 #size-cells = <0>; 77 cpu@0 { 80 reg = <0>; 112 reg = <0x01c00030 0x0c>; 113 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 119 reg = <0x01c0f000 0x1000>; 124 pinctrl-0 = <&mmc0_pins>; 129 #size-cells = <0>; [all …]
|
H A D | sun5i.dtsi | 56 #size-cells = <0>; 58 cpu0: cpu@0 { 61 reg = <0x0>; 71 framebuffer@0 { 97 #clock-cells = <0>; 103 osc32k: clk@0 { 104 #clock-cells = <0>; 119 reg = <0x01c00000 0x30>; 124 sram_a: sram@0 { 126 reg = <0x00000000 0xc000>; [all …]
|
H A D | sun8i-a23-a33.dtsi | 60 simplefb_lcd: framebuffer@0 { 84 #size-cells = <0>; 86 cpu0: cpu@0 { 89 reg = <0>; 105 #clock-cells = <0>; 113 #clock-cells = <0>; 129 reg = <0x01c02000 0x1000>; 138 reg = <0x01c0f000 0x1000>; 152 #size-cells = <0>; 157 reg = <0x01c10000 0x1000>; [all …]
|
H A D | sunxi-h3-h5.dtsi | 86 #clock-cells = <0>; 93 #clock-cells = <0>; 100 #clock-cells = <0>; 122 reg = <0x01000000 0x100000>; 133 compatible = "allwinner,sun8i-h3-de2-mixer-0"; 134 reg = <0x01100000 0x100000>; 143 #size-cells = <0>; 158 reg = <0x01c00000 0x1000>; 163 reg = <0x01c02000 0x1000>; 173 reg = <0x01c0c000 0x1000>; [all …]
|
H A D | sun50i-a64.dtsi | 84 #size-cells = <0>; 86 cpu0: cpu@0 { 89 reg = <0>; 132 #clock-cells = <0>; 139 #clock-cells = <0>; 146 #clock-cells = <0>; 172 #sound-dai-cells = <0>; 196 reg = <0x1000000 0x400000>; 200 ranges = <0 0x1000000 0x400000>; 202 display_clocks: clock@0 { [all …]
|
H A D | sun8i-a83t.dtsi | 61 #size-cells = <0>; 63 cpu0: cpu@0 { 71 reg = <0>; 109 reg = <0x100>; 118 reg = <0x101>; 127 reg = <0x102>; 136 reg = <0x103>; 155 #clock-cells = <0>; 168 #clock-cells = <0>; 175 #clock-cells = <0>; [all …]
|
H A D | sun4i-a10.dtsi | 111 #size-cells = <0>; 112 cpu0: cpu@0 { 115 reg = <0x0>; 167 #clock-cells = <0>; 174 #clock-cells = <0>; 195 reg = <0x01c00000 0x30>; 200 sram_a: sram@0 { 202 reg = <0x00000000 0xc000>; 205 ranges = <0 0x00000000 0xc000>; 209 reg = <0x8000 0x4000>; [all …]
|
H A D | sun7i-a20.dtsi | 65 framebuffer@0 { 100 #size-cells = <0>; 102 cpu0: cpu@0 { 105 reg = <0>; 161 reg = <0x40000000 0x80000000>; 184 #clock-cells = <0>; 190 osc32k: clk@0 { 191 #clock-cells = <0>; 207 #clock-cells = <0>; 214 #clock-cells = <0>; [all …]
|
/openbmc/qemu/hw/arm/ |
H A D | allwinner-a10.c | 32 #define AW_A10_SRAM_A_BASE 0x00000000 33 #define AW_A10_DRAMC_BASE 0x01c01000 34 #define AW_A10_MMC0_BASE 0x01c0f000 35 #define AW_A10_CCM_BASE 0x01c20000 36 #define AW_A10_PIC_REG_BASE 0x01c20400 37 #define AW_A10_PIT_REG_BASE 0x01c20c00 38 #define AW_A10_UART0_REG_BASE 0x01c28000 39 #define AW_A10_SPI0_BASE 0x01c05000 40 #define AW_A10_EMAC_BASE 0x01c0b000 41 #define AW_A10_EHCI_BASE 0x01c14000 [all …]
|
H A D | allwinner-r40.c | 41 [AW_R40_DEV_SRAM_A1] = 0x00000000, 42 [AW_R40_DEV_SRAM_A2] = 0x00004000, 43 [AW_R40_DEV_SRAM_A3] = 0x00008000, 44 [AW_R40_DEV_SRAM_A4] = 0x0000b400, 45 [AW_R40_DEV_SRAMC] = 0x01c00000, 46 [AW_R40_DEV_EMAC] = 0x01c0b000, 47 [AW_R40_DEV_MMC0] = 0x01c0f000, 48 [AW_R40_DEV_MMC1] = 0x01c10000, 49 [AW_R40_DEV_MMC2] = 0x01c11000, 50 [AW_R40_DEV_MMC3] = 0x01c12000, [all …]
|
H A D | allwinner-h3.c | 38 [AW_H3_DEV_SRAM_A1] = 0x00000000, 39 [AW_H3_DEV_SRAM_A2] = 0x00044000, 40 [AW_H3_DEV_SRAM_C] = 0x00010000, 41 [AW_H3_DEV_SYSCTRL] = 0x01c00000, 42 [AW_H3_DEV_MMC0] = 0x01c0f000, 43 [AW_H3_DEV_SID] = 0x01c14000, 44 [AW_H3_DEV_EHCI0] = 0x01c1a000, 45 [AW_H3_DEV_OHCI0] = 0x01c1a400, 46 [AW_H3_DEV_EHCI1] = 0x01c1b000, 47 [AW_H3_DEV_OHCI1] = 0x01c1b400, [all …]
|
/openbmc/linux/arch/arm/boot/dts/allwinner/ |
H A D | suniv-f1c100s.dtsi | 17 #clock-cells = <0>; 24 #clock-cells = <0>; 33 #size-cells = <0>; 35 cpu@0 { 38 reg = <0x0>; 51 reg = <0x01c00000 0x30>; 58 reg = <0x00010000 0x1000>; 61 ranges = <0 0x00010000 0x1000>; 63 otg_sram: sram-section@0 { 66 reg = <0x0000 0x1000>; [all …]
|
H A D | sun8i-v3s.dtsi | 72 #size-cells = <0>; 74 cpu@0 { 77 reg = <0>; 102 #clock-cells = <0>; 110 #clock-cells = <0>; 126 reg = <0x01000000 0x10000>; 138 reg = <0x01100000 0x100000>; 139 clocks = <&display_clocks 0>, 143 resets = <&display_clocks 0>; 147 #size-cells = <0>; [all …]
|
H A D | sun5i.dtsi | 56 #size-cells = <0>; 58 cpu0: cpu@0 { 61 reg = <0x0>; 97 #clock-cells = <0>; 104 #clock-cells = <0>; 119 size = <0x6000000>; 120 alloc-ranges = <0x40000000 0x10000000>; 135 reg = <0x01c00000 0x30>; 140 sram_a: sram@0 { 142 reg = <0x00000000 0xc000>; [all …]
|
H A D | sun8i-a23-a33.dtsi | 91 #size-cells = <0>; 93 cpu0: cpu@0 { 96 reg = <0>; 112 #clock-cells = <0>; 120 #clock-cells = <0>; 136 reg = <0x01c00000 0x30>; 143 reg = <0x01d00000 0x80000>; 146 ranges = <0 0x01d00000 0x80000>; 148 ve_sram: sram-section@0 { 151 reg = <0x000000 0x80000>; [all …]
|
H A D | sunxi-h3-h5.dtsi | 87 #clock-cells = <0>; 95 #clock-cells = <0>; 118 reg = <0x01000000 0x10000>; 129 compatible = "allwinner,sun8i-h3-de2-mixer-0"; 130 reg = <0x01100000 0x100000>; 139 #size-cells = <0>; 153 reg = <0x01c02000 0x1000>; 163 reg = <0x01c0c000 0x1000>; 172 #size-cells = <0>; 174 tcon0_in: port@0 { [all …]
|
H A D | sun4i-a10.dtsi | 111 #size-cells = <0>; 112 cpu0: cpu@0 { 115 reg = <0x0>; 166 #clock-cells = <0>; 173 #clock-cells = <0>; 199 size = <0x6000000>; 200 alloc-ranges = <0x40000000 0x10000000>; 214 reg = <0x01c00000 0x30>; 219 sram_a: sram@0 { 221 reg = <0x00000000 0xc000>; [all …]
|
H A D | sun8i-a83t.dtsi | 62 #size-cells = <0>; 64 cpu0: cpu@0 { 71 reg = <0>; 115 reg = <0x100>; 126 reg = <0x101>; 137 reg = <0x102>; 148 reg = <0x103>; 168 #clock-cells = <0>; 181 #clock-cells = <0>; 188 #clock-cells = <0>; [all …]
|