/openbmc/linux/Documentation/devicetree/bindings/soc/fsl/cpm_qe/ |
H A D | fsl,cpm1-scc-qmc.yaml | 60 const: 0 63 '^channel@([0-9]|[1-5][0-9]|6[0-3])$': 70 minimum: 0 125 reg = <0xa60 0x20>, 126 <0x3f00 0xc0>, 127 <0x2000 0x1000>; 133 #size-cells = <0>; 142 fsl,tx-ts-mask = <0x00000000 0x000000aa>; 143 fsl,rx-ts-mask = <0x00000000 0x000000aa>; 151 fsl,tx-ts-mask = <0x00000000 0x00000055>; [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | rk3399-sdram-ddr3-1333.dtsi | 8 0x1 9 0xa 10 0x3 11 0x2 12 0x1 13 0x0 14 0xf 15 0xf 17 0x80120e12 18 0x11030802 [all …]
|
/openbmc/linux/drivers/staging/media/atomisp/pci/hive_isp_css_common/host/ |
H A D | fifo_monitor_local.h | 24 #define _hive_str_mon_valid_offset 0 27 #define FIFO_CHANNEL_SP_VALID_MASK 0x55555555 28 #define FIFO_CHANNEL_SP_VALID_B_MASK 0x00000055 29 #define FIFO_CHANNEL_ISP_VALID_MASK 0x15555555 30 #define FIFO_CHANNEL_MOD_VALID_MASK 0x55555555
|
/openbmc/linux/sound/soc/codecs/ |
H A D | cs35l45-tables.c | 15 { 0x00000040, 0x00000055 }, 16 { 0x00000040, 0x000000AA }, 17 { 0x00000044, 0x00000055 }, 18 { 0x00000044, 0x000000AA }, 19 { 0x00006480, 0x0830500A }, 20 { 0x00007C60, 0x1000850B }, 21 { CS35L45_BOOST_OV_CFG, 0x007000D0 }, 22 { CS35L45_LDPM_CONFIG, 0x0001B636 }, 23 { 0x00002C08, 0x00000009 }, 24 { 0x00006850, 0x0A30FFC4 }, [all …]
|
H A D | cs35l41-lib.c | 20 { CS35L41_PWR_CTRL1, 0x00000000 }, 21 { CS35L41_PWR_CTRL2, 0x00000000 }, 22 { CS35L41_PWR_CTRL3, 0x01000010 }, 23 { CS35L41_GPIO_PAD_CONTROL, 0x00000000 }, 24 { CS35L41_GLOBAL_CLK_CTRL, 0x00000003 }, 25 { CS35L41_TST_FS_MON0, 0x00020016 }, 26 { CS35L41_BSTCVRT_COEFF, 0x00002424 }, 27 { CS35L41_BSTCVRT_SLOPE_LBST, 0x00007500 }, 28 { CS35L41_BSTCVRT_PEAK_CUR, 0x0000004A }, 29 { CS35L41_SP_ENABLES, 0x00000000 }, [all …]
|
H A D | cs35l45.c | 50 unsigned int sts = 0, i; in cs35l45_set_cspl_mbox_cmd() 60 if (ret < 0) { in cs35l45_set_cspl_mbox_cmd() 67 for (i = 0; i < 5; i++) { in cs35l45_set_cspl_mbox_cmd() 71 if (ret < 0) { in cs35l45_set_cspl_mbox_cmd() 79 return 0; in cs35l45_set_cspl_mbox_cmd() 106 regmap_write(cs35l45->regmap, CS35L45_GLOBAL_ENABLES, 0); in cs35l45_global_en_ev() 112 return 0; in cs35l45_global_en_ev() 125 return 0; in cs35l45_dsp_preload_ev() 130 return 0; in cs35l45_dsp_preload_ev() 138 return 0; in cs35l45_dsp_preload_ev() [all …]
|
H A D | cs35l41.c | 39 { 32768, 0x00 }, 40 { 8000, 0x01 }, 41 { 11025, 0x02 }, 42 { 12000, 0x03 }, 43 { 16000, 0x04 }, 44 { 22050, 0x05 }, 45 { 24000, 0x06 }, 46 { 32000, 0x07 }, 47 { 44100, 0x08 }, 48 { 48000, 0x09 }, [all …]
|
/openbmc/linux/drivers/gpu/drm/nouveau/include/nvhw/class/ |
H A D | clc57d.h | 27 #define NVC57D_SET_CONTEXT_DMA_NOTIFIER (0x00000208) 28 #define NVC57D_SET_CONTEXT_DMA_NOTIFIER_HANDLE 31:0 30 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS(a) (0x00001004 + (a)*0… 31 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED1BPP 0:0 32 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED1BPP_FALSE (0x00000000) 33 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED1BPP_TRUE (0x00000001) 35 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED2BPP_FALSE (0x00000000) 36 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED2BPP_TRUE (0x00000001) 38 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED4BPP_FALSE (0x00000000) 39 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED4BPP_TRUE (0x00000001) [all …]
|
H A D | clc57e.h | 27 #define NVC57E_SET_SIZE (0x00000224) 28 #define NVC57E_SET_SIZE_WIDTH 15:0 30 #define NVC57E_SET_STORAGE (0x00000228) 31 #define NVC57E_SET_STORAGE_BLOCK_HEIGHT 3:0 32 #define NVC57E_SET_STORAGE_BLOCK_HEIGHT_NVD_BLOCK_HEIGHT_ONE_GOB (0x00000000) 33 #define NVC57E_SET_STORAGE_BLOCK_HEIGHT_NVD_BLOCK_HEIGHT_TWO_GOBS (0x00000001) 34 #define NVC57E_SET_STORAGE_BLOCK_HEIGHT_NVD_BLOCK_HEIGHT_FOUR_GOBS (0x00000002) 35 #define NVC57E_SET_STORAGE_BLOCK_HEIGHT_NVD_BLOCK_HEIGHT_EIGHT_GOBS (0x00000003) 36 #define NVC57E_SET_STORAGE_BLOCK_HEIGHT_NVD_BLOCK_HEIGHT_SIXTEEN_GOBS (0x00000004) 37 #define NVC57E_SET_STORAGE_BLOCK_HEIGHT_NVD_BLOCK_HEIGHT_THIRTYTWO_GOBS (0x00000005) [all …]
|
H A D | clc37d.h | 27 #define NV_DISP_NOTIFIER 0x00000000 28 #define NV_DISP_NOTIFIER_SIZEOF 0x00000010 29 #define NV_DISP_NOTIFIER__0 0x00000000 30 #define NV_DISP_NOTIFIER__0_PRESENT_COUNT 7:0 33 #define NV_DISP_NOTIFIER__0_FLIP_TYPE_NON_TEARING 0x00000000 34 #define NV_DISP_NOTIFIER__0_FLIP_TYPE_IMMEDIATE 0x00000001 39 #define NV_DISP_NOTIFIER__0_STATUS_NOT_BEGUN 0x00000000 40 #define NV_DISP_NOTIFIER__0_STATUS_BEGUN 0x00000001 41 #define NV_DISP_NOTIFIER__0_STATUS_FINISHED 0x00000002 42 #define NV_DISP_NOTIFIER__1 0x00000001 [all …]
|
H A D | clc37e.h | 28 #define NVC37E_UPDATE (0x00000200) 30 #define NVC37E_UPDATE_INTERLOCK_WITH_WIN_IMM_DISABLE (0x00000000) 31 #define NVC37E_UPDATE_INTERLOCK_WITH_WIN_IMM_ENABLE (0x00000001) 32 #define NVC37E_SET_SEMAPHORE_CONTROL (0x0000020C) 33 #define NVC37E_SET_SEMAPHORE_CONTROL_OFFSET 7:0 34 #define NVC37E_SET_SEMAPHORE_ACQUIRE (0x00000210) 35 #define NVC37E_SET_SEMAPHORE_ACQUIRE_VALUE 31:0 36 #define NVC37E_SET_SEMAPHORE_RELEASE (0x00000214) 37 #define NVC37E_SET_SEMAPHORE_RELEASE_VALUE 31:0 38 #define NVC37E_SET_CONTEXT_DMA_SEMAPHORE (0x00000218) [all …]
|
/openbmc/linux/drivers/video/fbdev/geode/ |
H A D | video_gx.c | 34 { 40123, POSTDIV3, 0x00000BF2 }, /* 24.9230 */ 35 { 39721, 0, 0x00000037 }, /* 25.1750 */ 36 { 35308, POSTDIV3|PREMULT2, 0x00000B1A }, /* 28.3220 */ 37 { 31746, POSTDIV3, 0x000002D2 }, /* 31.5000 */ 38 { 27777, POSTDIV3|PREMULT2, 0x00000FE2 }, /* 36.0000 */ 39 { 26666, POSTDIV3, 0x0000057A }, /* 37.5000 */ 40 { 25000, POSTDIV3, 0x0000030A }, /* 40.0000 */ 41 { 22271, 0, 0x00000063 }, /* 44.9000 */ 42 { 20202, 0, 0x0000054B }, /* 49.5000 */ 43 { 20000, 0, 0x0000026E }, /* 50.0000 */ [all …]
|
/openbmc/linux/arch/m68k/coldfire/ |
H A D | m5272.c | 32 unsigned char ledbank = 0xff; 36 DEFINE_CLK(pll, "pll.0", MCF_CLK); 37 DEFINE_CLK(sys, "sys.0", MCF_BUSCLK); 40 CLKDEV_INIT(NULL, "pll.0", &clk_pll), 41 CLKDEV_INIT(NULL, "sys.0", &clk_sys), 42 CLKDEV_INIT("mcftmr.0", NULL, &clk_sys), 46 CLKDEV_INIT("mcfuart.0", NULL, &clk_sys), 48 CLKDEV_INIT("mcfqspi.0", NULL, &clk_sys), 49 CLKDEV_INIT("fec.0", NULL, &clk_sys), 60 v = (v & ~0x000000ff) | 0x00000055; in m5272_uarts_init() [all …]
|
/openbmc/linux/lib/math/ |
H A D | test_div64.c | 20 0x00000000ab275080, 21 0x0000000fe73c1959, 22 0x000000e54c0a74b1, 23 0x00000d4398ff1ef9, 24 0x0000a18c2ee1c097, 25 0x00079fb80b072e4a, 26 0x0072db27380dd689, 27 0x0842f488162e2284, 28 0xf66745411d8ab063, 32 #define TEST_DIV64_DIVISOR_0 0x00000009 [all …]
|
/openbmc/linux/drivers/media/platform/st/sti/bdisp/ |
H A D | bdisp-reg.h | 8 /* 0 - General */ 87 #define BLT_CTL 0x0A00 88 #define BLT_ITS 0x0A04 89 #define BLT_STA1 0x0A08 90 #define BLT_AQ1_CTL 0x0A60 91 #define BLT_AQ1_IP 0x0A64 92 #define BLT_AQ1_LNA 0x0A68 93 #define BLT_AQ1_STA 0x0A6C 94 #define BLT_ITM0 0x0AD0 96 #define BLT_PLUGS1_OP2 0x0B04 [all …]
|
/openbmc/linux/drivers/gpu/drm/nouveau/nvkm/engine/gr/ |
H A D | ctxgf119.c | 32 { 0x001000, 1, 0x01, 0x00000004 }, 33 { 0x0000a9, 1, 0x01, 0x0000ffff }, 34 { 0x000038, 1, 0x01, 0x0fac6881 }, 35 { 0x00003d, 1, 0x01, 0x00000001 }, 36 { 0x0000e8, 8, 0x01, 0x00000400 }, 37 { 0x000078, 8, 0x01, 0x00000300 }, 38 { 0x000050, 1, 0x01, 0x00000011 }, 39 { 0x000058, 8, 0x01, 0x00000008 }, 40 { 0x000208, 8, 0x01, 0x00000001 }, 41 { 0x000081, 1, 0x01, 0x00000001 }, [all …]
|
H A D | ctxgk208.c | 32 { 0x001000, 1, 0x01, 0x00000004 }, 33 { 0x000039, 3, 0x01, 0x00000000 }, 34 { 0x0000a9, 1, 0x01, 0x0000ffff }, 35 { 0x000038, 1, 0x01, 0x0fac6881 }, 36 { 0x00003d, 1, 0x01, 0x00000001 }, 37 { 0x0000e8, 8, 0x01, 0x00000400 }, 38 { 0x000078, 8, 0x01, 0x00000300 }, 39 { 0x000050, 1, 0x01, 0x00000011 }, 40 { 0x000058, 8, 0x01, 0x00000008 }, 41 { 0x000208, 8, 0x01, 0x00000001 }, [all …]
|
H A D | ctxgk110.c | 32 { 0x001000, 1, 0x01, 0x00000004 }, 33 { 0x000039, 3, 0x01, 0x00000000 }, 34 { 0x0000a9, 1, 0x01, 0x0000ffff }, 35 { 0x000038, 1, 0x01, 0x0fac6881 }, 36 { 0x00003d, 1, 0x01, 0x00000001 }, 37 { 0x0000e8, 8, 0x01, 0x00000400 }, 38 { 0x000078, 8, 0x01, 0x00000300 }, 39 { 0x000050, 1, 0x01, 0x00000011 }, 40 { 0x000058, 8, 0x01, 0x00000008 }, 41 { 0x000208, 8, 0x01, 0x00000001 }, [all …]
|
H A D | ctxgk104.c | 35 { 0x001000, 1, 0x01, 0x00000004 }, 36 { 0x000039, 3, 0x01, 0x00000000 }, 37 { 0x0000a9, 1, 0x01, 0x0000ffff }, 38 { 0x000038, 1, 0x01, 0x0fac6881 }, 39 { 0x00003d, 1, 0x01, 0x00000001 }, 40 { 0x0000e8, 8, 0x01, 0x00000400 }, 41 { 0x000078, 8, 0x01, 0x00000300 }, 42 { 0x000050, 1, 0x01, 0x00000011 }, 43 { 0x000058, 8, 0x01, 0x00000008 }, 44 { 0x000208, 8, 0x01, 0x00000001 }, [all …]
|
H A D | ctxgf108.c | 34 { 0x001000, 1, 0x01, 0x00000004 }, 35 { 0x0000a9, 1, 0x01, 0x0000ffff }, 36 { 0x000038, 1, 0x01, 0x0fac6881 }, 37 { 0x00003d, 1, 0x01, 0x00000001 }, 38 { 0x0000e8, 8, 0x01, 0x00000400 }, 39 { 0x000078, 8, 0x01, 0x00000300 }, 40 { 0x000050, 1, 0x01, 0x00000011 }, 41 { 0x000058, 8, 0x01, 0x00000008 }, 42 { 0x000208, 8, 0x01, 0x00000001 }, 43 { 0x000081, 1, 0x01, 0x00000001 }, [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/ |
H A D | navi10_enum.h | 51 GDS_PERF_SEL_DS_ADDR_CONFL = 0, 184 GATCL1_TYPE_NORMAL = 0x00000000, 185 GATCL1_TYPE_SHOOTDOWN = 0x00000001, 186 GATCL1_TYPE_BYPASS = 0x00000002, 194 UTCL1_TYPE_NORMAL = 0x00000000, 195 UTCL1_TYPE_SHOOTDOWN = 0x00000001, 196 UTCL1_TYPE_BYPASS = 0x00000002, 204 UTCL1_XNACK_SUCCESS = 0x00000000, 205 UTCL1_XNACK_RETRY = 0x00000001, 206 UTCL1_XNACK_PRT = 0x00000002, [all …]
|
H A D | soc21_enum.h | 55 DSM_DATA_SEL_DISABLE = 0x00000000, 56 DSM_DATA_SEL_0 = 0x00000001, 57 DSM_DATA_SEL_1 = 0x00000002, 58 DSM_DATA_SEL_BOTH = 0x00000003, 66 DSM_ENABLE_ERROR_INJECT_FED_IN = 0x00000000, 67 DSM_ENABLE_ERROR_INJECT_SINGLE = 0x00000001, 68 DSM_ENABLE_ERROR_INJECT_UNCORRECTABLE = 0x00000002, 69 DSM_ENABLE_ERROR_INJECT_UNCORRECTABLE_LIMITED = 0x00000003, 77 DSM_SELECT_INJECT_DELAY_NO_DELAY = 0x00000000, 78 DSM_SELECT_INJECT_DELAY_DELAY_ERROR = 0x00000001, [all …]
|
H A D | vega10_enum.h | 51 GDS_PERF_SEL_DS_ADDR_CONFL = 0, 184 NO_FORCE_REQUEST = 0x00000000, 185 FORCE_LIGHT_SLEEP_REQUEST = 0x00000001, 186 FORCE_DEEP_SLEEP_REQUEST = 0x00000002, 187 FORCE_SHUT_DOWN_REQUEST = 0x00000003, 195 NO_FORCE_REQ = 0x00000000, 196 FORCE_LIGHT_SLEEP_REQ = 0x00000001, 204 ENABLE_MEM_PWR_CTRL = 0x00000000, 205 DISABLE_MEM_PWR_CTRL = 0x00000001, 213 DYNAMIC_SHUT_DOWN_ENABLE = 0x00000000, [all …]
|
/openbmc/u-boot/arch/arm/mach-uniphier/dram/ |
H A D | umc-pxs2.c | 38 static u32 ddrphy_pgcr2[DRAM_FREQ_NR] = {0x00FC7E5D, 0x00FC90AB}; 39 static u32 ddrphy_ptr0[DRAM_FREQ_NR] = {0x0EA09205, 0x10C0A6C6}; 40 static u32 ddrphy_ptr1[DRAM_FREQ_NR] = {0x0DAC041B, 0x0FA104B1}; 41 static u32 ddrphy_ptr3[DRAM_FREQ_NR] = {0x15171e45, 0x18182357}; 42 static u32 ddrphy_ptr4[DRAM_FREQ_NR] = {0x0e9ad8e9, 0x10b34157}; 43 static u32 ddrphy_dtpr0[DRAM_FREQ_NR] = {0x35a00d88, 0x39e40e88}; 44 static u32 ddrphy_dtpr1[DRAM_FREQ_NR] = {0x2288cc2c, 0x228a04d0}; 45 static u32 ddrphy_dtpr2[DRAM_FREQ_NR] = {0x50005e00, 0x50006a00}; 46 static u32 ddrphy_dtpr3[DRAM_FREQ_NR] = {0x0010cb49, 0x0010ec89}; 47 static u32 ddrphy_mr0[DRAM_FREQ_NR] = {0x00000115, 0x00000125}; [all …]
|
/openbmc/linux/arch/arm64/boot/dts/freescale/ |
H A D | fsl-ls1012a.dtsi | 32 #size-cells = <0>; 34 cpu0: cpu@0 { 37 reg = <0x0>; 38 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 54 arm,psci-suspend-param = <0x0>; 63 #clock-cells = <0>; 70 #clock-cells = <0>; 85 interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>; 92 reg = <0x0 0x1401000 0 0x1000>, /* GICD */ 93 <0x0 0x1402000 0 0x2000>, /* GICC */ [all …]
|