xref: /openbmc/u-boot/include/ahci.h (revision e8f80a5a)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
24782ac80SJin Zhengxiong /*
34c2e3da8SKumar Gala  * Copyright (C) Freescale Semiconductor, Inc. 2006.
44782ac80SJin Zhengxiong  * Author: Jason Jin<Jason.jin@freescale.com>
54782ac80SJin Zhengxiong  *         Zhang Wei<wei.zhang@freescale.com>
64782ac80SJin Zhengxiong  */
74782ac80SJin Zhengxiong #ifndef _AHCI_H_
84782ac80SJin Zhengxiong #define _AHCI_H_
94782ac80SJin Zhengxiong 
10942e3143SRob Herring #include <pci.h>
11942e3143SRob Herring 
124782ac80SJin Zhengxiong #define AHCI_PCI_BAR		0x24
134782ac80SJin Zhengxiong #define AHCI_MAX_SG		56 /* hardware max is 64K */
144782ac80SJin Zhengxiong #define AHCI_CMD_SLOT_SZ	32
159f472e65SStefano Babic #define AHCI_MAX_CMD_SLOT	32
164782ac80SJin Zhengxiong #define AHCI_RX_FIS_SZ		256
174782ac80SJin Zhengxiong #define AHCI_CMD_TBL_HDR	0x80
184782ac80SJin Zhengxiong #define AHCI_CMD_TBL_CDB	0x40
194782ac80SJin Zhengxiong #define AHCI_CMD_TBL_SZ		AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16)
209f472e65SStefano Babic #define AHCI_PORT_PRIV_DMA_SZ	(AHCI_CMD_SLOT_SZ * AHCI_MAX_CMD_SLOT + \
219f472e65SStefano Babic 				AHCI_CMD_TBL_SZ	+ AHCI_RX_FIS_SZ)
224782ac80SJin Zhengxiong #define AHCI_CMD_ATAPI		(1 << 5)
234782ac80SJin Zhengxiong #define AHCI_CMD_WRITE		(1 << 6)
244782ac80SJin Zhengxiong #define AHCI_CMD_PREFETCH	(1 << 7)
254782ac80SJin Zhengxiong #define AHCI_CMD_RESET		(1 << 8)
264782ac80SJin Zhengxiong #define AHCI_CMD_CLR_BUSY	(1 << 10)
274782ac80SJin Zhengxiong 
284782ac80SJin Zhengxiong #define RX_FIS_D2H_REG		0x40	/* offset of D2H Register FIS data */
294782ac80SJin Zhengxiong 
304782ac80SJin Zhengxiong /* Global controller registers */
314782ac80SJin Zhengxiong #define HOST_CAP		0x00 /* host capabilities */
324782ac80SJin Zhengxiong #define HOST_CTL		0x04 /* global host control */
334782ac80SJin Zhengxiong #define HOST_IRQ_STAT		0x08 /* interrupt status */
344782ac80SJin Zhengxiong #define HOST_PORTS_IMPL		0x0c /* bitmap of implemented ports */
354782ac80SJin Zhengxiong #define HOST_VERSION		0x10 /* AHCI spec. version compliancy */
364e422bceSStefan Reinauer #define HOST_CAP2		0x24 /* host capabilities, extended */
374782ac80SJin Zhengxiong 
384782ac80SJin Zhengxiong /* HOST_CTL bits */
394782ac80SJin Zhengxiong #define HOST_RESET		(1 << 0)  /* reset controller; self-clear */
404782ac80SJin Zhengxiong #define HOST_IRQ_EN		(1 << 1)  /* global IRQ enable */
414782ac80SJin Zhengxiong #define HOST_AHCI_EN		(1 << 31) /* AHCI enabled */
424782ac80SJin Zhengxiong 
434782ac80SJin Zhengxiong /* Registers for each SATA port */
444782ac80SJin Zhengxiong #define PORT_LST_ADDR		0x00 /* command list DMA addr */
454782ac80SJin Zhengxiong #define PORT_LST_ADDR_HI	0x04 /* command list DMA addr hi */
464782ac80SJin Zhengxiong #define PORT_FIS_ADDR		0x08 /* FIS rx buf addr */
474782ac80SJin Zhengxiong #define PORT_FIS_ADDR_HI	0x0c /* FIS rx buf addr hi */
484782ac80SJin Zhengxiong #define PORT_IRQ_STAT		0x10 /* interrupt status */
494782ac80SJin Zhengxiong #define PORT_IRQ_MASK		0x14 /* interrupt enable/disable mask */
504782ac80SJin Zhengxiong #define PORT_CMD		0x18 /* port command */
514782ac80SJin Zhengxiong #define PORT_TFDATA		0x20 /* taskfile data */
524782ac80SJin Zhengxiong #define PORT_SIG		0x24 /* device TF signature */
534782ac80SJin Zhengxiong #define PORT_CMD_ISSUE		0x38 /* command issue */
544782ac80SJin Zhengxiong #define PORT_SCR		0x28 /* SATA phy register block */
554782ac80SJin Zhengxiong #define PORT_SCR_STAT		0x28 /* SATA phy register: SStatus */
564782ac80SJin Zhengxiong #define PORT_SCR_CTL		0x2c /* SATA phy register: SControl */
574782ac80SJin Zhengxiong #define PORT_SCR_ERR		0x30 /* SATA phy register: SError */
584782ac80SJin Zhengxiong #define PORT_SCR_ACT		0x34 /* SATA phy register: SActive */
594782ac80SJin Zhengxiong 
60a6e50a88SIan Campbell #ifdef CONFIG_SUNXI_AHCI
61a6e50a88SIan Campbell #define PORT_P0DMACR		0x70 /* SUNXI specific "DMA register" */
62a6e50a88SIan Campbell #endif
63a6e50a88SIan Campbell 
644782ac80SJin Zhengxiong /* PORT_IRQ_{STAT,MASK} bits */
654782ac80SJin Zhengxiong #define PORT_IRQ_COLD_PRES	(1 << 31) /* cold presence detect */
664782ac80SJin Zhengxiong #define PORT_IRQ_TF_ERR		(1 << 30) /* task file error */
674782ac80SJin Zhengxiong #define PORT_IRQ_HBUS_ERR	(1 << 29) /* host bus fatal error */
684782ac80SJin Zhengxiong #define PORT_IRQ_HBUS_DATA_ERR	(1 << 28) /* host bus data error */
694782ac80SJin Zhengxiong #define PORT_IRQ_IF_ERR		(1 << 27) /* interface fatal error */
704782ac80SJin Zhengxiong #define PORT_IRQ_IF_NONFATAL	(1 << 26) /* interface non-fatal error */
714782ac80SJin Zhengxiong #define PORT_IRQ_OVERFLOW	(1 << 24) /* xfer exhausted available S/G */
724782ac80SJin Zhengxiong #define PORT_IRQ_BAD_PMP	(1 << 23) /* incorrect port multiplier */
734782ac80SJin Zhengxiong 
744782ac80SJin Zhengxiong #define PORT_IRQ_PHYRDY		(1 << 22) /* PhyRdy changed */
754782ac80SJin Zhengxiong #define PORT_IRQ_DEV_ILCK	(1 << 7) /* device interlock */
764782ac80SJin Zhengxiong #define PORT_IRQ_CONNECT	(1 << 6) /* port connect change status */
774782ac80SJin Zhengxiong #define PORT_IRQ_SG_DONE	(1 << 5) /* descriptor processed */
784782ac80SJin Zhengxiong #define PORT_IRQ_UNK_FIS	(1 << 4) /* unknown FIS rx'd */
794782ac80SJin Zhengxiong #define PORT_IRQ_SDB_FIS	(1 << 3) /* Set Device Bits FIS rx'd */
804782ac80SJin Zhengxiong #define PORT_IRQ_DMAS_FIS	(1 << 2) /* DMA Setup FIS rx'd */
814782ac80SJin Zhengxiong #define PORT_IRQ_PIOS_FIS	(1 << 1) /* PIO Setup FIS rx'd */
824782ac80SJin Zhengxiong #define PORT_IRQ_D2H_REG_FIS	(1 << 0) /* D2H Register FIS rx'd */
834782ac80SJin Zhengxiong 
844782ac80SJin Zhengxiong #define PORT_IRQ_FATAL		PORT_IRQ_TF_ERR | PORT_IRQ_HBUS_ERR	\
854782ac80SJin Zhengxiong 				| PORT_IRQ_HBUS_DATA_ERR | PORT_IRQ_IF_ERR
864782ac80SJin Zhengxiong 
874782ac80SJin Zhengxiong #define DEF_PORT_IRQ		PORT_IRQ_FATAL | PORT_IRQ_PHYRDY	\
884782ac80SJin Zhengxiong 				| PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE	\
894782ac80SJin Zhengxiong 				| PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS	\
904782ac80SJin Zhengxiong 				| PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS	\
914782ac80SJin Zhengxiong 				| PORT_IRQ_D2H_REG_FIS
924782ac80SJin Zhengxiong 
932bdb10dbSRob Herring /* PORT_SCR_STAT bits */
942bdb10dbSRob Herring #define PORT_SCR_STAT_DET_MASK	0x3
952bdb10dbSRob Herring #define PORT_SCR_STAT_DET_COMINIT 0x1
962bdb10dbSRob Herring #define PORT_SCR_STAT_DET_PHYRDY 0x3
972bdb10dbSRob Herring 
984782ac80SJin Zhengxiong /* PORT_CMD bits */
994782ac80SJin Zhengxiong #define PORT_CMD_ATAPI		(1 << 24) /* Device is ATAPI */
1004782ac80SJin Zhengxiong #define PORT_CMD_LIST_ON	(1 << 15) /* cmd list DMA engine running */
1014782ac80SJin Zhengxiong #define PORT_CMD_FIS_ON		(1 << 14) /* FIS DMA engine running */
1024782ac80SJin Zhengxiong #define PORT_CMD_FIS_RX		(1 << 4) /* Enable FIS receive DMA engine */
1034782ac80SJin Zhengxiong #define PORT_CMD_CLO		(1 << 3) /* Command list override */
1044782ac80SJin Zhengxiong #define PORT_CMD_POWER_ON	(1 << 2) /* Power up device */
1054782ac80SJin Zhengxiong #define PORT_CMD_SPIN_UP	(1 << 1) /* Spin up device */
1064782ac80SJin Zhengxiong #define PORT_CMD_START		(1 << 0) /* Enable port DMA engine */
1074782ac80SJin Zhengxiong 
1084782ac80SJin Zhengxiong #define PORT_CMD_ICC_ACTIVE	(0x1 << 28) /* Put i/f in active state */
1094782ac80SJin Zhengxiong #define PORT_CMD_ICC_PARTIAL	(0x2 << 28) /* Put i/f in partial state */
1104782ac80SJin Zhengxiong #define PORT_CMD_ICC_SLUMBER	(0x6 << 28) /* Put i/f in slumber state */
1114782ac80SJin Zhengxiong 
1124782ac80SJin Zhengxiong #define AHCI_MAX_PORTS		32
1134782ac80SJin Zhengxiong 
1144782ac80SJin Zhengxiong #define ATA_FLAG_SATA		(1 << 3)
1154782ac80SJin Zhengxiong #define ATA_FLAG_NO_LEGACY	(1 << 4) /* no legacy mode check */
1164782ac80SJin Zhengxiong #define ATA_FLAG_MMIO		(1 << 6) /* use MMIO, not PIO */
1174782ac80SJin Zhengxiong #define ATA_FLAG_SATA_RESET	(1 << 7) /* (obsolete) use COMRESET */
1184782ac80SJin Zhengxiong #define ATA_FLAG_PIO_DMA	(1 << 8) /* PIO cmds via DMA */
1194782ac80SJin Zhengxiong #define ATA_FLAG_NO_ATAPI	(1 << 11) /* No ATAPI support */
1204782ac80SJin Zhengxiong 
1214782ac80SJin Zhengxiong struct ahci_cmd_hdr {
1224782ac80SJin Zhengxiong 	u32	opts;
1234782ac80SJin Zhengxiong 	u32	status;
1244782ac80SJin Zhengxiong 	u32	tbl_addr;
1254782ac80SJin Zhengxiong 	u32	tbl_addr_hi;
1264782ac80SJin Zhengxiong 	u32	reserved[4];
1274782ac80SJin Zhengxiong };
1284782ac80SJin Zhengxiong 
1294782ac80SJin Zhengxiong struct ahci_sg {
1304782ac80SJin Zhengxiong 	u32	addr;
1314782ac80SJin Zhengxiong 	u32	addr_hi;
1324782ac80SJin Zhengxiong 	u32	reserved;
1334782ac80SJin Zhengxiong 	u32	flags_size;
1344782ac80SJin Zhengxiong };
1354782ac80SJin Zhengxiong 
1364782ac80SJin Zhengxiong struct ahci_ioports {
137fa31377eSTang Yuantian 	void __iomem	*cmd_addr;
138fa31377eSTang Yuantian 	void __iomem	*scr_addr;
139fa31377eSTang Yuantian 	void __iomem	*port_mmio;
1404782ac80SJin Zhengxiong 	struct ahci_cmd_hdr	*cmd_slot;
1414782ac80SJin Zhengxiong 	struct ahci_sg		*cmd_tbl_sg;
142fa31377eSTang Yuantian 	ulong	cmd_tbl;
1434782ac80SJin Zhengxiong 	u32	rx_fis;
1444782ac80SJin Zhengxiong };
1454782ac80SJin Zhengxiong 
1462c9f9efbSSimon Glass /**
1472c9f9efbSSimon Glass  * struct ahci_uc_priv - information about an AHCI controller
1482c9f9efbSSimon Glass  *
1492c9f9efbSSimon Glass  * When driver model is used, this is accessible using dev_get_uclass_priv(dev)
1502c9f9efbSSimon Glass  * where dev is the controller (although at present it sometimes stands alone).
1512c9f9efbSSimon Glass  */
1522c9f9efbSSimon Glass struct ahci_uc_priv {
153e8a016b5SMichal Simek #if defined(CONFIG_DM_PCI) || defined(CONFIG_DM_SCSI)
1542c9f9efbSSimon Glass 	/*
1552c9f9efbSSimon Glass 	 * TODO(sjg@chromium.org): Drop this once this structure is only used
1562c9f9efbSSimon Glass 	 * in a driver-model context (i.e. attached to a device with
1572c9f9efbSSimon Glass 	 * dev_get_uclass_priv()
1582c9f9efbSSimon Glass 	 */
159ff758cccSSimon Glass 	struct udevice *dev;
160ff758cccSSimon Glass #else
1614782ac80SJin Zhengxiong 	pci_dev_t	dev;
162ff758cccSSimon Glass #endif
1634782ac80SJin Zhengxiong 	struct ahci_ioports	port[AHCI_MAX_PORTS];
1644b62b2ffSSimon Glass 	u16 *ataid[AHCI_MAX_PORTS];
1654782ac80SJin Zhengxiong 	u32	n_ports;
1664782ac80SJin Zhengxiong 	u32	hard_port_no;
1674782ac80SJin Zhengxiong 	u32	host_flags;
1684782ac80SJin Zhengxiong 	u32	host_set_flags;
1699efaca3eSScott Wood 	void __iomem *mmio_base;
1704782ac80SJin Zhengxiong 	u32     pio_mask;
1714782ac80SJin Zhengxiong 	u32	udma_mask;
1724782ac80SJin Zhengxiong 	u32	flags;
1734782ac80SJin Zhengxiong 	u32	cap;	/* cache of HOST_CAP register */
1744782ac80SJin Zhengxiong 	u32	port_map; /* cache of HOST_PORTS_IMPL reg */
1754782ac80SJin Zhengxiong 	u32	link_port_map; /*linkup port map*/
1764782ac80SJin Zhengxiong };
1774782ac80SJin Zhengxiong 
178b8341f1cSSimon Glass struct ahci_ops {
179b8341f1cSSimon Glass 	/**
180b8341f1cSSimon Glass 	 * reset() - reset the controller
181b8341f1cSSimon Glass 	 *
182b8341f1cSSimon Glass 	 * @dev:	Controller to reset
183b8341f1cSSimon Glass 	 * @return 0 if OK, -ve on error
184b8341f1cSSimon Glass 	 */
185b8341f1cSSimon Glass 	int (*reset)(struct udevice *dev);
186b8341f1cSSimon Glass 
187b8341f1cSSimon Glass 	/**
188b8341f1cSSimon Glass 	 * port_status() - get the status of a SATA port
189b8341f1cSSimon Glass 	 *
190b8341f1cSSimon Glass 	 * @dev:	Controller to reset
191b8341f1cSSimon Glass 	 * @port:	Port number to check (0 for first)
192b8341f1cSSimon Glass 	 * @return 0 if detected, -ENXIO if nothing on port, other -ve on error
193b8341f1cSSimon Glass 	 */
194b8341f1cSSimon Glass 	int (*port_status)(struct udevice *dev, int port);
195b8341f1cSSimon Glass 
196b8341f1cSSimon Glass 	/**
197b8341f1cSSimon Glass 	 * scan() - scan SATA ports
198b8341f1cSSimon Glass 	 *
199b8341f1cSSimon Glass 	 * @dev:	Controller to scan
200b8341f1cSSimon Glass 	 * @return 0 if OK, -ve on error
201b8341f1cSSimon Glass 	 */
202b8341f1cSSimon Glass 	int (*scan)(struct udevice *dev);
203b8341f1cSSimon Glass };
204b8341f1cSSimon Glass 
205b8341f1cSSimon Glass #define ahci_get_ops(dev)        ((struct ahci_ops *)(dev)->driver->ops)
206b8341f1cSSimon Glass 
207b8341f1cSSimon Glass /**
208b8341f1cSSimon Glass  * sata_reset() - reset the controller
209b8341f1cSSimon Glass  *
210b8341f1cSSimon Glass  * @dev:	Controller to reset
211b8341f1cSSimon Glass  * @return 0 if OK, -ve on error
212b8341f1cSSimon Glass  */
213b8341f1cSSimon Glass int sata_reset(struct udevice *dev);
214b8341f1cSSimon Glass 
215b8341f1cSSimon Glass /**
216b8341f1cSSimon Glass  * sata_port_status() - get the status of a SATA port
217b8341f1cSSimon Glass  *
218b8341f1cSSimon Glass  * @dev:	Controller to reset
219b8341f1cSSimon Glass  * @port:	Port number to check (0 for first)
220b8341f1cSSimon Glass  * @return 0 if detected, -ENXIO if nothin on port, other -ve on error
221b8341f1cSSimon Glass  */
222b8341f1cSSimon Glass int sata_dm_port_status(struct udevice *dev, int port);
223b8341f1cSSimon Glass 
224b8341f1cSSimon Glass /**
225b8341f1cSSimon Glass  * sata_scan() - scan SATA ports
226b8341f1cSSimon Glass  *
227b8341f1cSSimon Glass  * @dev:	Controller to scan
228b8341f1cSSimon Glass  * @return 0 if OK, -ve on error
229b8341f1cSSimon Glass  */
230b8341f1cSSimon Glass int sata_scan(struct udevice *dev);
231b8341f1cSSimon Glass 
2329efaca3eSScott Wood int ahci_init(void __iomem *base);
2339efaca3eSScott Wood int ahci_reset(void __iomem *base);
234942e3143SRob Herring 
2357cf1afceSSimon Glass /**
236e81589eaSMichal Simek  * ahci_init_one_dm() - set up a single AHCI port
2377cf1afceSSimon Glass  *
2387cf1afceSSimon Glass  * @dev: Controller to init
2397cf1afceSSimon Glass  */
240e81589eaSMichal Simek int ahci_init_one_dm(struct udevice *dev);
2417cf1afceSSimon Glass 
2427cf1afceSSimon Glass /**
243e81589eaSMichal Simek  * ahci_start_ports_dm() - start all AHCI ports for a controller
2447cf1afceSSimon Glass  *
2457cf1afceSSimon Glass  * @dev: Controller containing ports to start
2467cf1afceSSimon Glass  */
247e81589eaSMichal Simek int ahci_start_ports_dm(struct udevice *dev);
2487cf1afceSSimon Glass 
2494279efc4SSimon Glass /**
2504279efc4SSimon Glass  * ahci_init_dm() - init AHCI for a controller, finding all ports
2514279efc4SSimon Glass  *
2524279efc4SSimon Glass  * @dev: Device to init
2534279efc4SSimon Glass  */
2544279efc4SSimon Glass int ahci_init_dm(struct udevice *dev, void __iomem *base);
2554279efc4SSimon Glass 
256681357ffSSimon Glass /**
257681357ffSSimon Glass  * ahci_bind_scsi() - bind a new SCSI bus as a child
258681357ffSSimon Glass  *
259681357ffSSimon Glass  * Note that the SCSI bus device will itself bind block devices
260681357ffSSimon Glass  *
261681357ffSSimon Glass  * @ahci_dev: AHCI parent device
262681357ffSSimon Glass  * @devp: Returns new SCSI bus device
263681357ffSSimon Glass  * @return 0 if OK, -ve on error
264681357ffSSimon Glass  */
265681357ffSSimon Glass int ahci_bind_scsi(struct udevice *ahci_dev, struct udevice **devp);
266681357ffSSimon Glass 
267681357ffSSimon Glass /**
268681357ffSSimon Glass  * ahci_probe_scsi() - probe and scan the attached SCSI bus
269681357ffSSimon Glass  *
270681357ffSSimon Glass  * Note that the SCSI device will itself bind block devices for any storage
271681357ffSSimon Glass  * devices it finds.
272681357ffSSimon Glass  *
273681357ffSSimon Glass  * @ahci_dev: AHCI parent device
274745a94f3SSimon Glass  * @base: Base address of AHCI port
275681357ffSSimon Glass  * @return 0 if OK, -ve on error
276681357ffSSimon Glass  */
277745a94f3SSimon Glass int ahci_probe_scsi(struct udevice *ahci_dev, ulong base);
278745a94f3SSimon Glass 
279745a94f3SSimon Glass /**
280745a94f3SSimon Glass  * ahci_probe_scsi_pci() - probe and scan the attached SCSI bus on PCI
281745a94f3SSimon Glass  *
282745a94f3SSimon Glass  * Note that the SCSI device will itself bind block devices for any storage
283745a94f3SSimon Glass  * devices it finds.
284745a94f3SSimon Glass  *
285745a94f3SSimon Glass  * @ahci_dev: AHCI parent device
286745a94f3SSimon Glass  * @return 0 if OK, -ve on error
287745a94f3SSimon Glass  */
288745a94f3SSimon Glass int ahci_probe_scsi_pci(struct udevice *ahci_dev);
289681357ffSSimon Glass 
2904782ac80SJin Zhengxiong #endif
291