xref: /openbmc/u-boot/arch/x86/include/asm/i8259.h (revision 1dae2e0e)
1fea25720SGraeme Russ /*
2fea25720SGraeme Russ  * (C) Copyright 2002
3fa82f871SAlbert ARIBAUD  * Daniel Engström, Omicron Ceti AB, daniel@omicron.se.
4fea25720SGraeme Russ  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6fea25720SGraeme Russ  */
7fea25720SGraeme Russ 
8fea25720SGraeme Russ /* i8259.h i8259 PIC Registers */
9fea25720SGraeme Russ 
10fea25720SGraeme Russ #ifndef _ASMI386_I8259_H_
11fea25720SGraeme Russ #define _ASMI386_I8959_H_       1
12fea25720SGraeme Russ 
13fea25720SGraeme Russ 
14fea25720SGraeme Russ /* PIC I/O mapped registers */
15fea25720SGraeme Russ 
16fea25720SGraeme Russ #define IRR		0x0	/* Interrupt Request Register */
17fea25720SGraeme Russ #define ISR		0x0	/* In-Service Register */
18fea25720SGraeme Russ #define ICW1		0x0	/* Initialization Control Word 1 */
19fea25720SGraeme Russ #define OCW2		0x0	/* Operation Control Word 2 */
20fea25720SGraeme Russ #define OCW3		0x0	/* Operation Control Word 3 */
21fea25720SGraeme Russ #define ICW2		0x1	/* Initialization Control Word 2 */
22fea25720SGraeme Russ #define ICW3		0x1	/* Initialization Control Word 3 */
23fea25720SGraeme Russ #define ICW4		0x1	/* Initialization Control Word 4 */
24fea25720SGraeme Russ #define IMR		0x1	/* Interrupt Mask Register */
25fea25720SGraeme Russ 
26fea25720SGraeme Russ /* bits for IRR, IMR, ISR and ICW3 */
27fea25720SGraeme Russ #define	IR7		0x80	/* IR7 */
28fea25720SGraeme Russ #define	IR6		0x40	/* IR6 */
29fea25720SGraeme Russ #define	IR5		0x20	/* IR5 */
30fea25720SGraeme Russ #define	IR4		0x10	/* IR4 */
31fea25720SGraeme Russ #define	IR3		0x08	/* IR3 */
32fea25720SGraeme Russ #define	IR2		0x04	/* IR2 */
33fea25720SGraeme Russ #define	IR1		0x02	/* IR1 */
34fea25720SGraeme Russ #define	IR0		0x01	/* IR0 */
35fea25720SGraeme Russ 
36fea25720SGraeme Russ /* bits for SEOI */
37fea25720SGraeme Russ #define	SEOI_IR7	0x07	/* IR7 */
38fea25720SGraeme Russ #define	SEOI_IR6	0x06	/* IR6 */
39fea25720SGraeme Russ #define	SEOI_IR5	0x05	/* IR5 */
40fea25720SGraeme Russ #define	SEOI_IR4	0x04	/* IR4 */
41fea25720SGraeme Russ #define	SEOI_IR3	0x03	/* IR3 */
42fea25720SGraeme Russ #define	SEOI_IR2	0x02	/* IR2 */
43fea25720SGraeme Russ #define	SEOI_IR1	0x01	/* IR1 */
44fea25720SGraeme Russ #define	SEOI_IR0	0x00	/* IR0 */
45fea25720SGraeme Russ 
46fea25720SGraeme Russ /* OCW2 bits */
47fea25720SGraeme Russ #define OCW2_RCLR	0x00	/* Rotate/clear */
48fea25720SGraeme Russ #define OCW2_NEOI	0x20	/* Non specific EOI */
49fea25720SGraeme Russ #define OCW2_NOP	0x40	/* NOP */
50fea25720SGraeme Russ #define OCW2_SEOI	0x60	/* Specific EOI */
51fea25720SGraeme Russ #define OCW2_RSET	0x80	/* Rotate/set */
52fea25720SGraeme Russ #define OCW2_REOI	0xA0	/* Rotate on non specific EOI */
53fea25720SGraeme Russ #define OCW2_PSET	0xC0	/* Priority Set Command */
54fea25720SGraeme Russ #define OCW2_RSEOI	0xE0	/* Rotate on specific EOI */
55fea25720SGraeme Russ 
56fea25720SGraeme Russ /* ICW1 bits */
57fea25720SGraeme Russ #define ICW1_SEL	0x10	/* Select ICW1 */
58fea25720SGraeme Russ #define ICW1_LTIM	0x08	/* Level-Triggered Interrupt Mode */
59fea25720SGraeme Russ #define ICW1_ADI	0x04	/* Address Interval */
60fea25720SGraeme Russ #define ICW1_SNGL	0x02	/* Single PIC */
61fea25720SGraeme Russ #define ICW1_EICW4	0x01	/* Expect initilization ICW4 */
62fea25720SGraeme Russ 
63fea25720SGraeme Russ /* ICW2 is the starting vector number */
64fea25720SGraeme Russ 
65fea25720SGraeme Russ /* ICW2 is bit-mask of present slaves for a master device,
66fea25720SGraeme Russ  * or the slave ID for a slave device */
67fea25720SGraeme Russ 
68fea25720SGraeme Russ /* ICW4 bits */
69fea25720SGraeme Russ #define	ICW4_AEOI	0x02	/* Automatic EOI Mode */
70fea25720SGraeme Russ #define ICW4_PM		0x01	/* Microprocessor Mode */
71fea25720SGraeme Russ 
72*1dae2e0eSBin Meng int i8259_init(void);
73*1dae2e0eSBin Meng 
74fea25720SGraeme Russ #endif
75