xref: /openbmc/u-boot/arch/x86/include/asm/i8254.h (revision fea25720)
1*fea25720SGraeme Russ /*
2*fea25720SGraeme Russ  * (C) Copyright 2002
3*fea25720SGraeme Russ  * Daniel Engstr�m, Omicron Ceti AB, daniel@omicron.se.
4*fea25720SGraeme Russ  *
5*fea25720SGraeme Russ  * See file CREDITS for list of people who contributed to this
6*fea25720SGraeme Russ  * project.
7*fea25720SGraeme Russ  *
8*fea25720SGraeme Russ  * This program is free software; you can redistribute it and/or
9*fea25720SGraeme Russ  * modify it under the terms of the GNU General Public License as
10*fea25720SGraeme Russ  * published by the Free Software Foundation; either version 2 of
11*fea25720SGraeme Russ  * the License, or (at your option) any later version.
12*fea25720SGraeme Russ  *
13*fea25720SGraeme Russ  * This program is distributed in the hope that it will be useful,
14*fea25720SGraeme Russ  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*fea25720SGraeme Russ  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*fea25720SGraeme Russ  * GNU General Public License for more details.
17*fea25720SGraeme Russ  *
18*fea25720SGraeme Russ  * You should have received a copy of the GNU General Public License
19*fea25720SGraeme Russ  * along with this program; if not, write to the Free Software
20*fea25720SGraeme Russ  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21*fea25720SGraeme Russ  * MA 02111-1307 USA
22*fea25720SGraeme Russ  */
23*fea25720SGraeme Russ 
24*fea25720SGraeme Russ 
25*fea25720SGraeme Russ /* i8254.h Intel 8254 PIT registers */
26*fea25720SGraeme Russ 
27*fea25720SGraeme Russ 
28*fea25720SGraeme Russ #ifndef _ASMI386_I8254_H_
29*fea25720SGraeme Russ #define _ASMI386_I8954_H_       1
30*fea25720SGraeme Russ 
31*fea25720SGraeme Russ 
32*fea25720SGraeme Russ #define PIT_T0		0x00		/* PIT channel 0 count/status */
33*fea25720SGraeme Russ #define PIT_T1		0x01		/* PIT channel 1 count/status */
34*fea25720SGraeme Russ #define PIT_T2		0x02		/* PIT channel 2 count/status */
35*fea25720SGraeme Russ #define PIT_COMMAND	0x03		/* PIT mode control, latch and read back */
36*fea25720SGraeme Russ 
37*fea25720SGraeme Russ /* PIT Command Register Bit Definitions */
38*fea25720SGraeme Russ 
39*fea25720SGraeme Russ #define PIT_CMD_CTR0	0x00		/* Select PIT counter 0 */
40*fea25720SGraeme Russ #define PIT_CMD_CTR1	0x40		/* Select PIT counter 1 */
41*fea25720SGraeme Russ #define PIT_CMD_CTR2	0x80		/* Select PIT counter 2 */
42*fea25720SGraeme Russ 
43*fea25720SGraeme Russ #define PIT_CMD_LATCH	0x00		/* Counter Latch Command */
44*fea25720SGraeme Russ #define PIT_CMD_LOW	0x10		/* Access counter bits 7-0 */
45*fea25720SGraeme Russ #define PIT_CMD_HIGH	0x20		/* Access counter bits 15-8 */
46*fea25720SGraeme Russ #define PIT_CMD_BOTH	0x30		/* Access counter bits 15-0 in two accesses */
47*fea25720SGraeme Russ 
48*fea25720SGraeme Russ #define PIT_CMD_MODE0	0x00		/* Select mode 0 */
49*fea25720SGraeme Russ #define PIT_CMD_MODE1	0x02		/* Select mode 1 */
50*fea25720SGraeme Russ #define PIT_CMD_MODE2	0x04		/* Select mode 2 */
51*fea25720SGraeme Russ #define PIT_CMD_MODE3	0x06		/* Select mode 3 */
52*fea25720SGraeme Russ #define PIT_CMD_MODE4	0x08		/* Select mode 4 */
53*fea25720SGraeme Russ #define PIT_CMD_MODE5	0x0A		/* Select mode 5 */
54*fea25720SGraeme Russ 
55*fea25720SGraeme Russ #endif
56