xref: /openbmc/u-boot/arch/x86/Kconfig (revision ee7bb5be)
1menu "x86 architecture"
2	depends on X86
3
4config SYS_ARCH
5	default "x86"
6
7choice
8	prompt "Mainboard vendor"
9	default VENDOR_EMULATION
10
11config VENDOR_CONGATEC
12	bool "congatec"
13
14config VENDOR_COREBOOT
15	bool "coreboot"
16
17config VENDOR_EFI
18	bool "efi"
19
20config VENDOR_EMULATION
21	bool "emulation"
22
23config VENDOR_GOOGLE
24	bool "Google"
25
26config VENDOR_INTEL
27	bool "Intel"
28
29endchoice
30
31# board-specific options below
32source "board/congatec/Kconfig"
33source "board/coreboot/Kconfig"
34source "board/efi/Kconfig"
35source "board/emulation/Kconfig"
36source "board/google/Kconfig"
37source "board/intel/Kconfig"
38
39# platform-specific options below
40source "arch/x86/cpu/baytrail/Kconfig"
41source "arch/x86/cpu/broadwell/Kconfig"
42source "arch/x86/cpu/coreboot/Kconfig"
43source "arch/x86/cpu/ivybridge/Kconfig"
44source "arch/x86/cpu/qemu/Kconfig"
45source "arch/x86/cpu/quark/Kconfig"
46source "arch/x86/cpu/queensbay/Kconfig"
47
48# architecture-specific options below
49
50config AHCI
51	default y
52
53config SYS_MALLOC_F_LEN
54	default 0x800
55
56config RAMBASE
57	hex
58	default 0x100000
59
60config XIP_ROM_SIZE
61	hex
62	depends on X86_RESET_VECTOR
63	default ROM_SIZE
64
65config CPU_ADDR_BITS
66	int
67	default 36
68
69config HPET_ADDRESS
70	hex
71	default 0xfed00000 if !HPET_ADDRESS_OVERRIDE
72
73config SMM_TSEG
74	bool
75	default n
76
77config SMM_TSEG_SIZE
78	hex
79
80config X86_RESET_VECTOR
81	bool
82	default n
83
84config RESET_SEG_START
85	hex
86	depends on X86_RESET_VECTOR
87	default 0xffff0000
88
89config RESET_SEG_SIZE
90	hex
91	depends on X86_RESET_VECTOR
92	default 0x10000
93
94config RESET_VEC_LOC
95	hex
96	depends on X86_RESET_VECTOR
97	default 0xfffffff0
98
99config SYS_X86_START16
100	hex
101	depends on X86_RESET_VECTOR
102	default 0xfffff800
103
104config BOARD_ROMSIZE_KB_512
105	bool
106config BOARD_ROMSIZE_KB_1024
107	bool
108config BOARD_ROMSIZE_KB_2048
109	bool
110config BOARD_ROMSIZE_KB_4096
111	bool
112config BOARD_ROMSIZE_KB_8192
113	bool
114config BOARD_ROMSIZE_KB_16384
115	bool
116
117choice
118	prompt "ROM chip size"
119	depends on X86_RESET_VECTOR
120	default UBOOT_ROMSIZE_KB_512 if BOARD_ROMSIZE_KB_512
121	default UBOOT_ROMSIZE_KB_1024 if BOARD_ROMSIZE_KB_1024
122	default UBOOT_ROMSIZE_KB_2048 if BOARD_ROMSIZE_KB_2048
123	default UBOOT_ROMSIZE_KB_4096 if BOARD_ROMSIZE_KB_4096
124	default UBOOT_ROMSIZE_KB_8192 if BOARD_ROMSIZE_KB_8192
125	default UBOOT_ROMSIZE_KB_16384 if BOARD_ROMSIZE_KB_16384
126	help
127	  Select the size of the ROM chip you intend to flash U-Boot on.
128
129	  The build system will take care of creating a u-boot.rom file
130	  of the matching size.
131
132config UBOOT_ROMSIZE_KB_512
133	bool "512 KB"
134	help
135	  Choose this option if you have a 512 KB ROM chip.
136
137config UBOOT_ROMSIZE_KB_1024
138	bool "1024 KB (1 MB)"
139	help
140	  Choose this option if you have a 1024 KB (1 MB) ROM chip.
141
142config UBOOT_ROMSIZE_KB_2048
143	bool "2048 KB (2 MB)"
144	help
145	  Choose this option if you have a 2048 KB (2 MB) ROM chip.
146
147config UBOOT_ROMSIZE_KB_4096
148	bool "4096 KB (4 MB)"
149	help
150	  Choose this option if you have a 4096 KB (4 MB) ROM chip.
151
152config UBOOT_ROMSIZE_KB_8192
153	bool "8192 KB (8 MB)"
154	help
155	  Choose this option if you have a 8192 KB (8 MB) ROM chip.
156
157config UBOOT_ROMSIZE_KB_16384
158	bool "16384 KB (16 MB)"
159	help
160	  Choose this option if you have a 16384 KB (16 MB) ROM chip.
161
162endchoice
163
164# Map the config names to an integer (KB).
165config UBOOT_ROMSIZE_KB
166	int
167	default 512 if UBOOT_ROMSIZE_KB_512
168	default 1024 if UBOOT_ROMSIZE_KB_1024
169	default 2048 if UBOOT_ROMSIZE_KB_2048
170	default 4096 if UBOOT_ROMSIZE_KB_4096
171	default 8192 if UBOOT_ROMSIZE_KB_8192
172	default 16384 if UBOOT_ROMSIZE_KB_16384
173
174# Map the config names to a hex value (bytes).
175config ROM_SIZE
176	hex
177	default 0x80000 if UBOOT_ROMSIZE_KB_512
178	default 0x100000 if UBOOT_ROMSIZE_KB_1024
179	default 0x200000 if UBOOT_ROMSIZE_KB_2048
180	default 0x400000 if UBOOT_ROMSIZE_KB_4096
181	default 0x800000 if UBOOT_ROMSIZE_KB_8192
182	default 0xc00000 if UBOOT_ROMSIZE_KB_12288
183	default 0x1000000 if UBOOT_ROMSIZE_KB_16384
184
185config HAVE_INTEL_ME
186	bool "Platform requires Intel Management Engine"
187	help
188	  Newer higher-end devices have an Intel Management Engine (ME)
189	  which is a very large binary blob (typically 1.5MB) which is
190	  required for the platform to work. This enforces a particular
191	  SPI flash format. You will need to supply the me.bin file in
192	  your board directory.
193
194config X86_RAMTEST
195	bool "Perform a simple RAM test after SDRAM initialisation"
196	help
197	  If there is something wrong with SDRAM then the platform will
198	  often crash within U-Boot or the kernel. This option enables a
199	  very simple RAM test that quickly checks whether the SDRAM seems
200	  to work correctly. It is not exhaustive but can save time by
201	  detecting obvious failures.
202
203config HAVE_FSP
204	bool "Add an Firmware Support Package binary"
205	depends on !EFI
206	help
207	  Select this option to add an Firmware Support Package binary to
208	  the resulting U-Boot image. It is a binary blob which U-Boot uses
209	  to set up SDRAM and other chipset specific initialization.
210
211	  Note: Without this binary U-Boot will not be able to set up its
212	  SDRAM so will not boot.
213
214config FSP_FILE
215	string "Firmware Support Package binary filename"
216	depends on HAVE_FSP
217	default "fsp.bin"
218	help
219	  The filename of the file to use as Firmware Support Package binary
220	  in the board directory.
221
222config FSP_ADDR
223	hex "Firmware Support Package binary location"
224	depends on HAVE_FSP
225	default 0xfffc0000
226	help
227	  FSP is not Position Independent Code (PIC) and the whole FSP has to
228	  be rebased if it is placed at a location which is different from the
229	  perferred base address specified during the FSP build. Use Intel's
230	  Binary Configuration Tool (BCT) to do the rebase.
231
232	  The default base address of 0xfffc0000 indicates that the binary must
233	  be located at offset 0xc0000 from the beginning of a 1MB flash device.
234
235config FSP_TEMP_RAM_ADDR
236	hex
237	depends on HAVE_FSP
238	default 0x2000000
239	help
240	  Stack top address which is used in fsp_init() after DRAM is ready and
241	  CAR is disabled.
242
243config FSP_SYS_MALLOC_F_LEN
244	hex
245	depends on HAVE_FSP
246	default 0x100000
247	help
248	  Additional size of malloc() pool before relocation.
249
250config FSP_USE_UPD
251	bool
252	depends on HAVE_FSP
253	default y
254	help
255	  Most FSPs use UPD data region for some FSP customization. But there
256	  are still some FSPs that might not even have UPD. For such FSPs,
257	  override this to n in their platform Kconfig files.
258
259config FSP_BROKEN_HOB
260	bool
261	depends on HAVE_FSP
262	help
263	  Indicate some buggy FSPs that does not report memory used by FSP
264	  itself as reserved in the resource descriptor HOB. Select this to
265	  tell U-Boot to do some additional work to ensure U-Boot relocation
266	  do not overwrite the important boot service data which is used by
267	  FSP, otherwise the subsequent call to fsp_notify() will fail.
268
269config ENABLE_MRC_CACHE
270	bool "Enable MRC cache"
271	depends on !EFI && !SYS_COREBOOT
272	help
273	  Enable this feature to cause MRC data to be cached in NV storage
274	  to be used for speeding up boot time on future reboots and/or
275	  power cycles.
276
277config HAVE_MRC
278	bool "Add a System Agent binary"
279	depends on !HAVE_FSP
280	help
281	  Select this option to add a System Agent binary to
282	  the resulting U-Boot image. MRC stands for Memory Reference Code.
283	  It is a binary blob which U-Boot uses to set up SDRAM.
284
285	  Note: Without this binary U-Boot will not be able to set up its
286	  SDRAM so will not boot.
287
288config CACHE_MRC_BIN
289	bool
290	depends on HAVE_MRC
291	default n
292	help
293	  Enable caching for the memory reference code binary. This uses an
294	  MTRR (memory type range register) to turn on caching for the section
295	  of SPI flash that contains the memory reference code. This makes
296	  SDRAM init run faster.
297
298config CACHE_MRC_SIZE_KB
299	int
300	depends on HAVE_MRC
301	default 512
302	help
303	  Sets the size of the cached area for the memory reference code.
304	  This ends at the end of SPI flash (address 0xffffffff) and is
305	  measured in KB. Typically this is set to 512, providing for 0.5MB
306	  of cached space.
307
308config DCACHE_RAM_BASE
309	hex
310	depends on HAVE_MRC
311	help
312	  Sets the base of the data cache area in memory space. This is the
313	  start address of the cache-as-RAM (CAR) area and the address varies
314	  depending on the CPU. Once CAR is set up, read/write memory becomes
315	  available at this address and can be used temporarily until SDRAM
316	  is working.
317
318config DCACHE_RAM_SIZE
319	hex
320	depends on HAVE_MRC
321	default 0x40000
322	help
323	  Sets the total size of the data cache area in memory space. This
324	  sets the size of the cache-as-RAM (CAR) area. Note that much of the
325	  CAR space is required by the MRC. The CAR space available to U-Boot
326	  is normally at the start and typically extends to 1/4 or 1/2 of the
327	  available size.
328
329config DCACHE_RAM_MRC_VAR_SIZE
330	hex
331	depends on HAVE_MRC
332	help
333	  This is the amount of CAR (Cache as RAM) reserved for use by the
334	  memory reference code. This depends on the implementation of the
335	  memory reference code and must be set correctly or the board will
336	  not boot.
337
338config HAVE_REFCODE
339        bool "Add a Reference Code binary"
340        help
341          Select this option to add a Reference Code binary to the resulting
342          U-Boot image. This is an Intel binary blob that handles system
343          initialisation, in this case the PCH and System Agent.
344
345          Note: Without this binary (on platforms that need it such as
346          broadwell) U-Boot will be missing some critical setup steps.
347          Various peripherals may fail to work.
348
349config SMP
350	bool "Enable Symmetric Multiprocessing"
351	default n
352	help
353	  Enable use of more than one CPU in U-Boot and the Operating System
354	  when loaded. Each CPU will be started up and information can be
355	  obtained using the 'cpu' command. If this option is disabled, then
356	  only one CPU will be enabled regardless of the number of CPUs
357	  available.
358
359config MAX_CPUS
360	int "Maximum number of CPUs permitted"
361	depends on SMP
362	default 4
363	help
364	  When using multi-CPU chips it is possible for U-Boot to start up
365	  more than one CPU. The stack memory used by all of these CPUs is
366	  pre-allocated so at present U-Boot wants to know the maximum
367	  number of CPUs that may be present. Set this to at least as high
368	  as the number of CPUs in your system (it uses about 4KB of RAM for
369	  each CPU).
370
371config AP_STACK_SIZE
372	hex
373	depends on SMP
374	default 0x1000
375	help
376	  Each additional CPU started by U-Boot requires its own stack. This
377	  option sets the stack size used by each CPU and directly affects
378	  the memory used by this initialisation process. Typically 4KB is
379	  enough space.
380
381config HAVE_VGA_BIOS
382	bool "Add a VGA BIOS image"
383	help
384	  Select this option if you have a VGA BIOS image that you would
385	  like to add to your ROM.
386
387config VGA_BIOS_FILE
388	string "VGA BIOS image filename"
389	depends on HAVE_VGA_BIOS
390	default "vga.bin"
391	help
392	  The filename of the VGA BIOS image in the board directory.
393
394config VGA_BIOS_ADDR
395	hex "VGA BIOS image location"
396	depends on HAVE_VGA_BIOS
397	default 0xfff90000
398	help
399	  The location of VGA BIOS image in the SPI flash. For example, base
400	  address of 0xfff90000 indicates that the image will be put at offset
401	  0x90000 from the beginning of a 1MB flash device.
402
403menu "System tables"
404	depends on !EFI && !SYS_COREBOOT
405
406config GENERATE_PIRQ_TABLE
407	bool "Generate a PIRQ table"
408	default n
409	help
410	  Generate a PIRQ routing table for this board. The PIRQ routing table
411	  is generated by U-Boot in the system memory from 0xf0000 to 0xfffff
412	  at every 16-byte boundary with a PCI IRQ routing signature ("$PIR").
413	  It specifies the interrupt router information as well how all the PCI
414	  devices' interrupt pins are wired to PIRQs.
415
416config GENERATE_SFI_TABLE
417	bool "Generate a SFI (Simple Firmware Interface) table"
418	help
419	  The Simple Firmware Interface (SFI) provides a lightweight method
420	  for platform firmware to pass information to the operating system
421	  via static tables in memory.  Kernel SFI support is required to
422	  boot on SFI-only platforms.  If you have ACPI tables then these are
423	  used instead.
424
425	  U-Boot writes this table in write_sfi_table() just before booting
426	  the OS.
427
428	  For more information, see http://simplefirmware.org
429
430config GENERATE_MP_TABLE
431	bool "Generate an MP (Multi-Processor) table"
432	default n
433	help
434	  Generate an MP (Multi-Processor) table for this board. The MP table
435	  provides a way for the operating system to support for symmetric
436	  multiprocessing as well as symmetric I/O interrupt handling with
437	  the local APIC and I/O APIC.
438
439config GENERATE_ACPI_TABLE
440	bool "Generate an ACPI (Advanced Configuration and Power Interface) table"
441	default n
442	help
443	  The Advanced Configuration and Power Interface (ACPI) specification
444	  provides an open standard for device configuration and management
445	  by the operating system. It defines platform-independent interfaces
446	  for configuration and power management monitoring.
447
448config QEMU_ACPI_TABLE
449	bool "Load ACPI table from QEMU fw_cfg interface"
450	depends on GENERATE_ACPI_TABLE && QEMU
451	default y
452	help
453	  By default, U-Boot generates its own ACPI tables. This option, if
454	  enabled, disables U-Boot's version and loads ACPI tables generated
455	  by QEMU.
456
457config GENERATE_SMBIOS_TABLE
458	bool "Generate an SMBIOS (System Management BIOS) table"
459	default y
460	help
461	  The System Management BIOS (SMBIOS) specification addresses how
462	  motherboard and system vendors present management information about
463	  their products in a standard format by extending the BIOS interface
464	  on Intel architecture systems.
465
466	  Check http://www.dmtf.org/standards/smbios for details.
467
468endmenu
469
470config MAX_PIRQ_LINKS
471	int
472	default 8
473	help
474	  This variable specifies the number of PIRQ interrupt links which are
475	  routable. On most older chipsets, this is 4, PIRQA through PIRQD.
476	  Some newer chipsets offer more than four links, commonly up to PIRQH.
477
478config IRQ_SLOT_COUNT
479	int
480	default 128
481	help
482	  U-Boot can support up to 254 IRQ slot info in the PIRQ routing table
483	  which in turns forms a table of exact 4KiB. The default value 128
484	  should be enough for most boards. If this does not fit your board,
485	  change it according to your needs.
486
487config PCIE_ECAM_BASE
488	hex
489	default 0xe0000000
490	help
491	  This is the memory-mapped address of PCI configuration space, which
492	  is only available through the Enhanced Configuration Access
493	  Mechanism (ECAM) with PCI Express. It can be set up almost
494	  anywhere. Before it is set up, it is possible to access PCI
495	  configuration space through I/O access, but memory access is more
496	  convenient. Using this, PCI can be scanned and configured. This
497	  should be set to a region that does not conflict with memory
498	  assigned to PCI devices - i.e. the memory and prefetch regions, as
499	  passed to pci_set_region().
500
501config PCIE_ECAM_SIZE
502	hex
503	default 0x10000000
504	help
505	  This is the size of memory-mapped address of PCI configuration space,
506	  which is only available through the Enhanced Configuration Access
507	  Mechanism (ECAM) with PCI Express. Each bus consumes 1 MiB memory,
508	  so a default 0x10000000 size covers all of the 256 buses which is the
509	  maximum number of PCI buses as defined by the PCI specification.
510
511config I8259_PIC
512	bool
513	default y
514	help
515	  Intel 8259 ISA compatible chipset incorporates two 8259 (master and
516	  slave) interrupt controllers. Include this to have U-Boot set up
517	  the interrupt correctly.
518
519config I8254_TIMER
520	bool
521	default y
522	help
523	  Intel 8254 timer contains three counters which have fixed uses.
524	  Include this to have U-Boot set up the timer correctly.
525
526config I8042_KEYB
527	default y
528
529config DM_KEYBOARD
530	default y
531
532config SEABIOS
533	bool "Support booting SeaBIOS"
534	help
535	  SeaBIOS is an open source implementation of a 16-bit X86 BIOS.
536	  It can run in an emulator or natively on X86 hardware with the use
537	  of coreboot/U-Boot. By turning on this option, U-Boot prepares
538	  all the configuration tables that are necessary to boot SeaBIOS.
539
540	  Check http://www.seabios.org/SeaBIOS for details.
541
542source "arch/x86/lib/efi/Kconfig"
543
544endmenu
545