xref: /openbmc/u-boot/arch/arc/lib/cache.c (revision 97a63144)
1660d5f0dSAlexey Brodkin /*
2660d5f0dSAlexey Brodkin  * Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved.
3660d5f0dSAlexey Brodkin  *
4660d5f0dSAlexey Brodkin  * SPDX-License-Identifier:	GPL-2.0+
5660d5f0dSAlexey Brodkin  */
6660d5f0dSAlexey Brodkin 
7660d5f0dSAlexey Brodkin #include <config.h>
8379b3280SAlexey Brodkin #include <common.h>
9ef639e6fSAlexey Brodkin #include <linux/compiler.h>
10ef639e6fSAlexey Brodkin #include <linux/kernel.h>
11*97a63144SAlexey Brodkin #include <linux/log2.h>
12660d5f0dSAlexey Brodkin #include <asm/arcregs.h>
13205e7a7bSAlexey Brodkin #include <asm/cache.h>
14660d5f0dSAlexey Brodkin 
15660d5f0dSAlexey Brodkin /* Bit values in IC_CTRL */
16660d5f0dSAlexey Brodkin #define IC_CTRL_CACHE_DISABLE	(1 << 0)
17660d5f0dSAlexey Brodkin 
18660d5f0dSAlexey Brodkin /* Bit values in DC_CTRL */
19660d5f0dSAlexey Brodkin #define DC_CTRL_CACHE_DISABLE	(1 << 0)
20660d5f0dSAlexey Brodkin #define DC_CTRL_INV_MODE_FLUSH	(1 << 6)
21660d5f0dSAlexey Brodkin #define DC_CTRL_FLUSH_STATUS	(1 << 8)
22660d5f0dSAlexey Brodkin #define CACHE_VER_NUM_MASK	0xF
236eb15e50SAlexey Brodkin #define SLC_CTRL_SB		(1 << 2)
24660d5f0dSAlexey Brodkin 
25ef639e6fSAlexey Brodkin #define OP_INV		0x1
26ef639e6fSAlexey Brodkin #define OP_FLUSH	0x2
27ef639e6fSAlexey Brodkin #define OP_INV_IC	0x3
28ef639e6fSAlexey Brodkin 
29ef639e6fSAlexey Brodkin /*
30ef639e6fSAlexey Brodkin  * By default that variable will fall into .bss section.
31ef639e6fSAlexey Brodkin  * But .bss section is not relocated and so it will be initilized before
32ef639e6fSAlexey Brodkin  * relocation but will be used after being zeroed.
33ef639e6fSAlexey Brodkin  */
34379b3280SAlexey Brodkin int l1_line_sz __section(".data");
35379b3280SAlexey Brodkin int dcache_exists __section(".data");
36379b3280SAlexey Brodkin int icache_exists __section(".data");
37379b3280SAlexey Brodkin 
38379b3280SAlexey Brodkin #define CACHE_LINE_MASK		(~(l1_line_sz - 1))
39379b3280SAlexey Brodkin 
40379b3280SAlexey Brodkin #ifdef CONFIG_ISA_ARCV2
41ef639e6fSAlexey Brodkin int slc_line_sz __section(".data");
42ef639e6fSAlexey Brodkin int slc_exists __section(".data");
43db6ce231SAlexey Brodkin int ioc_exists __section(".data");
44ef639e6fSAlexey Brodkin 
45ef639e6fSAlexey Brodkin static unsigned int __before_slc_op(const int op)
46ef639e6fSAlexey Brodkin {
47ef639e6fSAlexey Brodkin 	unsigned int reg = reg;
48ef639e6fSAlexey Brodkin 
49ef639e6fSAlexey Brodkin 	if (op == OP_INV) {
50ef639e6fSAlexey Brodkin 		/*
51ef639e6fSAlexey Brodkin 		 * IM is set by default and implies Flush-n-inv
52ef639e6fSAlexey Brodkin 		 * Clear it here for vanilla inv
53ef639e6fSAlexey Brodkin 		 */
54ef639e6fSAlexey Brodkin 		reg = read_aux_reg(ARC_AUX_SLC_CTRL);
55ef639e6fSAlexey Brodkin 		write_aux_reg(ARC_AUX_SLC_CTRL, reg & ~DC_CTRL_INV_MODE_FLUSH);
56ef639e6fSAlexey Brodkin 	}
57ef639e6fSAlexey Brodkin 
58ef639e6fSAlexey Brodkin 	return reg;
59ef639e6fSAlexey Brodkin }
60ef639e6fSAlexey Brodkin 
61ef639e6fSAlexey Brodkin static void __after_slc_op(const int op, unsigned int reg)
62ef639e6fSAlexey Brodkin {
6340a808f1SAlexey Brodkin 	if (op & OP_FLUSH) {	/* flush / flush-n-inv both wait */
6440a808f1SAlexey Brodkin 		/*
6540a808f1SAlexey Brodkin 		 * Make sure "busy" bit reports correct status,
6640a808f1SAlexey Brodkin 		 * see STAR 9001165532
6740a808f1SAlexey Brodkin 		 */
6840a808f1SAlexey Brodkin 		read_aux_reg(ARC_AUX_SLC_CTRL);
69ef639e6fSAlexey Brodkin 		while (read_aux_reg(ARC_AUX_SLC_CTRL) &
70ef639e6fSAlexey Brodkin 		       DC_CTRL_FLUSH_STATUS)
71ef639e6fSAlexey Brodkin 			;
7240a808f1SAlexey Brodkin 	}
73ef639e6fSAlexey Brodkin 
74ef639e6fSAlexey Brodkin 	/* Switch back to default Invalidate mode */
75ef639e6fSAlexey Brodkin 	if (op == OP_INV)
76ef639e6fSAlexey Brodkin 		write_aux_reg(ARC_AUX_SLC_CTRL, reg | DC_CTRL_INV_MODE_FLUSH);
77ef639e6fSAlexey Brodkin }
78ef639e6fSAlexey Brodkin 
79ef639e6fSAlexey Brodkin static inline void __slc_line_loop(unsigned long paddr, unsigned long sz,
80ef639e6fSAlexey Brodkin 				   const int op)
81ef639e6fSAlexey Brodkin {
82ef639e6fSAlexey Brodkin 	unsigned int aux_cmd;
83ef639e6fSAlexey Brodkin 	int num_lines;
84ef639e6fSAlexey Brodkin 
85ef639e6fSAlexey Brodkin #define SLC_LINE_MASK	(~(slc_line_sz - 1))
86ef639e6fSAlexey Brodkin 
87ef639e6fSAlexey Brodkin 	aux_cmd = op & OP_INV ? ARC_AUX_SLC_IVDL : ARC_AUX_SLC_FLDL;
88ef639e6fSAlexey Brodkin 
89ef639e6fSAlexey Brodkin 	sz += paddr & ~SLC_LINE_MASK;
90ef639e6fSAlexey Brodkin 	paddr &= SLC_LINE_MASK;
91ef639e6fSAlexey Brodkin 
92ef639e6fSAlexey Brodkin 	num_lines = DIV_ROUND_UP(sz, slc_line_sz);
93ef639e6fSAlexey Brodkin 
94ef639e6fSAlexey Brodkin 	while (num_lines-- > 0) {
95ef639e6fSAlexey Brodkin 		write_aux_reg(aux_cmd, paddr);
96ef639e6fSAlexey Brodkin 		paddr += slc_line_sz;
97ef639e6fSAlexey Brodkin 	}
98ef639e6fSAlexey Brodkin }
99ef639e6fSAlexey Brodkin 
100ef639e6fSAlexey Brodkin static inline void __slc_entire_op(const int cacheop)
101ef639e6fSAlexey Brodkin {
102ef639e6fSAlexey Brodkin 	int aux;
103ef639e6fSAlexey Brodkin 	unsigned int ctrl_reg = __before_slc_op(cacheop);
104ef639e6fSAlexey Brodkin 
105ef639e6fSAlexey Brodkin 	if (cacheop & OP_INV)	/* Inv or flush-n-inv use same cmd reg */
106ef639e6fSAlexey Brodkin 		aux = ARC_AUX_SLC_INVALIDATE;
107ef639e6fSAlexey Brodkin 	else
108ef639e6fSAlexey Brodkin 		aux = ARC_AUX_SLC_FLUSH;
109ef639e6fSAlexey Brodkin 
110ef639e6fSAlexey Brodkin 	write_aux_reg(aux, 0x1);
111ef639e6fSAlexey Brodkin 
112ef639e6fSAlexey Brodkin 	__after_slc_op(cacheop, ctrl_reg);
113ef639e6fSAlexey Brodkin }
114ef639e6fSAlexey Brodkin 
115ef639e6fSAlexey Brodkin static inline void __slc_line_op(unsigned long paddr, unsigned long sz,
116ef639e6fSAlexey Brodkin 				 const int cacheop)
117ef639e6fSAlexey Brodkin {
118ef639e6fSAlexey Brodkin 	unsigned int ctrl_reg = __before_slc_op(cacheop);
119ef639e6fSAlexey Brodkin 	__slc_line_loop(paddr, sz, cacheop);
120ef639e6fSAlexey Brodkin 	__after_slc_op(cacheop, ctrl_reg);
121ef639e6fSAlexey Brodkin }
122ef639e6fSAlexey Brodkin #else
123ef639e6fSAlexey Brodkin #define __slc_entire_op(cacheop)
124ef639e6fSAlexey Brodkin #define __slc_line_op(paddr, sz, cacheop)
125ef639e6fSAlexey Brodkin #endif
126ef639e6fSAlexey Brodkin 
127379b3280SAlexey Brodkin #ifdef CONFIG_ISA_ARCV2
128379b3280SAlexey Brodkin static void read_decode_cache_bcr_arcv2(void)
129ef639e6fSAlexey Brodkin {
130379b3280SAlexey Brodkin 	union {
131379b3280SAlexey Brodkin 		struct {
132379b3280SAlexey Brodkin #ifdef CONFIG_CPU_BIG_ENDIAN
133379b3280SAlexey Brodkin 			unsigned int pad:24, way:2, lsz:2, sz:4;
134379b3280SAlexey Brodkin #else
135379b3280SAlexey Brodkin 			unsigned int sz:4, lsz:2, way:2, pad:24;
136379b3280SAlexey Brodkin #endif
137379b3280SAlexey Brodkin 		} fields;
138379b3280SAlexey Brodkin 		unsigned int word;
139379b3280SAlexey Brodkin 	} slc_cfg;
140379b3280SAlexey Brodkin 
141379b3280SAlexey Brodkin 	union {
142379b3280SAlexey Brodkin 		struct {
143379b3280SAlexey Brodkin #ifdef CONFIG_CPU_BIG_ENDIAN
144379b3280SAlexey Brodkin 			unsigned int pad:24, ver:8;
145379b3280SAlexey Brodkin #else
146379b3280SAlexey Brodkin 			unsigned int ver:8, pad:24;
147379b3280SAlexey Brodkin #endif
148379b3280SAlexey Brodkin 		} fields;
149379b3280SAlexey Brodkin 		unsigned int word;
150379b3280SAlexey Brodkin 	} sbcr;
151379b3280SAlexey Brodkin 
152379b3280SAlexey Brodkin 	sbcr.word = read_aux_reg(ARC_BCR_SLC);
153379b3280SAlexey Brodkin 	if (sbcr.fields.ver) {
154379b3280SAlexey Brodkin 		slc_cfg.word = read_aux_reg(ARC_AUX_SLC_CONFIG);
155379b3280SAlexey Brodkin 		slc_exists = 1;
156379b3280SAlexey Brodkin 		slc_line_sz = (slc_cfg.fields.lsz == 0) ? 128 : 64;
157379b3280SAlexey Brodkin 	}
158db6ce231SAlexey Brodkin 
159db6ce231SAlexey Brodkin 	union {
160db6ce231SAlexey Brodkin 		struct bcr_clust_cfg {
161db6ce231SAlexey Brodkin #ifdef CONFIG_CPU_BIG_ENDIAN
162db6ce231SAlexey Brodkin 			unsigned int pad:7, c:1, num_entries:8, num_cores:8, ver:8;
163db6ce231SAlexey Brodkin #else
164db6ce231SAlexey Brodkin 			unsigned int ver:8, num_cores:8, num_entries:8, c:1, pad:7;
165db6ce231SAlexey Brodkin #endif
166db6ce231SAlexey Brodkin 		} fields;
167db6ce231SAlexey Brodkin 		unsigned int word;
168db6ce231SAlexey Brodkin 	} cbcr;
169db6ce231SAlexey Brodkin 
170db6ce231SAlexey Brodkin 	cbcr.word = read_aux_reg(ARC_BCR_CLUSTER);
171db6ce231SAlexey Brodkin 	if (cbcr.fields.c)
172db6ce231SAlexey Brodkin 		ioc_exists = 1;
173379b3280SAlexey Brodkin }
174379b3280SAlexey Brodkin #endif
175379b3280SAlexey Brodkin 
176379b3280SAlexey Brodkin void read_decode_cache_bcr(void)
177379b3280SAlexey Brodkin {
178379b3280SAlexey Brodkin 	int dc_line_sz = 0, ic_line_sz = 0;
179379b3280SAlexey Brodkin 
180379b3280SAlexey Brodkin 	union {
181379b3280SAlexey Brodkin 		struct {
182379b3280SAlexey Brodkin #ifdef CONFIG_CPU_BIG_ENDIAN
183379b3280SAlexey Brodkin 			unsigned int pad:12, line_len:4, sz:4, config:4, ver:8;
184379b3280SAlexey Brodkin #else
185379b3280SAlexey Brodkin 			unsigned int ver:8, config:4, sz:4, line_len:4, pad:12;
186379b3280SAlexey Brodkin #endif
187379b3280SAlexey Brodkin 		} fields;
188379b3280SAlexey Brodkin 		unsigned int word;
189379b3280SAlexey Brodkin 	} ibcr, dbcr;
190379b3280SAlexey Brodkin 
191379b3280SAlexey Brodkin 	ibcr.word = read_aux_reg(ARC_BCR_IC_BUILD);
192379b3280SAlexey Brodkin 	if (ibcr.fields.ver) {
193379b3280SAlexey Brodkin 		icache_exists = 1;
194379b3280SAlexey Brodkin 		l1_line_sz = ic_line_sz = 8 << ibcr.fields.line_len;
195379b3280SAlexey Brodkin 		if (!ic_line_sz)
196379b3280SAlexey Brodkin 			panic("Instruction exists but line length is 0\n");
197ef639e6fSAlexey Brodkin 	}
198ef639e6fSAlexey Brodkin 
199379b3280SAlexey Brodkin 	dbcr.word = read_aux_reg(ARC_BCR_DC_BUILD);
200379b3280SAlexey Brodkin 	if (dbcr.fields.ver){
201379b3280SAlexey Brodkin 		dcache_exists = 1;
202379b3280SAlexey Brodkin 		l1_line_sz = dc_line_sz = 16 << dbcr.fields.line_len;
203379b3280SAlexey Brodkin 		if (!dc_line_sz)
204379b3280SAlexey Brodkin 			panic("Data cache exists but line length is 0\n");
205379b3280SAlexey Brodkin 	}
206379b3280SAlexey Brodkin 
207379b3280SAlexey Brodkin 	if (ic_line_sz && dc_line_sz && (ic_line_sz != dc_line_sz))
208379b3280SAlexey Brodkin 		panic("Instruction and data cache line lengths differ\n");
209ef639e6fSAlexey Brodkin }
210ef639e6fSAlexey Brodkin 
211ef639e6fSAlexey Brodkin void cache_init(void)
212ef639e6fSAlexey Brodkin {
213379b3280SAlexey Brodkin 	read_decode_cache_bcr();
214379b3280SAlexey Brodkin 
215ef639e6fSAlexey Brodkin #ifdef CONFIG_ISA_ARCV2
216379b3280SAlexey Brodkin 	read_decode_cache_bcr_arcv2();
217db6ce231SAlexey Brodkin 
218db6ce231SAlexey Brodkin 	if (ioc_exists) {
219*97a63144SAlexey Brodkin 		/* IOC Aperture start is equal to DDR start */
220*97a63144SAlexey Brodkin 		unsigned int ap_base = CONFIG_SYS_SDRAM_BASE;
221*97a63144SAlexey Brodkin 		/* IOC Aperture size is equal to DDR size */
222*97a63144SAlexey Brodkin 		long ap_size = CONFIG_SYS_SDRAM_SIZE;
223*97a63144SAlexey Brodkin 
224a4a43fcfSAlexey Brodkin 		flush_dcache_all();
225a4a43fcfSAlexey Brodkin 		invalidate_dcache_all();
226a4a43fcfSAlexey Brodkin 
227*97a63144SAlexey Brodkin 		if (!is_power_of_2(ap_size) || ap_size < 4096)
228*97a63144SAlexey Brodkin 			panic("IOC Aperture size must be power of 2 and bigger 4Kib");
229*97a63144SAlexey Brodkin 
230*97a63144SAlexey Brodkin 		/*
231*97a63144SAlexey Brodkin 		 * IOC Aperture size decoded as 2 ^ (SIZE + 2) KB,
232*97a63144SAlexey Brodkin 		 * so setting 0x11 implies 512M, 0x12 implies 1G...
233*97a63144SAlexey Brodkin 		 */
234*97a63144SAlexey Brodkin 		write_aux_reg(ARC_AUX_IO_COH_AP0_SIZE,
235*97a63144SAlexey Brodkin 			      order_base_2(ap_size/1024) - 2);
236*97a63144SAlexey Brodkin 
237*97a63144SAlexey Brodkin 
238*97a63144SAlexey Brodkin 		/* IOC Aperture start must be aligned to the size of the aperture */
239*97a63144SAlexey Brodkin 		if (ap_base % ap_size != 0)
240*97a63144SAlexey Brodkin 			panic("IOC Aperture start must be aligned to the size of the aperture");
241*97a63144SAlexey Brodkin 
242*97a63144SAlexey Brodkin 		write_aux_reg(ARC_AUX_IO_COH_AP0_BASE, ap_base >> 12);
243db6ce231SAlexey Brodkin 		write_aux_reg(ARC_AUX_IO_COH_PARTIAL, 1);
244db6ce231SAlexey Brodkin 		write_aux_reg(ARC_AUX_IO_COH_ENABLE, 1);
245*97a63144SAlexey Brodkin 
246db6ce231SAlexey Brodkin 	}
247ef639e6fSAlexey Brodkin #endif
248ef639e6fSAlexey Brodkin }
249ef639e6fSAlexey Brodkin 
250660d5f0dSAlexey Brodkin int icache_status(void)
251660d5f0dSAlexey Brodkin {
252379b3280SAlexey Brodkin 	if (!icache_exists)
253660d5f0dSAlexey Brodkin 		return 0;
254660d5f0dSAlexey Brodkin 
255ef639e6fSAlexey Brodkin 	if (read_aux_reg(ARC_AUX_IC_CTRL) & IC_CTRL_CACHE_DISABLE)
256ef639e6fSAlexey Brodkin 		return 0;
257ef639e6fSAlexey Brodkin 	else
258ef639e6fSAlexey Brodkin 		return 1;
259660d5f0dSAlexey Brodkin }
260660d5f0dSAlexey Brodkin 
261660d5f0dSAlexey Brodkin void icache_enable(void)
262660d5f0dSAlexey Brodkin {
263379b3280SAlexey Brodkin 	if (icache_exists)
264660d5f0dSAlexey Brodkin 		write_aux_reg(ARC_AUX_IC_CTRL, read_aux_reg(ARC_AUX_IC_CTRL) &
265660d5f0dSAlexey Brodkin 			      ~IC_CTRL_CACHE_DISABLE);
266660d5f0dSAlexey Brodkin }
267660d5f0dSAlexey Brodkin 
268660d5f0dSAlexey Brodkin void icache_disable(void)
269660d5f0dSAlexey Brodkin {
270379b3280SAlexey Brodkin 	if (icache_exists)
271660d5f0dSAlexey Brodkin 		write_aux_reg(ARC_AUX_IC_CTRL, read_aux_reg(ARC_AUX_IC_CTRL) |
272660d5f0dSAlexey Brodkin 			      IC_CTRL_CACHE_DISABLE);
273660d5f0dSAlexey Brodkin }
274660d5f0dSAlexey Brodkin 
275ef639e6fSAlexey Brodkin #ifndef CONFIG_SYS_DCACHE_OFF
276660d5f0dSAlexey Brodkin void invalidate_icache_all(void)
277660d5f0dSAlexey Brodkin {
278660d5f0dSAlexey Brodkin 	/* Any write to IC_IVIC register triggers invalidation of entire I$ */
279ef639e6fSAlexey Brodkin 	if (icache_status()) {
280660d5f0dSAlexey Brodkin 		write_aux_reg(ARC_AUX_IC_IVIC, 1);
281ef639e6fSAlexey Brodkin 		read_aux_reg(ARC_AUX_IC_CTRL);	/* blocks */
282660d5f0dSAlexey Brodkin 	}
283ef639e6fSAlexey Brodkin }
284ef639e6fSAlexey Brodkin #else
285ef639e6fSAlexey Brodkin void invalidate_icache_all(void)
286ef639e6fSAlexey Brodkin {
287ef639e6fSAlexey Brodkin }
288ef639e6fSAlexey Brodkin #endif
289660d5f0dSAlexey Brodkin 
290660d5f0dSAlexey Brodkin int dcache_status(void)
291660d5f0dSAlexey Brodkin {
292379b3280SAlexey Brodkin 	if (!dcache_exists)
293660d5f0dSAlexey Brodkin 		return 0;
294660d5f0dSAlexey Brodkin 
295ef639e6fSAlexey Brodkin 	if (read_aux_reg(ARC_AUX_DC_CTRL) & DC_CTRL_CACHE_DISABLE)
296ef639e6fSAlexey Brodkin 		return 0;
297ef639e6fSAlexey Brodkin 	else
298ef639e6fSAlexey Brodkin 		return 1;
299660d5f0dSAlexey Brodkin }
300660d5f0dSAlexey Brodkin 
301660d5f0dSAlexey Brodkin void dcache_enable(void)
302660d5f0dSAlexey Brodkin {
303379b3280SAlexey Brodkin 	if (!dcache_exists)
304660d5f0dSAlexey Brodkin 		return;
305660d5f0dSAlexey Brodkin 
306660d5f0dSAlexey Brodkin 	write_aux_reg(ARC_AUX_DC_CTRL, read_aux_reg(ARC_AUX_DC_CTRL) &
307660d5f0dSAlexey Brodkin 		      ~(DC_CTRL_INV_MODE_FLUSH | DC_CTRL_CACHE_DISABLE));
308660d5f0dSAlexey Brodkin }
309660d5f0dSAlexey Brodkin 
310660d5f0dSAlexey Brodkin void dcache_disable(void)
311660d5f0dSAlexey Brodkin {
312379b3280SAlexey Brodkin 	if (!dcache_exists)
313660d5f0dSAlexey Brodkin 		return;
314660d5f0dSAlexey Brodkin 
315660d5f0dSAlexey Brodkin 	write_aux_reg(ARC_AUX_DC_CTRL, read_aux_reg(ARC_AUX_DC_CTRL) |
316660d5f0dSAlexey Brodkin 		      DC_CTRL_CACHE_DISABLE);
317660d5f0dSAlexey Brodkin }
318660d5f0dSAlexey Brodkin 
319660d5f0dSAlexey Brodkin #ifndef CONFIG_SYS_DCACHE_OFF
320660d5f0dSAlexey Brodkin /*
321ef639e6fSAlexey Brodkin  * Common Helper for Line Operations on {I,D}-Cache
322660d5f0dSAlexey Brodkin  */
323ef639e6fSAlexey Brodkin static inline void __cache_line_loop(unsigned long paddr, unsigned long sz,
324ef639e6fSAlexey Brodkin 				     const int cacheop)
325660d5f0dSAlexey Brodkin {
326ef639e6fSAlexey Brodkin 	unsigned int aux_cmd;
327ef639e6fSAlexey Brodkin #if (CONFIG_ARC_MMU_VER == 3)
328ef639e6fSAlexey Brodkin 	unsigned int aux_tag;
329ef639e6fSAlexey Brodkin #endif
330ef639e6fSAlexey Brodkin 	int num_lines;
331660d5f0dSAlexey Brodkin 
332ef639e6fSAlexey Brodkin 	if (cacheop == OP_INV_IC) {
333ef639e6fSAlexey Brodkin 		aux_cmd = ARC_AUX_IC_IVIL;
334ef639e6fSAlexey Brodkin #if (CONFIG_ARC_MMU_VER == 3)
335ef639e6fSAlexey Brodkin 		aux_tag = ARC_AUX_IC_PTAG;
336ef639e6fSAlexey Brodkin #endif
337ef639e6fSAlexey Brodkin 	} else {
338ef639e6fSAlexey Brodkin 		/* d$ cmd: INV (discard or wback-n-discard) OR FLUSH (wback) */
339ef639e6fSAlexey Brodkin 		aux_cmd = cacheop & OP_INV ? ARC_AUX_DC_IVDL : ARC_AUX_DC_FLDL;
340ef639e6fSAlexey Brodkin #if (CONFIG_ARC_MMU_VER == 3)
341ef639e6fSAlexey Brodkin 		aux_tag = ARC_AUX_DC_PTAG;
342ef639e6fSAlexey Brodkin #endif
343660d5f0dSAlexey Brodkin 	}
344660d5f0dSAlexey Brodkin 
345ef639e6fSAlexey Brodkin 	sz += paddr & ~CACHE_LINE_MASK;
346ef639e6fSAlexey Brodkin 	paddr &= CACHE_LINE_MASK;
347ef639e6fSAlexey Brodkin 
348379b3280SAlexey Brodkin 	num_lines = DIV_ROUND_UP(sz, l1_line_sz);
349ef639e6fSAlexey Brodkin 
350ef639e6fSAlexey Brodkin 	while (num_lines-- > 0) {
351ef639e6fSAlexey Brodkin #if (CONFIG_ARC_MMU_VER == 3)
352ef639e6fSAlexey Brodkin 		write_aux_reg(aux_tag, paddr);
353ef639e6fSAlexey Brodkin #endif
354ef639e6fSAlexey Brodkin 		write_aux_reg(aux_cmd, paddr);
355379b3280SAlexey Brodkin 		paddr += l1_line_sz;
356ef639e6fSAlexey Brodkin 	}
357ef639e6fSAlexey Brodkin }
358ef639e6fSAlexey Brodkin 
359ef639e6fSAlexey Brodkin static unsigned int __before_dc_op(const int op)
360ef639e6fSAlexey Brodkin {
361ef639e6fSAlexey Brodkin 	unsigned int reg;
362ef639e6fSAlexey Brodkin 
363ef639e6fSAlexey Brodkin 	if (op == OP_INV) {
364ef639e6fSAlexey Brodkin 		/*
365ef639e6fSAlexey Brodkin 		 * IM is set by default and implies Flush-n-inv
366ef639e6fSAlexey Brodkin 		 * Clear it here for vanilla inv
367ef639e6fSAlexey Brodkin 		 */
368ef639e6fSAlexey Brodkin 		reg = read_aux_reg(ARC_AUX_DC_CTRL);
369ef639e6fSAlexey Brodkin 		write_aux_reg(ARC_AUX_DC_CTRL, reg & ~DC_CTRL_INV_MODE_FLUSH);
370ef639e6fSAlexey Brodkin 	}
371ef639e6fSAlexey Brodkin 
372ef639e6fSAlexey Brodkin 	return reg;
373ef639e6fSAlexey Brodkin }
374ef639e6fSAlexey Brodkin 
375ef639e6fSAlexey Brodkin static void __after_dc_op(const int op, unsigned int reg)
376ef639e6fSAlexey Brodkin {
377ef639e6fSAlexey Brodkin 	if (op & OP_FLUSH)	/* flush / flush-n-inv both wait */
378ef639e6fSAlexey Brodkin 		while (read_aux_reg(ARC_AUX_DC_CTRL) & DC_CTRL_FLUSH_STATUS)
379ef639e6fSAlexey Brodkin 			;
380ef639e6fSAlexey Brodkin 
381ef639e6fSAlexey Brodkin 	/* Switch back to default Invalidate mode */
382ef639e6fSAlexey Brodkin 	if (op == OP_INV)
383ef639e6fSAlexey Brodkin 		write_aux_reg(ARC_AUX_DC_CTRL, reg | DC_CTRL_INV_MODE_FLUSH);
384ef639e6fSAlexey Brodkin }
385ef639e6fSAlexey Brodkin 
386ef639e6fSAlexey Brodkin static inline void __dc_entire_op(const int cacheop)
387ef639e6fSAlexey Brodkin {
388ef639e6fSAlexey Brodkin 	int aux;
389ef639e6fSAlexey Brodkin 	unsigned int ctrl_reg = __before_dc_op(cacheop);
390ef639e6fSAlexey Brodkin 
391ef639e6fSAlexey Brodkin 	if (cacheop & OP_INV)	/* Inv or flush-n-inv use same cmd reg */
392ef639e6fSAlexey Brodkin 		aux = ARC_AUX_DC_IVDC;
393ef639e6fSAlexey Brodkin 	else
394ef639e6fSAlexey Brodkin 		aux = ARC_AUX_DC_FLSH;
395ef639e6fSAlexey Brodkin 
396ef639e6fSAlexey Brodkin 	write_aux_reg(aux, 0x1);
397ef639e6fSAlexey Brodkin 
398ef639e6fSAlexey Brodkin 	__after_dc_op(cacheop, ctrl_reg);
399ef639e6fSAlexey Brodkin }
400ef639e6fSAlexey Brodkin 
401ef639e6fSAlexey Brodkin static inline void __dc_line_op(unsigned long paddr, unsigned long sz,
402ef639e6fSAlexey Brodkin 				const int cacheop)
403ef639e6fSAlexey Brodkin {
404ef639e6fSAlexey Brodkin 	unsigned int ctrl_reg = __before_dc_op(cacheop);
405ef639e6fSAlexey Brodkin 	__cache_line_loop(paddr, sz, cacheop);
406ef639e6fSAlexey Brodkin 	__after_dc_op(cacheop, ctrl_reg);
407ef639e6fSAlexey Brodkin }
408ef639e6fSAlexey Brodkin #else
409ef639e6fSAlexey Brodkin #define __dc_entire_op(cacheop)
410ef639e6fSAlexey Brodkin #define __dc_line_op(paddr, sz, cacheop)
411ef639e6fSAlexey Brodkin #endif /* !CONFIG_SYS_DCACHE_OFF */
412ef639e6fSAlexey Brodkin 
413660d5f0dSAlexey Brodkin void invalidate_dcache_range(unsigned long start, unsigned long end)
414660d5f0dSAlexey Brodkin {
415ef639e6fSAlexey Brodkin #ifdef CONFIG_ISA_ARCV2
416db6ce231SAlexey Brodkin 	if (!ioc_exists)
417db6ce231SAlexey Brodkin #endif
418db6ce231SAlexey Brodkin 		__dc_line_op(start, end - start, OP_INV);
419db6ce231SAlexey Brodkin 
420db6ce231SAlexey Brodkin #ifdef CONFIG_ISA_ARCV2
421db6ce231SAlexey Brodkin 	if (slc_exists && !ioc_exists)
422ef639e6fSAlexey Brodkin 		__slc_line_op(start, end - start, OP_INV);
423660d5f0dSAlexey Brodkin #endif
424660d5f0dSAlexey Brodkin }
425660d5f0dSAlexey Brodkin 
426ef639e6fSAlexey Brodkin void flush_dcache_range(unsigned long start, unsigned long end)
427660d5f0dSAlexey Brodkin {
428ef639e6fSAlexey Brodkin #ifdef CONFIG_ISA_ARCV2
429db6ce231SAlexey Brodkin 	if (!ioc_exists)
430db6ce231SAlexey Brodkin #endif
431db6ce231SAlexey Brodkin 		__dc_line_op(start, end - start, OP_FLUSH);
432db6ce231SAlexey Brodkin 
433db6ce231SAlexey Brodkin #ifdef CONFIG_ISA_ARCV2
434db6ce231SAlexey Brodkin 	if (slc_exists && !ioc_exists)
435ef639e6fSAlexey Brodkin 		__slc_line_op(start, end - start, OP_FLUSH);
436ef639e6fSAlexey Brodkin #endif
437660d5f0dSAlexey Brodkin }
438660d5f0dSAlexey Brodkin 
439660d5f0dSAlexey Brodkin void flush_cache(unsigned long start, unsigned long size)
440660d5f0dSAlexey Brodkin {
441660d5f0dSAlexey Brodkin 	flush_dcache_range(start, start + size);
442660d5f0dSAlexey Brodkin }
4436eb15e50SAlexey Brodkin 
444ef639e6fSAlexey Brodkin void invalidate_dcache_all(void)
445ef639e6fSAlexey Brodkin {
446db6ce231SAlexey Brodkin 	__dc_entire_op(OP_INV);
447db6ce231SAlexey Brodkin 
448db6ce231SAlexey Brodkin #ifdef CONFIG_ISA_ARCV2
449bd91508bSAlexey Brodkin 	if (slc_exists)
450ef639e6fSAlexey Brodkin 		__slc_entire_op(OP_INV);
451ef639e6fSAlexey Brodkin #endif
4526eb15e50SAlexey Brodkin }
4536eb15e50SAlexey Brodkin 
454ef639e6fSAlexey Brodkin void flush_dcache_all(void)
4556eb15e50SAlexey Brodkin {
456db6ce231SAlexey Brodkin 	__dc_entire_op(OP_FLUSH);
457db6ce231SAlexey Brodkin 
458db6ce231SAlexey Brodkin #ifdef CONFIG_ISA_ARCV2
4592a8382c6SAlexey Brodkin 	if (slc_exists)
460ef639e6fSAlexey Brodkin 		__slc_entire_op(OP_FLUSH);
461ef639e6fSAlexey Brodkin #endif
4626eb15e50SAlexey Brodkin }
463