1e5918d7dSYoshinori Sato /* 2e5918d7dSYoshinori Sato * RX translation 3e5918d7dSYoshinori Sato * 4e5918d7dSYoshinori Sato * Copyright (c) 2019 Yoshinori Sato 5e5918d7dSYoshinori Sato * 6e5918d7dSYoshinori Sato * This program is free software; you can redistribute it and/or modify it 7e5918d7dSYoshinori Sato * under the terms and conditions of the GNU General Public License, 8e5918d7dSYoshinori Sato * version 2 or later, as published by the Free Software Foundation. 9e5918d7dSYoshinori Sato * 10e5918d7dSYoshinori Sato * This program is distributed in the hope it will be useful, but WITHOUT 11e5918d7dSYoshinori Sato * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12e5918d7dSYoshinori Sato * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13e5918d7dSYoshinori Sato * more details. 14e5918d7dSYoshinori Sato * 15e5918d7dSYoshinori Sato * You should have received a copy of the GNU General Public License along with 16e5918d7dSYoshinori Sato * this program. If not, see <http://www.gnu.org/licenses/>. 17e5918d7dSYoshinori Sato */ 18e5918d7dSYoshinori Sato 19e5918d7dSYoshinori Sato #include "qemu/osdep.h" 20e5918d7dSYoshinori Sato #include "qemu/bswap.h" 21e5918d7dSYoshinori Sato #include "qemu/qemu-print.h" 22e5918d7dSYoshinori Sato #include "cpu.h" 23e5918d7dSYoshinori Sato #include "exec/exec-all.h" 24e5918d7dSYoshinori Sato #include "tcg/tcg-op.h" 25e5918d7dSYoshinori Sato #include "exec/cpu_ldst.h" 26e5918d7dSYoshinori Sato #include "exec/helper-proto.h" 27e5918d7dSYoshinori Sato #include "exec/helper-gen.h" 28e5918d7dSYoshinori Sato #include "exec/translator.h" 29e5918d7dSYoshinori Sato #include "exec/log.h" 30e5918d7dSYoshinori Sato 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36e5918d7dSYoshinori Sato typedef struct DisasContext { 37e5918d7dSYoshinori Sato DisasContextBase base; 38e5918d7dSYoshinori Sato CPURXState *env; 39e5918d7dSYoshinori Sato uint32_t pc; 404341631eSRichard Henderson uint32_t tb_flags; 41e5918d7dSYoshinori Sato } DisasContext; 42e5918d7dSYoshinori Sato 43e5918d7dSYoshinori Sato typedef struct DisasCompare { 44e5918d7dSYoshinori Sato TCGv value; 45e5918d7dSYoshinori Sato TCGv temp; 46e5918d7dSYoshinori Sato TCGCond cond; 47e5918d7dSYoshinori Sato } DisasCompare; 48e5918d7dSYoshinori Sato 4927a4a30eSYoshinori Sato const char *rx_crname(uint8_t cr) 5027a4a30eSYoshinori Sato { 5127a4a30eSYoshinori Sato static const char *cr_names[] = { 52e5918d7dSYoshinori Sato "psw", "pc", "usp", "fpsw", "", "", "", "", 5327a4a30eSYoshinori Sato "bpsw", "bpc", "isp", "fintv", "intb", "", "", "" 54e5918d7dSYoshinori Sato }; 5527a4a30eSYoshinori Sato if (cr >= ARRAY_SIZE(cr_names)) { 5627a4a30eSYoshinori Sato return "illegal"; 5727a4a30eSYoshinori Sato } 5827a4a30eSYoshinori Sato return cr_names[cr]; 5927a4a30eSYoshinori Sato } 60e5918d7dSYoshinori Sato 61e5918d7dSYoshinori Sato /* Target-specific values for dc->base.is_jmp. */ 62e5918d7dSYoshinori Sato #define DISAS_JUMP DISAS_TARGET_0 63e5918d7dSYoshinori Sato #define DISAS_UPDATE DISAS_TARGET_1 64e5918d7dSYoshinori Sato #define DISAS_EXIT DISAS_TARGET_2 65e5918d7dSYoshinori Sato 66e5918d7dSYoshinori Sato /* global register indexes */ 67e5918d7dSYoshinori Sato static TCGv cpu_regs[16]; 68e5918d7dSYoshinori Sato static TCGv cpu_psw_o, cpu_psw_s, cpu_psw_z, cpu_psw_c; 69e5918d7dSYoshinori Sato static TCGv cpu_psw_i, cpu_psw_pm, cpu_psw_u, cpu_psw_ipl; 70e5918d7dSYoshinori Sato static TCGv cpu_usp, cpu_fpsw, cpu_bpsw, cpu_bpc, cpu_isp; 71e5918d7dSYoshinori Sato static TCGv cpu_fintv, cpu_intb, cpu_pc; 72e5918d7dSYoshinori Sato static TCGv_i64 cpu_acc; 73e5918d7dSYoshinori Sato 74e5918d7dSYoshinori Sato #define cpu_sp cpu_regs[0] 75e5918d7dSYoshinori Sato 76e5918d7dSYoshinori Sato /* decoder helper */ 77e5918d7dSYoshinori Sato static uint32_t decode_load_bytes(DisasContext *ctx, uint32_t insn, 78e5918d7dSYoshinori Sato int i, int n) 79e5918d7dSYoshinori Sato { 80e5918d7dSYoshinori Sato while (++i <= n) { 81e5918d7dSYoshinori Sato uint8_t b = cpu_ldub_code(ctx->env, ctx->base.pc_next++); 82e5918d7dSYoshinori Sato insn |= b << (32 - i * 8); 83e5918d7dSYoshinori Sato } 84e5918d7dSYoshinori Sato return insn; 85e5918d7dSYoshinori Sato } 86e5918d7dSYoshinori Sato 87e5918d7dSYoshinori Sato static uint32_t li(DisasContext *ctx, int sz) 88e5918d7dSYoshinori Sato { 89e5918d7dSYoshinori Sato int32_t tmp, addr; 90e5918d7dSYoshinori Sato CPURXState *env = ctx->env; 91e5918d7dSYoshinori Sato addr = ctx->base.pc_next; 92e5918d7dSYoshinori Sato 93e5918d7dSYoshinori Sato tcg_debug_assert(sz < 4); 94e5918d7dSYoshinori Sato switch (sz) { 95e5918d7dSYoshinori Sato case 1: 96e5918d7dSYoshinori Sato ctx->base.pc_next += 1; 97e5918d7dSYoshinori Sato return cpu_ldsb_code(env, addr); 98e5918d7dSYoshinori Sato case 2: 99e5918d7dSYoshinori Sato ctx->base.pc_next += 2; 100e5918d7dSYoshinori Sato return cpu_ldsw_code(env, addr); 101e5918d7dSYoshinori Sato case 3: 102e5918d7dSYoshinori Sato ctx->base.pc_next += 3; 103e5918d7dSYoshinori Sato tmp = cpu_ldsb_code(env, addr + 2) << 16; 104e5918d7dSYoshinori Sato tmp |= cpu_lduw_code(env, addr) & 0xffff; 105e5918d7dSYoshinori Sato return tmp; 106e5918d7dSYoshinori Sato case 0: 107e5918d7dSYoshinori Sato ctx->base.pc_next += 4; 108e5918d7dSYoshinori Sato return cpu_ldl_code(env, addr); 109e5918d7dSYoshinori Sato } 110e5918d7dSYoshinori Sato return 0; 111e5918d7dSYoshinori Sato } 112e5918d7dSYoshinori Sato 113e5918d7dSYoshinori Sato static int bdsp_s(DisasContext *ctx, int d) 114e5918d7dSYoshinori Sato { 115e5918d7dSYoshinori Sato /* 116e5918d7dSYoshinori Sato * 0 -> 8 117e5918d7dSYoshinori Sato * 1 -> 9 118e5918d7dSYoshinori Sato * 2 -> 10 119e5918d7dSYoshinori Sato * 3 -> 3 120e5918d7dSYoshinori Sato * : 121e5918d7dSYoshinori Sato * 7 -> 7 122e5918d7dSYoshinori Sato */ 123e5918d7dSYoshinori Sato if (d < 3) { 124e5918d7dSYoshinori Sato d += 8; 125e5918d7dSYoshinori Sato } 126e5918d7dSYoshinori Sato return d; 127e5918d7dSYoshinori Sato } 128e5918d7dSYoshinori Sato 129e5918d7dSYoshinori Sato /* Include the auto-generated decoder. */ 130abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 131e5918d7dSYoshinori Sato 132e5918d7dSYoshinori Sato void rx_cpu_dump_state(CPUState *cs, FILE *f, int flags) 133e5918d7dSYoshinori Sato { 134*f2a4459dSPhilippe Mathieu-Daudé CPURXState *env = cpu_env(cs); 135e5918d7dSYoshinori Sato int i; 136e5918d7dSYoshinori Sato uint32_t psw; 137e5918d7dSYoshinori Sato 138e5918d7dSYoshinori Sato psw = rx_cpu_pack_psw(env); 139e5918d7dSYoshinori Sato qemu_fprintf(f, "pc=0x%08x psw=0x%08x\n", 140e5918d7dSYoshinori Sato env->pc, psw); 141e5918d7dSYoshinori Sato for (i = 0; i < 16; i += 4) { 142e5918d7dSYoshinori Sato qemu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n", 143e5918d7dSYoshinori Sato i, env->regs[i], i + 1, env->regs[i + 1], 144e5918d7dSYoshinori Sato i + 2, env->regs[i + 2], i + 3, env->regs[i + 3]); 145e5918d7dSYoshinori Sato } 146e5918d7dSYoshinori Sato } 147e5918d7dSYoshinori Sato 148e5918d7dSYoshinori Sato static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest) 149e5918d7dSYoshinori Sato { 150f3f713ccSRichard Henderson if (translator_use_goto_tb(&dc->base, dest)) { 151e5918d7dSYoshinori Sato tcg_gen_goto_tb(n); 152e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_pc, dest); 153e5918d7dSYoshinori Sato tcg_gen_exit_tb(dc->base.tb, n); 154e5918d7dSYoshinori Sato } else { 155e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_pc, dest); 156e5918d7dSYoshinori Sato tcg_gen_lookup_and_goto_ptr(); 157e5918d7dSYoshinori Sato } 158e5918d7dSYoshinori Sato dc->base.is_jmp = DISAS_NORETURN; 159e5918d7dSYoshinori Sato } 160e5918d7dSYoshinori Sato 161e5918d7dSYoshinori Sato /* generic load wrapper */ 162e5918d7dSYoshinori Sato static inline void rx_gen_ld(unsigned int size, TCGv reg, TCGv mem) 163e5918d7dSYoshinori Sato { 164e5918d7dSYoshinori Sato tcg_gen_qemu_ld_i32(reg, mem, 0, size | MO_SIGN | MO_TE); 165e5918d7dSYoshinori Sato } 166e5918d7dSYoshinori Sato 167e5918d7dSYoshinori Sato /* unsigned load wrapper */ 168e5918d7dSYoshinori Sato static inline void rx_gen_ldu(unsigned int size, TCGv reg, TCGv mem) 169e5918d7dSYoshinori Sato { 170e5918d7dSYoshinori Sato tcg_gen_qemu_ld_i32(reg, mem, 0, size | MO_TE); 171e5918d7dSYoshinori Sato } 172e5918d7dSYoshinori Sato 173e5918d7dSYoshinori Sato /* generic store wrapper */ 174e5918d7dSYoshinori Sato static inline void rx_gen_st(unsigned int size, TCGv reg, TCGv mem) 175e5918d7dSYoshinori Sato { 176e5918d7dSYoshinori Sato tcg_gen_qemu_st_i32(reg, mem, 0, size | MO_TE); 177e5918d7dSYoshinori Sato } 178e5918d7dSYoshinori Sato 179e5918d7dSYoshinori Sato /* [ri, rb] */ 180e5918d7dSYoshinori Sato static inline void rx_gen_regindex(DisasContext *ctx, TCGv mem, 181e5918d7dSYoshinori Sato int size, int ri, int rb) 182e5918d7dSYoshinori Sato { 183e5918d7dSYoshinori Sato tcg_gen_shli_i32(mem, cpu_regs[ri], size); 184e5918d7dSYoshinori Sato tcg_gen_add_i32(mem, mem, cpu_regs[rb]); 185e5918d7dSYoshinori Sato } 186e5918d7dSYoshinori Sato 187e5918d7dSYoshinori Sato /* dsp[reg] */ 188e5918d7dSYoshinori Sato static inline TCGv rx_index_addr(DisasContext *ctx, TCGv mem, 189e5918d7dSYoshinori Sato int ld, int size, int reg) 190e5918d7dSYoshinori Sato { 191e5918d7dSYoshinori Sato uint32_t dsp; 192e5918d7dSYoshinori Sato 193e5918d7dSYoshinori Sato tcg_debug_assert(ld < 3); 194e5918d7dSYoshinori Sato switch (ld) { 195e5918d7dSYoshinori Sato case 0: 196e5918d7dSYoshinori Sato return cpu_regs[reg]; 197e5918d7dSYoshinori Sato case 1: 198e5918d7dSYoshinori Sato dsp = cpu_ldub_code(ctx->env, ctx->base.pc_next) << size; 199e5918d7dSYoshinori Sato tcg_gen_addi_i32(mem, cpu_regs[reg], dsp); 200e5918d7dSYoshinori Sato ctx->base.pc_next += 1; 201e5918d7dSYoshinori Sato return mem; 202e5918d7dSYoshinori Sato case 2: 203e5918d7dSYoshinori Sato dsp = cpu_lduw_code(ctx->env, ctx->base.pc_next) << size; 204e5918d7dSYoshinori Sato tcg_gen_addi_i32(mem, cpu_regs[reg], dsp); 205e5918d7dSYoshinori Sato ctx->base.pc_next += 2; 206e5918d7dSYoshinori Sato return mem; 207e5918d7dSYoshinori Sato } 208e5918d7dSYoshinori Sato return NULL; 209e5918d7dSYoshinori Sato } 210e5918d7dSYoshinori Sato 211e5918d7dSYoshinori Sato static inline MemOp mi_to_mop(unsigned mi) 212e5918d7dSYoshinori Sato { 213e5918d7dSYoshinori Sato static const MemOp mop[5] = { MO_SB, MO_SW, MO_UL, MO_UW, MO_UB }; 214e5918d7dSYoshinori Sato tcg_debug_assert(mi < 5); 215e5918d7dSYoshinori Sato return mop[mi]; 216e5918d7dSYoshinori Sato } 217e5918d7dSYoshinori Sato 218e5918d7dSYoshinori Sato /* load source operand */ 219e5918d7dSYoshinori Sato static inline TCGv rx_load_source(DisasContext *ctx, TCGv mem, 220e5918d7dSYoshinori Sato int ld, int mi, int rs) 221e5918d7dSYoshinori Sato { 222e5918d7dSYoshinori Sato TCGv addr; 223e5918d7dSYoshinori Sato MemOp mop; 224e5918d7dSYoshinori Sato if (ld < 3) { 225e5918d7dSYoshinori Sato mop = mi_to_mop(mi); 226e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, ld, mop & MO_SIZE, rs); 227e5918d7dSYoshinori Sato tcg_gen_qemu_ld_i32(mem, addr, 0, mop | MO_TE); 228e5918d7dSYoshinori Sato return mem; 229e5918d7dSYoshinori Sato } else { 230e5918d7dSYoshinori Sato return cpu_regs[rs]; 231e5918d7dSYoshinori Sato } 232e5918d7dSYoshinori Sato } 233e5918d7dSYoshinori Sato 234e5918d7dSYoshinori Sato /* Processor mode check */ 235e5918d7dSYoshinori Sato static int is_privileged(DisasContext *ctx, int is_exception) 236e5918d7dSYoshinori Sato { 2374341631eSRichard Henderson if (FIELD_EX32(ctx->tb_flags, PSW, PM)) { 238e5918d7dSYoshinori Sato if (is_exception) { 239ad75a51eSRichard Henderson gen_helper_raise_privilege_violation(tcg_env); 240e5918d7dSYoshinori Sato } 241e5918d7dSYoshinori Sato return 0; 242e5918d7dSYoshinori Sato } else { 243e5918d7dSYoshinori Sato return 1; 244e5918d7dSYoshinori Sato } 245e5918d7dSYoshinori Sato } 246e5918d7dSYoshinori Sato 247e5918d7dSYoshinori Sato /* generate QEMU condition */ 248e5918d7dSYoshinori Sato static void psw_cond(DisasCompare *dc, uint32_t cond) 249e5918d7dSYoshinori Sato { 250e5918d7dSYoshinori Sato tcg_debug_assert(cond < 16); 251e5918d7dSYoshinori Sato switch (cond) { 252e5918d7dSYoshinori Sato case 0: /* z */ 253e5918d7dSYoshinori Sato dc->cond = TCG_COND_EQ; 254e5918d7dSYoshinori Sato dc->value = cpu_psw_z; 255e5918d7dSYoshinori Sato break; 256e5918d7dSYoshinori Sato case 1: /* nz */ 257e5918d7dSYoshinori Sato dc->cond = TCG_COND_NE; 258e5918d7dSYoshinori Sato dc->value = cpu_psw_z; 259e5918d7dSYoshinori Sato break; 260e5918d7dSYoshinori Sato case 2: /* c */ 261e5918d7dSYoshinori Sato dc->cond = TCG_COND_NE; 262e5918d7dSYoshinori Sato dc->value = cpu_psw_c; 263e5918d7dSYoshinori Sato break; 264e5918d7dSYoshinori Sato case 3: /* nc */ 265e5918d7dSYoshinori Sato dc->cond = TCG_COND_EQ; 266e5918d7dSYoshinori Sato dc->value = cpu_psw_c; 267e5918d7dSYoshinori Sato break; 268e5918d7dSYoshinori Sato case 4: /* gtu (C& ~Z) == 1 */ 269e5918d7dSYoshinori Sato case 5: /* leu (C& ~Z) == 0 */ 270e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(TCG_COND_NE, dc->temp, cpu_psw_z, 0); 271e5918d7dSYoshinori Sato tcg_gen_and_i32(dc->temp, dc->temp, cpu_psw_c); 272e5918d7dSYoshinori Sato dc->cond = (cond == 4) ? TCG_COND_NE : TCG_COND_EQ; 273e5918d7dSYoshinori Sato dc->value = dc->temp; 274e5918d7dSYoshinori Sato break; 275e5918d7dSYoshinori Sato case 6: /* pz (S == 0) */ 276e5918d7dSYoshinori Sato dc->cond = TCG_COND_GE; 277e5918d7dSYoshinori Sato dc->value = cpu_psw_s; 278e5918d7dSYoshinori Sato break; 279e5918d7dSYoshinori Sato case 7: /* n (S == 1) */ 280e5918d7dSYoshinori Sato dc->cond = TCG_COND_LT; 281e5918d7dSYoshinori Sato dc->value = cpu_psw_s; 282e5918d7dSYoshinori Sato break; 283e5918d7dSYoshinori Sato case 8: /* ge (S^O)==0 */ 284e5918d7dSYoshinori Sato case 9: /* lt (S^O)==1 */ 285e5918d7dSYoshinori Sato tcg_gen_xor_i32(dc->temp, cpu_psw_o, cpu_psw_s); 286e5918d7dSYoshinori Sato dc->cond = (cond == 8) ? TCG_COND_GE : TCG_COND_LT; 287e5918d7dSYoshinori Sato dc->value = dc->temp; 288e5918d7dSYoshinori Sato break; 289e5918d7dSYoshinori Sato case 10: /* gt ((S^O)|Z)==0 */ 290e5918d7dSYoshinori Sato case 11: /* le ((S^O)|Z)==1 */ 291e5918d7dSYoshinori Sato tcg_gen_xor_i32(dc->temp, cpu_psw_o, cpu_psw_s); 292e5918d7dSYoshinori Sato tcg_gen_sari_i32(dc->temp, dc->temp, 31); 293e5918d7dSYoshinori Sato tcg_gen_andc_i32(dc->temp, cpu_psw_z, dc->temp); 294e5918d7dSYoshinori Sato dc->cond = (cond == 10) ? TCG_COND_NE : TCG_COND_EQ; 295e5918d7dSYoshinori Sato dc->value = dc->temp; 296e5918d7dSYoshinori Sato break; 297e5918d7dSYoshinori Sato case 12: /* o */ 298e5918d7dSYoshinori Sato dc->cond = TCG_COND_LT; 299e5918d7dSYoshinori Sato dc->value = cpu_psw_o; 300e5918d7dSYoshinori Sato break; 301e5918d7dSYoshinori Sato case 13: /* no */ 302e5918d7dSYoshinori Sato dc->cond = TCG_COND_GE; 303e5918d7dSYoshinori Sato dc->value = cpu_psw_o; 304e5918d7dSYoshinori Sato break; 305e5918d7dSYoshinori Sato case 14: /* always true */ 306e5918d7dSYoshinori Sato dc->cond = TCG_COND_ALWAYS; 307e5918d7dSYoshinori Sato dc->value = dc->temp; 308e5918d7dSYoshinori Sato break; 309e5918d7dSYoshinori Sato case 15: /* always false */ 310e5918d7dSYoshinori Sato dc->cond = TCG_COND_NEVER; 311e5918d7dSYoshinori Sato dc->value = dc->temp; 312e5918d7dSYoshinori Sato break; 313e5918d7dSYoshinori Sato } 314e5918d7dSYoshinori Sato } 315e5918d7dSYoshinori Sato 3163626a3feSRichard Henderson static void move_from_cr(DisasContext *ctx, TCGv ret, int cr, uint32_t pc) 317e5918d7dSYoshinori Sato { 318e5918d7dSYoshinori Sato switch (cr) { 319e5918d7dSYoshinori Sato case 0: /* PSW */ 320ad75a51eSRichard Henderson gen_helper_pack_psw(ret, tcg_env); 321e5918d7dSYoshinori Sato break; 322e5918d7dSYoshinori Sato case 1: /* PC */ 323e5918d7dSYoshinori Sato tcg_gen_movi_i32(ret, pc); 324e5918d7dSYoshinori Sato break; 325e5918d7dSYoshinori Sato case 2: /* USP */ 3263626a3feSRichard Henderson if (FIELD_EX32(ctx->tb_flags, PSW, U)) { 3273626a3feSRichard Henderson tcg_gen_mov_i32(ret, cpu_sp); 3283626a3feSRichard Henderson } else { 3293626a3feSRichard Henderson tcg_gen_mov_i32(ret, cpu_usp); 3303626a3feSRichard Henderson } 331e5918d7dSYoshinori Sato break; 332e5918d7dSYoshinori Sato case 3: /* FPSW */ 333e5918d7dSYoshinori Sato tcg_gen_mov_i32(ret, cpu_fpsw); 334e5918d7dSYoshinori Sato break; 335e5918d7dSYoshinori Sato case 8: /* BPSW */ 336e5918d7dSYoshinori Sato tcg_gen_mov_i32(ret, cpu_bpsw); 337e5918d7dSYoshinori Sato break; 338e5918d7dSYoshinori Sato case 9: /* BPC */ 339e5918d7dSYoshinori Sato tcg_gen_mov_i32(ret, cpu_bpc); 340e5918d7dSYoshinori Sato break; 341e5918d7dSYoshinori Sato case 10: /* ISP */ 3423626a3feSRichard Henderson if (FIELD_EX32(ctx->tb_flags, PSW, U)) { 3433626a3feSRichard Henderson tcg_gen_mov_i32(ret, cpu_isp); 3443626a3feSRichard Henderson } else { 3453626a3feSRichard Henderson tcg_gen_mov_i32(ret, cpu_sp); 3463626a3feSRichard Henderson } 347e5918d7dSYoshinori Sato break; 348e5918d7dSYoshinori Sato case 11: /* FINTV */ 349e5918d7dSYoshinori Sato tcg_gen_mov_i32(ret, cpu_fintv); 350e5918d7dSYoshinori Sato break; 351e5918d7dSYoshinori Sato case 12: /* INTB */ 352e5918d7dSYoshinori Sato tcg_gen_mov_i32(ret, cpu_intb); 353e5918d7dSYoshinori Sato break; 354e5918d7dSYoshinori Sato default: 355e5918d7dSYoshinori Sato qemu_log_mask(LOG_GUEST_ERROR, "Unimplement control register %d", cr); 356e5918d7dSYoshinori Sato /* Unimplement registers return 0 */ 357e5918d7dSYoshinori Sato tcg_gen_movi_i32(ret, 0); 358e5918d7dSYoshinori Sato break; 359e5918d7dSYoshinori Sato } 360e5918d7dSYoshinori Sato } 361e5918d7dSYoshinori Sato 362e5918d7dSYoshinori Sato static void move_to_cr(DisasContext *ctx, TCGv val, int cr) 363e5918d7dSYoshinori Sato { 364e5918d7dSYoshinori Sato if (cr >= 8 && !is_privileged(ctx, 0)) { 365e5918d7dSYoshinori Sato /* Some control registers can only be written in privileged mode. */ 366e5918d7dSYoshinori Sato qemu_log_mask(LOG_GUEST_ERROR, 36727a4a30eSYoshinori Sato "disallow control register write %s", rx_crname(cr)); 368e5918d7dSYoshinori Sato return; 369e5918d7dSYoshinori Sato } 370e5918d7dSYoshinori Sato switch (cr) { 371e5918d7dSYoshinori Sato case 0: /* PSW */ 372ad75a51eSRichard Henderson gen_helper_set_psw(tcg_env, val); 373d3562fe2SRichard Henderson if (is_privileged(ctx, 0)) { 374d3562fe2SRichard Henderson /* PSW.{I,U} may be updated here. exit TB. */ 375d3562fe2SRichard Henderson ctx->base.is_jmp = DISAS_UPDATE; 376d3562fe2SRichard Henderson } 377e5918d7dSYoshinori Sato break; 378e5918d7dSYoshinori Sato /* case 1: to PC not supported */ 379e5918d7dSYoshinori Sato case 2: /* USP */ 3803626a3feSRichard Henderson if (FIELD_EX32(ctx->tb_flags, PSW, U)) { 3813626a3feSRichard Henderson tcg_gen_mov_i32(cpu_sp, val); 3823626a3feSRichard Henderson } else { 383e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_usp, val); 3843626a3feSRichard Henderson } 385e5918d7dSYoshinori Sato break; 386e5918d7dSYoshinori Sato case 3: /* FPSW */ 387ad75a51eSRichard Henderson gen_helper_set_fpsw(tcg_env, val); 388e5918d7dSYoshinori Sato break; 389e5918d7dSYoshinori Sato case 8: /* BPSW */ 390e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_bpsw, val); 391e5918d7dSYoshinori Sato break; 392e5918d7dSYoshinori Sato case 9: /* BPC */ 393e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_bpc, val); 394e5918d7dSYoshinori Sato break; 395e5918d7dSYoshinori Sato case 10: /* ISP */ 3963626a3feSRichard Henderson if (FIELD_EX32(ctx->tb_flags, PSW, U)) { 397e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_isp, val); 3983626a3feSRichard Henderson } else { 3993626a3feSRichard Henderson tcg_gen_mov_i32(cpu_sp, val); 4003626a3feSRichard Henderson } 401e5918d7dSYoshinori Sato break; 402e5918d7dSYoshinori Sato case 11: /* FINTV */ 403e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_fintv, val); 404e5918d7dSYoshinori Sato break; 405e5918d7dSYoshinori Sato case 12: /* INTB */ 406e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_intb, val); 407e5918d7dSYoshinori Sato break; 408e5918d7dSYoshinori Sato default: 409e5918d7dSYoshinori Sato qemu_log_mask(LOG_GUEST_ERROR, 410e5918d7dSYoshinori Sato "Unimplement control register %d", cr); 411e5918d7dSYoshinori Sato break; 412e5918d7dSYoshinori Sato } 413e5918d7dSYoshinori Sato } 414e5918d7dSYoshinori Sato 415e5918d7dSYoshinori Sato static void push(TCGv val) 416e5918d7dSYoshinori Sato { 417e5918d7dSYoshinori Sato tcg_gen_subi_i32(cpu_sp, cpu_sp, 4); 418e5918d7dSYoshinori Sato rx_gen_st(MO_32, val, cpu_sp); 419e5918d7dSYoshinori Sato } 420e5918d7dSYoshinori Sato 421e5918d7dSYoshinori Sato static void pop(TCGv ret) 422e5918d7dSYoshinori Sato { 423e5918d7dSYoshinori Sato rx_gen_ld(MO_32, ret, cpu_sp); 424e5918d7dSYoshinori Sato tcg_gen_addi_i32(cpu_sp, cpu_sp, 4); 425e5918d7dSYoshinori Sato } 426e5918d7dSYoshinori Sato 427e5918d7dSYoshinori Sato /* mov.<bwl> rs,dsp5[rd] */ 428e5918d7dSYoshinori Sato static bool trans_MOV_rm(DisasContext *ctx, arg_MOV_rm *a) 429e5918d7dSYoshinori Sato { 430e5918d7dSYoshinori Sato TCGv mem; 431e5918d7dSYoshinori Sato mem = tcg_temp_new(); 432e5918d7dSYoshinori Sato tcg_gen_addi_i32(mem, cpu_regs[a->rd], a->dsp << a->sz); 433e5918d7dSYoshinori Sato rx_gen_st(a->sz, cpu_regs[a->rs], mem); 434e5918d7dSYoshinori Sato return true; 435e5918d7dSYoshinori Sato } 436e5918d7dSYoshinori Sato 437e5918d7dSYoshinori Sato /* mov.<bwl> dsp5[rs],rd */ 438e5918d7dSYoshinori Sato static bool trans_MOV_mr(DisasContext *ctx, arg_MOV_mr *a) 439e5918d7dSYoshinori Sato { 440e5918d7dSYoshinori Sato TCGv mem; 441e5918d7dSYoshinori Sato mem = tcg_temp_new(); 442e5918d7dSYoshinori Sato tcg_gen_addi_i32(mem, cpu_regs[a->rs], a->dsp << a->sz); 443e5918d7dSYoshinori Sato rx_gen_ld(a->sz, cpu_regs[a->rd], mem); 444e5918d7dSYoshinori Sato return true; 445e5918d7dSYoshinori Sato } 446e5918d7dSYoshinori Sato 447e5918d7dSYoshinori Sato /* mov.l #uimm4,rd */ 448e5918d7dSYoshinori Sato /* mov.l #uimm8,rd */ 449e5918d7dSYoshinori Sato /* mov.l #imm,rd */ 450e5918d7dSYoshinori Sato static bool trans_MOV_ir(DisasContext *ctx, arg_MOV_ir *a) 451e5918d7dSYoshinori Sato { 452e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_regs[a->rd], a->imm); 453e5918d7dSYoshinori Sato return true; 454e5918d7dSYoshinori Sato } 455e5918d7dSYoshinori Sato 456e5918d7dSYoshinori Sato /* mov.<bwl> #uimm8,dsp[rd] */ 457e5918d7dSYoshinori Sato /* mov.<bwl> #imm, dsp[rd] */ 458e5918d7dSYoshinori Sato static bool trans_MOV_im(DisasContext *ctx, arg_MOV_im *a) 459e5918d7dSYoshinori Sato { 460e5918d7dSYoshinori Sato TCGv imm, mem; 461daefc085SRichard Henderson imm = tcg_constant_i32(a->imm); 462e5918d7dSYoshinori Sato mem = tcg_temp_new(); 463e5918d7dSYoshinori Sato tcg_gen_addi_i32(mem, cpu_regs[a->rd], a->dsp << a->sz); 464e5918d7dSYoshinori Sato rx_gen_st(a->sz, imm, mem); 465e5918d7dSYoshinori Sato return true; 466e5918d7dSYoshinori Sato } 467e5918d7dSYoshinori Sato 468e5918d7dSYoshinori Sato /* mov.<bwl> [ri,rb],rd */ 469e5918d7dSYoshinori Sato static bool trans_MOV_ar(DisasContext *ctx, arg_MOV_ar *a) 470e5918d7dSYoshinori Sato { 471e5918d7dSYoshinori Sato TCGv mem; 472e5918d7dSYoshinori Sato mem = tcg_temp_new(); 473e5918d7dSYoshinori Sato rx_gen_regindex(ctx, mem, a->sz, a->ri, a->rb); 474e5918d7dSYoshinori Sato rx_gen_ld(a->sz, cpu_regs[a->rd], mem); 475e5918d7dSYoshinori Sato return true; 476e5918d7dSYoshinori Sato } 477e5918d7dSYoshinori Sato 478e5918d7dSYoshinori Sato /* mov.<bwl> rd,[ri,rb] */ 479e5918d7dSYoshinori Sato static bool trans_MOV_ra(DisasContext *ctx, arg_MOV_ra *a) 480e5918d7dSYoshinori Sato { 481e5918d7dSYoshinori Sato TCGv mem; 482e5918d7dSYoshinori Sato mem = tcg_temp_new(); 483e5918d7dSYoshinori Sato rx_gen_regindex(ctx, mem, a->sz, a->ri, a->rb); 484e5918d7dSYoshinori Sato rx_gen_st(a->sz, cpu_regs[a->rs], mem); 485e5918d7dSYoshinori Sato return true; 486e5918d7dSYoshinori Sato } 487e5918d7dSYoshinori Sato 488e5918d7dSYoshinori Sato /* mov.<bwl> dsp[rs],dsp[rd] */ 489e5918d7dSYoshinori Sato /* mov.<bwl> rs,dsp[rd] */ 490e5918d7dSYoshinori Sato /* mov.<bwl> dsp[rs],rd */ 491e5918d7dSYoshinori Sato /* mov.<bwl> rs,rd */ 492e5918d7dSYoshinori Sato static bool trans_MOV_mm(DisasContext *ctx, arg_MOV_mm *a) 493e5918d7dSYoshinori Sato { 494e5918d7dSYoshinori Sato TCGv tmp, mem, addr; 4950d67249cSRichard Henderson 496e5918d7dSYoshinori Sato if (a->lds == 3 && a->ldd == 3) { 497e5918d7dSYoshinori Sato /* mov.<bwl> rs,rd */ 4980d67249cSRichard Henderson tcg_gen_ext_i32(cpu_regs[a->rd], cpu_regs[a->rs], a->sz | MO_SIGN); 499e5918d7dSYoshinori Sato return true; 500e5918d7dSYoshinori Sato } 501e5918d7dSYoshinori Sato 502e5918d7dSYoshinori Sato mem = tcg_temp_new(); 503e5918d7dSYoshinori Sato if (a->lds == 3) { 504e5918d7dSYoshinori Sato /* mov.<bwl> rs,dsp[rd] */ 505e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, a->ldd, a->sz, a->rs); 506e5918d7dSYoshinori Sato rx_gen_st(a->sz, cpu_regs[a->rd], addr); 507e5918d7dSYoshinori Sato } else if (a->ldd == 3) { 508e5918d7dSYoshinori Sato /* mov.<bwl> dsp[rs],rd */ 509e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, a->lds, a->sz, a->rs); 510e5918d7dSYoshinori Sato rx_gen_ld(a->sz, cpu_regs[a->rd], addr); 511e5918d7dSYoshinori Sato } else { 512e5918d7dSYoshinori Sato /* mov.<bwl> dsp[rs],dsp[rd] */ 513e5918d7dSYoshinori Sato tmp = tcg_temp_new(); 514e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, a->lds, a->sz, a->rs); 515e5918d7dSYoshinori Sato rx_gen_ld(a->sz, tmp, addr); 516e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, a->ldd, a->sz, a->rd); 517e5918d7dSYoshinori Sato rx_gen_st(a->sz, tmp, addr); 518e5918d7dSYoshinori Sato } 519e5918d7dSYoshinori Sato return true; 520e5918d7dSYoshinori Sato } 521e5918d7dSYoshinori Sato 522e5918d7dSYoshinori Sato /* mov.<bwl> rs,[rd+] */ 523e5918d7dSYoshinori Sato /* mov.<bwl> rs,[-rd] */ 524e5918d7dSYoshinori Sato static bool trans_MOV_rp(DisasContext *ctx, arg_MOV_rp *a) 525e5918d7dSYoshinori Sato { 526e5918d7dSYoshinori Sato TCGv val; 527e5918d7dSYoshinori Sato val = tcg_temp_new(); 528e5918d7dSYoshinori Sato tcg_gen_mov_i32(val, cpu_regs[a->rs]); 529e5918d7dSYoshinori Sato if (a->ad == 1) { 530e5918d7dSYoshinori Sato tcg_gen_subi_i32(cpu_regs[a->rd], cpu_regs[a->rd], 1 << a->sz); 531e5918d7dSYoshinori Sato } 532e5918d7dSYoshinori Sato rx_gen_st(a->sz, val, cpu_regs[a->rd]); 533e5918d7dSYoshinori Sato if (a->ad == 0) { 534e5918d7dSYoshinori Sato tcg_gen_addi_i32(cpu_regs[a->rd], cpu_regs[a->rd], 1 << a->sz); 535e5918d7dSYoshinori Sato } 536e5918d7dSYoshinori Sato return true; 537e5918d7dSYoshinori Sato } 538e5918d7dSYoshinori Sato 539e5918d7dSYoshinori Sato /* mov.<bwl> [rd+],rs */ 540e5918d7dSYoshinori Sato /* mov.<bwl> [-rd],rs */ 541e5918d7dSYoshinori Sato static bool trans_MOV_pr(DisasContext *ctx, arg_MOV_pr *a) 542e5918d7dSYoshinori Sato { 543e5918d7dSYoshinori Sato TCGv val; 544e5918d7dSYoshinori Sato val = tcg_temp_new(); 545e5918d7dSYoshinori Sato if (a->ad == 1) { 546e5918d7dSYoshinori Sato tcg_gen_subi_i32(cpu_regs[a->rd], cpu_regs[a->rd], 1 << a->sz); 547e5918d7dSYoshinori Sato } 548e5918d7dSYoshinori Sato rx_gen_ld(a->sz, val, cpu_regs[a->rd]); 549e5918d7dSYoshinori Sato if (a->ad == 0) { 550e5918d7dSYoshinori Sato tcg_gen_addi_i32(cpu_regs[a->rd], cpu_regs[a->rd], 1 << a->sz); 551e5918d7dSYoshinori Sato } 552e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_regs[a->rs], val); 553e5918d7dSYoshinori Sato return true; 554e5918d7dSYoshinori Sato } 555e5918d7dSYoshinori Sato 556e5918d7dSYoshinori Sato /* movu.<bw> dsp5[rs],rd */ 557e5918d7dSYoshinori Sato /* movu.<bw> dsp[rs],rd */ 558e5918d7dSYoshinori Sato static bool trans_MOVU_mr(DisasContext *ctx, arg_MOVU_mr *a) 559e5918d7dSYoshinori Sato { 560e5918d7dSYoshinori Sato TCGv mem; 561e5918d7dSYoshinori Sato mem = tcg_temp_new(); 562e5918d7dSYoshinori Sato tcg_gen_addi_i32(mem, cpu_regs[a->rs], a->dsp << a->sz); 563e5918d7dSYoshinori Sato rx_gen_ldu(a->sz, cpu_regs[a->rd], mem); 564e5918d7dSYoshinori Sato return true; 565e5918d7dSYoshinori Sato } 566e5918d7dSYoshinori Sato 567e5918d7dSYoshinori Sato /* movu.<bw> rs,rd */ 568e5918d7dSYoshinori Sato static bool trans_MOVU_rr(DisasContext *ctx, arg_MOVU_rr *a) 569e5918d7dSYoshinori Sato { 5700d67249cSRichard Henderson tcg_gen_ext_i32(cpu_regs[a->rd], cpu_regs[a->rs], a->sz); 571e5918d7dSYoshinori Sato return true; 572e5918d7dSYoshinori Sato } 573e5918d7dSYoshinori Sato 574e5918d7dSYoshinori Sato /* movu.<bw> [ri,rb],rd */ 575e5918d7dSYoshinori Sato static bool trans_MOVU_ar(DisasContext *ctx, arg_MOVU_ar *a) 576e5918d7dSYoshinori Sato { 577e5918d7dSYoshinori Sato TCGv mem; 578e5918d7dSYoshinori Sato mem = tcg_temp_new(); 579e5918d7dSYoshinori Sato rx_gen_regindex(ctx, mem, a->sz, a->ri, a->rb); 580e5918d7dSYoshinori Sato rx_gen_ldu(a->sz, cpu_regs[a->rd], mem); 581e5918d7dSYoshinori Sato return true; 582e5918d7dSYoshinori Sato } 583e5918d7dSYoshinori Sato 584e5918d7dSYoshinori Sato /* movu.<bw> [rd+],rs */ 585e5918d7dSYoshinori Sato /* mov.<bw> [-rd],rs */ 586e5918d7dSYoshinori Sato static bool trans_MOVU_pr(DisasContext *ctx, arg_MOVU_pr *a) 587e5918d7dSYoshinori Sato { 588e5918d7dSYoshinori Sato TCGv val; 589e5918d7dSYoshinori Sato val = tcg_temp_new(); 590e5918d7dSYoshinori Sato if (a->ad == 1) { 591e5918d7dSYoshinori Sato tcg_gen_subi_i32(cpu_regs[a->rd], cpu_regs[a->rd], 1 << a->sz); 592e5918d7dSYoshinori Sato } 593e5918d7dSYoshinori Sato rx_gen_ldu(a->sz, val, cpu_regs[a->rd]); 594e5918d7dSYoshinori Sato if (a->ad == 0) { 595e5918d7dSYoshinori Sato tcg_gen_addi_i32(cpu_regs[a->rd], cpu_regs[a->rd], 1 << a->sz); 596e5918d7dSYoshinori Sato } 597e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_regs[a->rs], val); 598e5918d7dSYoshinori Sato return true; 599e5918d7dSYoshinori Sato } 600e5918d7dSYoshinori Sato 601e5918d7dSYoshinori Sato 602e5918d7dSYoshinori Sato /* pop rd */ 603e5918d7dSYoshinori Sato static bool trans_POP(DisasContext *ctx, arg_POP *a) 604e5918d7dSYoshinori Sato { 605e5918d7dSYoshinori Sato /* mov.l [r0+], rd */ 606e5918d7dSYoshinori Sato arg_MOV_rp mov_a; 607e5918d7dSYoshinori Sato mov_a.rd = 0; 608e5918d7dSYoshinori Sato mov_a.rs = a->rd; 609e5918d7dSYoshinori Sato mov_a.ad = 0; 610e5918d7dSYoshinori Sato mov_a.sz = MO_32; 611e5918d7dSYoshinori Sato trans_MOV_pr(ctx, &mov_a); 612e5918d7dSYoshinori Sato return true; 613e5918d7dSYoshinori Sato } 614e5918d7dSYoshinori Sato 615e5918d7dSYoshinori Sato /* popc cr */ 616e5918d7dSYoshinori Sato static bool trans_POPC(DisasContext *ctx, arg_POPC *a) 617e5918d7dSYoshinori Sato { 618e5918d7dSYoshinori Sato TCGv val; 619e5918d7dSYoshinori Sato val = tcg_temp_new(); 620e5918d7dSYoshinori Sato pop(val); 621e5918d7dSYoshinori Sato move_to_cr(ctx, val, a->cr); 622e5918d7dSYoshinori Sato return true; 623e5918d7dSYoshinori Sato } 624e5918d7dSYoshinori Sato 625e5918d7dSYoshinori Sato /* popm rd-rd2 */ 626e5918d7dSYoshinori Sato static bool trans_POPM(DisasContext *ctx, arg_POPM *a) 627e5918d7dSYoshinori Sato { 628e5918d7dSYoshinori Sato int r; 629e5918d7dSYoshinori Sato if (a->rd == 0 || a->rd >= a->rd2) { 630e5918d7dSYoshinori Sato qemu_log_mask(LOG_GUEST_ERROR, 631e5918d7dSYoshinori Sato "Invalid register ranges r%d-r%d", a->rd, a->rd2); 632e5918d7dSYoshinori Sato } 633e5918d7dSYoshinori Sato r = a->rd; 634e5918d7dSYoshinori Sato while (r <= a->rd2 && r < 16) { 635e5918d7dSYoshinori Sato pop(cpu_regs[r++]); 636e5918d7dSYoshinori Sato } 637e5918d7dSYoshinori Sato return true; 638e5918d7dSYoshinori Sato } 639e5918d7dSYoshinori Sato 640e5918d7dSYoshinori Sato 641e5918d7dSYoshinori Sato /* push.<bwl> rs */ 642e5918d7dSYoshinori Sato static bool trans_PUSH_r(DisasContext *ctx, arg_PUSH_r *a) 643e5918d7dSYoshinori Sato { 644e5918d7dSYoshinori Sato TCGv val; 645e5918d7dSYoshinori Sato val = tcg_temp_new(); 646e5918d7dSYoshinori Sato tcg_gen_mov_i32(val, cpu_regs[a->rs]); 647e5918d7dSYoshinori Sato tcg_gen_subi_i32(cpu_sp, cpu_sp, 4); 648e5918d7dSYoshinori Sato rx_gen_st(a->sz, val, cpu_sp); 649e5918d7dSYoshinori Sato return true; 650e5918d7dSYoshinori Sato } 651e5918d7dSYoshinori Sato 652e5918d7dSYoshinori Sato /* push.<bwl> dsp[rs] */ 653e5918d7dSYoshinori Sato static bool trans_PUSH_m(DisasContext *ctx, arg_PUSH_m *a) 654e5918d7dSYoshinori Sato { 655e5918d7dSYoshinori Sato TCGv mem, val, addr; 656e5918d7dSYoshinori Sato mem = tcg_temp_new(); 657e5918d7dSYoshinori Sato val = tcg_temp_new(); 658e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, a->ld, a->sz, a->rs); 659e5918d7dSYoshinori Sato rx_gen_ld(a->sz, val, addr); 660e5918d7dSYoshinori Sato tcg_gen_subi_i32(cpu_sp, cpu_sp, 4); 661e5918d7dSYoshinori Sato rx_gen_st(a->sz, val, cpu_sp); 662e5918d7dSYoshinori Sato return true; 663e5918d7dSYoshinori Sato } 664e5918d7dSYoshinori Sato 665e5918d7dSYoshinori Sato /* pushc rx */ 666e5918d7dSYoshinori Sato static bool trans_PUSHC(DisasContext *ctx, arg_PUSHC *a) 667e5918d7dSYoshinori Sato { 668e5918d7dSYoshinori Sato TCGv val; 669e5918d7dSYoshinori Sato val = tcg_temp_new(); 6703626a3feSRichard Henderson move_from_cr(ctx, val, a->cr, ctx->pc); 671e5918d7dSYoshinori Sato push(val); 672e5918d7dSYoshinori Sato return true; 673e5918d7dSYoshinori Sato } 674e5918d7dSYoshinori Sato 675e5918d7dSYoshinori Sato /* pushm rs-rs2 */ 676e5918d7dSYoshinori Sato static bool trans_PUSHM(DisasContext *ctx, arg_PUSHM *a) 677e5918d7dSYoshinori Sato { 678e5918d7dSYoshinori Sato int r; 679e5918d7dSYoshinori Sato 680e5918d7dSYoshinori Sato if (a->rs == 0 || a->rs >= a->rs2) { 681e5918d7dSYoshinori Sato qemu_log_mask(LOG_GUEST_ERROR, 682e5918d7dSYoshinori Sato "Invalid register ranges r%d-r%d", a->rs, a->rs2); 683e5918d7dSYoshinori Sato } 684e5918d7dSYoshinori Sato r = a->rs2; 685e5918d7dSYoshinori Sato while (r >= a->rs && r >= 0) { 686e5918d7dSYoshinori Sato push(cpu_regs[r--]); 687e5918d7dSYoshinori Sato } 688e5918d7dSYoshinori Sato return true; 689e5918d7dSYoshinori Sato } 690e5918d7dSYoshinori Sato 691e5918d7dSYoshinori Sato /* xchg rs,rd */ 692e5918d7dSYoshinori Sato static bool trans_XCHG_rr(DisasContext *ctx, arg_XCHG_rr *a) 693e5918d7dSYoshinori Sato { 694e5918d7dSYoshinori Sato TCGv tmp; 695e5918d7dSYoshinori Sato tmp = tcg_temp_new(); 696e5918d7dSYoshinori Sato tcg_gen_mov_i32(tmp, cpu_regs[a->rs]); 697e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_regs[a->rs], cpu_regs[a->rd]); 698e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_regs[a->rd], tmp); 699e5918d7dSYoshinori Sato return true; 700e5918d7dSYoshinori Sato } 701e5918d7dSYoshinori Sato 702e5918d7dSYoshinori Sato /* xchg dsp[rs].<mi>,rd */ 703e5918d7dSYoshinori Sato static bool trans_XCHG_mr(DisasContext *ctx, arg_XCHG_mr *a) 704e5918d7dSYoshinori Sato { 705e5918d7dSYoshinori Sato TCGv mem, addr; 706e5918d7dSYoshinori Sato mem = tcg_temp_new(); 707e5918d7dSYoshinori Sato switch (a->mi) { 708e5918d7dSYoshinori Sato case 0: /* dsp[rs].b */ 709e5918d7dSYoshinori Sato case 1: /* dsp[rs].w */ 710e5918d7dSYoshinori Sato case 2: /* dsp[rs].l */ 711e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, a->ld, a->mi, a->rs); 712e5918d7dSYoshinori Sato break; 713e5918d7dSYoshinori Sato case 3: /* dsp[rs].uw */ 714e5918d7dSYoshinori Sato case 4: /* dsp[rs].ub */ 715e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, a->ld, 4 - a->mi, a->rs); 716e5918d7dSYoshinori Sato break; 717e5918d7dSYoshinori Sato default: 718e5918d7dSYoshinori Sato g_assert_not_reached(); 719e5918d7dSYoshinori Sato } 720e5918d7dSYoshinori Sato tcg_gen_atomic_xchg_i32(cpu_regs[a->rd], addr, cpu_regs[a->rd], 721e5918d7dSYoshinori Sato 0, mi_to_mop(a->mi)); 722e5918d7dSYoshinori Sato return true; 723e5918d7dSYoshinori Sato } 724e5918d7dSYoshinori Sato 725e5918d7dSYoshinori Sato static inline void stcond(TCGCond cond, int rd, int imm) 726e5918d7dSYoshinori Sato { 727e5918d7dSYoshinori Sato TCGv z; 728e5918d7dSYoshinori Sato TCGv _imm; 729daefc085SRichard Henderson z = tcg_constant_i32(0); 730daefc085SRichard Henderson _imm = tcg_constant_i32(imm); 731e5918d7dSYoshinori Sato tcg_gen_movcond_i32(cond, cpu_regs[rd], cpu_psw_z, z, 732e5918d7dSYoshinori Sato _imm, cpu_regs[rd]); 733e5918d7dSYoshinori Sato } 734e5918d7dSYoshinori Sato 735e5918d7dSYoshinori Sato /* stz #imm,rd */ 736e5918d7dSYoshinori Sato static bool trans_STZ(DisasContext *ctx, arg_STZ *a) 737e5918d7dSYoshinori Sato { 738e5918d7dSYoshinori Sato stcond(TCG_COND_EQ, a->rd, a->imm); 739e5918d7dSYoshinori Sato return true; 740e5918d7dSYoshinori Sato } 741e5918d7dSYoshinori Sato 742e5918d7dSYoshinori Sato /* stnz #imm,rd */ 743e5918d7dSYoshinori Sato static bool trans_STNZ(DisasContext *ctx, arg_STNZ *a) 744e5918d7dSYoshinori Sato { 745e5918d7dSYoshinori Sato stcond(TCG_COND_NE, a->rd, a->imm); 746e5918d7dSYoshinori Sato return true; 747e5918d7dSYoshinori Sato } 748e5918d7dSYoshinori Sato 749e5918d7dSYoshinori Sato /* sccnd.<bwl> rd */ 750e5918d7dSYoshinori Sato /* sccnd.<bwl> dsp:[rd] */ 751e5918d7dSYoshinori Sato static bool trans_SCCnd(DisasContext *ctx, arg_SCCnd *a) 752e5918d7dSYoshinori Sato { 753e5918d7dSYoshinori Sato DisasCompare dc; 754e5918d7dSYoshinori Sato TCGv val, mem, addr; 755e5918d7dSYoshinori Sato dc.temp = tcg_temp_new(); 756e5918d7dSYoshinori Sato psw_cond(&dc, a->cd); 757e5918d7dSYoshinori Sato if (a->ld < 3) { 758e5918d7dSYoshinori Sato val = tcg_temp_new(); 759e5918d7dSYoshinori Sato mem = tcg_temp_new(); 760e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(dc.cond, val, dc.value, 0); 761e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, a->sz, a->ld, a->rd); 762e5918d7dSYoshinori Sato rx_gen_st(a->sz, val, addr); 763e5918d7dSYoshinori Sato } else { 764e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(dc.cond, cpu_regs[a->rd], dc.value, 0); 765e5918d7dSYoshinori Sato } 766e5918d7dSYoshinori Sato return true; 767e5918d7dSYoshinori Sato } 768e5918d7dSYoshinori Sato 769e5918d7dSYoshinori Sato /* rtsd #imm */ 770e5918d7dSYoshinori Sato static bool trans_RTSD_i(DisasContext *ctx, arg_RTSD_i *a) 771e5918d7dSYoshinori Sato { 772e5918d7dSYoshinori Sato tcg_gen_addi_i32(cpu_sp, cpu_sp, a->imm << 2); 773e5918d7dSYoshinori Sato pop(cpu_pc); 774e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_JUMP; 775e5918d7dSYoshinori Sato return true; 776e5918d7dSYoshinori Sato } 777e5918d7dSYoshinori Sato 778e5918d7dSYoshinori Sato /* rtsd #imm, rd-rd2 */ 779e5918d7dSYoshinori Sato static bool trans_RTSD_irr(DisasContext *ctx, arg_RTSD_irr *a) 780e5918d7dSYoshinori Sato { 781e5918d7dSYoshinori Sato int dst; 782e5918d7dSYoshinori Sato int adj; 783e5918d7dSYoshinori Sato 784e5918d7dSYoshinori Sato if (a->rd2 >= a->rd) { 785e5918d7dSYoshinori Sato adj = a->imm - (a->rd2 - a->rd + 1); 786e5918d7dSYoshinori Sato } else { 787e5918d7dSYoshinori Sato adj = a->imm - (15 - a->rd + 1); 788e5918d7dSYoshinori Sato } 789e5918d7dSYoshinori Sato 790e5918d7dSYoshinori Sato tcg_gen_addi_i32(cpu_sp, cpu_sp, adj << 2); 791e5918d7dSYoshinori Sato dst = a->rd; 792e5918d7dSYoshinori Sato while (dst <= a->rd2 && dst < 16) { 793e5918d7dSYoshinori Sato pop(cpu_regs[dst++]); 794e5918d7dSYoshinori Sato } 795e5918d7dSYoshinori Sato pop(cpu_pc); 796e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_JUMP; 797e5918d7dSYoshinori Sato return true; 798e5918d7dSYoshinori Sato } 799e5918d7dSYoshinori Sato 800e5918d7dSYoshinori Sato typedef void (*op2fn)(TCGv ret, TCGv arg1); 801e5918d7dSYoshinori Sato typedef void (*op3fn)(TCGv ret, TCGv arg1, TCGv arg2); 802e5918d7dSYoshinori Sato 803e5918d7dSYoshinori Sato static inline void rx_gen_op_rr(op2fn opr, int dst, int src) 804e5918d7dSYoshinori Sato { 805e5918d7dSYoshinori Sato opr(cpu_regs[dst], cpu_regs[src]); 806e5918d7dSYoshinori Sato } 807e5918d7dSYoshinori Sato 808e5918d7dSYoshinori Sato static inline void rx_gen_op_rrr(op3fn opr, int dst, int src, int src2) 809e5918d7dSYoshinori Sato { 810e5918d7dSYoshinori Sato opr(cpu_regs[dst], cpu_regs[src], cpu_regs[src2]); 811e5918d7dSYoshinori Sato } 812e5918d7dSYoshinori Sato 813e5918d7dSYoshinori Sato static inline void rx_gen_op_irr(op3fn opr, int dst, int src, uint32_t src2) 814e5918d7dSYoshinori Sato { 815daefc085SRichard Henderson TCGv imm = tcg_constant_i32(src2); 816e5918d7dSYoshinori Sato opr(cpu_regs[dst], cpu_regs[src], imm); 817e5918d7dSYoshinori Sato } 818e5918d7dSYoshinori Sato 819e5918d7dSYoshinori Sato static inline void rx_gen_op_mr(op3fn opr, DisasContext *ctx, 820e5918d7dSYoshinori Sato int dst, int src, int ld, int mi) 821e5918d7dSYoshinori Sato { 822e5918d7dSYoshinori Sato TCGv val, mem; 823e5918d7dSYoshinori Sato mem = tcg_temp_new(); 824e5918d7dSYoshinori Sato val = rx_load_source(ctx, mem, ld, mi, src); 825e5918d7dSYoshinori Sato opr(cpu_regs[dst], cpu_regs[dst], val); 826e5918d7dSYoshinori Sato } 827e5918d7dSYoshinori Sato 828e5918d7dSYoshinori Sato static void rx_and(TCGv ret, TCGv arg1, TCGv arg2) 829e5918d7dSYoshinori Sato { 830e5918d7dSYoshinori Sato tcg_gen_and_i32(cpu_psw_s, arg1, arg2); 831e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_psw_s); 832e5918d7dSYoshinori Sato tcg_gen_mov_i32(ret, cpu_psw_s); 833e5918d7dSYoshinori Sato } 834e5918d7dSYoshinori Sato 835e5918d7dSYoshinori Sato /* and #uimm:4, rd */ 836e5918d7dSYoshinori Sato /* and #imm, rd */ 837e5918d7dSYoshinori Sato static bool trans_AND_ir(DisasContext *ctx, arg_AND_ir *a) 838e5918d7dSYoshinori Sato { 839e5918d7dSYoshinori Sato rx_gen_op_irr(rx_and, a->rd, a->rd, a->imm); 840e5918d7dSYoshinori Sato return true; 841e5918d7dSYoshinori Sato } 842e5918d7dSYoshinori Sato 843e5918d7dSYoshinori Sato /* and dsp[rs], rd */ 844e5918d7dSYoshinori Sato /* and rs,rd */ 845e5918d7dSYoshinori Sato static bool trans_AND_mr(DisasContext *ctx, arg_AND_mr *a) 846e5918d7dSYoshinori Sato { 847e5918d7dSYoshinori Sato rx_gen_op_mr(rx_and, ctx, a->rd, a->rs, a->ld, a->mi); 848e5918d7dSYoshinori Sato return true; 849e5918d7dSYoshinori Sato } 850e5918d7dSYoshinori Sato 851e5918d7dSYoshinori Sato /* and rs,rs2,rd */ 852e5918d7dSYoshinori Sato static bool trans_AND_rrr(DisasContext *ctx, arg_AND_rrr *a) 853e5918d7dSYoshinori Sato { 854e5918d7dSYoshinori Sato rx_gen_op_rrr(rx_and, a->rd, a->rs, a->rs2); 855e5918d7dSYoshinori Sato return true; 856e5918d7dSYoshinori Sato } 857e5918d7dSYoshinori Sato 858e5918d7dSYoshinori Sato static void rx_or(TCGv ret, TCGv arg1, TCGv arg2) 859e5918d7dSYoshinori Sato { 860e5918d7dSYoshinori Sato tcg_gen_or_i32(cpu_psw_s, arg1, arg2); 861e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_psw_s); 862e5918d7dSYoshinori Sato tcg_gen_mov_i32(ret, cpu_psw_s); 863e5918d7dSYoshinori Sato } 864e5918d7dSYoshinori Sato 865e5918d7dSYoshinori Sato /* or #uimm:4, rd */ 866e5918d7dSYoshinori Sato /* or #imm, rd */ 867e5918d7dSYoshinori Sato static bool trans_OR_ir(DisasContext *ctx, arg_OR_ir *a) 868e5918d7dSYoshinori Sato { 869e5918d7dSYoshinori Sato rx_gen_op_irr(rx_or, a->rd, a->rd, a->imm); 870e5918d7dSYoshinori Sato return true; 871e5918d7dSYoshinori Sato } 872e5918d7dSYoshinori Sato 873e5918d7dSYoshinori Sato /* or dsp[rs], rd */ 874e5918d7dSYoshinori Sato /* or rs,rd */ 875e5918d7dSYoshinori Sato static bool trans_OR_mr(DisasContext *ctx, arg_OR_mr *a) 876e5918d7dSYoshinori Sato { 877e5918d7dSYoshinori Sato rx_gen_op_mr(rx_or, ctx, a->rd, a->rs, a->ld, a->mi); 878e5918d7dSYoshinori Sato return true; 879e5918d7dSYoshinori Sato } 880e5918d7dSYoshinori Sato 881e5918d7dSYoshinori Sato /* or rs,rs2,rd */ 882e5918d7dSYoshinori Sato static bool trans_OR_rrr(DisasContext *ctx, arg_OR_rrr *a) 883e5918d7dSYoshinori Sato { 884e5918d7dSYoshinori Sato rx_gen_op_rrr(rx_or, a->rd, a->rs, a->rs2); 885e5918d7dSYoshinori Sato return true; 886e5918d7dSYoshinori Sato } 887e5918d7dSYoshinori Sato 888e5918d7dSYoshinori Sato static void rx_xor(TCGv ret, TCGv arg1, TCGv arg2) 889e5918d7dSYoshinori Sato { 890e5918d7dSYoshinori Sato tcg_gen_xor_i32(cpu_psw_s, arg1, arg2); 891e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_psw_s); 892e5918d7dSYoshinori Sato tcg_gen_mov_i32(ret, cpu_psw_s); 893e5918d7dSYoshinori Sato } 894e5918d7dSYoshinori Sato 895e5918d7dSYoshinori Sato /* xor #imm, rd */ 896e5918d7dSYoshinori Sato static bool trans_XOR_ir(DisasContext *ctx, arg_XOR_ir *a) 897e5918d7dSYoshinori Sato { 898e5918d7dSYoshinori Sato rx_gen_op_irr(rx_xor, a->rd, a->rd, a->imm); 899e5918d7dSYoshinori Sato return true; 900e5918d7dSYoshinori Sato } 901e5918d7dSYoshinori Sato 902e5918d7dSYoshinori Sato /* xor dsp[rs], rd */ 903e5918d7dSYoshinori Sato /* xor rs,rd */ 904e5918d7dSYoshinori Sato static bool trans_XOR_mr(DisasContext *ctx, arg_XOR_mr *a) 905e5918d7dSYoshinori Sato { 906e5918d7dSYoshinori Sato rx_gen_op_mr(rx_xor, ctx, a->rd, a->rs, a->ld, a->mi); 907e5918d7dSYoshinori Sato return true; 908e5918d7dSYoshinori Sato } 909e5918d7dSYoshinori Sato 910e5918d7dSYoshinori Sato static void rx_tst(TCGv ret, TCGv arg1, TCGv arg2) 911e5918d7dSYoshinori Sato { 912e5918d7dSYoshinori Sato tcg_gen_and_i32(cpu_psw_s, arg1, arg2); 913e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_psw_s); 914e5918d7dSYoshinori Sato } 915e5918d7dSYoshinori Sato 916e5918d7dSYoshinori Sato /* tst #imm, rd */ 917e5918d7dSYoshinori Sato static bool trans_TST_ir(DisasContext *ctx, arg_TST_ir *a) 918e5918d7dSYoshinori Sato { 919e5918d7dSYoshinori Sato rx_gen_op_irr(rx_tst, a->rd, a->rd, a->imm); 920e5918d7dSYoshinori Sato return true; 921e5918d7dSYoshinori Sato } 922e5918d7dSYoshinori Sato 923e5918d7dSYoshinori Sato /* tst dsp[rs], rd */ 924e5918d7dSYoshinori Sato /* tst rs, rd */ 925e5918d7dSYoshinori Sato static bool trans_TST_mr(DisasContext *ctx, arg_TST_mr *a) 926e5918d7dSYoshinori Sato { 927e5918d7dSYoshinori Sato rx_gen_op_mr(rx_tst, ctx, a->rd, a->rs, a->ld, a->mi); 928e5918d7dSYoshinori Sato return true; 929e5918d7dSYoshinori Sato } 930e5918d7dSYoshinori Sato 931e5918d7dSYoshinori Sato static void rx_not(TCGv ret, TCGv arg1) 932e5918d7dSYoshinori Sato { 933e5918d7dSYoshinori Sato tcg_gen_not_i32(ret, arg1); 934e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, ret); 935e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_s, ret); 936e5918d7dSYoshinori Sato } 937e5918d7dSYoshinori Sato 938e5918d7dSYoshinori Sato /* not rd */ 939e5918d7dSYoshinori Sato /* not rs, rd */ 940e5918d7dSYoshinori Sato static bool trans_NOT_rr(DisasContext *ctx, arg_NOT_rr *a) 941e5918d7dSYoshinori Sato { 942e5918d7dSYoshinori Sato rx_gen_op_rr(rx_not, a->rd, a->rs); 943e5918d7dSYoshinori Sato return true; 944e5918d7dSYoshinori Sato } 945e5918d7dSYoshinori Sato 946e5918d7dSYoshinori Sato static void rx_neg(TCGv ret, TCGv arg1) 947e5918d7dSYoshinori Sato { 948e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_psw_o, arg1, 0x80000000); 949e5918d7dSYoshinori Sato tcg_gen_neg_i32(ret, arg1); 950e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_psw_c, ret, 0); 951e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, ret); 952e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_s, ret); 953e5918d7dSYoshinori Sato } 954e5918d7dSYoshinori Sato 955e5918d7dSYoshinori Sato 956e5918d7dSYoshinori Sato /* neg rd */ 957e5918d7dSYoshinori Sato /* neg rs, rd */ 958e5918d7dSYoshinori Sato static bool trans_NEG_rr(DisasContext *ctx, arg_NEG_rr *a) 959e5918d7dSYoshinori Sato { 960e5918d7dSYoshinori Sato rx_gen_op_rr(rx_neg, a->rd, a->rs); 961e5918d7dSYoshinori Sato return true; 962e5918d7dSYoshinori Sato } 963e5918d7dSYoshinori Sato 964e5918d7dSYoshinori Sato /* ret = arg1 + arg2 + psw_c */ 965e5918d7dSYoshinori Sato static void rx_adc(TCGv ret, TCGv arg1, TCGv arg2) 966e5918d7dSYoshinori Sato { 967bb09b540SRichard Henderson TCGv z = tcg_constant_i32(0); 968e5918d7dSYoshinori Sato tcg_gen_add2_i32(cpu_psw_s, cpu_psw_c, arg1, z, cpu_psw_c, z); 969e5918d7dSYoshinori Sato tcg_gen_add2_i32(cpu_psw_s, cpu_psw_c, cpu_psw_s, cpu_psw_c, arg2, z); 970e5918d7dSYoshinori Sato tcg_gen_xor_i32(cpu_psw_o, cpu_psw_s, arg1); 971bb09b540SRichard Henderson tcg_gen_xor_i32(cpu_psw_z, arg1, arg2); 972bb09b540SRichard Henderson tcg_gen_andc_i32(cpu_psw_o, cpu_psw_o, cpu_psw_z); 973bb09b540SRichard Henderson tcg_gen_mov_i32(cpu_psw_z, cpu_psw_s); 974e5918d7dSYoshinori Sato tcg_gen_mov_i32(ret, cpu_psw_s); 975e5918d7dSYoshinori Sato } 976e5918d7dSYoshinori Sato 977e5918d7dSYoshinori Sato /* adc #imm, rd */ 978e5918d7dSYoshinori Sato static bool trans_ADC_ir(DisasContext *ctx, arg_ADC_ir *a) 979e5918d7dSYoshinori Sato { 980e5918d7dSYoshinori Sato rx_gen_op_irr(rx_adc, a->rd, a->rd, a->imm); 981e5918d7dSYoshinori Sato return true; 982e5918d7dSYoshinori Sato } 983e5918d7dSYoshinori Sato 984e5918d7dSYoshinori Sato /* adc rs, rd */ 985e5918d7dSYoshinori Sato static bool trans_ADC_rr(DisasContext *ctx, arg_ADC_rr *a) 986e5918d7dSYoshinori Sato { 987e5918d7dSYoshinori Sato rx_gen_op_rrr(rx_adc, a->rd, a->rd, a->rs); 988e5918d7dSYoshinori Sato return true; 989e5918d7dSYoshinori Sato } 990e5918d7dSYoshinori Sato 991e5918d7dSYoshinori Sato /* adc dsp[rs], rd */ 992e5918d7dSYoshinori Sato static bool trans_ADC_mr(DisasContext *ctx, arg_ADC_mr *a) 993e5918d7dSYoshinori Sato { 994e5918d7dSYoshinori Sato /* mi only 2 */ 995e5918d7dSYoshinori Sato if (a->mi != 2) { 996e5918d7dSYoshinori Sato return false; 997e5918d7dSYoshinori Sato } 998e5918d7dSYoshinori Sato rx_gen_op_mr(rx_adc, ctx, a->rd, a->rs, a->ld, a->mi); 999e5918d7dSYoshinori Sato return true; 1000e5918d7dSYoshinori Sato } 1001e5918d7dSYoshinori Sato 1002e5918d7dSYoshinori Sato /* ret = arg1 + arg2 */ 1003e5918d7dSYoshinori Sato static void rx_add(TCGv ret, TCGv arg1, TCGv arg2) 1004e5918d7dSYoshinori Sato { 1005bb09b540SRichard Henderson TCGv z = tcg_constant_i32(0); 1006e5918d7dSYoshinori Sato tcg_gen_add2_i32(cpu_psw_s, cpu_psw_c, arg1, z, arg2, z); 1007e5918d7dSYoshinori Sato tcg_gen_xor_i32(cpu_psw_o, cpu_psw_s, arg1); 1008bb09b540SRichard Henderson tcg_gen_xor_i32(cpu_psw_z, arg1, arg2); 1009bb09b540SRichard Henderson tcg_gen_andc_i32(cpu_psw_o, cpu_psw_o, cpu_psw_z); 1010bb09b540SRichard Henderson tcg_gen_mov_i32(cpu_psw_z, cpu_psw_s); 1011e5918d7dSYoshinori Sato tcg_gen_mov_i32(ret, cpu_psw_s); 1012e5918d7dSYoshinori Sato } 1013e5918d7dSYoshinori Sato 1014e5918d7dSYoshinori Sato /* add #uimm4, rd */ 1015e5918d7dSYoshinori Sato /* add #imm, rs, rd */ 1016e5918d7dSYoshinori Sato static bool trans_ADD_irr(DisasContext *ctx, arg_ADD_irr *a) 1017e5918d7dSYoshinori Sato { 1018e5918d7dSYoshinori Sato rx_gen_op_irr(rx_add, a->rd, a->rs2, a->imm); 1019e5918d7dSYoshinori Sato return true; 1020e5918d7dSYoshinori Sato } 1021e5918d7dSYoshinori Sato 1022e5918d7dSYoshinori Sato /* add rs, rd */ 1023e5918d7dSYoshinori Sato /* add dsp[rs], rd */ 1024e5918d7dSYoshinori Sato static bool trans_ADD_mr(DisasContext *ctx, arg_ADD_mr *a) 1025e5918d7dSYoshinori Sato { 1026e5918d7dSYoshinori Sato rx_gen_op_mr(rx_add, ctx, a->rd, a->rs, a->ld, a->mi); 1027e5918d7dSYoshinori Sato return true; 1028e5918d7dSYoshinori Sato } 1029e5918d7dSYoshinori Sato 1030e5918d7dSYoshinori Sato /* add rs, rs2, rd */ 1031e5918d7dSYoshinori Sato static bool trans_ADD_rrr(DisasContext *ctx, arg_ADD_rrr *a) 1032e5918d7dSYoshinori Sato { 1033e5918d7dSYoshinori Sato rx_gen_op_rrr(rx_add, a->rd, a->rs, a->rs2); 1034e5918d7dSYoshinori Sato return true; 1035e5918d7dSYoshinori Sato } 1036e5918d7dSYoshinori Sato 1037e5918d7dSYoshinori Sato /* ret = arg1 - arg2 */ 1038e5918d7dSYoshinori Sato static void rx_sub(TCGv ret, TCGv arg1, TCGv arg2) 1039e5918d7dSYoshinori Sato { 1040e5918d7dSYoshinori Sato tcg_gen_sub_i32(cpu_psw_s, arg1, arg2); 1041e5918d7dSYoshinori Sato tcg_gen_setcond_i32(TCG_COND_GEU, cpu_psw_c, arg1, arg2); 1042e5918d7dSYoshinori Sato tcg_gen_xor_i32(cpu_psw_o, cpu_psw_s, arg1); 1043bb09b540SRichard Henderson tcg_gen_xor_i32(cpu_psw_z, arg1, arg2); 1044bb09b540SRichard Henderson tcg_gen_and_i32(cpu_psw_o, cpu_psw_o, cpu_psw_z); 1045bb09b540SRichard Henderson tcg_gen_mov_i32(cpu_psw_z, cpu_psw_s); 104697841438SLichang Zhao /* CMP not required return */ 1047e5918d7dSYoshinori Sato if (ret) { 1048e5918d7dSYoshinori Sato tcg_gen_mov_i32(ret, cpu_psw_s); 1049e5918d7dSYoshinori Sato } 1050e5918d7dSYoshinori Sato } 1051bb09b540SRichard Henderson 1052e5918d7dSYoshinori Sato static void rx_cmp(TCGv dummy, TCGv arg1, TCGv arg2) 1053e5918d7dSYoshinori Sato { 1054e5918d7dSYoshinori Sato rx_sub(NULL, arg1, arg2); 1055e5918d7dSYoshinori Sato } 1056bb09b540SRichard Henderson 1057e5918d7dSYoshinori Sato /* ret = arg1 - arg2 - !psw_c */ 1058e5918d7dSYoshinori Sato /* -> ret = arg1 + ~arg2 + psw_c */ 1059e5918d7dSYoshinori Sato static void rx_sbb(TCGv ret, TCGv arg1, TCGv arg2) 1060e5918d7dSYoshinori Sato { 1061e5918d7dSYoshinori Sato TCGv temp; 1062e5918d7dSYoshinori Sato temp = tcg_temp_new(); 1063e5918d7dSYoshinori Sato tcg_gen_not_i32(temp, arg2); 1064e5918d7dSYoshinori Sato rx_adc(ret, arg1, temp); 1065e5918d7dSYoshinori Sato } 1066e5918d7dSYoshinori Sato 1067e5918d7dSYoshinori Sato /* cmp #imm4, rs2 */ 1068e5918d7dSYoshinori Sato /* cmp #imm8, rs2 */ 1069e5918d7dSYoshinori Sato /* cmp #imm, rs2 */ 1070e5918d7dSYoshinori Sato static bool trans_CMP_ir(DisasContext *ctx, arg_CMP_ir *a) 1071e5918d7dSYoshinori Sato { 1072e5918d7dSYoshinori Sato rx_gen_op_irr(rx_cmp, 0, a->rs2, a->imm); 1073e5918d7dSYoshinori Sato return true; 1074e5918d7dSYoshinori Sato } 1075e5918d7dSYoshinori Sato 1076e5918d7dSYoshinori Sato /* cmp rs, rs2 */ 1077e5918d7dSYoshinori Sato /* cmp dsp[rs], rs2 */ 1078e5918d7dSYoshinori Sato static bool trans_CMP_mr(DisasContext *ctx, arg_CMP_mr *a) 1079e5918d7dSYoshinori Sato { 1080e5918d7dSYoshinori Sato rx_gen_op_mr(rx_cmp, ctx, a->rd, a->rs, a->ld, a->mi); 1081e5918d7dSYoshinori Sato return true; 1082e5918d7dSYoshinori Sato } 1083e5918d7dSYoshinori Sato 1084e5918d7dSYoshinori Sato /* sub #imm4, rd */ 1085e5918d7dSYoshinori Sato static bool trans_SUB_ir(DisasContext *ctx, arg_SUB_ir *a) 1086e5918d7dSYoshinori Sato { 1087e5918d7dSYoshinori Sato rx_gen_op_irr(rx_sub, a->rd, a->rd, a->imm); 1088e5918d7dSYoshinori Sato return true; 1089e5918d7dSYoshinori Sato } 1090e5918d7dSYoshinori Sato 1091e5918d7dSYoshinori Sato /* sub rs, rd */ 1092e5918d7dSYoshinori Sato /* sub dsp[rs], rd */ 1093e5918d7dSYoshinori Sato static bool trans_SUB_mr(DisasContext *ctx, arg_SUB_mr *a) 1094e5918d7dSYoshinori Sato { 1095e5918d7dSYoshinori Sato rx_gen_op_mr(rx_sub, ctx, a->rd, a->rs, a->ld, a->mi); 1096e5918d7dSYoshinori Sato return true; 1097e5918d7dSYoshinori Sato } 1098e5918d7dSYoshinori Sato 1099e5918d7dSYoshinori Sato /* sub rs2, rs, rd */ 1100e5918d7dSYoshinori Sato static bool trans_SUB_rrr(DisasContext *ctx, arg_SUB_rrr *a) 1101e5918d7dSYoshinori Sato { 1102e5918d7dSYoshinori Sato rx_gen_op_rrr(rx_sub, a->rd, a->rs2, a->rs); 1103e5918d7dSYoshinori Sato return true; 1104e5918d7dSYoshinori Sato } 1105e5918d7dSYoshinori Sato 1106e5918d7dSYoshinori Sato /* sbb rs, rd */ 1107e5918d7dSYoshinori Sato static bool trans_SBB_rr(DisasContext *ctx, arg_SBB_rr *a) 1108e5918d7dSYoshinori Sato { 1109e5918d7dSYoshinori Sato rx_gen_op_rrr(rx_sbb, a->rd, a->rd, a->rs); 1110e5918d7dSYoshinori Sato return true; 1111e5918d7dSYoshinori Sato } 1112e5918d7dSYoshinori Sato 1113e5918d7dSYoshinori Sato /* sbb dsp[rs], rd */ 1114e5918d7dSYoshinori Sato static bool trans_SBB_mr(DisasContext *ctx, arg_SBB_mr *a) 1115e5918d7dSYoshinori Sato { 1116e5918d7dSYoshinori Sato /* mi only 2 */ 1117e5918d7dSYoshinori Sato if (a->mi != 2) { 1118e5918d7dSYoshinori Sato return false; 1119e5918d7dSYoshinori Sato } 1120e5918d7dSYoshinori Sato rx_gen_op_mr(rx_sbb, ctx, a->rd, a->rs, a->ld, a->mi); 1121e5918d7dSYoshinori Sato return true; 1122e5918d7dSYoshinori Sato } 1123e5918d7dSYoshinori Sato 1124e5918d7dSYoshinori Sato /* abs rd */ 1125e5918d7dSYoshinori Sato /* abs rs, rd */ 1126e5918d7dSYoshinori Sato static bool trans_ABS_rr(DisasContext *ctx, arg_ABS_rr *a) 1127e5918d7dSYoshinori Sato { 11284b01ff25SRichard Henderson rx_gen_op_rr(tcg_gen_abs_i32, a->rd, a->rs); 1129e5918d7dSYoshinori Sato return true; 1130e5918d7dSYoshinori Sato } 1131e5918d7dSYoshinori Sato 1132e5918d7dSYoshinori Sato /* max #imm, rd */ 1133e5918d7dSYoshinori Sato static bool trans_MAX_ir(DisasContext *ctx, arg_MAX_ir *a) 1134e5918d7dSYoshinori Sato { 1135e5918d7dSYoshinori Sato rx_gen_op_irr(tcg_gen_smax_i32, a->rd, a->rd, a->imm); 1136e5918d7dSYoshinori Sato return true; 1137e5918d7dSYoshinori Sato } 1138e5918d7dSYoshinori Sato 1139e5918d7dSYoshinori Sato /* max rs, rd */ 1140e5918d7dSYoshinori Sato /* max dsp[rs], rd */ 1141e5918d7dSYoshinori Sato static bool trans_MAX_mr(DisasContext *ctx, arg_MAX_mr *a) 1142e5918d7dSYoshinori Sato { 1143e5918d7dSYoshinori Sato rx_gen_op_mr(tcg_gen_smax_i32, ctx, a->rd, a->rs, a->ld, a->mi); 1144e5918d7dSYoshinori Sato return true; 1145e5918d7dSYoshinori Sato } 1146e5918d7dSYoshinori Sato 1147e5918d7dSYoshinori Sato /* min #imm, rd */ 1148e5918d7dSYoshinori Sato static bool trans_MIN_ir(DisasContext *ctx, arg_MIN_ir *a) 1149e5918d7dSYoshinori Sato { 1150e5918d7dSYoshinori Sato rx_gen_op_irr(tcg_gen_smin_i32, a->rd, a->rd, a->imm); 1151e5918d7dSYoshinori Sato return true; 1152e5918d7dSYoshinori Sato } 1153e5918d7dSYoshinori Sato 1154e5918d7dSYoshinori Sato /* min rs, rd */ 1155e5918d7dSYoshinori Sato /* min dsp[rs], rd */ 1156e5918d7dSYoshinori Sato static bool trans_MIN_mr(DisasContext *ctx, arg_MIN_mr *a) 1157e5918d7dSYoshinori Sato { 1158e5918d7dSYoshinori Sato rx_gen_op_mr(tcg_gen_smin_i32, ctx, a->rd, a->rs, a->ld, a->mi); 1159e5918d7dSYoshinori Sato return true; 1160e5918d7dSYoshinori Sato } 1161e5918d7dSYoshinori Sato 1162e5918d7dSYoshinori Sato /* mul #uimm4, rd */ 1163e5918d7dSYoshinori Sato /* mul #imm, rd */ 1164e5918d7dSYoshinori Sato static bool trans_MUL_ir(DisasContext *ctx, arg_MUL_ir *a) 1165e5918d7dSYoshinori Sato { 1166e5918d7dSYoshinori Sato rx_gen_op_irr(tcg_gen_mul_i32, a->rd, a->rd, a->imm); 1167e5918d7dSYoshinori Sato return true; 1168e5918d7dSYoshinori Sato } 1169e5918d7dSYoshinori Sato 1170e5918d7dSYoshinori Sato /* mul rs, rd */ 1171e5918d7dSYoshinori Sato /* mul dsp[rs], rd */ 1172e5918d7dSYoshinori Sato static bool trans_MUL_mr(DisasContext *ctx, arg_MUL_mr *a) 1173e5918d7dSYoshinori Sato { 1174e5918d7dSYoshinori Sato rx_gen_op_mr(tcg_gen_mul_i32, ctx, a->rd, a->rs, a->ld, a->mi); 1175e5918d7dSYoshinori Sato return true; 1176e5918d7dSYoshinori Sato } 1177e5918d7dSYoshinori Sato 1178e5918d7dSYoshinori Sato /* mul rs, rs2, rd */ 1179e5918d7dSYoshinori Sato static bool trans_MUL_rrr(DisasContext *ctx, arg_MUL_rrr *a) 1180e5918d7dSYoshinori Sato { 1181e5918d7dSYoshinori Sato rx_gen_op_rrr(tcg_gen_mul_i32, a->rd, a->rs, a->rs2); 1182e5918d7dSYoshinori Sato return true; 1183e5918d7dSYoshinori Sato } 1184e5918d7dSYoshinori Sato 1185e5918d7dSYoshinori Sato /* emul #imm, rd */ 1186e5918d7dSYoshinori Sato static bool trans_EMUL_ir(DisasContext *ctx, arg_EMUL_ir *a) 1187e5918d7dSYoshinori Sato { 1188daefc085SRichard Henderson TCGv imm = tcg_constant_i32(a->imm); 1189e5918d7dSYoshinori Sato if (a->rd > 14) { 1190e5918d7dSYoshinori Sato qemu_log_mask(LOG_GUEST_ERROR, "rd too large %d", a->rd); 1191e5918d7dSYoshinori Sato } 1192e5918d7dSYoshinori Sato tcg_gen_muls2_i32(cpu_regs[a->rd], cpu_regs[(a->rd + 1) & 15], 1193e5918d7dSYoshinori Sato cpu_regs[a->rd], imm); 1194e5918d7dSYoshinori Sato return true; 1195e5918d7dSYoshinori Sato } 1196e5918d7dSYoshinori Sato 1197e5918d7dSYoshinori Sato /* emul rs, rd */ 1198e5918d7dSYoshinori Sato /* emul dsp[rs], rd */ 1199e5918d7dSYoshinori Sato static bool trans_EMUL_mr(DisasContext *ctx, arg_EMUL_mr *a) 1200e5918d7dSYoshinori Sato { 1201e5918d7dSYoshinori Sato TCGv val, mem; 1202e5918d7dSYoshinori Sato if (a->rd > 14) { 1203e5918d7dSYoshinori Sato qemu_log_mask(LOG_GUEST_ERROR, "rd too large %d", a->rd); 1204e5918d7dSYoshinori Sato } 1205e5918d7dSYoshinori Sato mem = tcg_temp_new(); 1206e5918d7dSYoshinori Sato val = rx_load_source(ctx, mem, a->ld, a->mi, a->rs); 1207e5918d7dSYoshinori Sato tcg_gen_muls2_i32(cpu_regs[a->rd], cpu_regs[(a->rd + 1) & 15], 1208e5918d7dSYoshinori Sato cpu_regs[a->rd], val); 1209e5918d7dSYoshinori Sato return true; 1210e5918d7dSYoshinori Sato } 1211e5918d7dSYoshinori Sato 1212e5918d7dSYoshinori Sato /* emulu #imm, rd */ 1213e5918d7dSYoshinori Sato static bool trans_EMULU_ir(DisasContext *ctx, arg_EMULU_ir *a) 1214e5918d7dSYoshinori Sato { 1215daefc085SRichard Henderson TCGv imm = tcg_constant_i32(a->imm); 1216e5918d7dSYoshinori Sato if (a->rd > 14) { 1217e5918d7dSYoshinori Sato qemu_log_mask(LOG_GUEST_ERROR, "rd too large %d", a->rd); 1218e5918d7dSYoshinori Sato } 1219e5918d7dSYoshinori Sato tcg_gen_mulu2_i32(cpu_regs[a->rd], cpu_regs[(a->rd + 1) & 15], 1220e5918d7dSYoshinori Sato cpu_regs[a->rd], imm); 1221e5918d7dSYoshinori Sato return true; 1222e5918d7dSYoshinori Sato } 1223e5918d7dSYoshinori Sato 1224e5918d7dSYoshinori Sato /* emulu rs, rd */ 1225e5918d7dSYoshinori Sato /* emulu dsp[rs], rd */ 1226e5918d7dSYoshinori Sato static bool trans_EMULU_mr(DisasContext *ctx, arg_EMULU_mr *a) 1227e5918d7dSYoshinori Sato { 1228e5918d7dSYoshinori Sato TCGv val, mem; 1229e5918d7dSYoshinori Sato if (a->rd > 14) { 1230e5918d7dSYoshinori Sato qemu_log_mask(LOG_GUEST_ERROR, "rd too large %d", a->rd); 1231e5918d7dSYoshinori Sato } 1232e5918d7dSYoshinori Sato mem = tcg_temp_new(); 1233e5918d7dSYoshinori Sato val = rx_load_source(ctx, mem, a->ld, a->mi, a->rs); 1234e5918d7dSYoshinori Sato tcg_gen_mulu2_i32(cpu_regs[a->rd], cpu_regs[(a->rd + 1) & 15], 1235e5918d7dSYoshinori Sato cpu_regs[a->rd], val); 1236e5918d7dSYoshinori Sato return true; 1237e5918d7dSYoshinori Sato } 1238e5918d7dSYoshinori Sato 1239e5918d7dSYoshinori Sato static void rx_div(TCGv ret, TCGv arg1, TCGv arg2) 1240e5918d7dSYoshinori Sato { 1241ad75a51eSRichard Henderson gen_helper_div(ret, tcg_env, arg1, arg2); 1242e5918d7dSYoshinori Sato } 1243e5918d7dSYoshinori Sato 1244e5918d7dSYoshinori Sato static void rx_divu(TCGv ret, TCGv arg1, TCGv arg2) 1245e5918d7dSYoshinori Sato { 1246ad75a51eSRichard Henderson gen_helper_divu(ret, tcg_env, arg1, arg2); 1247e5918d7dSYoshinori Sato } 1248e5918d7dSYoshinori Sato 1249e5918d7dSYoshinori Sato /* div #imm, rd */ 1250e5918d7dSYoshinori Sato static bool trans_DIV_ir(DisasContext *ctx, arg_DIV_ir *a) 1251e5918d7dSYoshinori Sato { 1252e5918d7dSYoshinori Sato rx_gen_op_irr(rx_div, a->rd, a->rd, a->imm); 1253e5918d7dSYoshinori Sato return true; 1254e5918d7dSYoshinori Sato } 1255e5918d7dSYoshinori Sato 1256e5918d7dSYoshinori Sato /* div rs, rd */ 1257e5918d7dSYoshinori Sato /* div dsp[rs], rd */ 1258e5918d7dSYoshinori Sato static bool trans_DIV_mr(DisasContext *ctx, arg_DIV_mr *a) 1259e5918d7dSYoshinori Sato { 1260e5918d7dSYoshinori Sato rx_gen_op_mr(rx_div, ctx, a->rd, a->rs, a->ld, a->mi); 1261e5918d7dSYoshinori Sato return true; 1262e5918d7dSYoshinori Sato } 1263e5918d7dSYoshinori Sato 1264e5918d7dSYoshinori Sato /* divu #imm, rd */ 1265e5918d7dSYoshinori Sato static bool trans_DIVU_ir(DisasContext *ctx, arg_DIVU_ir *a) 1266e5918d7dSYoshinori Sato { 1267e5918d7dSYoshinori Sato rx_gen_op_irr(rx_divu, a->rd, a->rd, a->imm); 1268e5918d7dSYoshinori Sato return true; 1269e5918d7dSYoshinori Sato } 1270e5918d7dSYoshinori Sato 1271e5918d7dSYoshinori Sato /* divu rs, rd */ 1272e5918d7dSYoshinori Sato /* divu dsp[rs], rd */ 1273e5918d7dSYoshinori Sato static bool trans_DIVU_mr(DisasContext *ctx, arg_DIVU_mr *a) 1274e5918d7dSYoshinori Sato { 1275e5918d7dSYoshinori Sato rx_gen_op_mr(rx_divu, ctx, a->rd, a->rs, a->ld, a->mi); 1276e5918d7dSYoshinori Sato return true; 1277e5918d7dSYoshinori Sato } 1278e5918d7dSYoshinori Sato 1279e5918d7dSYoshinori Sato 1280e5918d7dSYoshinori Sato /* shll #imm:5, rd */ 1281e5918d7dSYoshinori Sato /* shll #imm:5, rs2, rd */ 1282e5918d7dSYoshinori Sato static bool trans_SHLL_irr(DisasContext *ctx, arg_SHLL_irr *a) 1283e5918d7dSYoshinori Sato { 1284e5918d7dSYoshinori Sato TCGv tmp; 1285e5918d7dSYoshinori Sato tmp = tcg_temp_new(); 1286e5918d7dSYoshinori Sato if (a->imm) { 1287e5918d7dSYoshinori Sato tcg_gen_sari_i32(cpu_psw_c, cpu_regs[a->rs2], 32 - a->imm); 1288e5918d7dSYoshinori Sato tcg_gen_shli_i32(cpu_regs[a->rd], cpu_regs[a->rs2], a->imm); 1289e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_psw_o, cpu_psw_c, 0); 1290e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(TCG_COND_EQ, tmp, cpu_psw_c, 0xffffffff); 1291e5918d7dSYoshinori Sato tcg_gen_or_i32(cpu_psw_o, cpu_psw_o, tmp); 1292e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(TCG_COND_NE, cpu_psw_c, cpu_psw_c, 0); 1293e5918d7dSYoshinori Sato } else { 1294e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_regs[a->rd], cpu_regs[a->rs2]); 1295e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_c, 0); 1296e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_o, 0); 1297e5918d7dSYoshinori Sato } 1298e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_regs[a->rd]); 1299e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_s, cpu_regs[a->rd]); 1300e5918d7dSYoshinori Sato return true; 1301e5918d7dSYoshinori Sato } 1302e5918d7dSYoshinori Sato 1303e5918d7dSYoshinori Sato /* shll rs, rd */ 1304e5918d7dSYoshinori Sato static bool trans_SHLL_rr(DisasContext *ctx, arg_SHLL_rr *a) 1305e5918d7dSYoshinori Sato { 1306e5918d7dSYoshinori Sato TCGLabel *noshift, *done; 1307e5918d7dSYoshinori Sato TCGv count, tmp; 1308e5918d7dSYoshinori Sato 1309e5918d7dSYoshinori Sato noshift = gen_new_label(); 1310e5918d7dSYoshinori Sato done = gen_new_label(); 1311e5918d7dSYoshinori Sato /* if (cpu_regs[a->rs]) { */ 1312e5918d7dSYoshinori Sato tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_regs[a->rs], 0, noshift); 131309374ee2SRichard Henderson count = tcg_temp_new(); 1314e5918d7dSYoshinori Sato tmp = tcg_temp_new(); 1315e5918d7dSYoshinori Sato tcg_gen_andi_i32(tmp, cpu_regs[a->rs], 31); 131609374ee2SRichard Henderson tcg_gen_sub_i32(count, tcg_constant_i32(32), tmp); 1317e5918d7dSYoshinori Sato tcg_gen_sar_i32(cpu_psw_c, cpu_regs[a->rd], count); 1318e5918d7dSYoshinori Sato tcg_gen_shl_i32(cpu_regs[a->rd], cpu_regs[a->rd], tmp); 1319e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_psw_o, cpu_psw_c, 0); 1320e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(TCG_COND_EQ, tmp, cpu_psw_c, 0xffffffff); 1321e5918d7dSYoshinori Sato tcg_gen_or_i32(cpu_psw_o, cpu_psw_o, tmp); 1322e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(TCG_COND_NE, cpu_psw_c, cpu_psw_c, 0); 1323e5918d7dSYoshinori Sato tcg_gen_br(done); 1324e5918d7dSYoshinori Sato /* } else { */ 1325e5918d7dSYoshinori Sato gen_set_label(noshift); 1326e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_c, 0); 1327e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_o, 0); 1328e5918d7dSYoshinori Sato /* } */ 1329e5918d7dSYoshinori Sato gen_set_label(done); 1330e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_regs[a->rd]); 1331e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_s, cpu_regs[a->rd]); 1332e5918d7dSYoshinori Sato return true; 1333e5918d7dSYoshinori Sato } 1334e5918d7dSYoshinori Sato 1335e5918d7dSYoshinori Sato static inline void shiftr_imm(uint32_t rd, uint32_t rs, uint32_t imm, 1336e5918d7dSYoshinori Sato unsigned int alith) 1337e5918d7dSYoshinori Sato { 1338e5918d7dSYoshinori Sato static void (* const gen_sXri[])(TCGv ret, TCGv arg1, int arg2) = { 1339e5918d7dSYoshinori Sato tcg_gen_shri_i32, tcg_gen_sari_i32, 1340e5918d7dSYoshinori Sato }; 1341e5918d7dSYoshinori Sato tcg_debug_assert(alith < 2); 1342e5918d7dSYoshinori Sato if (imm) { 1343e5918d7dSYoshinori Sato gen_sXri[alith](cpu_regs[rd], cpu_regs[rs], imm - 1); 1344e5918d7dSYoshinori Sato tcg_gen_andi_i32(cpu_psw_c, cpu_regs[rd], 0x00000001); 1345e5918d7dSYoshinori Sato gen_sXri[alith](cpu_regs[rd], cpu_regs[rd], 1); 1346e5918d7dSYoshinori Sato } else { 1347e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_regs[rd], cpu_regs[rs]); 1348e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_c, 0); 1349e5918d7dSYoshinori Sato } 1350e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_o, 0); 1351e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_regs[rd]); 1352e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_s, cpu_regs[rd]); 1353e5918d7dSYoshinori Sato } 1354e5918d7dSYoshinori Sato 1355e5918d7dSYoshinori Sato static inline void shiftr_reg(uint32_t rd, uint32_t rs, unsigned int alith) 1356e5918d7dSYoshinori Sato { 1357e5918d7dSYoshinori Sato TCGLabel *noshift, *done; 1358e5918d7dSYoshinori Sato TCGv count; 1359e5918d7dSYoshinori Sato static void (* const gen_sXri[])(TCGv ret, TCGv arg1, int arg2) = { 1360e5918d7dSYoshinori Sato tcg_gen_shri_i32, tcg_gen_sari_i32, 1361e5918d7dSYoshinori Sato }; 1362e5918d7dSYoshinori Sato static void (* const gen_sXr[])(TCGv ret, TCGv arg1, TCGv arg2) = { 1363e5918d7dSYoshinori Sato tcg_gen_shr_i32, tcg_gen_sar_i32, 1364e5918d7dSYoshinori Sato }; 1365e5918d7dSYoshinori Sato tcg_debug_assert(alith < 2); 1366e5918d7dSYoshinori Sato noshift = gen_new_label(); 1367e5918d7dSYoshinori Sato done = gen_new_label(); 1368e5918d7dSYoshinori Sato count = tcg_temp_new(); 1369e5918d7dSYoshinori Sato /* if (cpu_regs[rs]) { */ 1370e5918d7dSYoshinori Sato tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_regs[rs], 0, noshift); 1371e5918d7dSYoshinori Sato tcg_gen_andi_i32(count, cpu_regs[rs], 31); 1372e5918d7dSYoshinori Sato tcg_gen_subi_i32(count, count, 1); 1373e5918d7dSYoshinori Sato gen_sXr[alith](cpu_regs[rd], cpu_regs[rd], count); 1374e5918d7dSYoshinori Sato tcg_gen_andi_i32(cpu_psw_c, cpu_regs[rd], 0x00000001); 1375e5918d7dSYoshinori Sato gen_sXri[alith](cpu_regs[rd], cpu_regs[rd], 1); 1376e5918d7dSYoshinori Sato tcg_gen_br(done); 1377e5918d7dSYoshinori Sato /* } else { */ 1378e5918d7dSYoshinori Sato gen_set_label(noshift); 1379e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_c, 0); 1380e5918d7dSYoshinori Sato /* } */ 1381e5918d7dSYoshinori Sato gen_set_label(done); 1382e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_o, 0); 1383e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_regs[rd]); 1384e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_s, cpu_regs[rd]); 1385e5918d7dSYoshinori Sato } 1386e5918d7dSYoshinori Sato 1387e5918d7dSYoshinori Sato /* shar #imm:5, rd */ 1388e5918d7dSYoshinori Sato /* shar #imm:5, rs2, rd */ 1389e5918d7dSYoshinori Sato static bool trans_SHAR_irr(DisasContext *ctx, arg_SHAR_irr *a) 1390e5918d7dSYoshinori Sato { 1391e5918d7dSYoshinori Sato shiftr_imm(a->rd, a->rs2, a->imm, 1); 1392e5918d7dSYoshinori Sato return true; 1393e5918d7dSYoshinori Sato } 1394e5918d7dSYoshinori Sato 1395e5918d7dSYoshinori Sato /* shar rs, rd */ 1396e5918d7dSYoshinori Sato static bool trans_SHAR_rr(DisasContext *ctx, arg_SHAR_rr *a) 1397e5918d7dSYoshinori Sato { 1398e5918d7dSYoshinori Sato shiftr_reg(a->rd, a->rs, 1); 1399e5918d7dSYoshinori Sato return true; 1400e5918d7dSYoshinori Sato } 1401e5918d7dSYoshinori Sato 1402e5918d7dSYoshinori Sato /* shlr #imm:5, rd */ 1403e5918d7dSYoshinori Sato /* shlr #imm:5, rs2, rd */ 1404e5918d7dSYoshinori Sato static bool trans_SHLR_irr(DisasContext *ctx, arg_SHLR_irr *a) 1405e5918d7dSYoshinori Sato { 1406e5918d7dSYoshinori Sato shiftr_imm(a->rd, a->rs2, a->imm, 0); 1407e5918d7dSYoshinori Sato return true; 1408e5918d7dSYoshinori Sato } 1409e5918d7dSYoshinori Sato 1410e5918d7dSYoshinori Sato /* shlr rs, rd */ 1411e5918d7dSYoshinori Sato static bool trans_SHLR_rr(DisasContext *ctx, arg_SHLR_rr *a) 1412e5918d7dSYoshinori Sato { 1413e5918d7dSYoshinori Sato shiftr_reg(a->rd, a->rs, 0); 1414e5918d7dSYoshinori Sato return true; 1415e5918d7dSYoshinori Sato } 1416e5918d7dSYoshinori Sato 1417e5918d7dSYoshinori Sato /* rolc rd */ 1418e5918d7dSYoshinori Sato static bool trans_ROLC(DisasContext *ctx, arg_ROLC *a) 1419e5918d7dSYoshinori Sato { 1420e5918d7dSYoshinori Sato TCGv tmp; 1421e5918d7dSYoshinori Sato tmp = tcg_temp_new(); 1422e5918d7dSYoshinori Sato tcg_gen_shri_i32(tmp, cpu_regs[a->rd], 31); 1423e5918d7dSYoshinori Sato tcg_gen_shli_i32(cpu_regs[a->rd], cpu_regs[a->rd], 1); 1424e5918d7dSYoshinori Sato tcg_gen_or_i32(cpu_regs[a->rd], cpu_regs[a->rd], cpu_psw_c); 1425e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_c, tmp); 1426e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_regs[a->rd]); 1427e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_s, cpu_regs[a->rd]); 1428e5918d7dSYoshinori Sato return true; 1429e5918d7dSYoshinori Sato } 1430e5918d7dSYoshinori Sato 1431e5918d7dSYoshinori Sato /* rorc rd */ 1432e5918d7dSYoshinori Sato static bool trans_RORC(DisasContext *ctx, arg_RORC *a) 1433e5918d7dSYoshinori Sato { 1434e5918d7dSYoshinori Sato TCGv tmp; 1435e5918d7dSYoshinori Sato tmp = tcg_temp_new(); 1436e5918d7dSYoshinori Sato tcg_gen_andi_i32(tmp, cpu_regs[a->rd], 0x00000001); 1437e5918d7dSYoshinori Sato tcg_gen_shri_i32(cpu_regs[a->rd], cpu_regs[a->rd], 1); 1438e5918d7dSYoshinori Sato tcg_gen_shli_i32(cpu_psw_c, cpu_psw_c, 31); 1439e5918d7dSYoshinori Sato tcg_gen_or_i32(cpu_regs[a->rd], cpu_regs[a->rd], cpu_psw_c); 1440e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_c, tmp); 1441e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_regs[a->rd]); 1442e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_s, cpu_regs[a->rd]); 1443e5918d7dSYoshinori Sato return true; 1444e5918d7dSYoshinori Sato } 1445e5918d7dSYoshinori Sato 1446e5918d7dSYoshinori Sato enum {ROTR = 0, ROTL = 1}; 1447e5918d7dSYoshinori Sato enum {ROT_IMM = 0, ROT_REG = 1}; 1448e5918d7dSYoshinori Sato static inline void rx_rot(int ir, int dir, int rd, int src) 1449e5918d7dSYoshinori Sato { 1450e5918d7dSYoshinori Sato switch (dir) { 1451e5918d7dSYoshinori Sato case ROTL: 1452e5918d7dSYoshinori Sato if (ir == ROT_IMM) { 1453e5918d7dSYoshinori Sato tcg_gen_rotli_i32(cpu_regs[rd], cpu_regs[rd], src); 1454e5918d7dSYoshinori Sato } else { 1455e5918d7dSYoshinori Sato tcg_gen_rotl_i32(cpu_regs[rd], cpu_regs[rd], cpu_regs[src]); 1456e5918d7dSYoshinori Sato } 1457e5918d7dSYoshinori Sato tcg_gen_andi_i32(cpu_psw_c, cpu_regs[rd], 0x00000001); 1458e5918d7dSYoshinori Sato break; 1459e5918d7dSYoshinori Sato case ROTR: 1460e5918d7dSYoshinori Sato if (ir == ROT_IMM) { 1461e5918d7dSYoshinori Sato tcg_gen_rotri_i32(cpu_regs[rd], cpu_regs[rd], src); 1462e5918d7dSYoshinori Sato } else { 1463e5918d7dSYoshinori Sato tcg_gen_rotr_i32(cpu_regs[rd], cpu_regs[rd], cpu_regs[src]); 1464e5918d7dSYoshinori Sato } 1465e5918d7dSYoshinori Sato tcg_gen_shri_i32(cpu_psw_c, cpu_regs[rd], 31); 1466e5918d7dSYoshinori Sato break; 1467e5918d7dSYoshinori Sato } 1468e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_regs[rd]); 1469e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_s, cpu_regs[rd]); 1470e5918d7dSYoshinori Sato } 1471e5918d7dSYoshinori Sato 1472e5918d7dSYoshinori Sato /* rotl #imm, rd */ 1473e5918d7dSYoshinori Sato static bool trans_ROTL_ir(DisasContext *ctx, arg_ROTL_ir *a) 1474e5918d7dSYoshinori Sato { 1475e5918d7dSYoshinori Sato rx_rot(ROT_IMM, ROTL, a->rd, a->imm); 1476e5918d7dSYoshinori Sato return true; 1477e5918d7dSYoshinori Sato } 1478e5918d7dSYoshinori Sato 1479e5918d7dSYoshinori Sato /* rotl rs, rd */ 1480e5918d7dSYoshinori Sato static bool trans_ROTL_rr(DisasContext *ctx, arg_ROTL_rr *a) 1481e5918d7dSYoshinori Sato { 1482e5918d7dSYoshinori Sato rx_rot(ROT_REG, ROTL, a->rd, a->rs); 1483e5918d7dSYoshinori Sato return true; 1484e5918d7dSYoshinori Sato } 1485e5918d7dSYoshinori Sato 1486e5918d7dSYoshinori Sato /* rotr #imm, rd */ 1487e5918d7dSYoshinori Sato static bool trans_ROTR_ir(DisasContext *ctx, arg_ROTR_ir *a) 1488e5918d7dSYoshinori Sato { 1489e5918d7dSYoshinori Sato rx_rot(ROT_IMM, ROTR, a->rd, a->imm); 1490e5918d7dSYoshinori Sato return true; 1491e5918d7dSYoshinori Sato } 1492e5918d7dSYoshinori Sato 1493e5918d7dSYoshinori Sato /* rotr rs, rd */ 1494e5918d7dSYoshinori Sato static bool trans_ROTR_rr(DisasContext *ctx, arg_ROTR_rr *a) 1495e5918d7dSYoshinori Sato { 1496e5918d7dSYoshinori Sato rx_rot(ROT_REG, ROTR, a->rd, a->rs); 1497e5918d7dSYoshinori Sato return true; 1498e5918d7dSYoshinori Sato } 1499e5918d7dSYoshinori Sato 1500e5918d7dSYoshinori Sato /* revl rs, rd */ 1501e5918d7dSYoshinori Sato static bool trans_REVL(DisasContext *ctx, arg_REVL *a) 1502e5918d7dSYoshinori Sato { 1503e5918d7dSYoshinori Sato tcg_gen_bswap32_i32(cpu_regs[a->rd], cpu_regs[a->rs]); 1504e5918d7dSYoshinori Sato return true; 1505e5918d7dSYoshinori Sato } 1506e5918d7dSYoshinori Sato 1507e5918d7dSYoshinori Sato /* revw rs, rd */ 1508e5918d7dSYoshinori Sato static bool trans_REVW(DisasContext *ctx, arg_REVW *a) 1509e5918d7dSYoshinori Sato { 1510e5918d7dSYoshinori Sato TCGv tmp; 1511e5918d7dSYoshinori Sato tmp = tcg_temp_new(); 1512e5918d7dSYoshinori Sato tcg_gen_andi_i32(tmp, cpu_regs[a->rs], 0x00ff00ff); 1513e5918d7dSYoshinori Sato tcg_gen_shli_i32(tmp, tmp, 8); 1514e5918d7dSYoshinori Sato tcg_gen_shri_i32(cpu_regs[a->rd], cpu_regs[a->rs], 8); 1515e5918d7dSYoshinori Sato tcg_gen_andi_i32(cpu_regs[a->rd], cpu_regs[a->rd], 0x00ff00ff); 1516e5918d7dSYoshinori Sato tcg_gen_or_i32(cpu_regs[a->rd], cpu_regs[a->rd], tmp); 1517e5918d7dSYoshinori Sato return true; 1518e5918d7dSYoshinori Sato } 1519e5918d7dSYoshinori Sato 1520e5918d7dSYoshinori Sato /* conditional branch helper */ 1521e5918d7dSYoshinori Sato static void rx_bcnd_main(DisasContext *ctx, int cd, int dst) 1522e5918d7dSYoshinori Sato { 1523e5918d7dSYoshinori Sato DisasCompare dc; 1524e5918d7dSYoshinori Sato TCGLabel *t, *done; 1525e5918d7dSYoshinori Sato 1526e5918d7dSYoshinori Sato switch (cd) { 1527e5918d7dSYoshinori Sato case 0 ... 13: 1528e5918d7dSYoshinori Sato dc.temp = tcg_temp_new(); 1529e5918d7dSYoshinori Sato psw_cond(&dc, cd); 1530e5918d7dSYoshinori Sato t = gen_new_label(); 1531e5918d7dSYoshinori Sato done = gen_new_label(); 1532e5918d7dSYoshinori Sato tcg_gen_brcondi_i32(dc.cond, dc.value, 0, t); 1533e5918d7dSYoshinori Sato gen_goto_tb(ctx, 0, ctx->base.pc_next); 1534e5918d7dSYoshinori Sato tcg_gen_br(done); 1535e5918d7dSYoshinori Sato gen_set_label(t); 1536e5918d7dSYoshinori Sato gen_goto_tb(ctx, 1, ctx->pc + dst); 1537e5918d7dSYoshinori Sato gen_set_label(done); 1538e5918d7dSYoshinori Sato break; 1539e5918d7dSYoshinori Sato case 14: 1540e5918d7dSYoshinori Sato /* always true case */ 1541e5918d7dSYoshinori Sato gen_goto_tb(ctx, 0, ctx->pc + dst); 1542e5918d7dSYoshinori Sato break; 1543e5918d7dSYoshinori Sato case 15: 1544e5918d7dSYoshinori Sato /* always false case */ 1545e5918d7dSYoshinori Sato /* Nothing do */ 1546e5918d7dSYoshinori Sato break; 1547e5918d7dSYoshinori Sato } 1548e5918d7dSYoshinori Sato } 1549e5918d7dSYoshinori Sato 1550e5918d7dSYoshinori Sato /* beq dsp:3 / bne dsp:3 */ 1551e5918d7dSYoshinori Sato /* beq dsp:8 / bne dsp:8 */ 1552e5918d7dSYoshinori Sato /* bc dsp:8 / bnc dsp:8 */ 1553e5918d7dSYoshinori Sato /* bgtu dsp:8 / bleu dsp:8 */ 1554e5918d7dSYoshinori Sato /* bpz dsp:8 / bn dsp:8 */ 1555e5918d7dSYoshinori Sato /* bge dsp:8 / blt dsp:8 */ 1556e5918d7dSYoshinori Sato /* bgt dsp:8 / ble dsp:8 */ 1557e5918d7dSYoshinori Sato /* bo dsp:8 / bno dsp:8 */ 1558e5918d7dSYoshinori Sato /* beq dsp:16 / bne dsp:16 */ 1559e5918d7dSYoshinori Sato static bool trans_BCnd(DisasContext *ctx, arg_BCnd *a) 1560e5918d7dSYoshinori Sato { 1561e5918d7dSYoshinori Sato rx_bcnd_main(ctx, a->cd, a->dsp); 1562e5918d7dSYoshinori Sato return true; 1563e5918d7dSYoshinori Sato } 1564e5918d7dSYoshinori Sato 1565e5918d7dSYoshinori Sato /* bra dsp:3 */ 1566e5918d7dSYoshinori Sato /* bra dsp:8 */ 1567e5918d7dSYoshinori Sato /* bra dsp:16 */ 1568e5918d7dSYoshinori Sato /* bra dsp:24 */ 1569e5918d7dSYoshinori Sato static bool trans_BRA(DisasContext *ctx, arg_BRA *a) 1570e5918d7dSYoshinori Sato { 1571e5918d7dSYoshinori Sato rx_bcnd_main(ctx, 14, a->dsp); 1572e5918d7dSYoshinori Sato return true; 1573e5918d7dSYoshinori Sato } 1574e5918d7dSYoshinori Sato 1575e5918d7dSYoshinori Sato /* bra rs */ 1576e5918d7dSYoshinori Sato static bool trans_BRA_l(DisasContext *ctx, arg_BRA_l *a) 1577e5918d7dSYoshinori Sato { 1578e5918d7dSYoshinori Sato tcg_gen_addi_i32(cpu_pc, cpu_regs[a->rd], ctx->pc); 1579e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_JUMP; 1580e5918d7dSYoshinori Sato return true; 1581e5918d7dSYoshinori Sato } 1582e5918d7dSYoshinori Sato 1583e5918d7dSYoshinori Sato static inline void rx_save_pc(DisasContext *ctx) 1584e5918d7dSYoshinori Sato { 1585daefc085SRichard Henderson TCGv pc = tcg_constant_i32(ctx->base.pc_next); 1586e5918d7dSYoshinori Sato push(pc); 1587e5918d7dSYoshinori Sato } 1588e5918d7dSYoshinori Sato 1589e5918d7dSYoshinori Sato /* jmp rs */ 1590e5918d7dSYoshinori Sato static bool trans_JMP(DisasContext *ctx, arg_JMP *a) 1591e5918d7dSYoshinori Sato { 1592e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_pc, cpu_regs[a->rs]); 1593e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_JUMP; 1594e5918d7dSYoshinori Sato return true; 1595e5918d7dSYoshinori Sato } 1596e5918d7dSYoshinori Sato 1597e5918d7dSYoshinori Sato /* jsr rs */ 1598e5918d7dSYoshinori Sato static bool trans_JSR(DisasContext *ctx, arg_JSR *a) 1599e5918d7dSYoshinori Sato { 1600e5918d7dSYoshinori Sato rx_save_pc(ctx); 1601e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_pc, cpu_regs[a->rs]); 1602e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_JUMP; 1603e5918d7dSYoshinori Sato return true; 1604e5918d7dSYoshinori Sato } 1605e5918d7dSYoshinori Sato 1606e5918d7dSYoshinori Sato /* bsr dsp:16 */ 1607e5918d7dSYoshinori Sato /* bsr dsp:24 */ 1608e5918d7dSYoshinori Sato static bool trans_BSR(DisasContext *ctx, arg_BSR *a) 1609e5918d7dSYoshinori Sato { 1610e5918d7dSYoshinori Sato rx_save_pc(ctx); 1611e5918d7dSYoshinori Sato rx_bcnd_main(ctx, 14, a->dsp); 1612e5918d7dSYoshinori Sato return true; 1613e5918d7dSYoshinori Sato } 1614e5918d7dSYoshinori Sato 1615e5918d7dSYoshinori Sato /* bsr rs */ 1616e5918d7dSYoshinori Sato static bool trans_BSR_l(DisasContext *ctx, arg_BSR_l *a) 1617e5918d7dSYoshinori Sato { 1618e5918d7dSYoshinori Sato rx_save_pc(ctx); 1619e5918d7dSYoshinori Sato tcg_gen_addi_i32(cpu_pc, cpu_regs[a->rd], ctx->pc); 1620e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_JUMP; 1621e5918d7dSYoshinori Sato return true; 1622e5918d7dSYoshinori Sato } 1623e5918d7dSYoshinori Sato 1624e5918d7dSYoshinori Sato /* rts */ 1625e5918d7dSYoshinori Sato static bool trans_RTS(DisasContext *ctx, arg_RTS *a) 1626e5918d7dSYoshinori Sato { 1627e5918d7dSYoshinori Sato pop(cpu_pc); 1628e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_JUMP; 1629e5918d7dSYoshinori Sato return true; 1630e5918d7dSYoshinori Sato } 1631e5918d7dSYoshinori Sato 1632e5918d7dSYoshinori Sato /* nop */ 1633e5918d7dSYoshinori Sato static bool trans_NOP(DisasContext *ctx, arg_NOP *a) 1634e5918d7dSYoshinori Sato { 1635e5918d7dSYoshinori Sato return true; 1636e5918d7dSYoshinori Sato } 1637e5918d7dSYoshinori Sato 1638e5918d7dSYoshinori Sato /* scmpu */ 1639e5918d7dSYoshinori Sato static bool trans_SCMPU(DisasContext *ctx, arg_SCMPU *a) 1640e5918d7dSYoshinori Sato { 1641ad75a51eSRichard Henderson gen_helper_scmpu(tcg_env); 1642e5918d7dSYoshinori Sato return true; 1643e5918d7dSYoshinori Sato } 1644e5918d7dSYoshinori Sato 1645e5918d7dSYoshinori Sato /* smovu */ 1646e5918d7dSYoshinori Sato static bool trans_SMOVU(DisasContext *ctx, arg_SMOVU *a) 1647e5918d7dSYoshinori Sato { 1648ad75a51eSRichard Henderson gen_helper_smovu(tcg_env); 1649e5918d7dSYoshinori Sato return true; 1650e5918d7dSYoshinori Sato } 1651e5918d7dSYoshinori Sato 1652e5918d7dSYoshinori Sato /* smovf */ 1653e5918d7dSYoshinori Sato static bool trans_SMOVF(DisasContext *ctx, arg_SMOVF *a) 1654e5918d7dSYoshinori Sato { 1655ad75a51eSRichard Henderson gen_helper_smovf(tcg_env); 1656e5918d7dSYoshinori Sato return true; 1657e5918d7dSYoshinori Sato } 1658e5918d7dSYoshinori Sato 1659e5918d7dSYoshinori Sato /* smovb */ 1660e5918d7dSYoshinori Sato static bool trans_SMOVB(DisasContext *ctx, arg_SMOVB *a) 1661e5918d7dSYoshinori Sato { 1662ad75a51eSRichard Henderson gen_helper_smovb(tcg_env); 1663e5918d7dSYoshinori Sato return true; 1664e5918d7dSYoshinori Sato } 1665e5918d7dSYoshinori Sato 1666e5918d7dSYoshinori Sato #define STRING(op) \ 1667e5918d7dSYoshinori Sato do { \ 1668daefc085SRichard Henderson TCGv size = tcg_constant_i32(a->sz); \ 1669ad75a51eSRichard Henderson gen_helper_##op(tcg_env, size); \ 1670e5918d7dSYoshinori Sato } while (0) 1671e5918d7dSYoshinori Sato 1672e5918d7dSYoshinori Sato /* suntile.<bwl> */ 1673e5918d7dSYoshinori Sato static bool trans_SUNTIL(DisasContext *ctx, arg_SUNTIL *a) 1674e5918d7dSYoshinori Sato { 1675e5918d7dSYoshinori Sato STRING(suntil); 1676e5918d7dSYoshinori Sato return true; 1677e5918d7dSYoshinori Sato } 1678e5918d7dSYoshinori Sato 1679e5918d7dSYoshinori Sato /* swhile.<bwl> */ 1680e5918d7dSYoshinori Sato static bool trans_SWHILE(DisasContext *ctx, arg_SWHILE *a) 1681e5918d7dSYoshinori Sato { 1682e5918d7dSYoshinori Sato STRING(swhile); 1683e5918d7dSYoshinori Sato return true; 1684e5918d7dSYoshinori Sato } 1685e5918d7dSYoshinori Sato /* sstr.<bwl> */ 1686e5918d7dSYoshinori Sato static bool trans_SSTR(DisasContext *ctx, arg_SSTR *a) 1687e5918d7dSYoshinori Sato { 1688e5918d7dSYoshinori Sato STRING(sstr); 1689e5918d7dSYoshinori Sato return true; 1690e5918d7dSYoshinori Sato } 1691e5918d7dSYoshinori Sato 1692e5918d7dSYoshinori Sato /* rmpa.<bwl> */ 1693e5918d7dSYoshinori Sato static bool trans_RMPA(DisasContext *ctx, arg_RMPA *a) 1694e5918d7dSYoshinori Sato { 1695e5918d7dSYoshinori Sato STRING(rmpa); 1696e5918d7dSYoshinori Sato return true; 1697e5918d7dSYoshinori Sato } 1698e5918d7dSYoshinori Sato 1699e5918d7dSYoshinori Sato static void rx_mul64hi(TCGv_i64 ret, int rs, int rs2) 1700e5918d7dSYoshinori Sato { 1701e5918d7dSYoshinori Sato TCGv_i64 tmp0, tmp1; 1702e5918d7dSYoshinori Sato tmp0 = tcg_temp_new_i64(); 1703e5918d7dSYoshinori Sato tmp1 = tcg_temp_new_i64(); 1704e5918d7dSYoshinori Sato tcg_gen_ext_i32_i64(tmp0, cpu_regs[rs]); 1705e5918d7dSYoshinori Sato tcg_gen_sari_i64(tmp0, tmp0, 16); 1706e5918d7dSYoshinori Sato tcg_gen_ext_i32_i64(tmp1, cpu_regs[rs2]); 1707e5918d7dSYoshinori Sato tcg_gen_sari_i64(tmp1, tmp1, 16); 1708e5918d7dSYoshinori Sato tcg_gen_mul_i64(ret, tmp0, tmp1); 1709e5918d7dSYoshinori Sato tcg_gen_shli_i64(ret, ret, 16); 1710e5918d7dSYoshinori Sato } 1711e5918d7dSYoshinori Sato 1712e5918d7dSYoshinori Sato static void rx_mul64lo(TCGv_i64 ret, int rs, int rs2) 1713e5918d7dSYoshinori Sato { 1714e5918d7dSYoshinori Sato TCGv_i64 tmp0, tmp1; 1715e5918d7dSYoshinori Sato tmp0 = tcg_temp_new_i64(); 1716e5918d7dSYoshinori Sato tmp1 = tcg_temp_new_i64(); 1717e5918d7dSYoshinori Sato tcg_gen_ext_i32_i64(tmp0, cpu_regs[rs]); 1718e5918d7dSYoshinori Sato tcg_gen_ext16s_i64(tmp0, tmp0); 1719e5918d7dSYoshinori Sato tcg_gen_ext_i32_i64(tmp1, cpu_regs[rs2]); 1720e5918d7dSYoshinori Sato tcg_gen_ext16s_i64(tmp1, tmp1); 1721e5918d7dSYoshinori Sato tcg_gen_mul_i64(ret, tmp0, tmp1); 1722e5918d7dSYoshinori Sato tcg_gen_shli_i64(ret, ret, 16); 1723e5918d7dSYoshinori Sato } 1724e5918d7dSYoshinori Sato 1725e5918d7dSYoshinori Sato /* mulhi rs,rs2 */ 1726e5918d7dSYoshinori Sato static bool trans_MULHI(DisasContext *ctx, arg_MULHI *a) 1727e5918d7dSYoshinori Sato { 1728e5918d7dSYoshinori Sato rx_mul64hi(cpu_acc, a->rs, a->rs2); 1729e5918d7dSYoshinori Sato return true; 1730e5918d7dSYoshinori Sato } 1731e5918d7dSYoshinori Sato 1732e5918d7dSYoshinori Sato /* mullo rs,rs2 */ 1733e5918d7dSYoshinori Sato static bool trans_MULLO(DisasContext *ctx, arg_MULLO *a) 1734e5918d7dSYoshinori Sato { 1735e5918d7dSYoshinori Sato rx_mul64lo(cpu_acc, a->rs, a->rs2); 1736e5918d7dSYoshinori Sato return true; 1737e5918d7dSYoshinori Sato } 1738e5918d7dSYoshinori Sato 1739e5918d7dSYoshinori Sato /* machi rs,rs2 */ 1740e5918d7dSYoshinori Sato static bool trans_MACHI(DisasContext *ctx, arg_MACHI *a) 1741e5918d7dSYoshinori Sato { 1742e5918d7dSYoshinori Sato TCGv_i64 tmp; 1743e5918d7dSYoshinori Sato tmp = tcg_temp_new_i64(); 1744e5918d7dSYoshinori Sato rx_mul64hi(tmp, a->rs, a->rs2); 1745e5918d7dSYoshinori Sato tcg_gen_add_i64(cpu_acc, cpu_acc, tmp); 1746e5918d7dSYoshinori Sato return true; 1747e5918d7dSYoshinori Sato } 1748e5918d7dSYoshinori Sato 1749e5918d7dSYoshinori Sato /* maclo rs,rs2 */ 1750e5918d7dSYoshinori Sato static bool trans_MACLO(DisasContext *ctx, arg_MACLO *a) 1751e5918d7dSYoshinori Sato { 1752e5918d7dSYoshinori Sato TCGv_i64 tmp; 1753e5918d7dSYoshinori Sato tmp = tcg_temp_new_i64(); 1754e5918d7dSYoshinori Sato rx_mul64lo(tmp, a->rs, a->rs2); 1755e5918d7dSYoshinori Sato tcg_gen_add_i64(cpu_acc, cpu_acc, tmp); 1756e5918d7dSYoshinori Sato return true; 1757e5918d7dSYoshinori Sato } 1758e5918d7dSYoshinori Sato 1759e5918d7dSYoshinori Sato /* mvfachi rd */ 1760e5918d7dSYoshinori Sato static bool trans_MVFACHI(DisasContext *ctx, arg_MVFACHI *a) 1761e5918d7dSYoshinori Sato { 1762e5918d7dSYoshinori Sato tcg_gen_extrh_i64_i32(cpu_regs[a->rd], cpu_acc); 1763e5918d7dSYoshinori Sato return true; 1764e5918d7dSYoshinori Sato } 1765e5918d7dSYoshinori Sato 1766e5918d7dSYoshinori Sato /* mvfacmi rd */ 1767e5918d7dSYoshinori Sato static bool trans_MVFACMI(DisasContext *ctx, arg_MVFACMI *a) 1768e5918d7dSYoshinori Sato { 1769e5918d7dSYoshinori Sato TCGv_i64 rd64; 1770e5918d7dSYoshinori Sato rd64 = tcg_temp_new_i64(); 1771e5918d7dSYoshinori Sato tcg_gen_extract_i64(rd64, cpu_acc, 16, 32); 1772e5918d7dSYoshinori Sato tcg_gen_extrl_i64_i32(cpu_regs[a->rd], rd64); 1773e5918d7dSYoshinori Sato return true; 1774e5918d7dSYoshinori Sato } 1775e5918d7dSYoshinori Sato 1776e5918d7dSYoshinori Sato /* mvtachi rs */ 1777e5918d7dSYoshinori Sato static bool trans_MVTACHI(DisasContext *ctx, arg_MVTACHI *a) 1778e5918d7dSYoshinori Sato { 1779e5918d7dSYoshinori Sato TCGv_i64 rs64; 1780e5918d7dSYoshinori Sato rs64 = tcg_temp_new_i64(); 1781e5918d7dSYoshinori Sato tcg_gen_extu_i32_i64(rs64, cpu_regs[a->rs]); 1782e5918d7dSYoshinori Sato tcg_gen_deposit_i64(cpu_acc, cpu_acc, rs64, 32, 32); 1783e5918d7dSYoshinori Sato return true; 1784e5918d7dSYoshinori Sato } 1785e5918d7dSYoshinori Sato 1786e5918d7dSYoshinori Sato /* mvtaclo rs */ 1787e5918d7dSYoshinori Sato static bool trans_MVTACLO(DisasContext *ctx, arg_MVTACLO *a) 1788e5918d7dSYoshinori Sato { 1789e5918d7dSYoshinori Sato TCGv_i64 rs64; 1790e5918d7dSYoshinori Sato rs64 = tcg_temp_new_i64(); 1791e5918d7dSYoshinori Sato tcg_gen_extu_i32_i64(rs64, cpu_regs[a->rs]); 1792e5918d7dSYoshinori Sato tcg_gen_deposit_i64(cpu_acc, cpu_acc, rs64, 0, 32); 1793e5918d7dSYoshinori Sato return true; 1794e5918d7dSYoshinori Sato } 1795e5918d7dSYoshinori Sato 1796e5918d7dSYoshinori Sato /* racw #imm */ 1797e5918d7dSYoshinori Sato static bool trans_RACW(DisasContext *ctx, arg_RACW *a) 1798e5918d7dSYoshinori Sato { 1799daefc085SRichard Henderson TCGv imm = tcg_constant_i32(a->imm + 1); 1800ad75a51eSRichard Henderson gen_helper_racw(tcg_env, imm); 1801e5918d7dSYoshinori Sato return true; 1802e5918d7dSYoshinori Sato } 1803e5918d7dSYoshinori Sato 1804e5918d7dSYoshinori Sato /* sat rd */ 1805e5918d7dSYoshinori Sato static bool trans_SAT(DisasContext *ctx, arg_SAT *a) 1806e5918d7dSYoshinori Sato { 1807e5918d7dSYoshinori Sato TCGv tmp, z; 1808e5918d7dSYoshinori Sato tmp = tcg_temp_new(); 1809daefc085SRichard Henderson z = tcg_constant_i32(0); 1810e5918d7dSYoshinori Sato /* S == 1 -> 0xffffffff / S == 0 -> 0x00000000 */ 1811e5918d7dSYoshinori Sato tcg_gen_sari_i32(tmp, cpu_psw_s, 31); 1812e5918d7dSYoshinori Sato /* S == 1 -> 0x7fffffff / S == 0 -> 0x80000000 */ 1813e5918d7dSYoshinori Sato tcg_gen_xori_i32(tmp, tmp, 0x80000000); 1814e5918d7dSYoshinori Sato tcg_gen_movcond_i32(TCG_COND_LT, cpu_regs[a->rd], 1815e5918d7dSYoshinori Sato cpu_psw_o, z, tmp, cpu_regs[a->rd]); 1816e5918d7dSYoshinori Sato return true; 1817e5918d7dSYoshinori Sato } 1818e5918d7dSYoshinori Sato 1819e5918d7dSYoshinori Sato /* satr */ 1820e5918d7dSYoshinori Sato static bool trans_SATR(DisasContext *ctx, arg_SATR *a) 1821e5918d7dSYoshinori Sato { 1822ad75a51eSRichard Henderson gen_helper_satr(tcg_env); 1823e5918d7dSYoshinori Sato return true; 1824e5918d7dSYoshinori Sato } 1825e5918d7dSYoshinori Sato 1826e5918d7dSYoshinori Sato #define cat3(a, b, c) a##b##c 1827e5918d7dSYoshinori Sato #define FOP(name, op) \ 1828e5918d7dSYoshinori Sato static bool cat3(trans_, name, _ir)(DisasContext *ctx, \ 1829e5918d7dSYoshinori Sato cat3(arg_, name, _ir) * a) \ 1830e5918d7dSYoshinori Sato { \ 1831daefc085SRichard Henderson TCGv imm = tcg_constant_i32(li(ctx, 0)); \ 1832ad75a51eSRichard Henderson gen_helper_##op(cpu_regs[a->rd], tcg_env, \ 1833e5918d7dSYoshinori Sato cpu_regs[a->rd], imm); \ 1834e5918d7dSYoshinori Sato return true; \ 1835e5918d7dSYoshinori Sato } \ 1836e5918d7dSYoshinori Sato static bool cat3(trans_, name, _mr)(DisasContext *ctx, \ 1837e5918d7dSYoshinori Sato cat3(arg_, name, _mr) * a) \ 1838e5918d7dSYoshinori Sato { \ 1839e5918d7dSYoshinori Sato TCGv val, mem; \ 1840e5918d7dSYoshinori Sato mem = tcg_temp_new(); \ 1841e5918d7dSYoshinori Sato val = rx_load_source(ctx, mem, a->ld, MO_32, a->rs); \ 1842ad75a51eSRichard Henderson gen_helper_##op(cpu_regs[a->rd], tcg_env, \ 1843e5918d7dSYoshinori Sato cpu_regs[a->rd], val); \ 1844e5918d7dSYoshinori Sato return true; \ 1845e5918d7dSYoshinori Sato } 1846e5918d7dSYoshinori Sato 1847e5918d7dSYoshinori Sato #define FCONVOP(name, op) \ 1848e5918d7dSYoshinori Sato static bool trans_##name(DisasContext *ctx, arg_##name * a) \ 1849e5918d7dSYoshinori Sato { \ 1850e5918d7dSYoshinori Sato TCGv val, mem; \ 1851e5918d7dSYoshinori Sato mem = tcg_temp_new(); \ 1852e5918d7dSYoshinori Sato val = rx_load_source(ctx, mem, a->ld, MO_32, a->rs); \ 1853ad75a51eSRichard Henderson gen_helper_##op(cpu_regs[a->rd], tcg_env, val); \ 1854e5918d7dSYoshinori Sato return true; \ 1855e5918d7dSYoshinori Sato } 1856e5918d7dSYoshinori Sato 1857e5918d7dSYoshinori Sato FOP(FADD, fadd) 1858e5918d7dSYoshinori Sato FOP(FSUB, fsub) 1859e5918d7dSYoshinori Sato FOP(FMUL, fmul) 1860e5918d7dSYoshinori Sato FOP(FDIV, fdiv) 1861e5918d7dSYoshinori Sato 1862e5918d7dSYoshinori Sato /* fcmp #imm, rd */ 1863e5918d7dSYoshinori Sato static bool trans_FCMP_ir(DisasContext *ctx, arg_FCMP_ir * a) 1864e5918d7dSYoshinori Sato { 1865daefc085SRichard Henderson TCGv imm = tcg_constant_i32(li(ctx, 0)); 1866ad75a51eSRichard Henderson gen_helper_fcmp(tcg_env, cpu_regs[a->rd], imm); 1867e5918d7dSYoshinori Sato return true; 1868e5918d7dSYoshinori Sato } 1869e5918d7dSYoshinori Sato 1870e5918d7dSYoshinori Sato /* fcmp dsp[rs], rd */ 1871e5918d7dSYoshinori Sato /* fcmp rs, rd */ 1872e5918d7dSYoshinori Sato static bool trans_FCMP_mr(DisasContext *ctx, arg_FCMP_mr *a) 1873e5918d7dSYoshinori Sato { 1874e5918d7dSYoshinori Sato TCGv val, mem; 1875e5918d7dSYoshinori Sato mem = tcg_temp_new(); 1876e5918d7dSYoshinori Sato val = rx_load_source(ctx, mem, a->ld, MO_32, a->rs); 1877ad75a51eSRichard Henderson gen_helper_fcmp(tcg_env, cpu_regs[a->rd], val); 1878e5918d7dSYoshinori Sato return true; 1879e5918d7dSYoshinori Sato } 1880e5918d7dSYoshinori Sato 1881e5918d7dSYoshinori Sato FCONVOP(FTOI, ftoi) 1882e5918d7dSYoshinori Sato FCONVOP(ROUND, round) 1883e5918d7dSYoshinori Sato 1884e5918d7dSYoshinori Sato /* itof rs, rd */ 1885e5918d7dSYoshinori Sato /* itof dsp[rs], rd */ 1886e5918d7dSYoshinori Sato static bool trans_ITOF(DisasContext *ctx, arg_ITOF * a) 1887e5918d7dSYoshinori Sato { 1888e5918d7dSYoshinori Sato TCGv val, mem; 1889e5918d7dSYoshinori Sato mem = tcg_temp_new(); 1890e5918d7dSYoshinori Sato val = rx_load_source(ctx, mem, a->ld, a->mi, a->rs); 1891ad75a51eSRichard Henderson gen_helper_itof(cpu_regs[a->rd], tcg_env, val); 1892e5918d7dSYoshinori Sato return true; 1893e5918d7dSYoshinori Sato } 1894e5918d7dSYoshinori Sato 1895e5918d7dSYoshinori Sato static void rx_bsetm(TCGv mem, TCGv mask) 1896e5918d7dSYoshinori Sato { 1897e5918d7dSYoshinori Sato TCGv val; 1898e5918d7dSYoshinori Sato val = tcg_temp_new(); 1899e5918d7dSYoshinori Sato rx_gen_ld(MO_8, val, mem); 1900e5918d7dSYoshinori Sato tcg_gen_or_i32(val, val, mask); 1901e5918d7dSYoshinori Sato rx_gen_st(MO_8, val, mem); 1902e5918d7dSYoshinori Sato } 1903e5918d7dSYoshinori Sato 1904e5918d7dSYoshinori Sato static void rx_bclrm(TCGv mem, TCGv mask) 1905e5918d7dSYoshinori Sato { 1906e5918d7dSYoshinori Sato TCGv val; 1907e5918d7dSYoshinori Sato val = tcg_temp_new(); 1908e5918d7dSYoshinori Sato rx_gen_ld(MO_8, val, mem); 1909e5918d7dSYoshinori Sato tcg_gen_andc_i32(val, val, mask); 1910e5918d7dSYoshinori Sato rx_gen_st(MO_8, val, mem); 1911e5918d7dSYoshinori Sato } 1912e5918d7dSYoshinori Sato 1913e5918d7dSYoshinori Sato static void rx_btstm(TCGv mem, TCGv mask) 1914e5918d7dSYoshinori Sato { 1915e5918d7dSYoshinori Sato TCGv val; 1916e5918d7dSYoshinori Sato val = tcg_temp_new(); 1917e5918d7dSYoshinori Sato rx_gen_ld(MO_8, val, mem); 1918e5918d7dSYoshinori Sato tcg_gen_and_i32(val, val, mask); 1919e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(TCG_COND_NE, cpu_psw_c, val, 0); 1920e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_psw_c); 1921e5918d7dSYoshinori Sato } 1922e5918d7dSYoshinori Sato 1923e5918d7dSYoshinori Sato static void rx_bnotm(TCGv mem, TCGv mask) 1924e5918d7dSYoshinori Sato { 1925e5918d7dSYoshinori Sato TCGv val; 1926e5918d7dSYoshinori Sato val = tcg_temp_new(); 1927e5918d7dSYoshinori Sato rx_gen_ld(MO_8, val, mem); 1928e5918d7dSYoshinori Sato tcg_gen_xor_i32(val, val, mask); 1929e5918d7dSYoshinori Sato rx_gen_st(MO_8, val, mem); 1930e5918d7dSYoshinori Sato } 1931e5918d7dSYoshinori Sato 1932e5918d7dSYoshinori Sato static void rx_bsetr(TCGv reg, TCGv mask) 1933e5918d7dSYoshinori Sato { 1934e5918d7dSYoshinori Sato tcg_gen_or_i32(reg, reg, mask); 1935e5918d7dSYoshinori Sato } 1936e5918d7dSYoshinori Sato 1937e5918d7dSYoshinori Sato static void rx_bclrr(TCGv reg, TCGv mask) 1938e5918d7dSYoshinori Sato { 1939e5918d7dSYoshinori Sato tcg_gen_andc_i32(reg, reg, mask); 1940e5918d7dSYoshinori Sato } 1941e5918d7dSYoshinori Sato 1942e5918d7dSYoshinori Sato static inline void rx_btstr(TCGv reg, TCGv mask) 1943e5918d7dSYoshinori Sato { 1944e5918d7dSYoshinori Sato TCGv t0; 1945e5918d7dSYoshinori Sato t0 = tcg_temp_new(); 1946e5918d7dSYoshinori Sato tcg_gen_and_i32(t0, reg, mask); 1947e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(TCG_COND_NE, cpu_psw_c, t0, 0); 1948e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_psw_z, cpu_psw_c); 1949e5918d7dSYoshinori Sato } 1950e5918d7dSYoshinori Sato 1951e5918d7dSYoshinori Sato static inline void rx_bnotr(TCGv reg, TCGv mask) 1952e5918d7dSYoshinori Sato { 1953e5918d7dSYoshinori Sato tcg_gen_xor_i32(reg, reg, mask); 1954e5918d7dSYoshinori Sato } 1955e5918d7dSYoshinori Sato 1956e5918d7dSYoshinori Sato #define BITOP(name, op) \ 1957e5918d7dSYoshinori Sato static bool cat3(trans_, name, _im)(DisasContext *ctx, \ 1958e5918d7dSYoshinori Sato cat3(arg_, name, _im) * a) \ 1959e5918d7dSYoshinori Sato { \ 1960e5918d7dSYoshinori Sato TCGv mask, mem, addr; \ 1961e5918d7dSYoshinori Sato mem = tcg_temp_new(); \ 1962daefc085SRichard Henderson mask = tcg_constant_i32(1 << a->imm); \ 1963e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, a->ld, MO_8, a->rs); \ 1964e5918d7dSYoshinori Sato cat3(rx_, op, m)(addr, mask); \ 1965e5918d7dSYoshinori Sato return true; \ 1966e5918d7dSYoshinori Sato } \ 1967e5918d7dSYoshinori Sato static bool cat3(trans_, name, _ir)(DisasContext *ctx, \ 1968e5918d7dSYoshinori Sato cat3(arg_, name, _ir) * a) \ 1969e5918d7dSYoshinori Sato { \ 1970e5918d7dSYoshinori Sato TCGv mask; \ 1971daefc085SRichard Henderson mask = tcg_constant_i32(1 << a->imm); \ 1972e5918d7dSYoshinori Sato cat3(rx_, op, r)(cpu_regs[a->rd], mask); \ 1973e5918d7dSYoshinori Sato return true; \ 1974e5918d7dSYoshinori Sato } \ 1975e5918d7dSYoshinori Sato static bool cat3(trans_, name, _rr)(DisasContext *ctx, \ 1976e5918d7dSYoshinori Sato cat3(arg_, name, _rr) * a) \ 1977e5918d7dSYoshinori Sato { \ 1978e5918d7dSYoshinori Sato TCGv mask, b; \ 197909374ee2SRichard Henderson mask = tcg_temp_new(); \ 1980e5918d7dSYoshinori Sato b = tcg_temp_new(); \ 1981e5918d7dSYoshinori Sato tcg_gen_andi_i32(b, cpu_regs[a->rs], 31); \ 198209374ee2SRichard Henderson tcg_gen_shl_i32(mask, tcg_constant_i32(1), b); \ 1983e5918d7dSYoshinori Sato cat3(rx_, op, r)(cpu_regs[a->rd], mask); \ 1984e5918d7dSYoshinori Sato return true; \ 1985e5918d7dSYoshinori Sato } \ 1986e5918d7dSYoshinori Sato static bool cat3(trans_, name, _rm)(DisasContext *ctx, \ 1987e5918d7dSYoshinori Sato cat3(arg_, name, _rm) * a) \ 1988e5918d7dSYoshinori Sato { \ 1989e5918d7dSYoshinori Sato TCGv mask, mem, addr, b; \ 199009374ee2SRichard Henderson mask = tcg_temp_new(); \ 1991e5918d7dSYoshinori Sato b = tcg_temp_new(); \ 1992e5918d7dSYoshinori Sato tcg_gen_andi_i32(b, cpu_regs[a->rd], 7); \ 199309374ee2SRichard Henderson tcg_gen_shl_i32(mask, tcg_constant_i32(1), b); \ 1994e5918d7dSYoshinori Sato mem = tcg_temp_new(); \ 1995e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, a->ld, MO_8, a->rs); \ 1996e5918d7dSYoshinori Sato cat3(rx_, op, m)(addr, mask); \ 1997e5918d7dSYoshinori Sato return true; \ 1998e5918d7dSYoshinori Sato } 1999e5918d7dSYoshinori Sato 2000e5918d7dSYoshinori Sato BITOP(BSET, bset) 2001e5918d7dSYoshinori Sato BITOP(BCLR, bclr) 2002e5918d7dSYoshinori Sato BITOP(BTST, btst) 2003e5918d7dSYoshinori Sato BITOP(BNOT, bnot) 2004e5918d7dSYoshinori Sato 2005e5918d7dSYoshinori Sato static inline void bmcnd_op(TCGv val, TCGCond cond, int pos) 2006e5918d7dSYoshinori Sato { 2007e5918d7dSYoshinori Sato TCGv bit; 2008e5918d7dSYoshinori Sato DisasCompare dc; 2009e5918d7dSYoshinori Sato dc.temp = tcg_temp_new(); 2010e5918d7dSYoshinori Sato bit = tcg_temp_new(); 2011e5918d7dSYoshinori Sato psw_cond(&dc, cond); 2012e5918d7dSYoshinori Sato tcg_gen_andi_i32(val, val, ~(1 << pos)); 2013e5918d7dSYoshinori Sato tcg_gen_setcondi_i32(dc.cond, bit, dc.value, 0); 2014e5918d7dSYoshinori Sato tcg_gen_deposit_i32(val, val, bit, pos, 1); 2015e5918d7dSYoshinori Sato } 2016e5918d7dSYoshinori Sato 2017e5918d7dSYoshinori Sato /* bmcnd #imm, dsp[rd] */ 2018e5918d7dSYoshinori Sato static bool trans_BMCnd_im(DisasContext *ctx, arg_BMCnd_im *a) 2019e5918d7dSYoshinori Sato { 2020e5918d7dSYoshinori Sato TCGv val, mem, addr; 2021e5918d7dSYoshinori Sato val = tcg_temp_new(); 2022e5918d7dSYoshinori Sato mem = tcg_temp_new(); 2023e5918d7dSYoshinori Sato addr = rx_index_addr(ctx, mem, a->ld, MO_8, a->rd); 2024e5918d7dSYoshinori Sato rx_gen_ld(MO_8, val, addr); 2025e5918d7dSYoshinori Sato bmcnd_op(val, a->cd, a->imm); 2026e5918d7dSYoshinori Sato rx_gen_st(MO_8, val, addr); 2027e5918d7dSYoshinori Sato return true; 2028e5918d7dSYoshinori Sato } 2029e5918d7dSYoshinori Sato 2030e5918d7dSYoshinori Sato /* bmcond #imm, rd */ 2031e5918d7dSYoshinori Sato static bool trans_BMCnd_ir(DisasContext *ctx, arg_BMCnd_ir *a) 2032e5918d7dSYoshinori Sato { 2033e5918d7dSYoshinori Sato bmcnd_op(cpu_regs[a->rd], a->cd, a->imm); 2034e5918d7dSYoshinori Sato return true; 2035e5918d7dSYoshinori Sato } 2036e5918d7dSYoshinori Sato 2037e5918d7dSYoshinori Sato enum { 2038e5918d7dSYoshinori Sato PSW_C = 0, 2039e5918d7dSYoshinori Sato PSW_Z = 1, 2040e5918d7dSYoshinori Sato PSW_S = 2, 2041e5918d7dSYoshinori Sato PSW_O = 3, 2042e5918d7dSYoshinori Sato PSW_I = 8, 2043e5918d7dSYoshinori Sato PSW_U = 9, 2044e5918d7dSYoshinori Sato }; 2045e5918d7dSYoshinori Sato 2046e5918d7dSYoshinori Sato static inline void clrsetpsw(DisasContext *ctx, int cb, int val) 2047e5918d7dSYoshinori Sato { 2048e5918d7dSYoshinori Sato if (cb < 8) { 2049e5918d7dSYoshinori Sato switch (cb) { 2050e5918d7dSYoshinori Sato case PSW_C: 2051e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_c, val); 2052e5918d7dSYoshinori Sato break; 2053e5918d7dSYoshinori Sato case PSW_Z: 2054e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_z, val == 0); 2055e5918d7dSYoshinori Sato break; 2056e5918d7dSYoshinori Sato case PSW_S: 2057e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_s, val ? -1 : 0); 2058e5918d7dSYoshinori Sato break; 2059e5918d7dSYoshinori Sato case PSW_O: 2060e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_o, val << 31); 2061e5918d7dSYoshinori Sato break; 2062e5918d7dSYoshinori Sato default: 20638b81968cSMichael Tokarev qemu_log_mask(LOG_GUEST_ERROR, "Invalid destination %d", cb); 2064e5918d7dSYoshinori Sato break; 2065e5918d7dSYoshinori Sato } 2066e5918d7dSYoshinori Sato } else if (is_privileged(ctx, 0)) { 2067e5918d7dSYoshinori Sato switch (cb) { 2068e5918d7dSYoshinori Sato case PSW_I: 2069e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_i, val); 2070e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_UPDATE; 2071e5918d7dSYoshinori Sato break; 2072e5918d7dSYoshinori Sato case PSW_U: 20733c69336aSRichard Henderson if (FIELD_EX32(ctx->tb_flags, PSW, U) != val) { 20743c69336aSRichard Henderson ctx->tb_flags = FIELD_DP32(ctx->tb_flags, PSW, U, val); 2075e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_u, val); 20763c69336aSRichard Henderson tcg_gen_mov_i32(val ? cpu_isp : cpu_usp, cpu_sp); 20773c69336aSRichard Henderson tcg_gen_mov_i32(cpu_sp, val ? cpu_usp : cpu_isp); 20783c69336aSRichard Henderson } 2079e5918d7dSYoshinori Sato break; 2080e5918d7dSYoshinori Sato default: 20818b81968cSMichael Tokarev qemu_log_mask(LOG_GUEST_ERROR, "Invalid destination %d", cb); 2082e5918d7dSYoshinori Sato break; 2083e5918d7dSYoshinori Sato } 2084e5918d7dSYoshinori Sato } 2085e5918d7dSYoshinori Sato } 2086e5918d7dSYoshinori Sato 2087e5918d7dSYoshinori Sato /* clrpsw psw */ 2088e5918d7dSYoshinori Sato static bool trans_CLRPSW(DisasContext *ctx, arg_CLRPSW *a) 2089e5918d7dSYoshinori Sato { 2090e5918d7dSYoshinori Sato clrsetpsw(ctx, a->cb, 0); 2091e5918d7dSYoshinori Sato return true; 2092e5918d7dSYoshinori Sato } 2093e5918d7dSYoshinori Sato 2094e5918d7dSYoshinori Sato /* setpsw psw */ 2095e5918d7dSYoshinori Sato static bool trans_SETPSW(DisasContext *ctx, arg_SETPSW *a) 2096e5918d7dSYoshinori Sato { 2097e5918d7dSYoshinori Sato clrsetpsw(ctx, a->cb, 1); 2098e5918d7dSYoshinori Sato return true; 2099e5918d7dSYoshinori Sato } 2100e5918d7dSYoshinori Sato 2101e5918d7dSYoshinori Sato /* mvtipl #imm */ 2102e5918d7dSYoshinori Sato static bool trans_MVTIPL(DisasContext *ctx, arg_MVTIPL *a) 2103e5918d7dSYoshinori Sato { 2104e5918d7dSYoshinori Sato if (is_privileged(ctx, 1)) { 2105e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_psw_ipl, a->imm); 2106e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_UPDATE; 2107e5918d7dSYoshinori Sato } 2108e5918d7dSYoshinori Sato return true; 2109e5918d7dSYoshinori Sato } 2110e5918d7dSYoshinori Sato 2111e5918d7dSYoshinori Sato /* mvtc #imm, rd */ 2112e5918d7dSYoshinori Sato static bool trans_MVTC_i(DisasContext *ctx, arg_MVTC_i *a) 2113e5918d7dSYoshinori Sato { 2114e5918d7dSYoshinori Sato TCGv imm; 2115e5918d7dSYoshinori Sato 2116daefc085SRichard Henderson imm = tcg_constant_i32(a->imm); 2117e5918d7dSYoshinori Sato move_to_cr(ctx, imm, a->cr); 2118e5918d7dSYoshinori Sato return true; 2119e5918d7dSYoshinori Sato } 2120e5918d7dSYoshinori Sato 2121e5918d7dSYoshinori Sato /* mvtc rs, rd */ 2122e5918d7dSYoshinori Sato static bool trans_MVTC_r(DisasContext *ctx, arg_MVTC_r *a) 2123e5918d7dSYoshinori Sato { 2124e5918d7dSYoshinori Sato move_to_cr(ctx, cpu_regs[a->rs], a->cr); 2125e5918d7dSYoshinori Sato return true; 2126e5918d7dSYoshinori Sato } 2127e5918d7dSYoshinori Sato 2128e5918d7dSYoshinori Sato /* mvfc rs, rd */ 2129e5918d7dSYoshinori Sato static bool trans_MVFC(DisasContext *ctx, arg_MVFC *a) 2130e5918d7dSYoshinori Sato { 21313626a3feSRichard Henderson move_from_cr(ctx, cpu_regs[a->rd], a->cr, ctx->pc); 2132e5918d7dSYoshinori Sato return true; 2133e5918d7dSYoshinori Sato } 2134e5918d7dSYoshinori Sato 2135e5918d7dSYoshinori Sato /* rtfi */ 2136e5918d7dSYoshinori Sato static bool trans_RTFI(DisasContext *ctx, arg_RTFI *a) 2137e5918d7dSYoshinori Sato { 2138e5918d7dSYoshinori Sato TCGv psw; 2139e5918d7dSYoshinori Sato if (is_privileged(ctx, 1)) { 2140e5918d7dSYoshinori Sato psw = tcg_temp_new(); 2141e5918d7dSYoshinori Sato tcg_gen_mov_i32(cpu_pc, cpu_bpc); 2142e5918d7dSYoshinori Sato tcg_gen_mov_i32(psw, cpu_bpsw); 2143ad75a51eSRichard Henderson gen_helper_set_psw_rte(tcg_env, psw); 2144e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_EXIT; 2145e5918d7dSYoshinori Sato } 2146e5918d7dSYoshinori Sato return true; 2147e5918d7dSYoshinori Sato } 2148e5918d7dSYoshinori Sato 2149e5918d7dSYoshinori Sato /* rte */ 2150e5918d7dSYoshinori Sato static bool trans_RTE(DisasContext *ctx, arg_RTE *a) 2151e5918d7dSYoshinori Sato { 2152e5918d7dSYoshinori Sato TCGv psw; 2153e5918d7dSYoshinori Sato if (is_privileged(ctx, 1)) { 2154e5918d7dSYoshinori Sato psw = tcg_temp_new(); 2155e5918d7dSYoshinori Sato pop(cpu_pc); 2156e5918d7dSYoshinori Sato pop(psw); 2157ad75a51eSRichard Henderson gen_helper_set_psw_rte(tcg_env, psw); 2158e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_EXIT; 2159e5918d7dSYoshinori Sato } 2160e5918d7dSYoshinori Sato return true; 2161e5918d7dSYoshinori Sato } 2162e5918d7dSYoshinori Sato 2163e5918d7dSYoshinori Sato /* brk */ 2164e5918d7dSYoshinori Sato static bool trans_BRK(DisasContext *ctx, arg_BRK *a) 2165e5918d7dSYoshinori Sato { 2166e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next); 2167ad75a51eSRichard Henderson gen_helper_rxbrk(tcg_env); 2168e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_NORETURN; 2169e5918d7dSYoshinori Sato return true; 2170e5918d7dSYoshinori Sato } 2171e5918d7dSYoshinori Sato 2172e5918d7dSYoshinori Sato /* int #imm */ 2173e5918d7dSYoshinori Sato static bool trans_INT(DisasContext *ctx, arg_INT *a) 2174e5918d7dSYoshinori Sato { 2175e5918d7dSYoshinori Sato TCGv vec; 2176e5918d7dSYoshinori Sato 2177e5918d7dSYoshinori Sato tcg_debug_assert(a->imm < 0x100); 2178daefc085SRichard Henderson vec = tcg_constant_i32(a->imm); 2179e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next); 2180ad75a51eSRichard Henderson gen_helper_rxint(tcg_env, vec); 2181e5918d7dSYoshinori Sato ctx->base.is_jmp = DISAS_NORETURN; 2182e5918d7dSYoshinori Sato return true; 2183e5918d7dSYoshinori Sato } 2184e5918d7dSYoshinori Sato 2185e5918d7dSYoshinori Sato /* wait */ 2186e5918d7dSYoshinori Sato static bool trans_WAIT(DisasContext *ctx, arg_WAIT *a) 2187e5918d7dSYoshinori Sato { 2188e5918d7dSYoshinori Sato if (is_privileged(ctx, 1)) { 2189724eaeceSTomoaki Kawada tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next); 2190ad75a51eSRichard Henderson gen_helper_wait(tcg_env); 2191e5918d7dSYoshinori Sato } 2192e5918d7dSYoshinori Sato return true; 2193e5918d7dSYoshinori Sato } 2194e5918d7dSYoshinori Sato 2195e5918d7dSYoshinori Sato static void rx_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 2196e5918d7dSYoshinori Sato { 2197e5918d7dSYoshinori Sato DisasContext *ctx = container_of(dcbase, DisasContext, base); 219894956d7bSPhilippe Mathieu-Daudé ctx->env = cpu_env(cs); 21994341631eSRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 2200e5918d7dSYoshinori Sato } 2201e5918d7dSYoshinori Sato 2202e5918d7dSYoshinori Sato static void rx_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 2203e5918d7dSYoshinori Sato { 2204e5918d7dSYoshinori Sato } 2205e5918d7dSYoshinori Sato 2206e5918d7dSYoshinori Sato static void rx_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 2207e5918d7dSYoshinori Sato { 2208e5918d7dSYoshinori Sato DisasContext *ctx = container_of(dcbase, DisasContext, base); 2209e5918d7dSYoshinori Sato 2210e5918d7dSYoshinori Sato tcg_gen_insn_start(ctx->base.pc_next); 2211e5918d7dSYoshinori Sato } 2212e5918d7dSYoshinori Sato 2213e5918d7dSYoshinori Sato static void rx_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 2214e5918d7dSYoshinori Sato { 2215e5918d7dSYoshinori Sato DisasContext *ctx = container_of(dcbase, DisasContext, base); 2216e5918d7dSYoshinori Sato uint32_t insn; 2217e5918d7dSYoshinori Sato 2218e5918d7dSYoshinori Sato ctx->pc = ctx->base.pc_next; 2219e5918d7dSYoshinori Sato insn = decode_load(ctx); 2220e5918d7dSYoshinori Sato if (!decode(ctx, insn)) { 2221ad75a51eSRichard Henderson gen_helper_raise_illegal_instruction(tcg_env); 2222e5918d7dSYoshinori Sato } 2223e5918d7dSYoshinori Sato } 2224e5918d7dSYoshinori Sato 2225e5918d7dSYoshinori Sato static void rx_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 2226e5918d7dSYoshinori Sato { 2227e5918d7dSYoshinori Sato DisasContext *ctx = container_of(dcbase, DisasContext, base); 2228e5918d7dSYoshinori Sato 2229e5918d7dSYoshinori Sato switch (ctx->base.is_jmp) { 2230e5918d7dSYoshinori Sato case DISAS_NEXT: 2231e5918d7dSYoshinori Sato case DISAS_TOO_MANY: 2232e5918d7dSYoshinori Sato gen_goto_tb(ctx, 0, dcbase->pc_next); 2233e5918d7dSYoshinori Sato break; 2234e5918d7dSYoshinori Sato case DISAS_JUMP: 2235e5918d7dSYoshinori Sato tcg_gen_lookup_and_goto_ptr(); 2236e5918d7dSYoshinori Sato break; 2237e5918d7dSYoshinori Sato case DISAS_UPDATE: 2238e5918d7dSYoshinori Sato tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next); 223940bd0502SPhilippe Mathieu-Daudé /* fall through */ 2240e5918d7dSYoshinori Sato case DISAS_EXIT: 2241e5918d7dSYoshinori Sato tcg_gen_exit_tb(NULL, 0); 2242e5918d7dSYoshinori Sato break; 2243e5918d7dSYoshinori Sato case DISAS_NORETURN: 2244e5918d7dSYoshinori Sato break; 2245e5918d7dSYoshinori Sato default: 2246e5918d7dSYoshinori Sato g_assert_not_reached(); 2247e5918d7dSYoshinori Sato } 2248e5918d7dSYoshinori Sato } 2249e5918d7dSYoshinori Sato 22508eb806a7SRichard Henderson static void rx_tr_disas_log(const DisasContextBase *dcbase, 22518eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 2252e5918d7dSYoshinori Sato { 22538eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 22548eb806a7SRichard Henderson target_disas(logfile, cs, dcbase->pc_first, dcbase->tb->size); 2255e5918d7dSYoshinori Sato } 2256e5918d7dSYoshinori Sato 2257e5918d7dSYoshinori Sato static const TranslatorOps rx_tr_ops = { 2258e5918d7dSYoshinori Sato .init_disas_context = rx_tr_init_disas_context, 2259e5918d7dSYoshinori Sato .tb_start = rx_tr_tb_start, 2260e5918d7dSYoshinori Sato .insn_start = rx_tr_insn_start, 2261e5918d7dSYoshinori Sato .translate_insn = rx_tr_translate_insn, 2262e5918d7dSYoshinori Sato .tb_stop = rx_tr_tb_stop, 2263e5918d7dSYoshinori Sato .disas_log = rx_tr_disas_log, 2264e5918d7dSYoshinori Sato }; 2265e5918d7dSYoshinori Sato 2266597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 226732f0c394SAnton Johansson vaddr pc, void *host_pc) 2268e5918d7dSYoshinori Sato { 2269e5918d7dSYoshinori Sato DisasContext dc; 2270e5918d7dSYoshinori Sato 2271306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &rx_tr_ops, &dc.base); 2272e5918d7dSYoshinori Sato } 2273e5918d7dSYoshinori Sato 2274e5918d7dSYoshinori Sato #define ALLOC_REGISTER(sym, name) \ 2275ad75a51eSRichard Henderson cpu_##sym = tcg_global_mem_new_i32(tcg_env, \ 2276e5918d7dSYoshinori Sato offsetof(CPURXState, sym), name) 2277e5918d7dSYoshinori Sato 2278e5918d7dSYoshinori Sato void rx_translate_init(void) 2279e5918d7dSYoshinori Sato { 2280e5918d7dSYoshinori Sato static const char * const regnames[NUM_REGS] = { 2281e5918d7dSYoshinori Sato "R0", "R1", "R2", "R3", "R4", "R5", "R6", "R7", 2282e5918d7dSYoshinori Sato "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15" 2283e5918d7dSYoshinori Sato }; 2284e5918d7dSYoshinori Sato int i; 2285e5918d7dSYoshinori Sato 2286e5918d7dSYoshinori Sato for (i = 0; i < NUM_REGS; i++) { 2287ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new_i32(tcg_env, 2288e5918d7dSYoshinori Sato offsetof(CPURXState, regs[i]), 2289e5918d7dSYoshinori Sato regnames[i]); 2290e5918d7dSYoshinori Sato } 2291e5918d7dSYoshinori Sato ALLOC_REGISTER(pc, "PC"); 2292e5918d7dSYoshinori Sato ALLOC_REGISTER(psw_o, "PSW(O)"); 2293e5918d7dSYoshinori Sato ALLOC_REGISTER(psw_s, "PSW(S)"); 2294e5918d7dSYoshinori Sato ALLOC_REGISTER(psw_z, "PSW(Z)"); 2295e5918d7dSYoshinori Sato ALLOC_REGISTER(psw_c, "PSW(C)"); 2296e5918d7dSYoshinori Sato ALLOC_REGISTER(psw_u, "PSW(U)"); 2297e5918d7dSYoshinori Sato ALLOC_REGISTER(psw_i, "PSW(I)"); 2298e5918d7dSYoshinori Sato ALLOC_REGISTER(psw_pm, "PSW(PM)"); 2299e5918d7dSYoshinori Sato ALLOC_REGISTER(psw_ipl, "PSW(IPL)"); 2300e5918d7dSYoshinori Sato ALLOC_REGISTER(usp, "USP"); 2301e5918d7dSYoshinori Sato ALLOC_REGISTER(fpsw, "FPSW"); 2302e5918d7dSYoshinori Sato ALLOC_REGISTER(bpsw, "BPSW"); 2303e5918d7dSYoshinori Sato ALLOC_REGISTER(bpc, "BPC"); 2304e5918d7dSYoshinori Sato ALLOC_REGISTER(isp, "ISP"); 2305e5918d7dSYoshinori Sato ALLOC_REGISTER(fintv, "FINTV"); 2306e5918d7dSYoshinori Sato ALLOC_REGISTER(intb, "INTB"); 2307ad75a51eSRichard Henderson cpu_acc = tcg_global_mem_new_i64(tcg_env, 2308e5918d7dSYoshinori Sato offsetof(CPURXState, acc), "ACC"); 2309e5918d7dSYoshinori Sato } 2310