xref: /openbmc/qemu/target/ppc/translate.c (revision d53106c9)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  *  PowerPC emulation for qemu: main translation routines.
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2003-2007 Jocelyn Mayer
5fcf5ef2aSThomas Huth  *  Copyright (C) 2011 Freescale Semiconductor, Inc.
6fcf5ef2aSThomas Huth  *
7fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
106bd039cdSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth  *
12fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
16fcf5ef2aSThomas Huth  *
17fcf5ef2aSThomas Huth  * You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth #include "cpu.h"
23fcf5ef2aSThomas Huth #include "internal.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/exec-all.h"
26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op-gvec.h"
28fcf5ef2aSThomas Huth #include "qemu/host-utils.h"
29db725815SMarkus Armbruster #include "qemu/main-loop.h"
30fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h"
31fcf5ef2aSThomas Huth 
32fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
33fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
34fcf5ef2aSThomas Huth 
35b6bac4bcSEmilio G. Cota #include "exec/translator.h"
36fcf5ef2aSThomas Huth #include "exec/log.h"
37f34ec0f6SRichard Henderson #include "qemu/atomic128.h"
3899e964efSFabiano Rosas #include "spr_common.h"
39eeaaefe9SLeandro Lupori #include "power8-pmu.h"
40fcf5ef2aSThomas Huth 
413e770bf7SBruno Larsen (billionai) #include "qemu/qemu-print.h"
423e770bf7SBruno Larsen (billionai) #include "qapi/error.h"
43fcf5ef2aSThomas Huth 
44*d53106c9SRichard Henderson #define HELPER_H "helper.h"
45*d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
46*d53106c9SRichard Henderson #undef  HELPER_H
47*d53106c9SRichard Henderson 
48fcf5ef2aSThomas Huth #define CPU_SINGLE_STEP 0x1
49fcf5ef2aSThomas Huth #define CPU_BRANCH_STEP 0x2
50fcf5ef2aSThomas Huth 
51fcf5ef2aSThomas Huth /* Include definitions for instructions classes and implementations flags */
52efe843d8SDavid Gibson /* #define PPC_DEBUG_DISAS */
53fcf5ef2aSThomas Huth 
54fcf5ef2aSThomas Huth #ifdef PPC_DEBUG_DISAS
55fcf5ef2aSThomas Huth #  define LOG_DISAS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
56fcf5ef2aSThomas Huth #else
57fcf5ef2aSThomas Huth #  define LOG_DISAS(...) do { } while (0)
58fcf5ef2aSThomas Huth #endif
59fcf5ef2aSThomas Huth /*****************************************************************************/
60fcf5ef2aSThomas Huth /* Code translation helpers                                                  */
61fcf5ef2aSThomas Huth 
62fcf5ef2aSThomas Huth /* global register indexes */
63fcf5ef2aSThomas Huth static char cpu_reg_names[10 * 3 + 22 * 4   /* GPR */
64fcf5ef2aSThomas Huth                           + 10 * 4 + 22 * 5 /* SPE GPRh */
65fcf5ef2aSThomas Huth                           + 8 * 5           /* CRF */];
66fcf5ef2aSThomas Huth static TCGv cpu_gpr[32];
67fcf5ef2aSThomas Huth static TCGv cpu_gprh[32];
68fcf5ef2aSThomas Huth static TCGv_i32 cpu_crf[8];
69fcf5ef2aSThomas Huth static TCGv cpu_nip;
70fcf5ef2aSThomas Huth static TCGv cpu_msr;
71fcf5ef2aSThomas Huth static TCGv cpu_ctr;
72fcf5ef2aSThomas Huth static TCGv cpu_lr;
73fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
74fcf5ef2aSThomas Huth static TCGv cpu_cfar;
75fcf5ef2aSThomas Huth #endif
76dd09c361SNikunj A Dadhania static TCGv cpu_xer, cpu_so, cpu_ov, cpu_ca, cpu_ov32, cpu_ca32;
77fcf5ef2aSThomas Huth static TCGv cpu_reserve;
78253ce7b2SNikunj A Dadhania static TCGv cpu_reserve_val;
79894448aeSRichard Henderson static TCGv cpu_reserve_val2;
80fcf5ef2aSThomas Huth static TCGv cpu_fpscr;
81fcf5ef2aSThomas Huth static TCGv_i32 cpu_access_type;
82fcf5ef2aSThomas Huth 
83fcf5ef2aSThomas Huth #include "exec/gen-icount.h"
84fcf5ef2aSThomas Huth 
85fcf5ef2aSThomas Huth void ppc_translate_init(void)
86fcf5ef2aSThomas Huth {
87fcf5ef2aSThomas Huth     int i;
88fcf5ef2aSThomas Huth     char *p;
89fcf5ef2aSThomas Huth     size_t cpu_reg_names_size;
90fcf5ef2aSThomas Huth 
91fcf5ef2aSThomas Huth     p = cpu_reg_names;
92fcf5ef2aSThomas Huth     cpu_reg_names_size = sizeof(cpu_reg_names);
93fcf5ef2aSThomas Huth 
94fcf5ef2aSThomas Huth     for (i = 0; i < 8; i++) {
95fcf5ef2aSThomas Huth         snprintf(p, cpu_reg_names_size, "crf%d", i);
96fcf5ef2aSThomas Huth         cpu_crf[i] = tcg_global_mem_new_i32(cpu_env,
97fcf5ef2aSThomas Huth                                             offsetof(CPUPPCState, crf[i]), p);
98fcf5ef2aSThomas Huth         p += 5;
99fcf5ef2aSThomas Huth         cpu_reg_names_size -= 5;
100fcf5ef2aSThomas Huth     }
101fcf5ef2aSThomas Huth 
102fcf5ef2aSThomas Huth     for (i = 0; i < 32; i++) {
103fcf5ef2aSThomas Huth         snprintf(p, cpu_reg_names_size, "r%d", i);
104fcf5ef2aSThomas Huth         cpu_gpr[i] = tcg_global_mem_new(cpu_env,
105fcf5ef2aSThomas Huth                                         offsetof(CPUPPCState, gpr[i]), p);
106fcf5ef2aSThomas Huth         p += (i < 10) ? 3 : 4;
107fcf5ef2aSThomas Huth         cpu_reg_names_size -= (i < 10) ? 3 : 4;
108fcf5ef2aSThomas Huth         snprintf(p, cpu_reg_names_size, "r%dH", i);
109fcf5ef2aSThomas Huth         cpu_gprh[i] = tcg_global_mem_new(cpu_env,
110fcf5ef2aSThomas Huth                                          offsetof(CPUPPCState, gprh[i]), p);
111fcf5ef2aSThomas Huth         p += (i < 10) ? 4 : 5;
112fcf5ef2aSThomas Huth         cpu_reg_names_size -= (i < 10) ? 4 : 5;
113fcf5ef2aSThomas Huth     }
114fcf5ef2aSThomas Huth 
115fcf5ef2aSThomas Huth     cpu_nip = tcg_global_mem_new(cpu_env,
116fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, nip), "nip");
117fcf5ef2aSThomas Huth 
118fcf5ef2aSThomas Huth     cpu_msr = tcg_global_mem_new(cpu_env,
119fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, msr), "msr");
120fcf5ef2aSThomas Huth 
121fcf5ef2aSThomas Huth     cpu_ctr = tcg_global_mem_new(cpu_env,
122fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, ctr), "ctr");
123fcf5ef2aSThomas Huth 
124fcf5ef2aSThomas Huth     cpu_lr = tcg_global_mem_new(cpu_env,
125fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, lr), "lr");
126fcf5ef2aSThomas Huth 
127fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
128fcf5ef2aSThomas Huth     cpu_cfar = tcg_global_mem_new(cpu_env,
129fcf5ef2aSThomas Huth                                   offsetof(CPUPPCState, cfar), "cfar");
130fcf5ef2aSThomas Huth #endif
131fcf5ef2aSThomas Huth 
132fcf5ef2aSThomas Huth     cpu_xer = tcg_global_mem_new(cpu_env,
133fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, xer), "xer");
134fcf5ef2aSThomas Huth     cpu_so = tcg_global_mem_new(cpu_env,
135fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, so), "SO");
136fcf5ef2aSThomas Huth     cpu_ov = tcg_global_mem_new(cpu_env,
137fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, ov), "OV");
138fcf5ef2aSThomas Huth     cpu_ca = tcg_global_mem_new(cpu_env,
139fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, ca), "CA");
140dd09c361SNikunj A Dadhania     cpu_ov32 = tcg_global_mem_new(cpu_env,
141dd09c361SNikunj A Dadhania                                   offsetof(CPUPPCState, ov32), "OV32");
142dd09c361SNikunj A Dadhania     cpu_ca32 = tcg_global_mem_new(cpu_env,
143dd09c361SNikunj A Dadhania                                   offsetof(CPUPPCState, ca32), "CA32");
144fcf5ef2aSThomas Huth 
145fcf5ef2aSThomas Huth     cpu_reserve = tcg_global_mem_new(cpu_env,
146fcf5ef2aSThomas Huth                                      offsetof(CPUPPCState, reserve_addr),
147fcf5ef2aSThomas Huth                                      "reserve_addr");
148253ce7b2SNikunj A Dadhania     cpu_reserve_val = tcg_global_mem_new(cpu_env,
149253ce7b2SNikunj A Dadhania                                          offsetof(CPUPPCState, reserve_val),
150253ce7b2SNikunj A Dadhania                                          "reserve_val");
151894448aeSRichard Henderson     cpu_reserve_val2 = tcg_global_mem_new(cpu_env,
152894448aeSRichard Henderson                                           offsetof(CPUPPCState, reserve_val2),
153894448aeSRichard Henderson                                           "reserve_val2");
154fcf5ef2aSThomas Huth 
155fcf5ef2aSThomas Huth     cpu_fpscr = tcg_global_mem_new(cpu_env,
156fcf5ef2aSThomas Huth                                    offsetof(CPUPPCState, fpscr), "fpscr");
157fcf5ef2aSThomas Huth 
158fcf5ef2aSThomas Huth     cpu_access_type = tcg_global_mem_new_i32(cpu_env,
159efe843d8SDavid Gibson                                              offsetof(CPUPPCState, access_type),
160efe843d8SDavid Gibson                                              "access_type");
161fcf5ef2aSThomas Huth }
162fcf5ef2aSThomas Huth 
163fcf5ef2aSThomas Huth /* internal defines */
164fcf5ef2aSThomas Huth struct DisasContext {
165b6bac4bcSEmilio G. Cota     DisasContextBase base;
1662c2bcb1bSRichard Henderson     target_ulong cia;  /* current instruction address */
167fcf5ef2aSThomas Huth     uint32_t opcode;
168fcf5ef2aSThomas Huth     /* Routine used to access memory */
169fcf5ef2aSThomas Huth     bool pr, hv, dr, le_mode;
170fcf5ef2aSThomas Huth     bool lazy_tlb_flush;
171fcf5ef2aSThomas Huth     bool need_access_type;
172fcf5ef2aSThomas Huth     int mem_idx;
173fcf5ef2aSThomas Huth     int access_type;
174fcf5ef2aSThomas Huth     /* Translation flags */
17514776ab5STony Nguyen     MemOp default_tcg_memop_mask;
176fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
177fcf5ef2aSThomas Huth     bool sf_mode;
178fcf5ef2aSThomas Huth     bool has_cfar;
179fcf5ef2aSThomas Huth #endif
180fcf5ef2aSThomas Huth     bool fpu_enabled;
181fcf5ef2aSThomas Huth     bool altivec_enabled;
182fcf5ef2aSThomas Huth     bool vsx_enabled;
183fcf5ef2aSThomas Huth     bool spe_enabled;
184fcf5ef2aSThomas Huth     bool tm_enabled;
185c6fd28fdSSuraj Jitindar Singh     bool gtse;
1861db3632aSMatheus Ferst     bool hr;
187f7460df2SDaniel Henrique Barboza     bool mmcr0_pmcc0;
188f7460df2SDaniel Henrique Barboza     bool mmcr0_pmcc1;
1898b3d1c49SLeandro Lupori     bool mmcr0_pmcjce;
1908b3d1c49SLeandro Lupori     bool pmc_other;
19146d396bdSDaniel Henrique Barboza     bool pmu_insn_cnt;
192fcf5ef2aSThomas Huth     ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
193fcf5ef2aSThomas Huth     int singlestep_enabled;
1940e3bf489SRoman Kapl     uint32_t flags;
195fcf5ef2aSThomas Huth     uint64_t insns_flags;
196fcf5ef2aSThomas Huth     uint64_t insns_flags2;
197fcf5ef2aSThomas Huth };
198fcf5ef2aSThomas Huth 
199a9b5b3d0SRichard Henderson #define DISAS_EXIT         DISAS_TARGET_0  /* exit to main loop, pc updated */
200a9b5b3d0SRichard Henderson #define DISAS_EXIT_UPDATE  DISAS_TARGET_1  /* exit to main loop, pc stale */
201a9b5b3d0SRichard Henderson #define DISAS_CHAIN        DISAS_TARGET_2  /* lookup next tb, pc updated */
202a9b5b3d0SRichard Henderson #define DISAS_CHAIN_UPDATE DISAS_TARGET_3  /* lookup next tb, pc stale */
203a9b5b3d0SRichard Henderson 
204fcf5ef2aSThomas Huth /* Return true iff byteswap is needed in a scalar memop */
205fcf5ef2aSThomas Huth static inline bool need_byteswap(const DisasContext *ctx)
206fcf5ef2aSThomas Huth {
207ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
208fcf5ef2aSThomas Huth      return ctx->le_mode;
209fcf5ef2aSThomas Huth #else
210fcf5ef2aSThomas Huth      return !ctx->le_mode;
211fcf5ef2aSThomas Huth #endif
212fcf5ef2aSThomas Huth }
213fcf5ef2aSThomas Huth 
214fcf5ef2aSThomas Huth /* True when active word size < size of target_long.  */
215fcf5ef2aSThomas Huth #ifdef TARGET_PPC64
216fcf5ef2aSThomas Huth # define NARROW_MODE(C)  (!(C)->sf_mode)
217fcf5ef2aSThomas Huth #else
218fcf5ef2aSThomas Huth # define NARROW_MODE(C)  0
219fcf5ef2aSThomas Huth #endif
220fcf5ef2aSThomas Huth 
221fcf5ef2aSThomas Huth struct opc_handler_t {
222fcf5ef2aSThomas Huth     /* invalid bits for instruction 1 (Rc(opcode) == 0) */
223fcf5ef2aSThomas Huth     uint32_t inval1;
224fcf5ef2aSThomas Huth     /* invalid bits for instruction 2 (Rc(opcode) == 1) */
225fcf5ef2aSThomas Huth     uint32_t inval2;
226fcf5ef2aSThomas Huth     /* instruction type */
227fcf5ef2aSThomas Huth     uint64_t type;
228fcf5ef2aSThomas Huth     /* extended instruction type */
229fcf5ef2aSThomas Huth     uint64_t type2;
230fcf5ef2aSThomas Huth     /* handler */
231fcf5ef2aSThomas Huth     void (*handler)(DisasContext *ctx);
232fcf5ef2aSThomas Huth };
233fcf5ef2aSThomas Huth 
2340e3bf489SRoman Kapl /* SPR load/store helpers */
2350e3bf489SRoman Kapl static inline void gen_load_spr(TCGv t, int reg)
2360e3bf489SRoman Kapl {
2370e3bf489SRoman Kapl     tcg_gen_ld_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
2380e3bf489SRoman Kapl }
2390e3bf489SRoman Kapl 
2400e3bf489SRoman Kapl static inline void gen_store_spr(int reg, TCGv t)
2410e3bf489SRoman Kapl {
2420e3bf489SRoman Kapl     tcg_gen_st_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
2430e3bf489SRoman Kapl }
2440e3bf489SRoman Kapl 
245fcf5ef2aSThomas Huth static inline void gen_set_access_type(DisasContext *ctx, int access_type)
246fcf5ef2aSThomas Huth {
247fcf5ef2aSThomas Huth     if (ctx->need_access_type && ctx->access_type != access_type) {
248fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_access_type, access_type);
249fcf5ef2aSThomas Huth         ctx->access_type = access_type;
250fcf5ef2aSThomas Huth     }
251fcf5ef2aSThomas Huth }
252fcf5ef2aSThomas Huth 
253fcf5ef2aSThomas Huth static inline void gen_update_nip(DisasContext *ctx, target_ulong nip)
254fcf5ef2aSThomas Huth {
255fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
256fcf5ef2aSThomas Huth         nip = (uint32_t)nip;
257fcf5ef2aSThomas Huth     }
258fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_nip, nip);
259fcf5ef2aSThomas Huth }
260fcf5ef2aSThomas Huth 
261fcf5ef2aSThomas Huth static void gen_exception_err(DisasContext *ctx, uint32_t excp, uint32_t error)
262fcf5ef2aSThomas Huth {
263fcf5ef2aSThomas Huth     TCGv_i32 t0, t1;
264fcf5ef2aSThomas Huth 
265efe843d8SDavid Gibson     /*
266efe843d8SDavid Gibson      * These are all synchronous exceptions, we set the PC back to the
267efe843d8SDavid Gibson      * faulting instruction
268fcf5ef2aSThomas Huth      */
2692c2bcb1bSRichard Henderson     gen_update_nip(ctx, ctx->cia);
2707058ff52SRichard Henderson     t0 = tcg_constant_i32(excp);
2717058ff52SRichard Henderson     t1 = tcg_constant_i32(error);
272fcf5ef2aSThomas Huth     gen_helper_raise_exception_err(cpu_env, t0, t1);
2733d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
274fcf5ef2aSThomas Huth }
275fcf5ef2aSThomas Huth 
276fcf5ef2aSThomas Huth static void gen_exception(DisasContext *ctx, uint32_t excp)
277fcf5ef2aSThomas Huth {
278fcf5ef2aSThomas Huth     TCGv_i32 t0;
279fcf5ef2aSThomas Huth 
280efe843d8SDavid Gibson     /*
281efe843d8SDavid Gibson      * These are all synchronous exceptions, we set the PC back to the
282efe843d8SDavid Gibson      * faulting instruction
283fcf5ef2aSThomas Huth      */
2842c2bcb1bSRichard Henderson     gen_update_nip(ctx, ctx->cia);
2857058ff52SRichard Henderson     t0 = tcg_constant_i32(excp);
286fcf5ef2aSThomas Huth     gen_helper_raise_exception(cpu_env, t0);
2873d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
288fcf5ef2aSThomas Huth }
289fcf5ef2aSThomas Huth 
290fcf5ef2aSThomas Huth static void gen_exception_nip(DisasContext *ctx, uint32_t excp,
291fcf5ef2aSThomas Huth                               target_ulong nip)
292fcf5ef2aSThomas Huth {
293fcf5ef2aSThomas Huth     TCGv_i32 t0;
294fcf5ef2aSThomas Huth 
295fcf5ef2aSThomas Huth     gen_update_nip(ctx, nip);
2967058ff52SRichard Henderson     t0 = tcg_constant_i32(excp);
297fcf5ef2aSThomas Huth     gen_helper_raise_exception(cpu_env, t0);
2983d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
299fcf5ef2aSThomas Huth }
300fcf5ef2aSThomas Huth 
301f5b6daacSRichard Henderson static void gen_icount_io_start(DisasContext *ctx)
302f5b6daacSRichard Henderson {
303f5b6daacSRichard Henderson     if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) {
304f5b6daacSRichard Henderson         gen_io_start();
305f5b6daacSRichard Henderson         /*
306f5b6daacSRichard Henderson          * An I/O instruction must be last in the TB.
307f5b6daacSRichard Henderson          * Chain to the next TB, and let the code from gen_tb_start
308f5b6daacSRichard Henderson          * decide if we need to return to the main loop.
309f5b6daacSRichard Henderson          * Doing this first also allows this value to be overridden.
310f5b6daacSRichard Henderson          */
311f5b6daacSRichard Henderson         ctx->base.is_jmp = DISAS_TOO_MANY;
312f5b6daacSRichard Henderson     }
313f5b6daacSRichard Henderson }
314f5b6daacSRichard Henderson 
3152fdedcbcSMatheus Ferst #if !defined(CONFIG_USER_ONLY)
3162fdedcbcSMatheus Ferst static void gen_ppc_maybe_interrupt(DisasContext *ctx)
3172fdedcbcSMatheus Ferst {
3182fdedcbcSMatheus Ferst     gen_icount_io_start(ctx);
3192fdedcbcSMatheus Ferst     gen_helper_ppc_maybe_interrupt(cpu_env);
3202fdedcbcSMatheus Ferst }
3212fdedcbcSMatheus Ferst #endif
3222fdedcbcSMatheus Ferst 
323e150ac89SRoman Kapl /*
324e150ac89SRoman Kapl  * Tells the caller what is the appropriate exception to generate and prepares
325e150ac89SRoman Kapl  * SPR registers for this exception.
326e150ac89SRoman Kapl  *
327e150ac89SRoman Kapl  * The exception can be either POWERPC_EXCP_TRACE (on most PowerPCs) or
328e150ac89SRoman Kapl  * POWERPC_EXCP_DEBUG (on BookE).
3290e3bf489SRoman Kapl  */
330e150ac89SRoman Kapl static uint32_t gen_prep_dbgex(DisasContext *ctx)
3310e3bf489SRoman Kapl {
3320e3bf489SRoman Kapl     if (ctx->flags & POWERPC_FLAG_DE) {
3330e3bf489SRoman Kapl         target_ulong dbsr = 0;
334e150ac89SRoman Kapl         if (ctx->singlestep_enabled & CPU_SINGLE_STEP) {
3350e3bf489SRoman Kapl             dbsr = DBCR0_ICMP;
336e150ac89SRoman Kapl         } else {
337e150ac89SRoman Kapl             /* Must have been branch */
3380e3bf489SRoman Kapl             dbsr = DBCR0_BRT;
3390e3bf489SRoman Kapl         }
3400e3bf489SRoman Kapl         TCGv t0 = tcg_temp_new();
3410e3bf489SRoman Kapl         gen_load_spr(t0, SPR_BOOKE_DBSR);
3420e3bf489SRoman Kapl         tcg_gen_ori_tl(t0, t0, dbsr);
3430e3bf489SRoman Kapl         gen_store_spr(SPR_BOOKE_DBSR, t0);
3440e3bf489SRoman Kapl         return POWERPC_EXCP_DEBUG;
3450e3bf489SRoman Kapl     } else {
346e150ac89SRoman Kapl         return POWERPC_EXCP_TRACE;
3470e3bf489SRoman Kapl     }
3480e3bf489SRoman Kapl }
3490e3bf489SRoman Kapl 
350fcf5ef2aSThomas Huth static void gen_debug_exception(DisasContext *ctx)
351fcf5ef2aSThomas Huth {
3529498d103SRichard Henderson     gen_helper_raise_exception(cpu_env, tcg_constant_i32(gen_prep_dbgex(ctx)));
3533d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
354fcf5ef2aSThomas Huth }
355fcf5ef2aSThomas Huth 
356fcf5ef2aSThomas Huth static inline void gen_inval_exception(DisasContext *ctx, uint32_t error)
357fcf5ef2aSThomas Huth {
358fcf5ef2aSThomas Huth     /* Will be converted to program check if needed */
359fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_HV_EMU, POWERPC_EXCP_INVAL | error);
360fcf5ef2aSThomas Huth }
361fcf5ef2aSThomas Huth 
362fcf5ef2aSThomas Huth static inline void gen_priv_exception(DisasContext *ctx, uint32_t error)
363fcf5ef2aSThomas Huth {
364fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_PRIV | error);
365fcf5ef2aSThomas Huth }
366fcf5ef2aSThomas Huth 
367fcf5ef2aSThomas Huth static inline void gen_hvpriv_exception(DisasContext *ctx, uint32_t error)
368fcf5ef2aSThomas Huth {
369fcf5ef2aSThomas Huth     /* Will be converted to program check if needed */
370fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_HV_EMU, POWERPC_EXCP_PRIV | error);
371fcf5ef2aSThomas Huth }
372fcf5ef2aSThomas Huth 
37337f219c8SBruno Larsen (billionai) /*****************************************************************************/
37437f219c8SBruno Larsen (billionai) /* SPR READ/WRITE CALLBACKS */
37537f219c8SBruno Larsen (billionai) 
376a829cec3SBruno Larsen (billionai) void spr_noaccess(DisasContext *ctx, int gprn, int sprn)
37737f219c8SBruno Larsen (billionai) {
37837f219c8SBruno Larsen (billionai) #if 0
37937f219c8SBruno Larsen (billionai)     sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
38037f219c8SBruno Larsen (billionai)     printf("ERROR: try to access SPR %d !\n", sprn);
38137f219c8SBruno Larsen (billionai) #endif
38237f219c8SBruno Larsen (billionai) }
38337f219c8SBruno Larsen (billionai) 
38437f219c8SBruno Larsen (billionai) /* #define PPC_DUMP_SPR_ACCESSES */
38537f219c8SBruno Larsen (billionai) 
38637f219c8SBruno Larsen (billionai) /*
38737f219c8SBruno Larsen (billionai)  * Generic callbacks:
38837f219c8SBruno Larsen (billionai)  * do nothing but store/retrieve spr value
38937f219c8SBruno Larsen (billionai)  */
39037f219c8SBruno Larsen (billionai) static void spr_load_dump_spr(int sprn)
39137f219c8SBruno Larsen (billionai) {
39237f219c8SBruno Larsen (billionai) #ifdef PPC_DUMP_SPR_ACCESSES
3937058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(sprn);
39437f219c8SBruno Larsen (billionai)     gen_helper_load_dump_spr(cpu_env, t0);
39537f219c8SBruno Larsen (billionai) #endif
39637f219c8SBruno Larsen (billionai) }
39737f219c8SBruno Larsen (billionai) 
398a829cec3SBruno Larsen (billionai) void spr_read_generic(DisasContext *ctx, int gprn, int sprn)
39937f219c8SBruno Larsen (billionai) {
40037f219c8SBruno Larsen (billionai)     gen_load_spr(cpu_gpr[gprn], sprn);
40137f219c8SBruno Larsen (billionai)     spr_load_dump_spr(sprn);
40237f219c8SBruno Larsen (billionai) }
40337f219c8SBruno Larsen (billionai) 
40437f219c8SBruno Larsen (billionai) static void spr_store_dump_spr(int sprn)
40537f219c8SBruno Larsen (billionai) {
40637f219c8SBruno Larsen (billionai) #ifdef PPC_DUMP_SPR_ACCESSES
4077058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(sprn);
40837f219c8SBruno Larsen (billionai)     gen_helper_store_dump_spr(cpu_env, t0);
40937f219c8SBruno Larsen (billionai) #endif
41037f219c8SBruno Larsen (billionai) }
41137f219c8SBruno Larsen (billionai) 
412a829cec3SBruno Larsen (billionai) void spr_write_generic(DisasContext *ctx, int sprn, int gprn)
41337f219c8SBruno Larsen (billionai) {
41437f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, cpu_gpr[gprn]);
41537f219c8SBruno Larsen (billionai)     spr_store_dump_spr(sprn);
41637f219c8SBruno Larsen (billionai) }
41737f219c8SBruno Larsen (billionai) 
418a829cec3SBruno Larsen (billionai) void spr_write_generic32(DisasContext *ctx, int sprn, int gprn)
41937f219c8SBruno Larsen (billionai) {
42037f219c8SBruno Larsen (billionai) #ifdef TARGET_PPC64
42137f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
42237f219c8SBruno Larsen (billionai)     tcg_gen_ext32u_tl(t0, cpu_gpr[gprn]);
42337f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
42437f219c8SBruno Larsen (billionai)     spr_store_dump_spr(sprn);
42537f219c8SBruno Larsen (billionai) #else
42637f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
42737f219c8SBruno Larsen (billionai) #endif
42837f219c8SBruno Larsen (billionai) }
42937f219c8SBruno Larsen (billionai) 
430fbda88f7SNicholas Piggin void spr_write_CTRL(DisasContext *ctx, int sprn, int gprn)
431fbda88f7SNicholas Piggin {
432fbda88f7SNicholas Piggin     spr_write_generic32(ctx, sprn, gprn);
433fbda88f7SNicholas Piggin 
434fbda88f7SNicholas Piggin     /*
435fbda88f7SNicholas Piggin      * SPR_CTRL writes must force a new translation block,
436fbda88f7SNicholas Piggin      * allowing the PMU to calculate the run latch events with
437fbda88f7SNicholas Piggin      * more accuracy.
438fbda88f7SNicholas Piggin      */
439fbda88f7SNicholas Piggin     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
440fbda88f7SNicholas Piggin }
441fbda88f7SNicholas Piggin 
442fbda88f7SNicholas Piggin #if !defined(CONFIG_USER_ONLY)
443a829cec3SBruno Larsen (billionai) void spr_write_clear(DisasContext *ctx, int sprn, int gprn)
44437f219c8SBruno Larsen (billionai) {
44537f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
44637f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
44737f219c8SBruno Larsen (billionai)     gen_load_spr(t0, sprn);
44837f219c8SBruno Larsen (billionai)     tcg_gen_neg_tl(t1, cpu_gpr[gprn]);
44937f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t0, t0, t1);
45037f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
45137f219c8SBruno Larsen (billionai) }
45237f219c8SBruno Larsen (billionai) 
453a829cec3SBruno Larsen (billionai) void spr_access_nop(DisasContext *ctx, int sprn, int gprn)
45437f219c8SBruno Larsen (billionai) {
45537f219c8SBruno Larsen (billionai) }
45637f219c8SBruno Larsen (billionai) 
45737f219c8SBruno Larsen (billionai) #endif
45837f219c8SBruno Larsen (billionai) 
45937f219c8SBruno Larsen (billionai) /* SPR common to all PowerPC */
46037f219c8SBruno Larsen (billionai) /* XER */
461a829cec3SBruno Larsen (billionai) void spr_read_xer(DisasContext *ctx, int gprn, int sprn)
46237f219c8SBruno Larsen (billionai) {
46337f219c8SBruno Larsen (billionai)     TCGv dst = cpu_gpr[gprn];
46437f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
46537f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
46637f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
46737f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(dst, cpu_xer);
46837f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(t0, cpu_so, XER_SO);
46937f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(t1, cpu_ov, XER_OV);
47037f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(t2, cpu_ca, XER_CA);
47137f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t1);
47237f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(dst, dst, t2);
47337f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(dst, dst, t0);
47437f219c8SBruno Larsen (billionai)     if (is_isa300(ctx)) {
47537f219c8SBruno Larsen (billionai)         tcg_gen_shli_tl(t0, cpu_ov32, XER_OV32);
47637f219c8SBruno Larsen (billionai)         tcg_gen_or_tl(dst, dst, t0);
47737f219c8SBruno Larsen (billionai)         tcg_gen_shli_tl(t0, cpu_ca32, XER_CA32);
47837f219c8SBruno Larsen (billionai)         tcg_gen_or_tl(dst, dst, t0);
47937f219c8SBruno Larsen (billionai)     }
48037f219c8SBruno Larsen (billionai) }
48137f219c8SBruno Larsen (billionai) 
482a829cec3SBruno Larsen (billionai) void spr_write_xer(DisasContext *ctx, int sprn, int gprn)
48337f219c8SBruno Larsen (billionai) {
48437f219c8SBruno Larsen (billionai)     TCGv src = cpu_gpr[gprn];
48537f219c8SBruno Larsen (billionai)     /* Write all flags, while reading back check for isa300 */
48637f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(cpu_xer, src,
48737f219c8SBruno Larsen (billionai)                     ~((1u << XER_SO) |
48837f219c8SBruno Larsen (billionai)                       (1u << XER_OV) | (1u << XER_OV32) |
48937f219c8SBruno Larsen (billionai)                       (1u << XER_CA) | (1u << XER_CA32)));
49037f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ov32, src, XER_OV32, 1);
49137f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ca32, src, XER_CA32, 1);
49237f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_so, src, XER_SO, 1);
49337f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ov, src, XER_OV, 1);
49437f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ca, src, XER_CA, 1);
49537f219c8SBruno Larsen (billionai) }
49637f219c8SBruno Larsen (billionai) 
49737f219c8SBruno Larsen (billionai) /* LR */
498a829cec3SBruno Larsen (billionai) void spr_read_lr(DisasContext *ctx, int gprn, int sprn)
49937f219c8SBruno Larsen (billionai) {
50037f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_gpr[gprn], cpu_lr);
50137f219c8SBruno Larsen (billionai) }
50237f219c8SBruno Larsen (billionai) 
503a829cec3SBruno Larsen (billionai) void spr_write_lr(DisasContext *ctx, int sprn, int gprn)
50437f219c8SBruno Larsen (billionai) {
50537f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_lr, cpu_gpr[gprn]);
50637f219c8SBruno Larsen (billionai) }
50737f219c8SBruno Larsen (billionai) 
50837f219c8SBruno Larsen (billionai) /* CFAR */
50937f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
510a829cec3SBruno Larsen (billionai) void spr_read_cfar(DisasContext *ctx, int gprn, int sprn)
51137f219c8SBruno Larsen (billionai) {
51237f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_gpr[gprn], cpu_cfar);
51337f219c8SBruno Larsen (billionai) }
51437f219c8SBruno Larsen (billionai) 
515a829cec3SBruno Larsen (billionai) void spr_write_cfar(DisasContext *ctx, int sprn, int gprn)
51637f219c8SBruno Larsen (billionai) {
51737f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_cfar, cpu_gpr[gprn]);
51837f219c8SBruno Larsen (billionai) }
51937f219c8SBruno Larsen (billionai) #endif /* defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY) */
52037f219c8SBruno Larsen (billionai) 
52137f219c8SBruno Larsen (billionai) /* CTR */
522a829cec3SBruno Larsen (billionai) void spr_read_ctr(DisasContext *ctx, int gprn, int sprn)
52337f219c8SBruno Larsen (billionai) {
52437f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_gpr[gprn], cpu_ctr);
52537f219c8SBruno Larsen (billionai) }
52637f219c8SBruno Larsen (billionai) 
527a829cec3SBruno Larsen (billionai) void spr_write_ctr(DisasContext *ctx, int sprn, int gprn)
52837f219c8SBruno Larsen (billionai) {
52937f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_ctr, cpu_gpr[gprn]);
53037f219c8SBruno Larsen (billionai) }
53137f219c8SBruno Larsen (billionai) 
53237f219c8SBruno Larsen (billionai) /* User read access to SPR */
53337f219c8SBruno Larsen (billionai) /* USPRx */
53437f219c8SBruno Larsen (billionai) /* UMMCRx */
53537f219c8SBruno Larsen (billionai) /* UPMCx */
53637f219c8SBruno Larsen (billionai) /* USIA */
53737f219c8SBruno Larsen (billionai) /* UDECR */
538a829cec3SBruno Larsen (billionai) void spr_read_ureg(DisasContext *ctx, int gprn, int sprn)
53937f219c8SBruno Larsen (billionai) {
54037f219c8SBruno Larsen (billionai)     gen_load_spr(cpu_gpr[gprn], sprn + 0x10);
54137f219c8SBruno Larsen (billionai) }
54237f219c8SBruno Larsen (billionai) 
54337f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
544a829cec3SBruno Larsen (billionai) void spr_write_ureg(DisasContext *ctx, int sprn, int gprn)
54537f219c8SBruno Larsen (billionai) {
54637f219c8SBruno Larsen (billionai)     gen_store_spr(sprn + 0x10, cpu_gpr[gprn]);
54737f219c8SBruno Larsen (billionai) }
54837f219c8SBruno Larsen (billionai) #endif
54937f219c8SBruno Larsen (billionai) 
55037f219c8SBruno Larsen (billionai) /* SPR common to all non-embedded PowerPC */
55137f219c8SBruno Larsen (billionai) /* DECR */
55237f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
553a829cec3SBruno Larsen (billionai) void spr_read_decr(DisasContext *ctx, int gprn, int sprn)
55437f219c8SBruno Larsen (billionai) {
555f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
55637f219c8SBruno Larsen (billionai)     gen_helper_load_decr(cpu_gpr[gprn], cpu_env);
55737f219c8SBruno Larsen (billionai) }
55837f219c8SBruno Larsen (billionai) 
559a829cec3SBruno Larsen (billionai) void spr_write_decr(DisasContext *ctx, int sprn, int gprn)
56037f219c8SBruno Larsen (billionai) {
561f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
56237f219c8SBruno Larsen (billionai)     gen_helper_store_decr(cpu_env, cpu_gpr[gprn]);
56337f219c8SBruno Larsen (billionai) }
56437f219c8SBruno Larsen (billionai) #endif
56537f219c8SBruno Larsen (billionai) 
56637f219c8SBruno Larsen (billionai) /* SPR common to all non-embedded PowerPC, except 601 */
56737f219c8SBruno Larsen (billionai) /* Time base */
568a829cec3SBruno Larsen (billionai) void spr_read_tbl(DisasContext *ctx, int gprn, int sprn)
56937f219c8SBruno Larsen (billionai) {
570f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
57137f219c8SBruno Larsen (billionai)     gen_helper_load_tbl(cpu_gpr[gprn], cpu_env);
57237f219c8SBruno Larsen (billionai) }
57337f219c8SBruno Larsen (billionai) 
574a829cec3SBruno Larsen (billionai) void spr_read_tbu(DisasContext *ctx, int gprn, int sprn)
57537f219c8SBruno Larsen (billionai) {
576f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
57737f219c8SBruno Larsen (billionai)     gen_helper_load_tbu(cpu_gpr[gprn], cpu_env);
57837f219c8SBruno Larsen (billionai) }
57937f219c8SBruno Larsen (billionai) 
580a829cec3SBruno Larsen (billionai) void spr_read_atbl(DisasContext *ctx, int gprn, int sprn)
58137f219c8SBruno Larsen (billionai) {
58237f219c8SBruno Larsen (billionai)     gen_helper_load_atbl(cpu_gpr[gprn], cpu_env);
58337f219c8SBruno Larsen (billionai) }
58437f219c8SBruno Larsen (billionai) 
585a829cec3SBruno Larsen (billionai) void spr_read_atbu(DisasContext *ctx, int gprn, int sprn)
58637f219c8SBruno Larsen (billionai) {
58737f219c8SBruno Larsen (billionai)     gen_helper_load_atbu(cpu_gpr[gprn], cpu_env);
58837f219c8SBruno Larsen (billionai) }
58937f219c8SBruno Larsen (billionai) 
59037f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
591a829cec3SBruno Larsen (billionai) void spr_write_tbl(DisasContext *ctx, int sprn, int gprn)
59237f219c8SBruno Larsen (billionai) {
593f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
59437f219c8SBruno Larsen (billionai)     gen_helper_store_tbl(cpu_env, cpu_gpr[gprn]);
59537f219c8SBruno Larsen (billionai) }
59637f219c8SBruno Larsen (billionai) 
597a829cec3SBruno Larsen (billionai) void spr_write_tbu(DisasContext *ctx, int sprn, int gprn)
59837f219c8SBruno Larsen (billionai) {
599f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
60037f219c8SBruno Larsen (billionai)     gen_helper_store_tbu(cpu_env, cpu_gpr[gprn]);
60137f219c8SBruno Larsen (billionai) }
60237f219c8SBruno Larsen (billionai) 
603a829cec3SBruno Larsen (billionai) void spr_write_atbl(DisasContext *ctx, int sprn, int gprn)
60437f219c8SBruno Larsen (billionai) {
60537f219c8SBruno Larsen (billionai)     gen_helper_store_atbl(cpu_env, cpu_gpr[gprn]);
60637f219c8SBruno Larsen (billionai) }
60737f219c8SBruno Larsen (billionai) 
608a829cec3SBruno Larsen (billionai) void spr_write_atbu(DisasContext *ctx, int sprn, int gprn)
60937f219c8SBruno Larsen (billionai) {
61037f219c8SBruno Larsen (billionai)     gen_helper_store_atbu(cpu_env, cpu_gpr[gprn]);
61137f219c8SBruno Larsen (billionai) }
61237f219c8SBruno Larsen (billionai) 
61337f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64)
614a829cec3SBruno Larsen (billionai) void spr_read_purr(DisasContext *ctx, int gprn, int sprn)
61537f219c8SBruno Larsen (billionai) {
616f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
61737f219c8SBruno Larsen (billionai)     gen_helper_load_purr(cpu_gpr[gprn], cpu_env);
61837f219c8SBruno Larsen (billionai) }
61937f219c8SBruno Larsen (billionai) 
620a829cec3SBruno Larsen (billionai) void spr_write_purr(DisasContext *ctx, int sprn, int gprn)
62137f219c8SBruno Larsen (billionai) {
622f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
62337f219c8SBruno Larsen (billionai)     gen_helper_store_purr(cpu_env, cpu_gpr[gprn]);
62437f219c8SBruno Larsen (billionai) }
62537f219c8SBruno Larsen (billionai) 
62637f219c8SBruno Larsen (billionai) /* HDECR */
627a829cec3SBruno Larsen (billionai) void spr_read_hdecr(DisasContext *ctx, int gprn, int sprn)
62837f219c8SBruno Larsen (billionai) {
629f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
63037f219c8SBruno Larsen (billionai)     gen_helper_load_hdecr(cpu_gpr[gprn], cpu_env);
63137f219c8SBruno Larsen (billionai) }
63237f219c8SBruno Larsen (billionai) 
633a829cec3SBruno Larsen (billionai) void spr_write_hdecr(DisasContext *ctx, int sprn, int gprn)
63437f219c8SBruno Larsen (billionai) {
635f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
63637f219c8SBruno Larsen (billionai)     gen_helper_store_hdecr(cpu_env, cpu_gpr[gprn]);
63737f219c8SBruno Larsen (billionai) }
63837f219c8SBruno Larsen (billionai) 
639a829cec3SBruno Larsen (billionai) void spr_read_vtb(DisasContext *ctx, int gprn, int sprn)
64037f219c8SBruno Larsen (billionai) {
641f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
64237f219c8SBruno Larsen (billionai)     gen_helper_load_vtb(cpu_gpr[gprn], cpu_env);
64337f219c8SBruno Larsen (billionai) }
64437f219c8SBruno Larsen (billionai) 
645a829cec3SBruno Larsen (billionai) void spr_write_vtb(DisasContext *ctx, int sprn, int gprn)
64637f219c8SBruno Larsen (billionai) {
647f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
64837f219c8SBruno Larsen (billionai)     gen_helper_store_vtb(cpu_env, cpu_gpr[gprn]);
64937f219c8SBruno Larsen (billionai) }
65037f219c8SBruno Larsen (billionai) 
651a829cec3SBruno Larsen (billionai) void spr_write_tbu40(DisasContext *ctx, int sprn, int gprn)
65237f219c8SBruno Larsen (billionai) {
653f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
65437f219c8SBruno Larsen (billionai)     gen_helper_store_tbu40(cpu_env, cpu_gpr[gprn]);
65537f219c8SBruno Larsen (billionai) }
65637f219c8SBruno Larsen (billionai) 
65737f219c8SBruno Larsen (billionai) #endif
65837f219c8SBruno Larsen (billionai) #endif
65937f219c8SBruno Larsen (billionai) 
66037f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
66137f219c8SBruno Larsen (billionai) /* IBAT0U...IBAT0U */
66237f219c8SBruno Larsen (billionai) /* IBAT0L...IBAT7L */
663a829cec3SBruno Larsen (billionai) void spr_read_ibat(DisasContext *ctx, int gprn, int sprn)
66437f219c8SBruno Larsen (billionai) {
66537f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
66637f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
66737f219c8SBruno Larsen (billionai)                            IBAT[sprn & 1][(sprn - SPR_IBAT0U) / 2]));
66837f219c8SBruno Larsen (billionai) }
66937f219c8SBruno Larsen (billionai) 
670a829cec3SBruno Larsen (billionai) void spr_read_ibat_h(DisasContext *ctx, int gprn, int sprn)
67137f219c8SBruno Larsen (billionai) {
67237f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
67337f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
67437f219c8SBruno Larsen (billionai)                            IBAT[sprn & 1][((sprn - SPR_IBAT4U) / 2) + 4]));
67537f219c8SBruno Larsen (billionai) }
67637f219c8SBruno Larsen (billionai) 
677a829cec3SBruno Larsen (billionai) void spr_write_ibatu(DisasContext *ctx, int sprn, int gprn)
67837f219c8SBruno Larsen (billionai) {
6797058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32((sprn - SPR_IBAT0U) / 2);
68037f219c8SBruno Larsen (billionai)     gen_helper_store_ibatu(cpu_env, t0, cpu_gpr[gprn]);
68137f219c8SBruno Larsen (billionai) }
68237f219c8SBruno Larsen (billionai) 
683a829cec3SBruno Larsen (billionai) void spr_write_ibatu_h(DisasContext *ctx, int sprn, int gprn)
68437f219c8SBruno Larsen (billionai) {
6857058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(((sprn - SPR_IBAT4U) / 2) + 4);
68637f219c8SBruno Larsen (billionai)     gen_helper_store_ibatu(cpu_env, t0, cpu_gpr[gprn]);
68737f219c8SBruno Larsen (billionai) }
68837f219c8SBruno Larsen (billionai) 
689a829cec3SBruno Larsen (billionai) void spr_write_ibatl(DisasContext *ctx, int sprn, int gprn)
69037f219c8SBruno Larsen (billionai) {
6917058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32((sprn - SPR_IBAT0L) / 2);
69237f219c8SBruno Larsen (billionai)     gen_helper_store_ibatl(cpu_env, t0, cpu_gpr[gprn]);
69337f219c8SBruno Larsen (billionai) }
69437f219c8SBruno Larsen (billionai) 
695a829cec3SBruno Larsen (billionai) void spr_write_ibatl_h(DisasContext *ctx, int sprn, int gprn)
69637f219c8SBruno Larsen (billionai) {
6977058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(((sprn - SPR_IBAT4L) / 2) + 4);
69837f219c8SBruno Larsen (billionai)     gen_helper_store_ibatl(cpu_env, t0, cpu_gpr[gprn]);
69937f219c8SBruno Larsen (billionai) }
70037f219c8SBruno Larsen (billionai) 
70137f219c8SBruno Larsen (billionai) /* DBAT0U...DBAT7U */
70237f219c8SBruno Larsen (billionai) /* DBAT0L...DBAT7L */
703a829cec3SBruno Larsen (billionai) void spr_read_dbat(DisasContext *ctx, int gprn, int sprn)
70437f219c8SBruno Larsen (billionai) {
70537f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
70637f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
70737f219c8SBruno Larsen (billionai)                            DBAT[sprn & 1][(sprn - SPR_DBAT0U) / 2]));
70837f219c8SBruno Larsen (billionai) }
70937f219c8SBruno Larsen (billionai) 
710a829cec3SBruno Larsen (billionai) void spr_read_dbat_h(DisasContext *ctx, int gprn, int sprn)
71137f219c8SBruno Larsen (billionai) {
71237f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
71337f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
71437f219c8SBruno Larsen (billionai)                            DBAT[sprn & 1][((sprn - SPR_DBAT4U) / 2) + 4]));
71537f219c8SBruno Larsen (billionai) }
71637f219c8SBruno Larsen (billionai) 
717a829cec3SBruno Larsen (billionai) void spr_write_dbatu(DisasContext *ctx, int sprn, int gprn)
71837f219c8SBruno Larsen (billionai) {
7197058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32((sprn - SPR_DBAT0U) / 2);
72037f219c8SBruno Larsen (billionai)     gen_helper_store_dbatu(cpu_env, t0, cpu_gpr[gprn]);
72137f219c8SBruno Larsen (billionai) }
72237f219c8SBruno Larsen (billionai) 
723a829cec3SBruno Larsen (billionai) void spr_write_dbatu_h(DisasContext *ctx, int sprn, int gprn)
72437f219c8SBruno Larsen (billionai) {
7257058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(((sprn - SPR_DBAT4U) / 2) + 4);
72637f219c8SBruno Larsen (billionai)     gen_helper_store_dbatu(cpu_env, t0, cpu_gpr[gprn]);
72737f219c8SBruno Larsen (billionai) }
72837f219c8SBruno Larsen (billionai) 
729a829cec3SBruno Larsen (billionai) void spr_write_dbatl(DisasContext *ctx, int sprn, int gprn)
73037f219c8SBruno Larsen (billionai) {
7317058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32((sprn - SPR_DBAT0L) / 2);
73237f219c8SBruno Larsen (billionai)     gen_helper_store_dbatl(cpu_env, t0, cpu_gpr[gprn]);
73337f219c8SBruno Larsen (billionai) }
73437f219c8SBruno Larsen (billionai) 
735a829cec3SBruno Larsen (billionai) void spr_write_dbatl_h(DisasContext *ctx, int sprn, int gprn)
73637f219c8SBruno Larsen (billionai) {
7377058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(((sprn - SPR_DBAT4L) / 2) + 4);
73837f219c8SBruno Larsen (billionai)     gen_helper_store_dbatl(cpu_env, t0, cpu_gpr[gprn]);
73937f219c8SBruno Larsen (billionai) }
74037f219c8SBruno Larsen (billionai) 
74137f219c8SBruno Larsen (billionai) /* SDR1 */
742a829cec3SBruno Larsen (billionai) void spr_write_sdr1(DisasContext *ctx, int sprn, int gprn)
74337f219c8SBruno Larsen (billionai) {
74437f219c8SBruno Larsen (billionai)     gen_helper_store_sdr1(cpu_env, cpu_gpr[gprn]);
74537f219c8SBruno Larsen (billionai) }
74637f219c8SBruno Larsen (billionai) 
74737f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64)
74837f219c8SBruno Larsen (billionai) /* 64 bits PowerPC specific SPRs */
74937f219c8SBruno Larsen (billionai) /* PIDR */
750a829cec3SBruno Larsen (billionai) void spr_write_pidr(DisasContext *ctx, int sprn, int gprn)
75137f219c8SBruno Larsen (billionai) {
75237f219c8SBruno Larsen (billionai)     gen_helper_store_pidr(cpu_env, cpu_gpr[gprn]);
75337f219c8SBruno Larsen (billionai) }
75437f219c8SBruno Larsen (billionai) 
755a829cec3SBruno Larsen (billionai) void spr_write_lpidr(DisasContext *ctx, int sprn, int gprn)
75637f219c8SBruno Larsen (billionai) {
75737f219c8SBruno Larsen (billionai)     gen_helper_store_lpidr(cpu_env, cpu_gpr[gprn]);
75837f219c8SBruno Larsen (billionai) }
75937f219c8SBruno Larsen (billionai) 
760a829cec3SBruno Larsen (billionai) void spr_read_hior(DisasContext *ctx, int gprn, int sprn)
76137f219c8SBruno Larsen (billionai) {
76237f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env, offsetof(CPUPPCState, excp_prefix));
76337f219c8SBruno Larsen (billionai) }
76437f219c8SBruno Larsen (billionai) 
765a829cec3SBruno Larsen (billionai) void spr_write_hior(DisasContext *ctx, int sprn, int gprn)
76637f219c8SBruno Larsen (billionai) {
76737f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
76837f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], 0x3FFFFF00000ULL);
76937f219c8SBruno Larsen (billionai)     tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, excp_prefix));
77037f219c8SBruno Larsen (billionai) }
771a829cec3SBruno Larsen (billionai) void spr_write_ptcr(DisasContext *ctx, int sprn, int gprn)
77237f219c8SBruno Larsen (billionai) {
77337f219c8SBruno Larsen (billionai)     gen_helper_store_ptcr(cpu_env, cpu_gpr[gprn]);
77437f219c8SBruno Larsen (billionai) }
77537f219c8SBruno Larsen (billionai) 
776a829cec3SBruno Larsen (billionai) void spr_write_pcr(DisasContext *ctx, int sprn, int gprn)
77737f219c8SBruno Larsen (billionai) {
77837f219c8SBruno Larsen (billionai)     gen_helper_store_pcr(cpu_env, cpu_gpr[gprn]);
77937f219c8SBruno Larsen (billionai) }
78037f219c8SBruno Larsen (billionai) 
78137f219c8SBruno Larsen (billionai) /* DPDES */
782a829cec3SBruno Larsen (billionai) void spr_read_dpdes(DisasContext *ctx, int gprn, int sprn)
78337f219c8SBruno Larsen (billionai) {
78437f219c8SBruno Larsen (billionai)     gen_helper_load_dpdes(cpu_gpr[gprn], cpu_env);
78537f219c8SBruno Larsen (billionai) }
78637f219c8SBruno Larsen (billionai) 
787a829cec3SBruno Larsen (billionai) void spr_write_dpdes(DisasContext *ctx, int sprn, int gprn)
78837f219c8SBruno Larsen (billionai) {
78937f219c8SBruno Larsen (billionai)     gen_helper_store_dpdes(cpu_env, cpu_gpr[gprn]);
79037f219c8SBruno Larsen (billionai) }
79137f219c8SBruno Larsen (billionai) #endif
79237f219c8SBruno Larsen (billionai) #endif
79337f219c8SBruno Larsen (billionai) 
79437f219c8SBruno Larsen (billionai) /* PowerPC 40x specific registers */
79537f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
796a829cec3SBruno Larsen (billionai) void spr_read_40x_pit(DisasContext *ctx, int gprn, int sprn)
79737f219c8SBruno Larsen (billionai) {
798f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
79937f219c8SBruno Larsen (billionai)     gen_helper_load_40x_pit(cpu_gpr[gprn], cpu_env);
80037f219c8SBruno Larsen (billionai) }
80137f219c8SBruno Larsen (billionai) 
802a829cec3SBruno Larsen (billionai) void spr_write_40x_pit(DisasContext *ctx, int sprn, int gprn)
80337f219c8SBruno Larsen (billionai) {
804f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
80537f219c8SBruno Larsen (billionai)     gen_helper_store_40x_pit(cpu_env, cpu_gpr[gprn]);
80637f219c8SBruno Larsen (billionai) }
80737f219c8SBruno Larsen (billionai) 
808a829cec3SBruno Larsen (billionai) void spr_write_40x_dbcr0(DisasContext *ctx, int sprn, int gprn)
80937f219c8SBruno Larsen (billionai) {
810f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
81137f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, cpu_gpr[gprn]);
81237f219c8SBruno Larsen (billionai)     gen_helper_store_40x_dbcr0(cpu_env, cpu_gpr[gprn]);
81337f219c8SBruno Larsen (billionai)     /* We must stop translation as we may have rebooted */
814d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
81537f219c8SBruno Larsen (billionai) }
81637f219c8SBruno Larsen (billionai) 
817a829cec3SBruno Larsen (billionai) void spr_write_40x_sler(DisasContext *ctx, int sprn, int gprn)
81837f219c8SBruno Larsen (billionai) {
819f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
82037f219c8SBruno Larsen (billionai)     gen_helper_store_40x_sler(cpu_env, cpu_gpr[gprn]);
82137f219c8SBruno Larsen (billionai) }
82237f219c8SBruno Larsen (billionai) 
823cbd8f17dSCédric Le Goater void spr_write_40x_tcr(DisasContext *ctx, int sprn, int gprn)
824cbd8f17dSCédric Le Goater {
825cbd8f17dSCédric Le Goater     gen_icount_io_start(ctx);
826cbd8f17dSCédric Le Goater     gen_helper_store_40x_tcr(cpu_env, cpu_gpr[gprn]);
827cbd8f17dSCédric Le Goater }
828cbd8f17dSCédric Le Goater 
829cbd8f17dSCédric Le Goater void spr_write_40x_tsr(DisasContext *ctx, int sprn, int gprn)
830cbd8f17dSCédric Le Goater {
831cbd8f17dSCédric Le Goater     gen_icount_io_start(ctx);
832cbd8f17dSCédric Le Goater     gen_helper_store_40x_tsr(cpu_env, cpu_gpr[gprn]);
833cbd8f17dSCédric Le Goater }
834cbd8f17dSCédric Le Goater 
835dd69d140SCédric Le Goater void spr_write_40x_pid(DisasContext *ctx, int sprn, int gprn)
836dd69d140SCédric Le Goater {
837dd69d140SCédric Le Goater     TCGv t0 = tcg_temp_new();
838dd69d140SCédric Le Goater     tcg_gen_andi_tl(t0, cpu_gpr[gprn], 0xFF);
83947822486SCédric Le Goater     gen_helper_store_40x_pid(cpu_env, t0);
840dd69d140SCédric Le Goater }
841dd69d140SCédric Le Goater 
842a829cec3SBruno Larsen (billionai) void spr_write_booke_tcr(DisasContext *ctx, int sprn, int gprn)
84337f219c8SBruno Larsen (billionai) {
844f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
84537f219c8SBruno Larsen (billionai)     gen_helper_store_booke_tcr(cpu_env, cpu_gpr[gprn]);
84637f219c8SBruno Larsen (billionai) }
84737f219c8SBruno Larsen (billionai) 
848a829cec3SBruno Larsen (billionai) void spr_write_booke_tsr(DisasContext *ctx, int sprn, int gprn)
84937f219c8SBruno Larsen (billionai) {
850f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
85137f219c8SBruno Larsen (billionai)     gen_helper_store_booke_tsr(cpu_env, cpu_gpr[gprn]);
85237f219c8SBruno Larsen (billionai) }
85337f219c8SBruno Larsen (billionai) #endif
85437f219c8SBruno Larsen (billionai) 
855328c95fcSCédric Le Goater /* PIR */
85637f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
857a829cec3SBruno Larsen (billionai) void spr_write_pir(DisasContext *ctx, int sprn, int gprn)
85837f219c8SBruno Larsen (billionai) {
85937f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
86037f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], 0xF);
86137f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_PIR, t0);
86237f219c8SBruno Larsen (billionai) }
86337f219c8SBruno Larsen (billionai) #endif
86437f219c8SBruno Larsen (billionai) 
86537f219c8SBruno Larsen (billionai) /* SPE specific registers */
866a829cec3SBruno Larsen (billionai) void spr_read_spefscr(DisasContext *ctx, int gprn, int sprn)
86737f219c8SBruno Larsen (billionai) {
86837f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_temp_new_i32();
86937f219c8SBruno Larsen (billionai)     tcg_gen_ld_i32(t0, cpu_env, offsetof(CPUPPCState, spe_fscr));
87037f219c8SBruno Larsen (billionai)     tcg_gen_extu_i32_tl(cpu_gpr[gprn], t0);
87137f219c8SBruno Larsen (billionai) }
87237f219c8SBruno Larsen (billionai) 
873a829cec3SBruno Larsen (billionai) void spr_write_spefscr(DisasContext *ctx, int sprn, int gprn)
87437f219c8SBruno Larsen (billionai) {
87537f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_temp_new_i32();
87637f219c8SBruno Larsen (billionai)     tcg_gen_trunc_tl_i32(t0, cpu_gpr[gprn]);
87737f219c8SBruno Larsen (billionai)     tcg_gen_st_i32(t0, cpu_env, offsetof(CPUPPCState, spe_fscr));
87837f219c8SBruno Larsen (billionai) }
87937f219c8SBruno Larsen (billionai) 
88037f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
88137f219c8SBruno Larsen (billionai) /* Callback used to write the exception vector base */
882a829cec3SBruno Larsen (billionai) void spr_write_excp_prefix(DisasContext *ctx, int sprn, int gprn)
88337f219c8SBruno Larsen (billionai) {
88437f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
88537f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(t0, cpu_env, offsetof(CPUPPCState, ivpr_mask));
88637f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t0, t0, cpu_gpr[gprn]);
88737f219c8SBruno Larsen (billionai)     tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, excp_prefix));
88837f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
88937f219c8SBruno Larsen (billionai) }
89037f219c8SBruno Larsen (billionai) 
891a829cec3SBruno Larsen (billionai) void spr_write_excp_vector(DisasContext *ctx, int sprn, int gprn)
89237f219c8SBruno Larsen (billionai) {
89337f219c8SBruno Larsen (billionai)     int sprn_offs;
89437f219c8SBruno Larsen (billionai) 
89537f219c8SBruno Larsen (billionai)     if (sprn >= SPR_BOOKE_IVOR0 && sprn <= SPR_BOOKE_IVOR15) {
89637f219c8SBruno Larsen (billionai)         sprn_offs = sprn - SPR_BOOKE_IVOR0;
89737f219c8SBruno Larsen (billionai)     } else if (sprn >= SPR_BOOKE_IVOR32 && sprn <= SPR_BOOKE_IVOR37) {
89837f219c8SBruno Larsen (billionai)         sprn_offs = sprn - SPR_BOOKE_IVOR32 + 32;
89937f219c8SBruno Larsen (billionai)     } else if (sprn >= SPR_BOOKE_IVOR38 && sprn <= SPR_BOOKE_IVOR42) {
90037f219c8SBruno Larsen (billionai)         sprn_offs = sprn - SPR_BOOKE_IVOR38 + 38;
90137f219c8SBruno Larsen (billionai)     } else {
9028e1fedf8SMatheus Ferst         qemu_log_mask(LOG_GUEST_ERROR, "Trying to write an unknown exception"
9038e1fedf8SMatheus Ferst                       " vector 0x%03x\n", sprn);
9048e1fedf8SMatheus Ferst         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
90537f219c8SBruno Larsen (billionai)         return;
90637f219c8SBruno Larsen (billionai)     }
90737f219c8SBruno Larsen (billionai) 
90837f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
90937f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(t0, cpu_env, offsetof(CPUPPCState, ivor_mask));
91037f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t0, t0, cpu_gpr[gprn]);
91137f219c8SBruno Larsen (billionai)     tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, excp_vectors[sprn_offs]));
91237f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
91337f219c8SBruno Larsen (billionai) }
91437f219c8SBruno Larsen (billionai) #endif
91537f219c8SBruno Larsen (billionai) 
91637f219c8SBruno Larsen (billionai) #ifdef TARGET_PPC64
91737f219c8SBruno Larsen (billionai) #ifndef CONFIG_USER_ONLY
918a829cec3SBruno Larsen (billionai) void spr_write_amr(DisasContext *ctx, int sprn, int gprn)
91937f219c8SBruno Larsen (billionai) {
92037f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
92137f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
92237f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
92337f219c8SBruno Larsen (billionai) 
92437f219c8SBruno Larsen (billionai)     /*
92537f219c8SBruno Larsen (billionai)      * Note, the HV=1 PR=0 case is handled earlier by simply using
92637f219c8SBruno Larsen (billionai)      * spr_write_generic for HV mode in the SPR table
92737f219c8SBruno Larsen (billionai)      */
92837f219c8SBruno Larsen (billionai) 
92937f219c8SBruno Larsen (billionai)     /* Build insertion mask into t1 based on context */
93037f219c8SBruno Larsen (billionai)     if (ctx->pr) {
93137f219c8SBruno Larsen (billionai)         gen_load_spr(t1, SPR_UAMOR);
93237f219c8SBruno Larsen (billionai)     } else {
93337f219c8SBruno Larsen (billionai)         gen_load_spr(t1, SPR_AMOR);
93437f219c8SBruno Larsen (billionai)     }
93537f219c8SBruno Larsen (billionai) 
93637f219c8SBruno Larsen (billionai)     /* Mask new bits into t2 */
93737f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t2, t1, cpu_gpr[gprn]);
93837f219c8SBruno Larsen (billionai) 
93937f219c8SBruno Larsen (billionai)     /* Load AMR and clear new bits in t0 */
94037f219c8SBruno Larsen (billionai)     gen_load_spr(t0, SPR_AMR);
94137f219c8SBruno Larsen (billionai)     tcg_gen_andc_tl(t0, t0, t1);
94237f219c8SBruno Larsen (billionai) 
94337f219c8SBruno Larsen (billionai)     /* Or'in new bits and write it out */
94437f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t2);
94537f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_AMR, t0);
94637f219c8SBruno Larsen (billionai)     spr_store_dump_spr(SPR_AMR);
94737f219c8SBruno Larsen (billionai) }
94837f219c8SBruno Larsen (billionai) 
949a829cec3SBruno Larsen (billionai) void spr_write_uamor(DisasContext *ctx, int sprn, int gprn)
95037f219c8SBruno Larsen (billionai) {
95137f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
95237f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
95337f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
95437f219c8SBruno Larsen (billionai) 
95537f219c8SBruno Larsen (billionai)     /*
95637f219c8SBruno Larsen (billionai)      * Note, the HV=1 case is handled earlier by simply using
95737f219c8SBruno Larsen (billionai)      * spr_write_generic for HV mode in the SPR table
95837f219c8SBruno Larsen (billionai)      */
95937f219c8SBruno Larsen (billionai) 
96037f219c8SBruno Larsen (billionai)     /* Build insertion mask into t1 based on context */
96137f219c8SBruno Larsen (billionai)     gen_load_spr(t1, SPR_AMOR);
96237f219c8SBruno Larsen (billionai) 
96337f219c8SBruno Larsen (billionai)     /* Mask new bits into t2 */
96437f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t2, t1, cpu_gpr[gprn]);
96537f219c8SBruno Larsen (billionai) 
96637f219c8SBruno Larsen (billionai)     /* Load AMR and clear new bits in t0 */
96737f219c8SBruno Larsen (billionai)     gen_load_spr(t0, SPR_UAMOR);
96837f219c8SBruno Larsen (billionai)     tcg_gen_andc_tl(t0, t0, t1);
96937f219c8SBruno Larsen (billionai) 
97037f219c8SBruno Larsen (billionai)     /* Or'in new bits and write it out */
97137f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t2);
97237f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_UAMOR, t0);
97337f219c8SBruno Larsen (billionai)     spr_store_dump_spr(SPR_UAMOR);
97437f219c8SBruno Larsen (billionai) }
97537f219c8SBruno Larsen (billionai) 
976a829cec3SBruno Larsen (billionai) void spr_write_iamr(DisasContext *ctx, int sprn, int gprn)
97737f219c8SBruno Larsen (billionai) {
97837f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
97937f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
98037f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
98137f219c8SBruno Larsen (billionai) 
98237f219c8SBruno Larsen (billionai)     /*
98337f219c8SBruno Larsen (billionai)      * Note, the HV=1 case is handled earlier by simply using
98437f219c8SBruno Larsen (billionai)      * spr_write_generic for HV mode in the SPR table
98537f219c8SBruno Larsen (billionai)      */
98637f219c8SBruno Larsen (billionai) 
98737f219c8SBruno Larsen (billionai)     /* Build insertion mask into t1 based on context */
98837f219c8SBruno Larsen (billionai)     gen_load_spr(t1, SPR_AMOR);
98937f219c8SBruno Larsen (billionai) 
99037f219c8SBruno Larsen (billionai)     /* Mask new bits into t2 */
99137f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t2, t1, cpu_gpr[gprn]);
99237f219c8SBruno Larsen (billionai) 
99337f219c8SBruno Larsen (billionai)     /* Load AMR and clear new bits in t0 */
99437f219c8SBruno Larsen (billionai)     gen_load_spr(t0, SPR_IAMR);
99537f219c8SBruno Larsen (billionai)     tcg_gen_andc_tl(t0, t0, t1);
99637f219c8SBruno Larsen (billionai) 
99737f219c8SBruno Larsen (billionai)     /* Or'in new bits and write it out */
99837f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t2);
99937f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_IAMR, t0);
100037f219c8SBruno Larsen (billionai)     spr_store_dump_spr(SPR_IAMR);
100137f219c8SBruno Larsen (billionai) }
100237f219c8SBruno Larsen (billionai) #endif
100337f219c8SBruno Larsen (billionai) #endif
100437f219c8SBruno Larsen (billionai) 
100537f219c8SBruno Larsen (billionai) #ifndef CONFIG_USER_ONLY
1006a829cec3SBruno Larsen (billionai) void spr_read_thrm(DisasContext *ctx, int gprn, int sprn)
100737f219c8SBruno Larsen (billionai) {
100837f219c8SBruno Larsen (billionai)     gen_helper_fixup_thrm(cpu_env);
100937f219c8SBruno Larsen (billionai)     gen_load_spr(cpu_gpr[gprn], sprn);
101037f219c8SBruno Larsen (billionai)     spr_load_dump_spr(sprn);
101137f219c8SBruno Larsen (billionai) }
101237f219c8SBruno Larsen (billionai) #endif /* !CONFIG_USER_ONLY */
101337f219c8SBruno Larsen (billionai) 
101437f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
1015a829cec3SBruno Larsen (billionai) void spr_write_e500_l1csr0(DisasContext *ctx, int sprn, int gprn)
101637f219c8SBruno Larsen (billionai) {
101737f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
101837f219c8SBruno Larsen (billionai) 
101937f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], L1CSR0_DCE | L1CSR0_CPE);
102037f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
102137f219c8SBruno Larsen (billionai) }
102237f219c8SBruno Larsen (billionai) 
1023a829cec3SBruno Larsen (billionai) void spr_write_e500_l1csr1(DisasContext *ctx, int sprn, int gprn)
102437f219c8SBruno Larsen (billionai) {
102537f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
102637f219c8SBruno Larsen (billionai) 
102737f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], L1CSR1_ICE | L1CSR1_CPE);
102837f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
102937f219c8SBruno Larsen (billionai) }
103037f219c8SBruno Larsen (billionai) 
1031a829cec3SBruno Larsen (billionai) void spr_write_e500_l2csr0(DisasContext *ctx, int sprn, int gprn)
103237f219c8SBruno Larsen (billionai) {
103337f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
103437f219c8SBruno Larsen (billionai) 
103537f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn],
103637f219c8SBruno Larsen (billionai)                     ~(E500_L2CSR0_L2FI | E500_L2CSR0_L2FL | E500_L2CSR0_L2LFC));
103737f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
103837f219c8SBruno Larsen (billionai) }
103937f219c8SBruno Larsen (billionai) 
1040a829cec3SBruno Larsen (billionai) void spr_write_booke206_mmucsr0(DisasContext *ctx, int sprn, int gprn)
104137f219c8SBruno Larsen (billionai) {
104237f219c8SBruno Larsen (billionai)     gen_helper_booke206_tlbflush(cpu_env, cpu_gpr[gprn]);
104337f219c8SBruno Larsen (billionai) }
104437f219c8SBruno Larsen (billionai) 
1045a829cec3SBruno Larsen (billionai) void spr_write_booke_pid(DisasContext *ctx, int sprn, int gprn)
104637f219c8SBruno Larsen (billionai) {
10477058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(sprn);
104837f219c8SBruno Larsen (billionai)     gen_helper_booke_setpid(cpu_env, t0, cpu_gpr[gprn]);
104937f219c8SBruno Larsen (billionai) }
10507058ff52SRichard Henderson 
1051a829cec3SBruno Larsen (billionai) void spr_write_eplc(DisasContext *ctx, int sprn, int gprn)
105237f219c8SBruno Larsen (billionai) {
105337f219c8SBruno Larsen (billionai)     gen_helper_booke_set_eplc(cpu_env, cpu_gpr[gprn]);
105437f219c8SBruno Larsen (billionai) }
10557058ff52SRichard Henderson 
1056a829cec3SBruno Larsen (billionai) void spr_write_epsc(DisasContext *ctx, int sprn, int gprn)
105737f219c8SBruno Larsen (billionai) {
105837f219c8SBruno Larsen (billionai)     gen_helper_booke_set_epsc(cpu_env, cpu_gpr[gprn]);
105937f219c8SBruno Larsen (billionai) }
106037f219c8SBruno Larsen (billionai) 
106137f219c8SBruno Larsen (billionai) #endif
106237f219c8SBruno Larsen (billionai) 
106337f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
1064a829cec3SBruno Larsen (billionai) void spr_write_mas73(DisasContext *ctx, int sprn, int gprn)
106537f219c8SBruno Larsen (billionai) {
106637f219c8SBruno Larsen (billionai)     TCGv val = tcg_temp_new();
106737f219c8SBruno Larsen (billionai)     tcg_gen_ext32u_tl(val, cpu_gpr[gprn]);
106837f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_BOOKE_MAS3, val);
106937f219c8SBruno Larsen (billionai)     tcg_gen_shri_tl(val, cpu_gpr[gprn], 32);
107037f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_BOOKE_MAS7, val);
107137f219c8SBruno Larsen (billionai) }
107237f219c8SBruno Larsen (billionai) 
1073a829cec3SBruno Larsen (billionai) void spr_read_mas73(DisasContext *ctx, int gprn, int sprn)
107437f219c8SBruno Larsen (billionai) {
107537f219c8SBruno Larsen (billionai)     TCGv mas7 = tcg_temp_new();
107637f219c8SBruno Larsen (billionai)     TCGv mas3 = tcg_temp_new();
107737f219c8SBruno Larsen (billionai)     gen_load_spr(mas7, SPR_BOOKE_MAS7);
107837f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(mas7, mas7, 32);
107937f219c8SBruno Larsen (billionai)     gen_load_spr(mas3, SPR_BOOKE_MAS3);
108037f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(cpu_gpr[gprn], mas3, mas7);
108137f219c8SBruno Larsen (billionai) }
108237f219c8SBruno Larsen (billionai) 
108337f219c8SBruno Larsen (billionai) #endif
108437f219c8SBruno Larsen (billionai) 
108537f219c8SBruno Larsen (billionai) #ifdef TARGET_PPC64
108637f219c8SBruno Larsen (billionai) static void gen_fscr_facility_check(DisasContext *ctx, int facility_sprn,
108737f219c8SBruno Larsen (billionai)                                     int bit, int sprn, int cause)
108837f219c8SBruno Larsen (billionai) {
10897058ff52SRichard Henderson     TCGv_i32 t1 = tcg_constant_i32(bit);
10907058ff52SRichard Henderson     TCGv_i32 t2 = tcg_constant_i32(sprn);
10917058ff52SRichard Henderson     TCGv_i32 t3 = tcg_constant_i32(cause);
109237f219c8SBruno Larsen (billionai) 
109337f219c8SBruno Larsen (billionai)     gen_helper_fscr_facility_check(cpu_env, t1, t2, t3);
109437f219c8SBruno Larsen (billionai) }
109537f219c8SBruno Larsen (billionai) 
109637f219c8SBruno Larsen (billionai) static void gen_msr_facility_check(DisasContext *ctx, int facility_sprn,
109737f219c8SBruno Larsen (billionai)                                    int bit, int sprn, int cause)
109837f219c8SBruno Larsen (billionai) {
10997058ff52SRichard Henderson     TCGv_i32 t1 = tcg_constant_i32(bit);
11007058ff52SRichard Henderson     TCGv_i32 t2 = tcg_constant_i32(sprn);
11017058ff52SRichard Henderson     TCGv_i32 t3 = tcg_constant_i32(cause);
110237f219c8SBruno Larsen (billionai) 
110337f219c8SBruno Larsen (billionai)     gen_helper_msr_facility_check(cpu_env, t1, t2, t3);
110437f219c8SBruno Larsen (billionai) }
110537f219c8SBruno Larsen (billionai) 
1106a829cec3SBruno Larsen (billionai) void spr_read_prev_upper32(DisasContext *ctx, int gprn, int sprn)
110737f219c8SBruno Larsen (billionai) {
110837f219c8SBruno Larsen (billionai)     TCGv spr_up = tcg_temp_new();
110937f219c8SBruno Larsen (billionai)     TCGv spr = tcg_temp_new();
111037f219c8SBruno Larsen (billionai) 
111137f219c8SBruno Larsen (billionai)     gen_load_spr(spr, sprn - 1);
111237f219c8SBruno Larsen (billionai)     tcg_gen_shri_tl(spr_up, spr, 32);
111337f219c8SBruno Larsen (billionai)     tcg_gen_ext32u_tl(cpu_gpr[gprn], spr_up);
111437f219c8SBruno Larsen (billionai) }
111537f219c8SBruno Larsen (billionai) 
1116a829cec3SBruno Larsen (billionai) void spr_write_prev_upper32(DisasContext *ctx, int sprn, int gprn)
111737f219c8SBruno Larsen (billionai) {
111837f219c8SBruno Larsen (billionai)     TCGv spr = tcg_temp_new();
111937f219c8SBruno Larsen (billionai) 
112037f219c8SBruno Larsen (billionai)     gen_load_spr(spr, sprn - 1);
112137f219c8SBruno Larsen (billionai)     tcg_gen_deposit_tl(spr, spr, cpu_gpr[gprn], 32, 32);
112237f219c8SBruno Larsen (billionai)     gen_store_spr(sprn - 1, spr);
112337f219c8SBruno Larsen (billionai) }
112437f219c8SBruno Larsen (billionai) 
112537f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
1126a829cec3SBruno Larsen (billionai) void spr_write_hmer(DisasContext *ctx, int sprn, int gprn)
112737f219c8SBruno Larsen (billionai) {
112837f219c8SBruno Larsen (billionai)     TCGv hmer = tcg_temp_new();
112937f219c8SBruno Larsen (billionai) 
113037f219c8SBruno Larsen (billionai)     gen_load_spr(hmer, sprn);
113137f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(hmer, cpu_gpr[gprn], hmer);
113237f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, hmer);
113337f219c8SBruno Larsen (billionai)     spr_store_dump_spr(sprn);
113437f219c8SBruno Larsen (billionai) }
113537f219c8SBruno Larsen (billionai) 
1136a829cec3SBruno Larsen (billionai) void spr_write_lpcr(DisasContext *ctx, int sprn, int gprn)
113737f219c8SBruno Larsen (billionai) {
113837f219c8SBruno Larsen (billionai)     gen_helper_store_lpcr(cpu_env, cpu_gpr[gprn]);
113937f219c8SBruno Larsen (billionai) }
114037f219c8SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */
114137f219c8SBruno Larsen (billionai) 
1142a829cec3SBruno Larsen (billionai) void spr_read_tar(DisasContext *ctx, int gprn, int sprn)
114337f219c8SBruno Larsen (billionai) {
114437f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_TAR, sprn, FSCR_IC_TAR);
114537f219c8SBruno Larsen (billionai)     spr_read_generic(ctx, gprn, sprn);
114637f219c8SBruno Larsen (billionai) }
114737f219c8SBruno Larsen (billionai) 
1148a829cec3SBruno Larsen (billionai) void spr_write_tar(DisasContext *ctx, int sprn, int gprn)
114937f219c8SBruno Larsen (billionai) {
115037f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_TAR, sprn, FSCR_IC_TAR);
115137f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
115237f219c8SBruno Larsen (billionai) }
115337f219c8SBruno Larsen (billionai) 
1154a829cec3SBruno Larsen (billionai) void spr_read_tm(DisasContext *ctx, int gprn, int sprn)
115537f219c8SBruno Larsen (billionai) {
115637f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
115737f219c8SBruno Larsen (billionai)     spr_read_generic(ctx, gprn, sprn);
115837f219c8SBruno Larsen (billionai) }
115937f219c8SBruno Larsen (billionai) 
1160a829cec3SBruno Larsen (billionai) void spr_write_tm(DisasContext *ctx, int sprn, int gprn)
116137f219c8SBruno Larsen (billionai) {
116237f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
116337f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
116437f219c8SBruno Larsen (billionai) }
116537f219c8SBruno Larsen (billionai) 
1166a829cec3SBruno Larsen (billionai) void spr_read_tm_upper32(DisasContext *ctx, int gprn, int sprn)
116737f219c8SBruno Larsen (billionai) {
116837f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
116937f219c8SBruno Larsen (billionai)     spr_read_prev_upper32(ctx, gprn, sprn);
117037f219c8SBruno Larsen (billionai) }
117137f219c8SBruno Larsen (billionai) 
1172a829cec3SBruno Larsen (billionai) void spr_write_tm_upper32(DisasContext *ctx, int sprn, int gprn)
117337f219c8SBruno Larsen (billionai) {
117437f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
117537f219c8SBruno Larsen (billionai)     spr_write_prev_upper32(ctx, sprn, gprn);
117637f219c8SBruno Larsen (billionai) }
117737f219c8SBruno Larsen (billionai) 
1178a829cec3SBruno Larsen (billionai) void spr_read_ebb(DisasContext *ctx, int gprn, int sprn)
117937f219c8SBruno Larsen (billionai) {
118037f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
118137f219c8SBruno Larsen (billionai)     spr_read_generic(ctx, gprn, sprn);
118237f219c8SBruno Larsen (billionai) }
118337f219c8SBruno Larsen (billionai) 
1184a829cec3SBruno Larsen (billionai) void spr_write_ebb(DisasContext *ctx, int sprn, int gprn)
118537f219c8SBruno Larsen (billionai) {
118637f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
118737f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
118837f219c8SBruno Larsen (billionai) }
118937f219c8SBruno Larsen (billionai) 
1190a829cec3SBruno Larsen (billionai) void spr_read_ebb_upper32(DisasContext *ctx, int gprn, int sprn)
119137f219c8SBruno Larsen (billionai) {
119237f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
119337f219c8SBruno Larsen (billionai)     spr_read_prev_upper32(ctx, gprn, sprn);
119437f219c8SBruno Larsen (billionai) }
119537f219c8SBruno Larsen (billionai) 
1196a829cec3SBruno Larsen (billionai) void spr_write_ebb_upper32(DisasContext *ctx, int sprn, int gprn)
119737f219c8SBruno Larsen (billionai) {
119837f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
119937f219c8SBruno Larsen (billionai)     spr_write_prev_upper32(ctx, sprn, gprn);
120037f219c8SBruno Larsen (billionai) }
1201395b5d5bSNicholas Miehlbradt 
1202395b5d5bSNicholas Miehlbradt void spr_read_dexcr_ureg(DisasContext *ctx, int gprn, int sprn)
1203395b5d5bSNicholas Miehlbradt {
1204395b5d5bSNicholas Miehlbradt     TCGv t0 = tcg_temp_new();
1205395b5d5bSNicholas Miehlbradt 
1206395b5d5bSNicholas Miehlbradt     /*
1207395b5d5bSNicholas Miehlbradt      * Access to the (H)DEXCR in problem state is done using separated
1208395b5d5bSNicholas Miehlbradt      * SPR indexes which are 16 below the SPR indexes which have full
1209395b5d5bSNicholas Miehlbradt      * access to the (H)DEXCR in privileged state. Problem state can
1210395b5d5bSNicholas Miehlbradt      * only read bits 32:63, bits 0:31 return 0.
1211395b5d5bSNicholas Miehlbradt      *
1212395b5d5bSNicholas Miehlbradt      * See section 9.3.1-9.3.2 of PowerISA v3.1B
1213395b5d5bSNicholas Miehlbradt      */
1214395b5d5bSNicholas Miehlbradt 
1215395b5d5bSNicholas Miehlbradt     gen_load_spr(t0, sprn + 16);
1216395b5d5bSNicholas Miehlbradt     tcg_gen_ext32u_tl(cpu_gpr[gprn], t0);
1217395b5d5bSNicholas Miehlbradt }
121837f219c8SBruno Larsen (billionai) #endif
121937f219c8SBruno Larsen (billionai) 
1220fcf5ef2aSThomas Huth #define GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                      \
1221fcf5ef2aSThomas Huth GEN_OPCODE(name, opc1, opc2, opc3, inval, type, PPC_NONE)
1222fcf5ef2aSThomas Huth 
1223fcf5ef2aSThomas Huth #define GEN_HANDLER_E(name, opc1, opc2, opc3, inval, type, type2)             \
1224fcf5ef2aSThomas Huth GEN_OPCODE(name, opc1, opc2, opc3, inval, type, type2)
1225fcf5ef2aSThomas Huth 
1226fcf5ef2aSThomas Huth #define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type)               \
1227fcf5ef2aSThomas Huth GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, PPC_NONE)
1228fcf5ef2aSThomas Huth 
1229fcf5ef2aSThomas Huth #define GEN_HANDLER2_E(name, onam, opc1, opc2, opc3, inval, type, type2)      \
1230fcf5ef2aSThomas Huth GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, type2)
1231fcf5ef2aSThomas Huth 
1232fcf5ef2aSThomas Huth #define GEN_HANDLER_E_2(name, opc1, opc2, opc3, opc4, inval, type, type2)     \
1233fcf5ef2aSThomas Huth GEN_OPCODE3(name, opc1, opc2, opc3, opc4, inval, type, type2)
1234fcf5ef2aSThomas Huth 
1235fcf5ef2aSThomas Huth #define GEN_HANDLER2_E_2(name, onam, opc1, opc2, opc3, opc4, inval, typ, typ2) \
1236fcf5ef2aSThomas Huth GEN_OPCODE4(name, onam, opc1, opc2, opc3, opc4, inval, typ, typ2)
1237fcf5ef2aSThomas Huth 
1238fcf5ef2aSThomas Huth typedef struct opcode_t {
1239fcf5ef2aSThomas Huth     unsigned char opc1, opc2, opc3, opc4;
1240fcf5ef2aSThomas Huth #if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
1241fcf5ef2aSThomas Huth     unsigned char pad[4];
1242fcf5ef2aSThomas Huth #endif
1243fcf5ef2aSThomas Huth     opc_handler_t handler;
1244fcf5ef2aSThomas Huth     const char *oname;
1245fcf5ef2aSThomas Huth } opcode_t;
1246fcf5ef2aSThomas Huth 
12479f0cf041SMatheus Ferst static void gen_priv_opc(DisasContext *ctx)
12489f0cf041SMatheus Ferst {
12499f0cf041SMatheus Ferst     gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC);
12509f0cf041SMatheus Ferst }
12519f0cf041SMatheus Ferst 
1252fcf5ef2aSThomas Huth /* Helpers for priv. check */
12539f0cf041SMatheus Ferst #define GEN_PRIV(CTX)              \
1254fcf5ef2aSThomas Huth     do {                           \
12559f0cf041SMatheus Ferst         gen_priv_opc(CTX); return; \
1256fcf5ef2aSThomas Huth     } while (0)
1257fcf5ef2aSThomas Huth 
1258fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
12599f0cf041SMatheus Ferst #define CHK_HV(CTX) GEN_PRIV(CTX)
12609f0cf041SMatheus Ferst #define CHK_SV(CTX) GEN_PRIV(CTX)
12619f0cf041SMatheus Ferst #define CHK_HVRM(CTX) GEN_PRIV(CTX)
1262fcf5ef2aSThomas Huth #else
12639f0cf041SMatheus Ferst #define CHK_HV(CTX)                         \
1264fcf5ef2aSThomas Huth     do {                                    \
1265fcf5ef2aSThomas Huth         if (unlikely(ctx->pr || !ctx->hv)) {\
12669f0cf041SMatheus Ferst             GEN_PRIV(CTX);                  \
1267fcf5ef2aSThomas Huth         }                                   \
1268fcf5ef2aSThomas Huth     } while (0)
12699f0cf041SMatheus Ferst #define CHK_SV(CTX)              \
1270fcf5ef2aSThomas Huth     do {                         \
1271fcf5ef2aSThomas Huth         if (unlikely(ctx->pr)) { \
12729f0cf041SMatheus Ferst             GEN_PRIV(CTX);       \
1273fcf5ef2aSThomas Huth         }                        \
1274fcf5ef2aSThomas Huth     } while (0)
12759f0cf041SMatheus Ferst #define CHK_HVRM(CTX)                                   \
1276fcf5ef2aSThomas Huth     do {                                                \
1277fcf5ef2aSThomas Huth         if (unlikely(ctx->pr || !ctx->hv || ctx->dr)) { \
12789f0cf041SMatheus Ferst             GEN_PRIV(CTX);                              \
1279fcf5ef2aSThomas Huth         }                                               \
1280fcf5ef2aSThomas Huth     } while (0)
1281fcf5ef2aSThomas Huth #endif
1282fcf5ef2aSThomas Huth 
12839f0cf041SMatheus Ferst #define CHK_NONE(CTX)
1284fcf5ef2aSThomas Huth 
1285fcf5ef2aSThomas Huth /*****************************************************************************/
1286fcf5ef2aSThomas Huth /* PowerPC instructions table                                                */
1287fcf5ef2aSThomas Huth 
1288fcf5ef2aSThomas Huth #define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2)                    \
1289fcf5ef2aSThomas Huth {                                                                             \
1290fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1291fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1292fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1293fcf5ef2aSThomas Huth     .opc4 = 0xff,                                                             \
1294fcf5ef2aSThomas Huth     .handler = {                                                              \
1295fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1296fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1297fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1298fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1299fcf5ef2aSThomas Huth     },                                                                        \
1300fcf5ef2aSThomas Huth     .oname = stringify(name),                                                 \
1301fcf5ef2aSThomas Huth }
1302fcf5ef2aSThomas Huth #define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2)       \
1303fcf5ef2aSThomas Huth {                                                                             \
1304fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1305fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1306fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1307fcf5ef2aSThomas Huth     .opc4 = 0xff,                                                             \
1308fcf5ef2aSThomas Huth     .handler = {                                                              \
1309fcf5ef2aSThomas Huth         .inval1  = invl1,                                                     \
1310fcf5ef2aSThomas Huth         .inval2  = invl2,                                                     \
1311fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1312fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1313fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1314fcf5ef2aSThomas Huth     },                                                                        \
1315fcf5ef2aSThomas Huth     .oname = stringify(name),                                                 \
1316fcf5ef2aSThomas Huth }
1317fcf5ef2aSThomas Huth #define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2)             \
1318fcf5ef2aSThomas Huth {                                                                             \
1319fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1320fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1321fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1322fcf5ef2aSThomas Huth     .opc4 = 0xff,                                                             \
1323fcf5ef2aSThomas Huth     .handler = {                                                              \
1324fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1325fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1326fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1327fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1328fcf5ef2aSThomas Huth     },                                                                        \
1329fcf5ef2aSThomas Huth     .oname = onam,                                                            \
1330fcf5ef2aSThomas Huth }
1331fcf5ef2aSThomas Huth #define GEN_OPCODE3(name, op1, op2, op3, op4, invl, _typ, _typ2)              \
1332fcf5ef2aSThomas Huth {                                                                             \
1333fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1334fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1335fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1336fcf5ef2aSThomas Huth     .opc4 = op4,                                                              \
1337fcf5ef2aSThomas Huth     .handler = {                                                              \
1338fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1339fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1340fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1341fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1342fcf5ef2aSThomas Huth     },                                                                        \
1343fcf5ef2aSThomas Huth     .oname = stringify(name),                                                 \
1344fcf5ef2aSThomas Huth }
1345fcf5ef2aSThomas Huth #define GEN_OPCODE4(name, onam, op1, op2, op3, op4, invl, _typ, _typ2)        \
1346fcf5ef2aSThomas Huth {                                                                             \
1347fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1348fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1349fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1350fcf5ef2aSThomas Huth     .opc4 = op4,                                                              \
1351fcf5ef2aSThomas Huth     .handler = {                                                              \
1352fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1353fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1354fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1355fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1356fcf5ef2aSThomas Huth     },                                                                        \
1357fcf5ef2aSThomas Huth     .oname = onam,                                                            \
1358fcf5ef2aSThomas Huth }
1359fcf5ef2aSThomas Huth 
1360fcf5ef2aSThomas Huth /* Invalid instruction */
1361fcf5ef2aSThomas Huth static void gen_invalid(DisasContext *ctx)
1362fcf5ef2aSThomas Huth {
1363fcf5ef2aSThomas Huth     gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
1364fcf5ef2aSThomas Huth }
1365fcf5ef2aSThomas Huth 
1366fcf5ef2aSThomas Huth static opc_handler_t invalid_handler = {
1367fcf5ef2aSThomas Huth     .inval1  = 0xFFFFFFFF,
1368fcf5ef2aSThomas Huth     .inval2  = 0xFFFFFFFF,
1369fcf5ef2aSThomas Huth     .type    = PPC_NONE,
1370fcf5ef2aSThomas Huth     .type2   = PPC_NONE,
1371fcf5ef2aSThomas Huth     .handler = gen_invalid,
1372fcf5ef2aSThomas Huth };
1373fcf5ef2aSThomas Huth 
1374fcf5ef2aSThomas Huth /***                           Integer comparison                          ***/
1375fcf5ef2aSThomas Huth 
1376fcf5ef2aSThomas Huth static inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf)
1377fcf5ef2aSThomas Huth {
1378fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1379b62b3686Spbonzini@redhat.com     TCGv t1 = tcg_temp_new();
1380b62b3686Spbonzini@redhat.com     TCGv_i32 t = tcg_temp_new_i32();
1381fcf5ef2aSThomas Huth 
1382b62b3686Spbonzini@redhat.com     tcg_gen_movi_tl(t0, CRF_EQ);
1383b62b3686Spbonzini@redhat.com     tcg_gen_movi_tl(t1, CRF_LT);
1384efe843d8SDavid Gibson     tcg_gen_movcond_tl((s ? TCG_COND_LT : TCG_COND_LTU),
1385efe843d8SDavid Gibson                        t0, arg0, arg1, t1, t0);
1386b62b3686Spbonzini@redhat.com     tcg_gen_movi_tl(t1, CRF_GT);
1387efe843d8SDavid Gibson     tcg_gen_movcond_tl((s ? TCG_COND_GT : TCG_COND_GTU),
1388efe843d8SDavid Gibson                        t0, arg0, arg1, t1, t0);
1389b62b3686Spbonzini@redhat.com 
1390b62b3686Spbonzini@redhat.com     tcg_gen_trunc_tl_i32(t, t0);
1391fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_so);
1392b62b3686Spbonzini@redhat.com     tcg_gen_or_i32(cpu_crf[crf], cpu_crf[crf], t);
1393fcf5ef2aSThomas Huth }
1394fcf5ef2aSThomas Huth 
1395fcf5ef2aSThomas Huth static inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf)
1396fcf5ef2aSThomas Huth {
13977058ff52SRichard Henderson     TCGv t0 = tcg_constant_tl(arg1);
1398fcf5ef2aSThomas Huth     gen_op_cmp(arg0, t0, s, crf);
1399fcf5ef2aSThomas Huth }
1400fcf5ef2aSThomas Huth 
1401fcf5ef2aSThomas Huth static inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf)
1402fcf5ef2aSThomas Huth {
1403fcf5ef2aSThomas Huth     TCGv t0, t1;
1404fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
1405fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
1406fcf5ef2aSThomas Huth     if (s) {
1407fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(t0, arg0);
1408fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(t1, arg1);
1409fcf5ef2aSThomas Huth     } else {
1410fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(t0, arg0);
1411fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(t1, arg1);
1412fcf5ef2aSThomas Huth     }
1413fcf5ef2aSThomas Huth     gen_op_cmp(t0, t1, s, crf);
1414fcf5ef2aSThomas Huth }
1415fcf5ef2aSThomas Huth 
1416fcf5ef2aSThomas Huth static inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf)
1417fcf5ef2aSThomas Huth {
14187058ff52SRichard Henderson     TCGv t0 = tcg_constant_tl(arg1);
1419fcf5ef2aSThomas Huth     gen_op_cmp32(arg0, t0, s, crf);
1420fcf5ef2aSThomas Huth }
1421fcf5ef2aSThomas Huth 
1422fcf5ef2aSThomas Huth static inline void gen_set_Rc0(DisasContext *ctx, TCGv reg)
1423fcf5ef2aSThomas Huth {
1424fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
1425fcf5ef2aSThomas Huth         gen_op_cmpi32(reg, 0, 1, 0);
1426fcf5ef2aSThomas Huth     } else {
1427fcf5ef2aSThomas Huth         gen_op_cmpi(reg, 0, 1, 0);
1428fcf5ef2aSThomas Huth     }
1429fcf5ef2aSThomas Huth }
1430fcf5ef2aSThomas Huth 
1431fcf5ef2aSThomas Huth /* cmprb - range comparison: isupper, isaplha, islower*/
1432fcf5ef2aSThomas Huth static void gen_cmprb(DisasContext *ctx)
1433fcf5ef2aSThomas Huth {
1434fcf5ef2aSThomas Huth     TCGv_i32 src1 = tcg_temp_new_i32();
1435fcf5ef2aSThomas Huth     TCGv_i32 src2 = tcg_temp_new_i32();
1436fcf5ef2aSThomas Huth     TCGv_i32 src2lo = tcg_temp_new_i32();
1437fcf5ef2aSThomas Huth     TCGv_i32 src2hi = tcg_temp_new_i32();
1438fcf5ef2aSThomas Huth     TCGv_i32 crf = cpu_crf[crfD(ctx->opcode)];
1439fcf5ef2aSThomas Huth 
1440fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(src1, cpu_gpr[rA(ctx->opcode)]);
1441fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(src2, cpu_gpr[rB(ctx->opcode)]);
1442fcf5ef2aSThomas Huth 
1443fcf5ef2aSThomas Huth     tcg_gen_andi_i32(src1, src1, 0xFF);
1444fcf5ef2aSThomas Huth     tcg_gen_ext8u_i32(src2lo, src2);
1445fcf5ef2aSThomas Huth     tcg_gen_shri_i32(src2, src2, 8);
1446fcf5ef2aSThomas Huth     tcg_gen_ext8u_i32(src2hi, src2);
1447fcf5ef2aSThomas Huth 
1448fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LEU, src2lo, src2lo, src1);
1449fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LEU, src2hi, src1, src2hi);
1450fcf5ef2aSThomas Huth     tcg_gen_and_i32(crf, src2lo, src2hi);
1451fcf5ef2aSThomas Huth 
1452fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00200000) {
1453fcf5ef2aSThomas Huth         tcg_gen_shri_i32(src2, src2, 8);
1454fcf5ef2aSThomas Huth         tcg_gen_ext8u_i32(src2lo, src2);
1455fcf5ef2aSThomas Huth         tcg_gen_shri_i32(src2, src2, 8);
1456fcf5ef2aSThomas Huth         tcg_gen_ext8u_i32(src2hi, src2);
1457fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_LEU, src2lo, src2lo, src1);
1458fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_LEU, src2hi, src1, src2hi);
1459fcf5ef2aSThomas Huth         tcg_gen_and_i32(src2lo, src2lo, src2hi);
1460fcf5ef2aSThomas Huth         tcg_gen_or_i32(crf, crf, src2lo);
1461fcf5ef2aSThomas Huth     }
1462efa73196SNikunj A Dadhania     tcg_gen_shli_i32(crf, crf, CRF_GT_BIT);
1463fcf5ef2aSThomas Huth }
1464fcf5ef2aSThomas Huth 
1465fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1466fcf5ef2aSThomas Huth /* cmpeqb */
1467fcf5ef2aSThomas Huth static void gen_cmpeqb(DisasContext *ctx)
1468fcf5ef2aSThomas Huth {
1469fcf5ef2aSThomas Huth     gen_helper_cmpeqb(cpu_crf[crfD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1470fcf5ef2aSThomas Huth                       cpu_gpr[rB(ctx->opcode)]);
1471fcf5ef2aSThomas Huth }
1472fcf5ef2aSThomas Huth #endif
1473fcf5ef2aSThomas Huth 
1474fcf5ef2aSThomas Huth /* isel (PowerPC 2.03 specification) */
1475fcf5ef2aSThomas Huth static void gen_isel(DisasContext *ctx)
1476fcf5ef2aSThomas Huth {
1477fcf5ef2aSThomas Huth     uint32_t bi = rC(ctx->opcode);
1478fcf5ef2aSThomas Huth     uint32_t mask = 0x08 >> (bi & 0x03);
1479fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1480fcf5ef2aSThomas Huth     TCGv zr;
1481fcf5ef2aSThomas Huth 
1482fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(t0, cpu_crf[bi >> 2]);
1483fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, t0, mask);
1484fcf5ef2aSThomas Huth 
14857058ff52SRichard Henderson     zr = tcg_constant_tl(0);
1486fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_gpr[rD(ctx->opcode)], t0, zr,
1487fcf5ef2aSThomas Huth                        rA(ctx->opcode) ? cpu_gpr[rA(ctx->opcode)] : zr,
1488fcf5ef2aSThomas Huth                        cpu_gpr[rB(ctx->opcode)]);
1489fcf5ef2aSThomas Huth }
1490fcf5ef2aSThomas Huth 
1491fcf5ef2aSThomas Huth /* cmpb: PowerPC 2.05 specification */
1492fcf5ef2aSThomas Huth static void gen_cmpb(DisasContext *ctx)
1493fcf5ef2aSThomas Huth {
1494fcf5ef2aSThomas Huth     gen_helper_cmpb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
1495fcf5ef2aSThomas Huth                     cpu_gpr[rB(ctx->opcode)]);
1496fcf5ef2aSThomas Huth }
1497fcf5ef2aSThomas Huth 
1498fcf5ef2aSThomas Huth /***                           Integer arithmetic                          ***/
1499fcf5ef2aSThomas Huth 
1500fcf5ef2aSThomas Huth static inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0,
1501fcf5ef2aSThomas Huth                                            TCGv arg1, TCGv arg2, int sub)
1502fcf5ef2aSThomas Huth {
1503fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1504fcf5ef2aSThomas Huth 
1505fcf5ef2aSThomas Huth     tcg_gen_xor_tl(cpu_ov, arg0, arg2);
1506fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, arg1, arg2);
1507fcf5ef2aSThomas Huth     if (sub) {
1508fcf5ef2aSThomas Huth         tcg_gen_and_tl(cpu_ov, cpu_ov, t0);
1509fcf5ef2aSThomas Huth     } else {
1510fcf5ef2aSThomas Huth         tcg_gen_andc_tl(cpu_ov, cpu_ov, t0);
1511fcf5ef2aSThomas Huth     }
1512fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
1513dc0ad844SNikunj A Dadhania         tcg_gen_extract_tl(cpu_ov, cpu_ov, 31, 1);
1514dc0ad844SNikunj A Dadhania         if (is_isa300(ctx)) {
1515dc0ad844SNikunj A Dadhania             tcg_gen_mov_tl(cpu_ov32, cpu_ov);
1516fcf5ef2aSThomas Huth         }
1517dc0ad844SNikunj A Dadhania     } else {
1518dc0ad844SNikunj A Dadhania         if (is_isa300(ctx)) {
1519dc0ad844SNikunj A Dadhania             tcg_gen_extract_tl(cpu_ov32, cpu_ov, 31, 1);
1520dc0ad844SNikunj A Dadhania         }
152138a61d34SNikunj A Dadhania         tcg_gen_extract_tl(cpu_ov, cpu_ov, TARGET_LONG_BITS - 1, 1);
1522dc0ad844SNikunj A Dadhania     }
1523fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1524fcf5ef2aSThomas Huth }
1525fcf5ef2aSThomas Huth 
15266b10d008SNikunj A Dadhania static inline void gen_op_arith_compute_ca32(DisasContext *ctx,
15276b10d008SNikunj A Dadhania                                              TCGv res, TCGv arg0, TCGv arg1,
15284c5920afSSuraj Jitindar Singh                                              TCGv ca32, int sub)
15296b10d008SNikunj A Dadhania {
15306b10d008SNikunj A Dadhania     TCGv t0;
15316b10d008SNikunj A Dadhania 
15326b10d008SNikunj A Dadhania     if (!is_isa300(ctx)) {
15336b10d008SNikunj A Dadhania         return;
15346b10d008SNikunj A Dadhania     }
15356b10d008SNikunj A Dadhania 
15366b10d008SNikunj A Dadhania     t0 = tcg_temp_new();
153733903d0aSNikunj A Dadhania     if (sub) {
153833903d0aSNikunj A Dadhania         tcg_gen_eqv_tl(t0, arg0, arg1);
153933903d0aSNikunj A Dadhania     } else {
15406b10d008SNikunj A Dadhania         tcg_gen_xor_tl(t0, arg0, arg1);
154133903d0aSNikunj A Dadhania     }
15426b10d008SNikunj A Dadhania     tcg_gen_xor_tl(t0, t0, res);
15434c5920afSSuraj Jitindar Singh     tcg_gen_extract_tl(ca32, t0, 32, 1);
15446b10d008SNikunj A Dadhania }
15456b10d008SNikunj A Dadhania 
1546fcf5ef2aSThomas Huth /* Common add function */
1547fcf5ef2aSThomas Huth static inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1,
15484c5920afSSuraj Jitindar Singh                                     TCGv arg2, TCGv ca, TCGv ca32,
15494c5920afSSuraj Jitindar Singh                                     bool add_ca, bool compute_ca,
1550fcf5ef2aSThomas Huth                                     bool compute_ov, bool compute_rc0)
1551fcf5ef2aSThomas Huth {
1552fcf5ef2aSThomas Huth     TCGv t0 = ret;
1553fcf5ef2aSThomas Huth 
1554fcf5ef2aSThomas Huth     if (compute_ca || compute_ov) {
1555fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
1556fcf5ef2aSThomas Huth     }
1557fcf5ef2aSThomas Huth 
1558fcf5ef2aSThomas Huth     if (compute_ca) {
1559fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
1560efe843d8SDavid Gibson             /*
1561efe843d8SDavid Gibson              * Caution: a non-obvious corner case of the spec is that
1562efe843d8SDavid Gibson              * we must produce the *entire* 64-bit addition, but
1563efe843d8SDavid Gibson              * produce the carry into bit 32.
1564efe843d8SDavid Gibson              */
1565fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
1566fcf5ef2aSThomas Huth             tcg_gen_xor_tl(t1, arg1, arg2);        /* add without carry */
1567fcf5ef2aSThomas Huth             tcg_gen_add_tl(t0, arg1, arg2);
1568fcf5ef2aSThomas Huth             if (add_ca) {
15694c5920afSSuraj Jitindar Singh                 tcg_gen_add_tl(t0, t0, ca);
1570fcf5ef2aSThomas Huth             }
15714c5920afSSuraj Jitindar Singh             tcg_gen_xor_tl(ca, t0, t1);        /* bits changed w/ carry */
15724c5920afSSuraj Jitindar Singh             tcg_gen_extract_tl(ca, ca, 32, 1);
15736b10d008SNikunj A Dadhania             if (is_isa300(ctx)) {
15744c5920afSSuraj Jitindar Singh                 tcg_gen_mov_tl(ca32, ca);
15756b10d008SNikunj A Dadhania             }
1576fcf5ef2aSThomas Huth         } else {
15777058ff52SRichard Henderson             TCGv zero = tcg_constant_tl(0);
1578fcf5ef2aSThomas Huth             if (add_ca) {
15794c5920afSSuraj Jitindar Singh                 tcg_gen_add2_tl(t0, ca, arg1, zero, ca, zero);
15804c5920afSSuraj Jitindar Singh                 tcg_gen_add2_tl(t0, ca, t0, ca, arg2, zero);
1581fcf5ef2aSThomas Huth             } else {
15824c5920afSSuraj Jitindar Singh                 tcg_gen_add2_tl(t0, ca, arg1, zero, arg2, zero);
1583fcf5ef2aSThomas Huth             }
15844c5920afSSuraj Jitindar Singh             gen_op_arith_compute_ca32(ctx, t0, arg1, arg2, ca32, 0);
1585fcf5ef2aSThomas Huth         }
1586fcf5ef2aSThomas Huth     } else {
1587fcf5ef2aSThomas Huth         tcg_gen_add_tl(t0, arg1, arg2);
1588fcf5ef2aSThomas Huth         if (add_ca) {
15894c5920afSSuraj Jitindar Singh             tcg_gen_add_tl(t0, t0, ca);
1590fcf5ef2aSThomas Huth         }
1591fcf5ef2aSThomas Huth     }
1592fcf5ef2aSThomas Huth 
1593fcf5ef2aSThomas Huth     if (compute_ov) {
1594fcf5ef2aSThomas Huth         gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0);
1595fcf5ef2aSThomas Huth     }
1596fcf5ef2aSThomas Huth     if (unlikely(compute_rc0)) {
1597fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t0);
1598fcf5ef2aSThomas Huth     }
1599fcf5ef2aSThomas Huth 
160011f4e8f8SRichard Henderson     if (t0 != ret) {
1601fcf5ef2aSThomas Huth         tcg_gen_mov_tl(ret, t0);
1602fcf5ef2aSThomas Huth     }
1603fcf5ef2aSThomas Huth }
1604fcf5ef2aSThomas Huth /* Add functions with two operands */
16054c5920afSSuraj Jitindar Singh #define GEN_INT_ARITH_ADD(name, opc3, ca, add_ca, compute_ca, compute_ov)     \
1606fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1607fcf5ef2aSThomas Huth {                                                                             \
1608fcf5ef2aSThomas Huth     gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
1609fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
16104c5920afSSuraj Jitindar Singh                      ca, glue(ca, 32),                                        \
1611fcf5ef2aSThomas Huth                      add_ca, compute_ca, compute_ov, Rc(ctx->opcode));        \
1612fcf5ef2aSThomas Huth }
1613fcf5ef2aSThomas Huth /* Add functions with one operand and one immediate */
16144c5920afSSuraj Jitindar Singh #define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, ca,                    \
1615fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
1616fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1617fcf5ef2aSThomas Huth {                                                                             \
16187058ff52SRichard Henderson     TCGv t0 = tcg_constant_tl(const_val);                                     \
1619fcf5ef2aSThomas Huth     gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
1620fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], t0,                            \
16214c5920afSSuraj Jitindar Singh                      ca, glue(ca, 32),                                        \
1622fcf5ef2aSThomas Huth                      add_ca, compute_ca, compute_ov, Rc(ctx->opcode));        \
1623fcf5ef2aSThomas Huth }
1624fcf5ef2aSThomas Huth 
1625fcf5ef2aSThomas Huth /* add  add.  addo  addo. */
16264c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(add, 0x08, cpu_ca, 0, 0, 0)
16274c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addo, 0x18, cpu_ca, 0, 0, 1)
1628fcf5ef2aSThomas Huth /* addc  addc.  addco  addco. */
16294c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addc, 0x00, cpu_ca, 0, 1, 0)
16304c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addco, 0x10, cpu_ca, 0, 1, 1)
1631fcf5ef2aSThomas Huth /* adde  adde.  addeo  addeo. */
16324c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(adde, 0x04, cpu_ca, 1, 1, 0)
16334c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addeo, 0x14, cpu_ca, 1, 1, 1)
1634fcf5ef2aSThomas Huth /* addme  addme.  addmeo  addmeo.  */
16354c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, cpu_ca, 1, 1, 0)
16364c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, cpu_ca, 1, 1, 1)
16374c5920afSSuraj Jitindar Singh /* addex */
16384c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addex, 0x05, cpu_ov, 1, 1, 0);
1639fcf5ef2aSThomas Huth /* addze  addze.  addzeo  addzeo.*/
16404c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, cpu_ca, 1, 1, 0)
16414c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, cpu_ca, 1, 1, 1)
1642fcf5ef2aSThomas Huth /* addic  addic.*/
1643fcf5ef2aSThomas Huth static inline void gen_op_addic(DisasContext *ctx, bool compute_rc0)
1644fcf5ef2aSThomas Huth {
16457058ff52SRichard Henderson     TCGv c = tcg_constant_tl(SIMM(ctx->opcode));
1646fcf5ef2aSThomas Huth     gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
16474c5920afSSuraj Jitindar Singh                      c, cpu_ca, cpu_ca32, 0, 1, 0, compute_rc0);
1648fcf5ef2aSThomas Huth }
1649fcf5ef2aSThomas Huth 
1650fcf5ef2aSThomas Huth static void gen_addic(DisasContext *ctx)
1651fcf5ef2aSThomas Huth {
1652fcf5ef2aSThomas Huth     gen_op_addic(ctx, 0);
1653fcf5ef2aSThomas Huth }
1654fcf5ef2aSThomas Huth 
1655fcf5ef2aSThomas Huth static void gen_addic_(DisasContext *ctx)
1656fcf5ef2aSThomas Huth {
1657fcf5ef2aSThomas Huth     gen_op_addic(ctx, 1);
1658fcf5ef2aSThomas Huth }
1659fcf5ef2aSThomas Huth 
1660fcf5ef2aSThomas Huth static inline void gen_op_arith_divw(DisasContext *ctx, TCGv ret, TCGv arg1,
1661fcf5ef2aSThomas Huth                                      TCGv arg2, int sign, int compute_ov)
1662fcf5ef2aSThomas Huth {
1663fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1664fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1665fcf5ef2aSThomas Huth     TCGv_i32 t2 = tcg_temp_new_i32();
1666fcf5ef2aSThomas Huth     TCGv_i32 t3 = tcg_temp_new_i32();
1667fcf5ef2aSThomas Huth 
1668fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, arg1);
1669fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, arg2);
1670fcf5ef2aSThomas Huth     if (sign) {
1671fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t0, INT_MIN);
1672fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, -1);
1673fcf5ef2aSThomas Huth         tcg_gen_and_i32(t2, t2, t3);
1674fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, 0);
1675fcf5ef2aSThomas Huth         tcg_gen_or_i32(t2, t2, t3);
1676fcf5ef2aSThomas Huth         tcg_gen_movi_i32(t3, 0);
1677fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1);
1678fcf5ef2aSThomas Huth         tcg_gen_div_i32(t3, t0, t1);
1679fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(ret, t3);
1680fcf5ef2aSThomas Huth     } else {
1681fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t1, 0);
1682fcf5ef2aSThomas Huth         tcg_gen_movi_i32(t3, 0);
1683fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1);
1684fcf5ef2aSThomas Huth         tcg_gen_divu_i32(t3, t0, t1);
1685fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(ret, t3);
1686fcf5ef2aSThomas Huth     }
1687fcf5ef2aSThomas Huth     if (compute_ov) {
1688fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(cpu_ov, t2);
1689c44027ffSNikunj A Dadhania         if (is_isa300(ctx)) {
1690c44027ffSNikunj A Dadhania             tcg_gen_extu_i32_tl(cpu_ov32, t2);
1691c44027ffSNikunj A Dadhania         }
1692fcf5ef2aSThomas Huth         tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1693fcf5ef2aSThomas Huth     }
1694fcf5ef2aSThomas Huth 
1695efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1696fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, ret);
1697fcf5ef2aSThomas Huth     }
1698efe843d8SDavid Gibson }
1699fcf5ef2aSThomas Huth /* Div functions */
1700fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov)                      \
1701fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1702fcf5ef2aSThomas Huth {                                                                             \
1703fcf5ef2aSThomas Huth     gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)],                          \
1704fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
1705fcf5ef2aSThomas Huth                      sign, compute_ov);                                       \
1706fcf5ef2aSThomas Huth }
1707fcf5ef2aSThomas Huth /* divwu  divwu.  divwuo  divwuo.   */
1708fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0);
1709fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1);
1710fcf5ef2aSThomas Huth /* divw  divw.  divwo  divwo.   */
1711fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0);
1712fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1);
1713fcf5ef2aSThomas Huth 
1714fcf5ef2aSThomas Huth /* div[wd]eu[o][.] */
1715fcf5ef2aSThomas Huth #define GEN_DIVE(name, hlpr, compute_ov)                                      \
1716fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx)                                     \
1717fcf5ef2aSThomas Huth {                                                                             \
17187058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(compute_ov);                               \
1719fcf5ef2aSThomas Huth     gen_helper_##hlpr(cpu_gpr[rD(ctx->opcode)], cpu_env,                      \
1720fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0); \
1721fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {                                     \
1722fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);                           \
1723fcf5ef2aSThomas Huth     }                                                                         \
1724fcf5ef2aSThomas Huth }
1725fcf5ef2aSThomas Huth 
1726fcf5ef2aSThomas Huth GEN_DIVE(divweu, divweu, 0);
1727fcf5ef2aSThomas Huth GEN_DIVE(divweuo, divweu, 1);
1728fcf5ef2aSThomas Huth GEN_DIVE(divwe, divwe, 0);
1729fcf5ef2aSThomas Huth GEN_DIVE(divweo, divwe, 1);
1730fcf5ef2aSThomas Huth 
1731fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1732fcf5ef2aSThomas Huth static inline void gen_op_arith_divd(DisasContext *ctx, TCGv ret, TCGv arg1,
1733fcf5ef2aSThomas Huth                                      TCGv arg2, int sign, int compute_ov)
1734fcf5ef2aSThomas Huth {
1735fcf5ef2aSThomas Huth     TCGv_i64 t0 = tcg_temp_new_i64();
1736fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
1737fcf5ef2aSThomas Huth     TCGv_i64 t2 = tcg_temp_new_i64();
1738fcf5ef2aSThomas Huth     TCGv_i64 t3 = tcg_temp_new_i64();
1739fcf5ef2aSThomas Huth 
1740fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t0, arg1);
1741fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t1, arg2);
1742fcf5ef2aSThomas Huth     if (sign) {
1743fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t0, INT64_MIN);
1744fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, -1);
1745fcf5ef2aSThomas Huth         tcg_gen_and_i64(t2, t2, t3);
1746fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, 0);
1747fcf5ef2aSThomas Huth         tcg_gen_or_i64(t2, t2, t3);
1748fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t3, 0);
1749fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1);
1750fcf5ef2aSThomas Huth         tcg_gen_div_i64(ret, t0, t1);
1751fcf5ef2aSThomas Huth     } else {
1752fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t1, 0);
1753fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t3, 0);
1754fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1);
1755fcf5ef2aSThomas Huth         tcg_gen_divu_i64(ret, t0, t1);
1756fcf5ef2aSThomas Huth     }
1757fcf5ef2aSThomas Huth     if (compute_ov) {
1758fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_ov, t2);
1759c44027ffSNikunj A Dadhania         if (is_isa300(ctx)) {
1760c44027ffSNikunj A Dadhania             tcg_gen_mov_tl(cpu_ov32, t2);
1761c44027ffSNikunj A Dadhania         }
1762fcf5ef2aSThomas Huth         tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1763fcf5ef2aSThomas Huth     }
1764fcf5ef2aSThomas Huth 
1765efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1766fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, ret);
1767fcf5ef2aSThomas Huth     }
1768efe843d8SDavid Gibson }
1769fcf5ef2aSThomas Huth 
1770fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov)                      \
1771fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1772fcf5ef2aSThomas Huth {                                                                             \
1773fcf5ef2aSThomas Huth     gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)],                          \
1774fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
1775fcf5ef2aSThomas Huth                       sign, compute_ov);                                      \
1776fcf5ef2aSThomas Huth }
1777c44027ffSNikunj A Dadhania /* divdu  divdu.  divduo  divduo.   */
1778fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
1779fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
1780c44027ffSNikunj A Dadhania /* divd  divd.  divdo  divdo.   */
1781fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
1782fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
1783fcf5ef2aSThomas Huth 
1784fcf5ef2aSThomas Huth GEN_DIVE(divdeu, divdeu, 0);
1785fcf5ef2aSThomas Huth GEN_DIVE(divdeuo, divdeu, 1);
1786fcf5ef2aSThomas Huth GEN_DIVE(divde, divde, 0);
1787fcf5ef2aSThomas Huth GEN_DIVE(divdeo, divde, 1);
1788fcf5ef2aSThomas Huth #endif
1789fcf5ef2aSThomas Huth 
1790fcf5ef2aSThomas Huth static inline void gen_op_arith_modw(DisasContext *ctx, TCGv ret, TCGv arg1,
1791fcf5ef2aSThomas Huth                                      TCGv arg2, int sign)
1792fcf5ef2aSThomas Huth {
1793fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1794fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1795fcf5ef2aSThomas Huth 
1796fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, arg1);
1797fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, arg2);
1798fcf5ef2aSThomas Huth     if (sign) {
1799fcf5ef2aSThomas Huth         TCGv_i32 t2 = tcg_temp_new_i32();
1800fcf5ef2aSThomas Huth         TCGv_i32 t3 = tcg_temp_new_i32();
1801fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t0, INT_MIN);
1802fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, -1);
1803fcf5ef2aSThomas Huth         tcg_gen_and_i32(t2, t2, t3);
1804fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, 0);
1805fcf5ef2aSThomas Huth         tcg_gen_or_i32(t2, t2, t3);
1806fcf5ef2aSThomas Huth         tcg_gen_movi_i32(t3, 0);
1807fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1);
1808fcf5ef2aSThomas Huth         tcg_gen_rem_i32(t3, t0, t1);
1809fcf5ef2aSThomas Huth         tcg_gen_ext_i32_tl(ret, t3);
1810fcf5ef2aSThomas Huth     } else {
18117058ff52SRichard Henderson         TCGv_i32 t2 = tcg_constant_i32(1);
18127058ff52SRichard Henderson         TCGv_i32 t3 = tcg_constant_i32(0);
1813fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_EQ, t1, t1, t3, t2, t1);
1814a253231fSRichard Henderson         tcg_gen_remu_i32(t0, t0, t1);
1815a253231fSRichard Henderson         tcg_gen_extu_i32_tl(ret, t0);
1816fcf5ef2aSThomas Huth     }
1817fcf5ef2aSThomas Huth }
1818fcf5ef2aSThomas Huth 
1819fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MODW(name, opc3, sign)                                \
1820fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                             \
1821fcf5ef2aSThomas Huth {                                                                           \
1822fcf5ef2aSThomas Huth     gen_op_arith_modw(ctx, cpu_gpr[rD(ctx->opcode)],                        \
1823fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],   \
1824fcf5ef2aSThomas Huth                       sign);                                                \
1825fcf5ef2aSThomas Huth }
1826fcf5ef2aSThomas Huth 
1827fcf5ef2aSThomas Huth GEN_INT_ARITH_MODW(moduw, 0x08, 0);
1828fcf5ef2aSThomas Huth GEN_INT_ARITH_MODW(modsw, 0x18, 1);
1829fcf5ef2aSThomas Huth 
1830fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1831fcf5ef2aSThomas Huth static inline void gen_op_arith_modd(DisasContext *ctx, TCGv ret, TCGv arg1,
1832fcf5ef2aSThomas Huth                                      TCGv arg2, int sign)
1833fcf5ef2aSThomas Huth {
1834fcf5ef2aSThomas Huth     TCGv_i64 t0 = tcg_temp_new_i64();
1835fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
1836fcf5ef2aSThomas Huth 
1837fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t0, arg1);
1838fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t1, arg2);
1839fcf5ef2aSThomas Huth     if (sign) {
1840fcf5ef2aSThomas Huth         TCGv_i64 t2 = tcg_temp_new_i64();
1841fcf5ef2aSThomas Huth         TCGv_i64 t3 = tcg_temp_new_i64();
1842fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t0, INT64_MIN);
1843fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, -1);
1844fcf5ef2aSThomas Huth         tcg_gen_and_i64(t2, t2, t3);
1845fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, 0);
1846fcf5ef2aSThomas Huth         tcg_gen_or_i64(t2, t2, t3);
1847fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t3, 0);
1848fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1);
1849fcf5ef2aSThomas Huth         tcg_gen_rem_i64(ret, t0, t1);
1850fcf5ef2aSThomas Huth     } else {
18517058ff52SRichard Henderson         TCGv_i64 t2 = tcg_constant_i64(1);
18527058ff52SRichard Henderson         TCGv_i64 t3 = tcg_constant_i64(0);
1853fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_EQ, t1, t1, t3, t2, t1);
1854fcf5ef2aSThomas Huth         tcg_gen_remu_i64(ret, t0, t1);
1855fcf5ef2aSThomas Huth     }
1856fcf5ef2aSThomas Huth }
1857fcf5ef2aSThomas Huth 
1858fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MODD(name, opc3, sign)                            \
1859fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                           \
1860fcf5ef2aSThomas Huth {                                                                         \
1861fcf5ef2aSThomas Huth   gen_op_arith_modd(ctx, cpu_gpr[rD(ctx->opcode)],                        \
1862fcf5ef2aSThomas Huth                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],   \
1863fcf5ef2aSThomas Huth                     sign);                                                \
1864fcf5ef2aSThomas Huth }
1865fcf5ef2aSThomas Huth 
1866fcf5ef2aSThomas Huth GEN_INT_ARITH_MODD(modud, 0x08, 0);
1867fcf5ef2aSThomas Huth GEN_INT_ARITH_MODD(modsd, 0x18, 1);
1868fcf5ef2aSThomas Huth #endif
1869fcf5ef2aSThomas Huth 
1870fcf5ef2aSThomas Huth /* mulhw  mulhw. */
1871fcf5ef2aSThomas Huth static void gen_mulhw(DisasContext *ctx)
1872fcf5ef2aSThomas Huth {
1873fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1874fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1875fcf5ef2aSThomas Huth 
1876fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
1877fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
1878fcf5ef2aSThomas Huth     tcg_gen_muls2_i32(t0, t1, t0, t1);
1879fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1);
1880efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1881fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1882fcf5ef2aSThomas Huth     }
1883efe843d8SDavid Gibson }
1884fcf5ef2aSThomas Huth 
1885fcf5ef2aSThomas Huth /* mulhwu  mulhwu.  */
1886fcf5ef2aSThomas Huth static void gen_mulhwu(DisasContext *ctx)
1887fcf5ef2aSThomas Huth {
1888fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1889fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1890fcf5ef2aSThomas Huth 
1891fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
1892fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
1893fcf5ef2aSThomas Huth     tcg_gen_mulu2_i32(t0, t1, t0, t1);
1894fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1);
1895efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1896fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1897fcf5ef2aSThomas Huth     }
1898efe843d8SDavid Gibson }
1899fcf5ef2aSThomas Huth 
1900fcf5ef2aSThomas Huth /* mullw  mullw. */
1901fcf5ef2aSThomas Huth static void gen_mullw(DisasContext *ctx)
1902fcf5ef2aSThomas Huth {
1903fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1904fcf5ef2aSThomas Huth     TCGv_i64 t0, t1;
1905fcf5ef2aSThomas Huth     t0 = tcg_temp_new_i64();
1906fcf5ef2aSThomas Huth     t1 = tcg_temp_new_i64();
1907fcf5ef2aSThomas Huth     tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
1908fcf5ef2aSThomas Huth     tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
1909fcf5ef2aSThomas Huth     tcg_gen_mul_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);
1910fcf5ef2aSThomas Huth #else
1911fcf5ef2aSThomas Huth     tcg_gen_mul_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1912fcf5ef2aSThomas Huth                     cpu_gpr[rB(ctx->opcode)]);
1913fcf5ef2aSThomas Huth #endif
1914efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1915fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1916fcf5ef2aSThomas Huth     }
1917efe843d8SDavid Gibson }
1918fcf5ef2aSThomas Huth 
1919fcf5ef2aSThomas Huth /* mullwo  mullwo. */
1920fcf5ef2aSThomas Huth static void gen_mullwo(DisasContext *ctx)
1921fcf5ef2aSThomas Huth {
1922fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1923fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1924fcf5ef2aSThomas Huth 
1925fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
1926fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
1927fcf5ef2aSThomas Huth     tcg_gen_muls2_i32(t0, t1, t0, t1);
1928fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1929fcf5ef2aSThomas Huth     tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);
1930fcf5ef2aSThomas Huth #else
1931fcf5ef2aSThomas Huth     tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], t0);
1932fcf5ef2aSThomas Huth #endif
1933fcf5ef2aSThomas Huth 
1934fcf5ef2aSThomas Huth     tcg_gen_sari_i32(t0, t0, 31);
1935fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_NE, t0, t0, t1);
1936fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(cpu_ov, t0);
193761aa9a69SNikunj A Dadhania     if (is_isa300(ctx)) {
193861aa9a69SNikunj A Dadhania         tcg_gen_mov_tl(cpu_ov32, cpu_ov);
193961aa9a69SNikunj A Dadhania     }
1940fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1941fcf5ef2aSThomas Huth 
1942efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1943fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1944fcf5ef2aSThomas Huth     }
1945efe843d8SDavid Gibson }
1946fcf5ef2aSThomas Huth 
1947fcf5ef2aSThomas Huth /* mulli */
1948fcf5ef2aSThomas Huth static void gen_mulli(DisasContext *ctx)
1949fcf5ef2aSThomas Huth {
1950fcf5ef2aSThomas Huth     tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1951fcf5ef2aSThomas Huth                     SIMM(ctx->opcode));
1952fcf5ef2aSThomas Huth }
1953fcf5ef2aSThomas Huth 
1954fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1955fcf5ef2aSThomas Huth /* mulhd  mulhd. */
1956fcf5ef2aSThomas Huth static void gen_mulhd(DisasContext *ctx)
1957fcf5ef2aSThomas Huth {
1958fcf5ef2aSThomas Huth     TCGv lo = tcg_temp_new();
1959fcf5ef2aSThomas Huth     tcg_gen_muls2_tl(lo, cpu_gpr[rD(ctx->opcode)],
1960fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1961fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
1962fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1963fcf5ef2aSThomas Huth     }
1964fcf5ef2aSThomas Huth }
1965fcf5ef2aSThomas Huth 
1966fcf5ef2aSThomas Huth /* mulhdu  mulhdu. */
1967fcf5ef2aSThomas Huth static void gen_mulhdu(DisasContext *ctx)
1968fcf5ef2aSThomas Huth {
1969fcf5ef2aSThomas Huth     TCGv lo = tcg_temp_new();
1970fcf5ef2aSThomas Huth     tcg_gen_mulu2_tl(lo, cpu_gpr[rD(ctx->opcode)],
1971fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1972fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
1973fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1974fcf5ef2aSThomas Huth     }
1975fcf5ef2aSThomas Huth }
1976fcf5ef2aSThomas Huth 
1977fcf5ef2aSThomas Huth /* mulld  mulld. */
1978fcf5ef2aSThomas Huth static void gen_mulld(DisasContext *ctx)
1979fcf5ef2aSThomas Huth {
1980fcf5ef2aSThomas Huth     tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1981fcf5ef2aSThomas Huth                    cpu_gpr[rB(ctx->opcode)]);
1982efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1983fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1984fcf5ef2aSThomas Huth     }
1985efe843d8SDavid Gibson }
1986fcf5ef2aSThomas Huth 
1987fcf5ef2aSThomas Huth /* mulldo  mulldo. */
1988fcf5ef2aSThomas Huth static void gen_mulldo(DisasContext *ctx)
1989fcf5ef2aSThomas Huth {
1990fcf5ef2aSThomas Huth     TCGv_i64 t0 = tcg_temp_new_i64();
1991fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
1992fcf5ef2aSThomas Huth 
1993fcf5ef2aSThomas Huth     tcg_gen_muls2_i64(t0, t1, cpu_gpr[rA(ctx->opcode)],
1994fcf5ef2aSThomas Huth                       cpu_gpr[rB(ctx->opcode)]);
1995fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_gpr[rD(ctx->opcode)], t0);
1996fcf5ef2aSThomas Huth 
1997fcf5ef2aSThomas Huth     tcg_gen_sari_i64(t0, t0, 63);
1998fcf5ef2aSThomas Huth     tcg_gen_setcond_i64(TCG_COND_NE, cpu_ov, t0, t1);
199961aa9a69SNikunj A Dadhania     if (is_isa300(ctx)) {
200061aa9a69SNikunj A Dadhania         tcg_gen_mov_tl(cpu_ov32, cpu_ov);
200161aa9a69SNikunj A Dadhania     }
2002fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
2003fcf5ef2aSThomas Huth 
2004fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2005fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
2006fcf5ef2aSThomas Huth     }
2007fcf5ef2aSThomas Huth }
2008fcf5ef2aSThomas Huth #endif
2009fcf5ef2aSThomas Huth 
2010fcf5ef2aSThomas Huth /* Common subf function */
2011fcf5ef2aSThomas Huth static inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1,
2012fcf5ef2aSThomas Huth                                      TCGv arg2, bool add_ca, bool compute_ca,
2013fcf5ef2aSThomas Huth                                      bool compute_ov, bool compute_rc0)
2014fcf5ef2aSThomas Huth {
2015fcf5ef2aSThomas Huth     TCGv t0 = ret;
2016fcf5ef2aSThomas Huth 
2017fcf5ef2aSThomas Huth     if (compute_ca || compute_ov) {
2018fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
2019fcf5ef2aSThomas Huth     }
2020fcf5ef2aSThomas Huth 
2021fcf5ef2aSThomas Huth     if (compute_ca) {
2022fcf5ef2aSThomas Huth         /* dest = ~arg1 + arg2 [+ ca].  */
2023fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
2024efe843d8SDavid Gibson             /*
2025efe843d8SDavid Gibson              * Caution: a non-obvious corner case of the spec is that
2026efe843d8SDavid Gibson              * we must produce the *entire* 64-bit addition, but
2027efe843d8SDavid Gibson              * produce the carry into bit 32.
2028efe843d8SDavid Gibson              */
2029fcf5ef2aSThomas Huth             TCGv inv1 = tcg_temp_new();
2030fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
2031fcf5ef2aSThomas Huth             tcg_gen_not_tl(inv1, arg1);
2032fcf5ef2aSThomas Huth             if (add_ca) {
2033fcf5ef2aSThomas Huth                 tcg_gen_add_tl(t0, arg2, cpu_ca);
2034fcf5ef2aSThomas Huth             } else {
2035fcf5ef2aSThomas Huth                 tcg_gen_addi_tl(t0, arg2, 1);
2036fcf5ef2aSThomas Huth             }
2037fcf5ef2aSThomas Huth             tcg_gen_xor_tl(t1, arg2, inv1);         /* add without carry */
2038fcf5ef2aSThomas Huth             tcg_gen_add_tl(t0, t0, inv1);
2039fcf5ef2aSThomas Huth             tcg_gen_xor_tl(cpu_ca, t0, t1);         /* bits changes w/ carry */
2040e2622073SPhilippe Mathieu-Daudé             tcg_gen_extract_tl(cpu_ca, cpu_ca, 32, 1);
204133903d0aSNikunj A Dadhania             if (is_isa300(ctx)) {
204233903d0aSNikunj A Dadhania                 tcg_gen_mov_tl(cpu_ca32, cpu_ca);
204333903d0aSNikunj A Dadhania             }
2044fcf5ef2aSThomas Huth         } else if (add_ca) {
2045fcf5ef2aSThomas Huth             TCGv zero, inv1 = tcg_temp_new();
2046fcf5ef2aSThomas Huth             tcg_gen_not_tl(inv1, arg1);
20477058ff52SRichard Henderson             zero = tcg_constant_tl(0);
2048fcf5ef2aSThomas Huth             tcg_gen_add2_tl(t0, cpu_ca, arg2, zero, cpu_ca, zero);
2049fcf5ef2aSThomas Huth             tcg_gen_add2_tl(t0, cpu_ca, t0, cpu_ca, inv1, zero);
20504c5920afSSuraj Jitindar Singh             gen_op_arith_compute_ca32(ctx, t0, inv1, arg2, cpu_ca32, 0);
2051fcf5ef2aSThomas Huth         } else {
2052fcf5ef2aSThomas Huth             tcg_gen_setcond_tl(TCG_COND_GEU, cpu_ca, arg2, arg1);
2053fcf5ef2aSThomas Huth             tcg_gen_sub_tl(t0, arg2, arg1);
20544c5920afSSuraj Jitindar Singh             gen_op_arith_compute_ca32(ctx, t0, arg1, arg2, cpu_ca32, 1);
2055fcf5ef2aSThomas Huth         }
2056fcf5ef2aSThomas Huth     } else if (add_ca) {
2057efe843d8SDavid Gibson         /*
2058efe843d8SDavid Gibson          * Since we're ignoring carry-out, we can simplify the
2059efe843d8SDavid Gibson          * standard ~arg1 + arg2 + ca to arg2 - arg1 + ca - 1.
2060efe843d8SDavid Gibson          */
2061fcf5ef2aSThomas Huth         tcg_gen_sub_tl(t0, arg2, arg1);
2062fcf5ef2aSThomas Huth         tcg_gen_add_tl(t0, t0, cpu_ca);
2063fcf5ef2aSThomas Huth         tcg_gen_subi_tl(t0, t0, 1);
2064fcf5ef2aSThomas Huth     } else {
2065fcf5ef2aSThomas Huth         tcg_gen_sub_tl(t0, arg2, arg1);
2066fcf5ef2aSThomas Huth     }
2067fcf5ef2aSThomas Huth 
2068fcf5ef2aSThomas Huth     if (compute_ov) {
2069fcf5ef2aSThomas Huth         gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1);
2070fcf5ef2aSThomas Huth     }
2071fcf5ef2aSThomas Huth     if (unlikely(compute_rc0)) {
2072fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t0);
2073fcf5ef2aSThomas Huth     }
2074fcf5ef2aSThomas Huth 
207511f4e8f8SRichard Henderson     if (t0 != ret) {
2076fcf5ef2aSThomas Huth         tcg_gen_mov_tl(ret, t0);
2077fcf5ef2aSThomas Huth     }
2078fcf5ef2aSThomas Huth }
2079fcf5ef2aSThomas Huth /* Sub functions with Two operands functions */
2080fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov)        \
2081fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2082fcf5ef2aSThomas Huth {                                                                             \
2083fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
2084fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
2085fcf5ef2aSThomas Huth                       add_ca, compute_ca, compute_ov, Rc(ctx->opcode));       \
2086fcf5ef2aSThomas Huth }
2087fcf5ef2aSThomas Huth /* Sub functions with one operand and one immediate */
2088fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val,                       \
2089fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
2090fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2091fcf5ef2aSThomas Huth {                                                                             \
20927058ff52SRichard Henderson     TCGv t0 = tcg_constant_tl(const_val);                                     \
2093fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
2094fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], t0,                           \
2095fcf5ef2aSThomas Huth                       add_ca, compute_ca, compute_ov, Rc(ctx->opcode));       \
2096fcf5ef2aSThomas Huth }
2097fcf5ef2aSThomas Huth /* subf  subf.  subfo  subfo. */
2098fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
2099fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
2100fcf5ef2aSThomas Huth /* subfc  subfc.  subfco  subfco. */
2101fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
2102fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
2103fcf5ef2aSThomas Huth /* subfe  subfe.  subfeo  subfo. */
2104fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
2105fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
2106fcf5ef2aSThomas Huth /* subfme  subfme.  subfmeo  subfmeo.  */
2107fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
2108fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
2109fcf5ef2aSThomas Huth /* subfze  subfze.  subfzeo  subfzeo.*/
2110fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
2111fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
2112fcf5ef2aSThomas Huth 
2113fcf5ef2aSThomas Huth /* subfic */
2114fcf5ef2aSThomas Huth static void gen_subfic(DisasContext *ctx)
2115fcf5ef2aSThomas Huth {
21167058ff52SRichard Henderson     TCGv c = tcg_constant_tl(SIMM(ctx->opcode));
2117fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
2118fcf5ef2aSThomas Huth                       c, 0, 1, 0, 0);
2119fcf5ef2aSThomas Huth }
2120fcf5ef2aSThomas Huth 
2121fcf5ef2aSThomas Huth /* neg neg. nego nego. */
2122fcf5ef2aSThomas Huth static inline void gen_op_arith_neg(DisasContext *ctx, bool compute_ov)
2123fcf5ef2aSThomas Huth {
21247058ff52SRichard Henderson     TCGv zero = tcg_constant_tl(0);
2125fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
2126fcf5ef2aSThomas Huth                       zero, 0, 0, compute_ov, Rc(ctx->opcode));
2127fcf5ef2aSThomas Huth }
2128fcf5ef2aSThomas Huth 
2129fcf5ef2aSThomas Huth static void gen_neg(DisasContext *ctx)
2130fcf5ef2aSThomas Huth {
21311480d71cSNikunj A Dadhania     tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
21321480d71cSNikunj A Dadhania     if (unlikely(Rc(ctx->opcode))) {
21331480d71cSNikunj A Dadhania         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
21341480d71cSNikunj A Dadhania     }
2135fcf5ef2aSThomas Huth }
2136fcf5ef2aSThomas Huth 
2137fcf5ef2aSThomas Huth static void gen_nego(DisasContext *ctx)
2138fcf5ef2aSThomas Huth {
2139fcf5ef2aSThomas Huth     gen_op_arith_neg(ctx, 1);
2140fcf5ef2aSThomas Huth }
2141fcf5ef2aSThomas Huth 
2142fcf5ef2aSThomas Huth /***                            Integer logical                            ***/
2143fcf5ef2aSThomas Huth #define GEN_LOGICAL2(name, tcg_op, opc, type)                                 \
2144fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2145fcf5ef2aSThomas Huth {                                                                             \
2146fcf5ef2aSThomas Huth     tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],                \
2147fcf5ef2aSThomas Huth        cpu_gpr[rB(ctx->opcode)]);                                             \
2148fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0))                                       \
2149fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
2150fcf5ef2aSThomas Huth }
2151fcf5ef2aSThomas Huth 
2152fcf5ef2aSThomas Huth #define GEN_LOGICAL1(name, tcg_op, opc, type)                                 \
2153fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2154fcf5ef2aSThomas Huth {                                                                             \
2155fcf5ef2aSThomas Huth     tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);               \
2156fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0))                                       \
2157fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
2158fcf5ef2aSThomas Huth }
2159fcf5ef2aSThomas Huth 
2160fcf5ef2aSThomas Huth /* and & and. */
2161fcf5ef2aSThomas Huth GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER);
2162fcf5ef2aSThomas Huth /* andc & andc. */
2163fcf5ef2aSThomas Huth GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER);
2164fcf5ef2aSThomas Huth 
2165fcf5ef2aSThomas Huth /* andi. */
2166fcf5ef2aSThomas Huth static void gen_andi_(DisasContext *ctx)
2167fcf5ef2aSThomas Huth {
2168efe843d8SDavid Gibson     tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2169efe843d8SDavid Gibson                     UIMM(ctx->opcode));
2170fcf5ef2aSThomas Huth     gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2171fcf5ef2aSThomas Huth }
2172fcf5ef2aSThomas Huth 
2173fcf5ef2aSThomas Huth /* andis. */
2174fcf5ef2aSThomas Huth static void gen_andis_(DisasContext *ctx)
2175fcf5ef2aSThomas Huth {
2176efe843d8SDavid Gibson     tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2177efe843d8SDavid Gibson                     UIMM(ctx->opcode) << 16);
2178fcf5ef2aSThomas Huth     gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2179fcf5ef2aSThomas Huth }
2180fcf5ef2aSThomas Huth 
2181fcf5ef2aSThomas Huth /* cntlzw */
2182fcf5ef2aSThomas Huth static void gen_cntlzw(DisasContext *ctx)
2183fcf5ef2aSThomas Huth {
21849b8514e5SRichard Henderson     TCGv_i32 t = tcg_temp_new_i32();
21859b8514e5SRichard Henderson 
21869b8514e5SRichard Henderson     tcg_gen_trunc_tl_i32(t, cpu_gpr[rS(ctx->opcode)]);
21879b8514e5SRichard Henderson     tcg_gen_clzi_i32(t, t, 32);
21889b8514e5SRichard Henderson     tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t);
21899b8514e5SRichard Henderson 
2190efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2191fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2192fcf5ef2aSThomas Huth     }
2193efe843d8SDavid Gibson }
2194fcf5ef2aSThomas Huth 
2195fcf5ef2aSThomas Huth /* cnttzw */
2196fcf5ef2aSThomas Huth static void gen_cnttzw(DisasContext *ctx)
2197fcf5ef2aSThomas Huth {
21989b8514e5SRichard Henderson     TCGv_i32 t = tcg_temp_new_i32();
21999b8514e5SRichard Henderson 
22009b8514e5SRichard Henderson     tcg_gen_trunc_tl_i32(t, cpu_gpr[rS(ctx->opcode)]);
22019b8514e5SRichard Henderson     tcg_gen_ctzi_i32(t, t, 32);
22029b8514e5SRichard Henderson     tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t);
22039b8514e5SRichard Henderson 
2204fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2205fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2206fcf5ef2aSThomas Huth     }
2207fcf5ef2aSThomas Huth }
2208fcf5ef2aSThomas Huth 
2209fcf5ef2aSThomas Huth /* eqv & eqv. */
2210fcf5ef2aSThomas Huth GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER);
2211fcf5ef2aSThomas Huth /* extsb & extsb. */
2212fcf5ef2aSThomas Huth GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER);
2213fcf5ef2aSThomas Huth /* extsh & extsh. */
2214fcf5ef2aSThomas Huth GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER);
2215fcf5ef2aSThomas Huth /* nand & nand. */
2216fcf5ef2aSThomas Huth GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER);
2217fcf5ef2aSThomas Huth /* nor & nor. */
2218fcf5ef2aSThomas Huth GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER);
2219fcf5ef2aSThomas Huth 
2220fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
2221fcf5ef2aSThomas Huth static void gen_pause(DisasContext *ctx)
2222fcf5ef2aSThomas Huth {
22237058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(0);
2224fcf5ef2aSThomas Huth     tcg_gen_st_i32(t0, cpu_env,
2225fcf5ef2aSThomas Huth                    -offsetof(PowerPCCPU, env) + offsetof(CPUState, halted));
2226fcf5ef2aSThomas Huth 
2227fcf5ef2aSThomas Huth     /* Stop translation, this gives other CPUs a chance to run */
2228b6bac4bcSEmilio G. Cota     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
2229fcf5ef2aSThomas Huth }
2230fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
2231fcf5ef2aSThomas Huth 
2232fcf5ef2aSThomas Huth /* or & or. */
2233fcf5ef2aSThomas Huth static void gen_or(DisasContext *ctx)
2234fcf5ef2aSThomas Huth {
2235fcf5ef2aSThomas Huth     int rs, ra, rb;
2236fcf5ef2aSThomas Huth 
2237fcf5ef2aSThomas Huth     rs = rS(ctx->opcode);
2238fcf5ef2aSThomas Huth     ra = rA(ctx->opcode);
2239fcf5ef2aSThomas Huth     rb = rB(ctx->opcode);
2240fcf5ef2aSThomas Huth     /* Optimisation for mr. ri case */
2241fcf5ef2aSThomas Huth     if (rs != ra || rs != rb) {
2242efe843d8SDavid Gibson         if (rs != rb) {
2243fcf5ef2aSThomas Huth             tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]);
2244efe843d8SDavid Gibson         } else {
2245fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]);
2246efe843d8SDavid Gibson         }
2247efe843d8SDavid Gibson         if (unlikely(Rc(ctx->opcode) != 0)) {
2248fcf5ef2aSThomas Huth             gen_set_Rc0(ctx, cpu_gpr[ra]);
2249efe843d8SDavid Gibson         }
2250fcf5ef2aSThomas Huth     } else if (unlikely(Rc(ctx->opcode) != 0)) {
2251fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rs]);
2252fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2253fcf5ef2aSThomas Huth     } else if (rs != 0) { /* 0 is nop */
2254fcf5ef2aSThomas Huth         int prio = 0;
2255fcf5ef2aSThomas Huth 
2256fcf5ef2aSThomas Huth         switch (rs) {
2257fcf5ef2aSThomas Huth         case 1:
2258fcf5ef2aSThomas Huth             /* Set process priority to low */
2259fcf5ef2aSThomas Huth             prio = 2;
2260fcf5ef2aSThomas Huth             break;
2261fcf5ef2aSThomas Huth         case 6:
2262fcf5ef2aSThomas Huth             /* Set process priority to medium-low */
2263fcf5ef2aSThomas Huth             prio = 3;
2264fcf5ef2aSThomas Huth             break;
2265fcf5ef2aSThomas Huth         case 2:
2266fcf5ef2aSThomas Huth             /* Set process priority to normal */
2267fcf5ef2aSThomas Huth             prio = 4;
2268fcf5ef2aSThomas Huth             break;
2269fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
2270fcf5ef2aSThomas Huth         case 31:
2271fcf5ef2aSThomas Huth             if (!ctx->pr) {
2272fcf5ef2aSThomas Huth                 /* Set process priority to very low */
2273fcf5ef2aSThomas Huth                 prio = 1;
2274fcf5ef2aSThomas Huth             }
2275fcf5ef2aSThomas Huth             break;
2276fcf5ef2aSThomas Huth         case 5:
2277fcf5ef2aSThomas Huth             if (!ctx->pr) {
2278fcf5ef2aSThomas Huth                 /* Set process priority to medium-hight */
2279fcf5ef2aSThomas Huth                 prio = 5;
2280fcf5ef2aSThomas Huth             }
2281fcf5ef2aSThomas Huth             break;
2282fcf5ef2aSThomas Huth         case 3:
2283fcf5ef2aSThomas Huth             if (!ctx->pr) {
2284fcf5ef2aSThomas Huth                 /* Set process priority to high */
2285fcf5ef2aSThomas Huth                 prio = 6;
2286fcf5ef2aSThomas Huth             }
2287fcf5ef2aSThomas Huth             break;
2288fcf5ef2aSThomas Huth         case 7:
2289fcf5ef2aSThomas Huth             if (ctx->hv && !ctx->pr) {
2290fcf5ef2aSThomas Huth                 /* Set process priority to very high */
2291fcf5ef2aSThomas Huth                 prio = 7;
2292fcf5ef2aSThomas Huth             }
2293fcf5ef2aSThomas Huth             break;
2294fcf5ef2aSThomas Huth #endif
2295fcf5ef2aSThomas Huth         default:
2296fcf5ef2aSThomas Huth             break;
2297fcf5ef2aSThomas Huth         }
2298fcf5ef2aSThomas Huth         if (prio) {
2299fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
2300fcf5ef2aSThomas Huth             gen_load_spr(t0, SPR_PPR);
2301fcf5ef2aSThomas Huth             tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL);
2302fcf5ef2aSThomas Huth             tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50);
2303fcf5ef2aSThomas Huth             gen_store_spr(SPR_PPR, t0);
2304fcf5ef2aSThomas Huth         }
2305fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
2306efe843d8SDavid Gibson         /*
2307efe843d8SDavid Gibson          * Pause out of TCG otherwise spin loops with smt_low eat too
2308efe843d8SDavid Gibson          * much CPU and the kernel hangs.  This applies to all
2309efe843d8SDavid Gibson          * encodings other than no-op, e.g., miso(rs=26), yield(27),
2310efe843d8SDavid Gibson          * mdoio(29), mdoom(30), and all currently undefined.
2311fcf5ef2aSThomas Huth          */
2312fcf5ef2aSThomas Huth         gen_pause(ctx);
2313fcf5ef2aSThomas Huth #endif
2314fcf5ef2aSThomas Huth #endif
2315fcf5ef2aSThomas Huth     }
2316fcf5ef2aSThomas Huth }
2317fcf5ef2aSThomas Huth /* orc & orc. */
2318fcf5ef2aSThomas Huth GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER);
2319fcf5ef2aSThomas Huth 
2320fcf5ef2aSThomas Huth /* xor & xor. */
2321fcf5ef2aSThomas Huth static void gen_xor(DisasContext *ctx)
2322fcf5ef2aSThomas Huth {
2323fcf5ef2aSThomas Huth     /* Optimisation for "set to zero" case */
2324efe843d8SDavid Gibson     if (rS(ctx->opcode) != rB(ctx->opcode)) {
2325efe843d8SDavid Gibson         tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2326efe843d8SDavid Gibson                        cpu_gpr[rB(ctx->opcode)]);
2327efe843d8SDavid Gibson     } else {
2328fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
2329efe843d8SDavid Gibson     }
2330efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2331fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2332fcf5ef2aSThomas Huth     }
2333efe843d8SDavid Gibson }
2334fcf5ef2aSThomas Huth 
2335fcf5ef2aSThomas Huth /* ori */
2336fcf5ef2aSThomas Huth static void gen_ori(DisasContext *ctx)
2337fcf5ef2aSThomas Huth {
2338fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2339fcf5ef2aSThomas Huth 
2340fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2341fcf5ef2aSThomas Huth         return;
2342fcf5ef2aSThomas Huth     }
2343fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
2344fcf5ef2aSThomas Huth }
2345fcf5ef2aSThomas Huth 
2346fcf5ef2aSThomas Huth /* oris */
2347fcf5ef2aSThomas Huth static void gen_oris(DisasContext *ctx)
2348fcf5ef2aSThomas Huth {
2349fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2350fcf5ef2aSThomas Huth 
2351fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2352fcf5ef2aSThomas Huth         /* NOP */
2353fcf5ef2aSThomas Huth         return;
2354fcf5ef2aSThomas Huth     }
2355efe843d8SDavid Gibson     tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2356efe843d8SDavid Gibson                    uimm << 16);
2357fcf5ef2aSThomas Huth }
2358fcf5ef2aSThomas Huth 
2359fcf5ef2aSThomas Huth /* xori */
2360fcf5ef2aSThomas Huth static void gen_xori(DisasContext *ctx)
2361fcf5ef2aSThomas Huth {
2362fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2363fcf5ef2aSThomas Huth 
2364fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2365fcf5ef2aSThomas Huth         /* NOP */
2366fcf5ef2aSThomas Huth         return;
2367fcf5ef2aSThomas Huth     }
2368fcf5ef2aSThomas Huth     tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
2369fcf5ef2aSThomas Huth }
2370fcf5ef2aSThomas Huth 
2371fcf5ef2aSThomas Huth /* xoris */
2372fcf5ef2aSThomas Huth static void gen_xoris(DisasContext *ctx)
2373fcf5ef2aSThomas Huth {
2374fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2375fcf5ef2aSThomas Huth 
2376fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2377fcf5ef2aSThomas Huth         /* NOP */
2378fcf5ef2aSThomas Huth         return;
2379fcf5ef2aSThomas Huth     }
2380efe843d8SDavid Gibson     tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2381efe843d8SDavid Gibson                     uimm << 16);
2382fcf5ef2aSThomas Huth }
2383fcf5ef2aSThomas Huth 
2384fcf5ef2aSThomas Huth /* popcntb : PowerPC 2.03 specification */
2385fcf5ef2aSThomas Huth static void gen_popcntb(DisasContext *ctx)
2386fcf5ef2aSThomas Huth {
2387fcf5ef2aSThomas Huth     gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
2388fcf5ef2aSThomas Huth }
2389fcf5ef2aSThomas Huth 
2390fcf5ef2aSThomas Huth static void gen_popcntw(DisasContext *ctx)
2391fcf5ef2aSThomas Huth {
239279770002SRichard Henderson #if defined(TARGET_PPC64)
2393fcf5ef2aSThomas Huth     gen_helper_popcntw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
239479770002SRichard Henderson #else
239579770002SRichard Henderson     tcg_gen_ctpop_i32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
239679770002SRichard Henderson #endif
2397fcf5ef2aSThomas Huth }
2398fcf5ef2aSThomas Huth 
2399fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2400fcf5ef2aSThomas Huth /* popcntd: PowerPC 2.06 specification */
2401fcf5ef2aSThomas Huth static void gen_popcntd(DisasContext *ctx)
2402fcf5ef2aSThomas Huth {
240379770002SRichard Henderson     tcg_gen_ctpop_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
2404fcf5ef2aSThomas Huth }
2405fcf5ef2aSThomas Huth #endif
2406fcf5ef2aSThomas Huth 
2407fcf5ef2aSThomas Huth /* prtyw: PowerPC 2.05 specification */
2408fcf5ef2aSThomas Huth static void gen_prtyw(DisasContext *ctx)
2409fcf5ef2aSThomas Huth {
2410fcf5ef2aSThomas Huth     TCGv ra = cpu_gpr[rA(ctx->opcode)];
2411fcf5ef2aSThomas Huth     TCGv rs = cpu_gpr[rS(ctx->opcode)];
2412fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
2413fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, rs, 16);
2414fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, rs, t0);
2415fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, ra, 8);
2416fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, ra, t0);
2417fcf5ef2aSThomas Huth     tcg_gen_andi_tl(ra, ra, (target_ulong)0x100000001ULL);
2418fcf5ef2aSThomas Huth }
2419fcf5ef2aSThomas Huth 
2420fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2421fcf5ef2aSThomas Huth /* prtyd: PowerPC 2.05 specification */
2422fcf5ef2aSThomas Huth static void gen_prtyd(DisasContext *ctx)
2423fcf5ef2aSThomas Huth {
2424fcf5ef2aSThomas Huth     TCGv ra = cpu_gpr[rA(ctx->opcode)];
2425fcf5ef2aSThomas Huth     TCGv rs = cpu_gpr[rS(ctx->opcode)];
2426fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
2427fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, rs, 32);
2428fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, rs, t0);
2429fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, ra, 16);
2430fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, ra, t0);
2431fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, ra, 8);
2432fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, ra, t0);
2433fcf5ef2aSThomas Huth     tcg_gen_andi_tl(ra, ra, 1);
2434fcf5ef2aSThomas Huth }
2435fcf5ef2aSThomas Huth #endif
2436fcf5ef2aSThomas Huth 
2437fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2438fcf5ef2aSThomas Huth /* bpermd */
2439fcf5ef2aSThomas Huth static void gen_bpermd(DisasContext *ctx)
2440fcf5ef2aSThomas Huth {
2441fcf5ef2aSThomas Huth     gen_helper_bpermd(cpu_gpr[rA(ctx->opcode)],
2442fcf5ef2aSThomas Huth                       cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2443fcf5ef2aSThomas Huth }
2444fcf5ef2aSThomas Huth #endif
2445fcf5ef2aSThomas Huth 
2446fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2447fcf5ef2aSThomas Huth /* extsw & extsw. */
2448fcf5ef2aSThomas Huth GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B);
2449fcf5ef2aSThomas Huth 
2450fcf5ef2aSThomas Huth /* cntlzd */
2451fcf5ef2aSThomas Huth static void gen_cntlzd(DisasContext *ctx)
2452fcf5ef2aSThomas Huth {
24539b8514e5SRichard Henderson     tcg_gen_clzi_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 64);
2454efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2455fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2456fcf5ef2aSThomas Huth     }
2457efe843d8SDavid Gibson }
2458fcf5ef2aSThomas Huth 
2459fcf5ef2aSThomas Huth /* cnttzd */
2460fcf5ef2aSThomas Huth static void gen_cnttzd(DisasContext *ctx)
2461fcf5ef2aSThomas Huth {
24629b8514e5SRichard Henderson     tcg_gen_ctzi_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 64);
2463fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2464fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2465fcf5ef2aSThomas Huth     }
2466fcf5ef2aSThomas Huth }
2467fcf5ef2aSThomas Huth 
2468fcf5ef2aSThomas Huth /* darn */
2469fcf5ef2aSThomas Huth static void gen_darn(DisasContext *ctx)
2470fcf5ef2aSThomas Huth {
2471fcf5ef2aSThomas Huth     int l = L(ctx->opcode);
2472fcf5ef2aSThomas Huth 
24737e4357f6SRichard Henderson     if (l > 2) {
24747e4357f6SRichard Henderson         tcg_gen_movi_i64(cpu_gpr[rD(ctx->opcode)], -1);
24757e4357f6SRichard Henderson     } else {
2476f5b6daacSRichard Henderson         gen_icount_io_start(ctx);
2477fcf5ef2aSThomas Huth         if (l == 0) {
2478fcf5ef2aSThomas Huth             gen_helper_darn32(cpu_gpr[rD(ctx->opcode)]);
24797e4357f6SRichard Henderson         } else {
2480fcf5ef2aSThomas Huth             /* Return 64-bit random for both CRN and RRN */
2481fcf5ef2aSThomas Huth             gen_helper_darn64(cpu_gpr[rD(ctx->opcode)]);
24827e4357f6SRichard Henderson         }
2483fcf5ef2aSThomas Huth     }
2484fcf5ef2aSThomas Huth }
2485fcf5ef2aSThomas Huth #endif
2486fcf5ef2aSThomas Huth 
2487fcf5ef2aSThomas Huth /***                             Integer rotate                            ***/
2488fcf5ef2aSThomas Huth 
2489fcf5ef2aSThomas Huth /* rlwimi & rlwimi. */
2490fcf5ef2aSThomas Huth static void gen_rlwimi(DisasContext *ctx)
2491fcf5ef2aSThomas Huth {
2492fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2493fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2494fcf5ef2aSThomas Huth     uint32_t sh = SH(ctx->opcode);
2495fcf5ef2aSThomas Huth     uint32_t mb = MB(ctx->opcode);
2496fcf5ef2aSThomas Huth     uint32_t me = ME(ctx->opcode);
2497fcf5ef2aSThomas Huth 
2498fcf5ef2aSThomas Huth     if (sh == (31 - me) && mb <= me) {
2499fcf5ef2aSThomas Huth         tcg_gen_deposit_tl(t_ra, t_ra, t_rs, sh, me - mb + 1);
2500fcf5ef2aSThomas Huth     } else {
2501fcf5ef2aSThomas Huth         target_ulong mask;
2502c4f6a4a3SDaniele Buono         bool mask_in_32b = true;
2503fcf5ef2aSThomas Huth         TCGv t1;
2504fcf5ef2aSThomas Huth 
2505fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2506fcf5ef2aSThomas Huth         mb += 32;
2507fcf5ef2aSThomas Huth         me += 32;
2508fcf5ef2aSThomas Huth #endif
2509fcf5ef2aSThomas Huth         mask = MASK(mb, me);
2510fcf5ef2aSThomas Huth 
2511c4f6a4a3SDaniele Buono #if defined(TARGET_PPC64)
2512c4f6a4a3SDaniele Buono         if (mask > 0xffffffffu) {
2513c4f6a4a3SDaniele Buono             mask_in_32b = false;
2514c4f6a4a3SDaniele Buono         }
2515c4f6a4a3SDaniele Buono #endif
2516fcf5ef2aSThomas Huth         t1 = tcg_temp_new();
2517c4f6a4a3SDaniele Buono         if (mask_in_32b) {
2518fcf5ef2aSThomas Huth             TCGv_i32 t0 = tcg_temp_new_i32();
2519fcf5ef2aSThomas Huth             tcg_gen_trunc_tl_i32(t0, t_rs);
2520fcf5ef2aSThomas Huth             tcg_gen_rotli_i32(t0, t0, sh);
2521fcf5ef2aSThomas Huth             tcg_gen_extu_i32_tl(t1, t0);
2522fcf5ef2aSThomas Huth         } else {
2523fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2524fcf5ef2aSThomas Huth             tcg_gen_deposit_i64(t1, t_rs, t_rs, 32, 32);
2525fcf5ef2aSThomas Huth             tcg_gen_rotli_i64(t1, t1, sh);
2526fcf5ef2aSThomas Huth #else
2527fcf5ef2aSThomas Huth             g_assert_not_reached();
2528fcf5ef2aSThomas Huth #endif
2529fcf5ef2aSThomas Huth         }
2530fcf5ef2aSThomas Huth 
2531fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t1, t1, mask);
2532fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t_ra, t_ra, ~mask);
2533fcf5ef2aSThomas Huth         tcg_gen_or_tl(t_ra, t_ra, t1);
2534fcf5ef2aSThomas Huth     }
2535fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2536fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2537fcf5ef2aSThomas Huth     }
2538fcf5ef2aSThomas Huth }
2539fcf5ef2aSThomas Huth 
2540fcf5ef2aSThomas Huth /* rlwinm & rlwinm. */
2541fcf5ef2aSThomas Huth static void gen_rlwinm(DisasContext *ctx)
2542fcf5ef2aSThomas Huth {
2543fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2544fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
25457b4d326fSRichard Henderson     int sh = SH(ctx->opcode);
25467b4d326fSRichard Henderson     int mb = MB(ctx->opcode);
25477b4d326fSRichard Henderson     int me = ME(ctx->opcode);
25487b4d326fSRichard Henderson     int len = me - mb + 1;
25497b4d326fSRichard Henderson     int rsh = (32 - sh) & 31;
2550fcf5ef2aSThomas Huth 
25517b4d326fSRichard Henderson     if (sh != 0 && len > 0 && me == (31 - sh)) {
25527b4d326fSRichard Henderson         tcg_gen_deposit_z_tl(t_ra, t_rs, sh, len);
25537b4d326fSRichard Henderson     } else if (me == 31 && rsh + len <= 32) {
25547b4d326fSRichard Henderson         tcg_gen_extract_tl(t_ra, t_rs, rsh, len);
2555fcf5ef2aSThomas Huth     } else {
2556fcf5ef2aSThomas Huth         target_ulong mask;
2557c4f6a4a3SDaniele Buono         bool mask_in_32b = true;
2558fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2559fcf5ef2aSThomas Huth         mb += 32;
2560fcf5ef2aSThomas Huth         me += 32;
2561fcf5ef2aSThomas Huth #endif
2562fcf5ef2aSThomas Huth         mask = MASK(mb, me);
2563c4f6a4a3SDaniele Buono #if defined(TARGET_PPC64)
2564c4f6a4a3SDaniele Buono         if (mask > 0xffffffffu) {
2565c4f6a4a3SDaniele Buono             mask_in_32b = false;
2566c4f6a4a3SDaniele Buono         }
2567c4f6a4a3SDaniele Buono #endif
2568c4f6a4a3SDaniele Buono         if (mask_in_32b) {
25697b4d326fSRichard Henderson             if (sh == 0) {
25707b4d326fSRichard Henderson                 tcg_gen_andi_tl(t_ra, t_rs, mask);
257194f040aaSVitaly Chikunov             } else {
2572fcf5ef2aSThomas Huth                 TCGv_i32 t0 = tcg_temp_new_i32();
2573fcf5ef2aSThomas Huth                 tcg_gen_trunc_tl_i32(t0, t_rs);
2574fcf5ef2aSThomas Huth                 tcg_gen_rotli_i32(t0, t0, sh);
2575fcf5ef2aSThomas Huth                 tcg_gen_andi_i32(t0, t0, mask);
2576fcf5ef2aSThomas Huth                 tcg_gen_extu_i32_tl(t_ra, t0);
257794f040aaSVitaly Chikunov             }
2578fcf5ef2aSThomas Huth         } else {
2579fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2580fcf5ef2aSThomas Huth             tcg_gen_deposit_i64(t_ra, t_rs, t_rs, 32, 32);
2581fcf5ef2aSThomas Huth             tcg_gen_rotli_i64(t_ra, t_ra, sh);
2582fcf5ef2aSThomas Huth             tcg_gen_andi_i64(t_ra, t_ra, mask);
2583fcf5ef2aSThomas Huth #else
2584fcf5ef2aSThomas Huth             g_assert_not_reached();
2585fcf5ef2aSThomas Huth #endif
2586fcf5ef2aSThomas Huth         }
2587fcf5ef2aSThomas Huth     }
2588fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2589fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2590fcf5ef2aSThomas Huth     }
2591fcf5ef2aSThomas Huth }
2592fcf5ef2aSThomas Huth 
2593fcf5ef2aSThomas Huth /* rlwnm & rlwnm. */
2594fcf5ef2aSThomas Huth static void gen_rlwnm(DisasContext *ctx)
2595fcf5ef2aSThomas Huth {
2596fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2597fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2598fcf5ef2aSThomas Huth     TCGv t_rb = cpu_gpr[rB(ctx->opcode)];
2599fcf5ef2aSThomas Huth     uint32_t mb = MB(ctx->opcode);
2600fcf5ef2aSThomas Huth     uint32_t me = ME(ctx->opcode);
2601fcf5ef2aSThomas Huth     target_ulong mask;
2602c4f6a4a3SDaniele Buono     bool mask_in_32b = true;
2603fcf5ef2aSThomas Huth 
2604fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2605fcf5ef2aSThomas Huth     mb += 32;
2606fcf5ef2aSThomas Huth     me += 32;
2607fcf5ef2aSThomas Huth #endif
2608fcf5ef2aSThomas Huth     mask = MASK(mb, me);
2609fcf5ef2aSThomas Huth 
2610c4f6a4a3SDaniele Buono #if defined(TARGET_PPC64)
2611c4f6a4a3SDaniele Buono     if (mask > 0xffffffffu) {
2612c4f6a4a3SDaniele Buono         mask_in_32b = false;
2613c4f6a4a3SDaniele Buono     }
2614c4f6a4a3SDaniele Buono #endif
2615c4f6a4a3SDaniele Buono     if (mask_in_32b) {
2616fcf5ef2aSThomas Huth         TCGv_i32 t0 = tcg_temp_new_i32();
2617fcf5ef2aSThomas Huth         TCGv_i32 t1 = tcg_temp_new_i32();
2618fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(t0, t_rb);
2619fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(t1, t_rs);
2620fcf5ef2aSThomas Huth         tcg_gen_andi_i32(t0, t0, 0x1f);
2621fcf5ef2aSThomas Huth         tcg_gen_rotl_i32(t1, t1, t0);
2622fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(t_ra, t1);
2623fcf5ef2aSThomas Huth     } else {
2624fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2625fcf5ef2aSThomas Huth         TCGv_i64 t0 = tcg_temp_new_i64();
2626fcf5ef2aSThomas Huth         tcg_gen_andi_i64(t0, t_rb, 0x1f);
2627fcf5ef2aSThomas Huth         tcg_gen_deposit_i64(t_ra, t_rs, t_rs, 32, 32);
2628fcf5ef2aSThomas Huth         tcg_gen_rotl_i64(t_ra, t_ra, t0);
2629fcf5ef2aSThomas Huth #else
2630fcf5ef2aSThomas Huth         g_assert_not_reached();
2631fcf5ef2aSThomas Huth #endif
2632fcf5ef2aSThomas Huth     }
2633fcf5ef2aSThomas Huth 
2634fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t_ra, t_ra, mask);
2635fcf5ef2aSThomas Huth 
2636fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2637fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2638fcf5ef2aSThomas Huth     }
2639fcf5ef2aSThomas Huth }
2640fcf5ef2aSThomas Huth 
2641fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2642fcf5ef2aSThomas Huth #define GEN_PPC64_R2(name, opc1, opc2)                                        \
2643fcf5ef2aSThomas Huth static void glue(gen_, name##0)(DisasContext *ctx)                            \
2644fcf5ef2aSThomas Huth {                                                                             \
2645fcf5ef2aSThomas Huth     gen_##name(ctx, 0);                                                       \
2646fcf5ef2aSThomas Huth }                                                                             \
2647fcf5ef2aSThomas Huth                                                                               \
2648fcf5ef2aSThomas Huth static void glue(gen_, name##1)(DisasContext *ctx)                            \
2649fcf5ef2aSThomas Huth {                                                                             \
2650fcf5ef2aSThomas Huth     gen_##name(ctx, 1);                                                       \
2651fcf5ef2aSThomas Huth }
2652fcf5ef2aSThomas Huth #define GEN_PPC64_R4(name, opc1, opc2)                                        \
2653fcf5ef2aSThomas Huth static void glue(gen_, name##0)(DisasContext *ctx)                            \
2654fcf5ef2aSThomas Huth {                                                                             \
2655fcf5ef2aSThomas Huth     gen_##name(ctx, 0, 0);                                                    \
2656fcf5ef2aSThomas Huth }                                                                             \
2657fcf5ef2aSThomas Huth                                                                               \
2658fcf5ef2aSThomas Huth static void glue(gen_, name##1)(DisasContext *ctx)                            \
2659fcf5ef2aSThomas Huth {                                                                             \
2660fcf5ef2aSThomas Huth     gen_##name(ctx, 0, 1);                                                    \
2661fcf5ef2aSThomas Huth }                                                                             \
2662fcf5ef2aSThomas Huth                                                                               \
2663fcf5ef2aSThomas Huth static void glue(gen_, name##2)(DisasContext *ctx)                            \
2664fcf5ef2aSThomas Huth {                                                                             \
2665fcf5ef2aSThomas Huth     gen_##name(ctx, 1, 0);                                                    \
2666fcf5ef2aSThomas Huth }                                                                             \
2667fcf5ef2aSThomas Huth                                                                               \
2668fcf5ef2aSThomas Huth static void glue(gen_, name##3)(DisasContext *ctx)                            \
2669fcf5ef2aSThomas Huth {                                                                             \
2670fcf5ef2aSThomas Huth     gen_##name(ctx, 1, 1);                                                    \
2671fcf5ef2aSThomas Huth }
2672fcf5ef2aSThomas Huth 
2673fcf5ef2aSThomas Huth static void gen_rldinm(DisasContext *ctx, int mb, int me, int sh)
2674fcf5ef2aSThomas Huth {
2675fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2676fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
26777b4d326fSRichard Henderson     int len = me - mb + 1;
26787b4d326fSRichard Henderson     int rsh = (64 - sh) & 63;
2679fcf5ef2aSThomas Huth 
26807b4d326fSRichard Henderson     if (sh != 0 && len > 0 && me == (63 - sh)) {
26817b4d326fSRichard Henderson         tcg_gen_deposit_z_tl(t_ra, t_rs, sh, len);
26827b4d326fSRichard Henderson     } else if (me == 63 && rsh + len <= 64) {
26837b4d326fSRichard Henderson         tcg_gen_extract_tl(t_ra, t_rs, rsh, len);
2684fcf5ef2aSThomas Huth     } else {
2685fcf5ef2aSThomas Huth         tcg_gen_rotli_tl(t_ra, t_rs, sh);
2686fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t_ra, t_ra, MASK(mb, me));
2687fcf5ef2aSThomas Huth     }
2688fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2689fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2690fcf5ef2aSThomas Huth     }
2691fcf5ef2aSThomas Huth }
2692fcf5ef2aSThomas Huth 
2693fcf5ef2aSThomas Huth /* rldicl - rldicl. */
2694fcf5ef2aSThomas Huth static inline void gen_rldicl(DisasContext *ctx, int mbn, int shn)
2695fcf5ef2aSThomas Huth {
2696fcf5ef2aSThomas Huth     uint32_t sh, mb;
2697fcf5ef2aSThomas Huth 
2698fcf5ef2aSThomas Huth     sh = SH(ctx->opcode) | (shn << 5);
2699fcf5ef2aSThomas Huth     mb = MB(ctx->opcode) | (mbn << 5);
2700fcf5ef2aSThomas Huth     gen_rldinm(ctx, mb, 63, sh);
2701fcf5ef2aSThomas Huth }
2702fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicl, 0x1E, 0x00);
2703fcf5ef2aSThomas Huth 
2704fcf5ef2aSThomas Huth /* rldicr - rldicr. */
2705fcf5ef2aSThomas Huth static inline void gen_rldicr(DisasContext *ctx, int men, int shn)
2706fcf5ef2aSThomas Huth {
2707fcf5ef2aSThomas Huth     uint32_t sh, me;
2708fcf5ef2aSThomas Huth 
2709fcf5ef2aSThomas Huth     sh = SH(ctx->opcode) | (shn << 5);
2710fcf5ef2aSThomas Huth     me = MB(ctx->opcode) | (men << 5);
2711fcf5ef2aSThomas Huth     gen_rldinm(ctx, 0, me, sh);
2712fcf5ef2aSThomas Huth }
2713fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicr, 0x1E, 0x02);
2714fcf5ef2aSThomas Huth 
2715fcf5ef2aSThomas Huth /* rldic - rldic. */
2716fcf5ef2aSThomas Huth static inline void gen_rldic(DisasContext *ctx, int mbn, int shn)
2717fcf5ef2aSThomas Huth {
2718fcf5ef2aSThomas Huth     uint32_t sh, mb;
2719fcf5ef2aSThomas Huth 
2720fcf5ef2aSThomas Huth     sh = SH(ctx->opcode) | (shn << 5);
2721fcf5ef2aSThomas Huth     mb = MB(ctx->opcode) | (mbn << 5);
2722fcf5ef2aSThomas Huth     gen_rldinm(ctx, mb, 63 - sh, sh);
2723fcf5ef2aSThomas Huth }
2724fcf5ef2aSThomas Huth GEN_PPC64_R4(rldic, 0x1E, 0x04);
2725fcf5ef2aSThomas Huth 
2726fcf5ef2aSThomas Huth static void gen_rldnm(DisasContext *ctx, int mb, int me)
2727fcf5ef2aSThomas Huth {
2728fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2729fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2730fcf5ef2aSThomas Huth     TCGv t_rb = cpu_gpr[rB(ctx->opcode)];
2731fcf5ef2aSThomas Huth     TCGv t0;
2732fcf5ef2aSThomas Huth 
2733fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2734fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, t_rb, 0x3f);
2735fcf5ef2aSThomas Huth     tcg_gen_rotl_tl(t_ra, t_rs, t0);
2736fcf5ef2aSThomas Huth 
2737fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t_ra, t_ra, MASK(mb, me));
2738fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2739fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2740fcf5ef2aSThomas Huth     }
2741fcf5ef2aSThomas Huth }
2742fcf5ef2aSThomas Huth 
2743fcf5ef2aSThomas Huth /* rldcl - rldcl. */
2744fcf5ef2aSThomas Huth static inline void gen_rldcl(DisasContext *ctx, int mbn)
2745fcf5ef2aSThomas Huth {
2746fcf5ef2aSThomas Huth     uint32_t mb;
2747fcf5ef2aSThomas Huth 
2748fcf5ef2aSThomas Huth     mb = MB(ctx->opcode) | (mbn << 5);
2749fcf5ef2aSThomas Huth     gen_rldnm(ctx, mb, 63);
2750fcf5ef2aSThomas Huth }
2751fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcl, 0x1E, 0x08);
2752fcf5ef2aSThomas Huth 
2753fcf5ef2aSThomas Huth /* rldcr - rldcr. */
2754fcf5ef2aSThomas Huth static inline void gen_rldcr(DisasContext *ctx, int men)
2755fcf5ef2aSThomas Huth {
2756fcf5ef2aSThomas Huth     uint32_t me;
2757fcf5ef2aSThomas Huth 
2758fcf5ef2aSThomas Huth     me = MB(ctx->opcode) | (men << 5);
2759fcf5ef2aSThomas Huth     gen_rldnm(ctx, 0, me);
2760fcf5ef2aSThomas Huth }
2761fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcr, 0x1E, 0x09);
2762fcf5ef2aSThomas Huth 
2763fcf5ef2aSThomas Huth /* rldimi - rldimi. */
2764fcf5ef2aSThomas Huth static void gen_rldimi(DisasContext *ctx, int mbn, int shn)
2765fcf5ef2aSThomas Huth {
2766fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2767fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2768fcf5ef2aSThomas Huth     uint32_t sh = SH(ctx->opcode) | (shn << 5);
2769fcf5ef2aSThomas Huth     uint32_t mb = MB(ctx->opcode) | (mbn << 5);
2770fcf5ef2aSThomas Huth     uint32_t me = 63 - sh;
2771fcf5ef2aSThomas Huth 
2772fcf5ef2aSThomas Huth     if (mb <= me) {
2773fcf5ef2aSThomas Huth         tcg_gen_deposit_tl(t_ra, t_ra, t_rs, sh, me - mb + 1);
2774fcf5ef2aSThomas Huth     } else {
2775fcf5ef2aSThomas Huth         target_ulong mask = MASK(mb, me);
2776fcf5ef2aSThomas Huth         TCGv t1 = tcg_temp_new();
2777fcf5ef2aSThomas Huth 
2778fcf5ef2aSThomas Huth         tcg_gen_rotli_tl(t1, t_rs, sh);
2779fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t1, t1, mask);
2780fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t_ra, t_ra, ~mask);
2781fcf5ef2aSThomas Huth         tcg_gen_or_tl(t_ra, t_ra, t1);
2782fcf5ef2aSThomas Huth     }
2783fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2784fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2785fcf5ef2aSThomas Huth     }
2786fcf5ef2aSThomas Huth }
2787fcf5ef2aSThomas Huth GEN_PPC64_R4(rldimi, 0x1E, 0x06);
2788fcf5ef2aSThomas Huth #endif
2789fcf5ef2aSThomas Huth 
2790fcf5ef2aSThomas Huth /***                             Integer shift                             ***/
2791fcf5ef2aSThomas Huth 
2792fcf5ef2aSThomas Huth /* slw & slw. */
2793fcf5ef2aSThomas Huth static void gen_slw(DisasContext *ctx)
2794fcf5ef2aSThomas Huth {
2795fcf5ef2aSThomas Huth     TCGv t0, t1;
2796fcf5ef2aSThomas Huth 
2797fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2798fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x20 */
2799fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2800fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
2801fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
2802fcf5ef2aSThomas Huth #else
2803fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
2804fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x1f);
2805fcf5ef2aSThomas Huth #endif
2806fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2807fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2808fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
2809fcf5ef2aSThomas Huth     tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2810fcf5ef2aSThomas Huth     tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
2811efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2812fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2813fcf5ef2aSThomas Huth     }
2814efe843d8SDavid Gibson }
2815fcf5ef2aSThomas Huth 
2816fcf5ef2aSThomas Huth /* sraw & sraw. */
2817fcf5ef2aSThomas Huth static void gen_sraw(DisasContext *ctx)
2818fcf5ef2aSThomas Huth {
2819fcf5ef2aSThomas Huth     gen_helper_sraw(cpu_gpr[rA(ctx->opcode)], cpu_env,
2820fcf5ef2aSThomas Huth                     cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2821efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2822fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2823fcf5ef2aSThomas Huth     }
2824efe843d8SDavid Gibson }
2825fcf5ef2aSThomas Huth 
2826fcf5ef2aSThomas Huth /* srawi & srawi. */
2827fcf5ef2aSThomas Huth static void gen_srawi(DisasContext *ctx)
2828fcf5ef2aSThomas Huth {
2829fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode);
2830fcf5ef2aSThomas Huth     TCGv dst = cpu_gpr[rA(ctx->opcode)];
2831fcf5ef2aSThomas Huth     TCGv src = cpu_gpr[rS(ctx->opcode)];
2832fcf5ef2aSThomas Huth     if (sh == 0) {
2833fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(dst, src);
2834fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_ca, 0);
2835af1c259fSSandipan Das         if (is_isa300(ctx)) {
2836af1c259fSSandipan Das             tcg_gen_movi_tl(cpu_ca32, 0);
2837af1c259fSSandipan Das         }
2838fcf5ef2aSThomas Huth     } else {
2839fcf5ef2aSThomas Huth         TCGv t0;
2840fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(dst, src);
2841fcf5ef2aSThomas Huth         tcg_gen_andi_tl(cpu_ca, dst, (1ULL << sh) - 1);
2842fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
2843fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t0, dst, TARGET_LONG_BITS - 1);
2844fcf5ef2aSThomas Huth         tcg_gen_and_tl(cpu_ca, cpu_ca, t0);
2845fcf5ef2aSThomas Huth         tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0);
2846af1c259fSSandipan Das         if (is_isa300(ctx)) {
2847af1c259fSSandipan Das             tcg_gen_mov_tl(cpu_ca32, cpu_ca);
2848af1c259fSSandipan Das         }
2849fcf5ef2aSThomas Huth         tcg_gen_sari_tl(dst, dst, sh);
2850fcf5ef2aSThomas Huth     }
2851fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2852fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, dst);
2853fcf5ef2aSThomas Huth     }
2854fcf5ef2aSThomas Huth }
2855fcf5ef2aSThomas Huth 
2856fcf5ef2aSThomas Huth /* srw & srw. */
2857fcf5ef2aSThomas Huth static void gen_srw(DisasContext *ctx)
2858fcf5ef2aSThomas Huth {
2859fcf5ef2aSThomas Huth     TCGv t0, t1;
2860fcf5ef2aSThomas Huth 
2861fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2862fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x20 */
2863fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2864fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
2865fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
2866fcf5ef2aSThomas Huth #else
2867fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
2868fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x1f);
2869fcf5ef2aSThomas Huth #endif
2870fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2871fcf5ef2aSThomas Huth     tcg_gen_ext32u_tl(t0, t0);
2872fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2873fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
2874fcf5ef2aSThomas Huth     tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2875efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2876fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2877fcf5ef2aSThomas Huth     }
2878efe843d8SDavid Gibson }
2879fcf5ef2aSThomas Huth 
2880fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2881fcf5ef2aSThomas Huth /* sld & sld. */
2882fcf5ef2aSThomas Huth static void gen_sld(DisasContext *ctx)
2883fcf5ef2aSThomas Huth {
2884fcf5ef2aSThomas Huth     TCGv t0, t1;
2885fcf5ef2aSThomas Huth 
2886fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2887fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x40 */
2888fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
2889fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
2890fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2891fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2892fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
2893fcf5ef2aSThomas Huth     tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2894efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2895fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2896fcf5ef2aSThomas Huth     }
2897efe843d8SDavid Gibson }
2898fcf5ef2aSThomas Huth 
2899fcf5ef2aSThomas Huth /* srad & srad. */
2900fcf5ef2aSThomas Huth static void gen_srad(DisasContext *ctx)
2901fcf5ef2aSThomas Huth {
2902fcf5ef2aSThomas Huth     gen_helper_srad(cpu_gpr[rA(ctx->opcode)], cpu_env,
2903fcf5ef2aSThomas Huth                     cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2904efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2905fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2906fcf5ef2aSThomas Huth     }
2907efe843d8SDavid Gibson }
2908fcf5ef2aSThomas Huth /* sradi & sradi. */
2909fcf5ef2aSThomas Huth static inline void gen_sradi(DisasContext *ctx, int n)
2910fcf5ef2aSThomas Huth {
2911fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode) + (n << 5);
2912fcf5ef2aSThomas Huth     TCGv dst = cpu_gpr[rA(ctx->opcode)];
2913fcf5ef2aSThomas Huth     TCGv src = cpu_gpr[rS(ctx->opcode)];
2914fcf5ef2aSThomas Huth     if (sh == 0) {
2915fcf5ef2aSThomas Huth         tcg_gen_mov_tl(dst, src);
2916fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_ca, 0);
2917af1c259fSSandipan Das         if (is_isa300(ctx)) {
2918af1c259fSSandipan Das             tcg_gen_movi_tl(cpu_ca32, 0);
2919af1c259fSSandipan Das         }
2920fcf5ef2aSThomas Huth     } else {
2921fcf5ef2aSThomas Huth         TCGv t0;
2922fcf5ef2aSThomas Huth         tcg_gen_andi_tl(cpu_ca, src, (1ULL << sh) - 1);
2923fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
2924fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t0, src, TARGET_LONG_BITS - 1);
2925fcf5ef2aSThomas Huth         tcg_gen_and_tl(cpu_ca, cpu_ca, t0);
2926fcf5ef2aSThomas Huth         tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0);
2927af1c259fSSandipan Das         if (is_isa300(ctx)) {
2928af1c259fSSandipan Das             tcg_gen_mov_tl(cpu_ca32, cpu_ca);
2929af1c259fSSandipan Das         }
2930fcf5ef2aSThomas Huth         tcg_gen_sari_tl(dst, src, sh);
2931fcf5ef2aSThomas Huth     }
2932fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2933fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, dst);
2934fcf5ef2aSThomas Huth     }
2935fcf5ef2aSThomas Huth }
2936fcf5ef2aSThomas Huth 
2937fcf5ef2aSThomas Huth static void gen_sradi0(DisasContext *ctx)
2938fcf5ef2aSThomas Huth {
2939fcf5ef2aSThomas Huth     gen_sradi(ctx, 0);
2940fcf5ef2aSThomas Huth }
2941fcf5ef2aSThomas Huth 
2942fcf5ef2aSThomas Huth static void gen_sradi1(DisasContext *ctx)
2943fcf5ef2aSThomas Huth {
2944fcf5ef2aSThomas Huth     gen_sradi(ctx, 1);
2945fcf5ef2aSThomas Huth }
2946fcf5ef2aSThomas Huth 
2947fcf5ef2aSThomas Huth /* extswsli & extswsli. */
2948fcf5ef2aSThomas Huth static inline void gen_extswsli(DisasContext *ctx, int n)
2949fcf5ef2aSThomas Huth {
2950fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode) + (n << 5);
2951fcf5ef2aSThomas Huth     TCGv dst = cpu_gpr[rA(ctx->opcode)];
2952fcf5ef2aSThomas Huth     TCGv src = cpu_gpr[rS(ctx->opcode)];
2953fcf5ef2aSThomas Huth 
2954fcf5ef2aSThomas Huth     tcg_gen_ext32s_tl(dst, src);
2955fcf5ef2aSThomas Huth     tcg_gen_shli_tl(dst, dst, sh);
2956fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2957fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, dst);
2958fcf5ef2aSThomas Huth     }
2959fcf5ef2aSThomas Huth }
2960fcf5ef2aSThomas Huth 
2961fcf5ef2aSThomas Huth static void gen_extswsli0(DisasContext *ctx)
2962fcf5ef2aSThomas Huth {
2963fcf5ef2aSThomas Huth     gen_extswsli(ctx, 0);
2964fcf5ef2aSThomas Huth }
2965fcf5ef2aSThomas Huth 
2966fcf5ef2aSThomas Huth static void gen_extswsli1(DisasContext *ctx)
2967fcf5ef2aSThomas Huth {
2968fcf5ef2aSThomas Huth     gen_extswsli(ctx, 1);
2969fcf5ef2aSThomas Huth }
2970fcf5ef2aSThomas Huth 
2971fcf5ef2aSThomas Huth /* srd & srd. */
2972fcf5ef2aSThomas Huth static void gen_srd(DisasContext *ctx)
2973fcf5ef2aSThomas Huth {
2974fcf5ef2aSThomas Huth     TCGv t0, t1;
2975fcf5ef2aSThomas Huth 
2976fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2977fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x40 */
2978fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
2979fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
2980fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2981fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2982fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
2983fcf5ef2aSThomas Huth     tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2984efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2985fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2986fcf5ef2aSThomas Huth     }
2987efe843d8SDavid Gibson }
2988fcf5ef2aSThomas Huth #endif
2989fcf5ef2aSThomas Huth 
2990fcf5ef2aSThomas Huth /***                           Addressing modes                            ***/
2991fcf5ef2aSThomas Huth /* Register indirect with immediate index : EA = (rA|0) + SIMM */
2992fcf5ef2aSThomas Huth static inline void gen_addr_imm_index(DisasContext *ctx, TCGv EA,
2993fcf5ef2aSThomas Huth                                       target_long maskl)
2994fcf5ef2aSThomas Huth {
2995fcf5ef2aSThomas Huth     target_long simm = SIMM(ctx->opcode);
2996fcf5ef2aSThomas Huth 
2997fcf5ef2aSThomas Huth     simm &= ~maskl;
2998fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
2999fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3000fcf5ef2aSThomas Huth             simm = (uint32_t)simm;
3001fcf5ef2aSThomas Huth         }
3002fcf5ef2aSThomas Huth         tcg_gen_movi_tl(EA, simm);
3003fcf5ef2aSThomas Huth     } else if (likely(simm != 0)) {
3004fcf5ef2aSThomas Huth         tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm);
3005fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3006fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, EA);
3007fcf5ef2aSThomas Huth         }
3008fcf5ef2aSThomas Huth     } else {
3009fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3010fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
3011fcf5ef2aSThomas Huth         } else {
3012fcf5ef2aSThomas Huth             tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
3013fcf5ef2aSThomas Huth         }
3014fcf5ef2aSThomas Huth     }
3015fcf5ef2aSThomas Huth }
3016fcf5ef2aSThomas Huth 
3017fcf5ef2aSThomas Huth static inline void gen_addr_reg_index(DisasContext *ctx, TCGv EA)
3018fcf5ef2aSThomas Huth {
3019fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
3020fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3021fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, cpu_gpr[rB(ctx->opcode)]);
3022fcf5ef2aSThomas Huth         } else {
3023fcf5ef2aSThomas Huth             tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]);
3024fcf5ef2aSThomas Huth         }
3025fcf5ef2aSThomas Huth     } else {
3026fcf5ef2aSThomas Huth         tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
3027fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3028fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, EA);
3029fcf5ef2aSThomas Huth         }
3030fcf5ef2aSThomas Huth     }
3031fcf5ef2aSThomas Huth }
3032fcf5ef2aSThomas Huth 
3033fcf5ef2aSThomas Huth static inline void gen_addr_register(DisasContext *ctx, TCGv EA)
3034fcf5ef2aSThomas Huth {
3035fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
3036fcf5ef2aSThomas Huth         tcg_gen_movi_tl(EA, 0);
3037fcf5ef2aSThomas Huth     } else if (NARROW_MODE(ctx)) {
3038fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
3039fcf5ef2aSThomas Huth     } else {
3040fcf5ef2aSThomas Huth         tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
3041fcf5ef2aSThomas Huth     }
3042fcf5ef2aSThomas Huth }
3043fcf5ef2aSThomas Huth 
3044fcf5ef2aSThomas Huth static inline void gen_addr_add(DisasContext *ctx, TCGv ret, TCGv arg1,
3045fcf5ef2aSThomas Huth                                 target_long val)
3046fcf5ef2aSThomas Huth {
3047fcf5ef2aSThomas Huth     tcg_gen_addi_tl(ret, arg1, val);
3048fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
3049fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(ret, ret);
3050fcf5ef2aSThomas Huth     }
3051fcf5ef2aSThomas Huth }
3052fcf5ef2aSThomas Huth 
3053fcf5ef2aSThomas Huth static inline void gen_align_no_le(DisasContext *ctx)
3054fcf5ef2aSThomas Huth {
3055fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_ALIGN,
3056fcf5ef2aSThomas Huth                       (ctx->opcode & 0x03FF0000) | POWERPC_EXCP_ALIGN_LE);
3057fcf5ef2aSThomas Huth }
3058fcf5ef2aSThomas Huth 
3059eb63efd9SFernando Eckhardt Valle static TCGv do_ea_calc(DisasContext *ctx, int ra, TCGv displ)
3060eb63efd9SFernando Eckhardt Valle {
3061eb63efd9SFernando Eckhardt Valle     TCGv ea = tcg_temp_new();
3062eb63efd9SFernando Eckhardt Valle     if (ra) {
3063eb63efd9SFernando Eckhardt Valle         tcg_gen_add_tl(ea, cpu_gpr[ra], displ);
3064eb63efd9SFernando Eckhardt Valle     } else {
3065eb63efd9SFernando Eckhardt Valle         tcg_gen_mov_tl(ea, displ);
3066eb63efd9SFernando Eckhardt Valle     }
3067eb63efd9SFernando Eckhardt Valle     if (NARROW_MODE(ctx)) {
3068eb63efd9SFernando Eckhardt Valle         tcg_gen_ext32u_tl(ea, ea);
3069eb63efd9SFernando Eckhardt Valle     }
3070eb63efd9SFernando Eckhardt Valle     return ea;
3071eb63efd9SFernando Eckhardt Valle }
3072eb63efd9SFernando Eckhardt Valle 
3073fcf5ef2aSThomas Huth /***                             Integer load                              ***/
3074fcf5ef2aSThomas Huth #define DEF_MEMOP(op) ((op) | ctx->default_tcg_memop_mask)
3075fcf5ef2aSThomas Huth #define BSWAP_MEMOP(op) ((op) | (ctx->default_tcg_memop_mask ^ MO_BSWAP))
3076fcf5ef2aSThomas Huth 
3077fcf5ef2aSThomas Huth #define GEN_QEMU_LOAD_TL(ldop, op)                                      \
3078fcf5ef2aSThomas Huth static void glue(gen_qemu_, ldop)(DisasContext *ctx,                    \
3079fcf5ef2aSThomas Huth                                   TCGv val,                             \
3080fcf5ef2aSThomas Huth                                   TCGv addr)                            \
3081fcf5ef2aSThomas Huth {                                                                       \
3082fcf5ef2aSThomas Huth     tcg_gen_qemu_ld_tl(val, addr, ctx->mem_idx, op);                    \
3083fcf5ef2aSThomas Huth }
3084fcf5ef2aSThomas Huth 
3085fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld8u,  DEF_MEMOP(MO_UB))
3086fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16u, DEF_MEMOP(MO_UW))
3087fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16s, DEF_MEMOP(MO_SW))
3088fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32u, DEF_MEMOP(MO_UL))
3089fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32s, DEF_MEMOP(MO_SL))
3090fcf5ef2aSThomas Huth 
3091fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16ur, BSWAP_MEMOP(MO_UW))
3092fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32ur, BSWAP_MEMOP(MO_UL))
3093fcf5ef2aSThomas Huth 
3094fcf5ef2aSThomas Huth #define GEN_QEMU_LOAD_64(ldop, op)                                  \
3095fcf5ef2aSThomas Huth static void glue(gen_qemu_, glue(ldop, _i64))(DisasContext *ctx,    \
3096fcf5ef2aSThomas Huth                                              TCGv_i64 val,          \
3097fcf5ef2aSThomas Huth                                              TCGv addr)             \
3098fcf5ef2aSThomas Huth {                                                                   \
3099fcf5ef2aSThomas Huth     tcg_gen_qemu_ld_i64(val, addr, ctx->mem_idx, op);               \
3100fcf5ef2aSThomas Huth }
3101fcf5ef2aSThomas Huth 
3102fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld8u,  DEF_MEMOP(MO_UB))
3103fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld16u, DEF_MEMOP(MO_UW))
3104fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld32u, DEF_MEMOP(MO_UL))
3105fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld32s, DEF_MEMOP(MO_SL))
3106fc313c64SFrédéric Pétrot GEN_QEMU_LOAD_64(ld64,  DEF_MEMOP(MO_UQ))
3107fcf5ef2aSThomas Huth 
3108fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3109fc313c64SFrédéric Pétrot GEN_QEMU_LOAD_64(ld64ur, BSWAP_MEMOP(MO_UQ))
3110fcf5ef2aSThomas Huth #endif
3111fcf5ef2aSThomas Huth 
3112fcf5ef2aSThomas Huth #define GEN_QEMU_STORE_TL(stop, op)                                     \
3113fcf5ef2aSThomas Huth static void glue(gen_qemu_, stop)(DisasContext *ctx,                    \
3114fcf5ef2aSThomas Huth                                   TCGv val,                             \
3115fcf5ef2aSThomas Huth                                   TCGv addr)                            \
3116fcf5ef2aSThomas Huth {                                                                       \
3117fcf5ef2aSThomas Huth     tcg_gen_qemu_st_tl(val, addr, ctx->mem_idx, op);                    \
3118fcf5ef2aSThomas Huth }
3119fcf5ef2aSThomas Huth 
3120e8f4c8d6SRichard Henderson #if defined(TARGET_PPC64) || !defined(CONFIG_USER_ONLY)
3121fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st8,  DEF_MEMOP(MO_UB))
3122e8f4c8d6SRichard Henderson #endif
3123fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st16, DEF_MEMOP(MO_UW))
3124fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st32, DEF_MEMOP(MO_UL))
3125fcf5ef2aSThomas Huth 
3126fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st16r, BSWAP_MEMOP(MO_UW))
3127fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st32r, BSWAP_MEMOP(MO_UL))
3128fcf5ef2aSThomas Huth 
3129fcf5ef2aSThomas Huth #define GEN_QEMU_STORE_64(stop, op)                               \
3130fcf5ef2aSThomas Huth static void glue(gen_qemu_, glue(stop, _i64))(DisasContext *ctx,  \
3131fcf5ef2aSThomas Huth                                               TCGv_i64 val,       \
3132fcf5ef2aSThomas Huth                                               TCGv addr)          \
3133fcf5ef2aSThomas Huth {                                                                 \
3134fcf5ef2aSThomas Huth     tcg_gen_qemu_st_i64(val, addr, ctx->mem_idx, op);             \
3135fcf5ef2aSThomas Huth }
3136fcf5ef2aSThomas Huth 
3137fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st8,  DEF_MEMOP(MO_UB))
3138fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st16, DEF_MEMOP(MO_UW))
3139fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st32, DEF_MEMOP(MO_UL))
3140fc313c64SFrédéric Pétrot GEN_QEMU_STORE_64(st64, DEF_MEMOP(MO_UQ))
3141fcf5ef2aSThomas Huth 
3142fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3143fc313c64SFrédéric Pétrot GEN_QEMU_STORE_64(st64r, BSWAP_MEMOP(MO_UQ))
3144fcf5ef2aSThomas Huth #endif
3145fcf5ef2aSThomas Huth 
3146fcf5ef2aSThomas Huth #define GEN_LDX_E(name, ldop, opc2, opc3, type, type2, chk)                   \
3147fcf5ef2aSThomas Huth static void glue(gen_, name##x)(DisasContext *ctx)                            \
3148fcf5ef2aSThomas Huth {                                                                             \
3149fcf5ef2aSThomas Huth     TCGv EA;                                                                  \
31509f0cf041SMatheus Ferst     chk(ctx);                                                                 \
3151fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);                                     \
3152fcf5ef2aSThomas Huth     EA = tcg_temp_new();                                                      \
3153fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);                                              \
3154fcf5ef2aSThomas Huth     gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA);                       \
3155fcf5ef2aSThomas Huth }
3156fcf5ef2aSThomas Huth 
3157fcf5ef2aSThomas Huth #define GEN_LDX(name, ldop, opc2, opc3, type)                                 \
3158fcf5ef2aSThomas Huth     GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE, CHK_NONE)
3159fcf5ef2aSThomas Huth 
3160fcf5ef2aSThomas Huth #define GEN_LDX_HVRM(name, ldop, opc2, opc3, type)                            \
3161fcf5ef2aSThomas Huth     GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE, CHK_HVRM)
3162fcf5ef2aSThomas Huth 
316350728199SRoman Kapl #define GEN_LDEPX(name, ldop, opc2, opc3)                                     \
316450728199SRoman Kapl static void glue(gen_, name##epx)(DisasContext *ctx)                          \
316550728199SRoman Kapl {                                                                             \
316650728199SRoman Kapl     TCGv EA;                                                                  \
31679f0cf041SMatheus Ferst     CHK_SV(ctx);                                                              \
316850728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_INT);                                     \
316950728199SRoman Kapl     EA = tcg_temp_new();                                                      \
317050728199SRoman Kapl     gen_addr_reg_index(ctx, EA);                                              \
317150728199SRoman Kapl     tcg_gen_qemu_ld_tl(cpu_gpr[rD(ctx->opcode)], EA, PPC_TLB_EPID_LOAD, ldop);\
317250728199SRoman Kapl }
317350728199SRoman Kapl 
317450728199SRoman Kapl GEN_LDEPX(lb, DEF_MEMOP(MO_UB), 0x1F, 0x02)
317550728199SRoman Kapl GEN_LDEPX(lh, DEF_MEMOP(MO_UW), 0x1F, 0x08)
317650728199SRoman Kapl GEN_LDEPX(lw, DEF_MEMOP(MO_UL), 0x1F, 0x00)
317750728199SRoman Kapl #if defined(TARGET_PPC64)
3178fc313c64SFrédéric Pétrot GEN_LDEPX(ld, DEF_MEMOP(MO_UQ), 0x1D, 0x00)
317950728199SRoman Kapl #endif
318050728199SRoman Kapl 
3181fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3182fcf5ef2aSThomas Huth /* CI load/store variants */
3183fcf5ef2aSThomas Huth GEN_LDX_HVRM(ldcix, ld64_i64, 0x15, 0x1b, PPC_CILDST)
3184fcf5ef2aSThomas Huth GEN_LDX_HVRM(lwzcix, ld32u, 0x15, 0x15, PPC_CILDST)
3185fcf5ef2aSThomas Huth GEN_LDX_HVRM(lhzcix, ld16u, 0x15, 0x19, PPC_CILDST)
3186fcf5ef2aSThomas Huth GEN_LDX_HVRM(lbzcix, ld8u, 0x15, 0x1a, PPC_CILDST)
3187fcf5ef2aSThomas Huth #endif
3188fcf5ef2aSThomas Huth 
3189fcf5ef2aSThomas Huth /***                              Integer store                            ***/
3190fcf5ef2aSThomas Huth #define GEN_STX_E(name, stop, opc2, opc3, type, type2, chk)                   \
3191fcf5ef2aSThomas Huth static void glue(gen_, name##x)(DisasContext *ctx)                            \
3192fcf5ef2aSThomas Huth {                                                                             \
3193fcf5ef2aSThomas Huth     TCGv EA;                                                                  \
31949f0cf041SMatheus Ferst     chk(ctx);                                                                 \
3195fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);                                     \
3196fcf5ef2aSThomas Huth     EA = tcg_temp_new();                                                      \
3197fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);                                              \
3198fcf5ef2aSThomas Huth     gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA);                       \
3199fcf5ef2aSThomas Huth }
3200fcf5ef2aSThomas Huth #define GEN_STX(name, stop, opc2, opc3, type)                                 \
3201fcf5ef2aSThomas Huth     GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE, CHK_NONE)
3202fcf5ef2aSThomas Huth 
3203fcf5ef2aSThomas Huth #define GEN_STX_HVRM(name, stop, opc2, opc3, type)                            \
3204fcf5ef2aSThomas Huth     GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE, CHK_HVRM)
3205fcf5ef2aSThomas Huth 
320650728199SRoman Kapl #define GEN_STEPX(name, stop, opc2, opc3)                                     \
320750728199SRoman Kapl static void glue(gen_, name##epx)(DisasContext *ctx)                          \
320850728199SRoman Kapl {                                                                             \
320950728199SRoman Kapl     TCGv EA;                                                                  \
32109f0cf041SMatheus Ferst     CHK_SV(ctx);                                                              \
321150728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_INT);                                     \
321250728199SRoman Kapl     EA = tcg_temp_new();                                                      \
321350728199SRoman Kapl     gen_addr_reg_index(ctx, EA);                                              \
321450728199SRoman Kapl     tcg_gen_qemu_st_tl(                                                       \
321550728199SRoman Kapl         cpu_gpr[rD(ctx->opcode)], EA, PPC_TLB_EPID_STORE, stop);              \
321650728199SRoman Kapl }
321750728199SRoman Kapl 
321850728199SRoman Kapl GEN_STEPX(stb, DEF_MEMOP(MO_UB), 0x1F, 0x06)
321950728199SRoman Kapl GEN_STEPX(sth, DEF_MEMOP(MO_UW), 0x1F, 0x0C)
322050728199SRoman Kapl GEN_STEPX(stw, DEF_MEMOP(MO_UL), 0x1F, 0x04)
322150728199SRoman Kapl #if defined(TARGET_PPC64)
3222fc313c64SFrédéric Pétrot GEN_STEPX(std, DEF_MEMOP(MO_UQ), 0x1d, 0x04)
322350728199SRoman Kapl #endif
322450728199SRoman Kapl 
3225fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3226fcf5ef2aSThomas Huth GEN_STX_HVRM(stdcix, st64_i64, 0x15, 0x1f, PPC_CILDST)
3227fcf5ef2aSThomas Huth GEN_STX_HVRM(stwcix, st32, 0x15, 0x1c, PPC_CILDST)
3228fcf5ef2aSThomas Huth GEN_STX_HVRM(sthcix, st16, 0x15, 0x1d, PPC_CILDST)
3229fcf5ef2aSThomas Huth GEN_STX_HVRM(stbcix, st8, 0x15, 0x1e, PPC_CILDST)
3230fcf5ef2aSThomas Huth #endif
3231fcf5ef2aSThomas Huth /***                Integer load and store with byte reverse               ***/
3232fcf5ef2aSThomas Huth 
3233fcf5ef2aSThomas Huth /* lhbrx */
3234fcf5ef2aSThomas Huth GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER);
3235fcf5ef2aSThomas Huth 
3236fcf5ef2aSThomas Huth /* lwbrx */
3237fcf5ef2aSThomas Huth GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER);
3238fcf5ef2aSThomas Huth 
3239fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3240fcf5ef2aSThomas Huth /* ldbrx */
3241fcf5ef2aSThomas Huth GEN_LDX_E(ldbr, ld64ur_i64, 0x14, 0x10, PPC_NONE, PPC2_DBRX, CHK_NONE);
3242fcf5ef2aSThomas Huth /* stdbrx */
3243fcf5ef2aSThomas Huth GEN_STX_E(stdbr, st64r_i64, 0x14, 0x14, PPC_NONE, PPC2_DBRX, CHK_NONE);
3244fcf5ef2aSThomas Huth #endif  /* TARGET_PPC64 */
3245fcf5ef2aSThomas Huth 
3246fcf5ef2aSThomas Huth /* sthbrx */
3247fcf5ef2aSThomas Huth GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER);
3248fcf5ef2aSThomas Huth /* stwbrx */
3249fcf5ef2aSThomas Huth GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER);
3250fcf5ef2aSThomas Huth 
3251fcf5ef2aSThomas Huth /***                    Integer load and store multiple                    ***/
3252fcf5ef2aSThomas Huth 
3253fcf5ef2aSThomas Huth /* lmw */
3254fcf5ef2aSThomas Huth static void gen_lmw(DisasContext *ctx)
3255fcf5ef2aSThomas Huth {
3256fcf5ef2aSThomas Huth     TCGv t0;
3257fcf5ef2aSThomas Huth     TCGv_i32 t1;
3258fcf5ef2aSThomas Huth 
3259fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3260fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3261fcf5ef2aSThomas Huth         return;
3262fcf5ef2aSThomas Huth     }
3263fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3264fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
32657058ff52SRichard Henderson     t1 = tcg_constant_i32(rD(ctx->opcode));
3266fcf5ef2aSThomas Huth     gen_addr_imm_index(ctx, t0, 0);
3267fcf5ef2aSThomas Huth     gen_helper_lmw(cpu_env, t0, t1);
3268fcf5ef2aSThomas Huth }
3269fcf5ef2aSThomas Huth 
3270fcf5ef2aSThomas Huth /* stmw */
3271fcf5ef2aSThomas Huth static void gen_stmw(DisasContext *ctx)
3272fcf5ef2aSThomas Huth {
3273fcf5ef2aSThomas Huth     TCGv t0;
3274fcf5ef2aSThomas Huth     TCGv_i32 t1;
3275fcf5ef2aSThomas Huth 
3276fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3277fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3278fcf5ef2aSThomas Huth         return;
3279fcf5ef2aSThomas Huth     }
3280fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3281fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
32827058ff52SRichard Henderson     t1 = tcg_constant_i32(rS(ctx->opcode));
3283fcf5ef2aSThomas Huth     gen_addr_imm_index(ctx, t0, 0);
3284fcf5ef2aSThomas Huth     gen_helper_stmw(cpu_env, t0, t1);
3285fcf5ef2aSThomas Huth }
3286fcf5ef2aSThomas Huth 
3287fcf5ef2aSThomas Huth /***                    Integer load and store strings                     ***/
3288fcf5ef2aSThomas Huth 
3289fcf5ef2aSThomas Huth /* lswi */
3290efe843d8SDavid Gibson /*
3291efe843d8SDavid Gibson  * PowerPC32 specification says we must generate an exception if rA is
3292efe843d8SDavid Gibson  * in the range of registers to be loaded.  In an other hand, IBM says
3293efe843d8SDavid Gibson  * this is valid, but rA won't be loaded.  For now, I'll follow the
3294efe843d8SDavid Gibson  * spec...
3295fcf5ef2aSThomas Huth  */
3296fcf5ef2aSThomas Huth static void gen_lswi(DisasContext *ctx)
3297fcf5ef2aSThomas Huth {
3298fcf5ef2aSThomas Huth     TCGv t0;
3299fcf5ef2aSThomas Huth     TCGv_i32 t1, t2;
3300fcf5ef2aSThomas Huth     int nb = NB(ctx->opcode);
3301fcf5ef2aSThomas Huth     int start = rD(ctx->opcode);
3302fcf5ef2aSThomas Huth     int ra = rA(ctx->opcode);
3303fcf5ef2aSThomas Huth     int nr;
3304fcf5ef2aSThomas Huth 
3305fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3306fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3307fcf5ef2aSThomas Huth         return;
3308fcf5ef2aSThomas Huth     }
3309efe843d8SDavid Gibson     if (nb == 0) {
3310fcf5ef2aSThomas Huth         nb = 32;
3311efe843d8SDavid Gibson     }
3312f0704d78SMarc-André Lureau     nr = DIV_ROUND_UP(nb, 4);
3313fcf5ef2aSThomas Huth     if (unlikely(lsw_reg_in_range(start, nr, ra))) {
3314fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
3315fcf5ef2aSThomas Huth         return;
3316fcf5ef2aSThomas Huth     }
3317fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3318fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3319fcf5ef2aSThomas Huth     gen_addr_register(ctx, t0);
33207058ff52SRichard Henderson     t1 = tcg_constant_i32(nb);
33217058ff52SRichard Henderson     t2 = tcg_constant_i32(start);
3322fcf5ef2aSThomas Huth     gen_helper_lsw(cpu_env, t0, t1, t2);
3323fcf5ef2aSThomas Huth }
3324fcf5ef2aSThomas Huth 
3325fcf5ef2aSThomas Huth /* lswx */
3326fcf5ef2aSThomas Huth static void gen_lswx(DisasContext *ctx)
3327fcf5ef2aSThomas Huth {
3328fcf5ef2aSThomas Huth     TCGv t0;
3329fcf5ef2aSThomas Huth     TCGv_i32 t1, t2, t3;
3330fcf5ef2aSThomas Huth 
3331fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3332fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3333fcf5ef2aSThomas Huth         return;
3334fcf5ef2aSThomas Huth     }
3335fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3336fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3337fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
33387058ff52SRichard Henderson     t1 = tcg_constant_i32(rD(ctx->opcode));
33397058ff52SRichard Henderson     t2 = tcg_constant_i32(rA(ctx->opcode));
33407058ff52SRichard Henderson     t3 = tcg_constant_i32(rB(ctx->opcode));
3341fcf5ef2aSThomas Huth     gen_helper_lswx(cpu_env, t0, t1, t2, t3);
3342fcf5ef2aSThomas Huth }
3343fcf5ef2aSThomas Huth 
3344fcf5ef2aSThomas Huth /* stswi */
3345fcf5ef2aSThomas Huth static void gen_stswi(DisasContext *ctx)
3346fcf5ef2aSThomas Huth {
3347fcf5ef2aSThomas Huth     TCGv t0;
3348fcf5ef2aSThomas Huth     TCGv_i32 t1, t2;
3349fcf5ef2aSThomas Huth     int nb = NB(ctx->opcode);
3350fcf5ef2aSThomas Huth 
3351fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3352fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3353fcf5ef2aSThomas Huth         return;
3354fcf5ef2aSThomas Huth     }
3355fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3356fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3357fcf5ef2aSThomas Huth     gen_addr_register(ctx, t0);
3358efe843d8SDavid Gibson     if (nb == 0) {
3359fcf5ef2aSThomas Huth         nb = 32;
3360efe843d8SDavid Gibson     }
33617058ff52SRichard Henderson     t1 = tcg_constant_i32(nb);
33627058ff52SRichard Henderson     t2 = tcg_constant_i32(rS(ctx->opcode));
3363fcf5ef2aSThomas Huth     gen_helper_stsw(cpu_env, t0, t1, t2);
3364fcf5ef2aSThomas Huth }
3365fcf5ef2aSThomas Huth 
3366fcf5ef2aSThomas Huth /* stswx */
3367fcf5ef2aSThomas Huth static void gen_stswx(DisasContext *ctx)
3368fcf5ef2aSThomas Huth {
3369fcf5ef2aSThomas Huth     TCGv t0;
3370fcf5ef2aSThomas Huth     TCGv_i32 t1, t2;
3371fcf5ef2aSThomas Huth 
3372fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3373fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3374fcf5ef2aSThomas Huth         return;
3375fcf5ef2aSThomas Huth     }
3376fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3377fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3378fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
3379fcf5ef2aSThomas Huth     t1 = tcg_temp_new_i32();
3380fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_xer);
3381fcf5ef2aSThomas Huth     tcg_gen_andi_i32(t1, t1, 0x7F);
33827058ff52SRichard Henderson     t2 = tcg_constant_i32(rS(ctx->opcode));
3383fcf5ef2aSThomas Huth     gen_helper_stsw(cpu_env, t0, t1, t2);
3384fcf5ef2aSThomas Huth }
3385fcf5ef2aSThomas Huth 
3386fcf5ef2aSThomas Huth /***                        Memory synchronisation                         ***/
3387fcf5ef2aSThomas Huth /* eieio */
3388fcf5ef2aSThomas Huth static void gen_eieio(DisasContext *ctx)
3389fcf5ef2aSThomas Huth {
3390fcb830afSNicholas Piggin     TCGBar bar = TCG_MO_ALL;
3391fcb830afSNicholas Piggin 
3392fcb830afSNicholas Piggin     /*
3393fcb830afSNicholas Piggin      * eieio has complex semanitcs. It provides memory ordering between
3394fcb830afSNicholas Piggin      * operations in the set:
3395fcb830afSNicholas Piggin      * - loads from CI memory.
3396fcb830afSNicholas Piggin      * - stores to CI memory.
3397fcb830afSNicholas Piggin      * - stores to WT memory.
3398fcb830afSNicholas Piggin      *
3399fcb830afSNicholas Piggin      * It separately also orders memory for operations in the set:
3400fcb830afSNicholas Piggin      * - stores to cacheble memory.
3401fcb830afSNicholas Piggin      *
3402fcb830afSNicholas Piggin      * It also serializes instructions:
3403fcb830afSNicholas Piggin      * - dcbt and dcbst.
3404fcb830afSNicholas Piggin      *
3405fcb830afSNicholas Piggin      * It separately serializes:
3406fcb830afSNicholas Piggin      * - tlbie and tlbsync.
3407fcb830afSNicholas Piggin      *
3408fcb830afSNicholas Piggin      * And separately serializes:
3409fcb830afSNicholas Piggin      * - slbieg, slbiag, and slbsync.
3410fcb830afSNicholas Piggin      *
3411fcb830afSNicholas Piggin      * The end result is that CI memory ordering requires TCG_MO_ALL
3412fcb830afSNicholas Piggin      * and it is not possible to special-case more relaxed ordering for
3413fcb830afSNicholas Piggin      * cacheable accesses. TCG_BAR_SC is required to provide this
3414fcb830afSNicholas Piggin      * serialization.
3415fcb830afSNicholas Piggin      */
3416c8fd8373SCédric Le Goater 
3417c8fd8373SCédric Le Goater     /*
3418c8fd8373SCédric Le Goater      * POWER9 has a eieio instruction variant using bit 6 as a hint to
3419c8fd8373SCédric Le Goater      * tell the CPU it is a store-forwarding barrier.
3420c8fd8373SCédric Le Goater      */
3421c8fd8373SCédric Le Goater     if (ctx->opcode & 0x2000000) {
3422c8fd8373SCédric Le Goater         /*
3423c8fd8373SCédric Le Goater          * ISA says that "Reserved fields in instructions are ignored
3424c8fd8373SCédric Le Goater          * by the processor". So ignore the bit 6 on non-POWER9 CPU but
3425c8fd8373SCédric Le Goater          * as this is not an instruction software should be using,
3426c8fd8373SCédric Le Goater          * complain to the user.
3427c8fd8373SCédric Le Goater          */
3428c8fd8373SCédric Le Goater         if (!(ctx->insns_flags2 & PPC2_ISA300)) {
3429c8fd8373SCédric Le Goater             qemu_log_mask(LOG_GUEST_ERROR, "invalid eieio using bit 6 at @"
34302c2bcb1bSRichard Henderson                           TARGET_FMT_lx "\n", ctx->cia);
3431c8fd8373SCédric Le Goater         } else {
3432c8fd8373SCédric Le Goater             bar = TCG_MO_ST_LD;
3433c8fd8373SCédric Le Goater         }
3434c8fd8373SCédric Le Goater     }
3435c8fd8373SCédric Le Goater 
3436c8fd8373SCédric Le Goater     tcg_gen_mb(bar | TCG_BAR_SC);
3437fcf5ef2aSThomas Huth }
3438fcf5ef2aSThomas Huth 
3439fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
3440fcf5ef2aSThomas Huth static inline void gen_check_tlb_flush(DisasContext *ctx, bool global)
3441fcf5ef2aSThomas Huth {
3442fcf5ef2aSThomas Huth     TCGv_i32 t;
3443fcf5ef2aSThomas Huth     TCGLabel *l;
3444fcf5ef2aSThomas Huth 
3445fcf5ef2aSThomas Huth     if (!ctx->lazy_tlb_flush) {
3446fcf5ef2aSThomas Huth         return;
3447fcf5ef2aSThomas Huth     }
3448fcf5ef2aSThomas Huth     l = gen_new_label();
3449fcf5ef2aSThomas Huth     t = tcg_temp_new_i32();
3450fcf5ef2aSThomas Huth     tcg_gen_ld_i32(t, cpu_env, offsetof(CPUPPCState, tlb_need_flush));
3451fcf5ef2aSThomas Huth     tcg_gen_brcondi_i32(TCG_COND_EQ, t, 0, l);
3452fcf5ef2aSThomas Huth     if (global) {
3453fcf5ef2aSThomas Huth         gen_helper_check_tlb_flush_global(cpu_env);
3454fcf5ef2aSThomas Huth     } else {
3455fcf5ef2aSThomas Huth         gen_helper_check_tlb_flush_local(cpu_env);
3456fcf5ef2aSThomas Huth     }
3457fcf5ef2aSThomas Huth     gen_set_label(l);
3458fcf5ef2aSThomas Huth }
3459fcf5ef2aSThomas Huth #else
3460fcf5ef2aSThomas Huth static inline void gen_check_tlb_flush(DisasContext *ctx, bool global) { }
3461fcf5ef2aSThomas Huth #endif
3462fcf5ef2aSThomas Huth 
3463fcf5ef2aSThomas Huth /* isync */
3464fcf5ef2aSThomas Huth static void gen_isync(DisasContext *ctx)
3465fcf5ef2aSThomas Huth {
3466fcf5ef2aSThomas Huth     /*
3467fcf5ef2aSThomas Huth      * We need to check for a pending TLB flush. This can only happen in
3468fcf5ef2aSThomas Huth      * kernel mode however so check MSR_PR
3469fcf5ef2aSThomas Huth      */
3470fcf5ef2aSThomas Huth     if (!ctx->pr) {
3471fcf5ef2aSThomas Huth         gen_check_tlb_flush(ctx, false);
3472fcf5ef2aSThomas Huth     }
34734771df23SNikunj A Dadhania     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC);
3474d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
3475fcf5ef2aSThomas Huth }
3476fcf5ef2aSThomas Huth 
3477fcf5ef2aSThomas Huth #define MEMOP_GET_SIZE(x)  (1 << ((x) & MO_SIZE))
3478fcf5ef2aSThomas Huth 
347914776ab5STony Nguyen static void gen_load_locked(DisasContext *ctx, MemOp memop)
34802a4e6c1bSRichard Henderson {
34812a4e6c1bSRichard Henderson     TCGv gpr = cpu_gpr[rD(ctx->opcode)];
34822a4e6c1bSRichard Henderson     TCGv t0 = tcg_temp_new();
34832a4e6c1bSRichard Henderson 
34842a4e6c1bSRichard Henderson     gen_set_access_type(ctx, ACCESS_RES);
34852a4e6c1bSRichard Henderson     gen_addr_reg_index(ctx, t0);
34862a4e6c1bSRichard Henderson     tcg_gen_qemu_ld_tl(gpr, t0, ctx->mem_idx, memop | MO_ALIGN);
34872a4e6c1bSRichard Henderson     tcg_gen_mov_tl(cpu_reserve, t0);
34882a4e6c1bSRichard Henderson     tcg_gen_mov_tl(cpu_reserve_val, gpr);
34892a4e6c1bSRichard Henderson     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ);
34902a4e6c1bSRichard Henderson }
34912a4e6c1bSRichard Henderson 
3492fcf5ef2aSThomas Huth #define LARX(name, memop)                  \
3493fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx)  \
3494fcf5ef2aSThomas Huth {                                          \
34952a4e6c1bSRichard Henderson     gen_load_locked(ctx, memop);           \
3496fcf5ef2aSThomas Huth }
3497fcf5ef2aSThomas Huth 
3498fcf5ef2aSThomas Huth /* lwarx */
3499fcf5ef2aSThomas Huth LARX(lbarx, DEF_MEMOP(MO_UB))
3500fcf5ef2aSThomas Huth LARX(lharx, DEF_MEMOP(MO_UW))
3501fcf5ef2aSThomas Huth LARX(lwarx, DEF_MEMOP(MO_UL))
3502fcf5ef2aSThomas Huth 
350314776ab5STony Nguyen static void gen_fetch_inc_conditional(DisasContext *ctx, MemOp memop,
350420923c1dSRichard Henderson                                       TCGv EA, TCGCond cond, int addend)
350520923c1dSRichard Henderson {
350620923c1dSRichard Henderson     TCGv t = tcg_temp_new();
350720923c1dSRichard Henderson     TCGv t2 = tcg_temp_new();
350820923c1dSRichard Henderson     TCGv u = tcg_temp_new();
350920923c1dSRichard Henderson 
351020923c1dSRichard Henderson     tcg_gen_qemu_ld_tl(t, EA, ctx->mem_idx, memop);
351120923c1dSRichard Henderson     tcg_gen_addi_tl(t2, EA, MEMOP_GET_SIZE(memop));
351220923c1dSRichard Henderson     tcg_gen_qemu_ld_tl(t2, t2, ctx->mem_idx, memop);
351320923c1dSRichard Henderson     tcg_gen_addi_tl(u, t, addend);
351420923c1dSRichard Henderson 
351520923c1dSRichard Henderson     /* E.g. for fetch and increment bounded... */
351620923c1dSRichard Henderson     /* mem(EA,s) = (t != t2 ? u = t + 1 : t) */
351720923c1dSRichard Henderson     tcg_gen_movcond_tl(cond, u, t, t2, u, t);
351820923c1dSRichard Henderson     tcg_gen_qemu_st_tl(u, EA, ctx->mem_idx, memop);
351920923c1dSRichard Henderson 
352020923c1dSRichard Henderson     /* RT = (t != t2 ? t : u = 1<<(s*8-1)) */
352120923c1dSRichard Henderson     tcg_gen_movi_tl(u, 1 << (MEMOP_GET_SIZE(memop) * 8 - 1));
352220923c1dSRichard Henderson     tcg_gen_movcond_tl(cond, cpu_gpr[rD(ctx->opcode)], t, t2, t, u);
352320923c1dSRichard Henderson }
352420923c1dSRichard Henderson 
352514776ab5STony Nguyen static void gen_ld_atomic(DisasContext *ctx, MemOp memop)
352620ba8504SRichard Henderson {
352720ba8504SRichard Henderson     uint32_t gpr_FC = FC(ctx->opcode);
352820ba8504SRichard Henderson     TCGv EA = tcg_temp_new();
352920923c1dSRichard Henderson     int rt = rD(ctx->opcode);
353020923c1dSRichard Henderson     bool need_serial;
353120ba8504SRichard Henderson     TCGv src, dst;
353220ba8504SRichard Henderson 
353320ba8504SRichard Henderson     gen_addr_register(ctx, EA);
353420923c1dSRichard Henderson     dst = cpu_gpr[rt];
353520923c1dSRichard Henderson     src = cpu_gpr[(rt + 1) & 31];
353620ba8504SRichard Henderson 
353720923c1dSRichard Henderson     need_serial = false;
353820ba8504SRichard Henderson     memop |= MO_ALIGN;
353920ba8504SRichard Henderson     switch (gpr_FC) {
354020ba8504SRichard Henderson     case 0: /* Fetch and add */
354120ba8504SRichard Henderson         tcg_gen_atomic_fetch_add_tl(dst, EA, src, ctx->mem_idx, memop);
354220ba8504SRichard Henderson         break;
354320ba8504SRichard Henderson     case 1: /* Fetch and xor */
354420ba8504SRichard Henderson         tcg_gen_atomic_fetch_xor_tl(dst, EA, src, ctx->mem_idx, memop);
354520ba8504SRichard Henderson         break;
354620ba8504SRichard Henderson     case 2: /* Fetch and or */
354720ba8504SRichard Henderson         tcg_gen_atomic_fetch_or_tl(dst, EA, src, ctx->mem_idx, memop);
354820ba8504SRichard Henderson         break;
354920ba8504SRichard Henderson     case 3: /* Fetch and 'and' */
355020ba8504SRichard Henderson         tcg_gen_atomic_fetch_and_tl(dst, EA, src, ctx->mem_idx, memop);
355120ba8504SRichard Henderson         break;
3552b8ce0f86SRichard Henderson     case 4:  /* Fetch and max unsigned */
3553b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_umax_tl(dst, EA, src, ctx->mem_idx, memop);
3554b8ce0f86SRichard Henderson         break;
3555b8ce0f86SRichard Henderson     case 5:  /* Fetch and max signed */
3556b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_smax_tl(dst, EA, src, ctx->mem_idx, memop);
3557b8ce0f86SRichard Henderson         break;
3558b8ce0f86SRichard Henderson     case 6:  /* Fetch and min unsigned */
3559b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_umin_tl(dst, EA, src, ctx->mem_idx, memop);
3560b8ce0f86SRichard Henderson         break;
3561b8ce0f86SRichard Henderson     case 7:  /* Fetch and min signed */
3562b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_smin_tl(dst, EA, src, ctx->mem_idx, memop);
3563b8ce0f86SRichard Henderson         break;
356420ba8504SRichard Henderson     case 8: /* Swap */
356520ba8504SRichard Henderson         tcg_gen_atomic_xchg_tl(dst, EA, src, ctx->mem_idx, memop);
356620ba8504SRichard Henderson         break;
356720923c1dSRichard Henderson 
356820923c1dSRichard Henderson     case 16: /* Compare and swap not equal */
356920923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
357020923c1dSRichard Henderson             need_serial = true;
357120923c1dSRichard Henderson         } else {
357220923c1dSRichard Henderson             TCGv t0 = tcg_temp_new();
357320923c1dSRichard Henderson             TCGv t1 = tcg_temp_new();
357420923c1dSRichard Henderson 
357520923c1dSRichard Henderson             tcg_gen_qemu_ld_tl(t0, EA, ctx->mem_idx, memop);
357620923c1dSRichard Henderson             if ((memop & MO_SIZE) == MO_64 || TARGET_LONG_BITS == 32) {
357720923c1dSRichard Henderson                 tcg_gen_mov_tl(t1, src);
357820923c1dSRichard Henderson             } else {
357920923c1dSRichard Henderson                 tcg_gen_ext32u_tl(t1, src);
358020923c1dSRichard Henderson             }
358120923c1dSRichard Henderson             tcg_gen_movcond_tl(TCG_COND_NE, t1, t0, t1,
358220923c1dSRichard Henderson                                cpu_gpr[(rt + 2) & 31], t0);
358320923c1dSRichard Henderson             tcg_gen_qemu_st_tl(t1, EA, ctx->mem_idx, memop);
358420923c1dSRichard Henderson             tcg_gen_mov_tl(dst, t0);
358520923c1dSRichard Henderson         }
358620ba8504SRichard Henderson         break;
358720923c1dSRichard Henderson 
358820923c1dSRichard Henderson     case 24: /* Fetch and increment bounded */
358920923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
359020923c1dSRichard Henderson             need_serial = true;
359120923c1dSRichard Henderson         } else {
359220923c1dSRichard Henderson             gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_NE, 1);
359320923c1dSRichard Henderson         }
359420923c1dSRichard Henderson         break;
359520923c1dSRichard Henderson     case 25: /* Fetch and increment equal */
359620923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
359720923c1dSRichard Henderson             need_serial = true;
359820923c1dSRichard Henderson         } else {
359920923c1dSRichard Henderson             gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_EQ, 1);
360020923c1dSRichard Henderson         }
360120923c1dSRichard Henderson         break;
360220923c1dSRichard Henderson     case 28: /* Fetch and decrement bounded */
360320923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
360420923c1dSRichard Henderson             need_serial = true;
360520923c1dSRichard Henderson         } else {
360620923c1dSRichard Henderson             gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_NE, -1);
360720923c1dSRichard Henderson         }
360820923c1dSRichard Henderson         break;
360920923c1dSRichard Henderson 
361020ba8504SRichard Henderson     default:
361120ba8504SRichard Henderson         /* invoke data storage error handler */
361220ba8504SRichard Henderson         gen_exception_err(ctx, POWERPC_EXCP_DSI, POWERPC_EXCP_INVAL);
361320ba8504SRichard Henderson     }
361420923c1dSRichard Henderson 
361520923c1dSRichard Henderson     if (need_serial) {
361620923c1dSRichard Henderson         /* Restart with exclusive lock.  */
361720923c1dSRichard Henderson         gen_helper_exit_atomic(cpu_env);
361820923c1dSRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
361920923c1dSRichard Henderson     }
3620a68a6146SBalamuruhan S }
3621a68a6146SBalamuruhan S 
362220ba8504SRichard Henderson static void gen_lwat(DisasContext *ctx)
362320ba8504SRichard Henderson {
362420ba8504SRichard Henderson     gen_ld_atomic(ctx, DEF_MEMOP(MO_UL));
362520ba8504SRichard Henderson }
362620ba8504SRichard Henderson 
362720ba8504SRichard Henderson #ifdef TARGET_PPC64
362820ba8504SRichard Henderson static void gen_ldat(DisasContext *ctx)
362920ba8504SRichard Henderson {
3630fc313c64SFrédéric Pétrot     gen_ld_atomic(ctx, DEF_MEMOP(MO_UQ));
363120ba8504SRichard Henderson }
3632a68a6146SBalamuruhan S #endif
3633a68a6146SBalamuruhan S 
363414776ab5STony Nguyen static void gen_st_atomic(DisasContext *ctx, MemOp memop)
36359deb041cSRichard Henderson {
36369deb041cSRichard Henderson     uint32_t gpr_FC = FC(ctx->opcode);
36379deb041cSRichard Henderson     TCGv EA = tcg_temp_new();
36389deb041cSRichard Henderson     TCGv src, discard;
36399deb041cSRichard Henderson 
36409deb041cSRichard Henderson     gen_addr_register(ctx, EA);
36419deb041cSRichard Henderson     src = cpu_gpr[rD(ctx->opcode)];
36429deb041cSRichard Henderson     discard = tcg_temp_new();
36439deb041cSRichard Henderson 
36449deb041cSRichard Henderson     memop |= MO_ALIGN;
36459deb041cSRichard Henderson     switch (gpr_FC) {
36469deb041cSRichard Henderson     case 0: /* add and Store */
36479deb041cSRichard Henderson         tcg_gen_atomic_add_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
36489deb041cSRichard Henderson         break;
36499deb041cSRichard Henderson     case 1: /* xor and Store */
36509deb041cSRichard Henderson         tcg_gen_atomic_xor_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
36519deb041cSRichard Henderson         break;
36529deb041cSRichard Henderson     case 2: /* Or and Store */
36539deb041cSRichard Henderson         tcg_gen_atomic_or_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
36549deb041cSRichard Henderson         break;
36559deb041cSRichard Henderson     case 3: /* 'and' and Store */
36569deb041cSRichard Henderson         tcg_gen_atomic_and_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
36579deb041cSRichard Henderson         break;
36589deb041cSRichard Henderson     case 4:  /* Store max unsigned */
3659b8ce0f86SRichard Henderson         tcg_gen_atomic_umax_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3660b8ce0f86SRichard Henderson         break;
36619deb041cSRichard Henderson     case 5:  /* Store max signed */
3662b8ce0f86SRichard Henderson         tcg_gen_atomic_smax_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3663b8ce0f86SRichard Henderson         break;
36649deb041cSRichard Henderson     case 6:  /* Store min unsigned */
3665b8ce0f86SRichard Henderson         tcg_gen_atomic_umin_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3666b8ce0f86SRichard Henderson         break;
36679deb041cSRichard Henderson     case 7:  /* Store min signed */
3668b8ce0f86SRichard Henderson         tcg_gen_atomic_smin_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3669b8ce0f86SRichard Henderson         break;
36709deb041cSRichard Henderson     case 24: /* Store twin  */
36717fbc2b20SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
36727fbc2b20SRichard Henderson             /* Restart with exclusive lock.  */
36737fbc2b20SRichard Henderson             gen_helper_exit_atomic(cpu_env);
36747fbc2b20SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
36757fbc2b20SRichard Henderson         } else {
36767fbc2b20SRichard Henderson             TCGv t = tcg_temp_new();
36777fbc2b20SRichard Henderson             TCGv t2 = tcg_temp_new();
36787fbc2b20SRichard Henderson             TCGv s = tcg_temp_new();
36797fbc2b20SRichard Henderson             TCGv s2 = tcg_temp_new();
36807fbc2b20SRichard Henderson             TCGv ea_plus_s = tcg_temp_new();
36817fbc2b20SRichard Henderson 
36827fbc2b20SRichard Henderson             tcg_gen_qemu_ld_tl(t, EA, ctx->mem_idx, memop);
36837fbc2b20SRichard Henderson             tcg_gen_addi_tl(ea_plus_s, EA, MEMOP_GET_SIZE(memop));
36847fbc2b20SRichard Henderson             tcg_gen_qemu_ld_tl(t2, ea_plus_s, ctx->mem_idx, memop);
36857fbc2b20SRichard Henderson             tcg_gen_movcond_tl(TCG_COND_EQ, s, t, t2, src, t);
36867fbc2b20SRichard Henderson             tcg_gen_movcond_tl(TCG_COND_EQ, s2, t, t2, src, t2);
36877fbc2b20SRichard Henderson             tcg_gen_qemu_st_tl(s, EA, ctx->mem_idx, memop);
36887fbc2b20SRichard Henderson             tcg_gen_qemu_st_tl(s2, ea_plus_s, ctx->mem_idx, memop);
36897fbc2b20SRichard Henderson         }
36909deb041cSRichard Henderson         break;
36919deb041cSRichard Henderson     default:
36929deb041cSRichard Henderson         /* invoke data storage error handler */
36939deb041cSRichard Henderson         gen_exception_err(ctx, POWERPC_EXCP_DSI, POWERPC_EXCP_INVAL);
36949deb041cSRichard Henderson     }
3695a3401188SBalamuruhan S }
3696a3401188SBalamuruhan S 
36979deb041cSRichard Henderson static void gen_stwat(DisasContext *ctx)
36989deb041cSRichard Henderson {
36999deb041cSRichard Henderson     gen_st_atomic(ctx, DEF_MEMOP(MO_UL));
37009deb041cSRichard Henderson }
37019deb041cSRichard Henderson 
37029deb041cSRichard Henderson #ifdef TARGET_PPC64
37039deb041cSRichard Henderson static void gen_stdat(DisasContext *ctx)
37049deb041cSRichard Henderson {
3705fc313c64SFrédéric Pétrot     gen_st_atomic(ctx, DEF_MEMOP(MO_UQ));
37069deb041cSRichard Henderson }
3707a3401188SBalamuruhan S #endif
3708a3401188SBalamuruhan S 
370914776ab5STony Nguyen static void gen_conditional_store(DisasContext *ctx, MemOp memop)
3710fcf5ef2aSThomas Huth {
3711253ce7b2SNikunj A Dadhania     TCGLabel *l1 = gen_new_label();
3712253ce7b2SNikunj A Dadhania     TCGLabel *l2 = gen_new_label();
3713d8b86898SRichard Henderson     TCGv t0 = tcg_temp_new();
3714d8b86898SRichard Henderson     int reg = rS(ctx->opcode);
3715fcf5ef2aSThomas Huth 
3716d8b86898SRichard Henderson     gen_set_access_type(ctx, ACCESS_RES);
3717d8b86898SRichard Henderson     gen_addr_reg_index(ctx, t0);
3718d8b86898SRichard Henderson     tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
3719253ce7b2SNikunj A Dadhania 
3720253ce7b2SNikunj A Dadhania     t0 = tcg_temp_new();
3721253ce7b2SNikunj A Dadhania     tcg_gen_atomic_cmpxchg_tl(t0, cpu_reserve, cpu_reserve_val,
3722253ce7b2SNikunj A Dadhania                               cpu_gpr[reg], ctx->mem_idx,
3723253ce7b2SNikunj A Dadhania                               DEF_MEMOP(memop) | MO_ALIGN);
3724253ce7b2SNikunj A Dadhania     tcg_gen_setcond_tl(TCG_COND_EQ, t0, t0, cpu_reserve_val);
3725253ce7b2SNikunj A Dadhania     tcg_gen_shli_tl(t0, t0, CRF_EQ_BIT);
3726253ce7b2SNikunj A Dadhania     tcg_gen_or_tl(t0, t0, cpu_so);
3727253ce7b2SNikunj A Dadhania     tcg_gen_trunc_tl_i32(cpu_crf[0], t0);
3728253ce7b2SNikunj A Dadhania     tcg_gen_br(l2);
3729253ce7b2SNikunj A Dadhania 
3730fcf5ef2aSThomas Huth     gen_set_label(l1);
37314771df23SNikunj A Dadhania 
3732efe843d8SDavid Gibson     /*
3733efe843d8SDavid Gibson      * Address mismatch implies failure.  But we still need to provide
3734efe843d8SDavid Gibson      * the memory barrier semantics of the instruction.
3735efe843d8SDavid Gibson      */
37364771df23SNikunj A Dadhania     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL);
3737253ce7b2SNikunj A Dadhania     tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
3738253ce7b2SNikunj A Dadhania 
3739253ce7b2SNikunj A Dadhania     gen_set_label(l2);
3740fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_reserve, -1);
3741fcf5ef2aSThomas Huth }
3742fcf5ef2aSThomas Huth 
3743fcf5ef2aSThomas Huth #define STCX(name, memop)                  \
3744fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx)  \
3745fcf5ef2aSThomas Huth {                                          \
3746d8b86898SRichard Henderson     gen_conditional_store(ctx, memop);     \
3747fcf5ef2aSThomas Huth }
3748fcf5ef2aSThomas Huth 
3749fcf5ef2aSThomas Huth STCX(stbcx_, DEF_MEMOP(MO_UB))
3750fcf5ef2aSThomas Huth STCX(sthcx_, DEF_MEMOP(MO_UW))
3751fcf5ef2aSThomas Huth STCX(stwcx_, DEF_MEMOP(MO_UL))
3752fcf5ef2aSThomas Huth 
3753fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3754fcf5ef2aSThomas Huth /* ldarx */
3755fc313c64SFrédéric Pétrot LARX(ldarx, DEF_MEMOP(MO_UQ))
3756fcf5ef2aSThomas Huth /* stdcx. */
3757fc313c64SFrédéric Pétrot STCX(stdcx_, DEF_MEMOP(MO_UQ))
3758fcf5ef2aSThomas Huth 
3759fcf5ef2aSThomas Huth /* lqarx */
3760fcf5ef2aSThomas Huth static void gen_lqarx(DisasContext *ctx)
3761fcf5ef2aSThomas Huth {
3762fcf5ef2aSThomas Huth     int rd = rD(ctx->opcode);
376394bf2658SRichard Henderson     TCGv EA, hi, lo;
376457b38ffdSRichard Henderson     TCGv_i128 t16;
3765fcf5ef2aSThomas Huth 
3766fcf5ef2aSThomas Huth     if (unlikely((rd & 1) || (rd == rA(ctx->opcode)) ||
3767fcf5ef2aSThomas Huth                  (rd == rB(ctx->opcode)))) {
3768fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
3769fcf5ef2aSThomas Huth         return;
3770fcf5ef2aSThomas Huth     }
3771fcf5ef2aSThomas Huth 
3772fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_RES);
377394bf2658SRichard Henderson     EA = tcg_temp_new();
3774fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
377594bf2658SRichard Henderson 
377694bf2658SRichard Henderson     /* Note that the low part is always in RD+1, even in LE mode.  */
377794bf2658SRichard Henderson     lo = cpu_gpr[rd + 1];
377894bf2658SRichard Henderson     hi = cpu_gpr[rd];
377994bf2658SRichard Henderson 
378057b38ffdSRichard Henderson     t16 = tcg_temp_new_i128();
378157b38ffdSRichard Henderson     tcg_gen_qemu_ld_i128(t16, EA, ctx->mem_idx, DEF_MEMOP(MO_128 | MO_ALIGN));
378257b38ffdSRichard Henderson     tcg_gen_extr_i128_i64(lo, hi, t16);
378394bf2658SRichard Henderson 
378494bf2658SRichard Henderson     tcg_gen_st_tl(hi, cpu_env, offsetof(CPUPPCState, reserve_val));
378594bf2658SRichard Henderson     tcg_gen_st_tl(lo, cpu_env, offsetof(CPUPPCState, reserve_val2));
3786fcf5ef2aSThomas Huth }
3787fcf5ef2aSThomas Huth 
3788fcf5ef2aSThomas Huth /* stqcx. */
3789fcf5ef2aSThomas Huth static void gen_stqcx_(DisasContext *ctx)
3790fcf5ef2aSThomas Huth {
3791894448aeSRichard Henderson     TCGLabel *lab_fail, *lab_over;
37924a9b3c5dSRichard Henderson     int rs = rS(ctx->opcode);
3793894448aeSRichard Henderson     TCGv EA, t0, t1;
3794894448aeSRichard Henderson     TCGv_i128 cmp, val;
3795fcf5ef2aSThomas Huth 
37964a9b3c5dSRichard Henderson     if (unlikely(rs & 1)) {
3797fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
3798fcf5ef2aSThomas Huth         return;
3799fcf5ef2aSThomas Huth     }
38004a9b3c5dSRichard Henderson 
3801894448aeSRichard Henderson     lab_fail = gen_new_label();
3802894448aeSRichard Henderson     lab_over = gen_new_label();
3803894448aeSRichard Henderson 
3804fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_RES);
38054a9b3c5dSRichard Henderson     EA = tcg_temp_new();
3806fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
3807fcf5ef2aSThomas Huth 
38084a9b3c5dSRichard Henderson     tcg_gen_brcond_tl(TCG_COND_NE, EA, cpu_reserve, lab_fail);
38094a9b3c5dSRichard Henderson 
3810894448aeSRichard Henderson     cmp = tcg_temp_new_i128();
3811894448aeSRichard Henderson     val = tcg_temp_new_i128();
38124a9b3c5dSRichard Henderson 
3813894448aeSRichard Henderson     tcg_gen_concat_i64_i128(cmp, cpu_reserve_val2, cpu_reserve_val);
38144a9b3c5dSRichard Henderson 
3815894448aeSRichard Henderson     /* Note that the low part is always in RS+1, even in LE mode.  */
3816894448aeSRichard Henderson     tcg_gen_concat_i64_i128(val, cpu_gpr[rs + 1], cpu_gpr[rs]);
38174a9b3c5dSRichard Henderson 
3818894448aeSRichard Henderson     tcg_gen_atomic_cmpxchg_i128(val, cpu_reserve, cmp, val, ctx->mem_idx,
3819894448aeSRichard Henderson                                 DEF_MEMOP(MO_128 | MO_ALIGN));
3820894448aeSRichard Henderson 
3821894448aeSRichard Henderson     t0 = tcg_temp_new();
3822894448aeSRichard Henderson     t1 = tcg_temp_new();
3823894448aeSRichard Henderson     tcg_gen_extr_i128_i64(t1, t0, val);
3824894448aeSRichard Henderson 
3825894448aeSRichard Henderson     tcg_gen_xor_tl(t1, t1, cpu_reserve_val2);
3826894448aeSRichard Henderson     tcg_gen_xor_tl(t0, t0, cpu_reserve_val);
3827894448aeSRichard Henderson     tcg_gen_or_tl(t0, t0, t1);
3828894448aeSRichard Henderson 
3829894448aeSRichard Henderson     tcg_gen_setcondi_tl(TCG_COND_EQ, t0, t0, 0);
3830894448aeSRichard Henderson     tcg_gen_shli_tl(t0, t0, CRF_EQ_BIT);
3831894448aeSRichard Henderson     tcg_gen_or_tl(t0, t0, cpu_so);
3832894448aeSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_crf[0], t0);
3833894448aeSRichard Henderson 
38344a9b3c5dSRichard Henderson     tcg_gen_br(lab_over);
38354a9b3c5dSRichard Henderson     gen_set_label(lab_fail);
3836894448aeSRichard Henderson 
3837894448aeSRichard Henderson     /*
3838894448aeSRichard Henderson      * Address mismatch implies failure.  But we still need to provide
3839894448aeSRichard Henderson      * the memory barrier semantics of the instruction.
3840894448aeSRichard Henderson      */
3841894448aeSRichard Henderson     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL);
38424a9b3c5dSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
38434a9b3c5dSRichard Henderson 
38444a9b3c5dSRichard Henderson     gen_set_label(lab_over);
38454a9b3c5dSRichard Henderson     tcg_gen_movi_tl(cpu_reserve, -1);
38464a9b3c5dSRichard Henderson }
3847fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
3848fcf5ef2aSThomas Huth 
3849fcf5ef2aSThomas Huth /* sync */
3850fcf5ef2aSThomas Huth static void gen_sync(DisasContext *ctx)
3851fcf5ef2aSThomas Huth {
385203abfd90SNicholas Piggin     TCGBar bar = TCG_MO_ALL;
3853fcf5ef2aSThomas Huth     uint32_t l = (ctx->opcode >> 21) & 3;
3854fcf5ef2aSThomas Huth 
385503abfd90SNicholas Piggin     if ((l == 1) && (ctx->insns_flags2 & PPC2_MEM_LWSYNC)) {
385603abfd90SNicholas Piggin         bar = TCG_MO_LD_LD | TCG_MO_LD_ST | TCG_MO_ST_ST;
385703abfd90SNicholas Piggin     }
385803abfd90SNicholas Piggin 
3859fcf5ef2aSThomas Huth     /*
3860fcf5ef2aSThomas Huth      * We may need to check for a pending TLB flush.
3861fcf5ef2aSThomas Huth      *
3862fcf5ef2aSThomas Huth      * We do this on ptesync (l == 2) on ppc64 and any sync pn ppc32.
3863fcf5ef2aSThomas Huth      *
3864fcf5ef2aSThomas Huth      * Additionally, this can only happen in kernel mode however so
3865fcf5ef2aSThomas Huth      * check MSR_PR as well.
3866fcf5ef2aSThomas Huth      */
3867fcf5ef2aSThomas Huth     if (((l == 2) || !(ctx->insns_flags & PPC_64B)) && !ctx->pr) {
3868fcf5ef2aSThomas Huth         gen_check_tlb_flush(ctx, true);
3869fcf5ef2aSThomas Huth     }
387003abfd90SNicholas Piggin 
387103abfd90SNicholas Piggin     tcg_gen_mb(bar | TCG_BAR_SC);
3872fcf5ef2aSThomas Huth }
3873fcf5ef2aSThomas Huth 
3874fcf5ef2aSThomas Huth /* wait */
3875fcf5ef2aSThomas Huth static void gen_wait(DisasContext *ctx)
3876fcf5ef2aSThomas Huth {
38770c9717ffSNicholas Piggin     uint32_t wc;
38780c9717ffSNicholas Piggin 
38790c9717ffSNicholas Piggin     if (ctx->insns_flags & PPC_WAIT) {
38800c9717ffSNicholas Piggin         /* v2.03-v2.07 define an older incompatible 'wait' encoding. */
38810c9717ffSNicholas Piggin 
38820c9717ffSNicholas Piggin         if (ctx->insns_flags2 & PPC2_PM_ISA206) {
38830c9717ffSNicholas Piggin             /* v2.06 introduced the WC field. WC > 0 may be treated as no-op. */
38840c9717ffSNicholas Piggin             wc = WC(ctx->opcode);
38850c9717ffSNicholas Piggin         } else {
38860c9717ffSNicholas Piggin             wc = 0;
38870c9717ffSNicholas Piggin         }
38880c9717ffSNicholas Piggin 
38890c9717ffSNicholas Piggin     } else if (ctx->insns_flags2 & PPC2_ISA300) {
38900c9717ffSNicholas Piggin         /* v3.0 defines a new 'wait' encoding. */
38910c9717ffSNicholas Piggin         wc = WC(ctx->opcode);
38920c9717ffSNicholas Piggin         if (ctx->insns_flags2 & PPC2_ISA310) {
38930c9717ffSNicholas Piggin             uint32_t pl = PL(ctx->opcode);
38940c9717ffSNicholas Piggin 
38950c9717ffSNicholas Piggin             /* WC 1,2 may be treated as no-op. WC 3 is reserved. */
38960c9717ffSNicholas Piggin             if (wc == 3) {
38970c9717ffSNicholas Piggin                 gen_invalid(ctx);
38980c9717ffSNicholas Piggin                 return;
38990c9717ffSNicholas Piggin             }
39000c9717ffSNicholas Piggin 
39010c9717ffSNicholas Piggin             /* PL 1-3 are reserved. If WC=2 then the insn is treated as noop. */
39020c9717ffSNicholas Piggin             if (pl > 0 && wc != 2) {
39030c9717ffSNicholas Piggin                 gen_invalid(ctx);
39040c9717ffSNicholas Piggin                 return;
39050c9717ffSNicholas Piggin             }
39060c9717ffSNicholas Piggin 
39070c9717ffSNicholas Piggin         } else { /* ISA300 */
39080c9717ffSNicholas Piggin             /* WC 1-3 are reserved */
39090c9717ffSNicholas Piggin             if (wc > 0) {
39100c9717ffSNicholas Piggin                 gen_invalid(ctx);
39110c9717ffSNicholas Piggin                 return;
39120c9717ffSNicholas Piggin             }
39130c9717ffSNicholas Piggin         }
39140c9717ffSNicholas Piggin 
39150c9717ffSNicholas Piggin     } else {
39160c9717ffSNicholas Piggin         warn_report("wait instruction decoded with wrong ISA flags.");
39170c9717ffSNicholas Piggin         gen_invalid(ctx);
39180c9717ffSNicholas Piggin         return;
39190c9717ffSNicholas Piggin     }
39200c9717ffSNicholas Piggin 
39210c9717ffSNicholas Piggin     /*
39220c9717ffSNicholas Piggin      * wait without WC field or with WC=0 waits for an exception / interrupt
39230c9717ffSNicholas Piggin      * to occur.
39240c9717ffSNicholas Piggin      */
39250c9717ffSNicholas Piggin     if (wc == 0) {
39267058ff52SRichard Henderson         TCGv_i32 t0 = tcg_constant_i32(1);
3927fcf5ef2aSThomas Huth         tcg_gen_st_i32(t0, cpu_env,
3928fcf5ef2aSThomas Huth                        -offsetof(PowerPCCPU, env) + offsetof(CPUState, halted));
3929fcf5ef2aSThomas Huth         /* Stop translation, as the CPU is supposed to sleep from now */
3930b6bac4bcSEmilio G. Cota         gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
3931fcf5ef2aSThomas Huth     }
3932fcf5ef2aSThomas Huth 
39330c9717ffSNicholas Piggin     /*
39340c9717ffSNicholas Piggin      * Other wait types must not just wait until an exception occurs because
39350c9717ffSNicholas Piggin      * ignoring their other wake-up conditions could cause a hang.
39360c9717ffSNicholas Piggin      *
39370c9717ffSNicholas Piggin      * For v2.06 and 2.07, wc=1,2,3 are architected but may be implemented as
39380c9717ffSNicholas Piggin      * no-ops.
39390c9717ffSNicholas Piggin      *
39400c9717ffSNicholas Piggin      * wc=1 and wc=3 explicitly allow the instruction to be treated as a no-op.
39410c9717ffSNicholas Piggin      *
39420c9717ffSNicholas Piggin      * wc=2 waits for an implementation-specific condition, such could be
39430c9717ffSNicholas Piggin      * always true, so it can be implemented as a no-op.
39440c9717ffSNicholas Piggin      *
39450c9717ffSNicholas Piggin      * For v3.1, wc=1,2 are architected but may be implemented as no-ops.
39460c9717ffSNicholas Piggin      *
39470c9717ffSNicholas Piggin      * wc=1 (waitrsv) waits for an exception or a reservation to be lost.
39480c9717ffSNicholas Piggin      * Reservation-loss may have implementation-specific conditions, so it
39490c9717ffSNicholas Piggin      * can be implemented as a no-op.
39500c9717ffSNicholas Piggin      *
39510c9717ffSNicholas Piggin      * wc=2 waits for an exception or an amount of time to pass. This
39520c9717ffSNicholas Piggin      * amount is implementation-specific so it can be implemented as a
39530c9717ffSNicholas Piggin      * no-op.
39540c9717ffSNicholas Piggin      *
39550c9717ffSNicholas Piggin      * ISA v3.1 allows for execution to resume "in the rare case of
39560c9717ffSNicholas Piggin      * an implementation-dependent event", so in any case software must
39570c9717ffSNicholas Piggin      * not depend on the architected resumption condition to become
39580c9717ffSNicholas Piggin      * true, so no-op implementations should be architecturally correct
39590c9717ffSNicholas Piggin      * (if suboptimal).
39600c9717ffSNicholas Piggin      */
39610c9717ffSNicholas Piggin }
39620c9717ffSNicholas Piggin 
3963fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3964fcf5ef2aSThomas Huth static void gen_doze(DisasContext *ctx)
3965fcf5ef2aSThomas Huth {
3966fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
39679f0cf041SMatheus Ferst     GEN_PRIV(ctx);
3968fcf5ef2aSThomas Huth #else
3969fcf5ef2aSThomas Huth     TCGv_i32 t;
3970fcf5ef2aSThomas Huth 
39719f0cf041SMatheus Ferst     CHK_HV(ctx);
39727058ff52SRichard Henderson     t = tcg_constant_i32(PPC_PM_DOZE);
3973fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
3974154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
3975154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
3976fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
3977fcf5ef2aSThomas Huth }
3978fcf5ef2aSThomas Huth 
3979fcf5ef2aSThomas Huth static void gen_nap(DisasContext *ctx)
3980fcf5ef2aSThomas Huth {
3981fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
39829f0cf041SMatheus Ferst     GEN_PRIV(ctx);
3983fcf5ef2aSThomas Huth #else
3984fcf5ef2aSThomas Huth     TCGv_i32 t;
3985fcf5ef2aSThomas Huth 
39869f0cf041SMatheus Ferst     CHK_HV(ctx);
39877058ff52SRichard Henderson     t = tcg_constant_i32(PPC_PM_NAP);
3988fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
3989154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
3990154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
3991fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
3992fcf5ef2aSThomas Huth }
3993fcf5ef2aSThomas Huth 
3994cdee0e72SNikunj A Dadhania static void gen_stop(DisasContext *ctx)
3995cdee0e72SNikunj A Dadhania {
399621c0d66aSBenjamin Herrenschmidt #if defined(CONFIG_USER_ONLY)
39979f0cf041SMatheus Ferst     GEN_PRIV(ctx);
399821c0d66aSBenjamin Herrenschmidt #else
399921c0d66aSBenjamin Herrenschmidt     TCGv_i32 t;
400021c0d66aSBenjamin Herrenschmidt 
40019f0cf041SMatheus Ferst     CHK_HV(ctx);
40027058ff52SRichard Henderson     t = tcg_constant_i32(PPC_PM_STOP);
400321c0d66aSBenjamin Herrenschmidt     gen_helper_pminsn(cpu_env, t);
400421c0d66aSBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
400521c0d66aSBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
400621c0d66aSBenjamin Herrenschmidt #endif /* defined(CONFIG_USER_ONLY) */
4007cdee0e72SNikunj A Dadhania }
4008cdee0e72SNikunj A Dadhania 
4009fcf5ef2aSThomas Huth static void gen_sleep(DisasContext *ctx)
4010fcf5ef2aSThomas Huth {
4011fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
40129f0cf041SMatheus Ferst     GEN_PRIV(ctx);
4013fcf5ef2aSThomas Huth #else
4014fcf5ef2aSThomas Huth     TCGv_i32 t;
4015fcf5ef2aSThomas Huth 
40169f0cf041SMatheus Ferst     CHK_HV(ctx);
40177058ff52SRichard Henderson     t = tcg_constant_i32(PPC_PM_SLEEP);
4018fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
4019154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
4020154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
4021fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
4022fcf5ef2aSThomas Huth }
4023fcf5ef2aSThomas Huth 
4024fcf5ef2aSThomas Huth static void gen_rvwinkle(DisasContext *ctx)
4025fcf5ef2aSThomas Huth {
4026fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
40279f0cf041SMatheus Ferst     GEN_PRIV(ctx);
4028fcf5ef2aSThomas Huth #else
4029fcf5ef2aSThomas Huth     TCGv_i32 t;
4030fcf5ef2aSThomas Huth 
40319f0cf041SMatheus Ferst     CHK_HV(ctx);
40327058ff52SRichard Henderson     t = tcg_constant_i32(PPC_PM_RVWINKLE);
4033fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
4034154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
4035154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
4036fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
4037fcf5ef2aSThomas Huth }
4038fcf5ef2aSThomas Huth #endif /* #if defined(TARGET_PPC64) */
4039fcf5ef2aSThomas Huth 
4040fcf5ef2aSThomas Huth static inline void gen_update_cfar(DisasContext *ctx, target_ulong nip)
4041fcf5ef2aSThomas Huth {
4042fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4043efe843d8SDavid Gibson     if (ctx->has_cfar) {
4044fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_cfar, nip);
4045efe843d8SDavid Gibson     }
4046fcf5ef2aSThomas Huth #endif
4047fcf5ef2aSThomas Huth }
4048fcf5ef2aSThomas Huth 
404946d396bdSDaniel Henrique Barboza #if defined(TARGET_PPC64)
405046d396bdSDaniel Henrique Barboza static void pmu_count_insns(DisasContext *ctx)
405146d396bdSDaniel Henrique Barboza {
405246d396bdSDaniel Henrique Barboza     /*
405346d396bdSDaniel Henrique Barboza      * Do not bother calling the helper if the PMU isn't counting
405446d396bdSDaniel Henrique Barboza      * instructions.
405546d396bdSDaniel Henrique Barboza      */
405646d396bdSDaniel Henrique Barboza     if (!ctx->pmu_insn_cnt) {
405746d396bdSDaniel Henrique Barboza         return;
405846d396bdSDaniel Henrique Barboza     }
405946d396bdSDaniel Henrique Barboza 
406046d396bdSDaniel Henrique Barboza  #if !defined(CONFIG_USER_ONLY)
4061eeaaefe9SLeandro Lupori     TCGLabel *l;
4062eeaaefe9SLeandro Lupori     TCGv t0;
4063eeaaefe9SLeandro Lupori 
406446d396bdSDaniel Henrique Barboza     /*
406546d396bdSDaniel Henrique Barboza      * The PMU insns_inc() helper stops the internal PMU timer if a
406646d396bdSDaniel Henrique Barboza      * counter overflows happens. In that case, if the guest is
406746d396bdSDaniel Henrique Barboza      * running with icount and we do not handle it beforehand,
406846d396bdSDaniel Henrique Barboza      * the helper can trigger a 'bad icount read'.
406946d396bdSDaniel Henrique Barboza      */
407046d396bdSDaniel Henrique Barboza     gen_icount_io_start(ctx);
407146d396bdSDaniel Henrique Barboza 
4072eeaaefe9SLeandro Lupori     /* Avoid helper calls when only PMC5-6 are enabled. */
4073eeaaefe9SLeandro Lupori     if (!ctx->pmc_other) {
4074eeaaefe9SLeandro Lupori         l = gen_new_label();
4075eeaaefe9SLeandro Lupori         t0 = tcg_temp_new();
4076eeaaefe9SLeandro Lupori 
4077eeaaefe9SLeandro Lupori         gen_load_spr(t0, SPR_POWER_PMC5);
4078eeaaefe9SLeandro Lupori         tcg_gen_addi_tl(t0, t0, ctx->base.num_insns);
4079eeaaefe9SLeandro Lupori         gen_store_spr(SPR_POWER_PMC5, t0);
4080eeaaefe9SLeandro Lupori         /* Check for overflow, if it's enabled */
4081eeaaefe9SLeandro Lupori         if (ctx->mmcr0_pmcjce) {
4082eeaaefe9SLeandro Lupori             tcg_gen_brcondi_tl(TCG_COND_LT, t0, PMC_COUNTER_NEGATIVE_VAL, l);
4083eeaaefe9SLeandro Lupori             gen_helper_handle_pmc5_overflow(cpu_env);
4084eeaaefe9SLeandro Lupori         }
4085eeaaefe9SLeandro Lupori 
4086eeaaefe9SLeandro Lupori         gen_set_label(l);
4087eeaaefe9SLeandro Lupori     } else {
408846d396bdSDaniel Henrique Barboza         gen_helper_insns_inc(cpu_env, tcg_constant_i32(ctx->base.num_insns));
4089eeaaefe9SLeandro Lupori     }
409046d396bdSDaniel Henrique Barboza   #else
409146d396bdSDaniel Henrique Barboza     /*
409246d396bdSDaniel Henrique Barboza      * User mode can read (but not write) PMC5 and start/stop
409346d396bdSDaniel Henrique Barboza      * the PMU via MMCR0_FC. In this case just increment
409446d396bdSDaniel Henrique Barboza      * PMC5 with base.num_insns.
409546d396bdSDaniel Henrique Barboza      */
409646d396bdSDaniel Henrique Barboza     TCGv t0 = tcg_temp_new();
409746d396bdSDaniel Henrique Barboza 
409846d396bdSDaniel Henrique Barboza     gen_load_spr(t0, SPR_POWER_PMC5);
409946d396bdSDaniel Henrique Barboza     tcg_gen_addi_tl(t0, t0, ctx->base.num_insns);
410046d396bdSDaniel Henrique Barboza     gen_store_spr(SPR_POWER_PMC5, t0);
410146d396bdSDaniel Henrique Barboza   #endif /* #if !defined(CONFIG_USER_ONLY) */
410246d396bdSDaniel Henrique Barboza }
410346d396bdSDaniel Henrique Barboza #else
410446d396bdSDaniel Henrique Barboza static void pmu_count_insns(DisasContext *ctx)
410546d396bdSDaniel Henrique Barboza {
410646d396bdSDaniel Henrique Barboza     return;
410746d396bdSDaniel Henrique Barboza }
410846d396bdSDaniel Henrique Barboza #endif /* #if defined(TARGET_PPC64) */
410946d396bdSDaniel Henrique Barboza 
4110fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest)
4111fcf5ef2aSThomas Huth {
41126e9cc373SRichard Henderson     return translator_use_goto_tb(&ctx->base, dest);
4113fcf5ef2aSThomas Huth }
4114fcf5ef2aSThomas Huth 
41150e3bf489SRoman Kapl static void gen_lookup_and_goto_ptr(DisasContext *ctx)
41160e3bf489SRoman Kapl {
41179498d103SRichard Henderson     if (unlikely(ctx->singlestep_enabled)) {
41180e3bf489SRoman Kapl         gen_debug_exception(ctx);
41190e3bf489SRoman Kapl     } else {
412046d396bdSDaniel Henrique Barboza         /*
412146d396bdSDaniel Henrique Barboza          * tcg_gen_lookup_and_goto_ptr will exit the TB if
412246d396bdSDaniel Henrique Barboza          * CF_NO_GOTO_PTR is set. Count insns now.
412346d396bdSDaniel Henrique Barboza          */
412446d396bdSDaniel Henrique Barboza         if (ctx->base.tb->flags & CF_NO_GOTO_PTR) {
412546d396bdSDaniel Henrique Barboza             pmu_count_insns(ctx);
412646d396bdSDaniel Henrique Barboza         }
412746d396bdSDaniel Henrique Barboza 
41280e3bf489SRoman Kapl         tcg_gen_lookup_and_goto_ptr();
41290e3bf489SRoman Kapl     }
41300e3bf489SRoman Kapl }
41310e3bf489SRoman Kapl 
4132fcf5ef2aSThomas Huth /***                                Branch                                 ***/
4133c4a2e3a9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
4134fcf5ef2aSThomas Huth {
4135fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
4136fcf5ef2aSThomas Huth         dest = (uint32_t) dest;
4137fcf5ef2aSThomas Huth     }
4138fcf5ef2aSThomas Huth     if (use_goto_tb(ctx, dest)) {
413946d396bdSDaniel Henrique Barboza         pmu_count_insns(ctx);
4140fcf5ef2aSThomas Huth         tcg_gen_goto_tb(n);
4141fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_nip, dest & ~3);
414207ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, n);
4143fcf5ef2aSThomas Huth     } else {
4144fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_nip, dest & ~3);
41450e3bf489SRoman Kapl         gen_lookup_and_goto_ptr(ctx);
4146fcf5ef2aSThomas Huth     }
4147fcf5ef2aSThomas Huth }
4148fcf5ef2aSThomas Huth 
4149fcf5ef2aSThomas Huth static inline void gen_setlr(DisasContext *ctx, target_ulong nip)
4150fcf5ef2aSThomas Huth {
4151fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
4152fcf5ef2aSThomas Huth         nip = (uint32_t)nip;
4153fcf5ef2aSThomas Huth     }
4154fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_lr, nip);
4155fcf5ef2aSThomas Huth }
4156fcf5ef2aSThomas Huth 
4157fcf5ef2aSThomas Huth /* b ba bl bla */
4158fcf5ef2aSThomas Huth static void gen_b(DisasContext *ctx)
4159fcf5ef2aSThomas Huth {
4160fcf5ef2aSThomas Huth     target_ulong li, target;
4161fcf5ef2aSThomas Huth 
4162fcf5ef2aSThomas Huth     /* sign extend LI */
4163fcf5ef2aSThomas Huth     li = LI(ctx->opcode);
4164fcf5ef2aSThomas Huth     li = (li ^ 0x02000000) - 0x02000000;
4165fcf5ef2aSThomas Huth     if (likely(AA(ctx->opcode) == 0)) {
41662c2bcb1bSRichard Henderson         target = ctx->cia + li;
4167fcf5ef2aSThomas Huth     } else {
4168fcf5ef2aSThomas Huth         target = li;
4169fcf5ef2aSThomas Huth     }
4170fcf5ef2aSThomas Huth     if (LK(ctx->opcode)) {
4171b6bac4bcSEmilio G. Cota         gen_setlr(ctx, ctx->base.pc_next);
4172fcf5ef2aSThomas Huth     }
41732c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4174fcf5ef2aSThomas Huth     gen_goto_tb(ctx, 0, target);
41756086c751SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
4176fcf5ef2aSThomas Huth }
4177fcf5ef2aSThomas Huth 
4178fcf5ef2aSThomas Huth #define BCOND_IM  0
4179fcf5ef2aSThomas Huth #define BCOND_LR  1
4180fcf5ef2aSThomas Huth #define BCOND_CTR 2
4181fcf5ef2aSThomas Huth #define BCOND_TAR 3
4182fcf5ef2aSThomas Huth 
4183c4a2e3a9SRichard Henderson static void gen_bcond(DisasContext *ctx, int type)
4184fcf5ef2aSThomas Huth {
4185fcf5ef2aSThomas Huth     uint32_t bo = BO(ctx->opcode);
4186fcf5ef2aSThomas Huth     TCGLabel *l1;
4187fcf5ef2aSThomas Huth     TCGv target;
41880e3bf489SRoman Kapl 
4189fcf5ef2aSThomas Huth     if (type == BCOND_LR || type == BCOND_CTR || type == BCOND_TAR) {
41909723281fSRichard Henderson         target = tcg_temp_new();
4191efe843d8SDavid Gibson         if (type == BCOND_CTR) {
4192fcf5ef2aSThomas Huth             tcg_gen_mov_tl(target, cpu_ctr);
4193efe843d8SDavid Gibson         } else if (type == BCOND_TAR) {
4194fcf5ef2aSThomas Huth             gen_load_spr(target, SPR_TAR);
4195efe843d8SDavid Gibson         } else {
4196fcf5ef2aSThomas Huth             tcg_gen_mov_tl(target, cpu_lr);
4197efe843d8SDavid Gibson         }
4198fcf5ef2aSThomas Huth     } else {
4199f764718dSRichard Henderson         target = NULL;
4200fcf5ef2aSThomas Huth     }
4201efe843d8SDavid Gibson     if (LK(ctx->opcode)) {
4202b6bac4bcSEmilio G. Cota         gen_setlr(ctx, ctx->base.pc_next);
4203efe843d8SDavid Gibson     }
4204fcf5ef2aSThomas Huth     l1 = gen_new_label();
4205fcf5ef2aSThomas Huth     if ((bo & 0x4) == 0) {
4206fcf5ef2aSThomas Huth         /* Decrement and test CTR */
4207fcf5ef2aSThomas Huth         TCGv temp = tcg_temp_new();
4208fa200c95SGreg Kurz 
4209fa200c95SGreg Kurz         if (type == BCOND_CTR) {
4210fa200c95SGreg Kurz             /*
4211fa200c95SGreg Kurz              * All ISAs up to v3 describe this form of bcctr as invalid but
4212fa200c95SGreg Kurz              * some processors, ie. 64-bit server processors compliant with
4213fa200c95SGreg Kurz              * arch 2.x, do implement a "test and decrement" logic instead,
421415d68c5eSGreg Kurz              * as described in their respective UMs. This logic involves CTR
421515d68c5eSGreg Kurz              * to act as both the branch target and a counter, which makes
421615d68c5eSGreg Kurz              * it basically useless and thus never used in real code.
421715d68c5eSGreg Kurz              *
421815d68c5eSGreg Kurz              * This form was hence chosen to trigger extra micro-architectural
421915d68c5eSGreg Kurz              * side-effect on real HW needed for the Spectre v2 workaround.
422015d68c5eSGreg Kurz              * It is up to guests that implement such workaround, ie. linux, to
422115d68c5eSGreg Kurz              * use this form in a way it just triggers the side-effect without
422215d68c5eSGreg Kurz              * doing anything else harmful.
4223fa200c95SGreg Kurz              */
4224d0db7cadSGreg Kurz             if (unlikely(!is_book3s_arch2x(ctx))) {
4225fcf5ef2aSThomas Huth                 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
4226fcf5ef2aSThomas Huth                 return;
4227fcf5ef2aSThomas Huth             }
4228fa200c95SGreg Kurz 
4229fa200c95SGreg Kurz             if (NARROW_MODE(ctx)) {
4230fa200c95SGreg Kurz                 tcg_gen_ext32u_tl(temp, cpu_ctr);
4231fa200c95SGreg Kurz             } else {
4232fa200c95SGreg Kurz                 tcg_gen_mov_tl(temp, cpu_ctr);
4233fa200c95SGreg Kurz             }
4234fa200c95SGreg Kurz             if (bo & 0x2) {
4235fa200c95SGreg Kurz                 tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
4236fa200c95SGreg Kurz             } else {
4237fa200c95SGreg Kurz                 tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
4238fa200c95SGreg Kurz             }
4239fa200c95SGreg Kurz             tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
4240fa200c95SGreg Kurz         } else {
4241fcf5ef2aSThomas Huth             tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
4242fcf5ef2aSThomas Huth             if (NARROW_MODE(ctx)) {
4243fcf5ef2aSThomas Huth                 tcg_gen_ext32u_tl(temp, cpu_ctr);
4244fcf5ef2aSThomas Huth             } else {
4245fcf5ef2aSThomas Huth                 tcg_gen_mov_tl(temp, cpu_ctr);
4246fcf5ef2aSThomas Huth             }
4247fcf5ef2aSThomas Huth             if (bo & 0x2) {
4248fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
4249fcf5ef2aSThomas Huth             } else {
4250fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
4251fcf5ef2aSThomas Huth             }
4252fa200c95SGreg Kurz         }
4253fcf5ef2aSThomas Huth     }
4254fcf5ef2aSThomas Huth     if ((bo & 0x10) == 0) {
4255fcf5ef2aSThomas Huth         /* Test CR */
4256fcf5ef2aSThomas Huth         uint32_t bi = BI(ctx->opcode);
4257fcf5ef2aSThomas Huth         uint32_t mask = 0x08 >> (bi & 0x03);
4258fcf5ef2aSThomas Huth         TCGv_i32 temp = tcg_temp_new_i32();
4259fcf5ef2aSThomas Huth 
4260fcf5ef2aSThomas Huth         if (bo & 0x8) {
4261fcf5ef2aSThomas Huth             tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
4262fcf5ef2aSThomas Huth             tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1);
4263fcf5ef2aSThomas Huth         } else {
4264fcf5ef2aSThomas Huth             tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
4265fcf5ef2aSThomas Huth             tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1);
4266fcf5ef2aSThomas Huth         }
4267fcf5ef2aSThomas Huth     }
42682c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4269fcf5ef2aSThomas Huth     if (type == BCOND_IM) {
4270fcf5ef2aSThomas Huth         target_ulong li = (target_long)((int16_t)(BD(ctx->opcode)));
4271fcf5ef2aSThomas Huth         if (likely(AA(ctx->opcode) == 0)) {
42722c2bcb1bSRichard Henderson             gen_goto_tb(ctx, 0, ctx->cia + li);
4273fcf5ef2aSThomas Huth         } else {
4274fcf5ef2aSThomas Huth             gen_goto_tb(ctx, 0, li);
4275fcf5ef2aSThomas Huth         }
4276fcf5ef2aSThomas Huth     } else {
4277fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
4278fcf5ef2aSThomas Huth             tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3);
4279fcf5ef2aSThomas Huth         } else {
4280fcf5ef2aSThomas Huth             tcg_gen_andi_tl(cpu_nip, target, ~3);
4281fcf5ef2aSThomas Huth         }
42820e3bf489SRoman Kapl         gen_lookup_and_goto_ptr(ctx);
4283c4a2e3a9SRichard Henderson     }
4284fcf5ef2aSThomas Huth     if ((bo & 0x14) != 0x14) {
42850e3bf489SRoman Kapl         /* fallthrough case */
4286fcf5ef2aSThomas Huth         gen_set_label(l1);
4287b6bac4bcSEmilio G. Cota         gen_goto_tb(ctx, 1, ctx->base.pc_next);
4288fcf5ef2aSThomas Huth     }
42896086c751SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
4290fcf5ef2aSThomas Huth }
4291fcf5ef2aSThomas Huth 
4292fcf5ef2aSThomas Huth static void gen_bc(DisasContext *ctx)
4293fcf5ef2aSThomas Huth {
4294fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_IM);
4295fcf5ef2aSThomas Huth }
4296fcf5ef2aSThomas Huth 
4297fcf5ef2aSThomas Huth static void gen_bcctr(DisasContext *ctx)
4298fcf5ef2aSThomas Huth {
4299fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_CTR);
4300fcf5ef2aSThomas Huth }
4301fcf5ef2aSThomas Huth 
4302fcf5ef2aSThomas Huth static void gen_bclr(DisasContext *ctx)
4303fcf5ef2aSThomas Huth {
4304fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_LR);
4305fcf5ef2aSThomas Huth }
4306fcf5ef2aSThomas Huth 
4307fcf5ef2aSThomas Huth static void gen_bctar(DisasContext *ctx)
4308fcf5ef2aSThomas Huth {
4309fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_TAR);
4310fcf5ef2aSThomas Huth }
4311fcf5ef2aSThomas Huth 
4312fcf5ef2aSThomas Huth /***                      Condition register logical                       ***/
4313fcf5ef2aSThomas Huth #define GEN_CRLOGIC(name, tcg_op, opc)                                        \
4314fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
4315fcf5ef2aSThomas Huth {                                                                             \
4316fcf5ef2aSThomas Huth     uint8_t bitmask;                                                          \
4317fcf5ef2aSThomas Huth     int sh;                                                                   \
4318fcf5ef2aSThomas Huth     TCGv_i32 t0, t1;                                                          \
4319fcf5ef2aSThomas Huth     sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03);             \
4320fcf5ef2aSThomas Huth     t0 = tcg_temp_new_i32();                                                  \
4321fcf5ef2aSThomas Huth     if (sh > 0)                                                               \
4322fcf5ef2aSThomas Huth         tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh);            \
4323fcf5ef2aSThomas Huth     else if (sh < 0)                                                          \
4324fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh);           \
4325fcf5ef2aSThomas Huth     else                                                                      \
4326fcf5ef2aSThomas Huth         tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]);                 \
4327fcf5ef2aSThomas Huth     t1 = tcg_temp_new_i32();                                                  \
4328fcf5ef2aSThomas Huth     sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03);             \
4329fcf5ef2aSThomas Huth     if (sh > 0)                                                               \
4330fcf5ef2aSThomas Huth         tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh);            \
4331fcf5ef2aSThomas Huth     else if (sh < 0)                                                          \
4332fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh);           \
4333fcf5ef2aSThomas Huth     else                                                                      \
4334fcf5ef2aSThomas Huth         tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]);                 \
4335fcf5ef2aSThomas Huth     tcg_op(t0, t0, t1);                                                       \
4336fcf5ef2aSThomas Huth     bitmask = 0x08 >> (crbD(ctx->opcode) & 0x03);                             \
4337fcf5ef2aSThomas Huth     tcg_gen_andi_i32(t0, t0, bitmask);                                        \
4338fcf5ef2aSThomas Huth     tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask);          \
4339fcf5ef2aSThomas Huth     tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1);                  \
4340fcf5ef2aSThomas Huth }
4341fcf5ef2aSThomas Huth 
4342fcf5ef2aSThomas Huth /* crand */
4343fcf5ef2aSThomas Huth GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08);
4344fcf5ef2aSThomas Huth /* crandc */
4345fcf5ef2aSThomas Huth GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04);
4346fcf5ef2aSThomas Huth /* creqv */
4347fcf5ef2aSThomas Huth GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09);
4348fcf5ef2aSThomas Huth /* crnand */
4349fcf5ef2aSThomas Huth GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07);
4350fcf5ef2aSThomas Huth /* crnor */
4351fcf5ef2aSThomas Huth GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01);
4352fcf5ef2aSThomas Huth /* cror */
4353fcf5ef2aSThomas Huth GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E);
4354fcf5ef2aSThomas Huth /* crorc */
4355fcf5ef2aSThomas Huth GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D);
4356fcf5ef2aSThomas Huth /* crxor */
4357fcf5ef2aSThomas Huth GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06);
4358fcf5ef2aSThomas Huth 
4359fcf5ef2aSThomas Huth /* mcrf */
4360fcf5ef2aSThomas Huth static void gen_mcrf(DisasContext *ctx)
4361fcf5ef2aSThomas Huth {
4362fcf5ef2aSThomas Huth     tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
4363fcf5ef2aSThomas Huth }
4364fcf5ef2aSThomas Huth 
4365fcf5ef2aSThomas Huth /***                           System linkage                              ***/
4366fcf5ef2aSThomas Huth 
4367fcf5ef2aSThomas Huth /* rfi (supervisor only) */
4368fcf5ef2aSThomas Huth static void gen_rfi(DisasContext *ctx)
4369fcf5ef2aSThomas Huth {
4370fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
43719f0cf041SMatheus Ferst     GEN_PRIV(ctx);
4372fcf5ef2aSThomas Huth #else
4373efe843d8SDavid Gibson     /*
4374efe843d8SDavid Gibson      * This instruction doesn't exist anymore on 64-bit server
4375fcf5ef2aSThomas Huth      * processors compliant with arch 2.x
4376fcf5ef2aSThomas Huth      */
4377d0db7cadSGreg Kurz     if (is_book3s_arch2x(ctx)) {
4378fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
4379fcf5ef2aSThomas Huth         return;
4380fcf5ef2aSThomas Huth     }
4381fcf5ef2aSThomas Huth     /* Restore CPU state */
43829f0cf041SMatheus Ferst     CHK_SV(ctx);
4383f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
43842c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4385fcf5ef2aSThomas Huth     gen_helper_rfi(cpu_env);
438659bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
4387fcf5ef2aSThomas Huth #endif
4388fcf5ef2aSThomas Huth }
4389fcf5ef2aSThomas Huth 
4390fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4391fcf5ef2aSThomas Huth static void gen_rfid(DisasContext *ctx)
4392fcf5ef2aSThomas Huth {
4393fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
43949f0cf041SMatheus Ferst     GEN_PRIV(ctx);
4395fcf5ef2aSThomas Huth #else
4396fcf5ef2aSThomas Huth     /* Restore CPU state */
43979f0cf041SMatheus Ferst     CHK_SV(ctx);
4398f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
43992c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4400fcf5ef2aSThomas Huth     gen_helper_rfid(cpu_env);
440159bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
4402fcf5ef2aSThomas Huth #endif
4403fcf5ef2aSThomas Huth }
4404fcf5ef2aSThomas Huth 
44053c89b8d6SNicholas Piggin #if !defined(CONFIG_USER_ONLY)
44063c89b8d6SNicholas Piggin static void gen_rfscv(DisasContext *ctx)
44073c89b8d6SNicholas Piggin {
44083c89b8d6SNicholas Piggin #if defined(CONFIG_USER_ONLY)
44099f0cf041SMatheus Ferst     GEN_PRIV(ctx);
44103c89b8d6SNicholas Piggin #else
44113c89b8d6SNicholas Piggin     /* Restore CPU state */
44129f0cf041SMatheus Ferst     CHK_SV(ctx);
4413f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
44142c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
44153c89b8d6SNicholas Piggin     gen_helper_rfscv(cpu_env);
441659bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
44173c89b8d6SNicholas Piggin #endif
44183c89b8d6SNicholas Piggin }
44193c89b8d6SNicholas Piggin #endif
44203c89b8d6SNicholas Piggin 
4421fcf5ef2aSThomas Huth static void gen_hrfid(DisasContext *ctx)
4422fcf5ef2aSThomas Huth {
4423fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
44249f0cf041SMatheus Ferst     GEN_PRIV(ctx);
4425fcf5ef2aSThomas Huth #else
4426fcf5ef2aSThomas Huth     /* Restore CPU state */
44279f0cf041SMatheus Ferst     CHK_HV(ctx);
4428fcf5ef2aSThomas Huth     gen_helper_hrfid(cpu_env);
442959bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
4430fcf5ef2aSThomas Huth #endif
4431fcf5ef2aSThomas Huth }
4432fcf5ef2aSThomas Huth #endif
4433fcf5ef2aSThomas Huth 
4434fcf5ef2aSThomas Huth /* sc */
4435fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4436fcf5ef2aSThomas Huth #define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
4437fcf5ef2aSThomas Huth #else
4438fcf5ef2aSThomas Huth #define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
44393c89b8d6SNicholas Piggin #define POWERPC_SYSCALL_VECTORED POWERPC_EXCP_SYSCALL_VECTORED
4440fcf5ef2aSThomas Huth #endif
4441fcf5ef2aSThomas Huth static void gen_sc(DisasContext *ctx)
4442fcf5ef2aSThomas Huth {
4443fcf5ef2aSThomas Huth     uint32_t lev;
4444fcf5ef2aSThomas Huth 
4445fcf5ef2aSThomas Huth     lev = (ctx->opcode >> 5) & 0x7F;
4446fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_SYSCALL, lev);
4447fcf5ef2aSThomas Huth }
4448fcf5ef2aSThomas Huth 
44493c89b8d6SNicholas Piggin #if defined(TARGET_PPC64)
44503c89b8d6SNicholas Piggin #if !defined(CONFIG_USER_ONLY)
44513c89b8d6SNicholas Piggin static void gen_scv(DisasContext *ctx)
44523c89b8d6SNicholas Piggin {
4453f43520e5SRichard Henderson     uint32_t lev = (ctx->opcode >> 5) & 0x7F;
44543c89b8d6SNicholas Piggin 
4455f43520e5SRichard Henderson     /* Set the PC back to the faulting instruction. */
44562c2bcb1bSRichard Henderson     gen_update_nip(ctx, ctx->cia);
4457f43520e5SRichard Henderson     gen_helper_scv(cpu_env, tcg_constant_i32(lev));
44583c89b8d6SNicholas Piggin 
44597a3fe174SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
44603c89b8d6SNicholas Piggin }
44613c89b8d6SNicholas Piggin #endif
44623c89b8d6SNicholas Piggin #endif
44633c89b8d6SNicholas Piggin 
4464fcf5ef2aSThomas Huth /***                                Trap                                   ***/
4465fcf5ef2aSThomas Huth 
4466fcf5ef2aSThomas Huth /* Check for unconditional traps (always or never) */
4467fcf5ef2aSThomas Huth static bool check_unconditional_trap(DisasContext *ctx)
4468fcf5ef2aSThomas Huth {
4469fcf5ef2aSThomas Huth     /* Trap never */
4470fcf5ef2aSThomas Huth     if (TO(ctx->opcode) == 0) {
4471fcf5ef2aSThomas Huth         return true;
4472fcf5ef2aSThomas Huth     }
4473fcf5ef2aSThomas Huth     /* Trap always */
4474fcf5ef2aSThomas Huth     if (TO(ctx->opcode) == 31) {
4475fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_TRAP);
4476fcf5ef2aSThomas Huth         return true;
4477fcf5ef2aSThomas Huth     }
4478fcf5ef2aSThomas Huth     return false;
4479fcf5ef2aSThomas Huth }
4480fcf5ef2aSThomas Huth 
4481fcf5ef2aSThomas Huth /* tw */
4482fcf5ef2aSThomas Huth static void gen_tw(DisasContext *ctx)
4483fcf5ef2aSThomas Huth {
4484fcf5ef2aSThomas Huth     TCGv_i32 t0;
4485fcf5ef2aSThomas Huth 
4486fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4487fcf5ef2aSThomas Huth         return;
4488fcf5ef2aSThomas Huth     }
44897058ff52SRichard Henderson     t0 = tcg_constant_i32(TO(ctx->opcode));
4490fcf5ef2aSThomas Huth     gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
4491fcf5ef2aSThomas Huth                   t0);
4492fcf5ef2aSThomas Huth }
4493fcf5ef2aSThomas Huth 
4494fcf5ef2aSThomas Huth /* twi */
4495fcf5ef2aSThomas Huth static void gen_twi(DisasContext *ctx)
4496fcf5ef2aSThomas Huth {
4497fcf5ef2aSThomas Huth     TCGv t0;
4498fcf5ef2aSThomas Huth     TCGv_i32 t1;
4499fcf5ef2aSThomas Huth 
4500fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4501fcf5ef2aSThomas Huth         return;
4502fcf5ef2aSThomas Huth     }
45037058ff52SRichard Henderson     t0 = tcg_constant_tl(SIMM(ctx->opcode));
45047058ff52SRichard Henderson     t1 = tcg_constant_i32(TO(ctx->opcode));
4505fcf5ef2aSThomas Huth     gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1);
4506fcf5ef2aSThomas Huth }
4507fcf5ef2aSThomas Huth 
4508fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4509fcf5ef2aSThomas Huth /* td */
4510fcf5ef2aSThomas Huth static void gen_td(DisasContext *ctx)
4511fcf5ef2aSThomas Huth {
4512fcf5ef2aSThomas Huth     TCGv_i32 t0;
4513fcf5ef2aSThomas Huth 
4514fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4515fcf5ef2aSThomas Huth         return;
4516fcf5ef2aSThomas Huth     }
45177058ff52SRichard Henderson     t0 = tcg_constant_i32(TO(ctx->opcode));
4518fcf5ef2aSThomas Huth     gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
4519fcf5ef2aSThomas Huth                   t0);
4520fcf5ef2aSThomas Huth }
4521fcf5ef2aSThomas Huth 
4522fcf5ef2aSThomas Huth /* tdi */
4523fcf5ef2aSThomas Huth static void gen_tdi(DisasContext *ctx)
4524fcf5ef2aSThomas Huth {
4525fcf5ef2aSThomas Huth     TCGv t0;
4526fcf5ef2aSThomas Huth     TCGv_i32 t1;
4527fcf5ef2aSThomas Huth 
4528fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4529fcf5ef2aSThomas Huth         return;
4530fcf5ef2aSThomas Huth     }
45317058ff52SRichard Henderson     t0 = tcg_constant_tl(SIMM(ctx->opcode));
45327058ff52SRichard Henderson     t1 = tcg_constant_i32(TO(ctx->opcode));
4533fcf5ef2aSThomas Huth     gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1);
4534fcf5ef2aSThomas Huth }
4535fcf5ef2aSThomas Huth #endif
4536fcf5ef2aSThomas Huth 
4537fcf5ef2aSThomas Huth /***                          Processor control                            ***/
4538fcf5ef2aSThomas Huth 
4539fcf5ef2aSThomas Huth /* mcrxr */
4540fcf5ef2aSThomas Huth static void gen_mcrxr(DisasContext *ctx)
4541fcf5ef2aSThomas Huth {
4542fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
4543fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
4544fcf5ef2aSThomas Huth     TCGv_i32 dst = cpu_crf[crfD(ctx->opcode)];
4545fcf5ef2aSThomas Huth 
4546fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_so);
4547fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_ov);
4548fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(dst, cpu_ca);
4549fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, t0, 3);
4550fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t1, t1, 2);
4551fcf5ef2aSThomas Huth     tcg_gen_shli_i32(dst, dst, 1);
4552fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t0);
4553fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t1);
4554fcf5ef2aSThomas Huth 
4555fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_so, 0);
4556fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ov, 0);
4557fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ca, 0);
4558fcf5ef2aSThomas Huth }
4559fcf5ef2aSThomas Huth 
4560b63d0434SNikunj A Dadhania #ifdef TARGET_PPC64
4561b63d0434SNikunj A Dadhania /* mcrxrx */
4562b63d0434SNikunj A Dadhania static void gen_mcrxrx(DisasContext *ctx)
4563b63d0434SNikunj A Dadhania {
4564b63d0434SNikunj A Dadhania     TCGv t0 = tcg_temp_new();
4565b63d0434SNikunj A Dadhania     TCGv t1 = tcg_temp_new();
4566b63d0434SNikunj A Dadhania     TCGv_i32 dst = cpu_crf[crfD(ctx->opcode)];
4567b63d0434SNikunj A Dadhania 
4568b63d0434SNikunj A Dadhania     /* copy OV and OV32 */
4569b63d0434SNikunj A Dadhania     tcg_gen_shli_tl(t0, cpu_ov, 1);
4570b63d0434SNikunj A Dadhania     tcg_gen_or_tl(t0, t0, cpu_ov32);
4571b63d0434SNikunj A Dadhania     tcg_gen_shli_tl(t0, t0, 2);
4572b63d0434SNikunj A Dadhania     /* copy CA and CA32 */
4573b63d0434SNikunj A Dadhania     tcg_gen_shli_tl(t1, cpu_ca, 1);
4574b63d0434SNikunj A Dadhania     tcg_gen_or_tl(t1, t1, cpu_ca32);
4575b63d0434SNikunj A Dadhania     tcg_gen_or_tl(t0, t0, t1);
4576b63d0434SNikunj A Dadhania     tcg_gen_trunc_tl_i32(dst, t0);
4577b63d0434SNikunj A Dadhania }
4578b63d0434SNikunj A Dadhania #endif
4579b63d0434SNikunj A Dadhania 
4580fcf5ef2aSThomas Huth /* mfcr mfocrf */
4581fcf5ef2aSThomas Huth static void gen_mfcr(DisasContext *ctx)
4582fcf5ef2aSThomas Huth {
4583fcf5ef2aSThomas Huth     uint32_t crm, crn;
4584fcf5ef2aSThomas Huth 
4585fcf5ef2aSThomas Huth     if (likely(ctx->opcode & 0x00100000)) {
4586fcf5ef2aSThomas Huth         crm = CRM(ctx->opcode);
4587fcf5ef2aSThomas Huth         if (likely(crm && ((crm & (crm - 1)) == 0))) {
4588fcf5ef2aSThomas Huth             crn = ctz32(crm);
4589fcf5ef2aSThomas Huth             tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]);
4590fcf5ef2aSThomas Huth             tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)],
4591fcf5ef2aSThomas Huth                             cpu_gpr[rD(ctx->opcode)], crn * 4);
4592fcf5ef2aSThomas Huth         }
4593fcf5ef2aSThomas Huth     } else {
4594fcf5ef2aSThomas Huth         TCGv_i32 t0 = tcg_temp_new_i32();
4595fcf5ef2aSThomas Huth         tcg_gen_mov_i32(t0, cpu_crf[0]);
4596fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4597fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[1]);
4598fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4599fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[2]);
4600fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4601fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[3]);
4602fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4603fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[4]);
4604fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4605fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[5]);
4606fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4607fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[6]);
4608fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4609fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[7]);
4610fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0);
4611fcf5ef2aSThomas Huth     }
4612fcf5ef2aSThomas Huth }
4613fcf5ef2aSThomas Huth 
4614fcf5ef2aSThomas Huth /* mfmsr */
4615fcf5ef2aSThomas Huth static void gen_mfmsr(DisasContext *ctx)
4616fcf5ef2aSThomas Huth {
46179f0cf041SMatheus Ferst     CHK_SV(ctx);
4618fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_msr);
4619fcf5ef2aSThomas Huth }
4620fcf5ef2aSThomas Huth 
4621fcf5ef2aSThomas Huth /* mfspr */
4622fcf5ef2aSThomas Huth static inline void gen_op_mfspr(DisasContext *ctx)
4623fcf5ef2aSThomas Huth {
4624fcf5ef2aSThomas Huth     void (*read_cb)(DisasContext *ctx, int gprn, int sprn);
4625fcf5ef2aSThomas Huth     uint32_t sprn = SPR(ctx->opcode);
4626fcf5ef2aSThomas Huth 
4627fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4628fcf5ef2aSThomas Huth     read_cb = ctx->spr_cb[sprn].uea_read;
4629fcf5ef2aSThomas Huth #else
4630fcf5ef2aSThomas Huth     if (ctx->pr) {
4631fcf5ef2aSThomas Huth         read_cb = ctx->spr_cb[sprn].uea_read;
4632fcf5ef2aSThomas Huth     } else if (ctx->hv) {
4633fcf5ef2aSThomas Huth         read_cb = ctx->spr_cb[sprn].hea_read;
4634fcf5ef2aSThomas Huth     } else {
4635fcf5ef2aSThomas Huth         read_cb = ctx->spr_cb[sprn].oea_read;
4636fcf5ef2aSThomas Huth     }
4637fcf5ef2aSThomas Huth #endif
4638fcf5ef2aSThomas Huth     if (likely(read_cb != NULL)) {
4639fcf5ef2aSThomas Huth         if (likely(read_cb != SPR_NOACCESS)) {
4640fcf5ef2aSThomas Huth             (*read_cb)(ctx, rD(ctx->opcode), sprn);
4641fcf5ef2aSThomas Huth         } else {
4642fcf5ef2aSThomas Huth             /* Privilege exception */
4643efe843d8SDavid Gibson             /*
4644efe843d8SDavid Gibson              * This is a hack to avoid warnings when running Linux:
4645fcf5ef2aSThomas Huth              * this OS breaks the PowerPC virtualisation model,
4646fcf5ef2aSThomas Huth              * allowing userland application to read the PVR
4647fcf5ef2aSThomas Huth              */
4648fcf5ef2aSThomas Huth             if (sprn != SPR_PVR) {
464931085338SThomas Huth                 qemu_log_mask(LOG_GUEST_ERROR, "Trying to read privileged spr "
465031085338SThomas Huth                               "%d (0x%03x) at " TARGET_FMT_lx "\n", sprn, sprn,
46512c2bcb1bSRichard Henderson                               ctx->cia);
4652fcf5ef2aSThomas Huth             }
4653fcf5ef2aSThomas Huth             gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4654fcf5ef2aSThomas Huth         }
4655fcf5ef2aSThomas Huth     } else {
4656fcf5ef2aSThomas Huth         /* ISA 2.07 defines these as no-ops */
4657fcf5ef2aSThomas Huth         if ((ctx->insns_flags2 & PPC2_ISA207S) &&
4658fcf5ef2aSThomas Huth             (sprn >= 808 && sprn <= 811)) {
4659fcf5ef2aSThomas Huth             /* This is a nop */
4660fcf5ef2aSThomas Huth             return;
4661fcf5ef2aSThomas Huth         }
4662fcf5ef2aSThomas Huth         /* Not defined */
466331085338SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR,
466431085338SThomas Huth                       "Trying to read invalid spr %d (0x%03x) at "
46652c2bcb1bSRichard Henderson                       TARGET_FMT_lx "\n", sprn, sprn, ctx->cia);
4666fcf5ef2aSThomas Huth 
4667efe843d8SDavid Gibson         /*
4668efe843d8SDavid Gibson          * The behaviour depends on MSR:PR and SPR# bit 0x10, it can
4669efe843d8SDavid Gibson          * generate a priv, a hv emu or a no-op
4670fcf5ef2aSThomas Huth          */
4671fcf5ef2aSThomas Huth         if (sprn & 0x10) {
4672fcf5ef2aSThomas Huth             if (ctx->pr) {
46731315eed6SMatheus Ferst                 gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4674fcf5ef2aSThomas Huth             }
4675fcf5ef2aSThomas Huth         } else {
4676fcf5ef2aSThomas Huth             if (ctx->pr || sprn == 0 || sprn == 4 || sprn == 5 || sprn == 6) {
46771315eed6SMatheus Ferst                 gen_hvpriv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4678fcf5ef2aSThomas Huth             }
4679fcf5ef2aSThomas Huth         }
4680fcf5ef2aSThomas Huth     }
4681fcf5ef2aSThomas Huth }
4682fcf5ef2aSThomas Huth 
4683fcf5ef2aSThomas Huth static void gen_mfspr(DisasContext *ctx)
4684fcf5ef2aSThomas Huth {
4685fcf5ef2aSThomas Huth     gen_op_mfspr(ctx);
4686fcf5ef2aSThomas Huth }
4687fcf5ef2aSThomas Huth 
4688fcf5ef2aSThomas Huth /* mftb */
4689fcf5ef2aSThomas Huth static void gen_mftb(DisasContext *ctx)
4690fcf5ef2aSThomas Huth {
4691fcf5ef2aSThomas Huth     gen_op_mfspr(ctx);
4692fcf5ef2aSThomas Huth }
4693fcf5ef2aSThomas Huth 
4694fcf5ef2aSThomas Huth /* mtcrf mtocrf*/
4695fcf5ef2aSThomas Huth static void gen_mtcrf(DisasContext *ctx)
4696fcf5ef2aSThomas Huth {
4697fcf5ef2aSThomas Huth     uint32_t crm, crn;
4698fcf5ef2aSThomas Huth 
4699fcf5ef2aSThomas Huth     crm = CRM(ctx->opcode);
4700fcf5ef2aSThomas Huth     if (likely((ctx->opcode & 0x00100000))) {
4701fcf5ef2aSThomas Huth         if (crm && ((crm & (crm - 1)) == 0)) {
4702fcf5ef2aSThomas Huth             TCGv_i32 temp = tcg_temp_new_i32();
4703fcf5ef2aSThomas Huth             crn = ctz32(crm);
4704fcf5ef2aSThomas Huth             tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
4705fcf5ef2aSThomas Huth             tcg_gen_shri_i32(temp, temp, crn * 4);
4706fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_crf[7 - crn], temp, 0xf);
4707fcf5ef2aSThomas Huth         }
4708fcf5ef2aSThomas Huth     } else {
4709fcf5ef2aSThomas Huth         TCGv_i32 temp = tcg_temp_new_i32();
4710fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
4711fcf5ef2aSThomas Huth         for (crn = 0 ; crn < 8 ; crn++) {
4712fcf5ef2aSThomas Huth             if (crm & (1 << crn)) {
4713fcf5ef2aSThomas Huth                     tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4);
4714fcf5ef2aSThomas Huth                     tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf);
4715fcf5ef2aSThomas Huth             }
4716fcf5ef2aSThomas Huth         }
4717fcf5ef2aSThomas Huth     }
4718fcf5ef2aSThomas Huth }
4719fcf5ef2aSThomas Huth 
4720fcf5ef2aSThomas Huth /* mtmsr */
4721fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4722fcf5ef2aSThomas Huth static void gen_mtmsrd(DisasContext *ctx)
4723fcf5ef2aSThomas Huth {
4724caf590ddSNicholas Piggin     if (unlikely(!is_book3s_arch2x(ctx))) {
4725caf590ddSNicholas Piggin         gen_invalid(ctx);
4726caf590ddSNicholas Piggin         return;
4727caf590ddSNicholas Piggin     }
4728caf590ddSNicholas Piggin 
47299f0cf041SMatheus Ferst     CHK_SV(ctx);
4730fcf5ef2aSThomas Huth 
4731fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
47326fa5726bSMatheus Ferst     TCGv t0, t1;
47336fa5726bSMatheus Ferst     target_ulong mask;
47346fa5726bSMatheus Ferst 
47356fa5726bSMatheus Ferst     t0 = tcg_temp_new();
47366fa5726bSMatheus Ferst     t1 = tcg_temp_new();
47376fa5726bSMatheus Ferst 
4738f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
47396fa5726bSMatheus Ferst 
4740fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00010000) {
47415ed19506SNicholas Piggin         /* L=1 form only updates EE and RI */
47426fa5726bSMatheus Ferst         mask = (1ULL << MSR_RI) | (1ULL << MSR_EE);
4743fcf5ef2aSThomas Huth     } else {
47446fa5726bSMatheus Ferst         /* mtmsrd does not alter HV, S, ME, or LE */
47456fa5726bSMatheus Ferst         mask = ~((1ULL << MSR_LE) | (1ULL << MSR_ME) | (1ULL << MSR_S) |
47466fa5726bSMatheus Ferst                  (1ULL << MSR_HV));
4747efe843d8SDavid Gibson         /*
4748efe843d8SDavid Gibson          * XXX: we need to update nip before the store if we enter
4749efe843d8SDavid Gibson          *      power saving mode, we will exit the loop directly from
4750efe843d8SDavid Gibson          *      ppc_store_msr
4751fcf5ef2aSThomas Huth          */
4752b6bac4bcSEmilio G. Cota         gen_update_nip(ctx, ctx->base.pc_next);
4753fcf5ef2aSThomas Huth     }
47546fa5726bSMatheus Ferst 
47556fa5726bSMatheus Ferst     tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], mask);
47566fa5726bSMatheus Ferst     tcg_gen_andi_tl(t1, cpu_msr, ~mask);
47576fa5726bSMatheus Ferst     tcg_gen_or_tl(t0, t0, t1);
47586fa5726bSMatheus Ferst 
47596fa5726bSMatheus Ferst     gen_helper_store_msr(cpu_env, t0);
47606fa5726bSMatheus Ferst 
47615ed19506SNicholas Piggin     /* Must stop the translation as machine state (may have) changed */
4762d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
4763fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) */
4764fcf5ef2aSThomas Huth }
4765fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
4766fcf5ef2aSThomas Huth 
4767fcf5ef2aSThomas Huth static void gen_mtmsr(DisasContext *ctx)
4768fcf5ef2aSThomas Huth {
47699f0cf041SMatheus Ferst     CHK_SV(ctx);
4770fcf5ef2aSThomas Huth 
4771fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
47726fa5726bSMatheus Ferst     TCGv t0, t1;
47736fa5726bSMatheus Ferst     target_ulong mask = 0xFFFFFFFF;
47746fa5726bSMatheus Ferst 
47756fa5726bSMatheus Ferst     t0 = tcg_temp_new();
47766fa5726bSMatheus Ferst     t1 = tcg_temp_new();
47776fa5726bSMatheus Ferst 
4778f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
4779fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00010000) {
47805ed19506SNicholas Piggin         /* L=1 form only updates EE and RI */
47816fa5726bSMatheus Ferst         mask &= (1ULL << MSR_RI) | (1ULL << MSR_EE);
4782fcf5ef2aSThomas Huth     } else {
47836fa5726bSMatheus Ferst         /* mtmsr does not alter S, ME, or LE */
47846fa5726bSMatheus Ferst         mask &= ~((1ULL << MSR_LE) | (1ULL << MSR_ME) | (1ULL << MSR_S));
4785fcf5ef2aSThomas Huth 
4786efe843d8SDavid Gibson         /*
4787efe843d8SDavid Gibson          * XXX: we need to update nip before the store if we enter
4788efe843d8SDavid Gibson          *      power saving mode, we will exit the loop directly from
4789efe843d8SDavid Gibson          *      ppc_store_msr
4790fcf5ef2aSThomas Huth          */
4791b6bac4bcSEmilio G. Cota         gen_update_nip(ctx, ctx->base.pc_next);
4792fcf5ef2aSThomas Huth     }
47936fa5726bSMatheus Ferst 
47946fa5726bSMatheus Ferst     tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], mask);
47956fa5726bSMatheus Ferst     tcg_gen_andi_tl(t1, cpu_msr, ~mask);
47966fa5726bSMatheus Ferst     tcg_gen_or_tl(t0, t0, t1);
47976fa5726bSMatheus Ferst 
47986fa5726bSMatheus Ferst     gen_helper_store_msr(cpu_env, t0);
47996fa5726bSMatheus Ferst 
48005ed19506SNicholas Piggin     /* Must stop the translation as machine state (may have) changed */
4801d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
4802fcf5ef2aSThomas Huth #endif
4803fcf5ef2aSThomas Huth }
4804fcf5ef2aSThomas Huth 
4805fcf5ef2aSThomas Huth /* mtspr */
4806fcf5ef2aSThomas Huth static void gen_mtspr(DisasContext *ctx)
4807fcf5ef2aSThomas Huth {
4808fcf5ef2aSThomas Huth     void (*write_cb)(DisasContext *ctx, int sprn, int gprn);
4809fcf5ef2aSThomas Huth     uint32_t sprn = SPR(ctx->opcode);
4810fcf5ef2aSThomas Huth 
4811fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4812fcf5ef2aSThomas Huth     write_cb = ctx->spr_cb[sprn].uea_write;
4813fcf5ef2aSThomas Huth #else
4814fcf5ef2aSThomas Huth     if (ctx->pr) {
4815fcf5ef2aSThomas Huth         write_cb = ctx->spr_cb[sprn].uea_write;
4816fcf5ef2aSThomas Huth     } else if (ctx->hv) {
4817fcf5ef2aSThomas Huth         write_cb = ctx->spr_cb[sprn].hea_write;
4818fcf5ef2aSThomas Huth     } else {
4819fcf5ef2aSThomas Huth         write_cb = ctx->spr_cb[sprn].oea_write;
4820fcf5ef2aSThomas Huth     }
4821fcf5ef2aSThomas Huth #endif
4822fcf5ef2aSThomas Huth     if (likely(write_cb != NULL)) {
4823fcf5ef2aSThomas Huth         if (likely(write_cb != SPR_NOACCESS)) {
4824fcf5ef2aSThomas Huth             (*write_cb)(ctx, sprn, rS(ctx->opcode));
4825fcf5ef2aSThomas Huth         } else {
4826fcf5ef2aSThomas Huth             /* Privilege exception */
482731085338SThomas Huth             qemu_log_mask(LOG_GUEST_ERROR, "Trying to write privileged spr "
482831085338SThomas Huth                           "%d (0x%03x) at " TARGET_FMT_lx "\n", sprn, sprn,
48292c2bcb1bSRichard Henderson                           ctx->cia);
4830fcf5ef2aSThomas Huth             gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4831fcf5ef2aSThomas Huth         }
4832fcf5ef2aSThomas Huth     } else {
4833fcf5ef2aSThomas Huth         /* ISA 2.07 defines these as no-ops */
4834fcf5ef2aSThomas Huth         if ((ctx->insns_flags2 & PPC2_ISA207S) &&
4835fcf5ef2aSThomas Huth             (sprn >= 808 && sprn <= 811)) {
4836fcf5ef2aSThomas Huth             /* This is a nop */
4837fcf5ef2aSThomas Huth             return;
4838fcf5ef2aSThomas Huth         }
4839fcf5ef2aSThomas Huth 
4840fcf5ef2aSThomas Huth         /* Not defined */
484131085338SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR,
484231085338SThomas Huth                       "Trying to write invalid spr %d (0x%03x) at "
48432c2bcb1bSRichard Henderson                       TARGET_FMT_lx "\n", sprn, sprn, ctx->cia);
4844fcf5ef2aSThomas Huth 
4845fcf5ef2aSThomas Huth 
4846efe843d8SDavid Gibson         /*
4847efe843d8SDavid Gibson          * The behaviour depends on MSR:PR and SPR# bit 0x10, it can
4848efe843d8SDavid Gibson          * generate a priv, a hv emu or a no-op
4849fcf5ef2aSThomas Huth          */
4850fcf5ef2aSThomas Huth         if (sprn & 0x10) {
4851fcf5ef2aSThomas Huth             if (ctx->pr) {
48521315eed6SMatheus Ferst                 gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4853fcf5ef2aSThomas Huth             }
4854fcf5ef2aSThomas Huth         } else {
4855fcf5ef2aSThomas Huth             if (ctx->pr || sprn == 0) {
48561315eed6SMatheus Ferst                 gen_hvpriv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4857fcf5ef2aSThomas Huth             }
4858fcf5ef2aSThomas Huth         }
4859fcf5ef2aSThomas Huth     }
4860fcf5ef2aSThomas Huth }
4861fcf5ef2aSThomas Huth 
4862fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4863fcf5ef2aSThomas Huth /* setb */
4864fcf5ef2aSThomas Huth static void gen_setb(DisasContext *ctx)
4865fcf5ef2aSThomas Huth {
4866fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
48676f4912a4SPhilippe Mathieu-Daudé     TCGv_i32 t8 = tcg_constant_i32(8);
48686f4912a4SPhilippe Mathieu-Daudé     TCGv_i32 tm1 = tcg_constant_i32(-1);
4869fcf5ef2aSThomas Huth     int crf = crfS(ctx->opcode);
4870fcf5ef2aSThomas Huth 
4871fcf5ef2aSThomas Huth     tcg_gen_setcondi_i32(TCG_COND_GEU, t0, cpu_crf[crf], 4);
4872fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_GEU, t0, cpu_crf[crf], t8, tm1, t0);
4873fcf5ef2aSThomas Huth     tcg_gen_ext_i32_tl(cpu_gpr[rD(ctx->opcode)], t0);
4874fcf5ef2aSThomas Huth }
4875fcf5ef2aSThomas Huth #endif
4876fcf5ef2aSThomas Huth 
4877fcf5ef2aSThomas Huth /***                         Cache management                              ***/
4878fcf5ef2aSThomas Huth 
4879fcf5ef2aSThomas Huth /* dcbf */
4880fcf5ef2aSThomas Huth static void gen_dcbf(DisasContext *ctx)
4881fcf5ef2aSThomas Huth {
4882fcf5ef2aSThomas Huth     /* XXX: specification says this is treated as a load by the MMU */
4883fcf5ef2aSThomas Huth     TCGv t0;
4884fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
4885fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
4886fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
4887fcf5ef2aSThomas Huth     gen_qemu_ld8u(ctx, t0, t0);
4888fcf5ef2aSThomas Huth }
4889fcf5ef2aSThomas Huth 
489050728199SRoman Kapl /* dcbfep (external PID dcbf) */
489150728199SRoman Kapl static void gen_dcbfep(DisasContext *ctx)
489250728199SRoman Kapl {
489350728199SRoman Kapl     /* XXX: specification says this is treated as a load by the MMU */
489450728199SRoman Kapl     TCGv t0;
48959f0cf041SMatheus Ferst     CHK_SV(ctx);
489650728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
489750728199SRoman Kapl     t0 = tcg_temp_new();
489850728199SRoman Kapl     gen_addr_reg_index(ctx, t0);
489950728199SRoman Kapl     tcg_gen_qemu_ld_tl(t0, t0, PPC_TLB_EPID_LOAD, DEF_MEMOP(MO_UB));
490050728199SRoman Kapl }
490150728199SRoman Kapl 
4902fcf5ef2aSThomas Huth /* dcbi (Supervisor only) */
4903fcf5ef2aSThomas Huth static void gen_dcbi(DisasContext *ctx)
4904fcf5ef2aSThomas Huth {
4905fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
49069f0cf041SMatheus Ferst     GEN_PRIV(ctx);
4907fcf5ef2aSThomas Huth #else
4908fcf5ef2aSThomas Huth     TCGv EA, val;
4909fcf5ef2aSThomas Huth 
49109f0cf041SMatheus Ferst     CHK_SV(ctx);
4911fcf5ef2aSThomas Huth     EA = tcg_temp_new();
4912fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
4913fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
4914fcf5ef2aSThomas Huth     val = tcg_temp_new();
4915fcf5ef2aSThomas Huth     /* XXX: specification says this should be treated as a store by the MMU */
4916fcf5ef2aSThomas Huth     gen_qemu_ld8u(ctx, val, EA);
4917fcf5ef2aSThomas Huth     gen_qemu_st8(ctx, val, EA);
4918fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
4919fcf5ef2aSThomas Huth }
4920fcf5ef2aSThomas Huth 
4921fcf5ef2aSThomas Huth /* dcdst */
4922fcf5ef2aSThomas Huth static void gen_dcbst(DisasContext *ctx)
4923fcf5ef2aSThomas Huth {
4924fcf5ef2aSThomas Huth     /* XXX: specification say this is treated as a load by the MMU */
4925fcf5ef2aSThomas Huth     TCGv t0;
4926fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
4927fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
4928fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
4929fcf5ef2aSThomas Huth     gen_qemu_ld8u(ctx, t0, t0);
4930fcf5ef2aSThomas Huth }
4931fcf5ef2aSThomas Huth 
493250728199SRoman Kapl /* dcbstep (dcbstep External PID version) */
493350728199SRoman Kapl static void gen_dcbstep(DisasContext *ctx)
493450728199SRoman Kapl {
493550728199SRoman Kapl     /* XXX: specification say this is treated as a load by the MMU */
493650728199SRoman Kapl     TCGv t0;
493750728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
493850728199SRoman Kapl     t0 = tcg_temp_new();
493950728199SRoman Kapl     gen_addr_reg_index(ctx, t0);
494050728199SRoman Kapl     tcg_gen_qemu_ld_tl(t0, t0, PPC_TLB_EPID_LOAD, DEF_MEMOP(MO_UB));
494150728199SRoman Kapl }
494250728199SRoman Kapl 
4943fcf5ef2aSThomas Huth /* dcbt */
4944fcf5ef2aSThomas Huth static void gen_dcbt(DisasContext *ctx)
4945fcf5ef2aSThomas Huth {
4946efe843d8SDavid Gibson     /*
4947efe843d8SDavid Gibson      * interpreted as no-op
4948efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
4949efe843d8SDavid Gibson      *      does not generate any exception
4950fcf5ef2aSThomas Huth      */
4951fcf5ef2aSThomas Huth }
4952fcf5ef2aSThomas Huth 
495350728199SRoman Kapl /* dcbtep */
495450728199SRoman Kapl static void gen_dcbtep(DisasContext *ctx)
495550728199SRoman Kapl {
4956efe843d8SDavid Gibson     /*
4957efe843d8SDavid Gibson      * interpreted as no-op
4958efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
4959efe843d8SDavid Gibson      *      does not generate any exception
496050728199SRoman Kapl      */
496150728199SRoman Kapl }
496250728199SRoman Kapl 
4963fcf5ef2aSThomas Huth /* dcbtst */
4964fcf5ef2aSThomas Huth static void gen_dcbtst(DisasContext *ctx)
4965fcf5ef2aSThomas Huth {
4966efe843d8SDavid Gibson     /*
4967efe843d8SDavid Gibson      * interpreted as no-op
4968efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
4969efe843d8SDavid Gibson      *      does not generate any exception
4970fcf5ef2aSThomas Huth      */
4971fcf5ef2aSThomas Huth }
4972fcf5ef2aSThomas Huth 
497350728199SRoman Kapl /* dcbtstep */
497450728199SRoman Kapl static void gen_dcbtstep(DisasContext *ctx)
497550728199SRoman Kapl {
4976efe843d8SDavid Gibson     /*
4977efe843d8SDavid Gibson      * interpreted as no-op
4978efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
4979efe843d8SDavid Gibson      *      does not generate any exception
498050728199SRoman Kapl      */
498150728199SRoman Kapl }
498250728199SRoman Kapl 
4983fcf5ef2aSThomas Huth /* dcbtls */
4984fcf5ef2aSThomas Huth static void gen_dcbtls(DisasContext *ctx)
4985fcf5ef2aSThomas Huth {
4986fcf5ef2aSThomas Huth     /* Always fails locking the cache */
4987fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
4988fcf5ef2aSThomas Huth     gen_load_spr(t0, SPR_Exxx_L1CSR0);
4989fcf5ef2aSThomas Huth     tcg_gen_ori_tl(t0, t0, L1CSR0_CUL);
4990fcf5ef2aSThomas Huth     gen_store_spr(SPR_Exxx_L1CSR0, t0);
4991fcf5ef2aSThomas Huth }
4992fcf5ef2aSThomas Huth 
4993e64645baSBernhard Beschow /* dcblc */
4994e64645baSBernhard Beschow static void gen_dcblc(DisasContext *ctx)
4995e64645baSBernhard Beschow {
4996e64645baSBernhard Beschow     /*
4997e64645baSBernhard Beschow      * interpreted as no-op
4998e64645baSBernhard Beschow      */
4999e64645baSBernhard Beschow }
5000e64645baSBernhard Beschow 
5001fcf5ef2aSThomas Huth /* dcbz */
5002fcf5ef2aSThomas Huth static void gen_dcbz(DisasContext *ctx)
5003fcf5ef2aSThomas Huth {
5004fcf5ef2aSThomas Huth     TCGv tcgv_addr;
5005fcf5ef2aSThomas Huth     TCGv_i32 tcgv_op;
5006fcf5ef2aSThomas Huth 
5007fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
5008fcf5ef2aSThomas Huth     tcgv_addr = tcg_temp_new();
50097058ff52SRichard Henderson     tcgv_op = tcg_constant_i32(ctx->opcode & 0x03FF000);
5010fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, tcgv_addr);
5011fcf5ef2aSThomas Huth     gen_helper_dcbz(cpu_env, tcgv_addr, tcgv_op);
5012fcf5ef2aSThomas Huth }
5013fcf5ef2aSThomas Huth 
501450728199SRoman Kapl /* dcbzep */
501550728199SRoman Kapl static void gen_dcbzep(DisasContext *ctx)
501650728199SRoman Kapl {
501750728199SRoman Kapl     TCGv tcgv_addr;
501850728199SRoman Kapl     TCGv_i32 tcgv_op;
501950728199SRoman Kapl 
502050728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
502150728199SRoman Kapl     tcgv_addr = tcg_temp_new();
50227058ff52SRichard Henderson     tcgv_op = tcg_constant_i32(ctx->opcode & 0x03FF000);
502350728199SRoman Kapl     gen_addr_reg_index(ctx, tcgv_addr);
502450728199SRoman Kapl     gen_helper_dcbzep(cpu_env, tcgv_addr, tcgv_op);
502550728199SRoman Kapl }
502650728199SRoman Kapl 
5027fcf5ef2aSThomas Huth /* dst / dstt */
5028fcf5ef2aSThomas Huth static void gen_dst(DisasContext *ctx)
5029fcf5ef2aSThomas Huth {
5030fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
5031fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5032fcf5ef2aSThomas Huth     } else {
5033fcf5ef2aSThomas Huth         /* interpreted as no-op */
5034fcf5ef2aSThomas Huth     }
5035fcf5ef2aSThomas Huth }
5036fcf5ef2aSThomas Huth 
5037fcf5ef2aSThomas Huth /* dstst /dststt */
5038fcf5ef2aSThomas Huth static void gen_dstst(DisasContext *ctx)
5039fcf5ef2aSThomas Huth {
5040fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
5041fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5042fcf5ef2aSThomas Huth     } else {
5043fcf5ef2aSThomas Huth         /* interpreted as no-op */
5044fcf5ef2aSThomas Huth     }
5045fcf5ef2aSThomas Huth 
5046fcf5ef2aSThomas Huth }
5047fcf5ef2aSThomas Huth 
5048fcf5ef2aSThomas Huth /* dss / dssall */
5049fcf5ef2aSThomas Huth static void gen_dss(DisasContext *ctx)
5050fcf5ef2aSThomas Huth {
5051fcf5ef2aSThomas Huth     /* interpreted as no-op */
5052fcf5ef2aSThomas Huth }
5053fcf5ef2aSThomas Huth 
5054fcf5ef2aSThomas Huth /* icbi */
5055fcf5ef2aSThomas Huth static void gen_icbi(DisasContext *ctx)
5056fcf5ef2aSThomas Huth {
5057fcf5ef2aSThomas Huth     TCGv t0;
5058fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
5059fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5060fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5061fcf5ef2aSThomas Huth     gen_helper_icbi(cpu_env, t0);
5062fcf5ef2aSThomas Huth }
5063fcf5ef2aSThomas Huth 
506450728199SRoman Kapl /* icbiep */
506550728199SRoman Kapl static void gen_icbiep(DisasContext *ctx)
506650728199SRoman Kapl {
506750728199SRoman Kapl     TCGv t0;
506850728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
506950728199SRoman Kapl     t0 = tcg_temp_new();
507050728199SRoman Kapl     gen_addr_reg_index(ctx, t0);
507150728199SRoman Kapl     gen_helper_icbiep(cpu_env, t0);
507250728199SRoman Kapl }
507350728199SRoman Kapl 
5074fcf5ef2aSThomas Huth /* Optional: */
5075fcf5ef2aSThomas Huth /* dcba */
5076fcf5ef2aSThomas Huth static void gen_dcba(DisasContext *ctx)
5077fcf5ef2aSThomas Huth {
5078efe843d8SDavid Gibson     /*
5079efe843d8SDavid Gibson      * interpreted as no-op
5080efe843d8SDavid Gibson      * XXX: specification say this is treated as a store by the MMU
5081fcf5ef2aSThomas Huth      *      but does not generate any exception
5082fcf5ef2aSThomas Huth      */
5083fcf5ef2aSThomas Huth }
5084fcf5ef2aSThomas Huth 
5085fcf5ef2aSThomas Huth /***                    Segment register manipulation                      ***/
5086fcf5ef2aSThomas Huth /* Supervisor only: */
5087fcf5ef2aSThomas Huth 
5088fcf5ef2aSThomas Huth /* mfsr */
5089fcf5ef2aSThomas Huth static void gen_mfsr(DisasContext *ctx)
5090fcf5ef2aSThomas Huth {
5091fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
50929f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5093fcf5ef2aSThomas Huth #else
5094fcf5ef2aSThomas Huth     TCGv t0;
5095fcf5ef2aSThomas Huth 
50969f0cf041SMatheus Ferst     CHK_SV(ctx);
50977058ff52SRichard Henderson     t0 = tcg_constant_tl(SR(ctx->opcode));
5098fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5099fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5100fcf5ef2aSThomas Huth }
5101fcf5ef2aSThomas Huth 
5102fcf5ef2aSThomas Huth /* mfsrin */
5103fcf5ef2aSThomas Huth static void gen_mfsrin(DisasContext *ctx)
5104fcf5ef2aSThomas Huth {
5105fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51069f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5107fcf5ef2aSThomas Huth #else
5108fcf5ef2aSThomas Huth     TCGv t0;
5109fcf5ef2aSThomas Huth 
51109f0cf041SMatheus Ferst     CHK_SV(ctx);
5111fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5112e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5113fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5114fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5115fcf5ef2aSThomas Huth }
5116fcf5ef2aSThomas Huth 
5117fcf5ef2aSThomas Huth /* mtsr */
5118fcf5ef2aSThomas Huth static void gen_mtsr(DisasContext *ctx)
5119fcf5ef2aSThomas Huth {
5120fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51219f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5122fcf5ef2aSThomas Huth #else
5123fcf5ef2aSThomas Huth     TCGv t0;
5124fcf5ef2aSThomas Huth 
51259f0cf041SMatheus Ferst     CHK_SV(ctx);
51267058ff52SRichard Henderson     t0 = tcg_constant_tl(SR(ctx->opcode));
5127fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
5128fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5129fcf5ef2aSThomas Huth }
5130fcf5ef2aSThomas Huth 
5131fcf5ef2aSThomas Huth /* mtsrin */
5132fcf5ef2aSThomas Huth static void gen_mtsrin(DisasContext *ctx)
5133fcf5ef2aSThomas Huth {
5134fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51359f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5136fcf5ef2aSThomas Huth #else
5137fcf5ef2aSThomas Huth     TCGv t0;
51389f0cf041SMatheus Ferst     CHK_SV(ctx);
5139fcf5ef2aSThomas Huth 
5140fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5141e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5142fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rD(ctx->opcode)]);
5143fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5144fcf5ef2aSThomas Huth }
5145fcf5ef2aSThomas Huth 
5146fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
5147fcf5ef2aSThomas Huth /* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
5148fcf5ef2aSThomas Huth 
5149fcf5ef2aSThomas Huth /* mfsr */
5150fcf5ef2aSThomas Huth static void gen_mfsr_64b(DisasContext *ctx)
5151fcf5ef2aSThomas Huth {
5152fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51539f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5154fcf5ef2aSThomas Huth #else
5155fcf5ef2aSThomas Huth     TCGv t0;
5156fcf5ef2aSThomas Huth 
51579f0cf041SMatheus Ferst     CHK_SV(ctx);
51587058ff52SRichard Henderson     t0 = tcg_constant_tl(SR(ctx->opcode));
5159fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5160fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5161fcf5ef2aSThomas Huth }
5162fcf5ef2aSThomas Huth 
5163fcf5ef2aSThomas Huth /* mfsrin */
5164fcf5ef2aSThomas Huth static void gen_mfsrin_64b(DisasContext *ctx)
5165fcf5ef2aSThomas Huth {
5166fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51679f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5168fcf5ef2aSThomas Huth #else
5169fcf5ef2aSThomas Huth     TCGv t0;
5170fcf5ef2aSThomas Huth 
51719f0cf041SMatheus Ferst     CHK_SV(ctx);
5172fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5173e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5174fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5175fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5176fcf5ef2aSThomas Huth }
5177fcf5ef2aSThomas Huth 
5178fcf5ef2aSThomas Huth /* mtsr */
5179fcf5ef2aSThomas Huth static void gen_mtsr_64b(DisasContext *ctx)
5180fcf5ef2aSThomas Huth {
5181fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51829f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5183fcf5ef2aSThomas Huth #else
5184fcf5ef2aSThomas Huth     TCGv t0;
5185fcf5ef2aSThomas Huth 
51869f0cf041SMatheus Ferst     CHK_SV(ctx);
51877058ff52SRichard Henderson     t0 = tcg_constant_tl(SR(ctx->opcode));
5188fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
5189fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5190fcf5ef2aSThomas Huth }
5191fcf5ef2aSThomas Huth 
5192fcf5ef2aSThomas Huth /* mtsrin */
5193fcf5ef2aSThomas Huth static void gen_mtsrin_64b(DisasContext *ctx)
5194fcf5ef2aSThomas Huth {
5195fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51969f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5197fcf5ef2aSThomas Huth #else
5198fcf5ef2aSThomas Huth     TCGv t0;
5199fcf5ef2aSThomas Huth 
52009f0cf041SMatheus Ferst     CHK_SV(ctx);
5201fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5202e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5203fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
5204fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5205fcf5ef2aSThomas Huth }
5206fcf5ef2aSThomas Huth 
5207fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
5208fcf5ef2aSThomas Huth 
5209fcf5ef2aSThomas Huth /***                      Lookaside buffer management                      ***/
5210fcf5ef2aSThomas Huth /* Optional & supervisor only: */
5211fcf5ef2aSThomas Huth 
5212fcf5ef2aSThomas Huth /* tlbia */
5213fcf5ef2aSThomas Huth static void gen_tlbia(DisasContext *ctx)
5214fcf5ef2aSThomas Huth {
5215fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
52169f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5217fcf5ef2aSThomas Huth #else
52189f0cf041SMatheus Ferst     CHK_HV(ctx);
5219fcf5ef2aSThomas Huth 
5220fcf5ef2aSThomas Huth     gen_helper_tlbia(cpu_env);
5221fcf5ef2aSThomas Huth #endif  /* defined(CONFIG_USER_ONLY) */
5222fcf5ef2aSThomas Huth }
5223fcf5ef2aSThomas Huth 
5224fcf5ef2aSThomas Huth /* tlbsync */
5225fcf5ef2aSThomas Huth static void gen_tlbsync(DisasContext *ctx)
5226fcf5ef2aSThomas Huth {
5227fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
52289f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5229fcf5ef2aSThomas Huth #else
523091c60f12SCédric Le Goater 
523191c60f12SCédric Le Goater     if (ctx->gtse) {
52329f0cf041SMatheus Ferst         CHK_SV(ctx); /* If gtse is set then tlbsync is supervisor privileged */
523391c60f12SCédric Le Goater     } else {
52349f0cf041SMatheus Ferst         CHK_HV(ctx); /* Else hypervisor privileged */
523591c60f12SCédric Le Goater     }
5236fcf5ef2aSThomas Huth 
5237fcf5ef2aSThomas Huth     /* BookS does both ptesync and tlbsync make tlbsync a nop for server */
5238fcf5ef2aSThomas Huth     if (ctx->insns_flags & PPC_BOOKE) {
5239fcf5ef2aSThomas Huth         gen_check_tlb_flush(ctx, true);
5240fcf5ef2aSThomas Huth     }
5241fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5242fcf5ef2aSThomas Huth }
5243fcf5ef2aSThomas Huth 
5244fcf5ef2aSThomas Huth /***                              External control                         ***/
5245fcf5ef2aSThomas Huth /* Optional: */
5246fcf5ef2aSThomas Huth 
5247fcf5ef2aSThomas Huth /* eciwx */
5248fcf5ef2aSThomas Huth static void gen_eciwx(DisasContext *ctx)
5249fcf5ef2aSThomas Huth {
5250fcf5ef2aSThomas Huth     TCGv t0;
5251fcf5ef2aSThomas Huth     /* Should check EAR[E] ! */
5252fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_EXT);
5253fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5254fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5255c674a983SRichard Henderson     tcg_gen_qemu_ld_tl(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx,
5256c674a983SRichard Henderson                        DEF_MEMOP(MO_UL | MO_ALIGN));
5257fcf5ef2aSThomas Huth }
5258fcf5ef2aSThomas Huth 
5259fcf5ef2aSThomas Huth /* ecowx */
5260fcf5ef2aSThomas Huth static void gen_ecowx(DisasContext *ctx)
5261fcf5ef2aSThomas Huth {
5262fcf5ef2aSThomas Huth     TCGv t0;
5263fcf5ef2aSThomas Huth     /* Should check EAR[E] ! */
5264fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_EXT);
5265fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5266fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5267c674a983SRichard Henderson     tcg_gen_qemu_st_tl(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx,
5268c674a983SRichard Henderson                        DEF_MEMOP(MO_UL | MO_ALIGN));
5269fcf5ef2aSThomas Huth }
5270fcf5ef2aSThomas Huth 
5271fcf5ef2aSThomas Huth /* 602 - 603 - G2 TLB management */
5272fcf5ef2aSThomas Huth 
5273fcf5ef2aSThomas Huth /* tlbld */
5274fcf5ef2aSThomas Huth static void gen_tlbld_6xx(DisasContext *ctx)
5275fcf5ef2aSThomas Huth {
5276fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
52779f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5278fcf5ef2aSThomas Huth #else
52799f0cf041SMatheus Ferst     CHK_SV(ctx);
5280fcf5ef2aSThomas Huth     gen_helper_6xx_tlbd(cpu_env, cpu_gpr[rB(ctx->opcode)]);
5281fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5282fcf5ef2aSThomas Huth }
5283fcf5ef2aSThomas Huth 
5284fcf5ef2aSThomas Huth /* tlbli */
5285fcf5ef2aSThomas Huth static void gen_tlbli_6xx(DisasContext *ctx)
5286fcf5ef2aSThomas Huth {
5287fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
52889f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5289fcf5ef2aSThomas Huth #else
52909f0cf041SMatheus Ferst     CHK_SV(ctx);
5291fcf5ef2aSThomas Huth     gen_helper_6xx_tlbi(cpu_env, cpu_gpr[rB(ctx->opcode)]);
5292fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5293fcf5ef2aSThomas Huth }
5294fcf5ef2aSThomas Huth 
5295fcf5ef2aSThomas Huth /* BookE specific instructions */
5296fcf5ef2aSThomas Huth 
5297fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5298fcf5ef2aSThomas Huth static void gen_mfapidi(DisasContext *ctx)
5299fcf5ef2aSThomas Huth {
5300fcf5ef2aSThomas Huth     /* XXX: TODO */
5301fcf5ef2aSThomas Huth     gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5302fcf5ef2aSThomas Huth }
5303fcf5ef2aSThomas Huth 
5304fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5305fcf5ef2aSThomas Huth static void gen_tlbiva(DisasContext *ctx)
5306fcf5ef2aSThomas Huth {
5307fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
53089f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5309fcf5ef2aSThomas Huth #else
5310fcf5ef2aSThomas Huth     TCGv t0;
5311fcf5ef2aSThomas Huth 
53129f0cf041SMatheus Ferst     CHK_SV(ctx);
5313fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5314fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5315fcf5ef2aSThomas Huth     gen_helper_tlbiva(cpu_env, cpu_gpr[rB(ctx->opcode)]);
5316fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5317fcf5ef2aSThomas Huth }
5318fcf5ef2aSThomas Huth 
5319fcf5ef2aSThomas Huth /* All 405 MAC instructions are translated here */
5320fcf5ef2aSThomas Huth static inline void gen_405_mulladd_insn(DisasContext *ctx, int opc2, int opc3,
5321fcf5ef2aSThomas Huth                                         int ra, int rb, int rt, int Rc)
5322fcf5ef2aSThomas Huth {
5323fcf5ef2aSThomas Huth     TCGv t0, t1;
5324fcf5ef2aSThomas Huth 
53259723281fSRichard Henderson     t0 = tcg_temp_new();
53269723281fSRichard Henderson     t1 = tcg_temp_new();
5327fcf5ef2aSThomas Huth 
5328fcf5ef2aSThomas Huth     switch (opc3 & 0x0D) {
5329fcf5ef2aSThomas Huth     case 0x05:
5330fcf5ef2aSThomas Huth         /* macchw    - macchw.    - macchwo   - macchwo.   */
5331fcf5ef2aSThomas Huth         /* macchws   - macchws.   - macchwso  - macchwso.  */
5332fcf5ef2aSThomas Huth         /* nmacchw   - nmacchw.   - nmacchwo  - nmacchwo.  */
5333fcf5ef2aSThomas Huth         /* nmacchws  - nmacchws.  - nmacchwso - nmacchwso. */
5334fcf5ef2aSThomas Huth         /* mulchw - mulchw. */
5335fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5336fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5337fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t1, t1);
5338fcf5ef2aSThomas Huth         break;
5339fcf5ef2aSThomas Huth     case 0x04:
5340fcf5ef2aSThomas Huth         /* macchwu   - macchwu.   - macchwuo  - macchwuo.  */
5341fcf5ef2aSThomas Huth         /* macchwsu  - macchwsu.  - macchwsuo - macchwsuo. */
5342fcf5ef2aSThomas Huth         /* mulchwu - mulchwu. */
5343fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5344fcf5ef2aSThomas Huth         tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5345fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t1, t1);
5346fcf5ef2aSThomas Huth         break;
5347fcf5ef2aSThomas Huth     case 0x01:
5348fcf5ef2aSThomas Huth         /* machhw    - machhw.    - machhwo   - machhwo.   */
5349fcf5ef2aSThomas Huth         /* machhws   - machhws.   - machhwso  - machhwso.  */
5350fcf5ef2aSThomas Huth         /* nmachhw   - nmachhw.   - nmachhwo  - nmachhwo.  */
5351fcf5ef2aSThomas Huth         /* nmachhws  - nmachhws.  - nmachhwso - nmachhwso. */
5352fcf5ef2aSThomas Huth         /* mulhhw - mulhhw. */
5353fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t0, cpu_gpr[ra], 16);
5354fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t0, t0);
5355fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5356fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t1, t1);
5357fcf5ef2aSThomas Huth         break;
5358fcf5ef2aSThomas Huth     case 0x00:
5359fcf5ef2aSThomas Huth         /* machhwu   - machhwu.   - machhwuo  - machhwuo.  */
5360fcf5ef2aSThomas Huth         /* machhwsu  - machhwsu.  - machhwsuo - machhwsuo. */
5361fcf5ef2aSThomas Huth         /* mulhhwu - mulhhwu. */
5362fcf5ef2aSThomas Huth         tcg_gen_shri_tl(t0, cpu_gpr[ra], 16);
5363fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t0, t0);
5364fcf5ef2aSThomas Huth         tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5365fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t1, t1);
5366fcf5ef2aSThomas Huth         break;
5367fcf5ef2aSThomas Huth     case 0x0D:
5368fcf5ef2aSThomas Huth         /* maclhw    - maclhw.    - maclhwo   - maclhwo.   */
5369fcf5ef2aSThomas Huth         /* maclhws   - maclhws.   - maclhwso  - maclhwso.  */
5370fcf5ef2aSThomas Huth         /* nmaclhw   - nmaclhw.   - nmaclhwo  - nmaclhwo.  */
5371fcf5ef2aSThomas Huth         /* nmaclhws  - nmaclhws.  - nmaclhwso - nmaclhwso. */
5372fcf5ef2aSThomas Huth         /* mullhw - mullhw. */
5373fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5374fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t1, cpu_gpr[rb]);
5375fcf5ef2aSThomas Huth         break;
5376fcf5ef2aSThomas Huth     case 0x0C:
5377fcf5ef2aSThomas Huth         /* maclhwu   - maclhwu.   - maclhwuo  - maclhwuo.  */
5378fcf5ef2aSThomas Huth         /* maclhwsu  - maclhwsu.  - maclhwsuo - maclhwsuo. */
5379fcf5ef2aSThomas Huth         /* mullhwu - mullhwu. */
5380fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5381fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t1, cpu_gpr[rb]);
5382fcf5ef2aSThomas Huth         break;
5383fcf5ef2aSThomas Huth     }
5384fcf5ef2aSThomas Huth     if (opc2 & 0x04) {
5385fcf5ef2aSThomas Huth         /* (n)multiply-and-accumulate (0x0C / 0x0E) */
5386fcf5ef2aSThomas Huth         tcg_gen_mul_tl(t1, t0, t1);
5387fcf5ef2aSThomas Huth         if (opc2 & 0x02) {
5388fcf5ef2aSThomas Huth             /* nmultiply-and-accumulate (0x0E) */
5389fcf5ef2aSThomas Huth             tcg_gen_sub_tl(t0, cpu_gpr[rt], t1);
5390fcf5ef2aSThomas Huth         } else {
5391fcf5ef2aSThomas Huth             /* multiply-and-accumulate (0x0C) */
5392fcf5ef2aSThomas Huth             tcg_gen_add_tl(t0, cpu_gpr[rt], t1);
5393fcf5ef2aSThomas Huth         }
5394fcf5ef2aSThomas Huth 
5395fcf5ef2aSThomas Huth         if (opc3 & 0x12) {
5396fcf5ef2aSThomas Huth             /* Check overflow and/or saturate */
5397fcf5ef2aSThomas Huth             TCGLabel *l1 = gen_new_label();
5398fcf5ef2aSThomas Huth 
5399fcf5ef2aSThomas Huth             if (opc3 & 0x10) {
5400fcf5ef2aSThomas Huth                 /* Start with XER OV disabled, the most likely case */
5401fcf5ef2aSThomas Huth                 tcg_gen_movi_tl(cpu_ov, 0);
5402fcf5ef2aSThomas Huth             }
5403fcf5ef2aSThomas Huth             if (opc3 & 0x01) {
5404fcf5ef2aSThomas Huth                 /* Signed */
5405fcf5ef2aSThomas Huth                 tcg_gen_xor_tl(t1, cpu_gpr[rt], t1);
5406fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1);
5407fcf5ef2aSThomas Huth                 tcg_gen_xor_tl(t1, cpu_gpr[rt], t0);
5408fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1);
5409fcf5ef2aSThomas Huth                 if (opc3 & 0x02) {
5410fcf5ef2aSThomas Huth                     /* Saturate */
5411fcf5ef2aSThomas Huth                     tcg_gen_sari_tl(t0, cpu_gpr[rt], 31);
5412fcf5ef2aSThomas Huth                     tcg_gen_xori_tl(t0, t0, 0x7fffffff);
5413fcf5ef2aSThomas Huth                 }
5414fcf5ef2aSThomas Huth             } else {
5415fcf5ef2aSThomas Huth                 /* Unsigned */
5416fcf5ef2aSThomas Huth                 tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
5417fcf5ef2aSThomas Huth                 if (opc3 & 0x02) {
5418fcf5ef2aSThomas Huth                     /* Saturate */
5419fcf5ef2aSThomas Huth                     tcg_gen_movi_tl(t0, UINT32_MAX);
5420fcf5ef2aSThomas Huth                 }
5421fcf5ef2aSThomas Huth             }
5422fcf5ef2aSThomas Huth             if (opc3 & 0x10) {
5423fcf5ef2aSThomas Huth                 /* Check overflow */
5424fcf5ef2aSThomas Huth                 tcg_gen_movi_tl(cpu_ov, 1);
5425fcf5ef2aSThomas Huth                 tcg_gen_movi_tl(cpu_so, 1);
5426fcf5ef2aSThomas Huth             }
5427fcf5ef2aSThomas Huth             gen_set_label(l1);
5428fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_gpr[rt], t0);
5429fcf5ef2aSThomas Huth         }
5430fcf5ef2aSThomas Huth     } else {
5431fcf5ef2aSThomas Huth         tcg_gen_mul_tl(cpu_gpr[rt], t0, t1);
5432fcf5ef2aSThomas Huth     }
5433fcf5ef2aSThomas Huth     if (unlikely(Rc) != 0) {
5434fcf5ef2aSThomas Huth         /* Update Rc0 */
5435fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rt]);
5436fcf5ef2aSThomas Huth     }
5437fcf5ef2aSThomas Huth }
5438fcf5ef2aSThomas Huth 
5439fcf5ef2aSThomas Huth #define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
5440fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
5441fcf5ef2aSThomas Huth {                                                                             \
5442fcf5ef2aSThomas Huth     gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode),   \
5443fcf5ef2aSThomas Huth                          rD(ctx->opcode), Rc(ctx->opcode));                   \
5444fcf5ef2aSThomas Huth }
5445fcf5ef2aSThomas Huth 
5446fcf5ef2aSThomas Huth /* macchw    - macchw.    */
5447fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
5448fcf5ef2aSThomas Huth /* macchwo   - macchwo.   */
5449fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
5450fcf5ef2aSThomas Huth /* macchws   - macchws.   */
5451fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
5452fcf5ef2aSThomas Huth /* macchwso  - macchwso.  */
5453fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
5454fcf5ef2aSThomas Huth /* macchwsu  - macchwsu.  */
5455fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
5456fcf5ef2aSThomas Huth /* macchwsuo - macchwsuo. */
5457fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
5458fcf5ef2aSThomas Huth /* macchwu   - macchwu.   */
5459fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
5460fcf5ef2aSThomas Huth /* macchwuo  - macchwuo.  */
5461fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
5462fcf5ef2aSThomas Huth /* machhw    - machhw.    */
5463fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
5464fcf5ef2aSThomas Huth /* machhwo   - machhwo.   */
5465fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
5466fcf5ef2aSThomas Huth /* machhws   - machhws.   */
5467fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
5468fcf5ef2aSThomas Huth /* machhwso  - machhwso.  */
5469fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
5470fcf5ef2aSThomas Huth /* machhwsu  - machhwsu.  */
5471fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
5472fcf5ef2aSThomas Huth /* machhwsuo - machhwsuo. */
5473fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
5474fcf5ef2aSThomas Huth /* machhwu   - machhwu.   */
5475fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
5476fcf5ef2aSThomas Huth /* machhwuo  - machhwuo.  */
5477fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
5478fcf5ef2aSThomas Huth /* maclhw    - maclhw.    */
5479fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
5480fcf5ef2aSThomas Huth /* maclhwo   - maclhwo.   */
5481fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
5482fcf5ef2aSThomas Huth /* maclhws   - maclhws.   */
5483fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
5484fcf5ef2aSThomas Huth /* maclhwso  - maclhwso.  */
5485fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
5486fcf5ef2aSThomas Huth /* maclhwu   - maclhwu.   */
5487fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
5488fcf5ef2aSThomas Huth /* maclhwuo  - maclhwuo.  */
5489fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
5490fcf5ef2aSThomas Huth /* maclhwsu  - maclhwsu.  */
5491fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
5492fcf5ef2aSThomas Huth /* maclhwsuo - maclhwsuo. */
5493fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
5494fcf5ef2aSThomas Huth /* nmacchw   - nmacchw.   */
5495fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
5496fcf5ef2aSThomas Huth /* nmacchwo  - nmacchwo.  */
5497fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
5498fcf5ef2aSThomas Huth /* nmacchws  - nmacchws.  */
5499fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
5500fcf5ef2aSThomas Huth /* nmacchwso - nmacchwso. */
5501fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
5502fcf5ef2aSThomas Huth /* nmachhw   - nmachhw.   */
5503fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
5504fcf5ef2aSThomas Huth /* nmachhwo  - nmachhwo.  */
5505fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
5506fcf5ef2aSThomas Huth /* nmachhws  - nmachhws.  */
5507fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
5508fcf5ef2aSThomas Huth /* nmachhwso - nmachhwso. */
5509fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
5510fcf5ef2aSThomas Huth /* nmaclhw   - nmaclhw.   */
5511fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
5512fcf5ef2aSThomas Huth /* nmaclhwo  - nmaclhwo.  */
5513fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
5514fcf5ef2aSThomas Huth /* nmaclhws  - nmaclhws.  */
5515fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
5516fcf5ef2aSThomas Huth /* nmaclhwso - nmaclhwso. */
5517fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
5518fcf5ef2aSThomas Huth 
5519fcf5ef2aSThomas Huth /* mulchw  - mulchw.  */
5520fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
5521fcf5ef2aSThomas Huth /* mulchwu - mulchwu. */
5522fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
5523fcf5ef2aSThomas Huth /* mulhhw  - mulhhw.  */
5524fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
5525fcf5ef2aSThomas Huth /* mulhhwu - mulhhwu. */
5526fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
5527fcf5ef2aSThomas Huth /* mullhw  - mullhw.  */
5528fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
5529fcf5ef2aSThomas Huth /* mullhwu - mullhwu. */
5530fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
5531fcf5ef2aSThomas Huth 
5532fcf5ef2aSThomas Huth /* mfdcr */
5533fcf5ef2aSThomas Huth static void gen_mfdcr(DisasContext *ctx)
5534fcf5ef2aSThomas Huth {
5535fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
55369f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5537fcf5ef2aSThomas Huth #else
5538fcf5ef2aSThomas Huth     TCGv dcrn;
5539fcf5ef2aSThomas Huth 
55409f0cf041SMatheus Ferst     CHK_SV(ctx);
55417058ff52SRichard Henderson     dcrn = tcg_constant_tl(SPR(ctx->opcode));
5542fcf5ef2aSThomas Huth     gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env, dcrn);
5543fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5544fcf5ef2aSThomas Huth }
5545fcf5ef2aSThomas Huth 
5546fcf5ef2aSThomas Huth /* mtdcr */
5547fcf5ef2aSThomas Huth static void gen_mtdcr(DisasContext *ctx)
5548fcf5ef2aSThomas Huth {
5549fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
55509f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5551fcf5ef2aSThomas Huth #else
5552fcf5ef2aSThomas Huth     TCGv dcrn;
5553fcf5ef2aSThomas Huth 
55549f0cf041SMatheus Ferst     CHK_SV(ctx);
55557058ff52SRichard Henderson     dcrn = tcg_constant_tl(SPR(ctx->opcode));
5556fcf5ef2aSThomas Huth     gen_helper_store_dcr(cpu_env, dcrn, cpu_gpr[rS(ctx->opcode)]);
5557fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5558fcf5ef2aSThomas Huth }
5559fcf5ef2aSThomas Huth 
5560fcf5ef2aSThomas Huth /* mfdcrx */
5561fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5562fcf5ef2aSThomas Huth static void gen_mfdcrx(DisasContext *ctx)
5563fcf5ef2aSThomas Huth {
5564fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
55659f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5566fcf5ef2aSThomas Huth #else
55679f0cf041SMatheus Ferst     CHK_SV(ctx);
5568fcf5ef2aSThomas Huth     gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env,
5569fcf5ef2aSThomas Huth                         cpu_gpr[rA(ctx->opcode)]);
5570fcf5ef2aSThomas Huth     /* Note: Rc update flag set leads to undefined state of Rc0 */
5571fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5572fcf5ef2aSThomas Huth }
5573fcf5ef2aSThomas Huth 
5574fcf5ef2aSThomas Huth /* mtdcrx */
5575fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5576fcf5ef2aSThomas Huth static void gen_mtdcrx(DisasContext *ctx)
5577fcf5ef2aSThomas Huth {
5578fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
55799f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5580fcf5ef2aSThomas Huth #else
55819f0cf041SMatheus Ferst     CHK_SV(ctx);
5582fcf5ef2aSThomas Huth     gen_helper_store_dcr(cpu_env, cpu_gpr[rA(ctx->opcode)],
5583fcf5ef2aSThomas Huth                          cpu_gpr[rS(ctx->opcode)]);
5584fcf5ef2aSThomas Huth     /* Note: Rc update flag set leads to undefined state of Rc0 */
5585fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5586fcf5ef2aSThomas Huth }
5587fcf5ef2aSThomas Huth 
5588fcf5ef2aSThomas Huth /* dccci */
5589fcf5ef2aSThomas Huth static void gen_dccci(DisasContext *ctx)
5590fcf5ef2aSThomas Huth {
55919f0cf041SMatheus Ferst     CHK_SV(ctx);
5592fcf5ef2aSThomas Huth     /* interpreted as no-op */
5593fcf5ef2aSThomas Huth }
5594fcf5ef2aSThomas Huth 
5595fcf5ef2aSThomas Huth /* dcread */
5596fcf5ef2aSThomas Huth static void gen_dcread(DisasContext *ctx)
5597fcf5ef2aSThomas Huth {
5598fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
55999f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5600fcf5ef2aSThomas Huth #else
5601fcf5ef2aSThomas Huth     TCGv EA, val;
5602fcf5ef2aSThomas Huth 
56039f0cf041SMatheus Ferst     CHK_SV(ctx);
5604fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
5605fcf5ef2aSThomas Huth     EA = tcg_temp_new();
5606fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
5607fcf5ef2aSThomas Huth     val = tcg_temp_new();
5608fcf5ef2aSThomas Huth     gen_qemu_ld32u(ctx, val, EA);
5609fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA);
5610fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5611fcf5ef2aSThomas Huth }
5612fcf5ef2aSThomas Huth 
5613fcf5ef2aSThomas Huth /* icbt */
5614fcf5ef2aSThomas Huth static void gen_icbt_40x(DisasContext *ctx)
5615fcf5ef2aSThomas Huth {
5616efe843d8SDavid Gibson     /*
5617efe843d8SDavid Gibson      * interpreted as no-op
5618efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
5619efe843d8SDavid Gibson      *      does not generate any exception
5620fcf5ef2aSThomas Huth      */
5621fcf5ef2aSThomas Huth }
5622fcf5ef2aSThomas Huth 
5623fcf5ef2aSThomas Huth /* iccci */
5624fcf5ef2aSThomas Huth static void gen_iccci(DisasContext *ctx)
5625fcf5ef2aSThomas Huth {
56269f0cf041SMatheus Ferst     CHK_SV(ctx);
5627fcf5ef2aSThomas Huth     /* interpreted as no-op */
5628fcf5ef2aSThomas Huth }
5629fcf5ef2aSThomas Huth 
5630fcf5ef2aSThomas Huth /* icread */
5631fcf5ef2aSThomas Huth static void gen_icread(DisasContext *ctx)
5632fcf5ef2aSThomas Huth {
56339f0cf041SMatheus Ferst     CHK_SV(ctx);
5634fcf5ef2aSThomas Huth     /* interpreted as no-op */
5635fcf5ef2aSThomas Huth }
5636fcf5ef2aSThomas Huth 
5637fcf5ef2aSThomas Huth /* rfci (supervisor only) */
5638fcf5ef2aSThomas Huth static void gen_rfci_40x(DisasContext *ctx)
5639fcf5ef2aSThomas Huth {
5640fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
56419f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5642fcf5ef2aSThomas Huth #else
56439f0cf041SMatheus Ferst     CHK_SV(ctx);
5644fcf5ef2aSThomas Huth     /* Restore CPU state */
5645fcf5ef2aSThomas Huth     gen_helper_40x_rfci(cpu_env);
564659bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
5647fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5648fcf5ef2aSThomas Huth }
5649fcf5ef2aSThomas Huth 
5650fcf5ef2aSThomas Huth static void gen_rfci(DisasContext *ctx)
5651fcf5ef2aSThomas Huth {
5652fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
56539f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5654fcf5ef2aSThomas Huth #else
56559f0cf041SMatheus Ferst     CHK_SV(ctx);
5656fcf5ef2aSThomas Huth     /* Restore CPU state */
5657fcf5ef2aSThomas Huth     gen_helper_rfci(cpu_env);
565859bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
5659fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5660fcf5ef2aSThomas Huth }
5661fcf5ef2aSThomas Huth 
5662fcf5ef2aSThomas Huth /* BookE specific */
5663fcf5ef2aSThomas Huth 
5664fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5665fcf5ef2aSThomas Huth static void gen_rfdi(DisasContext *ctx)
5666fcf5ef2aSThomas Huth {
5667fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
56689f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5669fcf5ef2aSThomas Huth #else
56709f0cf041SMatheus Ferst     CHK_SV(ctx);
5671fcf5ef2aSThomas Huth     /* Restore CPU state */
5672fcf5ef2aSThomas Huth     gen_helper_rfdi(cpu_env);
567359bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
5674fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5675fcf5ef2aSThomas Huth }
5676fcf5ef2aSThomas Huth 
5677fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5678fcf5ef2aSThomas Huth static void gen_rfmci(DisasContext *ctx)
5679fcf5ef2aSThomas Huth {
5680fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
56819f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5682fcf5ef2aSThomas Huth #else
56839f0cf041SMatheus Ferst     CHK_SV(ctx);
5684fcf5ef2aSThomas Huth     /* Restore CPU state */
5685fcf5ef2aSThomas Huth     gen_helper_rfmci(cpu_env);
568659bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
5687fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5688fcf5ef2aSThomas Huth }
5689fcf5ef2aSThomas Huth 
5690fcf5ef2aSThomas Huth /* TLB management - PowerPC 405 implementation */
5691fcf5ef2aSThomas Huth 
5692fcf5ef2aSThomas Huth /* tlbre */
5693fcf5ef2aSThomas Huth static void gen_tlbre_40x(DisasContext *ctx)
5694fcf5ef2aSThomas Huth {
5695fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
56969f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5697fcf5ef2aSThomas Huth #else
56989f0cf041SMatheus Ferst     CHK_SV(ctx);
5699fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
5700fcf5ef2aSThomas Huth     case 0:
5701fcf5ef2aSThomas Huth         gen_helper_4xx_tlbre_hi(cpu_gpr[rD(ctx->opcode)], cpu_env,
5702fcf5ef2aSThomas Huth                                 cpu_gpr[rA(ctx->opcode)]);
5703fcf5ef2aSThomas Huth         break;
5704fcf5ef2aSThomas Huth     case 1:
5705fcf5ef2aSThomas Huth         gen_helper_4xx_tlbre_lo(cpu_gpr[rD(ctx->opcode)], cpu_env,
5706fcf5ef2aSThomas Huth                                 cpu_gpr[rA(ctx->opcode)]);
5707fcf5ef2aSThomas Huth         break;
5708fcf5ef2aSThomas Huth     default:
5709fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5710fcf5ef2aSThomas Huth         break;
5711fcf5ef2aSThomas Huth     }
5712fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5713fcf5ef2aSThomas Huth }
5714fcf5ef2aSThomas Huth 
5715fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */
5716fcf5ef2aSThomas Huth static void gen_tlbsx_40x(DisasContext *ctx)
5717fcf5ef2aSThomas Huth {
5718fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
57199f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5720fcf5ef2aSThomas Huth #else
5721fcf5ef2aSThomas Huth     TCGv t0;
5722fcf5ef2aSThomas Huth 
57239f0cf041SMatheus Ferst     CHK_SV(ctx);
5724fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5725fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5726fcf5ef2aSThomas Huth     gen_helper_4xx_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5727fcf5ef2aSThomas Huth     if (Rc(ctx->opcode)) {
5728fcf5ef2aSThomas Huth         TCGLabel *l1 = gen_new_label();
5729fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
5730fcf5ef2aSThomas Huth         tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
5731fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
5732fcf5ef2aSThomas Huth         gen_set_label(l1);
5733fcf5ef2aSThomas Huth     }
5734fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5735fcf5ef2aSThomas Huth }
5736fcf5ef2aSThomas Huth 
5737fcf5ef2aSThomas Huth /* tlbwe */
5738fcf5ef2aSThomas Huth static void gen_tlbwe_40x(DisasContext *ctx)
5739fcf5ef2aSThomas Huth {
5740fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
57419f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5742fcf5ef2aSThomas Huth #else
57439f0cf041SMatheus Ferst     CHK_SV(ctx);
5744fcf5ef2aSThomas Huth 
5745fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
5746fcf5ef2aSThomas Huth     case 0:
5747fcf5ef2aSThomas Huth         gen_helper_4xx_tlbwe_hi(cpu_env, cpu_gpr[rA(ctx->opcode)],
5748fcf5ef2aSThomas Huth                                 cpu_gpr[rS(ctx->opcode)]);
5749fcf5ef2aSThomas Huth         break;
5750fcf5ef2aSThomas Huth     case 1:
5751fcf5ef2aSThomas Huth         gen_helper_4xx_tlbwe_lo(cpu_env, cpu_gpr[rA(ctx->opcode)],
5752fcf5ef2aSThomas Huth                                 cpu_gpr[rS(ctx->opcode)]);
5753fcf5ef2aSThomas Huth         break;
5754fcf5ef2aSThomas Huth     default:
5755fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5756fcf5ef2aSThomas Huth         break;
5757fcf5ef2aSThomas Huth     }
5758fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5759fcf5ef2aSThomas Huth }
5760fcf5ef2aSThomas Huth 
5761fcf5ef2aSThomas Huth /* TLB management - PowerPC 440 implementation */
5762fcf5ef2aSThomas Huth 
5763fcf5ef2aSThomas Huth /* tlbre */
5764fcf5ef2aSThomas Huth static void gen_tlbre_440(DisasContext *ctx)
5765fcf5ef2aSThomas Huth {
5766fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
57679f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5768fcf5ef2aSThomas Huth #else
57699f0cf041SMatheus Ferst     CHK_SV(ctx);
5770fcf5ef2aSThomas Huth 
5771fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
5772fcf5ef2aSThomas Huth     case 0:
5773fcf5ef2aSThomas Huth     case 1:
5774fcf5ef2aSThomas Huth     case 2:
5775fcf5ef2aSThomas Huth         {
57767058ff52SRichard Henderson             TCGv_i32 t0 = tcg_constant_i32(rB(ctx->opcode));
5777fcf5ef2aSThomas Huth             gen_helper_440_tlbre(cpu_gpr[rD(ctx->opcode)], cpu_env,
5778fcf5ef2aSThomas Huth                                  t0, cpu_gpr[rA(ctx->opcode)]);
5779fcf5ef2aSThomas Huth         }
5780fcf5ef2aSThomas Huth         break;
5781fcf5ef2aSThomas Huth     default:
5782fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5783fcf5ef2aSThomas Huth         break;
5784fcf5ef2aSThomas Huth     }
5785fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5786fcf5ef2aSThomas Huth }
5787fcf5ef2aSThomas Huth 
5788fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */
5789fcf5ef2aSThomas Huth static void gen_tlbsx_440(DisasContext *ctx)
5790fcf5ef2aSThomas Huth {
5791fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
57929f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5793fcf5ef2aSThomas Huth #else
5794fcf5ef2aSThomas Huth     TCGv t0;
5795fcf5ef2aSThomas Huth 
57969f0cf041SMatheus Ferst     CHK_SV(ctx);
5797fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5798fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5799fcf5ef2aSThomas Huth     gen_helper_440_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5800fcf5ef2aSThomas Huth     if (Rc(ctx->opcode)) {
5801fcf5ef2aSThomas Huth         TCGLabel *l1 = gen_new_label();
5802fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
5803fcf5ef2aSThomas Huth         tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
5804fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
5805fcf5ef2aSThomas Huth         gen_set_label(l1);
5806fcf5ef2aSThomas Huth     }
5807fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5808fcf5ef2aSThomas Huth }
5809fcf5ef2aSThomas Huth 
5810fcf5ef2aSThomas Huth /* tlbwe */
5811fcf5ef2aSThomas Huth static void gen_tlbwe_440(DisasContext *ctx)
5812fcf5ef2aSThomas Huth {
5813fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
58149f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5815fcf5ef2aSThomas Huth #else
58169f0cf041SMatheus Ferst     CHK_SV(ctx);
5817fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
5818fcf5ef2aSThomas Huth     case 0:
5819fcf5ef2aSThomas Huth     case 1:
5820fcf5ef2aSThomas Huth     case 2:
5821fcf5ef2aSThomas Huth         {
58227058ff52SRichard Henderson             TCGv_i32 t0 = tcg_constant_i32(rB(ctx->opcode));
5823fcf5ef2aSThomas Huth             gen_helper_440_tlbwe(cpu_env, t0, cpu_gpr[rA(ctx->opcode)],
5824fcf5ef2aSThomas Huth                                  cpu_gpr[rS(ctx->opcode)]);
5825fcf5ef2aSThomas Huth         }
5826fcf5ef2aSThomas Huth         break;
5827fcf5ef2aSThomas Huth     default:
5828fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5829fcf5ef2aSThomas Huth         break;
5830fcf5ef2aSThomas Huth     }
5831fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5832fcf5ef2aSThomas Huth }
5833fcf5ef2aSThomas Huth 
5834fcf5ef2aSThomas Huth /* TLB management - PowerPC BookE 2.06 implementation */
5835fcf5ef2aSThomas Huth 
5836fcf5ef2aSThomas Huth /* tlbre */
5837fcf5ef2aSThomas Huth static void gen_tlbre_booke206(DisasContext *ctx)
5838fcf5ef2aSThomas Huth {
5839fcf5ef2aSThomas Huth  #if defined(CONFIG_USER_ONLY)
58409f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5841fcf5ef2aSThomas Huth #else
58429f0cf041SMatheus Ferst    CHK_SV(ctx);
5843fcf5ef2aSThomas Huth     gen_helper_booke206_tlbre(cpu_env);
5844fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5845fcf5ef2aSThomas Huth }
5846fcf5ef2aSThomas Huth 
5847fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */
5848fcf5ef2aSThomas Huth static void gen_tlbsx_booke206(DisasContext *ctx)
5849fcf5ef2aSThomas Huth {
5850fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
58519f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5852fcf5ef2aSThomas Huth #else
5853fcf5ef2aSThomas Huth     TCGv t0;
5854fcf5ef2aSThomas Huth 
58559f0cf041SMatheus Ferst     CHK_SV(ctx);
5856fcf5ef2aSThomas Huth     if (rA(ctx->opcode)) {
5857fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
58589d15d8e1SRichard Henderson         tcg_gen_add_tl(t0, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
5859fcf5ef2aSThomas Huth     } else {
58609d15d8e1SRichard Henderson         t0 = cpu_gpr[rB(ctx->opcode)];
5861fcf5ef2aSThomas Huth     }
5862fcf5ef2aSThomas Huth     gen_helper_booke206_tlbsx(cpu_env, t0);
5863fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5864fcf5ef2aSThomas Huth }
5865fcf5ef2aSThomas Huth 
5866fcf5ef2aSThomas Huth /* tlbwe */
5867fcf5ef2aSThomas Huth static void gen_tlbwe_booke206(DisasContext *ctx)
5868fcf5ef2aSThomas Huth {
5869fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
58709f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5871fcf5ef2aSThomas Huth #else
58729f0cf041SMatheus Ferst     CHK_SV(ctx);
5873fcf5ef2aSThomas Huth     gen_helper_booke206_tlbwe(cpu_env);
5874fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5875fcf5ef2aSThomas Huth }
5876fcf5ef2aSThomas Huth 
5877fcf5ef2aSThomas Huth static void gen_tlbivax_booke206(DisasContext *ctx)
5878fcf5ef2aSThomas Huth {
5879fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
58809f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5881fcf5ef2aSThomas Huth #else
5882fcf5ef2aSThomas Huth     TCGv t0;
5883fcf5ef2aSThomas Huth 
58849f0cf041SMatheus Ferst     CHK_SV(ctx);
5885fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5886fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5887fcf5ef2aSThomas Huth     gen_helper_booke206_tlbivax(cpu_env, t0);
5888fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5889fcf5ef2aSThomas Huth }
5890fcf5ef2aSThomas Huth 
5891fcf5ef2aSThomas Huth static void gen_tlbilx_booke206(DisasContext *ctx)
5892fcf5ef2aSThomas Huth {
5893fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
58949f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5895fcf5ef2aSThomas Huth #else
5896fcf5ef2aSThomas Huth     TCGv t0;
5897fcf5ef2aSThomas Huth 
58989f0cf041SMatheus Ferst     CHK_SV(ctx);
5899fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5900fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5901fcf5ef2aSThomas Huth 
5902fcf5ef2aSThomas Huth     switch ((ctx->opcode >> 21) & 0x3) {
5903fcf5ef2aSThomas Huth     case 0:
5904fcf5ef2aSThomas Huth         gen_helper_booke206_tlbilx0(cpu_env, t0);
5905fcf5ef2aSThomas Huth         break;
5906fcf5ef2aSThomas Huth     case 1:
5907fcf5ef2aSThomas Huth         gen_helper_booke206_tlbilx1(cpu_env, t0);
5908fcf5ef2aSThomas Huth         break;
5909fcf5ef2aSThomas Huth     case 3:
5910fcf5ef2aSThomas Huth         gen_helper_booke206_tlbilx3(cpu_env, t0);
5911fcf5ef2aSThomas Huth         break;
5912fcf5ef2aSThomas Huth     default:
5913fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5914fcf5ef2aSThomas Huth         break;
5915fcf5ef2aSThomas Huth     }
5916fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5917fcf5ef2aSThomas Huth }
5918fcf5ef2aSThomas Huth 
5919fcf5ef2aSThomas Huth /* wrtee */
5920fcf5ef2aSThomas Huth static void gen_wrtee(DisasContext *ctx)
5921fcf5ef2aSThomas Huth {
5922fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
59239f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5924fcf5ef2aSThomas Huth #else
5925fcf5ef2aSThomas Huth     TCGv t0;
5926fcf5ef2aSThomas Huth 
59279f0cf041SMatheus Ferst     CHK_SV(ctx);
5928fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5929fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, cpu_gpr[rD(ctx->opcode)], (1 << MSR_EE));
5930fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
5931fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
59322fdedcbcSMatheus Ferst     gen_ppc_maybe_interrupt(ctx);
5933efe843d8SDavid Gibson     /*
5934efe843d8SDavid Gibson      * Stop translation to have a chance to raise an exception if we
5935efe843d8SDavid Gibson      * just set msr_ee to 1
5936fcf5ef2aSThomas Huth      */
5937d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
5938fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5939fcf5ef2aSThomas Huth }
5940fcf5ef2aSThomas Huth 
5941fcf5ef2aSThomas Huth /* wrteei */
5942fcf5ef2aSThomas Huth static void gen_wrteei(DisasContext *ctx)
5943fcf5ef2aSThomas Huth {
5944fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
59459f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5946fcf5ef2aSThomas Huth #else
59479f0cf041SMatheus Ferst     CHK_SV(ctx);
5948fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00008000) {
5949fcf5ef2aSThomas Huth         tcg_gen_ori_tl(cpu_msr, cpu_msr, (1 << MSR_EE));
59502fdedcbcSMatheus Ferst         gen_ppc_maybe_interrupt(ctx);
5951fcf5ef2aSThomas Huth         /* Stop translation to have a chance to raise an exception */
5952d736de8fSRichard Henderson         ctx->base.is_jmp = DISAS_EXIT_UPDATE;
5953fcf5ef2aSThomas Huth     } else {
5954fcf5ef2aSThomas Huth         tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
5955fcf5ef2aSThomas Huth     }
5956fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5957fcf5ef2aSThomas Huth }
5958fcf5ef2aSThomas Huth 
5959fcf5ef2aSThomas Huth /* PowerPC 440 specific instructions */
5960fcf5ef2aSThomas Huth 
5961fcf5ef2aSThomas Huth /* dlmzb */
5962fcf5ef2aSThomas Huth static void gen_dlmzb(DisasContext *ctx)
5963fcf5ef2aSThomas Huth {
59647058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(Rc(ctx->opcode));
5965fcf5ef2aSThomas Huth     gen_helper_dlmzb(cpu_gpr[rA(ctx->opcode)], cpu_env,
5966fcf5ef2aSThomas Huth                      cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
5967fcf5ef2aSThomas Huth }
5968fcf5ef2aSThomas Huth 
5969fcf5ef2aSThomas Huth /* mbar replaces eieio on 440 */
5970fcf5ef2aSThomas Huth static void gen_mbar(DisasContext *ctx)
5971fcf5ef2aSThomas Huth {
5972fcf5ef2aSThomas Huth     /* interpreted as no-op */
5973fcf5ef2aSThomas Huth }
5974fcf5ef2aSThomas Huth 
5975fcf5ef2aSThomas Huth /* msync replaces sync on 440 */
5976fcf5ef2aSThomas Huth static void gen_msync_4xx(DisasContext *ctx)
5977fcf5ef2aSThomas Huth {
597827a3ea7eSBALATON Zoltan     /* Only e500 seems to treat reserved bits as invalid */
597927a3ea7eSBALATON Zoltan     if ((ctx->insns_flags2 & PPC2_BOOKE206) &&
598027a3ea7eSBALATON Zoltan         (ctx->opcode & 0x03FFF801)) {
598127a3ea7eSBALATON Zoltan         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
598227a3ea7eSBALATON Zoltan     }
598327a3ea7eSBALATON Zoltan     /* otherwise interpreted as no-op */
5984fcf5ef2aSThomas Huth }
5985fcf5ef2aSThomas Huth 
5986fcf5ef2aSThomas Huth /* icbt */
5987fcf5ef2aSThomas Huth static void gen_icbt_440(DisasContext *ctx)
5988fcf5ef2aSThomas Huth {
5989efe843d8SDavid Gibson     /*
5990efe843d8SDavid Gibson      * interpreted as no-op
5991efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
5992efe843d8SDavid Gibson      *      does not generate any exception
5993fcf5ef2aSThomas Huth      */
5994fcf5ef2aSThomas Huth }
5995fcf5ef2aSThomas Huth 
5996fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
5997fcf5ef2aSThomas Huth static void gen_maddld(DisasContext *ctx)
5998fcf5ef2aSThomas Huth {
5999fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
6000fcf5ef2aSThomas Huth 
6001fcf5ef2aSThomas Huth     tcg_gen_mul_i64(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
6002fcf5ef2aSThomas Huth     tcg_gen_add_i64(cpu_gpr[rD(ctx->opcode)], t1, cpu_gpr[rC(ctx->opcode)]);
6003fcf5ef2aSThomas Huth }
6004fcf5ef2aSThomas Huth 
6005fcf5ef2aSThomas Huth /* maddhd maddhdu */
6006fcf5ef2aSThomas Huth static void gen_maddhd_maddhdu(DisasContext *ctx)
6007fcf5ef2aSThomas Huth {
6008fcf5ef2aSThomas Huth     TCGv_i64 lo = tcg_temp_new_i64();
6009fcf5ef2aSThomas Huth     TCGv_i64 hi = tcg_temp_new_i64();
6010fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
6011fcf5ef2aSThomas Huth 
6012fcf5ef2aSThomas Huth     if (Rc(ctx->opcode)) {
6013fcf5ef2aSThomas Huth         tcg_gen_mulu2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)],
6014fcf5ef2aSThomas Huth                           cpu_gpr[rB(ctx->opcode)]);
6015fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t1, 0);
6016fcf5ef2aSThomas Huth     } else {
6017fcf5ef2aSThomas Huth         tcg_gen_muls2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)],
6018fcf5ef2aSThomas Huth                           cpu_gpr[rB(ctx->opcode)]);
6019fcf5ef2aSThomas Huth         tcg_gen_sari_i64(t1, cpu_gpr[rC(ctx->opcode)], 63);
6020fcf5ef2aSThomas Huth     }
6021fcf5ef2aSThomas Huth     tcg_gen_add2_i64(t1, cpu_gpr[rD(ctx->opcode)], lo, hi,
6022fcf5ef2aSThomas Huth                      cpu_gpr[rC(ctx->opcode)], t1);
6023fcf5ef2aSThomas Huth }
6024fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
6025fcf5ef2aSThomas Huth 
6026fcf5ef2aSThomas Huth static void gen_tbegin(DisasContext *ctx)
6027fcf5ef2aSThomas Huth {
6028fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {
6029fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);
6030fcf5ef2aSThomas Huth         return;
6031fcf5ef2aSThomas Huth     }
6032fcf5ef2aSThomas Huth     gen_helper_tbegin(cpu_env);
6033fcf5ef2aSThomas Huth }
6034fcf5ef2aSThomas Huth 
6035fcf5ef2aSThomas Huth #define GEN_TM_NOOP(name)                                      \
6036fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx)               \
6037fcf5ef2aSThomas Huth {                                                              \
6038fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {                          \
6039fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);   \
6040fcf5ef2aSThomas Huth         return;                                                \
6041fcf5ef2aSThomas Huth     }                                                          \
6042efe843d8SDavid Gibson     /*                                                         \
6043efe843d8SDavid Gibson      * Because tbegin always fails in QEMU, these user         \
6044fcf5ef2aSThomas Huth      * space instructions all have a simple implementation:    \
6045fcf5ef2aSThomas Huth      *                                                         \
6046fcf5ef2aSThomas Huth      *     CR[0] = 0b0 || MSR[TS] || 0b0                       \
6047fcf5ef2aSThomas Huth      *           = 0b0 || 0b00    || 0b0                       \
6048fcf5ef2aSThomas Huth      */                                                        \
6049fcf5ef2aSThomas Huth     tcg_gen_movi_i32(cpu_crf[0], 0);                           \
6050fcf5ef2aSThomas Huth }
6051fcf5ef2aSThomas Huth 
6052fcf5ef2aSThomas Huth GEN_TM_NOOP(tend);
6053fcf5ef2aSThomas Huth GEN_TM_NOOP(tabort);
6054fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortwc);
6055fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortwci);
6056fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortdc);
6057fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortdci);
6058fcf5ef2aSThomas Huth GEN_TM_NOOP(tsr);
6059efe843d8SDavid Gibson 
6060b8b4576eSSuraj Jitindar Singh static inline void gen_cp_abort(DisasContext *ctx)
6061b8b4576eSSuraj Jitindar Singh {
6062efe843d8SDavid Gibson     /* Do Nothing */
6063b8b4576eSSuraj Jitindar Singh }
6064fcf5ef2aSThomas Huth 
606580b8c1eeSNikunj A Dadhania #define GEN_CP_PASTE_NOOP(name)                           \
606680b8c1eeSNikunj A Dadhania static inline void gen_##name(DisasContext *ctx)          \
606780b8c1eeSNikunj A Dadhania {                                                         \
6068efe843d8SDavid Gibson     /*                                                    \
6069efe843d8SDavid Gibson      * Generate invalid exception until we have an        \
6070efe843d8SDavid Gibson      * implementation of the copy paste facility          \
607180b8c1eeSNikunj A Dadhania      */                                                   \
607280b8c1eeSNikunj A Dadhania     gen_invalid(ctx);                                     \
607380b8c1eeSNikunj A Dadhania }
607480b8c1eeSNikunj A Dadhania 
607580b8c1eeSNikunj A Dadhania GEN_CP_PASTE_NOOP(copy)
607680b8c1eeSNikunj A Dadhania GEN_CP_PASTE_NOOP(paste)
607780b8c1eeSNikunj A Dadhania 
6078fcf5ef2aSThomas Huth static void gen_tcheck(DisasContext *ctx)
6079fcf5ef2aSThomas Huth {
6080fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {
6081fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);
6082fcf5ef2aSThomas Huth         return;
6083fcf5ef2aSThomas Huth     }
6084efe843d8SDavid Gibson     /*
6085efe843d8SDavid Gibson      * Because tbegin always fails, the tcheck implementation is
6086efe843d8SDavid Gibson      * simple:
6087fcf5ef2aSThomas Huth      *
6088fcf5ef2aSThomas Huth      * CR[CRF] = TDOOMED || MSR[TS] || 0b0
6089fcf5ef2aSThomas Huth      *         = 0b1 || 0b00 || 0b0
6090fcf5ef2aSThomas Huth      */
6091fcf5ef2aSThomas Huth     tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0x8);
6092fcf5ef2aSThomas Huth }
6093fcf5ef2aSThomas Huth 
6094fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6095fcf5ef2aSThomas Huth #define GEN_TM_PRIV_NOOP(name)                                 \
6096fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx)               \
6097fcf5ef2aSThomas Huth {                                                              \
60989f0cf041SMatheus Ferst     gen_priv_opc(ctx);                                         \
6099fcf5ef2aSThomas Huth }
6100fcf5ef2aSThomas Huth 
6101fcf5ef2aSThomas Huth #else
6102fcf5ef2aSThomas Huth 
6103fcf5ef2aSThomas Huth #define GEN_TM_PRIV_NOOP(name)                                 \
6104fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx)               \
6105fcf5ef2aSThomas Huth {                                                              \
61069f0cf041SMatheus Ferst     CHK_SV(ctx);                                               \
6107fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {                          \
6108fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);   \
6109fcf5ef2aSThomas Huth         return;                                                \
6110fcf5ef2aSThomas Huth     }                                                          \
6111efe843d8SDavid Gibson     /*                                                         \
6112efe843d8SDavid Gibson      * Because tbegin always fails, the implementation is      \
6113fcf5ef2aSThomas Huth      * simple:                                                 \
6114fcf5ef2aSThomas Huth      *                                                         \
6115fcf5ef2aSThomas Huth      *   CR[0] = 0b0 || MSR[TS] || 0b0                         \
6116fcf5ef2aSThomas Huth      *         = 0b0 || 0b00 | 0b0                             \
6117fcf5ef2aSThomas Huth      */                                                        \
6118fcf5ef2aSThomas Huth     tcg_gen_movi_i32(cpu_crf[0], 0);                           \
6119fcf5ef2aSThomas Huth }
6120fcf5ef2aSThomas Huth 
6121fcf5ef2aSThomas Huth #endif
6122fcf5ef2aSThomas Huth 
6123fcf5ef2aSThomas Huth GEN_TM_PRIV_NOOP(treclaim);
6124fcf5ef2aSThomas Huth GEN_TM_PRIV_NOOP(trechkpt);
6125fcf5ef2aSThomas Huth 
61261a404c91SMark Cave-Ayland static inline void get_fpr(TCGv_i64 dst, int regno)
61271a404c91SMark Cave-Ayland {
6128e7d3b272SMark Cave-Ayland     tcg_gen_ld_i64(dst, cpu_env, fpr_offset(regno));
61291a404c91SMark Cave-Ayland }
61301a404c91SMark Cave-Ayland 
61311a404c91SMark Cave-Ayland static inline void set_fpr(int regno, TCGv_i64 src)
61321a404c91SMark Cave-Ayland {
6133e7d3b272SMark Cave-Ayland     tcg_gen_st_i64(src, cpu_env, fpr_offset(regno));
61344b65b6e7SVíctor Colombo     /*
61354b65b6e7SVíctor Colombo      * Before PowerISA v3.1 the result of doubleword 1 of the VSR
61364b65b6e7SVíctor Colombo      * corresponding to the target FPR was undefined. However,
61374b65b6e7SVíctor Colombo      * most (if not all) real hardware were setting the result to 0.
61384b65b6e7SVíctor Colombo      * Starting at ISA v3.1, the result for doubleword 1 is now defined
61394b65b6e7SVíctor Colombo      * to be 0.
61404b65b6e7SVíctor Colombo      */
61414b65b6e7SVíctor Colombo     tcg_gen_st_i64(tcg_constant_i64(0), cpu_env, vsr64_offset(regno, false));
61421a404c91SMark Cave-Ayland }
61431a404c91SMark Cave-Ayland 
6144c4a18dbfSMark Cave-Ayland static inline void get_avr64(TCGv_i64 dst, int regno, bool high)
6145c4a18dbfSMark Cave-Ayland {
614637da91f1SMark Cave-Ayland     tcg_gen_ld_i64(dst, cpu_env, avr64_offset(regno, high));
6147c4a18dbfSMark Cave-Ayland }
6148c4a18dbfSMark Cave-Ayland 
6149c4a18dbfSMark Cave-Ayland static inline void set_avr64(int regno, TCGv_i64 src, bool high)
6150c4a18dbfSMark Cave-Ayland {
615137da91f1SMark Cave-Ayland     tcg_gen_st_i64(src, cpu_env, avr64_offset(regno, high));
6152c4a18dbfSMark Cave-Ayland }
6153c4a18dbfSMark Cave-Ayland 
6154c9826ae9SRichard Henderson /*
6155f2aabda8SRichard Henderson  * Helpers for decodetree used by !function for decoding arguments.
6156f2aabda8SRichard Henderson  */
6157d39b2cc7SLuis Pires static int times_2(DisasContext *ctx, int x)
6158d39b2cc7SLuis Pires {
6159d39b2cc7SLuis Pires     return x * 2;
6160d39b2cc7SLuis Pires }
6161d39b2cc7SLuis Pires 
6162f2aabda8SRichard Henderson static int times_4(DisasContext *ctx, int x)
6163f2aabda8SRichard Henderson {
6164f2aabda8SRichard Henderson     return x * 4;
6165f2aabda8SRichard Henderson }
6166f2aabda8SRichard Henderson 
6167e10271e1SMatheus Ferst static int times_16(DisasContext *ctx, int x)
6168e10271e1SMatheus Ferst {
6169e10271e1SMatheus Ferst     return x * 16;
6170e10271e1SMatheus Ferst }
6171e10271e1SMatheus Ferst 
6172670f1da3SVíctor Colombo static int64_t dw_compose_ea(DisasContext *ctx, int x)
6173670f1da3SVíctor Colombo {
6174670f1da3SVíctor Colombo     return deposit64(0xfffffffffffffe00, 3, 6, x);
6175670f1da3SVíctor Colombo }
6176670f1da3SVíctor Colombo 
6177f2aabda8SRichard Henderson /*
6178c9826ae9SRichard Henderson  * Helpers for trans_* functions to check for specific insns flags.
6179c9826ae9SRichard Henderson  * Use token pasting to ensure that we use the proper flag with the
6180c9826ae9SRichard Henderson  * proper variable.
6181c9826ae9SRichard Henderson  */
6182c9826ae9SRichard Henderson #define REQUIRE_INSNS_FLAGS(CTX, NAME) \
6183c9826ae9SRichard Henderson     do {                                                \
6184c9826ae9SRichard Henderson         if (((CTX)->insns_flags & PPC_##NAME) == 0) {   \
6185c9826ae9SRichard Henderson             return false;                               \
6186c9826ae9SRichard Henderson         }                                               \
6187c9826ae9SRichard Henderson     } while (0)
6188c9826ae9SRichard Henderson 
6189c9826ae9SRichard Henderson #define REQUIRE_INSNS_FLAGS2(CTX, NAME) \
6190c9826ae9SRichard Henderson     do {                                                \
6191c9826ae9SRichard Henderson         if (((CTX)->insns_flags2 & PPC2_##NAME) == 0) { \
6192c9826ae9SRichard Henderson             return false;                               \
6193c9826ae9SRichard Henderson         }                                               \
6194c9826ae9SRichard Henderson     } while (0)
6195c9826ae9SRichard Henderson 
6196c9826ae9SRichard Henderson /* Then special-case the check for 64-bit so that we elide code for ppc32. */
6197c9826ae9SRichard Henderson #if TARGET_LONG_BITS == 32
6198c9826ae9SRichard Henderson # define REQUIRE_64BIT(CTX)  return false
6199c9826ae9SRichard Henderson #else
6200c9826ae9SRichard Henderson # define REQUIRE_64BIT(CTX)  REQUIRE_INSNS_FLAGS(CTX, 64B)
6201c9826ae9SRichard Henderson #endif
6202c9826ae9SRichard Henderson 
6203e2205a46SBruno Larsen #define REQUIRE_VECTOR(CTX)                             \
6204e2205a46SBruno Larsen     do {                                                \
6205e2205a46SBruno Larsen         if (unlikely(!(CTX)->altivec_enabled)) {        \
6206e2205a46SBruno Larsen             gen_exception((CTX), POWERPC_EXCP_VPU);     \
6207e2205a46SBruno Larsen             return true;                                \
6208e2205a46SBruno Larsen         }                                               \
6209e2205a46SBruno Larsen     } while (0)
6210e2205a46SBruno Larsen 
62118226cb2dSBruno Larsen (billionai) #define REQUIRE_VSX(CTX)                                \
62128226cb2dSBruno Larsen (billionai)     do {                                                \
62138226cb2dSBruno Larsen (billionai)         if (unlikely(!(CTX)->vsx_enabled)) {            \
62148226cb2dSBruno Larsen (billionai)             gen_exception((CTX), POWERPC_EXCP_VSXU);    \
62158226cb2dSBruno Larsen (billionai)             return true;                                \
62168226cb2dSBruno Larsen (billionai)         }                                               \
62178226cb2dSBruno Larsen (billionai)     } while (0)
62188226cb2dSBruno Larsen (billionai) 
621986057426SFernando Valle #define REQUIRE_FPU(ctx)                                \
622086057426SFernando Valle     do {                                                \
622186057426SFernando Valle         if (unlikely(!(ctx)->fpu_enabled)) {            \
622286057426SFernando Valle             gen_exception((ctx), POWERPC_EXCP_FPU);     \
622386057426SFernando Valle             return true;                                \
622486057426SFernando Valle         }                                               \
622586057426SFernando Valle     } while (0)
622686057426SFernando Valle 
6227fc34e81aSMatheus Ferst #if !defined(CONFIG_USER_ONLY)
6228fc34e81aSMatheus Ferst #define REQUIRE_SV(CTX)             \
6229fc34e81aSMatheus Ferst     do {                            \
6230fc34e81aSMatheus Ferst         if (unlikely((CTX)->pr)) {  \
6231fc34e81aSMatheus Ferst             gen_priv_opc(CTX);      \
6232fc34e81aSMatheus Ferst             return true;            \
6233fc34e81aSMatheus Ferst         }                           \
6234fc34e81aSMatheus Ferst     } while (0)
6235fc34e81aSMatheus Ferst 
6236fc34e81aSMatheus Ferst #define REQUIRE_HV(CTX)                             \
6237fc34e81aSMatheus Ferst     do {                                            \
6238e8db3cc7SMatheus Ferst         if (unlikely((CTX)->pr || !(CTX)->hv)) {    \
6239fc34e81aSMatheus Ferst             gen_priv_opc(CTX);                      \
6240fc34e81aSMatheus Ferst             return true;                            \
6241fc34e81aSMatheus Ferst         }                                           \
6242fc34e81aSMatheus Ferst     } while (0)
6243fc34e81aSMatheus Ferst #else
6244fc34e81aSMatheus Ferst #define REQUIRE_SV(CTX) do { gen_priv_opc(CTX); return true; } while (0)
6245fc34e81aSMatheus Ferst #define REQUIRE_HV(CTX) do { gen_priv_opc(CTX); return true; } while (0)
6246fc34e81aSMatheus Ferst #endif
6247fc34e81aSMatheus Ferst 
6248f2aabda8SRichard Henderson /*
6249f2aabda8SRichard Henderson  * Helpers for implementing sets of trans_* functions.
6250f2aabda8SRichard Henderson  * Defer the implementation of NAME to FUNC, with optional extra arguments.
6251f2aabda8SRichard Henderson  */
6252f2aabda8SRichard Henderson #define TRANS(NAME, FUNC, ...) \
6253f2aabda8SRichard Henderson     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
6254f2aabda8SRichard Henderson     { return FUNC(ctx, a, __VA_ARGS__); }
625519f0862dSLuis Pires #define TRANS_FLAGS(FLAGS, NAME, FUNC, ...) \
625619f0862dSLuis Pires     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
625719f0862dSLuis Pires     {                                                          \
625819f0862dSLuis Pires         REQUIRE_INSNS_FLAGS(ctx, FLAGS);                       \
625919f0862dSLuis Pires         return FUNC(ctx, a, __VA_ARGS__);                      \
626019f0862dSLuis Pires     }
626119f0862dSLuis Pires #define TRANS_FLAGS2(FLAGS2, NAME, FUNC, ...) \
626219f0862dSLuis Pires     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
626319f0862dSLuis Pires     {                                                          \
626419f0862dSLuis Pires         REQUIRE_INSNS_FLAGS2(ctx, FLAGS2);                     \
626519f0862dSLuis Pires         return FUNC(ctx, a, __VA_ARGS__);                      \
626619f0862dSLuis Pires     }
6267f2aabda8SRichard Henderson 
6268f2aabda8SRichard Henderson #define TRANS64(NAME, FUNC, ...) \
6269f2aabda8SRichard Henderson     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
6270f2aabda8SRichard Henderson     { REQUIRE_64BIT(ctx); return FUNC(ctx, a, __VA_ARGS__); }
627119f0862dSLuis Pires #define TRANS64_FLAGS2(FLAGS2, NAME, FUNC, ...) \
627219f0862dSLuis Pires     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
627319f0862dSLuis Pires     {                                                          \
627419f0862dSLuis Pires         REQUIRE_64BIT(ctx);                                    \
627519f0862dSLuis Pires         REQUIRE_INSNS_FLAGS2(ctx, FLAGS2);                     \
627619f0862dSLuis Pires         return FUNC(ctx, a, __VA_ARGS__);                      \
627719f0862dSLuis Pires     }
6278f2aabda8SRichard Henderson 
6279f2aabda8SRichard Henderson /* TODO: More TRANS* helpers for extra insn_flags checks. */
6280f2aabda8SRichard Henderson 
6281f2aabda8SRichard Henderson 
628299082815SRichard Henderson #include "decode-insn32.c.inc"
628399082815SRichard Henderson #include "decode-insn64.c.inc"
6284565cb109SGustavo Romero #include "power8-pmu-regs.c.inc"
6285565cb109SGustavo Romero 
6286725b2d4dSFernando Eckhardt Valle /*
6287725b2d4dSFernando Eckhardt Valle  * Incorporate CIA into the constant when R=1.
6288725b2d4dSFernando Eckhardt Valle  * Validate that when R=1, RA=0.
6289725b2d4dSFernando Eckhardt Valle  */
6290725b2d4dSFernando Eckhardt Valle static bool resolve_PLS_D(DisasContext *ctx, arg_D *d, arg_PLS_D *a)
6291725b2d4dSFernando Eckhardt Valle {
6292725b2d4dSFernando Eckhardt Valle     d->rt = a->rt;
6293725b2d4dSFernando Eckhardt Valle     d->ra = a->ra;
6294725b2d4dSFernando Eckhardt Valle     d->si = a->si;
6295725b2d4dSFernando Eckhardt Valle     if (a->r) {
6296725b2d4dSFernando Eckhardt Valle         if (unlikely(a->ra != 0)) {
6297725b2d4dSFernando Eckhardt Valle             gen_invalid(ctx);
6298725b2d4dSFernando Eckhardt Valle             return false;
6299725b2d4dSFernando Eckhardt Valle         }
6300725b2d4dSFernando Eckhardt Valle         d->si += ctx->cia;
6301725b2d4dSFernando Eckhardt Valle     }
6302725b2d4dSFernando Eckhardt Valle     return true;
6303725b2d4dSFernando Eckhardt Valle }
6304725b2d4dSFernando Eckhardt Valle 
630599082815SRichard Henderson #include "translate/fixedpoint-impl.c.inc"
630699082815SRichard Henderson 
6307139c1837SPaolo Bonzini #include "translate/fp-impl.c.inc"
6308fcf5ef2aSThomas Huth 
6309139c1837SPaolo Bonzini #include "translate/vmx-impl.c.inc"
6310fcf5ef2aSThomas Huth 
6311139c1837SPaolo Bonzini #include "translate/vsx-impl.c.inc"
6312fcf5ef2aSThomas Huth 
6313139c1837SPaolo Bonzini #include "translate/dfp-impl.c.inc"
6314fcf5ef2aSThomas Huth 
6315139c1837SPaolo Bonzini #include "translate/spe-impl.c.inc"
6316fcf5ef2aSThomas Huth 
63171f26c751SDaniel Henrique Barboza #include "translate/branch-impl.c.inc"
63181f26c751SDaniel Henrique Barboza 
631998f43417SMatheus Ferst #include "translate/processor-ctrl-impl.c.inc"
632098f43417SMatheus Ferst 
6321016b6e1dSLeandro Lupori #include "translate/storage-ctrl-impl.c.inc"
6322016b6e1dSLeandro Lupori 
632320e2d04eSLeandro Lupori /* Handles lfdp */
63245cb091a4SNikunj A Dadhania static void gen_dform39(DisasContext *ctx)
63255cb091a4SNikunj A Dadhania {
632620e2d04eSLeandro Lupori     if ((ctx->opcode & 0x3) == 0) {
63275cb091a4SNikunj A Dadhania         if (ctx->insns_flags2 & PPC2_ISA205) {
63285cb091a4SNikunj A Dadhania             return gen_lfdp(ctx);
63295cb091a4SNikunj A Dadhania         }
63305cb091a4SNikunj A Dadhania     }
63315cb091a4SNikunj A Dadhania     return gen_invalid(ctx);
63325cb091a4SNikunj A Dadhania }
63335cb091a4SNikunj A Dadhania 
633420e2d04eSLeandro Lupori /* Handles stfdp */
6335e3001664SNikunj A Dadhania static void gen_dform3D(DisasContext *ctx)
6336e3001664SNikunj A Dadhania {
633720e2d04eSLeandro Lupori     if ((ctx->opcode & 3) == 0) { /* DS-FORM */
633820e2d04eSLeandro Lupori         /* stfdp */
6339e3001664SNikunj A Dadhania         if (ctx->insns_flags2 & PPC2_ISA205) {
6340e3001664SNikunj A Dadhania             return gen_stfdp(ctx);
6341e3001664SNikunj A Dadhania         }
6342e3001664SNikunj A Dadhania     }
6343e3001664SNikunj A Dadhania     return gen_invalid(ctx);
6344e3001664SNikunj A Dadhania }
6345e3001664SNikunj A Dadhania 
63469d69cfa2SLijun Pan #if defined(TARGET_PPC64)
63479d69cfa2SLijun Pan /* brd */
63489d69cfa2SLijun Pan static void gen_brd(DisasContext *ctx)
63499d69cfa2SLijun Pan {
63509d69cfa2SLijun Pan     tcg_gen_bswap64_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
63519d69cfa2SLijun Pan }
63529d69cfa2SLijun Pan 
63539d69cfa2SLijun Pan /* brw */
63549d69cfa2SLijun Pan static void gen_brw(DisasContext *ctx)
63559d69cfa2SLijun Pan {
63569d69cfa2SLijun Pan     tcg_gen_bswap64_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
63579d69cfa2SLijun Pan     tcg_gen_rotli_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 32);
63589d69cfa2SLijun Pan 
63599d69cfa2SLijun Pan }
63609d69cfa2SLijun Pan 
63619d69cfa2SLijun Pan /* brh */
63629d69cfa2SLijun Pan static void gen_brh(DisasContext *ctx)
63639d69cfa2SLijun Pan {
6364491b3ccaSPhilippe Mathieu-Daudé     TCGv_i64 mask = tcg_constant_i64(0x00ff00ff00ff00ffull);
63659d69cfa2SLijun Pan     TCGv_i64 t1 = tcg_temp_new_i64();
63669d69cfa2SLijun Pan     TCGv_i64 t2 = tcg_temp_new_i64();
63679d69cfa2SLijun Pan 
63689d69cfa2SLijun Pan     tcg_gen_shri_i64(t1, cpu_gpr[rS(ctx->opcode)], 8);
6369491b3ccaSPhilippe Mathieu-Daudé     tcg_gen_and_i64(t2, t1, mask);
6370491b3ccaSPhilippe Mathieu-Daudé     tcg_gen_and_i64(t1, cpu_gpr[rS(ctx->opcode)], mask);
63719d69cfa2SLijun Pan     tcg_gen_shli_i64(t1, t1, 8);
63729d69cfa2SLijun Pan     tcg_gen_or_i64(cpu_gpr[rA(ctx->opcode)], t1, t2);
63739d69cfa2SLijun Pan }
63749d69cfa2SLijun Pan #endif
63759d69cfa2SLijun Pan 
6376fcf5ef2aSThomas Huth static opcode_t opcodes[] = {
63779d69cfa2SLijun Pan #if defined(TARGET_PPC64)
63789d69cfa2SLijun Pan GEN_HANDLER_E(brd, 0x1F, 0x1B, 0x05, 0x0000F801, PPC_NONE, PPC2_ISA310),
63799d69cfa2SLijun Pan GEN_HANDLER_E(brw, 0x1F, 0x1B, 0x04, 0x0000F801, PPC_NONE, PPC2_ISA310),
63809d69cfa2SLijun Pan GEN_HANDLER_E(brh, 0x1F, 0x1B, 0x06, 0x0000F801, PPC_NONE, PPC2_ISA310),
63819d69cfa2SLijun Pan #endif
6382fcf5ef2aSThomas Huth GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE),
6383fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6384fcf5ef2aSThomas Huth GEN_HANDLER_E(cmpeqb, 0x1F, 0x00, 0x07, 0x00600000, PPC_NONE, PPC2_ISA300),
6385fcf5ef2aSThomas Huth #endif
6386fcf5ef2aSThomas Huth GEN_HANDLER_E(cmpb, 0x1F, 0x1C, 0x0F, 0x00000001, PPC_NONE, PPC2_ISA205),
6387fcf5ef2aSThomas Huth GEN_HANDLER_E(cmprb, 0x1F, 0x00, 0x06, 0x00400001, PPC_NONE, PPC2_ISA300),
6388fcf5ef2aSThomas Huth GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL),
6389fcf5ef2aSThomas Huth GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6390fcf5ef2aSThomas Huth GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6391fcf5ef2aSThomas Huth GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER),
6392fcf5ef2aSThomas Huth GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER),
6393fcf5ef2aSThomas Huth GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER),
6394fcf5ef2aSThomas Huth GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER),
6395fcf5ef2aSThomas Huth GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6396fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6397fcf5ef2aSThomas Huth GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B),
6398fcf5ef2aSThomas Huth #endif
6399fcf5ef2aSThomas Huth GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER),
6400fcf5ef2aSThomas Huth GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER),
6401fcf5ef2aSThomas Huth GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6402fcf5ef2aSThomas Huth GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6403fcf5ef2aSThomas Huth GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6404fcf5ef2aSThomas Huth GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER),
6405fcf5ef2aSThomas Huth GEN_HANDLER_E(cnttzw, 0x1F, 0x1A, 0x10, 0x00000000, PPC_NONE, PPC2_ISA300),
640680b8c1eeSNikunj A Dadhania GEN_HANDLER_E(copy, 0x1F, 0x06, 0x18, 0x03C00001, PPC_NONE, PPC2_ISA300),
6407b8b4576eSSuraj Jitindar Singh GEN_HANDLER_E(cp_abort, 0x1F, 0x06, 0x1A, 0x03FFF801, PPC_NONE, PPC2_ISA300),
640880b8c1eeSNikunj A Dadhania GEN_HANDLER_E(paste, 0x1F, 0x06, 0x1C, 0x03C00000, PPC_NONE, PPC2_ISA300),
6409fcf5ef2aSThomas Huth GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER),
6410fcf5ef2aSThomas Huth GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER),
6411fcf5ef2aSThomas Huth GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6412fcf5ef2aSThomas Huth GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6413fcf5ef2aSThomas Huth GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6414fcf5ef2aSThomas Huth GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6415fcf5ef2aSThomas Huth GEN_HANDLER(popcntb, 0x1F, 0x1A, 0x03, 0x0000F801, PPC_POPCNTB),
6416fcf5ef2aSThomas Huth GEN_HANDLER(popcntw, 0x1F, 0x1A, 0x0b, 0x0000F801, PPC_POPCNTWD),
6417fcf5ef2aSThomas Huth GEN_HANDLER_E(prtyw, 0x1F, 0x1A, 0x04, 0x0000F801, PPC_NONE, PPC2_ISA205),
6418fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6419fcf5ef2aSThomas Huth GEN_HANDLER(popcntd, 0x1F, 0x1A, 0x0F, 0x0000F801, PPC_POPCNTWD),
6420fcf5ef2aSThomas Huth GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B),
6421fcf5ef2aSThomas Huth GEN_HANDLER_E(cnttzd, 0x1F, 0x1A, 0x11, 0x00000000, PPC_NONE, PPC2_ISA300),
6422fcf5ef2aSThomas Huth GEN_HANDLER_E(darn, 0x1F, 0x13, 0x17, 0x001CF801, PPC_NONE, PPC2_ISA300),
6423fcf5ef2aSThomas Huth GEN_HANDLER_E(prtyd, 0x1F, 0x1A, 0x05, 0x0000F801, PPC_NONE, PPC2_ISA205),
6424fcf5ef2aSThomas Huth GEN_HANDLER_E(bpermd, 0x1F, 0x1C, 0x07, 0x00000001, PPC_NONE, PPC2_PERM_ISA206),
6425fcf5ef2aSThomas Huth #endif
6426fcf5ef2aSThomas Huth GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6427fcf5ef2aSThomas Huth GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6428fcf5ef2aSThomas Huth GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6429fcf5ef2aSThomas Huth GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER),
6430fcf5ef2aSThomas Huth GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER),
6431fcf5ef2aSThomas Huth GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER),
6432fcf5ef2aSThomas Huth GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER),
6433fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6434fcf5ef2aSThomas Huth GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B),
6435fcf5ef2aSThomas Huth GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B),
6436fcf5ef2aSThomas Huth GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B),
6437fcf5ef2aSThomas Huth GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B),
6438fcf5ef2aSThomas Huth GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B),
6439fcf5ef2aSThomas Huth GEN_HANDLER2_E(extswsli0, "extswsli", 0x1F, 0x1A, 0x1B, 0x00000000,
6440fcf5ef2aSThomas Huth                PPC_NONE, PPC2_ISA300),
6441fcf5ef2aSThomas Huth GEN_HANDLER2_E(extswsli1, "extswsli", 0x1F, 0x1B, 0x1B, 0x00000000,
6442fcf5ef2aSThomas Huth                PPC_NONE, PPC2_ISA300),
6443fcf5ef2aSThomas Huth #endif
64445cb091a4SNikunj A Dadhania /* handles lfdp, lxsd, lxssp */
64455cb091a4SNikunj A Dadhania GEN_HANDLER_E(dform39, 0x39, 0xFF, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA205),
644672b70d5cSLucas Mateus Castro (alqotel) /* handles stfdp, stxsd, stxssp */
6447e3001664SNikunj A Dadhania GEN_HANDLER_E(dform3D, 0x3D, 0xFF, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA205),
6448fcf5ef2aSThomas Huth GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6449fcf5ef2aSThomas Huth GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6450fcf5ef2aSThomas Huth GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING),
6451fcf5ef2aSThomas Huth GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING),
6452fcf5ef2aSThomas Huth GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING),
6453fcf5ef2aSThomas Huth GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING),
6454c8fd8373SCédric Le Goater GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x01FFF801, PPC_MEM_EIEIO),
6455fcf5ef2aSThomas Huth GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM),
6456fcf5ef2aSThomas Huth GEN_HANDLER_E(lbarx, 0x1F, 0x14, 0x01, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
6457fcf5ef2aSThomas Huth GEN_HANDLER_E(lharx, 0x1F, 0x14, 0x03, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
6458fcf5ef2aSThomas Huth GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000000, PPC_RES),
6459a68a6146SBalamuruhan S GEN_HANDLER_E(lwat, 0x1F, 0x06, 0x12, 0x00000001, PPC_NONE, PPC2_ISA300),
6460a3401188SBalamuruhan S GEN_HANDLER_E(stwat, 0x1F, 0x06, 0x16, 0x00000001, PPC_NONE, PPC2_ISA300),
6461fcf5ef2aSThomas Huth GEN_HANDLER_E(stbcx_, 0x1F, 0x16, 0x15, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
6462fcf5ef2aSThomas Huth GEN_HANDLER_E(sthcx_, 0x1F, 0x16, 0x16, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
6463fcf5ef2aSThomas Huth GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES),
6464fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6465a68a6146SBalamuruhan S GEN_HANDLER_E(ldat, 0x1F, 0x06, 0x13, 0x00000001, PPC_NONE, PPC2_ISA300),
6466a3401188SBalamuruhan S GEN_HANDLER_E(stdat, 0x1F, 0x06, 0x17, 0x00000001, PPC_NONE, PPC2_ISA300),
6467fcf5ef2aSThomas Huth GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000000, PPC_64B),
6468fcf5ef2aSThomas Huth GEN_HANDLER_E(lqarx, 0x1F, 0x14, 0x08, 0, PPC_NONE, PPC2_LSQ_ISA207),
6469fcf5ef2aSThomas Huth GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B),
6470fcf5ef2aSThomas Huth GEN_HANDLER_E(stqcx_, 0x1F, 0x16, 0x05, 0, PPC_NONE, PPC2_LSQ_ISA207),
6471fcf5ef2aSThomas Huth #endif
6472fcf5ef2aSThomas Huth GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC),
64730c9717ffSNicholas Piggin /* ISA v3.0 changed the extended opcode from 62 to 30 */
64740c9717ffSNicholas Piggin GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x039FF801, PPC_WAIT),
64750c9717ffSNicholas Piggin GEN_HANDLER_E(wait, 0x1F, 0x1E, 0x00, 0x039CF801, PPC_NONE, PPC2_ISA300),
6476fcf5ef2aSThomas Huth GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
6477fcf5ef2aSThomas Huth GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
6478fcf5ef2aSThomas Huth GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW),
6479fcf5ef2aSThomas Huth GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW),
6480fcf5ef2aSThomas Huth GEN_HANDLER_E(bctar, 0x13, 0x10, 0x11, 0x0000E000, PPC_NONE, PPC2_BCTAR_ISA207),
6481fcf5ef2aSThomas Huth GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER),
6482fcf5ef2aSThomas Huth GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW),
6483fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6484fcf5ef2aSThomas Huth GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B),
64853c89b8d6SNicholas Piggin #if !defined(CONFIG_USER_ONLY)
64863c89b8d6SNicholas Piggin /* Top bit of opc2 corresponds with low bit of LEV, so use two handlers */
64873c89b8d6SNicholas Piggin GEN_HANDLER_E(scv, 0x11, 0x10, 0xFF, 0x03FFF01E, PPC_NONE, PPC2_ISA300),
64883c89b8d6SNicholas Piggin GEN_HANDLER_E(scv, 0x11, 0x00, 0xFF, 0x03FFF01E, PPC_NONE, PPC2_ISA300),
64893c89b8d6SNicholas Piggin GEN_HANDLER_E(rfscv, 0x13, 0x12, 0x02, 0x03FF8001, PPC_NONE, PPC2_ISA300),
64903c89b8d6SNicholas Piggin #endif
6491cdee0e72SNikunj A Dadhania GEN_HANDLER_E(stop, 0x13, 0x12, 0x0b, 0x03FFF801, PPC_NONE, PPC2_ISA300),
6492fcf5ef2aSThomas Huth GEN_HANDLER_E(doze, 0x13, 0x12, 0x0c, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
6493fcf5ef2aSThomas Huth GEN_HANDLER_E(nap, 0x13, 0x12, 0x0d, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
6494fcf5ef2aSThomas Huth GEN_HANDLER_E(sleep, 0x13, 0x12, 0x0e, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
6495fcf5ef2aSThomas Huth GEN_HANDLER_E(rvwinkle, 0x13, 0x12, 0x0f, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
6496fcf5ef2aSThomas Huth GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H),
6497fcf5ef2aSThomas Huth #endif
64983c89b8d6SNicholas Piggin /* Top bit of opc2 corresponds with low bit of LEV, so use two handlers */
64993c89b8d6SNicholas Piggin GEN_HANDLER(sc, 0x11, 0x11, 0xFF, 0x03FFF01D, PPC_FLOW),
65003c89b8d6SNicholas Piggin GEN_HANDLER(sc, 0x11, 0x01, 0xFF, 0x03FFF01D, PPC_FLOW),
6501fcf5ef2aSThomas Huth GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW),
6502fcf5ef2aSThomas Huth GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
6503fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6504fcf5ef2aSThomas Huth GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B),
6505fcf5ef2aSThomas Huth GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B),
6506fcf5ef2aSThomas Huth #endif
6507fcf5ef2aSThomas Huth GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC),
6508fcf5ef2aSThomas Huth GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC),
6509fcf5ef2aSThomas Huth GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC),
6510fcf5ef2aSThomas Huth GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC),
6511fcf5ef2aSThomas Huth GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB),
6512fcf5ef2aSThomas Huth GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC),
6513fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6514fcf5ef2aSThomas Huth GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B),
6515fcf5ef2aSThomas Huth GEN_HANDLER_E(setb, 0x1F, 0x00, 0x04, 0x0003F801, PPC_NONE, PPC2_ISA300),
6516b63d0434SNikunj A Dadhania GEN_HANDLER_E(mcrxrx, 0x1F, 0x00, 0x12, 0x007FF801, PPC_NONE, PPC2_ISA300),
6517fcf5ef2aSThomas Huth #endif
6518fcf5ef2aSThomas Huth GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001EF801, PPC_MISC),
6519fcf5ef2aSThomas Huth GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000000, PPC_MISC),
6520fcf5ef2aSThomas Huth GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE),
652150728199SRoman Kapl GEN_HANDLER_E(dcbfep, 0x1F, 0x1F, 0x03, 0x03C00001, PPC_NONE, PPC2_BOOKE206),
6522fcf5ef2aSThomas Huth GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE),
6523fcf5ef2aSThomas Huth GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE),
652450728199SRoman Kapl GEN_HANDLER_E(dcbstep, 0x1F, 0x1F, 0x01, 0x03E00001, PPC_NONE, PPC2_BOOKE206),
6525fcf5ef2aSThomas Huth GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x00000001, PPC_CACHE),
652650728199SRoman Kapl GEN_HANDLER_E(dcbtep, 0x1F, 0x1F, 0x09, 0x00000001, PPC_NONE, PPC2_BOOKE206),
6527fcf5ef2aSThomas Huth GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x00000001, PPC_CACHE),
652850728199SRoman Kapl GEN_HANDLER_E(dcbtstep, 0x1F, 0x1F, 0x07, 0x00000001, PPC_NONE, PPC2_BOOKE206),
6529fcf5ef2aSThomas Huth GEN_HANDLER_E(dcbtls, 0x1F, 0x06, 0x05, 0x02000001, PPC_BOOKE, PPC2_BOOKE206),
6530e64645baSBernhard Beschow GEN_HANDLER_E(dcblc, 0x1F, 0x06, 0x0c, 0x02000001, PPC_BOOKE, PPC2_BOOKE206),
6531fcf5ef2aSThomas Huth GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZ),
653250728199SRoman Kapl GEN_HANDLER_E(dcbzep, 0x1F, 0x1F, 0x1F, 0x03C00001, PPC_NONE, PPC2_BOOKE206),
6533fcf5ef2aSThomas Huth GEN_HANDLER(dst, 0x1F, 0x16, 0x0A, 0x01800001, PPC_ALTIVEC),
653499d45f8fSBALATON Zoltan GEN_HANDLER(dstst, 0x1F, 0x16, 0x0B, 0x01800001, PPC_ALTIVEC),
6535fcf5ef2aSThomas Huth GEN_HANDLER(dss, 0x1F, 0x16, 0x19, 0x019FF801, PPC_ALTIVEC),
6536fcf5ef2aSThomas Huth GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI),
653750728199SRoman Kapl GEN_HANDLER_E(icbiep, 0x1F, 0x1F, 0x1E, 0x03E00001, PPC_NONE, PPC2_BOOKE206),
6538fcf5ef2aSThomas Huth GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA),
6539fcf5ef2aSThomas Huth GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT),
6540fcf5ef2aSThomas Huth GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT),
6541fcf5ef2aSThomas Huth GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT),
6542fcf5ef2aSThomas Huth GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT),
6543fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6544fcf5ef2aSThomas Huth GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B),
6545fcf5ef2aSThomas Huth GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
6546fcf5ef2aSThomas Huth              PPC_SEGMENT_64B),
6547fcf5ef2aSThomas Huth GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B),
6548fcf5ef2aSThomas Huth GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
6549fcf5ef2aSThomas Huth              PPC_SEGMENT_64B),
6550fcf5ef2aSThomas Huth #endif
6551fcf5ef2aSThomas Huth GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA),
6552efe843d8SDavid Gibson /*
6553efe843d8SDavid Gibson  * XXX Those instructions will need to be handled differently for
6554efe843d8SDavid Gibson  * different ISA versions
6555efe843d8SDavid Gibson  */
6556fcf5ef2aSThomas Huth GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC),
6557fcf5ef2aSThomas Huth GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN),
6558fcf5ef2aSThomas Huth GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN),
6559fcf5ef2aSThomas Huth GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB),
6560fcf5ef2aSThomas Huth GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB),
6561fcf5ef2aSThomas Huth GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI),
6562fcf5ef2aSThomas Huth GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA),
6563fcf5ef2aSThomas Huth GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR),
6564fcf5ef2aSThomas Huth GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR),
6565fcf5ef2aSThomas Huth GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX),
6566fcf5ef2aSThomas Huth GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX),
6567fcf5ef2aSThomas Huth GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON),
6568fcf5ef2aSThomas Huth GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON),
6569fcf5ef2aSThomas Huth GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT),
6570fcf5ef2aSThomas Huth GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON),
6571fcf5ef2aSThomas Huth GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON),
6572fcf5ef2aSThomas Huth GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP),
6573fcf5ef2aSThomas Huth GEN_HANDLER_E(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE, PPC2_BOOKE206),
6574fcf5ef2aSThomas Huth GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI),
6575fcf5ef2aSThomas Huth GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI),
6576fcf5ef2aSThomas Huth GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB),
6577fcf5ef2aSThomas Huth GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB),
6578fcf5ef2aSThomas Huth GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB),
6579fcf5ef2aSThomas Huth GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE),
6580fcf5ef2aSThomas Huth GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE),
6581fcf5ef2aSThomas Huth GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE),
6582fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbre_booke206, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001,
6583fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
6584fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbsx_booke206, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000,
6585fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
6586fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbwe_booke206, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001,
6587fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
6588fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbivax_booke206, "tlbivax", 0x1F, 0x12, 0x18, 0x00000001,
6589fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
6590fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbilx_booke206, "tlbilx", 0x1F, 0x12, 0x00, 0x03800001,
6591fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
6592fcf5ef2aSThomas Huth GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE),
6593fcf5ef2aSThomas Huth GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000E7C01, PPC_WRTEE),
6594fcf5ef2aSThomas Huth GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC),
6595fcf5ef2aSThomas Huth GEN_HANDLER_E(mbar, 0x1F, 0x16, 0x1a, 0x001FF801,
6596fcf5ef2aSThomas Huth               PPC_BOOKE, PPC2_BOOKE206),
659727a3ea7eSBALATON Zoltan GEN_HANDLER(msync_4xx, 0x1F, 0x16, 0x12, 0x039FF801, PPC_BOOKE),
6598fcf5ef2aSThomas Huth GEN_HANDLER2_E(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001,
6599fcf5ef2aSThomas Huth                PPC_BOOKE, PPC2_BOOKE206),
66000c8d8c8bSBALATON Zoltan GEN_HANDLER2(icbt_440, "icbt", 0x1F, 0x06, 0x08, 0x03E00001,
66010c8d8c8bSBALATON Zoltan              PPC_440_SPEC),
6602fcf5ef2aSThomas Huth GEN_HANDLER(lvsl, 0x1f, 0x06, 0x00, 0x00000001, PPC_ALTIVEC),
6603fcf5ef2aSThomas Huth GEN_HANDLER(lvsr, 0x1f, 0x06, 0x01, 0x00000001, PPC_ALTIVEC),
6604fcf5ef2aSThomas Huth GEN_HANDLER(mfvscr, 0x04, 0x2, 0x18, 0x001ff800, PPC_ALTIVEC),
6605fcf5ef2aSThomas Huth GEN_HANDLER(mtvscr, 0x04, 0x2, 0x19, 0x03ff0000, PPC_ALTIVEC),
6606fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6607fcf5ef2aSThomas Huth GEN_HANDLER_E(maddhd_maddhdu, 0x04, 0x18, 0xFF, 0x00000000, PPC_NONE,
6608fcf5ef2aSThomas Huth               PPC2_ISA300),
6609fcf5ef2aSThomas Huth GEN_HANDLER_E(maddld, 0x04, 0x19, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA300),
6610fcf5ef2aSThomas Huth #endif
6611fcf5ef2aSThomas Huth 
6612fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_ADD
6613fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_ADD_CONST
6614fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov)         \
6615fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER),
6616fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val,                        \
6617fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
6618fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER),
6619fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
6620fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
6621fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
6622fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
6623fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
6624fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
6625fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
6626fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
66274c5920afSSuraj Jitindar Singh GEN_HANDLER_E(addex, 0x1F, 0x0A, 0x05, 0x00000000, PPC_NONE, PPC2_ISA300),
6628fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
6629fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
6630fcf5ef2aSThomas Huth 
6631fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_DIVW
6632fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov)                      \
6633fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER)
6634fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0),
6635fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1),
6636fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0),
6637fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1),
6638fcf5ef2aSThomas Huth GEN_HANDLER_E(divwe, 0x1F, 0x0B, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206),
6639fcf5ef2aSThomas Huth GEN_HANDLER_E(divweo, 0x1F, 0x0B, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206),
6640fcf5ef2aSThomas Huth GEN_HANDLER_E(divweu, 0x1F, 0x0B, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206),
6641fcf5ef2aSThomas Huth GEN_HANDLER_E(divweuo, 0x1F, 0x0B, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206),
6642fcf5ef2aSThomas Huth GEN_HANDLER_E(modsw, 0x1F, 0x0B, 0x18, 0x00000001, PPC_NONE, PPC2_ISA300),
6643fcf5ef2aSThomas Huth GEN_HANDLER_E(moduw, 0x1F, 0x0B, 0x08, 0x00000001, PPC_NONE, PPC2_ISA300),
6644fcf5ef2aSThomas Huth 
6645fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6646fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_DIVD
6647fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov)                      \
6648fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
6649fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0),
6650fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1),
6651fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0),
6652fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1),
6653fcf5ef2aSThomas Huth 
6654fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeu, 0x1F, 0x09, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206),
6655fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeuo, 0x1F, 0x09, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206),
6656fcf5ef2aSThomas Huth GEN_HANDLER_E(divde, 0x1F, 0x09, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206),
6657fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeo, 0x1F, 0x09, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206),
6658fcf5ef2aSThomas Huth GEN_HANDLER_E(modsd, 0x1F, 0x09, 0x18, 0x00000001, PPC_NONE, PPC2_ISA300),
6659fcf5ef2aSThomas Huth GEN_HANDLER_E(modud, 0x1F, 0x09, 0x08, 0x00000001, PPC_NONE, PPC2_ISA300),
6660fcf5ef2aSThomas Huth 
6661fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_MUL_HELPER
6662fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MUL_HELPER(name, opc3)                                  \
6663fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
6664fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00),
6665fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02),
6666fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17),
6667fcf5ef2aSThomas Huth #endif
6668fcf5ef2aSThomas Huth 
6669fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_SUBF
6670fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_SUBF_CONST
6671fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov)        \
6672fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER),
6673fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val,                       \
6674fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
6675fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER),
6676fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
6677fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
6678fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
6679fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
6680fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
6681fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
6682fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
6683fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
6684fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
6685fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
6686fcf5ef2aSThomas Huth 
6687fcf5ef2aSThomas Huth #undef GEN_LOGICAL1
6688fcf5ef2aSThomas Huth #undef GEN_LOGICAL2
6689fcf5ef2aSThomas Huth #define GEN_LOGICAL2(name, tcg_op, opc, type)                                 \
6690fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type)
6691fcf5ef2aSThomas Huth #define GEN_LOGICAL1(name, tcg_op, opc, type)                                 \
6692fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)
6693fcf5ef2aSThomas Huth GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER),
6694fcf5ef2aSThomas Huth GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER),
6695fcf5ef2aSThomas Huth GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER),
6696fcf5ef2aSThomas Huth GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER),
6697fcf5ef2aSThomas Huth GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER),
6698fcf5ef2aSThomas Huth GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER),
6699fcf5ef2aSThomas Huth GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER),
6700fcf5ef2aSThomas Huth GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER),
6701fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6702fcf5ef2aSThomas Huth GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B),
6703fcf5ef2aSThomas Huth #endif
6704fcf5ef2aSThomas Huth 
6705fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6706fcf5ef2aSThomas Huth #undef GEN_PPC64_R2
6707fcf5ef2aSThomas Huth #undef GEN_PPC64_R4
6708fcf5ef2aSThomas Huth #define GEN_PPC64_R2(name, opc1, opc2)                                        \
6709fcf5ef2aSThomas Huth GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
6710fcf5ef2aSThomas Huth GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
6711fcf5ef2aSThomas Huth              PPC_64B)
6712fcf5ef2aSThomas Huth #define GEN_PPC64_R4(name, opc1, opc2)                                        \
6713fcf5ef2aSThomas Huth GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
6714fcf5ef2aSThomas Huth GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000,   \
6715fcf5ef2aSThomas Huth              PPC_64B),                                                        \
6716fcf5ef2aSThomas Huth GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
6717fcf5ef2aSThomas Huth              PPC_64B),                                                        \
6718fcf5ef2aSThomas Huth GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000,   \
6719fcf5ef2aSThomas Huth              PPC_64B)
6720fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicl, 0x1E, 0x00),
6721fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicr, 0x1E, 0x02),
6722fcf5ef2aSThomas Huth GEN_PPC64_R4(rldic, 0x1E, 0x04),
6723fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcl, 0x1E, 0x08),
6724fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcr, 0x1E, 0x09),
6725fcf5ef2aSThomas Huth GEN_PPC64_R4(rldimi, 0x1E, 0x06),
6726fcf5ef2aSThomas Huth #endif
6727fcf5ef2aSThomas Huth 
6728fcf5ef2aSThomas Huth #undef GEN_LDX_E
6729fcf5ef2aSThomas Huth #define GEN_LDX_E(name, ldop, opc2, opc3, type, type2, chk)                   \
6730fcf5ef2aSThomas Huth GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000001, type, type2),
6731fcf5ef2aSThomas Huth 
6732fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6733fcf5ef2aSThomas Huth GEN_LDX_E(ldbr, ld64ur_i64, 0x14, 0x10, PPC_NONE, PPC2_DBRX, CHK_NONE)
6734fcf5ef2aSThomas Huth 
6735fcf5ef2aSThomas Huth /* HV/P7 and later only */
6736fcf5ef2aSThomas Huth GEN_LDX_HVRM(ldcix, ld64_i64, 0x15, 0x1b, PPC_CILDST)
6737fcf5ef2aSThomas Huth GEN_LDX_HVRM(lwzcix, ld32u, 0x15, 0x18, PPC_CILDST)
6738fcf5ef2aSThomas Huth GEN_LDX_HVRM(lhzcix, ld16u, 0x15, 0x19, PPC_CILDST)
6739fcf5ef2aSThomas Huth GEN_LDX_HVRM(lbzcix, ld8u, 0x15, 0x1a, PPC_CILDST)
6740fcf5ef2aSThomas Huth #endif
6741fcf5ef2aSThomas Huth GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER)
6742fcf5ef2aSThomas Huth GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER)
6743fcf5ef2aSThomas Huth 
674450728199SRoman Kapl /* External PID based load */
674550728199SRoman Kapl #undef GEN_LDEPX
674650728199SRoman Kapl #define GEN_LDEPX(name, ldop, opc2, opc3)                                     \
674750728199SRoman Kapl GEN_HANDLER_E(name##epx, 0x1F, opc2, opc3,                                    \
674850728199SRoman Kapl               0x00000001, PPC_NONE, PPC2_BOOKE206),
674950728199SRoman Kapl 
675050728199SRoman Kapl GEN_LDEPX(lb, DEF_MEMOP(MO_UB), 0x1F, 0x02)
675150728199SRoman Kapl GEN_LDEPX(lh, DEF_MEMOP(MO_UW), 0x1F, 0x08)
675250728199SRoman Kapl GEN_LDEPX(lw, DEF_MEMOP(MO_UL), 0x1F, 0x00)
675350728199SRoman Kapl #if defined(TARGET_PPC64)
6754fc313c64SFrédéric Pétrot GEN_LDEPX(ld, DEF_MEMOP(MO_UQ), 0x1D, 0x00)
675550728199SRoman Kapl #endif
675650728199SRoman Kapl 
6757fcf5ef2aSThomas Huth #undef GEN_STX_E
6758fcf5ef2aSThomas Huth #define GEN_STX_E(name, stop, opc2, opc3, type, type2, chk)                   \
67590123d3cbSBALATON Zoltan GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000000, type, type2),
6760fcf5ef2aSThomas Huth 
6761fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6762fcf5ef2aSThomas Huth GEN_STX_E(stdbr, st64r_i64, 0x14, 0x14, PPC_NONE, PPC2_DBRX, CHK_NONE)
6763fcf5ef2aSThomas Huth GEN_STX_HVRM(stdcix, st64_i64, 0x15, 0x1f, PPC_CILDST)
6764fcf5ef2aSThomas Huth GEN_STX_HVRM(stwcix, st32, 0x15, 0x1c, PPC_CILDST)
6765fcf5ef2aSThomas Huth GEN_STX_HVRM(sthcix, st16, 0x15, 0x1d, PPC_CILDST)
6766fcf5ef2aSThomas Huth GEN_STX_HVRM(stbcix, st8, 0x15, 0x1e, PPC_CILDST)
6767fcf5ef2aSThomas Huth #endif
6768fcf5ef2aSThomas Huth GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER)
6769fcf5ef2aSThomas Huth GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER)
6770fcf5ef2aSThomas Huth 
677150728199SRoman Kapl #undef GEN_STEPX
677250728199SRoman Kapl #define GEN_STEPX(name, ldop, opc2, opc3)                                     \
677350728199SRoman Kapl GEN_HANDLER_E(name##epx, 0x1F, opc2, opc3,                                    \
677450728199SRoman Kapl               0x00000001, PPC_NONE, PPC2_BOOKE206),
677550728199SRoman Kapl 
677650728199SRoman Kapl GEN_STEPX(stb, DEF_MEMOP(MO_UB), 0x1F, 0x06)
677750728199SRoman Kapl GEN_STEPX(sth, DEF_MEMOP(MO_UW), 0x1F, 0x0C)
677850728199SRoman Kapl GEN_STEPX(stw, DEF_MEMOP(MO_UL), 0x1F, 0x04)
677950728199SRoman Kapl #if defined(TARGET_PPC64)
6780fc313c64SFrédéric Pétrot GEN_STEPX(std, DEF_MEMOP(MO_UQ), 0x1D, 0x04)
678150728199SRoman Kapl #endif
678250728199SRoman Kapl 
6783fcf5ef2aSThomas Huth #undef GEN_CRLOGIC
6784fcf5ef2aSThomas Huth #define GEN_CRLOGIC(name, tcg_op, opc)                                        \
6785fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)
6786fcf5ef2aSThomas Huth GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08),
6787fcf5ef2aSThomas Huth GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04),
6788fcf5ef2aSThomas Huth GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09),
6789fcf5ef2aSThomas Huth GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07),
6790fcf5ef2aSThomas Huth GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01),
6791fcf5ef2aSThomas Huth GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E),
6792fcf5ef2aSThomas Huth GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D),
6793fcf5ef2aSThomas Huth GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06),
6794fcf5ef2aSThomas Huth 
6795fcf5ef2aSThomas Huth #undef GEN_MAC_HANDLER
6796fcf5ef2aSThomas Huth #define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
6797fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)
6798fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchw, 0x0C, 0x05),
6799fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwo, 0x0C, 0x15),
6800fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchws, 0x0C, 0x07),
6801fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwso, 0x0C, 0x17),
6802fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06),
6803fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16),
6804fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwu, 0x0C, 0x04),
6805fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14),
6806fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhw, 0x0C, 0x01),
6807fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwo, 0x0C, 0x11),
6808fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhws, 0x0C, 0x03),
6809fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwso, 0x0C, 0x13),
6810fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02),
6811fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12),
6812fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwu, 0x0C, 0x00),
6813fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10),
6814fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D),
6815fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D),
6816fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F),
6817fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F),
6818fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C),
6819fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C),
6820fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E),
6821fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E),
6822fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05),
6823fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15),
6824fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07),
6825fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17),
6826fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01),
6827fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11),
6828fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03),
6829fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13),
6830fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D),
6831fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D),
6832fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F),
6833fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F),
6834fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchw, 0x08, 0x05),
6835fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchwu, 0x08, 0x04),
6836fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhw, 0x08, 0x01),
6837fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00),
6838fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhw, 0x08, 0x0D),
6839fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C),
6840fcf5ef2aSThomas Huth 
6841fcf5ef2aSThomas Huth GEN_HANDLER2_E(tbegin, "tbegin", 0x1F, 0x0E, 0x14, 0x01DFF800, \
6842fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6843fcf5ef2aSThomas Huth GEN_HANDLER2_E(tend,   "tend",   0x1F, 0x0E, 0x15, 0x01FFF800, \
6844fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6845fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabort, "tabort", 0x1F, 0x0E, 0x1C, 0x03E0F800, \
6846fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6847fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortwc, "tabortwc", 0x1F, 0x0E, 0x18, 0x00000000, \
6848fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6849fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortwci, "tabortwci", 0x1F, 0x0E, 0x1A, 0x00000000, \
6850fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6851fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortdc, "tabortdc", 0x1F, 0x0E, 0x19, 0x00000000, \
6852fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6853fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortdci, "tabortdci", 0x1F, 0x0E, 0x1B, 0x00000000, \
6854fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6855fcf5ef2aSThomas Huth GEN_HANDLER2_E(tsr, "tsr", 0x1F, 0x0E, 0x17, 0x03DFF800, \
6856fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6857fcf5ef2aSThomas Huth GEN_HANDLER2_E(tcheck, "tcheck", 0x1F, 0x0E, 0x16, 0x007FF800, \
6858fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6859fcf5ef2aSThomas Huth GEN_HANDLER2_E(treclaim, "treclaim", 0x1F, 0x0E, 0x1D, 0x03E0F800, \
6860fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6861fcf5ef2aSThomas Huth GEN_HANDLER2_E(trechkpt, "trechkpt", 0x1F, 0x0E, 0x1F, 0x03FFF800, \
6862fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6863fcf5ef2aSThomas Huth 
6864139c1837SPaolo Bonzini #include "translate/fp-ops.c.inc"
6865fcf5ef2aSThomas Huth 
6866139c1837SPaolo Bonzini #include "translate/vmx-ops.c.inc"
6867fcf5ef2aSThomas Huth 
6868139c1837SPaolo Bonzini #include "translate/vsx-ops.c.inc"
6869fcf5ef2aSThomas Huth 
6870139c1837SPaolo Bonzini #include "translate/spe-ops.c.inc"
6871fcf5ef2aSThomas Huth };
6872fcf5ef2aSThomas Huth 
68737468e2c8SBruno Larsen (billionai) /*****************************************************************************/
68747468e2c8SBruno Larsen (billionai) /* Opcode types */
68757468e2c8SBruno Larsen (billionai) enum {
68767468e2c8SBruno Larsen (billionai)     PPC_DIRECT   = 0, /* Opcode routine        */
68777468e2c8SBruno Larsen (billionai)     PPC_INDIRECT = 1, /* Indirect opcode table */
68787468e2c8SBruno Larsen (billionai) };
68797468e2c8SBruno Larsen (billionai) 
68807468e2c8SBruno Larsen (billionai) #define PPC_OPCODE_MASK 0x3
68817468e2c8SBruno Larsen (billionai) 
68827468e2c8SBruno Larsen (billionai) static inline int is_indirect_opcode(void *handler)
68837468e2c8SBruno Larsen (billionai) {
68847468e2c8SBruno Larsen (billionai)     return ((uintptr_t)handler & PPC_OPCODE_MASK) == PPC_INDIRECT;
68857468e2c8SBruno Larsen (billionai) }
68867468e2c8SBruno Larsen (billionai) 
68877468e2c8SBruno Larsen (billionai) static inline opc_handler_t **ind_table(void *handler)
68887468e2c8SBruno Larsen (billionai) {
68897468e2c8SBruno Larsen (billionai)     return (opc_handler_t **)((uintptr_t)handler & ~PPC_OPCODE_MASK);
68907468e2c8SBruno Larsen (billionai) }
68917468e2c8SBruno Larsen (billionai) 
68927468e2c8SBruno Larsen (billionai) /* Instruction table creation */
68937468e2c8SBruno Larsen (billionai) /* Opcodes tables creation */
68947468e2c8SBruno Larsen (billionai) static void fill_new_table(opc_handler_t **table, int len)
68957468e2c8SBruno Larsen (billionai) {
68967468e2c8SBruno Larsen (billionai)     int i;
68977468e2c8SBruno Larsen (billionai) 
68987468e2c8SBruno Larsen (billionai)     for (i = 0; i < len; i++) {
68997468e2c8SBruno Larsen (billionai)         table[i] = &invalid_handler;
69007468e2c8SBruno Larsen (billionai)     }
69017468e2c8SBruno Larsen (billionai) }
69027468e2c8SBruno Larsen (billionai) 
69037468e2c8SBruno Larsen (billionai) static int create_new_table(opc_handler_t **table, unsigned char idx)
69047468e2c8SBruno Larsen (billionai) {
69057468e2c8SBruno Larsen (billionai)     opc_handler_t **tmp;
69067468e2c8SBruno Larsen (billionai) 
69077468e2c8SBruno Larsen (billionai)     tmp = g_new(opc_handler_t *, PPC_CPU_INDIRECT_OPCODES_LEN);
69087468e2c8SBruno Larsen (billionai)     fill_new_table(tmp, PPC_CPU_INDIRECT_OPCODES_LEN);
69097468e2c8SBruno Larsen (billionai)     table[idx] = (opc_handler_t *)((uintptr_t)tmp | PPC_INDIRECT);
69107468e2c8SBruno Larsen (billionai) 
69117468e2c8SBruno Larsen (billionai)     return 0;
69127468e2c8SBruno Larsen (billionai) }
69137468e2c8SBruno Larsen (billionai) 
69147468e2c8SBruno Larsen (billionai) static int insert_in_table(opc_handler_t **table, unsigned char idx,
69157468e2c8SBruno Larsen (billionai)                             opc_handler_t *handler)
69167468e2c8SBruno Larsen (billionai) {
69177468e2c8SBruno Larsen (billionai)     if (table[idx] != &invalid_handler) {
69187468e2c8SBruno Larsen (billionai)         return -1;
69197468e2c8SBruno Larsen (billionai)     }
69207468e2c8SBruno Larsen (billionai)     table[idx] = handler;
69217468e2c8SBruno Larsen (billionai) 
69227468e2c8SBruno Larsen (billionai)     return 0;
69237468e2c8SBruno Larsen (billionai) }
69247468e2c8SBruno Larsen (billionai) 
69257468e2c8SBruno Larsen (billionai) static int register_direct_insn(opc_handler_t **ppc_opcodes,
69267468e2c8SBruno Larsen (billionai)                                 unsigned char idx, opc_handler_t *handler)
69277468e2c8SBruno Larsen (billionai) {
69287468e2c8SBruno Larsen (billionai)     if (insert_in_table(ppc_opcodes, idx, handler) < 0) {
69297468e2c8SBruno Larsen (billionai)         printf("*** ERROR: opcode %02x already assigned in main "
69307468e2c8SBruno Larsen (billionai)                "opcode table\n", idx);
69317468e2c8SBruno Larsen (billionai)         return -1;
69327468e2c8SBruno Larsen (billionai)     }
69337468e2c8SBruno Larsen (billionai) 
69347468e2c8SBruno Larsen (billionai)     return 0;
69357468e2c8SBruno Larsen (billionai) }
69367468e2c8SBruno Larsen (billionai) 
69377468e2c8SBruno Larsen (billionai) static int register_ind_in_table(opc_handler_t **table,
69387468e2c8SBruno Larsen (billionai)                                  unsigned char idx1, unsigned char idx2,
69397468e2c8SBruno Larsen (billionai)                                  opc_handler_t *handler)
69407468e2c8SBruno Larsen (billionai) {
69417468e2c8SBruno Larsen (billionai)     if (table[idx1] == &invalid_handler) {
69427468e2c8SBruno Larsen (billionai)         if (create_new_table(table, idx1) < 0) {
69437468e2c8SBruno Larsen (billionai)             printf("*** ERROR: unable to create indirect table "
69447468e2c8SBruno Larsen (billionai)                    "idx=%02x\n", idx1);
69457468e2c8SBruno Larsen (billionai)             return -1;
69467468e2c8SBruno Larsen (billionai)         }
69477468e2c8SBruno Larsen (billionai)     } else {
69487468e2c8SBruno Larsen (billionai)         if (!is_indirect_opcode(table[idx1])) {
69497468e2c8SBruno Larsen (billionai)             printf("*** ERROR: idx %02x already assigned to a direct "
69507468e2c8SBruno Larsen (billionai)                    "opcode\n", idx1);
69517468e2c8SBruno Larsen (billionai)             return -1;
69527468e2c8SBruno Larsen (billionai)         }
69537468e2c8SBruno Larsen (billionai)     }
69547468e2c8SBruno Larsen (billionai)     if (handler != NULL &&
69557468e2c8SBruno Larsen (billionai)         insert_in_table(ind_table(table[idx1]), idx2, handler) < 0) {
69567468e2c8SBruno Larsen (billionai)         printf("*** ERROR: opcode %02x already assigned in "
69577468e2c8SBruno Larsen (billionai)                "opcode table %02x\n", idx2, idx1);
69587468e2c8SBruno Larsen (billionai)         return -1;
69597468e2c8SBruno Larsen (billionai)     }
69607468e2c8SBruno Larsen (billionai) 
69617468e2c8SBruno Larsen (billionai)     return 0;
69627468e2c8SBruno Larsen (billionai) }
69637468e2c8SBruno Larsen (billionai) 
69647468e2c8SBruno Larsen (billionai) static int register_ind_insn(opc_handler_t **ppc_opcodes,
69657468e2c8SBruno Larsen (billionai)                              unsigned char idx1, unsigned char idx2,
69667468e2c8SBruno Larsen (billionai)                              opc_handler_t *handler)
69677468e2c8SBruno Larsen (billionai) {
69687468e2c8SBruno Larsen (billionai)     return register_ind_in_table(ppc_opcodes, idx1, idx2, handler);
69697468e2c8SBruno Larsen (billionai) }
69707468e2c8SBruno Larsen (billionai) 
69717468e2c8SBruno Larsen (billionai) static int register_dblind_insn(opc_handler_t **ppc_opcodes,
69727468e2c8SBruno Larsen (billionai)                                 unsigned char idx1, unsigned char idx2,
69737468e2c8SBruno Larsen (billionai)                                 unsigned char idx3, opc_handler_t *handler)
69747468e2c8SBruno Larsen (billionai) {
69757468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(ppc_opcodes, idx1, idx2, NULL) < 0) {
69767468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to join indirect table idx "
69777468e2c8SBruno Larsen (billionai)                "[%02x-%02x]\n", idx1, idx2);
69787468e2c8SBruno Larsen (billionai)         return -1;
69797468e2c8SBruno Larsen (billionai)     }
69807468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(ind_table(ppc_opcodes[idx1]), idx2, idx3,
69817468e2c8SBruno Larsen (billionai)                               handler) < 0) {
69827468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to insert opcode "
69837468e2c8SBruno Larsen (billionai)                "[%02x-%02x-%02x]\n", idx1, idx2, idx3);
69847468e2c8SBruno Larsen (billionai)         return -1;
69857468e2c8SBruno Larsen (billionai)     }
69867468e2c8SBruno Larsen (billionai) 
69877468e2c8SBruno Larsen (billionai)     return 0;
69887468e2c8SBruno Larsen (billionai) }
69897468e2c8SBruno Larsen (billionai) 
69907468e2c8SBruno Larsen (billionai) static int register_trplind_insn(opc_handler_t **ppc_opcodes,
69917468e2c8SBruno Larsen (billionai)                                  unsigned char idx1, unsigned char idx2,
69927468e2c8SBruno Larsen (billionai)                                  unsigned char idx3, unsigned char idx4,
69937468e2c8SBruno Larsen (billionai)                                  opc_handler_t *handler)
69947468e2c8SBruno Larsen (billionai) {
69957468e2c8SBruno Larsen (billionai)     opc_handler_t **table;
69967468e2c8SBruno Larsen (billionai) 
69977468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(ppc_opcodes, idx1, idx2, NULL) < 0) {
69987468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to join indirect table idx "
69997468e2c8SBruno Larsen (billionai)                "[%02x-%02x]\n", idx1, idx2);
70007468e2c8SBruno Larsen (billionai)         return -1;
70017468e2c8SBruno Larsen (billionai)     }
70027468e2c8SBruno Larsen (billionai)     table = ind_table(ppc_opcodes[idx1]);
70037468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(table, idx2, idx3, NULL) < 0) {
70047468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to join 2nd-level indirect table idx "
70057468e2c8SBruno Larsen (billionai)                "[%02x-%02x-%02x]\n", idx1, idx2, idx3);
70067468e2c8SBruno Larsen (billionai)         return -1;
70077468e2c8SBruno Larsen (billionai)     }
70087468e2c8SBruno Larsen (billionai)     table = ind_table(table[idx2]);
70097468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(table, idx3, idx4, handler) < 0) {
70107468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to insert opcode "
70117468e2c8SBruno Larsen (billionai)                "[%02x-%02x-%02x-%02x]\n", idx1, idx2, idx3, idx4);
70127468e2c8SBruno Larsen (billionai)         return -1;
70137468e2c8SBruno Larsen (billionai)     }
70147468e2c8SBruno Larsen (billionai)     return 0;
70157468e2c8SBruno Larsen (billionai) }
70167468e2c8SBruno Larsen (billionai) static int register_insn(opc_handler_t **ppc_opcodes, opcode_t *insn)
70177468e2c8SBruno Larsen (billionai) {
70187468e2c8SBruno Larsen (billionai)     if (insn->opc2 != 0xFF) {
70197468e2c8SBruno Larsen (billionai)         if (insn->opc3 != 0xFF) {
70207468e2c8SBruno Larsen (billionai)             if (insn->opc4 != 0xFF) {
70217468e2c8SBruno Larsen (billionai)                 if (register_trplind_insn(ppc_opcodes, insn->opc1, insn->opc2,
70227468e2c8SBruno Larsen (billionai)                                           insn->opc3, insn->opc4,
70237468e2c8SBruno Larsen (billionai)                                           &insn->handler) < 0) {
70247468e2c8SBruno Larsen (billionai)                     return -1;
70257468e2c8SBruno Larsen (billionai)                 }
70267468e2c8SBruno Larsen (billionai)             } else {
70277468e2c8SBruno Larsen (billionai)                 if (register_dblind_insn(ppc_opcodes, insn->opc1, insn->opc2,
70287468e2c8SBruno Larsen (billionai)                                          insn->opc3, &insn->handler) < 0) {
70297468e2c8SBruno Larsen (billionai)                     return -1;
70307468e2c8SBruno Larsen (billionai)                 }
70317468e2c8SBruno Larsen (billionai)             }
70327468e2c8SBruno Larsen (billionai)         } else {
70337468e2c8SBruno Larsen (billionai)             if (register_ind_insn(ppc_opcodes, insn->opc1,
70347468e2c8SBruno Larsen (billionai)                                   insn->opc2, &insn->handler) < 0) {
70357468e2c8SBruno Larsen (billionai)                 return -1;
70367468e2c8SBruno Larsen (billionai)             }
70377468e2c8SBruno Larsen (billionai)         }
70387468e2c8SBruno Larsen (billionai)     } else {
70397468e2c8SBruno Larsen (billionai)         if (register_direct_insn(ppc_opcodes, insn->opc1, &insn->handler) < 0) {
70407468e2c8SBruno Larsen (billionai)             return -1;
70417468e2c8SBruno Larsen (billionai)         }
70427468e2c8SBruno Larsen (billionai)     }
70437468e2c8SBruno Larsen (billionai) 
70447468e2c8SBruno Larsen (billionai)     return 0;
70457468e2c8SBruno Larsen (billionai) }
70467468e2c8SBruno Larsen (billionai) 
70477468e2c8SBruno Larsen (billionai) static int test_opcode_table(opc_handler_t **table, int len)
70487468e2c8SBruno Larsen (billionai) {
70497468e2c8SBruno Larsen (billionai)     int i, count, tmp;
70507468e2c8SBruno Larsen (billionai) 
70517468e2c8SBruno Larsen (billionai)     for (i = 0, count = 0; i < len; i++) {
70527468e2c8SBruno Larsen (billionai)         /* Consistency fixup */
70537468e2c8SBruno Larsen (billionai)         if (table[i] == NULL) {
70547468e2c8SBruno Larsen (billionai)             table[i] = &invalid_handler;
70557468e2c8SBruno Larsen (billionai)         }
70567468e2c8SBruno Larsen (billionai)         if (table[i] != &invalid_handler) {
70577468e2c8SBruno Larsen (billionai)             if (is_indirect_opcode(table[i])) {
70587468e2c8SBruno Larsen (billionai)                 tmp = test_opcode_table(ind_table(table[i]),
70597468e2c8SBruno Larsen (billionai)                     PPC_CPU_INDIRECT_OPCODES_LEN);
70607468e2c8SBruno Larsen (billionai)                 if (tmp == 0) {
70617468e2c8SBruno Larsen (billionai)                     free(table[i]);
70627468e2c8SBruno Larsen (billionai)                     table[i] = &invalid_handler;
70637468e2c8SBruno Larsen (billionai)                 } else {
70647468e2c8SBruno Larsen (billionai)                     count++;
70657468e2c8SBruno Larsen (billionai)                 }
70667468e2c8SBruno Larsen (billionai)             } else {
70677468e2c8SBruno Larsen (billionai)                 count++;
70687468e2c8SBruno Larsen (billionai)             }
70697468e2c8SBruno Larsen (billionai)         }
70707468e2c8SBruno Larsen (billionai)     }
70717468e2c8SBruno Larsen (billionai) 
70727468e2c8SBruno Larsen (billionai)     return count;
70737468e2c8SBruno Larsen (billionai) }
70747468e2c8SBruno Larsen (billionai) 
70757468e2c8SBruno Larsen (billionai) static void fix_opcode_tables(opc_handler_t **ppc_opcodes)
70767468e2c8SBruno Larsen (billionai) {
70777468e2c8SBruno Larsen (billionai)     if (test_opcode_table(ppc_opcodes, PPC_CPU_OPCODES_LEN) == 0) {
70787468e2c8SBruno Larsen (billionai)         printf("*** WARNING: no opcode defined !\n");
70797468e2c8SBruno Larsen (billionai)     }
70807468e2c8SBruno Larsen (billionai) }
70817468e2c8SBruno Larsen (billionai) 
70827468e2c8SBruno Larsen (billionai) /*****************************************************************************/
70837468e2c8SBruno Larsen (billionai) void create_ppc_opcodes(PowerPCCPU *cpu, Error **errp)
70847468e2c8SBruno Larsen (billionai) {
70857468e2c8SBruno Larsen (billionai)     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
70867468e2c8SBruno Larsen (billionai)     opcode_t *opc;
70877468e2c8SBruno Larsen (billionai) 
70887468e2c8SBruno Larsen (billionai)     fill_new_table(cpu->opcodes, PPC_CPU_OPCODES_LEN);
70897468e2c8SBruno Larsen (billionai)     for (opc = opcodes; opc < &opcodes[ARRAY_SIZE(opcodes)]; opc++) {
70907468e2c8SBruno Larsen (billionai)         if (((opc->handler.type & pcc->insns_flags) != 0) ||
70917468e2c8SBruno Larsen (billionai)             ((opc->handler.type2 & pcc->insns_flags2) != 0)) {
70927468e2c8SBruno Larsen (billionai)             if (register_insn(cpu->opcodes, opc) < 0) {
70937468e2c8SBruno Larsen (billionai)                 error_setg(errp, "ERROR initializing PowerPC instruction "
70947468e2c8SBruno Larsen (billionai)                            "0x%02x 0x%02x 0x%02x", opc->opc1, opc->opc2,
70957468e2c8SBruno Larsen (billionai)                            opc->opc3);
70967468e2c8SBruno Larsen (billionai)                 return;
70977468e2c8SBruno Larsen (billionai)             }
70987468e2c8SBruno Larsen (billionai)         }
70997468e2c8SBruno Larsen (billionai)     }
71007468e2c8SBruno Larsen (billionai)     fix_opcode_tables(cpu->opcodes);
71017468e2c8SBruno Larsen (billionai)     fflush(stdout);
71027468e2c8SBruno Larsen (billionai)     fflush(stderr);
71037468e2c8SBruno Larsen (billionai) }
71047468e2c8SBruno Larsen (billionai) 
71057468e2c8SBruno Larsen (billionai) void destroy_ppc_opcodes(PowerPCCPU *cpu)
71067468e2c8SBruno Larsen (billionai) {
71077468e2c8SBruno Larsen (billionai)     opc_handler_t **table, **table_2;
71087468e2c8SBruno Larsen (billionai)     int i, j, k;
71097468e2c8SBruno Larsen (billionai) 
71107468e2c8SBruno Larsen (billionai)     for (i = 0; i < PPC_CPU_OPCODES_LEN; i++) {
71117468e2c8SBruno Larsen (billionai)         if (cpu->opcodes[i] == &invalid_handler) {
71127468e2c8SBruno Larsen (billionai)             continue;
71137468e2c8SBruno Larsen (billionai)         }
71147468e2c8SBruno Larsen (billionai)         if (is_indirect_opcode(cpu->opcodes[i])) {
71157468e2c8SBruno Larsen (billionai)             table = ind_table(cpu->opcodes[i]);
71167468e2c8SBruno Larsen (billionai)             for (j = 0; j < PPC_CPU_INDIRECT_OPCODES_LEN; j++) {
71177468e2c8SBruno Larsen (billionai)                 if (table[j] == &invalid_handler) {
71187468e2c8SBruno Larsen (billionai)                     continue;
71197468e2c8SBruno Larsen (billionai)                 }
71207468e2c8SBruno Larsen (billionai)                 if (is_indirect_opcode(table[j])) {
71217468e2c8SBruno Larsen (billionai)                     table_2 = ind_table(table[j]);
71227468e2c8SBruno Larsen (billionai)                     for (k = 0; k < PPC_CPU_INDIRECT_OPCODES_LEN; k++) {
71237468e2c8SBruno Larsen (billionai)                         if (table_2[k] != &invalid_handler &&
71247468e2c8SBruno Larsen (billionai)                             is_indirect_opcode(table_2[k])) {
71257468e2c8SBruno Larsen (billionai)                             g_free((opc_handler_t *)((uintptr_t)table_2[k] &
71267468e2c8SBruno Larsen (billionai)                                                      ~PPC_INDIRECT));
71277468e2c8SBruno Larsen (billionai)                         }
71287468e2c8SBruno Larsen (billionai)                     }
71297468e2c8SBruno Larsen (billionai)                     g_free((opc_handler_t *)((uintptr_t)table[j] &
71307468e2c8SBruno Larsen (billionai)                                              ~PPC_INDIRECT));
71317468e2c8SBruno Larsen (billionai)                 }
71327468e2c8SBruno Larsen (billionai)             }
71337468e2c8SBruno Larsen (billionai)             g_free((opc_handler_t *)((uintptr_t)cpu->opcodes[i] &
71347468e2c8SBruno Larsen (billionai)                 ~PPC_INDIRECT));
71357468e2c8SBruno Larsen (billionai)         }
71367468e2c8SBruno Larsen (billionai)     }
71377468e2c8SBruno Larsen (billionai) }
71387468e2c8SBruno Larsen (billionai) 
71397468e2c8SBruno Larsen (billionai) int ppc_fixup_cpu(PowerPCCPU *cpu)
71407468e2c8SBruno Larsen (billionai) {
71417468e2c8SBruno Larsen (billionai)     CPUPPCState *env = &cpu->env;
71427468e2c8SBruno Larsen (billionai) 
71437468e2c8SBruno Larsen (billionai)     /*
71447468e2c8SBruno Larsen (billionai)      * TCG doesn't (yet) emulate some groups of instructions that are
71457468e2c8SBruno Larsen (billionai)      * implemented on some otherwise supported CPUs (e.g. VSX and
71467468e2c8SBruno Larsen (billionai)      * decimal floating point instructions on POWER7).  We remove
71477468e2c8SBruno Larsen (billionai)      * unsupported instruction groups from the cpu state's instruction
71487468e2c8SBruno Larsen (billionai)      * masks and hope the guest can cope.  For at least the pseries
71497468e2c8SBruno Larsen (billionai)      * machine, the unavailability of these instructions can be
71507468e2c8SBruno Larsen (billionai)      * advertised to the guest via the device tree.
71517468e2c8SBruno Larsen (billionai)      */
71527468e2c8SBruno Larsen (billionai)     if ((env->insns_flags & ~PPC_TCG_INSNS)
71537468e2c8SBruno Larsen (billionai)         || (env->insns_flags2 & ~PPC_TCG_INSNS2)) {
71547468e2c8SBruno Larsen (billionai)         warn_report("Disabling some instructions which are not "
71557468e2c8SBruno Larsen (billionai)                     "emulated by TCG (0x%" PRIx64 ", 0x%" PRIx64 ")",
71567468e2c8SBruno Larsen (billionai)                     env->insns_flags & ~PPC_TCG_INSNS,
71577468e2c8SBruno Larsen (billionai)                     env->insns_flags2 & ~PPC_TCG_INSNS2);
71587468e2c8SBruno Larsen (billionai)     }
71597468e2c8SBruno Larsen (billionai)     env->insns_flags &= PPC_TCG_INSNS;
71607468e2c8SBruno Larsen (billionai)     env->insns_flags2 &= PPC_TCG_INSNS2;
71617468e2c8SBruno Larsen (billionai)     return 0;
71627468e2c8SBruno Larsen (billionai) }
71637468e2c8SBruno Larsen (billionai) 
7164624cb07fSRichard Henderson static bool decode_legacy(PowerPCCPU *cpu, DisasContext *ctx, uint32_t insn)
7165624cb07fSRichard Henderson {
7166624cb07fSRichard Henderson     opc_handler_t **table, *handler;
7167624cb07fSRichard Henderson     uint32_t inval;
7168624cb07fSRichard Henderson 
7169624cb07fSRichard Henderson     ctx->opcode = insn;
7170624cb07fSRichard Henderson 
7171624cb07fSRichard Henderson     LOG_DISAS("translate opcode %08x (%02x %02x %02x %02x) (%s)\n",
7172624cb07fSRichard Henderson               insn, opc1(insn), opc2(insn), opc3(insn), opc4(insn),
7173624cb07fSRichard Henderson               ctx->le_mode ? "little" : "big");
7174624cb07fSRichard Henderson 
7175624cb07fSRichard Henderson     table = cpu->opcodes;
7176624cb07fSRichard Henderson     handler = table[opc1(insn)];
7177624cb07fSRichard Henderson     if (is_indirect_opcode(handler)) {
7178624cb07fSRichard Henderson         table = ind_table(handler);
7179624cb07fSRichard Henderson         handler = table[opc2(insn)];
7180624cb07fSRichard Henderson         if (is_indirect_opcode(handler)) {
7181624cb07fSRichard Henderson             table = ind_table(handler);
7182624cb07fSRichard Henderson             handler = table[opc3(insn)];
7183624cb07fSRichard Henderson             if (is_indirect_opcode(handler)) {
7184624cb07fSRichard Henderson                 table = ind_table(handler);
7185624cb07fSRichard Henderson                 handler = table[opc4(insn)];
7186624cb07fSRichard Henderson             }
7187624cb07fSRichard Henderson         }
7188624cb07fSRichard Henderson     }
7189624cb07fSRichard Henderson 
7190624cb07fSRichard Henderson     /* Is opcode *REALLY* valid ? */
7191624cb07fSRichard Henderson     if (unlikely(handler->handler == &gen_invalid)) {
7192624cb07fSRichard Henderson         qemu_log_mask(LOG_GUEST_ERROR, "invalid/unsupported opcode: "
7193624cb07fSRichard Henderson                       "%02x - %02x - %02x - %02x (%08x) "
7194624cb07fSRichard Henderson                       TARGET_FMT_lx "\n",
7195624cb07fSRichard Henderson                       opc1(insn), opc2(insn), opc3(insn), opc4(insn),
7196624cb07fSRichard Henderson                       insn, ctx->cia);
7197624cb07fSRichard Henderson         return false;
7198624cb07fSRichard Henderson     }
7199624cb07fSRichard Henderson 
7200624cb07fSRichard Henderson     if (unlikely(handler->type & (PPC_SPE | PPC_SPE_SINGLE | PPC_SPE_DOUBLE)
7201624cb07fSRichard Henderson                  && Rc(insn))) {
7202624cb07fSRichard Henderson         inval = handler->inval2;
7203624cb07fSRichard Henderson     } else {
7204624cb07fSRichard Henderson         inval = handler->inval1;
7205624cb07fSRichard Henderson     }
7206624cb07fSRichard Henderson 
7207624cb07fSRichard Henderson     if (unlikely((insn & inval) != 0)) {
7208624cb07fSRichard Henderson         qemu_log_mask(LOG_GUEST_ERROR, "invalid bits: %08x for opcode: "
7209624cb07fSRichard Henderson                       "%02x - %02x - %02x - %02x (%08x) "
7210624cb07fSRichard Henderson                       TARGET_FMT_lx "\n", insn & inval,
7211624cb07fSRichard Henderson                       opc1(insn), opc2(insn), opc3(insn), opc4(insn),
7212624cb07fSRichard Henderson                       insn, ctx->cia);
7213624cb07fSRichard Henderson         return false;
7214624cb07fSRichard Henderson     }
7215624cb07fSRichard Henderson 
7216624cb07fSRichard Henderson     handler->handler(ctx);
7217624cb07fSRichard Henderson     return true;
7218624cb07fSRichard Henderson }
7219624cb07fSRichard Henderson 
7220b542683dSEmilio G. Cota static void ppc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
7221fcf5ef2aSThomas Huth {
7222b0c2d521SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
72239c489ea6SLluís Vilanova     CPUPPCState *env = cs->env_ptr;
72242df4fe7aSRichard Henderson     uint32_t hflags = ctx->base.tb->flags;
7225fcf5ef2aSThomas Huth 
7226b0c2d521SEmilio G. Cota     ctx->spr_cb = env->spr_cb;
72272df4fe7aSRichard Henderson     ctx->pr = (hflags >> HFLAGS_PR) & 1;
7228d764184dSRichard Henderson     ctx->mem_idx = (hflags >> HFLAGS_DMMU_IDX) & 7;
72292df4fe7aSRichard Henderson     ctx->dr = (hflags >> HFLAGS_DR) & 1;
72302df4fe7aSRichard Henderson     ctx->hv = (hflags >> HFLAGS_HV) & 1;
7231b0c2d521SEmilio G. Cota     ctx->insns_flags = env->insns_flags;
7232b0c2d521SEmilio G. Cota     ctx->insns_flags2 = env->insns_flags2;
7233b0c2d521SEmilio G. Cota     ctx->access_type = -1;
7234d57d72a8SGreg Kurz     ctx->need_access_type = !mmu_is_64bit(env->mmu_model);
72352df4fe7aSRichard Henderson     ctx->le_mode = (hflags >> HFLAGS_LE) & 1;
7236b0c2d521SEmilio G. Cota     ctx->default_tcg_memop_mask = ctx->le_mode ? MO_LE : MO_BE;
72370e3bf489SRoman Kapl     ctx->flags = env->flags;
7238fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
72392df4fe7aSRichard Henderson     ctx->sf_mode = (hflags >> HFLAGS_64) & 1;
7240b0c2d521SEmilio G. Cota     ctx->has_cfar = !!(env->flags & POWERPC_FLAG_CFAR);
7241fcf5ef2aSThomas Huth #endif
7242e69ba2b4SDavid Gibson     ctx->lazy_tlb_flush = env->mmu_model == POWERPC_MMU_32B
7243d55dfd44SStephane Duverger         || env->mmu_model & POWERPC_MMU_64;
7244fcf5ef2aSThomas Huth 
72452df4fe7aSRichard Henderson     ctx->fpu_enabled = (hflags >> HFLAGS_FP) & 1;
72462df4fe7aSRichard Henderson     ctx->spe_enabled = (hflags >> HFLAGS_SPE) & 1;
72472df4fe7aSRichard Henderson     ctx->altivec_enabled = (hflags >> HFLAGS_VR) & 1;
72482df4fe7aSRichard Henderson     ctx->vsx_enabled = (hflags >> HFLAGS_VSX) & 1;
72492df4fe7aSRichard Henderson     ctx->tm_enabled = (hflags >> HFLAGS_TM) & 1;
7250f03de3b4SRichard Henderson     ctx->gtse = (hflags >> HFLAGS_GTSE) & 1;
72511db3632aSMatheus Ferst     ctx->hr = (hflags >> HFLAGS_HR) & 1;
7252f7460df2SDaniel Henrique Barboza     ctx->mmcr0_pmcc0 = (hflags >> HFLAGS_PMCC0) & 1;
7253f7460df2SDaniel Henrique Barboza     ctx->mmcr0_pmcc1 = (hflags >> HFLAGS_PMCC1) & 1;
72548b3d1c49SLeandro Lupori     ctx->mmcr0_pmcjce = (hflags >> HFLAGS_PMCJCE) & 1;
72558b3d1c49SLeandro Lupori     ctx->pmc_other = (hflags >> HFLAGS_PMC_OTHER) & 1;
725646d396bdSDaniel Henrique Barboza     ctx->pmu_insn_cnt = (hflags >> HFLAGS_INSN_CNT) & 1;
72572df4fe7aSRichard Henderson 
7258b0c2d521SEmilio G. Cota     ctx->singlestep_enabled = 0;
72592df4fe7aSRichard Henderson     if ((hflags >> HFLAGS_SE) & 1) {
72602df4fe7aSRichard Henderson         ctx->singlestep_enabled |= CPU_SINGLE_STEP;
72619498d103SRichard Henderson         ctx->base.max_insns = 1;
7262efe843d8SDavid Gibson     }
72632df4fe7aSRichard Henderson     if ((hflags >> HFLAGS_BE) & 1) {
7264b0c2d521SEmilio G. Cota         ctx->singlestep_enabled |= CPU_BRANCH_STEP;
7265efe843d8SDavid Gibson     }
726613b45575SRichard Henderson }
7267fcf5ef2aSThomas Huth 
7268b0c2d521SEmilio G. Cota static void ppc_tr_tb_start(DisasContextBase *db, CPUState *cs)
7269b0c2d521SEmilio G. Cota {
7270b0c2d521SEmilio G. Cota }
7271fcf5ef2aSThomas Huth 
7272b0c2d521SEmilio G. Cota static void ppc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
7273b0c2d521SEmilio G. Cota {
7274b0c2d521SEmilio G. Cota     tcg_gen_insn_start(dcbase->pc_next);
7275b0c2d521SEmilio G. Cota }
7276b0c2d521SEmilio G. Cota 
727799082815SRichard Henderson static bool is_prefix_insn(DisasContext *ctx, uint32_t insn)
727899082815SRichard Henderson {
727999082815SRichard Henderson     REQUIRE_INSNS_FLAGS2(ctx, ISA310);
728099082815SRichard Henderson     return opc1(insn) == 1;
728199082815SRichard Henderson }
728299082815SRichard Henderson 
7283b0c2d521SEmilio G. Cota static void ppc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
7284b0c2d521SEmilio G. Cota {
7285b0c2d521SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
728628876bf2SAlex Bennée     PowerPCCPU *cpu = POWERPC_CPU(cs);
7287b0c2d521SEmilio G. Cota     CPUPPCState *env = cs->env_ptr;
728899082815SRichard Henderson     target_ulong pc;
7289624cb07fSRichard Henderson     uint32_t insn;
7290624cb07fSRichard Henderson     bool ok;
7291b0c2d521SEmilio G. Cota 
7292fcf5ef2aSThomas Huth     LOG_DISAS("----------------\n");
7293fcf5ef2aSThomas Huth     LOG_DISAS("nip=" TARGET_FMT_lx " super=%d ir=%d\n",
7294b0c2d521SEmilio G. Cota               ctx->base.pc_next, ctx->mem_idx, (int)msr_ir);
7295b0c2d521SEmilio G. Cota 
729699082815SRichard Henderson     ctx->cia = pc = ctx->base.pc_next;
72974e116893SIlya Leoshkevich     insn = translator_ldl_swap(env, dcbase, pc, need_byteswap(ctx));
729899082815SRichard Henderson     ctx->base.pc_next = pc += 4;
7299fcf5ef2aSThomas Huth 
730099082815SRichard Henderson     if (!is_prefix_insn(ctx, insn)) {
730199082815SRichard Henderson         ok = (decode_insn32(ctx, insn) ||
730299082815SRichard Henderson               decode_legacy(cpu, ctx, insn));
730399082815SRichard Henderson     } else if ((pc & 63) == 0) {
730499082815SRichard Henderson         /*
730599082815SRichard Henderson          * Power v3.1, section 1.9 Exceptions:
730699082815SRichard Henderson          * attempt to execute a prefixed instruction that crosses a
730799082815SRichard Henderson          * 64-byte address boundary (system alignment error).
730899082815SRichard Henderson          */
730999082815SRichard Henderson         gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_INSN);
731099082815SRichard Henderson         ok = true;
731199082815SRichard Henderson     } else {
73124e116893SIlya Leoshkevich         uint32_t insn2 = translator_ldl_swap(env, dcbase, pc,
73134e116893SIlya Leoshkevich                                              need_byteswap(ctx));
731499082815SRichard Henderson         ctx->base.pc_next = pc += 4;
731599082815SRichard Henderson         ok = decode_insn64(ctx, deposit64(insn2, 32, 32, insn));
731699082815SRichard Henderson     }
7317624cb07fSRichard Henderson     if (!ok) {
7318624cb07fSRichard Henderson         gen_invalid(ctx);
7319fcf5ef2aSThomas Huth     }
7320624cb07fSRichard Henderson 
732164a0f644SRichard Henderson     /* End the TB when crossing a page boundary. */
732299082815SRichard Henderson     if (ctx->base.is_jmp == DISAS_NEXT && !(pc & ~TARGET_PAGE_MASK)) {
732364a0f644SRichard Henderson         ctx->base.is_jmp = DISAS_TOO_MANY;
732464a0f644SRichard Henderson     }
7325fcf5ef2aSThomas Huth }
7326b0c2d521SEmilio G. Cota 
7327b0c2d521SEmilio G. Cota static void ppc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
7328b0c2d521SEmilio G. Cota {
7329b0c2d521SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
7330a9b5b3d0SRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
7331a9b5b3d0SRichard Henderson     target_ulong nip = ctx->base.pc_next;
7332b0c2d521SEmilio G. Cota 
7333a9b5b3d0SRichard Henderson     if (is_jmp == DISAS_NORETURN) {
7334a9b5b3d0SRichard Henderson         /* We have already exited the TB. */
73353d8a5b69SRichard Henderson         return;
73363d8a5b69SRichard Henderson     }
73373d8a5b69SRichard Henderson 
7338a9b5b3d0SRichard Henderson     /* Honor single stepping. */
73399498d103SRichard Henderson     if (unlikely(ctx->singlestep_enabled & CPU_SINGLE_STEP)
73409498d103SRichard Henderson         && (nip <= 0x100 || nip > 0xf00)) {
7341a9b5b3d0SRichard Henderson         switch (is_jmp) {
7342a9b5b3d0SRichard Henderson         case DISAS_TOO_MANY:
7343a9b5b3d0SRichard Henderson         case DISAS_EXIT_UPDATE:
7344a9b5b3d0SRichard Henderson         case DISAS_CHAIN_UPDATE:
7345a9b5b3d0SRichard Henderson             gen_update_nip(ctx, nip);
7346a9b5b3d0SRichard Henderson             break;
7347a9b5b3d0SRichard Henderson         case DISAS_EXIT:
7348a9b5b3d0SRichard Henderson         case DISAS_CHAIN:
7349a9b5b3d0SRichard Henderson             break;
7350a9b5b3d0SRichard Henderson         default:
7351a9b5b3d0SRichard Henderson             g_assert_not_reached();
7352fcf5ef2aSThomas Huth         }
735313b45575SRichard Henderson 
7354a9b5b3d0SRichard Henderson         gen_debug_exception(ctx);
7355a9b5b3d0SRichard Henderson         return;
7356a9b5b3d0SRichard Henderson     }
7357a9b5b3d0SRichard Henderson 
7358a9b5b3d0SRichard Henderson     switch (is_jmp) {
7359a9b5b3d0SRichard Henderson     case DISAS_TOO_MANY:
7360a9b5b3d0SRichard Henderson         if (use_goto_tb(ctx, nip)) {
736146d396bdSDaniel Henrique Barboza             pmu_count_insns(ctx);
7362a9b5b3d0SRichard Henderson             tcg_gen_goto_tb(0);
7363a9b5b3d0SRichard Henderson             gen_update_nip(ctx, nip);
7364a9b5b3d0SRichard Henderson             tcg_gen_exit_tb(ctx->base.tb, 0);
7365a9b5b3d0SRichard Henderson             break;
7366a9b5b3d0SRichard Henderson         }
7367a9b5b3d0SRichard Henderson         /* fall through */
7368a9b5b3d0SRichard Henderson     case DISAS_CHAIN_UPDATE:
7369a9b5b3d0SRichard Henderson         gen_update_nip(ctx, nip);
7370a9b5b3d0SRichard Henderson         /* fall through */
7371a9b5b3d0SRichard Henderson     case DISAS_CHAIN:
737246d396bdSDaniel Henrique Barboza         /*
737346d396bdSDaniel Henrique Barboza          * tcg_gen_lookup_and_goto_ptr will exit the TB if
737446d396bdSDaniel Henrique Barboza          * CF_NO_GOTO_PTR is set. Count insns now.
737546d396bdSDaniel Henrique Barboza          */
737646d396bdSDaniel Henrique Barboza         if (ctx->base.tb->flags & CF_NO_GOTO_PTR) {
737746d396bdSDaniel Henrique Barboza             pmu_count_insns(ctx);
737846d396bdSDaniel Henrique Barboza         }
737946d396bdSDaniel Henrique Barboza 
7380a9b5b3d0SRichard Henderson         tcg_gen_lookup_and_goto_ptr();
7381a9b5b3d0SRichard Henderson         break;
7382a9b5b3d0SRichard Henderson 
7383a9b5b3d0SRichard Henderson     case DISAS_EXIT_UPDATE:
7384a9b5b3d0SRichard Henderson         gen_update_nip(ctx, nip);
7385a9b5b3d0SRichard Henderson         /* fall through */
7386a9b5b3d0SRichard Henderson     case DISAS_EXIT:
738746d396bdSDaniel Henrique Barboza         pmu_count_insns(ctx);
738807ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
7389a9b5b3d0SRichard Henderson         break;
7390a9b5b3d0SRichard Henderson 
7391a9b5b3d0SRichard Henderson     default:
7392a9b5b3d0SRichard Henderson         g_assert_not_reached();
7393fcf5ef2aSThomas Huth     }
7394fcf5ef2aSThomas Huth }
7395b0c2d521SEmilio G. Cota 
73968eb806a7SRichard Henderson static void ppc_tr_disas_log(const DisasContextBase *dcbase,
73978eb806a7SRichard Henderson                              CPUState *cs, FILE *logfile)
7398b0c2d521SEmilio G. Cota {
73998eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
74008eb806a7SRichard Henderson     target_disas(logfile, cs, dcbase->pc_first, dcbase->tb->size);
7401b0c2d521SEmilio G. Cota }
7402b0c2d521SEmilio G. Cota 
7403b0c2d521SEmilio G. Cota static const TranslatorOps ppc_tr_ops = {
7404b0c2d521SEmilio G. Cota     .init_disas_context = ppc_tr_init_disas_context,
7405b0c2d521SEmilio G. Cota     .tb_start           = ppc_tr_tb_start,
7406b0c2d521SEmilio G. Cota     .insn_start         = ppc_tr_insn_start,
7407b0c2d521SEmilio G. Cota     .translate_insn     = ppc_tr_translate_insn,
7408b0c2d521SEmilio G. Cota     .tb_stop            = ppc_tr_tb_stop,
7409b0c2d521SEmilio G. Cota     .disas_log          = ppc_tr_disas_log,
7410b0c2d521SEmilio G. Cota };
7411b0c2d521SEmilio G. Cota 
7412597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
7413306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
7414b0c2d521SEmilio G. Cota {
7415b0c2d521SEmilio G. Cota     DisasContext ctx;
7416b0c2d521SEmilio G. Cota 
7417306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &ppc_tr_ops, &ctx.base);
7418fcf5ef2aSThomas Huth }
7419