xref: /openbmc/qemu/target/ppc/translate.c (revision cbd8f17d)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  *  PowerPC emulation for qemu: main translation routines.
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2003-2007 Jocelyn Mayer
5fcf5ef2aSThomas Huth  *  Copyright (C) 2011 Freescale Semiconductor, Inc.
6fcf5ef2aSThomas Huth  *
7fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
106bd039cdSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth  *
12fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
16fcf5ef2aSThomas Huth  *
17fcf5ef2aSThomas Huth  * You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth #include "cpu.h"
23fcf5ef2aSThomas Huth #include "internal.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/exec-all.h"
26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op-gvec.h"
28fcf5ef2aSThomas Huth #include "qemu/host-utils.h"
29db725815SMarkus Armbruster #include "qemu/main-loop.h"
30fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h"
31fcf5ef2aSThomas Huth 
32fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
33fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
34fcf5ef2aSThomas Huth 
35b6bac4bcSEmilio G. Cota #include "exec/translator.h"
36fcf5ef2aSThomas Huth #include "exec/log.h"
37f34ec0f6SRichard Henderson #include "qemu/atomic128.h"
38a829cec3SBruno Larsen (billionai) #include "spr_tcg.h"
39fcf5ef2aSThomas Huth 
403e770bf7SBruno Larsen (billionai) #include "qemu/qemu-print.h"
413e770bf7SBruno Larsen (billionai) #include "qapi/error.h"
42fcf5ef2aSThomas Huth 
43fcf5ef2aSThomas Huth #define CPU_SINGLE_STEP 0x1
44fcf5ef2aSThomas Huth #define CPU_BRANCH_STEP 0x2
45fcf5ef2aSThomas Huth 
46fcf5ef2aSThomas Huth /* Include definitions for instructions classes and implementations flags */
47efe843d8SDavid Gibson /* #define PPC_DEBUG_DISAS */
48fcf5ef2aSThomas Huth 
49fcf5ef2aSThomas Huth #ifdef PPC_DEBUG_DISAS
50fcf5ef2aSThomas Huth #  define LOG_DISAS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
51fcf5ef2aSThomas Huth #else
52fcf5ef2aSThomas Huth #  define LOG_DISAS(...) do { } while (0)
53fcf5ef2aSThomas Huth #endif
54fcf5ef2aSThomas Huth /*****************************************************************************/
55fcf5ef2aSThomas Huth /* Code translation helpers                                                  */
56fcf5ef2aSThomas Huth 
57fcf5ef2aSThomas Huth /* global register indexes */
58fcf5ef2aSThomas Huth static char cpu_reg_names[10 * 3 + 22 * 4   /* GPR */
59fcf5ef2aSThomas Huth                           + 10 * 4 + 22 * 5 /* SPE GPRh */
60fcf5ef2aSThomas Huth                           + 8 * 5           /* CRF */];
61fcf5ef2aSThomas Huth static TCGv cpu_gpr[32];
62fcf5ef2aSThomas Huth static TCGv cpu_gprh[32];
63fcf5ef2aSThomas Huth static TCGv_i32 cpu_crf[8];
64fcf5ef2aSThomas Huth static TCGv cpu_nip;
65fcf5ef2aSThomas Huth static TCGv cpu_msr;
66fcf5ef2aSThomas Huth static TCGv cpu_ctr;
67fcf5ef2aSThomas Huth static TCGv cpu_lr;
68fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
69fcf5ef2aSThomas Huth static TCGv cpu_cfar;
70fcf5ef2aSThomas Huth #endif
71dd09c361SNikunj A Dadhania static TCGv cpu_xer, cpu_so, cpu_ov, cpu_ca, cpu_ov32, cpu_ca32;
72fcf5ef2aSThomas Huth static TCGv cpu_reserve;
73253ce7b2SNikunj A Dadhania static TCGv cpu_reserve_val;
74fcf5ef2aSThomas Huth static TCGv cpu_fpscr;
75fcf5ef2aSThomas Huth static TCGv_i32 cpu_access_type;
76fcf5ef2aSThomas Huth 
77fcf5ef2aSThomas Huth #include "exec/gen-icount.h"
78fcf5ef2aSThomas Huth 
79fcf5ef2aSThomas Huth void ppc_translate_init(void)
80fcf5ef2aSThomas Huth {
81fcf5ef2aSThomas Huth     int i;
82fcf5ef2aSThomas Huth     char *p;
83fcf5ef2aSThomas Huth     size_t cpu_reg_names_size;
84fcf5ef2aSThomas Huth 
85fcf5ef2aSThomas Huth     p = cpu_reg_names;
86fcf5ef2aSThomas Huth     cpu_reg_names_size = sizeof(cpu_reg_names);
87fcf5ef2aSThomas Huth 
88fcf5ef2aSThomas Huth     for (i = 0; i < 8; i++) {
89fcf5ef2aSThomas Huth         snprintf(p, cpu_reg_names_size, "crf%d", i);
90fcf5ef2aSThomas Huth         cpu_crf[i] = tcg_global_mem_new_i32(cpu_env,
91fcf5ef2aSThomas Huth                                             offsetof(CPUPPCState, crf[i]), p);
92fcf5ef2aSThomas Huth         p += 5;
93fcf5ef2aSThomas Huth         cpu_reg_names_size -= 5;
94fcf5ef2aSThomas Huth     }
95fcf5ef2aSThomas Huth 
96fcf5ef2aSThomas Huth     for (i = 0; i < 32; i++) {
97fcf5ef2aSThomas Huth         snprintf(p, cpu_reg_names_size, "r%d", i);
98fcf5ef2aSThomas Huth         cpu_gpr[i] = tcg_global_mem_new(cpu_env,
99fcf5ef2aSThomas Huth                                         offsetof(CPUPPCState, gpr[i]), p);
100fcf5ef2aSThomas Huth         p += (i < 10) ? 3 : 4;
101fcf5ef2aSThomas Huth         cpu_reg_names_size -= (i < 10) ? 3 : 4;
102fcf5ef2aSThomas Huth         snprintf(p, cpu_reg_names_size, "r%dH", i);
103fcf5ef2aSThomas Huth         cpu_gprh[i] = tcg_global_mem_new(cpu_env,
104fcf5ef2aSThomas Huth                                          offsetof(CPUPPCState, gprh[i]), p);
105fcf5ef2aSThomas Huth         p += (i < 10) ? 4 : 5;
106fcf5ef2aSThomas Huth         cpu_reg_names_size -= (i < 10) ? 4 : 5;
107fcf5ef2aSThomas Huth     }
108fcf5ef2aSThomas Huth 
109fcf5ef2aSThomas Huth     cpu_nip = tcg_global_mem_new(cpu_env,
110fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, nip), "nip");
111fcf5ef2aSThomas Huth 
112fcf5ef2aSThomas Huth     cpu_msr = tcg_global_mem_new(cpu_env,
113fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, msr), "msr");
114fcf5ef2aSThomas Huth 
115fcf5ef2aSThomas Huth     cpu_ctr = tcg_global_mem_new(cpu_env,
116fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, ctr), "ctr");
117fcf5ef2aSThomas Huth 
118fcf5ef2aSThomas Huth     cpu_lr = tcg_global_mem_new(cpu_env,
119fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, lr), "lr");
120fcf5ef2aSThomas Huth 
121fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
122fcf5ef2aSThomas Huth     cpu_cfar = tcg_global_mem_new(cpu_env,
123fcf5ef2aSThomas Huth                                   offsetof(CPUPPCState, cfar), "cfar");
124fcf5ef2aSThomas Huth #endif
125fcf5ef2aSThomas Huth 
126fcf5ef2aSThomas Huth     cpu_xer = tcg_global_mem_new(cpu_env,
127fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, xer), "xer");
128fcf5ef2aSThomas Huth     cpu_so = tcg_global_mem_new(cpu_env,
129fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, so), "SO");
130fcf5ef2aSThomas Huth     cpu_ov = tcg_global_mem_new(cpu_env,
131fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, ov), "OV");
132fcf5ef2aSThomas Huth     cpu_ca = tcg_global_mem_new(cpu_env,
133fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, ca), "CA");
134dd09c361SNikunj A Dadhania     cpu_ov32 = tcg_global_mem_new(cpu_env,
135dd09c361SNikunj A Dadhania                                   offsetof(CPUPPCState, ov32), "OV32");
136dd09c361SNikunj A Dadhania     cpu_ca32 = tcg_global_mem_new(cpu_env,
137dd09c361SNikunj A Dadhania                                   offsetof(CPUPPCState, ca32), "CA32");
138fcf5ef2aSThomas Huth 
139fcf5ef2aSThomas Huth     cpu_reserve = tcg_global_mem_new(cpu_env,
140fcf5ef2aSThomas Huth                                      offsetof(CPUPPCState, reserve_addr),
141fcf5ef2aSThomas Huth                                      "reserve_addr");
142253ce7b2SNikunj A Dadhania     cpu_reserve_val = tcg_global_mem_new(cpu_env,
143253ce7b2SNikunj A Dadhania                                      offsetof(CPUPPCState, reserve_val),
144253ce7b2SNikunj A Dadhania                                      "reserve_val");
145fcf5ef2aSThomas Huth 
146fcf5ef2aSThomas Huth     cpu_fpscr = tcg_global_mem_new(cpu_env,
147fcf5ef2aSThomas Huth                                    offsetof(CPUPPCState, fpscr), "fpscr");
148fcf5ef2aSThomas Huth 
149fcf5ef2aSThomas Huth     cpu_access_type = tcg_global_mem_new_i32(cpu_env,
150efe843d8SDavid Gibson                                              offsetof(CPUPPCState, access_type),
151efe843d8SDavid Gibson                                              "access_type");
152fcf5ef2aSThomas Huth }
153fcf5ef2aSThomas Huth 
154fcf5ef2aSThomas Huth /* internal defines */
155fcf5ef2aSThomas Huth struct DisasContext {
156b6bac4bcSEmilio G. Cota     DisasContextBase base;
1572c2bcb1bSRichard Henderson     target_ulong cia;  /* current instruction address */
158fcf5ef2aSThomas Huth     uint32_t opcode;
159fcf5ef2aSThomas Huth     /* Routine used to access memory */
160fcf5ef2aSThomas Huth     bool pr, hv, dr, le_mode;
161fcf5ef2aSThomas Huth     bool lazy_tlb_flush;
162fcf5ef2aSThomas Huth     bool need_access_type;
163fcf5ef2aSThomas Huth     int mem_idx;
164fcf5ef2aSThomas Huth     int access_type;
165fcf5ef2aSThomas Huth     /* Translation flags */
16614776ab5STony Nguyen     MemOp default_tcg_memop_mask;
167fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
168fcf5ef2aSThomas Huth     bool sf_mode;
169fcf5ef2aSThomas Huth     bool has_cfar;
170fcf5ef2aSThomas Huth #endif
171fcf5ef2aSThomas Huth     bool fpu_enabled;
172fcf5ef2aSThomas Huth     bool altivec_enabled;
173fcf5ef2aSThomas Huth     bool vsx_enabled;
174fcf5ef2aSThomas Huth     bool spe_enabled;
175fcf5ef2aSThomas Huth     bool tm_enabled;
176c6fd28fdSSuraj Jitindar Singh     bool gtse;
1771db3632aSMatheus Ferst     bool hr;
178f7460df2SDaniel Henrique Barboza     bool mmcr0_pmcc0;
179f7460df2SDaniel Henrique Barboza     bool mmcr0_pmcc1;
18046d396bdSDaniel Henrique Barboza     bool pmu_insn_cnt;
181fcf5ef2aSThomas Huth     ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
182fcf5ef2aSThomas Huth     int singlestep_enabled;
1830e3bf489SRoman Kapl     uint32_t flags;
184fcf5ef2aSThomas Huth     uint64_t insns_flags;
185fcf5ef2aSThomas Huth     uint64_t insns_flags2;
186fcf5ef2aSThomas Huth };
187fcf5ef2aSThomas Huth 
188a9b5b3d0SRichard Henderson #define DISAS_EXIT         DISAS_TARGET_0  /* exit to main loop, pc updated */
189a9b5b3d0SRichard Henderson #define DISAS_EXIT_UPDATE  DISAS_TARGET_1  /* exit to main loop, pc stale */
190a9b5b3d0SRichard Henderson #define DISAS_CHAIN        DISAS_TARGET_2  /* lookup next tb, pc updated */
191a9b5b3d0SRichard Henderson #define DISAS_CHAIN_UPDATE DISAS_TARGET_3  /* lookup next tb, pc stale */
192a9b5b3d0SRichard Henderson 
193fcf5ef2aSThomas Huth /* Return true iff byteswap is needed in a scalar memop */
194fcf5ef2aSThomas Huth static inline bool need_byteswap(const DisasContext *ctx)
195fcf5ef2aSThomas Huth {
196fcf5ef2aSThomas Huth #if defined(TARGET_WORDS_BIGENDIAN)
197fcf5ef2aSThomas Huth      return ctx->le_mode;
198fcf5ef2aSThomas Huth #else
199fcf5ef2aSThomas Huth      return !ctx->le_mode;
200fcf5ef2aSThomas Huth #endif
201fcf5ef2aSThomas Huth }
202fcf5ef2aSThomas Huth 
203fcf5ef2aSThomas Huth /* True when active word size < size of target_long.  */
204fcf5ef2aSThomas Huth #ifdef TARGET_PPC64
205fcf5ef2aSThomas Huth # define NARROW_MODE(C)  (!(C)->sf_mode)
206fcf5ef2aSThomas Huth #else
207fcf5ef2aSThomas Huth # define NARROW_MODE(C)  0
208fcf5ef2aSThomas Huth #endif
209fcf5ef2aSThomas Huth 
210fcf5ef2aSThomas Huth struct opc_handler_t {
211fcf5ef2aSThomas Huth     /* invalid bits for instruction 1 (Rc(opcode) == 0) */
212fcf5ef2aSThomas Huth     uint32_t inval1;
213fcf5ef2aSThomas Huth     /* invalid bits for instruction 2 (Rc(opcode) == 1) */
214fcf5ef2aSThomas Huth     uint32_t inval2;
215fcf5ef2aSThomas Huth     /* instruction type */
216fcf5ef2aSThomas Huth     uint64_t type;
217fcf5ef2aSThomas Huth     /* extended instruction type */
218fcf5ef2aSThomas Huth     uint64_t type2;
219fcf5ef2aSThomas Huth     /* handler */
220fcf5ef2aSThomas Huth     void (*handler)(DisasContext *ctx);
221fcf5ef2aSThomas Huth };
222fcf5ef2aSThomas Huth 
2230e3bf489SRoman Kapl /* SPR load/store helpers */
2240e3bf489SRoman Kapl static inline void gen_load_spr(TCGv t, int reg)
2250e3bf489SRoman Kapl {
2260e3bf489SRoman Kapl     tcg_gen_ld_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
2270e3bf489SRoman Kapl }
2280e3bf489SRoman Kapl 
2290e3bf489SRoman Kapl static inline void gen_store_spr(int reg, TCGv t)
2300e3bf489SRoman Kapl {
2310e3bf489SRoman Kapl     tcg_gen_st_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
2320e3bf489SRoman Kapl }
2330e3bf489SRoman Kapl 
234fcf5ef2aSThomas Huth static inline void gen_set_access_type(DisasContext *ctx, int access_type)
235fcf5ef2aSThomas Huth {
236fcf5ef2aSThomas Huth     if (ctx->need_access_type && ctx->access_type != access_type) {
237fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_access_type, access_type);
238fcf5ef2aSThomas Huth         ctx->access_type = access_type;
239fcf5ef2aSThomas Huth     }
240fcf5ef2aSThomas Huth }
241fcf5ef2aSThomas Huth 
242fcf5ef2aSThomas Huth static inline void gen_update_nip(DisasContext *ctx, target_ulong nip)
243fcf5ef2aSThomas Huth {
244fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
245fcf5ef2aSThomas Huth         nip = (uint32_t)nip;
246fcf5ef2aSThomas Huth     }
247fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_nip, nip);
248fcf5ef2aSThomas Huth }
249fcf5ef2aSThomas Huth 
250fcf5ef2aSThomas Huth static void gen_exception_err(DisasContext *ctx, uint32_t excp, uint32_t error)
251fcf5ef2aSThomas Huth {
252fcf5ef2aSThomas Huth     TCGv_i32 t0, t1;
253fcf5ef2aSThomas Huth 
254efe843d8SDavid Gibson     /*
255efe843d8SDavid Gibson      * These are all synchronous exceptions, we set the PC back to the
256efe843d8SDavid Gibson      * faulting instruction
257fcf5ef2aSThomas Huth      */
2582c2bcb1bSRichard Henderson     gen_update_nip(ctx, ctx->cia);
259fcf5ef2aSThomas Huth     t0 = tcg_const_i32(excp);
260fcf5ef2aSThomas Huth     t1 = tcg_const_i32(error);
261fcf5ef2aSThomas Huth     gen_helper_raise_exception_err(cpu_env, t0, t1);
262fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
263fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
2643d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
265fcf5ef2aSThomas Huth }
266fcf5ef2aSThomas Huth 
267fcf5ef2aSThomas Huth static void gen_exception(DisasContext *ctx, uint32_t excp)
268fcf5ef2aSThomas Huth {
269fcf5ef2aSThomas Huth     TCGv_i32 t0;
270fcf5ef2aSThomas Huth 
271efe843d8SDavid Gibson     /*
272efe843d8SDavid Gibson      * These are all synchronous exceptions, we set the PC back to the
273efe843d8SDavid Gibson      * faulting instruction
274fcf5ef2aSThomas Huth      */
2752c2bcb1bSRichard Henderson     gen_update_nip(ctx, ctx->cia);
276fcf5ef2aSThomas Huth     t0 = tcg_const_i32(excp);
277fcf5ef2aSThomas Huth     gen_helper_raise_exception(cpu_env, t0);
278fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
2793d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
280fcf5ef2aSThomas Huth }
281fcf5ef2aSThomas Huth 
282fcf5ef2aSThomas Huth static void gen_exception_nip(DisasContext *ctx, uint32_t excp,
283fcf5ef2aSThomas Huth                               target_ulong nip)
284fcf5ef2aSThomas Huth {
285fcf5ef2aSThomas Huth     TCGv_i32 t0;
286fcf5ef2aSThomas Huth 
287fcf5ef2aSThomas Huth     gen_update_nip(ctx, nip);
288fcf5ef2aSThomas Huth     t0 = tcg_const_i32(excp);
289fcf5ef2aSThomas Huth     gen_helper_raise_exception(cpu_env, t0);
290fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
2913d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
292fcf5ef2aSThomas Huth }
293fcf5ef2aSThomas Huth 
294f5b6daacSRichard Henderson static void gen_icount_io_start(DisasContext *ctx)
295f5b6daacSRichard Henderson {
296f5b6daacSRichard Henderson     if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) {
297f5b6daacSRichard Henderson         gen_io_start();
298f5b6daacSRichard Henderson         /*
299f5b6daacSRichard Henderson          * An I/O instruction must be last in the TB.
300f5b6daacSRichard Henderson          * Chain to the next TB, and let the code from gen_tb_start
301f5b6daacSRichard Henderson          * decide if we need to return to the main loop.
302f5b6daacSRichard Henderson          * Doing this first also allows this value to be overridden.
303f5b6daacSRichard Henderson          */
304f5b6daacSRichard Henderson         ctx->base.is_jmp = DISAS_TOO_MANY;
305f5b6daacSRichard Henderson     }
306f5b6daacSRichard Henderson }
307f5b6daacSRichard Henderson 
308e150ac89SRoman Kapl /*
309e150ac89SRoman Kapl  * Tells the caller what is the appropriate exception to generate and prepares
310e150ac89SRoman Kapl  * SPR registers for this exception.
311e150ac89SRoman Kapl  *
312e150ac89SRoman Kapl  * The exception can be either POWERPC_EXCP_TRACE (on most PowerPCs) or
313e150ac89SRoman Kapl  * POWERPC_EXCP_DEBUG (on BookE).
3140e3bf489SRoman Kapl  */
315e150ac89SRoman Kapl static uint32_t gen_prep_dbgex(DisasContext *ctx)
3160e3bf489SRoman Kapl {
3170e3bf489SRoman Kapl     if (ctx->flags & POWERPC_FLAG_DE) {
3180e3bf489SRoman Kapl         target_ulong dbsr = 0;
319e150ac89SRoman Kapl         if (ctx->singlestep_enabled & CPU_SINGLE_STEP) {
3200e3bf489SRoman Kapl             dbsr = DBCR0_ICMP;
321e150ac89SRoman Kapl         } else {
322e150ac89SRoman Kapl             /* Must have been branch */
3230e3bf489SRoman Kapl             dbsr = DBCR0_BRT;
3240e3bf489SRoman Kapl         }
3250e3bf489SRoman Kapl         TCGv t0 = tcg_temp_new();
3260e3bf489SRoman Kapl         gen_load_spr(t0, SPR_BOOKE_DBSR);
3270e3bf489SRoman Kapl         tcg_gen_ori_tl(t0, t0, dbsr);
3280e3bf489SRoman Kapl         gen_store_spr(SPR_BOOKE_DBSR, t0);
3290e3bf489SRoman Kapl         tcg_temp_free(t0);
3300e3bf489SRoman Kapl         return POWERPC_EXCP_DEBUG;
3310e3bf489SRoman Kapl     } else {
332e150ac89SRoman Kapl         return POWERPC_EXCP_TRACE;
3330e3bf489SRoman Kapl     }
3340e3bf489SRoman Kapl }
3350e3bf489SRoman Kapl 
336fcf5ef2aSThomas Huth static void gen_debug_exception(DisasContext *ctx)
337fcf5ef2aSThomas Huth {
3389498d103SRichard Henderson     gen_helper_raise_exception(cpu_env, tcg_constant_i32(gen_prep_dbgex(ctx)));
3393d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
340fcf5ef2aSThomas Huth }
341fcf5ef2aSThomas Huth 
342fcf5ef2aSThomas Huth static inline void gen_inval_exception(DisasContext *ctx, uint32_t error)
343fcf5ef2aSThomas Huth {
344fcf5ef2aSThomas Huth     /* Will be converted to program check if needed */
345fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_HV_EMU, POWERPC_EXCP_INVAL | error);
346fcf5ef2aSThomas Huth }
347fcf5ef2aSThomas Huth 
348fcf5ef2aSThomas Huth static inline void gen_priv_exception(DisasContext *ctx, uint32_t error)
349fcf5ef2aSThomas Huth {
350fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_PRIV | error);
351fcf5ef2aSThomas Huth }
352fcf5ef2aSThomas Huth 
353fcf5ef2aSThomas Huth static inline void gen_hvpriv_exception(DisasContext *ctx, uint32_t error)
354fcf5ef2aSThomas Huth {
355fcf5ef2aSThomas Huth     /* Will be converted to program check if needed */
356fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_HV_EMU, POWERPC_EXCP_PRIV | error);
357fcf5ef2aSThomas Huth }
358fcf5ef2aSThomas Huth 
35937f219c8SBruno Larsen (billionai) /*****************************************************************************/
36037f219c8SBruno Larsen (billionai) /* SPR READ/WRITE CALLBACKS */
36137f219c8SBruno Larsen (billionai) 
362a829cec3SBruno Larsen (billionai) void spr_noaccess(DisasContext *ctx, int gprn, int sprn)
36337f219c8SBruno Larsen (billionai) {
36437f219c8SBruno Larsen (billionai) #if 0
36537f219c8SBruno Larsen (billionai)     sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
36637f219c8SBruno Larsen (billionai)     printf("ERROR: try to access SPR %d !\n", sprn);
36737f219c8SBruno Larsen (billionai) #endif
36837f219c8SBruno Larsen (billionai) }
36937f219c8SBruno Larsen (billionai) 
37037f219c8SBruno Larsen (billionai) /* #define PPC_DUMP_SPR_ACCESSES */
37137f219c8SBruno Larsen (billionai) 
37237f219c8SBruno Larsen (billionai) /*
37337f219c8SBruno Larsen (billionai)  * Generic callbacks:
37437f219c8SBruno Larsen (billionai)  * do nothing but store/retrieve spr value
37537f219c8SBruno Larsen (billionai)  */
37637f219c8SBruno Larsen (billionai) static void spr_load_dump_spr(int sprn)
37737f219c8SBruno Larsen (billionai) {
37837f219c8SBruno Larsen (billionai) #ifdef PPC_DUMP_SPR_ACCESSES
37937f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32(sprn);
38037f219c8SBruno Larsen (billionai)     gen_helper_load_dump_spr(cpu_env, t0);
38137f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
38237f219c8SBruno Larsen (billionai) #endif
38337f219c8SBruno Larsen (billionai) }
38437f219c8SBruno Larsen (billionai) 
385a829cec3SBruno Larsen (billionai) void spr_read_generic(DisasContext *ctx, int gprn, int sprn)
38637f219c8SBruno Larsen (billionai) {
38737f219c8SBruno Larsen (billionai)     gen_load_spr(cpu_gpr[gprn], sprn);
38837f219c8SBruno Larsen (billionai)     spr_load_dump_spr(sprn);
38937f219c8SBruno Larsen (billionai) }
39037f219c8SBruno Larsen (billionai) 
39137f219c8SBruno Larsen (billionai) static void spr_store_dump_spr(int sprn)
39237f219c8SBruno Larsen (billionai) {
39337f219c8SBruno Larsen (billionai) #ifdef PPC_DUMP_SPR_ACCESSES
39437f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32(sprn);
39537f219c8SBruno Larsen (billionai)     gen_helper_store_dump_spr(cpu_env, t0);
39637f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
39737f219c8SBruno Larsen (billionai) #endif
39837f219c8SBruno Larsen (billionai) }
39937f219c8SBruno Larsen (billionai) 
400a829cec3SBruno Larsen (billionai) void spr_write_generic(DisasContext *ctx, int sprn, int gprn)
40137f219c8SBruno Larsen (billionai) {
40237f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, cpu_gpr[gprn]);
40337f219c8SBruno Larsen (billionai)     spr_store_dump_spr(sprn);
40437f219c8SBruno Larsen (billionai) }
40537f219c8SBruno Larsen (billionai) 
4067aeac354SDaniel Henrique Barboza void spr_write_CTRL(DisasContext *ctx, int sprn, int gprn)
4077aeac354SDaniel Henrique Barboza {
4087aeac354SDaniel Henrique Barboza     spr_write_generic(ctx, sprn, gprn);
4097aeac354SDaniel Henrique Barboza 
4107aeac354SDaniel Henrique Barboza     /*
4117aeac354SDaniel Henrique Barboza      * SPR_CTRL writes must force a new translation block,
4127aeac354SDaniel Henrique Barboza      * allowing the PMU to calculate the run latch events with
4137aeac354SDaniel Henrique Barboza      * more accuracy.
4147aeac354SDaniel Henrique Barboza      */
4157aeac354SDaniel Henrique Barboza     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
4167aeac354SDaniel Henrique Barboza }
4177aeac354SDaniel Henrique Barboza 
41837f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
419a829cec3SBruno Larsen (billionai) void spr_write_generic32(DisasContext *ctx, int sprn, int gprn)
42037f219c8SBruno Larsen (billionai) {
42137f219c8SBruno Larsen (billionai) #ifdef TARGET_PPC64
42237f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
42337f219c8SBruno Larsen (billionai)     tcg_gen_ext32u_tl(t0, cpu_gpr[gprn]);
42437f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
42537f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
42637f219c8SBruno Larsen (billionai)     spr_store_dump_spr(sprn);
42737f219c8SBruno Larsen (billionai) #else
42837f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
42937f219c8SBruno Larsen (billionai) #endif
43037f219c8SBruno Larsen (billionai) }
43137f219c8SBruno Larsen (billionai) 
432a829cec3SBruno Larsen (billionai) void spr_write_clear(DisasContext *ctx, int sprn, int gprn)
43337f219c8SBruno Larsen (billionai) {
43437f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
43537f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
43637f219c8SBruno Larsen (billionai)     gen_load_spr(t0, sprn);
43737f219c8SBruno Larsen (billionai)     tcg_gen_neg_tl(t1, cpu_gpr[gprn]);
43837f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t0, t0, t1);
43937f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
44037f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
44137f219c8SBruno Larsen (billionai)     tcg_temp_free(t1);
44237f219c8SBruno Larsen (billionai) }
44337f219c8SBruno Larsen (billionai) 
444a829cec3SBruno Larsen (billionai) void spr_access_nop(DisasContext *ctx, int sprn, int gprn)
44537f219c8SBruno Larsen (billionai) {
44637f219c8SBruno Larsen (billionai) }
44737f219c8SBruno Larsen (billionai) 
44837f219c8SBruno Larsen (billionai) #endif
44937f219c8SBruno Larsen (billionai) 
45037f219c8SBruno Larsen (billionai) /* SPR common to all PowerPC */
45137f219c8SBruno Larsen (billionai) /* XER */
452a829cec3SBruno Larsen (billionai) void spr_read_xer(DisasContext *ctx, int gprn, int sprn)
45337f219c8SBruno Larsen (billionai) {
45437f219c8SBruno Larsen (billionai)     TCGv dst = cpu_gpr[gprn];
45537f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
45637f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
45737f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
45837f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(dst, cpu_xer);
45937f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(t0, cpu_so, XER_SO);
46037f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(t1, cpu_ov, XER_OV);
46137f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(t2, cpu_ca, XER_CA);
46237f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t1);
46337f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(dst, dst, t2);
46437f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(dst, dst, t0);
46537f219c8SBruno Larsen (billionai)     if (is_isa300(ctx)) {
46637f219c8SBruno Larsen (billionai)         tcg_gen_shli_tl(t0, cpu_ov32, XER_OV32);
46737f219c8SBruno Larsen (billionai)         tcg_gen_or_tl(dst, dst, t0);
46837f219c8SBruno Larsen (billionai)         tcg_gen_shli_tl(t0, cpu_ca32, XER_CA32);
46937f219c8SBruno Larsen (billionai)         tcg_gen_or_tl(dst, dst, t0);
47037f219c8SBruno Larsen (billionai)     }
47137f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
47237f219c8SBruno Larsen (billionai)     tcg_temp_free(t1);
47337f219c8SBruno Larsen (billionai)     tcg_temp_free(t2);
47437f219c8SBruno Larsen (billionai) }
47537f219c8SBruno Larsen (billionai) 
476a829cec3SBruno Larsen (billionai) void spr_write_xer(DisasContext *ctx, int sprn, int gprn)
47737f219c8SBruno Larsen (billionai) {
47837f219c8SBruno Larsen (billionai)     TCGv src = cpu_gpr[gprn];
47937f219c8SBruno Larsen (billionai)     /* Write all flags, while reading back check for isa300 */
48037f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(cpu_xer, src,
48137f219c8SBruno Larsen (billionai)                     ~((1u << XER_SO) |
48237f219c8SBruno Larsen (billionai)                       (1u << XER_OV) | (1u << XER_OV32) |
48337f219c8SBruno Larsen (billionai)                       (1u << XER_CA) | (1u << XER_CA32)));
48437f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ov32, src, XER_OV32, 1);
48537f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ca32, src, XER_CA32, 1);
48637f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_so, src, XER_SO, 1);
48737f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ov, src, XER_OV, 1);
48837f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ca, src, XER_CA, 1);
48937f219c8SBruno Larsen (billionai) }
49037f219c8SBruno Larsen (billionai) 
49137f219c8SBruno Larsen (billionai) /* LR */
492a829cec3SBruno Larsen (billionai) void spr_read_lr(DisasContext *ctx, int gprn, int sprn)
49337f219c8SBruno Larsen (billionai) {
49437f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_gpr[gprn], cpu_lr);
49537f219c8SBruno Larsen (billionai) }
49637f219c8SBruno Larsen (billionai) 
497a829cec3SBruno Larsen (billionai) void spr_write_lr(DisasContext *ctx, int sprn, int gprn)
49837f219c8SBruno Larsen (billionai) {
49937f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_lr, cpu_gpr[gprn]);
50037f219c8SBruno Larsen (billionai) }
50137f219c8SBruno Larsen (billionai) 
50237f219c8SBruno Larsen (billionai) /* CFAR */
50337f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
504a829cec3SBruno Larsen (billionai) void spr_read_cfar(DisasContext *ctx, int gprn, int sprn)
50537f219c8SBruno Larsen (billionai) {
50637f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_gpr[gprn], cpu_cfar);
50737f219c8SBruno Larsen (billionai) }
50837f219c8SBruno Larsen (billionai) 
509a829cec3SBruno Larsen (billionai) void spr_write_cfar(DisasContext *ctx, int sprn, int gprn)
51037f219c8SBruno Larsen (billionai) {
51137f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_cfar, cpu_gpr[gprn]);
51237f219c8SBruno Larsen (billionai) }
51337f219c8SBruno Larsen (billionai) #endif /* defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY) */
51437f219c8SBruno Larsen (billionai) 
51537f219c8SBruno Larsen (billionai) /* CTR */
516a829cec3SBruno Larsen (billionai) void spr_read_ctr(DisasContext *ctx, int gprn, int sprn)
51737f219c8SBruno Larsen (billionai) {
51837f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_gpr[gprn], cpu_ctr);
51937f219c8SBruno Larsen (billionai) }
52037f219c8SBruno Larsen (billionai) 
521a829cec3SBruno Larsen (billionai) void spr_write_ctr(DisasContext *ctx, int sprn, int gprn)
52237f219c8SBruno Larsen (billionai) {
52337f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_ctr, cpu_gpr[gprn]);
52437f219c8SBruno Larsen (billionai) }
52537f219c8SBruno Larsen (billionai) 
52637f219c8SBruno Larsen (billionai) /* User read access to SPR */
52737f219c8SBruno Larsen (billionai) /* USPRx */
52837f219c8SBruno Larsen (billionai) /* UMMCRx */
52937f219c8SBruno Larsen (billionai) /* UPMCx */
53037f219c8SBruno Larsen (billionai) /* USIA */
53137f219c8SBruno Larsen (billionai) /* UDECR */
532a829cec3SBruno Larsen (billionai) void spr_read_ureg(DisasContext *ctx, int gprn, int sprn)
53337f219c8SBruno Larsen (billionai) {
53437f219c8SBruno Larsen (billionai)     gen_load_spr(cpu_gpr[gprn], sprn + 0x10);
53537f219c8SBruno Larsen (billionai) }
53637f219c8SBruno Larsen (billionai) 
53737f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
538a829cec3SBruno Larsen (billionai) void spr_write_ureg(DisasContext *ctx, int sprn, int gprn)
53937f219c8SBruno Larsen (billionai) {
54037f219c8SBruno Larsen (billionai)     gen_store_spr(sprn + 0x10, cpu_gpr[gprn]);
54137f219c8SBruno Larsen (billionai) }
54237f219c8SBruno Larsen (billionai) #endif
54337f219c8SBruno Larsen (billionai) 
54437f219c8SBruno Larsen (billionai) /* SPR common to all non-embedded PowerPC */
54537f219c8SBruno Larsen (billionai) /* DECR */
54637f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
547a829cec3SBruno Larsen (billionai) void spr_read_decr(DisasContext *ctx, int gprn, int sprn)
54837f219c8SBruno Larsen (billionai) {
549f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
55037f219c8SBruno Larsen (billionai)     gen_helper_load_decr(cpu_gpr[gprn], cpu_env);
55137f219c8SBruno Larsen (billionai) }
55237f219c8SBruno Larsen (billionai) 
553a829cec3SBruno Larsen (billionai) void spr_write_decr(DisasContext *ctx, int sprn, int gprn)
55437f219c8SBruno Larsen (billionai) {
555f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
55637f219c8SBruno Larsen (billionai)     gen_helper_store_decr(cpu_env, cpu_gpr[gprn]);
55737f219c8SBruno Larsen (billionai) }
55837f219c8SBruno Larsen (billionai) #endif
55937f219c8SBruno Larsen (billionai) 
56037f219c8SBruno Larsen (billionai) /* SPR common to all non-embedded PowerPC, except 601 */
56137f219c8SBruno Larsen (billionai) /* Time base */
562a829cec3SBruno Larsen (billionai) void spr_read_tbl(DisasContext *ctx, int gprn, int sprn)
56337f219c8SBruno Larsen (billionai) {
564f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
56537f219c8SBruno Larsen (billionai)     gen_helper_load_tbl(cpu_gpr[gprn], cpu_env);
56637f219c8SBruno Larsen (billionai) }
56737f219c8SBruno Larsen (billionai) 
568a829cec3SBruno Larsen (billionai) void spr_read_tbu(DisasContext *ctx, int gprn, int sprn)
56937f219c8SBruno Larsen (billionai) {
570f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
57137f219c8SBruno Larsen (billionai)     gen_helper_load_tbu(cpu_gpr[gprn], cpu_env);
57237f219c8SBruno Larsen (billionai) }
57337f219c8SBruno Larsen (billionai) 
574a829cec3SBruno Larsen (billionai) void spr_read_atbl(DisasContext *ctx, int gprn, int sprn)
57537f219c8SBruno Larsen (billionai) {
57637f219c8SBruno Larsen (billionai)     gen_helper_load_atbl(cpu_gpr[gprn], cpu_env);
57737f219c8SBruno Larsen (billionai) }
57837f219c8SBruno Larsen (billionai) 
579a829cec3SBruno Larsen (billionai) void spr_read_atbu(DisasContext *ctx, int gprn, int sprn)
58037f219c8SBruno Larsen (billionai) {
58137f219c8SBruno Larsen (billionai)     gen_helper_load_atbu(cpu_gpr[gprn], cpu_env);
58237f219c8SBruno Larsen (billionai) }
58337f219c8SBruno Larsen (billionai) 
58437f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
585a829cec3SBruno Larsen (billionai) void spr_write_tbl(DisasContext *ctx, int sprn, int gprn)
58637f219c8SBruno Larsen (billionai) {
587f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
58837f219c8SBruno Larsen (billionai)     gen_helper_store_tbl(cpu_env, cpu_gpr[gprn]);
58937f219c8SBruno Larsen (billionai) }
59037f219c8SBruno Larsen (billionai) 
591a829cec3SBruno Larsen (billionai) void spr_write_tbu(DisasContext *ctx, int sprn, int gprn)
59237f219c8SBruno Larsen (billionai) {
593f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
59437f219c8SBruno Larsen (billionai)     gen_helper_store_tbu(cpu_env, cpu_gpr[gprn]);
59537f219c8SBruno Larsen (billionai) }
59637f219c8SBruno Larsen (billionai) 
597a829cec3SBruno Larsen (billionai) void spr_write_atbl(DisasContext *ctx, int sprn, int gprn)
59837f219c8SBruno Larsen (billionai) {
59937f219c8SBruno Larsen (billionai)     gen_helper_store_atbl(cpu_env, cpu_gpr[gprn]);
60037f219c8SBruno Larsen (billionai) }
60137f219c8SBruno Larsen (billionai) 
602a829cec3SBruno Larsen (billionai) void spr_write_atbu(DisasContext *ctx, int sprn, int gprn)
60337f219c8SBruno Larsen (billionai) {
60437f219c8SBruno Larsen (billionai)     gen_helper_store_atbu(cpu_env, cpu_gpr[gprn]);
60537f219c8SBruno Larsen (billionai) }
60637f219c8SBruno Larsen (billionai) 
60737f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64)
608a829cec3SBruno Larsen (billionai) void spr_read_purr(DisasContext *ctx, int gprn, int sprn)
60937f219c8SBruno Larsen (billionai) {
610f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
61137f219c8SBruno Larsen (billionai)     gen_helper_load_purr(cpu_gpr[gprn], cpu_env);
61237f219c8SBruno Larsen (billionai) }
61337f219c8SBruno Larsen (billionai) 
614a829cec3SBruno Larsen (billionai) void spr_write_purr(DisasContext *ctx, int sprn, int gprn)
61537f219c8SBruno Larsen (billionai) {
616f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
61737f219c8SBruno Larsen (billionai)     gen_helper_store_purr(cpu_env, cpu_gpr[gprn]);
61837f219c8SBruno Larsen (billionai) }
61937f219c8SBruno Larsen (billionai) 
62037f219c8SBruno Larsen (billionai) /* HDECR */
621a829cec3SBruno Larsen (billionai) void spr_read_hdecr(DisasContext *ctx, int gprn, int sprn)
62237f219c8SBruno Larsen (billionai) {
623f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
62437f219c8SBruno Larsen (billionai)     gen_helper_load_hdecr(cpu_gpr[gprn], cpu_env);
62537f219c8SBruno Larsen (billionai) }
62637f219c8SBruno Larsen (billionai) 
627a829cec3SBruno Larsen (billionai) void spr_write_hdecr(DisasContext *ctx, int sprn, int gprn)
62837f219c8SBruno Larsen (billionai) {
629f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
63037f219c8SBruno Larsen (billionai)     gen_helper_store_hdecr(cpu_env, cpu_gpr[gprn]);
63137f219c8SBruno Larsen (billionai) }
63237f219c8SBruno Larsen (billionai) 
633a829cec3SBruno Larsen (billionai) void spr_read_vtb(DisasContext *ctx, int gprn, int sprn)
63437f219c8SBruno Larsen (billionai) {
635f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
63637f219c8SBruno Larsen (billionai)     gen_helper_load_vtb(cpu_gpr[gprn], cpu_env);
63737f219c8SBruno Larsen (billionai) }
63837f219c8SBruno Larsen (billionai) 
639a829cec3SBruno Larsen (billionai) void spr_write_vtb(DisasContext *ctx, int sprn, int gprn)
64037f219c8SBruno Larsen (billionai) {
641f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
64237f219c8SBruno Larsen (billionai)     gen_helper_store_vtb(cpu_env, cpu_gpr[gprn]);
64337f219c8SBruno Larsen (billionai) }
64437f219c8SBruno Larsen (billionai) 
645a829cec3SBruno Larsen (billionai) void spr_write_tbu40(DisasContext *ctx, int sprn, int gprn)
64637f219c8SBruno Larsen (billionai) {
647f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
64837f219c8SBruno Larsen (billionai)     gen_helper_store_tbu40(cpu_env, cpu_gpr[gprn]);
64937f219c8SBruno Larsen (billionai) }
65037f219c8SBruno Larsen (billionai) 
65137f219c8SBruno Larsen (billionai) #endif
65237f219c8SBruno Larsen (billionai) #endif
65337f219c8SBruno Larsen (billionai) 
65437f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
65537f219c8SBruno Larsen (billionai) /* IBAT0U...IBAT0U */
65637f219c8SBruno Larsen (billionai) /* IBAT0L...IBAT7L */
657a829cec3SBruno Larsen (billionai) void spr_read_ibat(DisasContext *ctx, int gprn, int sprn)
65837f219c8SBruno Larsen (billionai) {
65937f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
66037f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
66137f219c8SBruno Larsen (billionai)                            IBAT[sprn & 1][(sprn - SPR_IBAT0U) / 2]));
66237f219c8SBruno Larsen (billionai) }
66337f219c8SBruno Larsen (billionai) 
664a829cec3SBruno Larsen (billionai) void spr_read_ibat_h(DisasContext *ctx, int gprn, int sprn)
66537f219c8SBruno Larsen (billionai) {
66637f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
66737f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
66837f219c8SBruno Larsen (billionai)                            IBAT[sprn & 1][((sprn - SPR_IBAT4U) / 2) + 4]));
66937f219c8SBruno Larsen (billionai) }
67037f219c8SBruno Larsen (billionai) 
671a829cec3SBruno Larsen (billionai) void spr_write_ibatu(DisasContext *ctx, int sprn, int gprn)
67237f219c8SBruno Larsen (billionai) {
67337f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32((sprn - SPR_IBAT0U) / 2);
67437f219c8SBruno Larsen (billionai)     gen_helper_store_ibatu(cpu_env, t0, cpu_gpr[gprn]);
67537f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
67637f219c8SBruno Larsen (billionai) }
67737f219c8SBruno Larsen (billionai) 
678a829cec3SBruno Larsen (billionai) void spr_write_ibatu_h(DisasContext *ctx, int sprn, int gprn)
67937f219c8SBruno Larsen (billionai) {
68037f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32(((sprn - SPR_IBAT4U) / 2) + 4);
68137f219c8SBruno Larsen (billionai)     gen_helper_store_ibatu(cpu_env, t0, cpu_gpr[gprn]);
68237f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
68337f219c8SBruno Larsen (billionai) }
68437f219c8SBruno Larsen (billionai) 
685a829cec3SBruno Larsen (billionai) void spr_write_ibatl(DisasContext *ctx, int sprn, int gprn)
68637f219c8SBruno Larsen (billionai) {
68737f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32((sprn - SPR_IBAT0L) / 2);
68837f219c8SBruno Larsen (billionai)     gen_helper_store_ibatl(cpu_env, t0, cpu_gpr[gprn]);
68937f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
69037f219c8SBruno Larsen (billionai) }
69137f219c8SBruno Larsen (billionai) 
692a829cec3SBruno Larsen (billionai) void spr_write_ibatl_h(DisasContext *ctx, int sprn, int gprn)
69337f219c8SBruno Larsen (billionai) {
69437f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32(((sprn - SPR_IBAT4L) / 2) + 4);
69537f219c8SBruno Larsen (billionai)     gen_helper_store_ibatl(cpu_env, t0, cpu_gpr[gprn]);
69637f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
69737f219c8SBruno Larsen (billionai) }
69837f219c8SBruno Larsen (billionai) 
69937f219c8SBruno Larsen (billionai) /* DBAT0U...DBAT7U */
70037f219c8SBruno Larsen (billionai) /* DBAT0L...DBAT7L */
701a829cec3SBruno Larsen (billionai) void spr_read_dbat(DisasContext *ctx, int gprn, int sprn)
70237f219c8SBruno Larsen (billionai) {
70337f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
70437f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
70537f219c8SBruno Larsen (billionai)                            DBAT[sprn & 1][(sprn - SPR_DBAT0U) / 2]));
70637f219c8SBruno Larsen (billionai) }
70737f219c8SBruno Larsen (billionai) 
708a829cec3SBruno Larsen (billionai) void spr_read_dbat_h(DisasContext *ctx, int gprn, int sprn)
70937f219c8SBruno Larsen (billionai) {
71037f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
71137f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
71237f219c8SBruno Larsen (billionai)                            DBAT[sprn & 1][((sprn - SPR_DBAT4U) / 2) + 4]));
71337f219c8SBruno Larsen (billionai) }
71437f219c8SBruno Larsen (billionai) 
715a829cec3SBruno Larsen (billionai) void spr_write_dbatu(DisasContext *ctx, int sprn, int gprn)
71637f219c8SBruno Larsen (billionai) {
71737f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32((sprn - SPR_DBAT0U) / 2);
71837f219c8SBruno Larsen (billionai)     gen_helper_store_dbatu(cpu_env, t0, cpu_gpr[gprn]);
71937f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
72037f219c8SBruno Larsen (billionai) }
72137f219c8SBruno Larsen (billionai) 
722a829cec3SBruno Larsen (billionai) void spr_write_dbatu_h(DisasContext *ctx, int sprn, int gprn)
72337f219c8SBruno Larsen (billionai) {
72437f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32(((sprn - SPR_DBAT4U) / 2) + 4);
72537f219c8SBruno Larsen (billionai)     gen_helper_store_dbatu(cpu_env, t0, cpu_gpr[gprn]);
72637f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
72737f219c8SBruno Larsen (billionai) }
72837f219c8SBruno Larsen (billionai) 
729a829cec3SBruno Larsen (billionai) void spr_write_dbatl(DisasContext *ctx, int sprn, int gprn)
73037f219c8SBruno Larsen (billionai) {
73137f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32((sprn - SPR_DBAT0L) / 2);
73237f219c8SBruno Larsen (billionai)     gen_helper_store_dbatl(cpu_env, t0, cpu_gpr[gprn]);
73337f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
73437f219c8SBruno Larsen (billionai) }
73537f219c8SBruno Larsen (billionai) 
736a829cec3SBruno Larsen (billionai) void spr_write_dbatl_h(DisasContext *ctx, int sprn, int gprn)
73737f219c8SBruno Larsen (billionai) {
73837f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32(((sprn - SPR_DBAT4L) / 2) + 4);
73937f219c8SBruno Larsen (billionai)     gen_helper_store_dbatl(cpu_env, t0, cpu_gpr[gprn]);
74037f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
74137f219c8SBruno Larsen (billionai) }
74237f219c8SBruno Larsen (billionai) 
74337f219c8SBruno Larsen (billionai) /* SDR1 */
744a829cec3SBruno Larsen (billionai) void spr_write_sdr1(DisasContext *ctx, int sprn, int gprn)
74537f219c8SBruno Larsen (billionai) {
74637f219c8SBruno Larsen (billionai)     gen_helper_store_sdr1(cpu_env, cpu_gpr[gprn]);
74737f219c8SBruno Larsen (billionai) }
74837f219c8SBruno Larsen (billionai) 
74937f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64)
75037f219c8SBruno Larsen (billionai) /* 64 bits PowerPC specific SPRs */
75137f219c8SBruno Larsen (billionai) /* PIDR */
752a829cec3SBruno Larsen (billionai) void spr_write_pidr(DisasContext *ctx, int sprn, int gprn)
75337f219c8SBruno Larsen (billionai) {
75437f219c8SBruno Larsen (billionai)     gen_helper_store_pidr(cpu_env, cpu_gpr[gprn]);
75537f219c8SBruno Larsen (billionai) }
75637f219c8SBruno Larsen (billionai) 
757a829cec3SBruno Larsen (billionai) void spr_write_lpidr(DisasContext *ctx, int sprn, int gprn)
75837f219c8SBruno Larsen (billionai) {
75937f219c8SBruno Larsen (billionai)     gen_helper_store_lpidr(cpu_env, cpu_gpr[gprn]);
76037f219c8SBruno Larsen (billionai) }
76137f219c8SBruno Larsen (billionai) 
762a829cec3SBruno Larsen (billionai) void spr_read_hior(DisasContext *ctx, int gprn, int sprn)
76337f219c8SBruno Larsen (billionai) {
76437f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env, offsetof(CPUPPCState, excp_prefix));
76537f219c8SBruno Larsen (billionai) }
76637f219c8SBruno Larsen (billionai) 
767a829cec3SBruno Larsen (billionai) void spr_write_hior(DisasContext *ctx, int sprn, int gprn)
76837f219c8SBruno Larsen (billionai) {
76937f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
77037f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], 0x3FFFFF00000ULL);
77137f219c8SBruno Larsen (billionai)     tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, excp_prefix));
77237f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
77337f219c8SBruno Larsen (billionai) }
774a829cec3SBruno Larsen (billionai) void spr_write_ptcr(DisasContext *ctx, int sprn, int gprn)
77537f219c8SBruno Larsen (billionai) {
77637f219c8SBruno Larsen (billionai)     gen_helper_store_ptcr(cpu_env, cpu_gpr[gprn]);
77737f219c8SBruno Larsen (billionai) }
77837f219c8SBruno Larsen (billionai) 
779a829cec3SBruno Larsen (billionai) void spr_write_pcr(DisasContext *ctx, int sprn, int gprn)
78037f219c8SBruno Larsen (billionai) {
78137f219c8SBruno Larsen (billionai)     gen_helper_store_pcr(cpu_env, cpu_gpr[gprn]);
78237f219c8SBruno Larsen (billionai) }
78337f219c8SBruno Larsen (billionai) 
78437f219c8SBruno Larsen (billionai) /* DPDES */
785a829cec3SBruno Larsen (billionai) void spr_read_dpdes(DisasContext *ctx, int gprn, int sprn)
78637f219c8SBruno Larsen (billionai) {
78737f219c8SBruno Larsen (billionai)     gen_helper_load_dpdes(cpu_gpr[gprn], cpu_env);
78837f219c8SBruno Larsen (billionai) }
78937f219c8SBruno Larsen (billionai) 
790a829cec3SBruno Larsen (billionai) void spr_write_dpdes(DisasContext *ctx, int sprn, int gprn)
79137f219c8SBruno Larsen (billionai) {
79237f219c8SBruno Larsen (billionai)     gen_helper_store_dpdes(cpu_env, cpu_gpr[gprn]);
79337f219c8SBruno Larsen (billionai) }
79437f219c8SBruno Larsen (billionai) #endif
79537f219c8SBruno Larsen (billionai) #endif
79637f219c8SBruno Larsen (billionai) 
79737f219c8SBruno Larsen (billionai) /* PowerPC 601 specific registers */
79837f219c8SBruno Larsen (billionai) /* RTC */
799a829cec3SBruno Larsen (billionai) void spr_read_601_rtcl(DisasContext *ctx, int gprn, int sprn)
80037f219c8SBruno Larsen (billionai) {
80137f219c8SBruno Larsen (billionai)     gen_helper_load_601_rtcl(cpu_gpr[gprn], cpu_env);
80237f219c8SBruno Larsen (billionai) }
80337f219c8SBruno Larsen (billionai) 
804a829cec3SBruno Larsen (billionai) void spr_read_601_rtcu(DisasContext *ctx, int gprn, int sprn)
80537f219c8SBruno Larsen (billionai) {
80637f219c8SBruno Larsen (billionai)     gen_helper_load_601_rtcu(cpu_gpr[gprn], cpu_env);
80737f219c8SBruno Larsen (billionai) }
80837f219c8SBruno Larsen (billionai) 
80937f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
810a829cec3SBruno Larsen (billionai) void spr_write_601_rtcu(DisasContext *ctx, int sprn, int gprn)
81137f219c8SBruno Larsen (billionai) {
81237f219c8SBruno Larsen (billionai)     gen_helper_store_601_rtcu(cpu_env, cpu_gpr[gprn]);
81337f219c8SBruno Larsen (billionai) }
81437f219c8SBruno Larsen (billionai) 
815a829cec3SBruno Larsen (billionai) void spr_write_601_rtcl(DisasContext *ctx, int sprn, int gprn)
81637f219c8SBruno Larsen (billionai) {
81737f219c8SBruno Larsen (billionai)     gen_helper_store_601_rtcl(cpu_env, cpu_gpr[gprn]);
81837f219c8SBruno Larsen (billionai) }
81937f219c8SBruno Larsen (billionai) 
820a829cec3SBruno Larsen (billionai) void spr_write_hid0_601(DisasContext *ctx, int sprn, int gprn)
82137f219c8SBruno Larsen (billionai) {
82237f219c8SBruno Larsen (billionai)     gen_helper_store_hid0_601(cpu_env, cpu_gpr[gprn]);
82337f219c8SBruno Larsen (billionai)     /* Must stop the translation as endianness may have changed */
824d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
82537f219c8SBruno Larsen (billionai) }
82637f219c8SBruno Larsen (billionai) #endif
82737f219c8SBruno Larsen (billionai) 
82837f219c8SBruno Larsen (billionai) /* Unified bats */
82937f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
830a829cec3SBruno Larsen (billionai) void spr_read_601_ubat(DisasContext *ctx, int gprn, int sprn)
83137f219c8SBruno Larsen (billionai) {
83237f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
83337f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
83437f219c8SBruno Larsen (billionai)                            IBAT[sprn & 1][(sprn - SPR_IBAT0U) / 2]));
83537f219c8SBruno Larsen (billionai) }
83637f219c8SBruno Larsen (billionai) 
837a829cec3SBruno Larsen (billionai) void spr_write_601_ubatu(DisasContext *ctx, int sprn, int gprn)
83837f219c8SBruno Larsen (billionai) {
83937f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32((sprn - SPR_IBAT0U) / 2);
84037f219c8SBruno Larsen (billionai)     gen_helper_store_601_batl(cpu_env, t0, cpu_gpr[gprn]);
84137f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
84237f219c8SBruno Larsen (billionai) }
84337f219c8SBruno Larsen (billionai) 
844a829cec3SBruno Larsen (billionai) void spr_write_601_ubatl(DisasContext *ctx, int sprn, int gprn)
84537f219c8SBruno Larsen (billionai) {
84637f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32((sprn - SPR_IBAT0U) / 2);
84737f219c8SBruno Larsen (billionai)     gen_helper_store_601_batu(cpu_env, t0, cpu_gpr[gprn]);
84837f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
84937f219c8SBruno Larsen (billionai) }
85037f219c8SBruno Larsen (billionai) #endif
85137f219c8SBruno Larsen (billionai) 
85237f219c8SBruno Larsen (billionai) /* PowerPC 40x specific registers */
85337f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
854a829cec3SBruno Larsen (billionai) void spr_read_40x_pit(DisasContext *ctx, int gprn, int sprn)
85537f219c8SBruno Larsen (billionai) {
856f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
85737f219c8SBruno Larsen (billionai)     gen_helper_load_40x_pit(cpu_gpr[gprn], cpu_env);
85837f219c8SBruno Larsen (billionai) }
85937f219c8SBruno Larsen (billionai) 
860a829cec3SBruno Larsen (billionai) void spr_write_40x_pit(DisasContext *ctx, int sprn, int gprn)
86137f219c8SBruno Larsen (billionai) {
862f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
86337f219c8SBruno Larsen (billionai)     gen_helper_store_40x_pit(cpu_env, cpu_gpr[gprn]);
86437f219c8SBruno Larsen (billionai) }
86537f219c8SBruno Larsen (billionai) 
866a829cec3SBruno Larsen (billionai) void spr_write_40x_dbcr0(DisasContext *ctx, int sprn, int gprn)
86737f219c8SBruno Larsen (billionai) {
868f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
86937f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, cpu_gpr[gprn]);
87037f219c8SBruno Larsen (billionai)     gen_helper_store_40x_dbcr0(cpu_env, cpu_gpr[gprn]);
87137f219c8SBruno Larsen (billionai)     /* We must stop translation as we may have rebooted */
872d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
87337f219c8SBruno Larsen (billionai) }
87437f219c8SBruno Larsen (billionai) 
875a829cec3SBruno Larsen (billionai) void spr_write_40x_sler(DisasContext *ctx, int sprn, int gprn)
87637f219c8SBruno Larsen (billionai) {
877f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
87837f219c8SBruno Larsen (billionai)     gen_helper_store_40x_sler(cpu_env, cpu_gpr[gprn]);
87937f219c8SBruno Larsen (billionai) }
88037f219c8SBruno Larsen (billionai) 
881*cbd8f17dSCédric Le Goater void spr_write_40x_tcr(DisasContext *ctx, int sprn, int gprn)
882*cbd8f17dSCédric Le Goater {
883*cbd8f17dSCédric Le Goater     gen_icount_io_start(ctx);
884*cbd8f17dSCédric Le Goater     gen_helper_store_40x_tcr(cpu_env, cpu_gpr[gprn]);
885*cbd8f17dSCédric Le Goater }
886*cbd8f17dSCédric Le Goater 
887*cbd8f17dSCédric Le Goater void spr_write_40x_tsr(DisasContext *ctx, int sprn, int gprn)
888*cbd8f17dSCédric Le Goater {
889*cbd8f17dSCédric Le Goater     gen_icount_io_start(ctx);
890*cbd8f17dSCédric Le Goater     gen_helper_store_40x_tsr(cpu_env, cpu_gpr[gprn]);
891*cbd8f17dSCédric Le Goater }
892*cbd8f17dSCédric Le Goater 
893a829cec3SBruno Larsen (billionai) void spr_write_booke_tcr(DisasContext *ctx, int sprn, int gprn)
89437f219c8SBruno Larsen (billionai) {
895f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
89637f219c8SBruno Larsen (billionai)     gen_helper_store_booke_tcr(cpu_env, cpu_gpr[gprn]);
89737f219c8SBruno Larsen (billionai) }
89837f219c8SBruno Larsen (billionai) 
899a829cec3SBruno Larsen (billionai) void spr_write_booke_tsr(DisasContext *ctx, int sprn, int gprn)
90037f219c8SBruno Larsen (billionai) {
901f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
90237f219c8SBruno Larsen (billionai)     gen_helper_store_booke_tsr(cpu_env, cpu_gpr[gprn]);
90337f219c8SBruno Larsen (billionai) }
90437f219c8SBruno Larsen (billionai) #endif
90537f219c8SBruno Larsen (billionai) 
90637f219c8SBruno Larsen (billionai) /* PowerPC 403 specific registers */
90737f219c8SBruno Larsen (billionai) /* PBL1 / PBU1 / PBL2 / PBU2 */
90837f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
909a829cec3SBruno Larsen (billionai) void spr_read_403_pbr(DisasContext *ctx, int gprn, int sprn)
91037f219c8SBruno Larsen (billionai) {
91137f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
91237f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState, pb[sprn - SPR_403_PBL1]));
91337f219c8SBruno Larsen (billionai) }
91437f219c8SBruno Larsen (billionai) 
915a829cec3SBruno Larsen (billionai) void spr_write_403_pbr(DisasContext *ctx, int sprn, int gprn)
91637f219c8SBruno Larsen (billionai) {
91737f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32(sprn - SPR_403_PBL1);
91837f219c8SBruno Larsen (billionai)     gen_helper_store_403_pbr(cpu_env, t0, cpu_gpr[gprn]);
91937f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
92037f219c8SBruno Larsen (billionai) }
92137f219c8SBruno Larsen (billionai) 
922a829cec3SBruno Larsen (billionai) void spr_write_pir(DisasContext *ctx, int sprn, int gprn)
92337f219c8SBruno Larsen (billionai) {
92437f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
92537f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], 0xF);
92637f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_PIR, t0);
92737f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
92837f219c8SBruno Larsen (billionai) }
92937f219c8SBruno Larsen (billionai) #endif
93037f219c8SBruno Larsen (billionai) 
93137f219c8SBruno Larsen (billionai) /* SPE specific registers */
932a829cec3SBruno Larsen (billionai) void spr_read_spefscr(DisasContext *ctx, int gprn, int sprn)
93337f219c8SBruno Larsen (billionai) {
93437f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_temp_new_i32();
93537f219c8SBruno Larsen (billionai)     tcg_gen_ld_i32(t0, cpu_env, offsetof(CPUPPCState, spe_fscr));
93637f219c8SBruno Larsen (billionai)     tcg_gen_extu_i32_tl(cpu_gpr[gprn], t0);
93737f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
93837f219c8SBruno Larsen (billionai) }
93937f219c8SBruno Larsen (billionai) 
940a829cec3SBruno Larsen (billionai) void spr_write_spefscr(DisasContext *ctx, int sprn, int gprn)
94137f219c8SBruno Larsen (billionai) {
94237f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_temp_new_i32();
94337f219c8SBruno Larsen (billionai)     tcg_gen_trunc_tl_i32(t0, cpu_gpr[gprn]);
94437f219c8SBruno Larsen (billionai)     tcg_gen_st_i32(t0, cpu_env, offsetof(CPUPPCState, spe_fscr));
94537f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
94637f219c8SBruno Larsen (billionai) }
94737f219c8SBruno Larsen (billionai) 
94837f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
94937f219c8SBruno Larsen (billionai) /* Callback used to write the exception vector base */
950a829cec3SBruno Larsen (billionai) void spr_write_excp_prefix(DisasContext *ctx, int sprn, int gprn)
95137f219c8SBruno Larsen (billionai) {
95237f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
95337f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(t0, cpu_env, offsetof(CPUPPCState, ivpr_mask));
95437f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t0, t0, cpu_gpr[gprn]);
95537f219c8SBruno Larsen (billionai)     tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, excp_prefix));
95637f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
95737f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
95837f219c8SBruno Larsen (billionai) }
95937f219c8SBruno Larsen (billionai) 
960a829cec3SBruno Larsen (billionai) void spr_write_excp_vector(DisasContext *ctx, int sprn, int gprn)
96137f219c8SBruno Larsen (billionai) {
96237f219c8SBruno Larsen (billionai)     int sprn_offs;
96337f219c8SBruno Larsen (billionai) 
96437f219c8SBruno Larsen (billionai)     if (sprn >= SPR_BOOKE_IVOR0 && sprn <= SPR_BOOKE_IVOR15) {
96537f219c8SBruno Larsen (billionai)         sprn_offs = sprn - SPR_BOOKE_IVOR0;
96637f219c8SBruno Larsen (billionai)     } else if (sprn >= SPR_BOOKE_IVOR32 && sprn <= SPR_BOOKE_IVOR37) {
96737f219c8SBruno Larsen (billionai)         sprn_offs = sprn - SPR_BOOKE_IVOR32 + 32;
96837f219c8SBruno Larsen (billionai)     } else if (sprn >= SPR_BOOKE_IVOR38 && sprn <= SPR_BOOKE_IVOR42) {
96937f219c8SBruno Larsen (billionai)         sprn_offs = sprn - SPR_BOOKE_IVOR38 + 38;
97037f219c8SBruno Larsen (billionai)     } else {
97137f219c8SBruno Larsen (billionai)         printf("Trying to write an unknown exception vector %d %03x\n",
97237f219c8SBruno Larsen (billionai)                sprn, sprn);
97337f219c8SBruno Larsen (billionai)         gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
97437f219c8SBruno Larsen (billionai)         return;
97537f219c8SBruno Larsen (billionai)     }
97637f219c8SBruno Larsen (billionai) 
97737f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
97837f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(t0, cpu_env, offsetof(CPUPPCState, ivor_mask));
97937f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t0, t0, cpu_gpr[gprn]);
98037f219c8SBruno Larsen (billionai)     tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, excp_vectors[sprn_offs]));
98137f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
98237f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
98337f219c8SBruno Larsen (billionai) }
98437f219c8SBruno Larsen (billionai) #endif
98537f219c8SBruno Larsen (billionai) 
98637f219c8SBruno Larsen (billionai) #ifdef TARGET_PPC64
98737f219c8SBruno Larsen (billionai) #ifndef CONFIG_USER_ONLY
988a829cec3SBruno Larsen (billionai) void spr_write_amr(DisasContext *ctx, int sprn, int gprn)
98937f219c8SBruno Larsen (billionai) {
99037f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
99137f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
99237f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
99337f219c8SBruno Larsen (billionai) 
99437f219c8SBruno Larsen (billionai)     /*
99537f219c8SBruno Larsen (billionai)      * Note, the HV=1 PR=0 case is handled earlier by simply using
99637f219c8SBruno Larsen (billionai)      * spr_write_generic for HV mode in the SPR table
99737f219c8SBruno Larsen (billionai)      */
99837f219c8SBruno Larsen (billionai) 
99937f219c8SBruno Larsen (billionai)     /* Build insertion mask into t1 based on context */
100037f219c8SBruno Larsen (billionai)     if (ctx->pr) {
100137f219c8SBruno Larsen (billionai)         gen_load_spr(t1, SPR_UAMOR);
100237f219c8SBruno Larsen (billionai)     } else {
100337f219c8SBruno Larsen (billionai)         gen_load_spr(t1, SPR_AMOR);
100437f219c8SBruno Larsen (billionai)     }
100537f219c8SBruno Larsen (billionai) 
100637f219c8SBruno Larsen (billionai)     /* Mask new bits into t2 */
100737f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t2, t1, cpu_gpr[gprn]);
100837f219c8SBruno Larsen (billionai) 
100937f219c8SBruno Larsen (billionai)     /* Load AMR and clear new bits in t0 */
101037f219c8SBruno Larsen (billionai)     gen_load_spr(t0, SPR_AMR);
101137f219c8SBruno Larsen (billionai)     tcg_gen_andc_tl(t0, t0, t1);
101237f219c8SBruno Larsen (billionai) 
101337f219c8SBruno Larsen (billionai)     /* Or'in new bits and write it out */
101437f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t2);
101537f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_AMR, t0);
101637f219c8SBruno Larsen (billionai)     spr_store_dump_spr(SPR_AMR);
101737f219c8SBruno Larsen (billionai) 
101837f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
101937f219c8SBruno Larsen (billionai)     tcg_temp_free(t1);
102037f219c8SBruno Larsen (billionai)     tcg_temp_free(t2);
102137f219c8SBruno Larsen (billionai) }
102237f219c8SBruno Larsen (billionai) 
1023a829cec3SBruno Larsen (billionai) void spr_write_uamor(DisasContext *ctx, int sprn, int gprn)
102437f219c8SBruno Larsen (billionai) {
102537f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
102637f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
102737f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
102837f219c8SBruno Larsen (billionai) 
102937f219c8SBruno Larsen (billionai)     /*
103037f219c8SBruno Larsen (billionai)      * Note, the HV=1 case is handled earlier by simply using
103137f219c8SBruno Larsen (billionai)      * spr_write_generic for HV mode in the SPR table
103237f219c8SBruno Larsen (billionai)      */
103337f219c8SBruno Larsen (billionai) 
103437f219c8SBruno Larsen (billionai)     /* Build insertion mask into t1 based on context */
103537f219c8SBruno Larsen (billionai)     gen_load_spr(t1, SPR_AMOR);
103637f219c8SBruno Larsen (billionai) 
103737f219c8SBruno Larsen (billionai)     /* Mask new bits into t2 */
103837f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t2, t1, cpu_gpr[gprn]);
103937f219c8SBruno Larsen (billionai) 
104037f219c8SBruno Larsen (billionai)     /* Load AMR and clear new bits in t0 */
104137f219c8SBruno Larsen (billionai)     gen_load_spr(t0, SPR_UAMOR);
104237f219c8SBruno Larsen (billionai)     tcg_gen_andc_tl(t0, t0, t1);
104337f219c8SBruno Larsen (billionai) 
104437f219c8SBruno Larsen (billionai)     /* Or'in new bits and write it out */
104537f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t2);
104637f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_UAMOR, t0);
104737f219c8SBruno Larsen (billionai)     spr_store_dump_spr(SPR_UAMOR);
104837f219c8SBruno Larsen (billionai) 
104937f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
105037f219c8SBruno Larsen (billionai)     tcg_temp_free(t1);
105137f219c8SBruno Larsen (billionai)     tcg_temp_free(t2);
105237f219c8SBruno Larsen (billionai) }
105337f219c8SBruno Larsen (billionai) 
1054a829cec3SBruno Larsen (billionai) void spr_write_iamr(DisasContext *ctx, int sprn, int gprn)
105537f219c8SBruno Larsen (billionai) {
105637f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
105737f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
105837f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
105937f219c8SBruno Larsen (billionai) 
106037f219c8SBruno Larsen (billionai)     /*
106137f219c8SBruno Larsen (billionai)      * Note, the HV=1 case is handled earlier by simply using
106237f219c8SBruno Larsen (billionai)      * spr_write_generic for HV mode in the SPR table
106337f219c8SBruno Larsen (billionai)      */
106437f219c8SBruno Larsen (billionai) 
106537f219c8SBruno Larsen (billionai)     /* Build insertion mask into t1 based on context */
106637f219c8SBruno Larsen (billionai)     gen_load_spr(t1, SPR_AMOR);
106737f219c8SBruno Larsen (billionai) 
106837f219c8SBruno Larsen (billionai)     /* Mask new bits into t2 */
106937f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t2, t1, cpu_gpr[gprn]);
107037f219c8SBruno Larsen (billionai) 
107137f219c8SBruno Larsen (billionai)     /* Load AMR and clear new bits in t0 */
107237f219c8SBruno Larsen (billionai)     gen_load_spr(t0, SPR_IAMR);
107337f219c8SBruno Larsen (billionai)     tcg_gen_andc_tl(t0, t0, t1);
107437f219c8SBruno Larsen (billionai) 
107537f219c8SBruno Larsen (billionai)     /* Or'in new bits and write it out */
107637f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t2);
107737f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_IAMR, t0);
107837f219c8SBruno Larsen (billionai)     spr_store_dump_spr(SPR_IAMR);
107937f219c8SBruno Larsen (billionai) 
108037f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
108137f219c8SBruno Larsen (billionai)     tcg_temp_free(t1);
108237f219c8SBruno Larsen (billionai)     tcg_temp_free(t2);
108337f219c8SBruno Larsen (billionai) }
108437f219c8SBruno Larsen (billionai) #endif
108537f219c8SBruno Larsen (billionai) #endif
108637f219c8SBruno Larsen (billionai) 
108737f219c8SBruno Larsen (billionai) #ifndef CONFIG_USER_ONLY
1088a829cec3SBruno Larsen (billionai) void spr_read_thrm(DisasContext *ctx, int gprn, int sprn)
108937f219c8SBruno Larsen (billionai) {
109037f219c8SBruno Larsen (billionai)     gen_helper_fixup_thrm(cpu_env);
109137f219c8SBruno Larsen (billionai)     gen_load_spr(cpu_gpr[gprn], sprn);
109237f219c8SBruno Larsen (billionai)     spr_load_dump_spr(sprn);
109337f219c8SBruno Larsen (billionai) }
109437f219c8SBruno Larsen (billionai) #endif /* !CONFIG_USER_ONLY */
109537f219c8SBruno Larsen (billionai) 
109637f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
1097a829cec3SBruno Larsen (billionai) void spr_write_e500_l1csr0(DisasContext *ctx, int sprn, int gprn)
109837f219c8SBruno Larsen (billionai) {
109937f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
110037f219c8SBruno Larsen (billionai) 
110137f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], L1CSR0_DCE | L1CSR0_CPE);
110237f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
110337f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
110437f219c8SBruno Larsen (billionai) }
110537f219c8SBruno Larsen (billionai) 
1106a829cec3SBruno Larsen (billionai) void spr_write_e500_l1csr1(DisasContext *ctx, int sprn, int gprn)
110737f219c8SBruno Larsen (billionai) {
110837f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
110937f219c8SBruno Larsen (billionai) 
111037f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], L1CSR1_ICE | L1CSR1_CPE);
111137f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
111237f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
111337f219c8SBruno Larsen (billionai) }
111437f219c8SBruno Larsen (billionai) 
1115a829cec3SBruno Larsen (billionai) void spr_write_e500_l2csr0(DisasContext *ctx, int sprn, int gprn)
111637f219c8SBruno Larsen (billionai) {
111737f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
111837f219c8SBruno Larsen (billionai) 
111937f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn],
112037f219c8SBruno Larsen (billionai)                     ~(E500_L2CSR0_L2FI | E500_L2CSR0_L2FL | E500_L2CSR0_L2LFC));
112137f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
112237f219c8SBruno Larsen (billionai)     tcg_temp_free(t0);
112337f219c8SBruno Larsen (billionai) }
112437f219c8SBruno Larsen (billionai) 
1125a829cec3SBruno Larsen (billionai) void spr_write_booke206_mmucsr0(DisasContext *ctx, int sprn, int gprn)
112637f219c8SBruno Larsen (billionai) {
112737f219c8SBruno Larsen (billionai)     gen_helper_booke206_tlbflush(cpu_env, cpu_gpr[gprn]);
112837f219c8SBruno Larsen (billionai) }
112937f219c8SBruno Larsen (billionai) 
1130a829cec3SBruno Larsen (billionai) void spr_write_booke_pid(DisasContext *ctx, int sprn, int gprn)
113137f219c8SBruno Larsen (billionai) {
113237f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_const_i32(sprn);
113337f219c8SBruno Larsen (billionai)     gen_helper_booke_setpid(cpu_env, t0, cpu_gpr[gprn]);
113437f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t0);
113537f219c8SBruno Larsen (billionai) }
1136a829cec3SBruno Larsen (billionai) void spr_write_eplc(DisasContext *ctx, int sprn, int gprn)
113737f219c8SBruno Larsen (billionai) {
113837f219c8SBruno Larsen (billionai)     gen_helper_booke_set_eplc(cpu_env, cpu_gpr[gprn]);
113937f219c8SBruno Larsen (billionai) }
1140a829cec3SBruno Larsen (billionai) void spr_write_epsc(DisasContext *ctx, int sprn, int gprn)
114137f219c8SBruno Larsen (billionai) {
114237f219c8SBruno Larsen (billionai)     gen_helper_booke_set_epsc(cpu_env, cpu_gpr[gprn]);
114337f219c8SBruno Larsen (billionai) }
114437f219c8SBruno Larsen (billionai) 
114537f219c8SBruno Larsen (billionai) #endif
114637f219c8SBruno Larsen (billionai) 
114737f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
1148a829cec3SBruno Larsen (billionai) void spr_write_mas73(DisasContext *ctx, int sprn, int gprn)
114937f219c8SBruno Larsen (billionai) {
115037f219c8SBruno Larsen (billionai)     TCGv val = tcg_temp_new();
115137f219c8SBruno Larsen (billionai)     tcg_gen_ext32u_tl(val, cpu_gpr[gprn]);
115237f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_BOOKE_MAS3, val);
115337f219c8SBruno Larsen (billionai)     tcg_gen_shri_tl(val, cpu_gpr[gprn], 32);
115437f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_BOOKE_MAS7, val);
115537f219c8SBruno Larsen (billionai)     tcg_temp_free(val);
115637f219c8SBruno Larsen (billionai) }
115737f219c8SBruno Larsen (billionai) 
1158a829cec3SBruno Larsen (billionai) void spr_read_mas73(DisasContext *ctx, int gprn, int sprn)
115937f219c8SBruno Larsen (billionai) {
116037f219c8SBruno Larsen (billionai)     TCGv mas7 = tcg_temp_new();
116137f219c8SBruno Larsen (billionai)     TCGv mas3 = tcg_temp_new();
116237f219c8SBruno Larsen (billionai)     gen_load_spr(mas7, SPR_BOOKE_MAS7);
116337f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(mas7, mas7, 32);
116437f219c8SBruno Larsen (billionai)     gen_load_spr(mas3, SPR_BOOKE_MAS3);
116537f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(cpu_gpr[gprn], mas3, mas7);
116637f219c8SBruno Larsen (billionai)     tcg_temp_free(mas3);
116737f219c8SBruno Larsen (billionai)     tcg_temp_free(mas7);
116837f219c8SBruno Larsen (billionai) }
116937f219c8SBruno Larsen (billionai) 
117037f219c8SBruno Larsen (billionai) #endif
117137f219c8SBruno Larsen (billionai) 
117237f219c8SBruno Larsen (billionai) #ifdef TARGET_PPC64
117337f219c8SBruno Larsen (billionai) static void gen_fscr_facility_check(DisasContext *ctx, int facility_sprn,
117437f219c8SBruno Larsen (billionai)                                     int bit, int sprn, int cause)
117537f219c8SBruno Larsen (billionai) {
117637f219c8SBruno Larsen (billionai)     TCGv_i32 t1 = tcg_const_i32(bit);
117737f219c8SBruno Larsen (billionai)     TCGv_i32 t2 = tcg_const_i32(sprn);
117837f219c8SBruno Larsen (billionai)     TCGv_i32 t3 = tcg_const_i32(cause);
117937f219c8SBruno Larsen (billionai) 
118037f219c8SBruno Larsen (billionai)     gen_helper_fscr_facility_check(cpu_env, t1, t2, t3);
118137f219c8SBruno Larsen (billionai) 
118237f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t3);
118337f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t2);
118437f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t1);
118537f219c8SBruno Larsen (billionai) }
118637f219c8SBruno Larsen (billionai) 
118737f219c8SBruno Larsen (billionai) static void gen_msr_facility_check(DisasContext *ctx, int facility_sprn,
118837f219c8SBruno Larsen (billionai)                                    int bit, int sprn, int cause)
118937f219c8SBruno Larsen (billionai) {
119037f219c8SBruno Larsen (billionai)     TCGv_i32 t1 = tcg_const_i32(bit);
119137f219c8SBruno Larsen (billionai)     TCGv_i32 t2 = tcg_const_i32(sprn);
119237f219c8SBruno Larsen (billionai)     TCGv_i32 t3 = tcg_const_i32(cause);
119337f219c8SBruno Larsen (billionai) 
119437f219c8SBruno Larsen (billionai)     gen_helper_msr_facility_check(cpu_env, t1, t2, t3);
119537f219c8SBruno Larsen (billionai) 
119637f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t3);
119737f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t2);
119837f219c8SBruno Larsen (billionai)     tcg_temp_free_i32(t1);
119937f219c8SBruno Larsen (billionai) }
120037f219c8SBruno Larsen (billionai) 
1201a829cec3SBruno Larsen (billionai) void spr_read_prev_upper32(DisasContext *ctx, int gprn, int sprn)
120237f219c8SBruno Larsen (billionai) {
120337f219c8SBruno Larsen (billionai)     TCGv spr_up = tcg_temp_new();
120437f219c8SBruno Larsen (billionai)     TCGv spr = tcg_temp_new();
120537f219c8SBruno Larsen (billionai) 
120637f219c8SBruno Larsen (billionai)     gen_load_spr(spr, sprn - 1);
120737f219c8SBruno Larsen (billionai)     tcg_gen_shri_tl(spr_up, spr, 32);
120837f219c8SBruno Larsen (billionai)     tcg_gen_ext32u_tl(cpu_gpr[gprn], spr_up);
120937f219c8SBruno Larsen (billionai) 
121037f219c8SBruno Larsen (billionai)     tcg_temp_free(spr);
121137f219c8SBruno Larsen (billionai)     tcg_temp_free(spr_up);
121237f219c8SBruno Larsen (billionai) }
121337f219c8SBruno Larsen (billionai) 
1214a829cec3SBruno Larsen (billionai) void spr_write_prev_upper32(DisasContext *ctx, int sprn, int gprn)
121537f219c8SBruno Larsen (billionai) {
121637f219c8SBruno Larsen (billionai)     TCGv spr = tcg_temp_new();
121737f219c8SBruno Larsen (billionai) 
121837f219c8SBruno Larsen (billionai)     gen_load_spr(spr, sprn - 1);
121937f219c8SBruno Larsen (billionai)     tcg_gen_deposit_tl(spr, spr, cpu_gpr[gprn], 32, 32);
122037f219c8SBruno Larsen (billionai)     gen_store_spr(sprn - 1, spr);
122137f219c8SBruno Larsen (billionai) 
122237f219c8SBruno Larsen (billionai)     tcg_temp_free(spr);
122337f219c8SBruno Larsen (billionai) }
122437f219c8SBruno Larsen (billionai) 
122537f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
1226a829cec3SBruno Larsen (billionai) void spr_write_hmer(DisasContext *ctx, int sprn, int gprn)
122737f219c8SBruno Larsen (billionai) {
122837f219c8SBruno Larsen (billionai)     TCGv hmer = tcg_temp_new();
122937f219c8SBruno Larsen (billionai) 
123037f219c8SBruno Larsen (billionai)     gen_load_spr(hmer, sprn);
123137f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(hmer, cpu_gpr[gprn], hmer);
123237f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, hmer);
123337f219c8SBruno Larsen (billionai)     spr_store_dump_spr(sprn);
123437f219c8SBruno Larsen (billionai)     tcg_temp_free(hmer);
123537f219c8SBruno Larsen (billionai) }
123637f219c8SBruno Larsen (billionai) 
1237a829cec3SBruno Larsen (billionai) void spr_write_lpcr(DisasContext *ctx, int sprn, int gprn)
123837f219c8SBruno Larsen (billionai) {
123937f219c8SBruno Larsen (billionai)     gen_helper_store_lpcr(cpu_env, cpu_gpr[gprn]);
124037f219c8SBruno Larsen (billionai) }
124137f219c8SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */
124237f219c8SBruno Larsen (billionai) 
1243a829cec3SBruno Larsen (billionai) void spr_read_tar(DisasContext *ctx, int gprn, int sprn)
124437f219c8SBruno Larsen (billionai) {
124537f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_TAR, sprn, FSCR_IC_TAR);
124637f219c8SBruno Larsen (billionai)     spr_read_generic(ctx, gprn, sprn);
124737f219c8SBruno Larsen (billionai) }
124837f219c8SBruno Larsen (billionai) 
1249a829cec3SBruno Larsen (billionai) void spr_write_tar(DisasContext *ctx, int sprn, int gprn)
125037f219c8SBruno Larsen (billionai) {
125137f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_TAR, sprn, FSCR_IC_TAR);
125237f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
125337f219c8SBruno Larsen (billionai) }
125437f219c8SBruno Larsen (billionai) 
1255a829cec3SBruno Larsen (billionai) void spr_read_tm(DisasContext *ctx, int gprn, int sprn)
125637f219c8SBruno Larsen (billionai) {
125737f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
125837f219c8SBruno Larsen (billionai)     spr_read_generic(ctx, gprn, sprn);
125937f219c8SBruno Larsen (billionai) }
126037f219c8SBruno Larsen (billionai) 
1261a829cec3SBruno Larsen (billionai) void spr_write_tm(DisasContext *ctx, int sprn, int gprn)
126237f219c8SBruno Larsen (billionai) {
126337f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
126437f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
126537f219c8SBruno Larsen (billionai) }
126637f219c8SBruno Larsen (billionai) 
1267a829cec3SBruno Larsen (billionai) void spr_read_tm_upper32(DisasContext *ctx, int gprn, int sprn)
126837f219c8SBruno Larsen (billionai) {
126937f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
127037f219c8SBruno Larsen (billionai)     spr_read_prev_upper32(ctx, gprn, sprn);
127137f219c8SBruno Larsen (billionai) }
127237f219c8SBruno Larsen (billionai) 
1273a829cec3SBruno Larsen (billionai) void spr_write_tm_upper32(DisasContext *ctx, int sprn, int gprn)
127437f219c8SBruno Larsen (billionai) {
127537f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
127637f219c8SBruno Larsen (billionai)     spr_write_prev_upper32(ctx, sprn, gprn);
127737f219c8SBruno Larsen (billionai) }
127837f219c8SBruno Larsen (billionai) 
1279a829cec3SBruno Larsen (billionai) void spr_read_ebb(DisasContext *ctx, int gprn, int sprn)
128037f219c8SBruno Larsen (billionai) {
128137f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
128237f219c8SBruno Larsen (billionai)     spr_read_generic(ctx, gprn, sprn);
128337f219c8SBruno Larsen (billionai) }
128437f219c8SBruno Larsen (billionai) 
1285a829cec3SBruno Larsen (billionai) void spr_write_ebb(DisasContext *ctx, int sprn, int gprn)
128637f219c8SBruno Larsen (billionai) {
128737f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
128837f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
128937f219c8SBruno Larsen (billionai) }
129037f219c8SBruno Larsen (billionai) 
1291a829cec3SBruno Larsen (billionai) void spr_read_ebb_upper32(DisasContext *ctx, int gprn, int sprn)
129237f219c8SBruno Larsen (billionai) {
129337f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
129437f219c8SBruno Larsen (billionai)     spr_read_prev_upper32(ctx, gprn, sprn);
129537f219c8SBruno Larsen (billionai) }
129637f219c8SBruno Larsen (billionai) 
1297a829cec3SBruno Larsen (billionai) void spr_write_ebb_upper32(DisasContext *ctx, int sprn, int gprn)
129837f219c8SBruno Larsen (billionai) {
129937f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
130037f219c8SBruno Larsen (billionai)     spr_write_prev_upper32(ctx, sprn, gprn);
130137f219c8SBruno Larsen (billionai) }
130237f219c8SBruno Larsen (billionai) #endif
130337f219c8SBruno Larsen (billionai) 
1304fcf5ef2aSThomas Huth #define GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                      \
1305fcf5ef2aSThomas Huth GEN_OPCODE(name, opc1, opc2, opc3, inval, type, PPC_NONE)
1306fcf5ef2aSThomas Huth 
1307fcf5ef2aSThomas Huth #define GEN_HANDLER_E(name, opc1, opc2, opc3, inval, type, type2)             \
1308fcf5ef2aSThomas Huth GEN_OPCODE(name, opc1, opc2, opc3, inval, type, type2)
1309fcf5ef2aSThomas Huth 
1310fcf5ef2aSThomas Huth #define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type)               \
1311fcf5ef2aSThomas Huth GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, PPC_NONE)
1312fcf5ef2aSThomas Huth 
1313fcf5ef2aSThomas Huth #define GEN_HANDLER2_E(name, onam, opc1, opc2, opc3, inval, type, type2)      \
1314fcf5ef2aSThomas Huth GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, type2)
1315fcf5ef2aSThomas Huth 
1316fcf5ef2aSThomas Huth #define GEN_HANDLER_E_2(name, opc1, opc2, opc3, opc4, inval, type, type2)     \
1317fcf5ef2aSThomas Huth GEN_OPCODE3(name, opc1, opc2, opc3, opc4, inval, type, type2)
1318fcf5ef2aSThomas Huth 
1319fcf5ef2aSThomas Huth #define GEN_HANDLER2_E_2(name, onam, opc1, opc2, opc3, opc4, inval, typ, typ2) \
1320fcf5ef2aSThomas Huth GEN_OPCODE4(name, onam, opc1, opc2, opc3, opc4, inval, typ, typ2)
1321fcf5ef2aSThomas Huth 
1322fcf5ef2aSThomas Huth typedef struct opcode_t {
1323fcf5ef2aSThomas Huth     unsigned char opc1, opc2, opc3, opc4;
1324fcf5ef2aSThomas Huth #if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
1325fcf5ef2aSThomas Huth     unsigned char pad[4];
1326fcf5ef2aSThomas Huth #endif
1327fcf5ef2aSThomas Huth     opc_handler_t handler;
1328fcf5ef2aSThomas Huth     const char *oname;
1329fcf5ef2aSThomas Huth } opcode_t;
1330fcf5ef2aSThomas Huth 
1331fcf5ef2aSThomas Huth /* Helpers for priv. check */
1332fcf5ef2aSThomas Huth #define GEN_PRIV                                                \
1333fcf5ef2aSThomas Huth     do {                                                        \
1334fcf5ef2aSThomas Huth         gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC); return; \
1335fcf5ef2aSThomas Huth     } while (0)
1336fcf5ef2aSThomas Huth 
1337fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
1338fcf5ef2aSThomas Huth #define CHK_HV GEN_PRIV
1339fcf5ef2aSThomas Huth #define CHK_SV GEN_PRIV
1340fcf5ef2aSThomas Huth #define CHK_HVRM GEN_PRIV
1341fcf5ef2aSThomas Huth #else
1342fcf5ef2aSThomas Huth #define CHK_HV                                                          \
1343fcf5ef2aSThomas Huth     do {                                                                \
1344fcf5ef2aSThomas Huth         if (unlikely(ctx->pr || !ctx->hv)) {                            \
1345fcf5ef2aSThomas Huth             GEN_PRIV;                                                   \
1346fcf5ef2aSThomas Huth         }                                                               \
1347fcf5ef2aSThomas Huth     } while (0)
1348fcf5ef2aSThomas Huth #define CHK_SV                   \
1349fcf5ef2aSThomas Huth     do {                         \
1350fcf5ef2aSThomas Huth         if (unlikely(ctx->pr)) { \
1351fcf5ef2aSThomas Huth             GEN_PRIV;            \
1352fcf5ef2aSThomas Huth         }                        \
1353fcf5ef2aSThomas Huth     } while (0)
1354fcf5ef2aSThomas Huth #define CHK_HVRM                                            \
1355fcf5ef2aSThomas Huth     do {                                                    \
1356fcf5ef2aSThomas Huth         if (unlikely(ctx->pr || !ctx->hv || ctx->dr)) {     \
1357fcf5ef2aSThomas Huth             GEN_PRIV;                                       \
1358fcf5ef2aSThomas Huth         }                                                   \
1359fcf5ef2aSThomas Huth     } while (0)
1360fcf5ef2aSThomas Huth #endif
1361fcf5ef2aSThomas Huth 
1362fcf5ef2aSThomas Huth #define CHK_NONE
1363fcf5ef2aSThomas Huth 
1364fcf5ef2aSThomas Huth /*****************************************************************************/
1365fcf5ef2aSThomas Huth /* PowerPC instructions table                                                */
1366fcf5ef2aSThomas Huth 
1367fcf5ef2aSThomas Huth #define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2)                    \
1368fcf5ef2aSThomas Huth {                                                                             \
1369fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1370fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1371fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1372fcf5ef2aSThomas Huth     .opc4 = 0xff,                                                             \
1373fcf5ef2aSThomas Huth     .handler = {                                                              \
1374fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1375fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1376fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1377fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1378fcf5ef2aSThomas Huth     },                                                                        \
1379fcf5ef2aSThomas Huth     .oname = stringify(name),                                                 \
1380fcf5ef2aSThomas Huth }
1381fcf5ef2aSThomas Huth #define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2)       \
1382fcf5ef2aSThomas Huth {                                                                             \
1383fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1384fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1385fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1386fcf5ef2aSThomas Huth     .opc4 = 0xff,                                                             \
1387fcf5ef2aSThomas Huth     .handler = {                                                              \
1388fcf5ef2aSThomas Huth         .inval1  = invl1,                                                     \
1389fcf5ef2aSThomas Huth         .inval2  = invl2,                                                     \
1390fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1391fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1392fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1393fcf5ef2aSThomas Huth     },                                                                        \
1394fcf5ef2aSThomas Huth     .oname = stringify(name),                                                 \
1395fcf5ef2aSThomas Huth }
1396fcf5ef2aSThomas Huth #define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2)             \
1397fcf5ef2aSThomas Huth {                                                                             \
1398fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1399fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1400fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1401fcf5ef2aSThomas Huth     .opc4 = 0xff,                                                             \
1402fcf5ef2aSThomas Huth     .handler = {                                                              \
1403fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1404fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1405fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1406fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1407fcf5ef2aSThomas Huth     },                                                                        \
1408fcf5ef2aSThomas Huth     .oname = onam,                                                            \
1409fcf5ef2aSThomas Huth }
1410fcf5ef2aSThomas Huth #define GEN_OPCODE3(name, op1, op2, op3, op4, invl, _typ, _typ2)              \
1411fcf5ef2aSThomas Huth {                                                                             \
1412fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1413fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1414fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1415fcf5ef2aSThomas Huth     .opc4 = op4,                                                              \
1416fcf5ef2aSThomas Huth     .handler = {                                                              \
1417fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1418fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1419fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1420fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1421fcf5ef2aSThomas Huth     },                                                                        \
1422fcf5ef2aSThomas Huth     .oname = stringify(name),                                                 \
1423fcf5ef2aSThomas Huth }
1424fcf5ef2aSThomas Huth #define GEN_OPCODE4(name, onam, op1, op2, op3, op4, invl, _typ, _typ2)        \
1425fcf5ef2aSThomas Huth {                                                                             \
1426fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1427fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1428fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1429fcf5ef2aSThomas Huth     .opc4 = op4,                                                              \
1430fcf5ef2aSThomas Huth     .handler = {                                                              \
1431fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1432fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1433fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1434fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1435fcf5ef2aSThomas Huth     },                                                                        \
1436fcf5ef2aSThomas Huth     .oname = onam,                                                            \
1437fcf5ef2aSThomas Huth }
1438fcf5ef2aSThomas Huth 
1439fcf5ef2aSThomas Huth /* Invalid instruction */
1440fcf5ef2aSThomas Huth static void gen_invalid(DisasContext *ctx)
1441fcf5ef2aSThomas Huth {
1442fcf5ef2aSThomas Huth     gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
1443fcf5ef2aSThomas Huth }
1444fcf5ef2aSThomas Huth 
1445fcf5ef2aSThomas Huth static opc_handler_t invalid_handler = {
1446fcf5ef2aSThomas Huth     .inval1  = 0xFFFFFFFF,
1447fcf5ef2aSThomas Huth     .inval2  = 0xFFFFFFFF,
1448fcf5ef2aSThomas Huth     .type    = PPC_NONE,
1449fcf5ef2aSThomas Huth     .type2   = PPC_NONE,
1450fcf5ef2aSThomas Huth     .handler = gen_invalid,
1451fcf5ef2aSThomas Huth };
1452fcf5ef2aSThomas Huth 
1453fcf5ef2aSThomas Huth /***                           Integer comparison                          ***/
1454fcf5ef2aSThomas Huth 
1455fcf5ef2aSThomas Huth static inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf)
1456fcf5ef2aSThomas Huth {
1457fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1458b62b3686Spbonzini@redhat.com     TCGv t1 = tcg_temp_new();
1459b62b3686Spbonzini@redhat.com     TCGv_i32 t = tcg_temp_new_i32();
1460fcf5ef2aSThomas Huth 
1461b62b3686Spbonzini@redhat.com     tcg_gen_movi_tl(t0, CRF_EQ);
1462b62b3686Spbonzini@redhat.com     tcg_gen_movi_tl(t1, CRF_LT);
1463efe843d8SDavid Gibson     tcg_gen_movcond_tl((s ? TCG_COND_LT : TCG_COND_LTU),
1464efe843d8SDavid Gibson                        t0, arg0, arg1, t1, t0);
1465b62b3686Spbonzini@redhat.com     tcg_gen_movi_tl(t1, CRF_GT);
1466efe843d8SDavid Gibson     tcg_gen_movcond_tl((s ? TCG_COND_GT : TCG_COND_GTU),
1467efe843d8SDavid Gibson                        t0, arg0, arg1, t1, t0);
1468b62b3686Spbonzini@redhat.com 
1469b62b3686Spbonzini@redhat.com     tcg_gen_trunc_tl_i32(t, t0);
1470fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_so);
1471b62b3686Spbonzini@redhat.com     tcg_gen_or_i32(cpu_crf[crf], cpu_crf[crf], t);
1472fcf5ef2aSThomas Huth 
1473fcf5ef2aSThomas Huth     tcg_temp_free(t0);
1474b62b3686Spbonzini@redhat.com     tcg_temp_free(t1);
1475b62b3686Spbonzini@redhat.com     tcg_temp_free_i32(t);
1476fcf5ef2aSThomas Huth }
1477fcf5ef2aSThomas Huth 
1478fcf5ef2aSThomas Huth static inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf)
1479fcf5ef2aSThomas Huth {
1480fcf5ef2aSThomas Huth     TCGv t0 = tcg_const_tl(arg1);
1481fcf5ef2aSThomas Huth     gen_op_cmp(arg0, t0, s, crf);
1482fcf5ef2aSThomas Huth     tcg_temp_free(t0);
1483fcf5ef2aSThomas Huth }
1484fcf5ef2aSThomas Huth 
1485fcf5ef2aSThomas Huth static inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf)
1486fcf5ef2aSThomas Huth {
1487fcf5ef2aSThomas Huth     TCGv t0, t1;
1488fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
1489fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
1490fcf5ef2aSThomas Huth     if (s) {
1491fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(t0, arg0);
1492fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(t1, arg1);
1493fcf5ef2aSThomas Huth     } else {
1494fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(t0, arg0);
1495fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(t1, arg1);
1496fcf5ef2aSThomas Huth     }
1497fcf5ef2aSThomas Huth     gen_op_cmp(t0, t1, s, crf);
1498fcf5ef2aSThomas Huth     tcg_temp_free(t1);
1499fcf5ef2aSThomas Huth     tcg_temp_free(t0);
1500fcf5ef2aSThomas Huth }
1501fcf5ef2aSThomas Huth 
1502fcf5ef2aSThomas Huth static inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf)
1503fcf5ef2aSThomas Huth {
1504fcf5ef2aSThomas Huth     TCGv t0 = tcg_const_tl(arg1);
1505fcf5ef2aSThomas Huth     gen_op_cmp32(arg0, t0, s, crf);
1506fcf5ef2aSThomas Huth     tcg_temp_free(t0);
1507fcf5ef2aSThomas Huth }
1508fcf5ef2aSThomas Huth 
1509fcf5ef2aSThomas Huth static inline void gen_set_Rc0(DisasContext *ctx, TCGv reg)
1510fcf5ef2aSThomas Huth {
1511fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
1512fcf5ef2aSThomas Huth         gen_op_cmpi32(reg, 0, 1, 0);
1513fcf5ef2aSThomas Huth     } else {
1514fcf5ef2aSThomas Huth         gen_op_cmpi(reg, 0, 1, 0);
1515fcf5ef2aSThomas Huth     }
1516fcf5ef2aSThomas Huth }
1517fcf5ef2aSThomas Huth 
1518fcf5ef2aSThomas Huth /* cmprb - range comparison: isupper, isaplha, islower*/
1519fcf5ef2aSThomas Huth static void gen_cmprb(DisasContext *ctx)
1520fcf5ef2aSThomas Huth {
1521fcf5ef2aSThomas Huth     TCGv_i32 src1 = tcg_temp_new_i32();
1522fcf5ef2aSThomas Huth     TCGv_i32 src2 = tcg_temp_new_i32();
1523fcf5ef2aSThomas Huth     TCGv_i32 src2lo = tcg_temp_new_i32();
1524fcf5ef2aSThomas Huth     TCGv_i32 src2hi = tcg_temp_new_i32();
1525fcf5ef2aSThomas Huth     TCGv_i32 crf = cpu_crf[crfD(ctx->opcode)];
1526fcf5ef2aSThomas Huth 
1527fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(src1, cpu_gpr[rA(ctx->opcode)]);
1528fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(src2, cpu_gpr[rB(ctx->opcode)]);
1529fcf5ef2aSThomas Huth 
1530fcf5ef2aSThomas Huth     tcg_gen_andi_i32(src1, src1, 0xFF);
1531fcf5ef2aSThomas Huth     tcg_gen_ext8u_i32(src2lo, src2);
1532fcf5ef2aSThomas Huth     tcg_gen_shri_i32(src2, src2, 8);
1533fcf5ef2aSThomas Huth     tcg_gen_ext8u_i32(src2hi, src2);
1534fcf5ef2aSThomas Huth 
1535fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LEU, src2lo, src2lo, src1);
1536fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LEU, src2hi, src1, src2hi);
1537fcf5ef2aSThomas Huth     tcg_gen_and_i32(crf, src2lo, src2hi);
1538fcf5ef2aSThomas Huth 
1539fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00200000) {
1540fcf5ef2aSThomas Huth         tcg_gen_shri_i32(src2, src2, 8);
1541fcf5ef2aSThomas Huth         tcg_gen_ext8u_i32(src2lo, src2);
1542fcf5ef2aSThomas Huth         tcg_gen_shri_i32(src2, src2, 8);
1543fcf5ef2aSThomas Huth         tcg_gen_ext8u_i32(src2hi, src2);
1544fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_LEU, src2lo, src2lo, src1);
1545fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_LEU, src2hi, src1, src2hi);
1546fcf5ef2aSThomas Huth         tcg_gen_and_i32(src2lo, src2lo, src2hi);
1547fcf5ef2aSThomas Huth         tcg_gen_or_i32(crf, crf, src2lo);
1548fcf5ef2aSThomas Huth     }
1549efa73196SNikunj A Dadhania     tcg_gen_shli_i32(crf, crf, CRF_GT_BIT);
1550fcf5ef2aSThomas Huth     tcg_temp_free_i32(src1);
1551fcf5ef2aSThomas Huth     tcg_temp_free_i32(src2);
1552fcf5ef2aSThomas Huth     tcg_temp_free_i32(src2lo);
1553fcf5ef2aSThomas Huth     tcg_temp_free_i32(src2hi);
1554fcf5ef2aSThomas Huth }
1555fcf5ef2aSThomas Huth 
1556fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1557fcf5ef2aSThomas Huth /* cmpeqb */
1558fcf5ef2aSThomas Huth static void gen_cmpeqb(DisasContext *ctx)
1559fcf5ef2aSThomas Huth {
1560fcf5ef2aSThomas Huth     gen_helper_cmpeqb(cpu_crf[crfD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1561fcf5ef2aSThomas Huth                       cpu_gpr[rB(ctx->opcode)]);
1562fcf5ef2aSThomas Huth }
1563fcf5ef2aSThomas Huth #endif
1564fcf5ef2aSThomas Huth 
1565fcf5ef2aSThomas Huth /* isel (PowerPC 2.03 specification) */
1566fcf5ef2aSThomas Huth static void gen_isel(DisasContext *ctx)
1567fcf5ef2aSThomas Huth {
1568fcf5ef2aSThomas Huth     uint32_t bi = rC(ctx->opcode);
1569fcf5ef2aSThomas Huth     uint32_t mask = 0x08 >> (bi & 0x03);
1570fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1571fcf5ef2aSThomas Huth     TCGv zr;
1572fcf5ef2aSThomas Huth 
1573fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(t0, cpu_crf[bi >> 2]);
1574fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, t0, mask);
1575fcf5ef2aSThomas Huth 
1576fcf5ef2aSThomas Huth     zr = tcg_const_tl(0);
1577fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_gpr[rD(ctx->opcode)], t0, zr,
1578fcf5ef2aSThomas Huth                        rA(ctx->opcode) ? cpu_gpr[rA(ctx->opcode)] : zr,
1579fcf5ef2aSThomas Huth                        cpu_gpr[rB(ctx->opcode)]);
1580fcf5ef2aSThomas Huth     tcg_temp_free(zr);
1581fcf5ef2aSThomas Huth     tcg_temp_free(t0);
1582fcf5ef2aSThomas Huth }
1583fcf5ef2aSThomas Huth 
1584fcf5ef2aSThomas Huth /* cmpb: PowerPC 2.05 specification */
1585fcf5ef2aSThomas Huth static void gen_cmpb(DisasContext *ctx)
1586fcf5ef2aSThomas Huth {
1587fcf5ef2aSThomas Huth     gen_helper_cmpb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
1588fcf5ef2aSThomas Huth                     cpu_gpr[rB(ctx->opcode)]);
1589fcf5ef2aSThomas Huth }
1590fcf5ef2aSThomas Huth 
1591fcf5ef2aSThomas Huth /***                           Integer arithmetic                          ***/
1592fcf5ef2aSThomas Huth 
1593fcf5ef2aSThomas Huth static inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0,
1594fcf5ef2aSThomas Huth                                            TCGv arg1, TCGv arg2, int sub)
1595fcf5ef2aSThomas Huth {
1596fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1597fcf5ef2aSThomas Huth 
1598fcf5ef2aSThomas Huth     tcg_gen_xor_tl(cpu_ov, arg0, arg2);
1599fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, arg1, arg2);
1600fcf5ef2aSThomas Huth     if (sub) {
1601fcf5ef2aSThomas Huth         tcg_gen_and_tl(cpu_ov, cpu_ov, t0);
1602fcf5ef2aSThomas Huth     } else {
1603fcf5ef2aSThomas Huth         tcg_gen_andc_tl(cpu_ov, cpu_ov, t0);
1604fcf5ef2aSThomas Huth     }
1605fcf5ef2aSThomas Huth     tcg_temp_free(t0);
1606fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
1607dc0ad844SNikunj A Dadhania         tcg_gen_extract_tl(cpu_ov, cpu_ov, 31, 1);
1608dc0ad844SNikunj A Dadhania         if (is_isa300(ctx)) {
1609dc0ad844SNikunj A Dadhania             tcg_gen_mov_tl(cpu_ov32, cpu_ov);
1610fcf5ef2aSThomas Huth         }
1611dc0ad844SNikunj A Dadhania     } else {
1612dc0ad844SNikunj A Dadhania         if (is_isa300(ctx)) {
1613dc0ad844SNikunj A Dadhania             tcg_gen_extract_tl(cpu_ov32, cpu_ov, 31, 1);
1614dc0ad844SNikunj A Dadhania         }
161538a61d34SNikunj A Dadhania         tcg_gen_extract_tl(cpu_ov, cpu_ov, TARGET_LONG_BITS - 1, 1);
1616dc0ad844SNikunj A Dadhania     }
1617fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1618fcf5ef2aSThomas Huth }
1619fcf5ef2aSThomas Huth 
16206b10d008SNikunj A Dadhania static inline void gen_op_arith_compute_ca32(DisasContext *ctx,
16216b10d008SNikunj A Dadhania                                              TCGv res, TCGv arg0, TCGv arg1,
16224c5920afSSuraj Jitindar Singh                                              TCGv ca32, int sub)
16236b10d008SNikunj A Dadhania {
16246b10d008SNikunj A Dadhania     TCGv t0;
16256b10d008SNikunj A Dadhania 
16266b10d008SNikunj A Dadhania     if (!is_isa300(ctx)) {
16276b10d008SNikunj A Dadhania         return;
16286b10d008SNikunj A Dadhania     }
16296b10d008SNikunj A Dadhania 
16306b10d008SNikunj A Dadhania     t0 = tcg_temp_new();
163133903d0aSNikunj A Dadhania     if (sub) {
163233903d0aSNikunj A Dadhania         tcg_gen_eqv_tl(t0, arg0, arg1);
163333903d0aSNikunj A Dadhania     } else {
16346b10d008SNikunj A Dadhania         tcg_gen_xor_tl(t0, arg0, arg1);
163533903d0aSNikunj A Dadhania     }
16366b10d008SNikunj A Dadhania     tcg_gen_xor_tl(t0, t0, res);
16374c5920afSSuraj Jitindar Singh     tcg_gen_extract_tl(ca32, t0, 32, 1);
16386b10d008SNikunj A Dadhania     tcg_temp_free(t0);
16396b10d008SNikunj A Dadhania }
16406b10d008SNikunj A Dadhania 
1641fcf5ef2aSThomas Huth /* Common add function */
1642fcf5ef2aSThomas Huth static inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1,
16434c5920afSSuraj Jitindar Singh                                     TCGv arg2, TCGv ca, TCGv ca32,
16444c5920afSSuraj Jitindar Singh                                     bool add_ca, bool compute_ca,
1645fcf5ef2aSThomas Huth                                     bool compute_ov, bool compute_rc0)
1646fcf5ef2aSThomas Huth {
1647fcf5ef2aSThomas Huth     TCGv t0 = ret;
1648fcf5ef2aSThomas Huth 
1649fcf5ef2aSThomas Huth     if (compute_ca || compute_ov) {
1650fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
1651fcf5ef2aSThomas Huth     }
1652fcf5ef2aSThomas Huth 
1653fcf5ef2aSThomas Huth     if (compute_ca) {
1654fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
1655efe843d8SDavid Gibson             /*
1656efe843d8SDavid Gibson              * Caution: a non-obvious corner case of the spec is that
1657efe843d8SDavid Gibson              * we must produce the *entire* 64-bit addition, but
1658efe843d8SDavid Gibson              * produce the carry into bit 32.
1659efe843d8SDavid Gibson              */
1660fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
1661fcf5ef2aSThomas Huth             tcg_gen_xor_tl(t1, arg1, arg2);        /* add without carry */
1662fcf5ef2aSThomas Huth             tcg_gen_add_tl(t0, arg1, arg2);
1663fcf5ef2aSThomas Huth             if (add_ca) {
16644c5920afSSuraj Jitindar Singh                 tcg_gen_add_tl(t0, t0, ca);
1665fcf5ef2aSThomas Huth             }
16664c5920afSSuraj Jitindar Singh             tcg_gen_xor_tl(ca, t0, t1);        /* bits changed w/ carry */
1667fcf5ef2aSThomas Huth             tcg_temp_free(t1);
16684c5920afSSuraj Jitindar Singh             tcg_gen_extract_tl(ca, ca, 32, 1);
16696b10d008SNikunj A Dadhania             if (is_isa300(ctx)) {
16704c5920afSSuraj Jitindar Singh                 tcg_gen_mov_tl(ca32, ca);
16716b10d008SNikunj A Dadhania             }
1672fcf5ef2aSThomas Huth         } else {
1673fcf5ef2aSThomas Huth             TCGv zero = tcg_const_tl(0);
1674fcf5ef2aSThomas Huth             if (add_ca) {
16754c5920afSSuraj Jitindar Singh                 tcg_gen_add2_tl(t0, ca, arg1, zero, ca, zero);
16764c5920afSSuraj Jitindar Singh                 tcg_gen_add2_tl(t0, ca, t0, ca, arg2, zero);
1677fcf5ef2aSThomas Huth             } else {
16784c5920afSSuraj Jitindar Singh                 tcg_gen_add2_tl(t0, ca, arg1, zero, arg2, zero);
1679fcf5ef2aSThomas Huth             }
16804c5920afSSuraj Jitindar Singh             gen_op_arith_compute_ca32(ctx, t0, arg1, arg2, ca32, 0);
1681fcf5ef2aSThomas Huth             tcg_temp_free(zero);
1682fcf5ef2aSThomas Huth         }
1683fcf5ef2aSThomas Huth     } else {
1684fcf5ef2aSThomas Huth         tcg_gen_add_tl(t0, arg1, arg2);
1685fcf5ef2aSThomas Huth         if (add_ca) {
16864c5920afSSuraj Jitindar Singh             tcg_gen_add_tl(t0, t0, ca);
1687fcf5ef2aSThomas Huth         }
1688fcf5ef2aSThomas Huth     }
1689fcf5ef2aSThomas Huth 
1690fcf5ef2aSThomas Huth     if (compute_ov) {
1691fcf5ef2aSThomas Huth         gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0);
1692fcf5ef2aSThomas Huth     }
1693fcf5ef2aSThomas Huth     if (unlikely(compute_rc0)) {
1694fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t0);
1695fcf5ef2aSThomas Huth     }
1696fcf5ef2aSThomas Huth 
169711f4e8f8SRichard Henderson     if (t0 != ret) {
1698fcf5ef2aSThomas Huth         tcg_gen_mov_tl(ret, t0);
1699fcf5ef2aSThomas Huth         tcg_temp_free(t0);
1700fcf5ef2aSThomas Huth     }
1701fcf5ef2aSThomas Huth }
1702fcf5ef2aSThomas Huth /* Add functions with two operands */
17034c5920afSSuraj Jitindar Singh #define GEN_INT_ARITH_ADD(name, opc3, ca, add_ca, compute_ca, compute_ov)     \
1704fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1705fcf5ef2aSThomas Huth {                                                                             \
1706fcf5ef2aSThomas Huth     gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
1707fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
17084c5920afSSuraj Jitindar Singh                      ca, glue(ca, 32),                                        \
1709fcf5ef2aSThomas Huth                      add_ca, compute_ca, compute_ov, Rc(ctx->opcode));        \
1710fcf5ef2aSThomas Huth }
1711fcf5ef2aSThomas Huth /* Add functions with one operand and one immediate */
17124c5920afSSuraj Jitindar Singh #define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, ca,                    \
1713fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
1714fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1715fcf5ef2aSThomas Huth {                                                                             \
1716fcf5ef2aSThomas Huth     TCGv t0 = tcg_const_tl(const_val);                                        \
1717fcf5ef2aSThomas Huth     gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
1718fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], t0,                            \
17194c5920afSSuraj Jitindar Singh                      ca, glue(ca, 32),                                        \
1720fcf5ef2aSThomas Huth                      add_ca, compute_ca, compute_ov, Rc(ctx->opcode));        \
1721fcf5ef2aSThomas Huth     tcg_temp_free(t0);                                                        \
1722fcf5ef2aSThomas Huth }
1723fcf5ef2aSThomas Huth 
1724fcf5ef2aSThomas Huth /* add  add.  addo  addo. */
17254c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(add, 0x08, cpu_ca, 0, 0, 0)
17264c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addo, 0x18, cpu_ca, 0, 0, 1)
1727fcf5ef2aSThomas Huth /* addc  addc.  addco  addco. */
17284c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addc, 0x00, cpu_ca, 0, 1, 0)
17294c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addco, 0x10, cpu_ca, 0, 1, 1)
1730fcf5ef2aSThomas Huth /* adde  adde.  addeo  addeo. */
17314c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(adde, 0x04, cpu_ca, 1, 1, 0)
17324c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addeo, 0x14, cpu_ca, 1, 1, 1)
1733fcf5ef2aSThomas Huth /* addme  addme.  addmeo  addmeo.  */
17344c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, cpu_ca, 1, 1, 0)
17354c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, cpu_ca, 1, 1, 1)
17364c5920afSSuraj Jitindar Singh /* addex */
17374c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addex, 0x05, cpu_ov, 1, 1, 0);
1738fcf5ef2aSThomas Huth /* addze  addze.  addzeo  addzeo.*/
17394c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, cpu_ca, 1, 1, 0)
17404c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, cpu_ca, 1, 1, 1)
1741fcf5ef2aSThomas Huth /* addic  addic.*/
1742fcf5ef2aSThomas Huth static inline void gen_op_addic(DisasContext *ctx, bool compute_rc0)
1743fcf5ef2aSThomas Huth {
1744fcf5ef2aSThomas Huth     TCGv c = tcg_const_tl(SIMM(ctx->opcode));
1745fcf5ef2aSThomas Huth     gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
17464c5920afSSuraj Jitindar Singh                      c, cpu_ca, cpu_ca32, 0, 1, 0, compute_rc0);
1747fcf5ef2aSThomas Huth     tcg_temp_free(c);
1748fcf5ef2aSThomas Huth }
1749fcf5ef2aSThomas Huth 
1750fcf5ef2aSThomas Huth static void gen_addic(DisasContext *ctx)
1751fcf5ef2aSThomas Huth {
1752fcf5ef2aSThomas Huth     gen_op_addic(ctx, 0);
1753fcf5ef2aSThomas Huth }
1754fcf5ef2aSThomas Huth 
1755fcf5ef2aSThomas Huth static void gen_addic_(DisasContext *ctx)
1756fcf5ef2aSThomas Huth {
1757fcf5ef2aSThomas Huth     gen_op_addic(ctx, 1);
1758fcf5ef2aSThomas Huth }
1759fcf5ef2aSThomas Huth 
1760fcf5ef2aSThomas Huth static inline void gen_op_arith_divw(DisasContext *ctx, TCGv ret, TCGv arg1,
1761fcf5ef2aSThomas Huth                                      TCGv arg2, int sign, int compute_ov)
1762fcf5ef2aSThomas Huth {
1763fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1764fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1765fcf5ef2aSThomas Huth     TCGv_i32 t2 = tcg_temp_new_i32();
1766fcf5ef2aSThomas Huth     TCGv_i32 t3 = tcg_temp_new_i32();
1767fcf5ef2aSThomas Huth 
1768fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, arg1);
1769fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, arg2);
1770fcf5ef2aSThomas Huth     if (sign) {
1771fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t0, INT_MIN);
1772fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, -1);
1773fcf5ef2aSThomas Huth         tcg_gen_and_i32(t2, t2, t3);
1774fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, 0);
1775fcf5ef2aSThomas Huth         tcg_gen_or_i32(t2, t2, t3);
1776fcf5ef2aSThomas Huth         tcg_gen_movi_i32(t3, 0);
1777fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1);
1778fcf5ef2aSThomas Huth         tcg_gen_div_i32(t3, t0, t1);
1779fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(ret, t3);
1780fcf5ef2aSThomas Huth     } else {
1781fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t1, 0);
1782fcf5ef2aSThomas Huth         tcg_gen_movi_i32(t3, 0);
1783fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1);
1784fcf5ef2aSThomas Huth         tcg_gen_divu_i32(t3, t0, t1);
1785fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(ret, t3);
1786fcf5ef2aSThomas Huth     }
1787fcf5ef2aSThomas Huth     if (compute_ov) {
1788fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(cpu_ov, t2);
1789c44027ffSNikunj A Dadhania         if (is_isa300(ctx)) {
1790c44027ffSNikunj A Dadhania             tcg_gen_extu_i32_tl(cpu_ov32, t2);
1791c44027ffSNikunj A Dadhania         }
1792fcf5ef2aSThomas Huth         tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1793fcf5ef2aSThomas Huth     }
1794fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
1795fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
1796fcf5ef2aSThomas Huth     tcg_temp_free_i32(t2);
1797fcf5ef2aSThomas Huth     tcg_temp_free_i32(t3);
1798fcf5ef2aSThomas Huth 
1799efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1800fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, ret);
1801fcf5ef2aSThomas Huth     }
1802efe843d8SDavid Gibson }
1803fcf5ef2aSThomas Huth /* Div functions */
1804fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov)                      \
1805fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1806fcf5ef2aSThomas Huth {                                                                             \
1807fcf5ef2aSThomas Huth     gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)],                          \
1808fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
1809fcf5ef2aSThomas Huth                      sign, compute_ov);                                       \
1810fcf5ef2aSThomas Huth }
1811fcf5ef2aSThomas Huth /* divwu  divwu.  divwuo  divwuo.   */
1812fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0);
1813fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1);
1814fcf5ef2aSThomas Huth /* divw  divw.  divwo  divwo.   */
1815fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0);
1816fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1);
1817fcf5ef2aSThomas Huth 
1818fcf5ef2aSThomas Huth /* div[wd]eu[o][.] */
1819fcf5ef2aSThomas Huth #define GEN_DIVE(name, hlpr, compute_ov)                                      \
1820fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx)                                     \
1821fcf5ef2aSThomas Huth {                                                                             \
1822fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_const_i32(compute_ov);                                  \
1823fcf5ef2aSThomas Huth     gen_helper_##hlpr(cpu_gpr[rD(ctx->opcode)], cpu_env,                      \
1824fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0); \
1825fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);                                                    \
1826fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {                                     \
1827fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);                           \
1828fcf5ef2aSThomas Huth     }                                                                         \
1829fcf5ef2aSThomas Huth }
1830fcf5ef2aSThomas Huth 
1831fcf5ef2aSThomas Huth GEN_DIVE(divweu, divweu, 0);
1832fcf5ef2aSThomas Huth GEN_DIVE(divweuo, divweu, 1);
1833fcf5ef2aSThomas Huth GEN_DIVE(divwe, divwe, 0);
1834fcf5ef2aSThomas Huth GEN_DIVE(divweo, divwe, 1);
1835fcf5ef2aSThomas Huth 
1836fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1837fcf5ef2aSThomas Huth static inline void gen_op_arith_divd(DisasContext *ctx, TCGv ret, TCGv arg1,
1838fcf5ef2aSThomas Huth                                      TCGv arg2, int sign, int compute_ov)
1839fcf5ef2aSThomas Huth {
1840fcf5ef2aSThomas Huth     TCGv_i64 t0 = tcg_temp_new_i64();
1841fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
1842fcf5ef2aSThomas Huth     TCGv_i64 t2 = tcg_temp_new_i64();
1843fcf5ef2aSThomas Huth     TCGv_i64 t3 = tcg_temp_new_i64();
1844fcf5ef2aSThomas Huth 
1845fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t0, arg1);
1846fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t1, arg2);
1847fcf5ef2aSThomas Huth     if (sign) {
1848fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t0, INT64_MIN);
1849fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, -1);
1850fcf5ef2aSThomas Huth         tcg_gen_and_i64(t2, t2, t3);
1851fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, 0);
1852fcf5ef2aSThomas Huth         tcg_gen_or_i64(t2, t2, t3);
1853fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t3, 0);
1854fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1);
1855fcf5ef2aSThomas Huth         tcg_gen_div_i64(ret, t0, t1);
1856fcf5ef2aSThomas Huth     } else {
1857fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t1, 0);
1858fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t3, 0);
1859fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1);
1860fcf5ef2aSThomas Huth         tcg_gen_divu_i64(ret, t0, t1);
1861fcf5ef2aSThomas Huth     }
1862fcf5ef2aSThomas Huth     if (compute_ov) {
1863fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_ov, t2);
1864c44027ffSNikunj A Dadhania         if (is_isa300(ctx)) {
1865c44027ffSNikunj A Dadhania             tcg_gen_mov_tl(cpu_ov32, t2);
1866c44027ffSNikunj A Dadhania         }
1867fcf5ef2aSThomas Huth         tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1868fcf5ef2aSThomas Huth     }
1869fcf5ef2aSThomas Huth     tcg_temp_free_i64(t0);
1870fcf5ef2aSThomas Huth     tcg_temp_free_i64(t1);
1871fcf5ef2aSThomas Huth     tcg_temp_free_i64(t2);
1872fcf5ef2aSThomas Huth     tcg_temp_free_i64(t3);
1873fcf5ef2aSThomas Huth 
1874efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1875fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, ret);
1876fcf5ef2aSThomas Huth     }
1877efe843d8SDavid Gibson }
1878fcf5ef2aSThomas Huth 
1879fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov)                      \
1880fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1881fcf5ef2aSThomas Huth {                                                                             \
1882fcf5ef2aSThomas Huth     gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)],                          \
1883fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
1884fcf5ef2aSThomas Huth                       sign, compute_ov);                                      \
1885fcf5ef2aSThomas Huth }
1886c44027ffSNikunj A Dadhania /* divdu  divdu.  divduo  divduo.   */
1887fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
1888fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
1889c44027ffSNikunj A Dadhania /* divd  divd.  divdo  divdo.   */
1890fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
1891fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
1892fcf5ef2aSThomas Huth 
1893fcf5ef2aSThomas Huth GEN_DIVE(divdeu, divdeu, 0);
1894fcf5ef2aSThomas Huth GEN_DIVE(divdeuo, divdeu, 1);
1895fcf5ef2aSThomas Huth GEN_DIVE(divde, divde, 0);
1896fcf5ef2aSThomas Huth GEN_DIVE(divdeo, divde, 1);
1897fcf5ef2aSThomas Huth #endif
1898fcf5ef2aSThomas Huth 
1899fcf5ef2aSThomas Huth static inline void gen_op_arith_modw(DisasContext *ctx, TCGv ret, TCGv arg1,
1900fcf5ef2aSThomas Huth                                      TCGv arg2, int sign)
1901fcf5ef2aSThomas Huth {
1902fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1903fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1904fcf5ef2aSThomas Huth 
1905fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, arg1);
1906fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, arg2);
1907fcf5ef2aSThomas Huth     if (sign) {
1908fcf5ef2aSThomas Huth         TCGv_i32 t2 = tcg_temp_new_i32();
1909fcf5ef2aSThomas Huth         TCGv_i32 t3 = tcg_temp_new_i32();
1910fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t0, INT_MIN);
1911fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, -1);
1912fcf5ef2aSThomas Huth         tcg_gen_and_i32(t2, t2, t3);
1913fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, 0);
1914fcf5ef2aSThomas Huth         tcg_gen_or_i32(t2, t2, t3);
1915fcf5ef2aSThomas Huth         tcg_gen_movi_i32(t3, 0);
1916fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1);
1917fcf5ef2aSThomas Huth         tcg_gen_rem_i32(t3, t0, t1);
1918fcf5ef2aSThomas Huth         tcg_gen_ext_i32_tl(ret, t3);
1919fcf5ef2aSThomas Huth         tcg_temp_free_i32(t2);
1920fcf5ef2aSThomas Huth         tcg_temp_free_i32(t3);
1921fcf5ef2aSThomas Huth     } else {
1922fcf5ef2aSThomas Huth         TCGv_i32 t2 = tcg_const_i32(1);
1923fcf5ef2aSThomas Huth         TCGv_i32 t3 = tcg_const_i32(0);
1924fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_EQ, t1, t1, t3, t2, t1);
1925fcf5ef2aSThomas Huth         tcg_gen_remu_i32(t3, t0, t1);
1926fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(ret, t3);
1927fcf5ef2aSThomas Huth         tcg_temp_free_i32(t2);
1928fcf5ef2aSThomas Huth         tcg_temp_free_i32(t3);
1929fcf5ef2aSThomas Huth     }
1930fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
1931fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
1932fcf5ef2aSThomas Huth }
1933fcf5ef2aSThomas Huth 
1934fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MODW(name, opc3, sign)                                \
1935fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                             \
1936fcf5ef2aSThomas Huth {                                                                           \
1937fcf5ef2aSThomas Huth     gen_op_arith_modw(ctx, cpu_gpr[rD(ctx->opcode)],                        \
1938fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],   \
1939fcf5ef2aSThomas Huth                       sign);                                                \
1940fcf5ef2aSThomas Huth }
1941fcf5ef2aSThomas Huth 
1942fcf5ef2aSThomas Huth GEN_INT_ARITH_MODW(moduw, 0x08, 0);
1943fcf5ef2aSThomas Huth GEN_INT_ARITH_MODW(modsw, 0x18, 1);
1944fcf5ef2aSThomas Huth 
1945fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1946fcf5ef2aSThomas Huth static inline void gen_op_arith_modd(DisasContext *ctx, TCGv ret, TCGv arg1,
1947fcf5ef2aSThomas Huth                                      TCGv arg2, int sign)
1948fcf5ef2aSThomas Huth {
1949fcf5ef2aSThomas Huth     TCGv_i64 t0 = tcg_temp_new_i64();
1950fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
1951fcf5ef2aSThomas Huth 
1952fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t0, arg1);
1953fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t1, arg2);
1954fcf5ef2aSThomas Huth     if (sign) {
1955fcf5ef2aSThomas Huth         TCGv_i64 t2 = tcg_temp_new_i64();
1956fcf5ef2aSThomas Huth         TCGv_i64 t3 = tcg_temp_new_i64();
1957fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t0, INT64_MIN);
1958fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, -1);
1959fcf5ef2aSThomas Huth         tcg_gen_and_i64(t2, t2, t3);
1960fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, 0);
1961fcf5ef2aSThomas Huth         tcg_gen_or_i64(t2, t2, t3);
1962fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t3, 0);
1963fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1);
1964fcf5ef2aSThomas Huth         tcg_gen_rem_i64(ret, t0, t1);
1965fcf5ef2aSThomas Huth         tcg_temp_free_i64(t2);
1966fcf5ef2aSThomas Huth         tcg_temp_free_i64(t3);
1967fcf5ef2aSThomas Huth     } else {
1968fcf5ef2aSThomas Huth         TCGv_i64 t2 = tcg_const_i64(1);
1969fcf5ef2aSThomas Huth         TCGv_i64 t3 = tcg_const_i64(0);
1970fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_EQ, t1, t1, t3, t2, t1);
1971fcf5ef2aSThomas Huth         tcg_gen_remu_i64(ret, t0, t1);
1972fcf5ef2aSThomas Huth         tcg_temp_free_i64(t2);
1973fcf5ef2aSThomas Huth         tcg_temp_free_i64(t3);
1974fcf5ef2aSThomas Huth     }
1975fcf5ef2aSThomas Huth     tcg_temp_free_i64(t0);
1976fcf5ef2aSThomas Huth     tcg_temp_free_i64(t1);
1977fcf5ef2aSThomas Huth }
1978fcf5ef2aSThomas Huth 
1979fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MODD(name, opc3, sign)                            \
1980fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                           \
1981fcf5ef2aSThomas Huth {                                                                         \
1982fcf5ef2aSThomas Huth   gen_op_arith_modd(ctx, cpu_gpr[rD(ctx->opcode)],                        \
1983fcf5ef2aSThomas Huth                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],   \
1984fcf5ef2aSThomas Huth                     sign);                                                \
1985fcf5ef2aSThomas Huth }
1986fcf5ef2aSThomas Huth 
1987fcf5ef2aSThomas Huth GEN_INT_ARITH_MODD(modud, 0x08, 0);
1988fcf5ef2aSThomas Huth GEN_INT_ARITH_MODD(modsd, 0x18, 1);
1989fcf5ef2aSThomas Huth #endif
1990fcf5ef2aSThomas Huth 
1991fcf5ef2aSThomas Huth /* mulhw  mulhw. */
1992fcf5ef2aSThomas Huth static void gen_mulhw(DisasContext *ctx)
1993fcf5ef2aSThomas Huth {
1994fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1995fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1996fcf5ef2aSThomas Huth 
1997fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
1998fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
1999fcf5ef2aSThomas Huth     tcg_gen_muls2_i32(t0, t1, t0, t1);
2000fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1);
2001fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
2002fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
2003efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2004fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
2005fcf5ef2aSThomas Huth     }
2006efe843d8SDavid Gibson }
2007fcf5ef2aSThomas Huth 
2008fcf5ef2aSThomas Huth /* mulhwu  mulhwu.  */
2009fcf5ef2aSThomas Huth static void gen_mulhwu(DisasContext *ctx)
2010fcf5ef2aSThomas Huth {
2011fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
2012fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
2013fcf5ef2aSThomas Huth 
2014fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
2015fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
2016fcf5ef2aSThomas Huth     tcg_gen_mulu2_i32(t0, t1, t0, t1);
2017fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1);
2018fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
2019fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
2020efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2021fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
2022fcf5ef2aSThomas Huth     }
2023efe843d8SDavid Gibson }
2024fcf5ef2aSThomas Huth 
2025fcf5ef2aSThomas Huth /* mullw  mullw. */
2026fcf5ef2aSThomas Huth static void gen_mullw(DisasContext *ctx)
2027fcf5ef2aSThomas Huth {
2028fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2029fcf5ef2aSThomas Huth     TCGv_i64 t0, t1;
2030fcf5ef2aSThomas Huth     t0 = tcg_temp_new_i64();
2031fcf5ef2aSThomas Huth     t1 = tcg_temp_new_i64();
2032fcf5ef2aSThomas Huth     tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
2033fcf5ef2aSThomas Huth     tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
2034fcf5ef2aSThomas Huth     tcg_gen_mul_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);
2035fcf5ef2aSThomas Huth     tcg_temp_free(t0);
2036fcf5ef2aSThomas Huth     tcg_temp_free(t1);
2037fcf5ef2aSThomas Huth #else
2038fcf5ef2aSThomas Huth     tcg_gen_mul_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
2039fcf5ef2aSThomas Huth                     cpu_gpr[rB(ctx->opcode)]);
2040fcf5ef2aSThomas Huth #endif
2041efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2042fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
2043fcf5ef2aSThomas Huth     }
2044efe843d8SDavid Gibson }
2045fcf5ef2aSThomas Huth 
2046fcf5ef2aSThomas Huth /* mullwo  mullwo. */
2047fcf5ef2aSThomas Huth static void gen_mullwo(DisasContext *ctx)
2048fcf5ef2aSThomas Huth {
2049fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
2050fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
2051fcf5ef2aSThomas Huth 
2052fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
2053fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
2054fcf5ef2aSThomas Huth     tcg_gen_muls2_i32(t0, t1, t0, t1);
2055fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2056fcf5ef2aSThomas Huth     tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);
2057fcf5ef2aSThomas Huth #else
2058fcf5ef2aSThomas Huth     tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], t0);
2059fcf5ef2aSThomas Huth #endif
2060fcf5ef2aSThomas Huth 
2061fcf5ef2aSThomas Huth     tcg_gen_sari_i32(t0, t0, 31);
2062fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_NE, t0, t0, t1);
2063fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(cpu_ov, t0);
206461aa9a69SNikunj A Dadhania     if (is_isa300(ctx)) {
206561aa9a69SNikunj A Dadhania         tcg_gen_mov_tl(cpu_ov32, cpu_ov);
206661aa9a69SNikunj A Dadhania     }
2067fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
2068fcf5ef2aSThomas Huth 
2069fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
2070fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
2071efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2072fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
2073fcf5ef2aSThomas Huth     }
2074efe843d8SDavid Gibson }
2075fcf5ef2aSThomas Huth 
2076fcf5ef2aSThomas Huth /* mulli */
2077fcf5ef2aSThomas Huth static void gen_mulli(DisasContext *ctx)
2078fcf5ef2aSThomas Huth {
2079fcf5ef2aSThomas Huth     tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
2080fcf5ef2aSThomas Huth                     SIMM(ctx->opcode));
2081fcf5ef2aSThomas Huth }
2082fcf5ef2aSThomas Huth 
2083fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2084fcf5ef2aSThomas Huth /* mulhd  mulhd. */
2085fcf5ef2aSThomas Huth static void gen_mulhd(DisasContext *ctx)
2086fcf5ef2aSThomas Huth {
2087fcf5ef2aSThomas Huth     TCGv lo = tcg_temp_new();
2088fcf5ef2aSThomas Huth     tcg_gen_muls2_tl(lo, cpu_gpr[rD(ctx->opcode)],
2089fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2090fcf5ef2aSThomas Huth     tcg_temp_free(lo);
2091fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2092fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
2093fcf5ef2aSThomas Huth     }
2094fcf5ef2aSThomas Huth }
2095fcf5ef2aSThomas Huth 
2096fcf5ef2aSThomas Huth /* mulhdu  mulhdu. */
2097fcf5ef2aSThomas Huth static void gen_mulhdu(DisasContext *ctx)
2098fcf5ef2aSThomas Huth {
2099fcf5ef2aSThomas Huth     TCGv lo = tcg_temp_new();
2100fcf5ef2aSThomas Huth     tcg_gen_mulu2_tl(lo, cpu_gpr[rD(ctx->opcode)],
2101fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2102fcf5ef2aSThomas Huth     tcg_temp_free(lo);
2103fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2104fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
2105fcf5ef2aSThomas Huth     }
2106fcf5ef2aSThomas Huth }
2107fcf5ef2aSThomas Huth 
2108fcf5ef2aSThomas Huth /* mulld  mulld. */
2109fcf5ef2aSThomas Huth static void gen_mulld(DisasContext *ctx)
2110fcf5ef2aSThomas Huth {
2111fcf5ef2aSThomas Huth     tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
2112fcf5ef2aSThomas Huth                    cpu_gpr[rB(ctx->opcode)]);
2113efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2114fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
2115fcf5ef2aSThomas Huth     }
2116efe843d8SDavid Gibson }
2117fcf5ef2aSThomas Huth 
2118fcf5ef2aSThomas Huth /* mulldo  mulldo. */
2119fcf5ef2aSThomas Huth static void gen_mulldo(DisasContext *ctx)
2120fcf5ef2aSThomas Huth {
2121fcf5ef2aSThomas Huth     TCGv_i64 t0 = tcg_temp_new_i64();
2122fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
2123fcf5ef2aSThomas Huth 
2124fcf5ef2aSThomas Huth     tcg_gen_muls2_i64(t0, t1, cpu_gpr[rA(ctx->opcode)],
2125fcf5ef2aSThomas Huth                       cpu_gpr[rB(ctx->opcode)]);
2126fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_gpr[rD(ctx->opcode)], t0);
2127fcf5ef2aSThomas Huth 
2128fcf5ef2aSThomas Huth     tcg_gen_sari_i64(t0, t0, 63);
2129fcf5ef2aSThomas Huth     tcg_gen_setcond_i64(TCG_COND_NE, cpu_ov, t0, t1);
213061aa9a69SNikunj A Dadhania     if (is_isa300(ctx)) {
213161aa9a69SNikunj A Dadhania         tcg_gen_mov_tl(cpu_ov32, cpu_ov);
213261aa9a69SNikunj A Dadhania     }
2133fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
2134fcf5ef2aSThomas Huth 
2135fcf5ef2aSThomas Huth     tcg_temp_free_i64(t0);
2136fcf5ef2aSThomas Huth     tcg_temp_free_i64(t1);
2137fcf5ef2aSThomas Huth 
2138fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2139fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
2140fcf5ef2aSThomas Huth     }
2141fcf5ef2aSThomas Huth }
2142fcf5ef2aSThomas Huth #endif
2143fcf5ef2aSThomas Huth 
2144fcf5ef2aSThomas Huth /* Common subf function */
2145fcf5ef2aSThomas Huth static inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1,
2146fcf5ef2aSThomas Huth                                      TCGv arg2, bool add_ca, bool compute_ca,
2147fcf5ef2aSThomas Huth                                      bool compute_ov, bool compute_rc0)
2148fcf5ef2aSThomas Huth {
2149fcf5ef2aSThomas Huth     TCGv t0 = ret;
2150fcf5ef2aSThomas Huth 
2151fcf5ef2aSThomas Huth     if (compute_ca || compute_ov) {
2152fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
2153fcf5ef2aSThomas Huth     }
2154fcf5ef2aSThomas Huth 
2155fcf5ef2aSThomas Huth     if (compute_ca) {
2156fcf5ef2aSThomas Huth         /* dest = ~arg1 + arg2 [+ ca].  */
2157fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
2158efe843d8SDavid Gibson             /*
2159efe843d8SDavid Gibson              * Caution: a non-obvious corner case of the spec is that
2160efe843d8SDavid Gibson              * we must produce the *entire* 64-bit addition, but
2161efe843d8SDavid Gibson              * produce the carry into bit 32.
2162efe843d8SDavid Gibson              */
2163fcf5ef2aSThomas Huth             TCGv inv1 = tcg_temp_new();
2164fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
2165fcf5ef2aSThomas Huth             tcg_gen_not_tl(inv1, arg1);
2166fcf5ef2aSThomas Huth             if (add_ca) {
2167fcf5ef2aSThomas Huth                 tcg_gen_add_tl(t0, arg2, cpu_ca);
2168fcf5ef2aSThomas Huth             } else {
2169fcf5ef2aSThomas Huth                 tcg_gen_addi_tl(t0, arg2, 1);
2170fcf5ef2aSThomas Huth             }
2171fcf5ef2aSThomas Huth             tcg_gen_xor_tl(t1, arg2, inv1);         /* add without carry */
2172fcf5ef2aSThomas Huth             tcg_gen_add_tl(t0, t0, inv1);
2173fcf5ef2aSThomas Huth             tcg_temp_free(inv1);
2174fcf5ef2aSThomas Huth             tcg_gen_xor_tl(cpu_ca, t0, t1);         /* bits changes w/ carry */
2175fcf5ef2aSThomas Huth             tcg_temp_free(t1);
2176e2622073SPhilippe Mathieu-Daudé             tcg_gen_extract_tl(cpu_ca, cpu_ca, 32, 1);
217733903d0aSNikunj A Dadhania             if (is_isa300(ctx)) {
217833903d0aSNikunj A Dadhania                 tcg_gen_mov_tl(cpu_ca32, cpu_ca);
217933903d0aSNikunj A Dadhania             }
2180fcf5ef2aSThomas Huth         } else if (add_ca) {
2181fcf5ef2aSThomas Huth             TCGv zero, inv1 = tcg_temp_new();
2182fcf5ef2aSThomas Huth             tcg_gen_not_tl(inv1, arg1);
2183fcf5ef2aSThomas Huth             zero = tcg_const_tl(0);
2184fcf5ef2aSThomas Huth             tcg_gen_add2_tl(t0, cpu_ca, arg2, zero, cpu_ca, zero);
2185fcf5ef2aSThomas Huth             tcg_gen_add2_tl(t0, cpu_ca, t0, cpu_ca, inv1, zero);
21864c5920afSSuraj Jitindar Singh             gen_op_arith_compute_ca32(ctx, t0, inv1, arg2, cpu_ca32, 0);
2187fcf5ef2aSThomas Huth             tcg_temp_free(zero);
2188fcf5ef2aSThomas Huth             tcg_temp_free(inv1);
2189fcf5ef2aSThomas Huth         } else {
2190fcf5ef2aSThomas Huth             tcg_gen_setcond_tl(TCG_COND_GEU, cpu_ca, arg2, arg1);
2191fcf5ef2aSThomas Huth             tcg_gen_sub_tl(t0, arg2, arg1);
21924c5920afSSuraj Jitindar Singh             gen_op_arith_compute_ca32(ctx, t0, arg1, arg2, cpu_ca32, 1);
2193fcf5ef2aSThomas Huth         }
2194fcf5ef2aSThomas Huth     } else if (add_ca) {
2195efe843d8SDavid Gibson         /*
2196efe843d8SDavid Gibson          * Since we're ignoring carry-out, we can simplify the
2197efe843d8SDavid Gibson          * standard ~arg1 + arg2 + ca to arg2 - arg1 + ca - 1.
2198efe843d8SDavid Gibson          */
2199fcf5ef2aSThomas Huth         tcg_gen_sub_tl(t0, arg2, arg1);
2200fcf5ef2aSThomas Huth         tcg_gen_add_tl(t0, t0, cpu_ca);
2201fcf5ef2aSThomas Huth         tcg_gen_subi_tl(t0, t0, 1);
2202fcf5ef2aSThomas Huth     } else {
2203fcf5ef2aSThomas Huth         tcg_gen_sub_tl(t0, arg2, arg1);
2204fcf5ef2aSThomas Huth     }
2205fcf5ef2aSThomas Huth 
2206fcf5ef2aSThomas Huth     if (compute_ov) {
2207fcf5ef2aSThomas Huth         gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1);
2208fcf5ef2aSThomas Huth     }
2209fcf5ef2aSThomas Huth     if (unlikely(compute_rc0)) {
2210fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t0);
2211fcf5ef2aSThomas Huth     }
2212fcf5ef2aSThomas Huth 
221311f4e8f8SRichard Henderson     if (t0 != ret) {
2214fcf5ef2aSThomas Huth         tcg_gen_mov_tl(ret, t0);
2215fcf5ef2aSThomas Huth         tcg_temp_free(t0);
2216fcf5ef2aSThomas Huth     }
2217fcf5ef2aSThomas Huth }
2218fcf5ef2aSThomas Huth /* Sub functions with Two operands functions */
2219fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov)        \
2220fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2221fcf5ef2aSThomas Huth {                                                                             \
2222fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
2223fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
2224fcf5ef2aSThomas Huth                       add_ca, compute_ca, compute_ov, Rc(ctx->opcode));       \
2225fcf5ef2aSThomas Huth }
2226fcf5ef2aSThomas Huth /* Sub functions with one operand and one immediate */
2227fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val,                       \
2228fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
2229fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2230fcf5ef2aSThomas Huth {                                                                             \
2231fcf5ef2aSThomas Huth     TCGv t0 = tcg_const_tl(const_val);                                        \
2232fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
2233fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], t0,                           \
2234fcf5ef2aSThomas Huth                       add_ca, compute_ca, compute_ov, Rc(ctx->opcode));       \
2235fcf5ef2aSThomas Huth     tcg_temp_free(t0);                                                        \
2236fcf5ef2aSThomas Huth }
2237fcf5ef2aSThomas Huth /* subf  subf.  subfo  subfo. */
2238fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
2239fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
2240fcf5ef2aSThomas Huth /* subfc  subfc.  subfco  subfco. */
2241fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
2242fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
2243fcf5ef2aSThomas Huth /* subfe  subfe.  subfeo  subfo. */
2244fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
2245fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
2246fcf5ef2aSThomas Huth /* subfme  subfme.  subfmeo  subfmeo.  */
2247fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
2248fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
2249fcf5ef2aSThomas Huth /* subfze  subfze.  subfzeo  subfzeo.*/
2250fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
2251fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
2252fcf5ef2aSThomas Huth 
2253fcf5ef2aSThomas Huth /* subfic */
2254fcf5ef2aSThomas Huth static void gen_subfic(DisasContext *ctx)
2255fcf5ef2aSThomas Huth {
2256fcf5ef2aSThomas Huth     TCGv c = tcg_const_tl(SIMM(ctx->opcode));
2257fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
2258fcf5ef2aSThomas Huth                       c, 0, 1, 0, 0);
2259fcf5ef2aSThomas Huth     tcg_temp_free(c);
2260fcf5ef2aSThomas Huth }
2261fcf5ef2aSThomas Huth 
2262fcf5ef2aSThomas Huth /* neg neg. nego nego. */
2263fcf5ef2aSThomas Huth static inline void gen_op_arith_neg(DisasContext *ctx, bool compute_ov)
2264fcf5ef2aSThomas Huth {
2265fcf5ef2aSThomas Huth     TCGv zero = tcg_const_tl(0);
2266fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
2267fcf5ef2aSThomas Huth                       zero, 0, 0, compute_ov, Rc(ctx->opcode));
2268fcf5ef2aSThomas Huth     tcg_temp_free(zero);
2269fcf5ef2aSThomas Huth }
2270fcf5ef2aSThomas Huth 
2271fcf5ef2aSThomas Huth static void gen_neg(DisasContext *ctx)
2272fcf5ef2aSThomas Huth {
22731480d71cSNikunj A Dadhania     tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
22741480d71cSNikunj A Dadhania     if (unlikely(Rc(ctx->opcode))) {
22751480d71cSNikunj A Dadhania         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
22761480d71cSNikunj A Dadhania     }
2277fcf5ef2aSThomas Huth }
2278fcf5ef2aSThomas Huth 
2279fcf5ef2aSThomas Huth static void gen_nego(DisasContext *ctx)
2280fcf5ef2aSThomas Huth {
2281fcf5ef2aSThomas Huth     gen_op_arith_neg(ctx, 1);
2282fcf5ef2aSThomas Huth }
2283fcf5ef2aSThomas Huth 
2284fcf5ef2aSThomas Huth /***                            Integer logical                            ***/
2285fcf5ef2aSThomas Huth #define GEN_LOGICAL2(name, tcg_op, opc, type)                                 \
2286fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2287fcf5ef2aSThomas Huth {                                                                             \
2288fcf5ef2aSThomas Huth     tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],                \
2289fcf5ef2aSThomas Huth        cpu_gpr[rB(ctx->opcode)]);                                             \
2290fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0))                                       \
2291fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
2292fcf5ef2aSThomas Huth }
2293fcf5ef2aSThomas Huth 
2294fcf5ef2aSThomas Huth #define GEN_LOGICAL1(name, tcg_op, opc, type)                                 \
2295fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2296fcf5ef2aSThomas Huth {                                                                             \
2297fcf5ef2aSThomas Huth     tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);               \
2298fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0))                                       \
2299fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
2300fcf5ef2aSThomas Huth }
2301fcf5ef2aSThomas Huth 
2302fcf5ef2aSThomas Huth /* and & and. */
2303fcf5ef2aSThomas Huth GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER);
2304fcf5ef2aSThomas Huth /* andc & andc. */
2305fcf5ef2aSThomas Huth GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER);
2306fcf5ef2aSThomas Huth 
2307fcf5ef2aSThomas Huth /* andi. */
2308fcf5ef2aSThomas Huth static void gen_andi_(DisasContext *ctx)
2309fcf5ef2aSThomas Huth {
2310efe843d8SDavid Gibson     tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2311efe843d8SDavid Gibson                     UIMM(ctx->opcode));
2312fcf5ef2aSThomas Huth     gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2313fcf5ef2aSThomas Huth }
2314fcf5ef2aSThomas Huth 
2315fcf5ef2aSThomas Huth /* andis. */
2316fcf5ef2aSThomas Huth static void gen_andis_(DisasContext *ctx)
2317fcf5ef2aSThomas Huth {
2318efe843d8SDavid Gibson     tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2319efe843d8SDavid Gibson                     UIMM(ctx->opcode) << 16);
2320fcf5ef2aSThomas Huth     gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2321fcf5ef2aSThomas Huth }
2322fcf5ef2aSThomas Huth 
2323fcf5ef2aSThomas Huth /* cntlzw */
2324fcf5ef2aSThomas Huth static void gen_cntlzw(DisasContext *ctx)
2325fcf5ef2aSThomas Huth {
23269b8514e5SRichard Henderson     TCGv_i32 t = tcg_temp_new_i32();
23279b8514e5SRichard Henderson 
23289b8514e5SRichard Henderson     tcg_gen_trunc_tl_i32(t, cpu_gpr[rS(ctx->opcode)]);
23299b8514e5SRichard Henderson     tcg_gen_clzi_i32(t, t, 32);
23309b8514e5SRichard Henderson     tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t);
23319b8514e5SRichard Henderson     tcg_temp_free_i32(t);
23329b8514e5SRichard Henderson 
2333efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2334fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2335fcf5ef2aSThomas Huth     }
2336efe843d8SDavid Gibson }
2337fcf5ef2aSThomas Huth 
2338fcf5ef2aSThomas Huth /* cnttzw */
2339fcf5ef2aSThomas Huth static void gen_cnttzw(DisasContext *ctx)
2340fcf5ef2aSThomas Huth {
23419b8514e5SRichard Henderson     TCGv_i32 t = tcg_temp_new_i32();
23429b8514e5SRichard Henderson 
23439b8514e5SRichard Henderson     tcg_gen_trunc_tl_i32(t, cpu_gpr[rS(ctx->opcode)]);
23449b8514e5SRichard Henderson     tcg_gen_ctzi_i32(t, t, 32);
23459b8514e5SRichard Henderson     tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t);
23469b8514e5SRichard Henderson     tcg_temp_free_i32(t);
23479b8514e5SRichard Henderson 
2348fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2349fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2350fcf5ef2aSThomas Huth     }
2351fcf5ef2aSThomas Huth }
2352fcf5ef2aSThomas Huth 
2353fcf5ef2aSThomas Huth /* eqv & eqv. */
2354fcf5ef2aSThomas Huth GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER);
2355fcf5ef2aSThomas Huth /* extsb & extsb. */
2356fcf5ef2aSThomas Huth GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER);
2357fcf5ef2aSThomas Huth /* extsh & extsh. */
2358fcf5ef2aSThomas Huth GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER);
2359fcf5ef2aSThomas Huth /* nand & nand. */
2360fcf5ef2aSThomas Huth GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER);
2361fcf5ef2aSThomas Huth /* nor & nor. */
2362fcf5ef2aSThomas Huth GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER);
2363fcf5ef2aSThomas Huth 
2364fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
2365fcf5ef2aSThomas Huth static void gen_pause(DisasContext *ctx)
2366fcf5ef2aSThomas Huth {
2367fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_const_i32(0);
2368fcf5ef2aSThomas Huth     tcg_gen_st_i32(t0, cpu_env,
2369fcf5ef2aSThomas Huth                    -offsetof(PowerPCCPU, env) + offsetof(CPUState, halted));
2370fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
2371fcf5ef2aSThomas Huth 
2372fcf5ef2aSThomas Huth     /* Stop translation, this gives other CPUs a chance to run */
2373b6bac4bcSEmilio G. Cota     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
2374fcf5ef2aSThomas Huth }
2375fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
2376fcf5ef2aSThomas Huth 
2377fcf5ef2aSThomas Huth /* or & or. */
2378fcf5ef2aSThomas Huth static void gen_or(DisasContext *ctx)
2379fcf5ef2aSThomas Huth {
2380fcf5ef2aSThomas Huth     int rs, ra, rb;
2381fcf5ef2aSThomas Huth 
2382fcf5ef2aSThomas Huth     rs = rS(ctx->opcode);
2383fcf5ef2aSThomas Huth     ra = rA(ctx->opcode);
2384fcf5ef2aSThomas Huth     rb = rB(ctx->opcode);
2385fcf5ef2aSThomas Huth     /* Optimisation for mr. ri case */
2386fcf5ef2aSThomas Huth     if (rs != ra || rs != rb) {
2387efe843d8SDavid Gibson         if (rs != rb) {
2388fcf5ef2aSThomas Huth             tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]);
2389efe843d8SDavid Gibson         } else {
2390fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]);
2391efe843d8SDavid Gibson         }
2392efe843d8SDavid Gibson         if (unlikely(Rc(ctx->opcode) != 0)) {
2393fcf5ef2aSThomas Huth             gen_set_Rc0(ctx, cpu_gpr[ra]);
2394efe843d8SDavid Gibson         }
2395fcf5ef2aSThomas Huth     } else if (unlikely(Rc(ctx->opcode) != 0)) {
2396fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rs]);
2397fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2398fcf5ef2aSThomas Huth     } else if (rs != 0) { /* 0 is nop */
2399fcf5ef2aSThomas Huth         int prio = 0;
2400fcf5ef2aSThomas Huth 
2401fcf5ef2aSThomas Huth         switch (rs) {
2402fcf5ef2aSThomas Huth         case 1:
2403fcf5ef2aSThomas Huth             /* Set process priority to low */
2404fcf5ef2aSThomas Huth             prio = 2;
2405fcf5ef2aSThomas Huth             break;
2406fcf5ef2aSThomas Huth         case 6:
2407fcf5ef2aSThomas Huth             /* Set process priority to medium-low */
2408fcf5ef2aSThomas Huth             prio = 3;
2409fcf5ef2aSThomas Huth             break;
2410fcf5ef2aSThomas Huth         case 2:
2411fcf5ef2aSThomas Huth             /* Set process priority to normal */
2412fcf5ef2aSThomas Huth             prio = 4;
2413fcf5ef2aSThomas Huth             break;
2414fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
2415fcf5ef2aSThomas Huth         case 31:
2416fcf5ef2aSThomas Huth             if (!ctx->pr) {
2417fcf5ef2aSThomas Huth                 /* Set process priority to very low */
2418fcf5ef2aSThomas Huth                 prio = 1;
2419fcf5ef2aSThomas Huth             }
2420fcf5ef2aSThomas Huth             break;
2421fcf5ef2aSThomas Huth         case 5:
2422fcf5ef2aSThomas Huth             if (!ctx->pr) {
2423fcf5ef2aSThomas Huth                 /* Set process priority to medium-hight */
2424fcf5ef2aSThomas Huth                 prio = 5;
2425fcf5ef2aSThomas Huth             }
2426fcf5ef2aSThomas Huth             break;
2427fcf5ef2aSThomas Huth         case 3:
2428fcf5ef2aSThomas Huth             if (!ctx->pr) {
2429fcf5ef2aSThomas Huth                 /* Set process priority to high */
2430fcf5ef2aSThomas Huth                 prio = 6;
2431fcf5ef2aSThomas Huth             }
2432fcf5ef2aSThomas Huth             break;
2433fcf5ef2aSThomas Huth         case 7:
2434fcf5ef2aSThomas Huth             if (ctx->hv && !ctx->pr) {
2435fcf5ef2aSThomas Huth                 /* Set process priority to very high */
2436fcf5ef2aSThomas Huth                 prio = 7;
2437fcf5ef2aSThomas Huth             }
2438fcf5ef2aSThomas Huth             break;
2439fcf5ef2aSThomas Huth #endif
2440fcf5ef2aSThomas Huth         default:
2441fcf5ef2aSThomas Huth             break;
2442fcf5ef2aSThomas Huth         }
2443fcf5ef2aSThomas Huth         if (prio) {
2444fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
2445fcf5ef2aSThomas Huth             gen_load_spr(t0, SPR_PPR);
2446fcf5ef2aSThomas Huth             tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL);
2447fcf5ef2aSThomas Huth             tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50);
2448fcf5ef2aSThomas Huth             gen_store_spr(SPR_PPR, t0);
2449fcf5ef2aSThomas Huth             tcg_temp_free(t0);
2450fcf5ef2aSThomas Huth         }
2451fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
2452efe843d8SDavid Gibson         /*
2453efe843d8SDavid Gibson          * Pause out of TCG otherwise spin loops with smt_low eat too
2454efe843d8SDavid Gibson          * much CPU and the kernel hangs.  This applies to all
2455efe843d8SDavid Gibson          * encodings other than no-op, e.g., miso(rs=26), yield(27),
2456efe843d8SDavid Gibson          * mdoio(29), mdoom(30), and all currently undefined.
2457fcf5ef2aSThomas Huth          */
2458fcf5ef2aSThomas Huth         gen_pause(ctx);
2459fcf5ef2aSThomas Huth #endif
2460fcf5ef2aSThomas Huth #endif
2461fcf5ef2aSThomas Huth     }
2462fcf5ef2aSThomas Huth }
2463fcf5ef2aSThomas Huth /* orc & orc. */
2464fcf5ef2aSThomas Huth GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER);
2465fcf5ef2aSThomas Huth 
2466fcf5ef2aSThomas Huth /* xor & xor. */
2467fcf5ef2aSThomas Huth static void gen_xor(DisasContext *ctx)
2468fcf5ef2aSThomas Huth {
2469fcf5ef2aSThomas Huth     /* Optimisation for "set to zero" case */
2470efe843d8SDavid Gibson     if (rS(ctx->opcode) != rB(ctx->opcode)) {
2471efe843d8SDavid Gibson         tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2472efe843d8SDavid Gibson                        cpu_gpr[rB(ctx->opcode)]);
2473efe843d8SDavid Gibson     } else {
2474fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
2475efe843d8SDavid Gibson     }
2476efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2477fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2478fcf5ef2aSThomas Huth     }
2479efe843d8SDavid Gibson }
2480fcf5ef2aSThomas Huth 
2481fcf5ef2aSThomas Huth /* ori */
2482fcf5ef2aSThomas Huth static void gen_ori(DisasContext *ctx)
2483fcf5ef2aSThomas Huth {
2484fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2485fcf5ef2aSThomas Huth 
2486fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2487fcf5ef2aSThomas Huth         return;
2488fcf5ef2aSThomas Huth     }
2489fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
2490fcf5ef2aSThomas Huth }
2491fcf5ef2aSThomas Huth 
2492fcf5ef2aSThomas Huth /* oris */
2493fcf5ef2aSThomas Huth static void gen_oris(DisasContext *ctx)
2494fcf5ef2aSThomas Huth {
2495fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2496fcf5ef2aSThomas Huth 
2497fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2498fcf5ef2aSThomas Huth         /* NOP */
2499fcf5ef2aSThomas Huth         return;
2500fcf5ef2aSThomas Huth     }
2501efe843d8SDavid Gibson     tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2502efe843d8SDavid Gibson                    uimm << 16);
2503fcf5ef2aSThomas Huth }
2504fcf5ef2aSThomas Huth 
2505fcf5ef2aSThomas Huth /* xori */
2506fcf5ef2aSThomas Huth static void gen_xori(DisasContext *ctx)
2507fcf5ef2aSThomas Huth {
2508fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2509fcf5ef2aSThomas Huth 
2510fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2511fcf5ef2aSThomas Huth         /* NOP */
2512fcf5ef2aSThomas Huth         return;
2513fcf5ef2aSThomas Huth     }
2514fcf5ef2aSThomas Huth     tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
2515fcf5ef2aSThomas Huth }
2516fcf5ef2aSThomas Huth 
2517fcf5ef2aSThomas Huth /* xoris */
2518fcf5ef2aSThomas Huth static void gen_xoris(DisasContext *ctx)
2519fcf5ef2aSThomas Huth {
2520fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2521fcf5ef2aSThomas Huth 
2522fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2523fcf5ef2aSThomas Huth         /* NOP */
2524fcf5ef2aSThomas Huth         return;
2525fcf5ef2aSThomas Huth     }
2526efe843d8SDavid Gibson     tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2527efe843d8SDavid Gibson                     uimm << 16);
2528fcf5ef2aSThomas Huth }
2529fcf5ef2aSThomas Huth 
2530fcf5ef2aSThomas Huth /* popcntb : PowerPC 2.03 specification */
2531fcf5ef2aSThomas Huth static void gen_popcntb(DisasContext *ctx)
2532fcf5ef2aSThomas Huth {
2533fcf5ef2aSThomas Huth     gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
2534fcf5ef2aSThomas Huth }
2535fcf5ef2aSThomas Huth 
2536fcf5ef2aSThomas Huth static void gen_popcntw(DisasContext *ctx)
2537fcf5ef2aSThomas Huth {
253879770002SRichard Henderson #if defined(TARGET_PPC64)
2539fcf5ef2aSThomas Huth     gen_helper_popcntw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
254079770002SRichard Henderson #else
254179770002SRichard Henderson     tcg_gen_ctpop_i32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
254279770002SRichard Henderson #endif
2543fcf5ef2aSThomas Huth }
2544fcf5ef2aSThomas Huth 
2545fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2546fcf5ef2aSThomas Huth /* popcntd: PowerPC 2.06 specification */
2547fcf5ef2aSThomas Huth static void gen_popcntd(DisasContext *ctx)
2548fcf5ef2aSThomas Huth {
254979770002SRichard Henderson     tcg_gen_ctpop_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
2550fcf5ef2aSThomas Huth }
2551fcf5ef2aSThomas Huth #endif
2552fcf5ef2aSThomas Huth 
2553fcf5ef2aSThomas Huth /* prtyw: PowerPC 2.05 specification */
2554fcf5ef2aSThomas Huth static void gen_prtyw(DisasContext *ctx)
2555fcf5ef2aSThomas Huth {
2556fcf5ef2aSThomas Huth     TCGv ra = cpu_gpr[rA(ctx->opcode)];
2557fcf5ef2aSThomas Huth     TCGv rs = cpu_gpr[rS(ctx->opcode)];
2558fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
2559fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, rs, 16);
2560fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, rs, t0);
2561fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, ra, 8);
2562fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, ra, t0);
2563fcf5ef2aSThomas Huth     tcg_gen_andi_tl(ra, ra, (target_ulong)0x100000001ULL);
2564fcf5ef2aSThomas Huth     tcg_temp_free(t0);
2565fcf5ef2aSThomas Huth }
2566fcf5ef2aSThomas Huth 
2567fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2568fcf5ef2aSThomas Huth /* prtyd: PowerPC 2.05 specification */
2569fcf5ef2aSThomas Huth static void gen_prtyd(DisasContext *ctx)
2570fcf5ef2aSThomas Huth {
2571fcf5ef2aSThomas Huth     TCGv ra = cpu_gpr[rA(ctx->opcode)];
2572fcf5ef2aSThomas Huth     TCGv rs = cpu_gpr[rS(ctx->opcode)];
2573fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
2574fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, rs, 32);
2575fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, rs, t0);
2576fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, ra, 16);
2577fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, ra, t0);
2578fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, ra, 8);
2579fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, ra, t0);
2580fcf5ef2aSThomas Huth     tcg_gen_andi_tl(ra, ra, 1);
2581fcf5ef2aSThomas Huth     tcg_temp_free(t0);
2582fcf5ef2aSThomas Huth }
2583fcf5ef2aSThomas Huth #endif
2584fcf5ef2aSThomas Huth 
2585fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2586fcf5ef2aSThomas Huth /* bpermd */
2587fcf5ef2aSThomas Huth static void gen_bpermd(DisasContext *ctx)
2588fcf5ef2aSThomas Huth {
2589fcf5ef2aSThomas Huth     gen_helper_bpermd(cpu_gpr[rA(ctx->opcode)],
2590fcf5ef2aSThomas Huth                       cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2591fcf5ef2aSThomas Huth }
2592fcf5ef2aSThomas Huth #endif
2593fcf5ef2aSThomas Huth 
2594fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2595fcf5ef2aSThomas Huth /* extsw & extsw. */
2596fcf5ef2aSThomas Huth GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B);
2597fcf5ef2aSThomas Huth 
2598fcf5ef2aSThomas Huth /* cntlzd */
2599fcf5ef2aSThomas Huth static void gen_cntlzd(DisasContext *ctx)
2600fcf5ef2aSThomas Huth {
26019b8514e5SRichard Henderson     tcg_gen_clzi_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 64);
2602efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2603fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2604fcf5ef2aSThomas Huth     }
2605efe843d8SDavid Gibson }
2606fcf5ef2aSThomas Huth 
2607fcf5ef2aSThomas Huth /* cnttzd */
2608fcf5ef2aSThomas Huth static void gen_cnttzd(DisasContext *ctx)
2609fcf5ef2aSThomas Huth {
26109b8514e5SRichard Henderson     tcg_gen_ctzi_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 64);
2611fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2612fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2613fcf5ef2aSThomas Huth     }
2614fcf5ef2aSThomas Huth }
2615fcf5ef2aSThomas Huth 
2616fcf5ef2aSThomas Huth /* darn */
2617fcf5ef2aSThomas Huth static void gen_darn(DisasContext *ctx)
2618fcf5ef2aSThomas Huth {
2619fcf5ef2aSThomas Huth     int l = L(ctx->opcode);
2620fcf5ef2aSThomas Huth 
26217e4357f6SRichard Henderson     if (l > 2) {
26227e4357f6SRichard Henderson         tcg_gen_movi_i64(cpu_gpr[rD(ctx->opcode)], -1);
26237e4357f6SRichard Henderson     } else {
2624f5b6daacSRichard Henderson         gen_icount_io_start(ctx);
2625fcf5ef2aSThomas Huth         if (l == 0) {
2626fcf5ef2aSThomas Huth             gen_helper_darn32(cpu_gpr[rD(ctx->opcode)]);
26277e4357f6SRichard Henderson         } else {
2628fcf5ef2aSThomas Huth             /* Return 64-bit random for both CRN and RRN */
2629fcf5ef2aSThomas Huth             gen_helper_darn64(cpu_gpr[rD(ctx->opcode)]);
26307e4357f6SRichard Henderson         }
2631fcf5ef2aSThomas Huth     }
2632fcf5ef2aSThomas Huth }
2633fcf5ef2aSThomas Huth #endif
2634fcf5ef2aSThomas Huth 
2635fcf5ef2aSThomas Huth /***                             Integer rotate                            ***/
2636fcf5ef2aSThomas Huth 
2637fcf5ef2aSThomas Huth /* rlwimi & rlwimi. */
2638fcf5ef2aSThomas Huth static void gen_rlwimi(DisasContext *ctx)
2639fcf5ef2aSThomas Huth {
2640fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2641fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2642fcf5ef2aSThomas Huth     uint32_t sh = SH(ctx->opcode);
2643fcf5ef2aSThomas Huth     uint32_t mb = MB(ctx->opcode);
2644fcf5ef2aSThomas Huth     uint32_t me = ME(ctx->opcode);
2645fcf5ef2aSThomas Huth 
2646fcf5ef2aSThomas Huth     if (sh == (31 - me) && mb <= me) {
2647fcf5ef2aSThomas Huth         tcg_gen_deposit_tl(t_ra, t_ra, t_rs, sh, me - mb + 1);
2648fcf5ef2aSThomas Huth     } else {
2649fcf5ef2aSThomas Huth         target_ulong mask;
2650c4f6a4a3SDaniele Buono         bool mask_in_32b = true;
2651fcf5ef2aSThomas Huth         TCGv t1;
2652fcf5ef2aSThomas Huth 
2653fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2654fcf5ef2aSThomas Huth         mb += 32;
2655fcf5ef2aSThomas Huth         me += 32;
2656fcf5ef2aSThomas Huth #endif
2657fcf5ef2aSThomas Huth         mask = MASK(mb, me);
2658fcf5ef2aSThomas Huth 
2659c4f6a4a3SDaniele Buono #if defined(TARGET_PPC64)
2660c4f6a4a3SDaniele Buono         if (mask > 0xffffffffu) {
2661c4f6a4a3SDaniele Buono             mask_in_32b = false;
2662c4f6a4a3SDaniele Buono         }
2663c4f6a4a3SDaniele Buono #endif
2664fcf5ef2aSThomas Huth         t1 = tcg_temp_new();
2665c4f6a4a3SDaniele Buono         if (mask_in_32b) {
2666fcf5ef2aSThomas Huth             TCGv_i32 t0 = tcg_temp_new_i32();
2667fcf5ef2aSThomas Huth             tcg_gen_trunc_tl_i32(t0, t_rs);
2668fcf5ef2aSThomas Huth             tcg_gen_rotli_i32(t0, t0, sh);
2669fcf5ef2aSThomas Huth             tcg_gen_extu_i32_tl(t1, t0);
2670fcf5ef2aSThomas Huth             tcg_temp_free_i32(t0);
2671fcf5ef2aSThomas Huth         } else {
2672fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2673fcf5ef2aSThomas Huth             tcg_gen_deposit_i64(t1, t_rs, t_rs, 32, 32);
2674fcf5ef2aSThomas Huth             tcg_gen_rotli_i64(t1, t1, sh);
2675fcf5ef2aSThomas Huth #else
2676fcf5ef2aSThomas Huth             g_assert_not_reached();
2677fcf5ef2aSThomas Huth #endif
2678fcf5ef2aSThomas Huth         }
2679fcf5ef2aSThomas Huth 
2680fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t1, t1, mask);
2681fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t_ra, t_ra, ~mask);
2682fcf5ef2aSThomas Huth         tcg_gen_or_tl(t_ra, t_ra, t1);
2683fcf5ef2aSThomas Huth         tcg_temp_free(t1);
2684fcf5ef2aSThomas Huth     }
2685fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2686fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2687fcf5ef2aSThomas Huth     }
2688fcf5ef2aSThomas Huth }
2689fcf5ef2aSThomas Huth 
2690fcf5ef2aSThomas Huth /* rlwinm & rlwinm. */
2691fcf5ef2aSThomas Huth static void gen_rlwinm(DisasContext *ctx)
2692fcf5ef2aSThomas Huth {
2693fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2694fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
26957b4d326fSRichard Henderson     int sh = SH(ctx->opcode);
26967b4d326fSRichard Henderson     int mb = MB(ctx->opcode);
26977b4d326fSRichard Henderson     int me = ME(ctx->opcode);
26987b4d326fSRichard Henderson     int len = me - mb + 1;
26997b4d326fSRichard Henderson     int rsh = (32 - sh) & 31;
2700fcf5ef2aSThomas Huth 
27017b4d326fSRichard Henderson     if (sh != 0 && len > 0 && me == (31 - sh)) {
27027b4d326fSRichard Henderson         tcg_gen_deposit_z_tl(t_ra, t_rs, sh, len);
27037b4d326fSRichard Henderson     } else if (me == 31 && rsh + len <= 32) {
27047b4d326fSRichard Henderson         tcg_gen_extract_tl(t_ra, t_rs, rsh, len);
2705fcf5ef2aSThomas Huth     } else {
2706fcf5ef2aSThomas Huth         target_ulong mask;
2707c4f6a4a3SDaniele Buono         bool mask_in_32b = true;
2708fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2709fcf5ef2aSThomas Huth         mb += 32;
2710fcf5ef2aSThomas Huth         me += 32;
2711fcf5ef2aSThomas Huth #endif
2712fcf5ef2aSThomas Huth         mask = MASK(mb, me);
2713c4f6a4a3SDaniele Buono #if defined(TARGET_PPC64)
2714c4f6a4a3SDaniele Buono         if (mask > 0xffffffffu) {
2715c4f6a4a3SDaniele Buono             mask_in_32b = false;
2716c4f6a4a3SDaniele Buono         }
2717c4f6a4a3SDaniele Buono #endif
2718c4f6a4a3SDaniele Buono         if (mask_in_32b) {
27197b4d326fSRichard Henderson             if (sh == 0) {
27207b4d326fSRichard Henderson                 tcg_gen_andi_tl(t_ra, t_rs, mask);
272194f040aaSVitaly Chikunov             } else {
2722fcf5ef2aSThomas Huth                 TCGv_i32 t0 = tcg_temp_new_i32();
2723fcf5ef2aSThomas Huth                 tcg_gen_trunc_tl_i32(t0, t_rs);
2724fcf5ef2aSThomas Huth                 tcg_gen_rotli_i32(t0, t0, sh);
2725fcf5ef2aSThomas Huth                 tcg_gen_andi_i32(t0, t0, mask);
2726fcf5ef2aSThomas Huth                 tcg_gen_extu_i32_tl(t_ra, t0);
2727fcf5ef2aSThomas Huth                 tcg_temp_free_i32(t0);
272894f040aaSVitaly Chikunov             }
2729fcf5ef2aSThomas Huth         } else {
2730fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2731fcf5ef2aSThomas Huth             tcg_gen_deposit_i64(t_ra, t_rs, t_rs, 32, 32);
2732fcf5ef2aSThomas Huth             tcg_gen_rotli_i64(t_ra, t_ra, sh);
2733fcf5ef2aSThomas Huth             tcg_gen_andi_i64(t_ra, t_ra, mask);
2734fcf5ef2aSThomas Huth #else
2735fcf5ef2aSThomas Huth             g_assert_not_reached();
2736fcf5ef2aSThomas Huth #endif
2737fcf5ef2aSThomas Huth         }
2738fcf5ef2aSThomas Huth     }
2739fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2740fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2741fcf5ef2aSThomas Huth     }
2742fcf5ef2aSThomas Huth }
2743fcf5ef2aSThomas Huth 
2744fcf5ef2aSThomas Huth /* rlwnm & rlwnm. */
2745fcf5ef2aSThomas Huth static void gen_rlwnm(DisasContext *ctx)
2746fcf5ef2aSThomas Huth {
2747fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2748fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2749fcf5ef2aSThomas Huth     TCGv t_rb = cpu_gpr[rB(ctx->opcode)];
2750fcf5ef2aSThomas Huth     uint32_t mb = MB(ctx->opcode);
2751fcf5ef2aSThomas Huth     uint32_t me = ME(ctx->opcode);
2752fcf5ef2aSThomas Huth     target_ulong mask;
2753c4f6a4a3SDaniele Buono     bool mask_in_32b = true;
2754fcf5ef2aSThomas Huth 
2755fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2756fcf5ef2aSThomas Huth     mb += 32;
2757fcf5ef2aSThomas Huth     me += 32;
2758fcf5ef2aSThomas Huth #endif
2759fcf5ef2aSThomas Huth     mask = MASK(mb, me);
2760fcf5ef2aSThomas Huth 
2761c4f6a4a3SDaniele Buono #if defined(TARGET_PPC64)
2762c4f6a4a3SDaniele Buono     if (mask > 0xffffffffu) {
2763c4f6a4a3SDaniele Buono         mask_in_32b = false;
2764c4f6a4a3SDaniele Buono     }
2765c4f6a4a3SDaniele Buono #endif
2766c4f6a4a3SDaniele Buono     if (mask_in_32b) {
2767fcf5ef2aSThomas Huth         TCGv_i32 t0 = tcg_temp_new_i32();
2768fcf5ef2aSThomas Huth         TCGv_i32 t1 = tcg_temp_new_i32();
2769fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(t0, t_rb);
2770fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(t1, t_rs);
2771fcf5ef2aSThomas Huth         tcg_gen_andi_i32(t0, t0, 0x1f);
2772fcf5ef2aSThomas Huth         tcg_gen_rotl_i32(t1, t1, t0);
2773fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(t_ra, t1);
2774fcf5ef2aSThomas Huth         tcg_temp_free_i32(t0);
2775fcf5ef2aSThomas Huth         tcg_temp_free_i32(t1);
2776fcf5ef2aSThomas Huth     } else {
2777fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2778fcf5ef2aSThomas Huth         TCGv_i64 t0 = tcg_temp_new_i64();
2779fcf5ef2aSThomas Huth         tcg_gen_andi_i64(t0, t_rb, 0x1f);
2780fcf5ef2aSThomas Huth         tcg_gen_deposit_i64(t_ra, t_rs, t_rs, 32, 32);
2781fcf5ef2aSThomas Huth         tcg_gen_rotl_i64(t_ra, t_ra, t0);
2782fcf5ef2aSThomas Huth         tcg_temp_free_i64(t0);
2783fcf5ef2aSThomas Huth #else
2784fcf5ef2aSThomas Huth         g_assert_not_reached();
2785fcf5ef2aSThomas Huth #endif
2786fcf5ef2aSThomas Huth     }
2787fcf5ef2aSThomas Huth 
2788fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t_ra, t_ra, mask);
2789fcf5ef2aSThomas Huth 
2790fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2791fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2792fcf5ef2aSThomas Huth     }
2793fcf5ef2aSThomas Huth }
2794fcf5ef2aSThomas Huth 
2795fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2796fcf5ef2aSThomas Huth #define GEN_PPC64_R2(name, opc1, opc2)                                        \
2797fcf5ef2aSThomas Huth static void glue(gen_, name##0)(DisasContext *ctx)                            \
2798fcf5ef2aSThomas Huth {                                                                             \
2799fcf5ef2aSThomas Huth     gen_##name(ctx, 0);                                                       \
2800fcf5ef2aSThomas Huth }                                                                             \
2801fcf5ef2aSThomas Huth                                                                               \
2802fcf5ef2aSThomas Huth static void glue(gen_, name##1)(DisasContext *ctx)                            \
2803fcf5ef2aSThomas Huth {                                                                             \
2804fcf5ef2aSThomas Huth     gen_##name(ctx, 1);                                                       \
2805fcf5ef2aSThomas Huth }
2806fcf5ef2aSThomas Huth #define GEN_PPC64_R4(name, opc1, opc2)                                        \
2807fcf5ef2aSThomas Huth static void glue(gen_, name##0)(DisasContext *ctx)                            \
2808fcf5ef2aSThomas Huth {                                                                             \
2809fcf5ef2aSThomas Huth     gen_##name(ctx, 0, 0);                                                    \
2810fcf5ef2aSThomas Huth }                                                                             \
2811fcf5ef2aSThomas Huth                                                                               \
2812fcf5ef2aSThomas Huth static void glue(gen_, name##1)(DisasContext *ctx)                            \
2813fcf5ef2aSThomas Huth {                                                                             \
2814fcf5ef2aSThomas Huth     gen_##name(ctx, 0, 1);                                                    \
2815fcf5ef2aSThomas Huth }                                                                             \
2816fcf5ef2aSThomas Huth                                                                               \
2817fcf5ef2aSThomas Huth static void glue(gen_, name##2)(DisasContext *ctx)                            \
2818fcf5ef2aSThomas Huth {                                                                             \
2819fcf5ef2aSThomas Huth     gen_##name(ctx, 1, 0);                                                    \
2820fcf5ef2aSThomas Huth }                                                                             \
2821fcf5ef2aSThomas Huth                                                                               \
2822fcf5ef2aSThomas Huth static void glue(gen_, name##3)(DisasContext *ctx)                            \
2823fcf5ef2aSThomas Huth {                                                                             \
2824fcf5ef2aSThomas Huth     gen_##name(ctx, 1, 1);                                                    \
2825fcf5ef2aSThomas Huth }
2826fcf5ef2aSThomas Huth 
2827fcf5ef2aSThomas Huth static void gen_rldinm(DisasContext *ctx, int mb, int me, int sh)
2828fcf5ef2aSThomas Huth {
2829fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2830fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
28317b4d326fSRichard Henderson     int len = me - mb + 1;
28327b4d326fSRichard Henderson     int rsh = (64 - sh) & 63;
2833fcf5ef2aSThomas Huth 
28347b4d326fSRichard Henderson     if (sh != 0 && len > 0 && me == (63 - sh)) {
28357b4d326fSRichard Henderson         tcg_gen_deposit_z_tl(t_ra, t_rs, sh, len);
28367b4d326fSRichard Henderson     } else if (me == 63 && rsh + len <= 64) {
28377b4d326fSRichard Henderson         tcg_gen_extract_tl(t_ra, t_rs, rsh, len);
2838fcf5ef2aSThomas Huth     } else {
2839fcf5ef2aSThomas Huth         tcg_gen_rotli_tl(t_ra, t_rs, sh);
2840fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t_ra, t_ra, MASK(mb, me));
2841fcf5ef2aSThomas Huth     }
2842fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2843fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2844fcf5ef2aSThomas Huth     }
2845fcf5ef2aSThomas Huth }
2846fcf5ef2aSThomas Huth 
2847fcf5ef2aSThomas Huth /* rldicl - rldicl. */
2848fcf5ef2aSThomas Huth static inline void gen_rldicl(DisasContext *ctx, int mbn, int shn)
2849fcf5ef2aSThomas Huth {
2850fcf5ef2aSThomas Huth     uint32_t sh, mb;
2851fcf5ef2aSThomas Huth 
2852fcf5ef2aSThomas Huth     sh = SH(ctx->opcode) | (shn << 5);
2853fcf5ef2aSThomas Huth     mb = MB(ctx->opcode) | (mbn << 5);
2854fcf5ef2aSThomas Huth     gen_rldinm(ctx, mb, 63, sh);
2855fcf5ef2aSThomas Huth }
2856fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicl, 0x1E, 0x00);
2857fcf5ef2aSThomas Huth 
2858fcf5ef2aSThomas Huth /* rldicr - rldicr. */
2859fcf5ef2aSThomas Huth static inline void gen_rldicr(DisasContext *ctx, int men, int shn)
2860fcf5ef2aSThomas Huth {
2861fcf5ef2aSThomas Huth     uint32_t sh, me;
2862fcf5ef2aSThomas Huth 
2863fcf5ef2aSThomas Huth     sh = SH(ctx->opcode) | (shn << 5);
2864fcf5ef2aSThomas Huth     me = MB(ctx->opcode) | (men << 5);
2865fcf5ef2aSThomas Huth     gen_rldinm(ctx, 0, me, sh);
2866fcf5ef2aSThomas Huth }
2867fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicr, 0x1E, 0x02);
2868fcf5ef2aSThomas Huth 
2869fcf5ef2aSThomas Huth /* rldic - rldic. */
2870fcf5ef2aSThomas Huth static inline void gen_rldic(DisasContext *ctx, int mbn, int shn)
2871fcf5ef2aSThomas Huth {
2872fcf5ef2aSThomas Huth     uint32_t sh, mb;
2873fcf5ef2aSThomas Huth 
2874fcf5ef2aSThomas Huth     sh = SH(ctx->opcode) | (shn << 5);
2875fcf5ef2aSThomas Huth     mb = MB(ctx->opcode) | (mbn << 5);
2876fcf5ef2aSThomas Huth     gen_rldinm(ctx, mb, 63 - sh, sh);
2877fcf5ef2aSThomas Huth }
2878fcf5ef2aSThomas Huth GEN_PPC64_R4(rldic, 0x1E, 0x04);
2879fcf5ef2aSThomas Huth 
2880fcf5ef2aSThomas Huth static void gen_rldnm(DisasContext *ctx, int mb, int me)
2881fcf5ef2aSThomas Huth {
2882fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2883fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2884fcf5ef2aSThomas Huth     TCGv t_rb = cpu_gpr[rB(ctx->opcode)];
2885fcf5ef2aSThomas Huth     TCGv t0;
2886fcf5ef2aSThomas Huth 
2887fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2888fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, t_rb, 0x3f);
2889fcf5ef2aSThomas Huth     tcg_gen_rotl_tl(t_ra, t_rs, t0);
2890fcf5ef2aSThomas Huth     tcg_temp_free(t0);
2891fcf5ef2aSThomas Huth 
2892fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t_ra, t_ra, MASK(mb, me));
2893fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2894fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2895fcf5ef2aSThomas Huth     }
2896fcf5ef2aSThomas Huth }
2897fcf5ef2aSThomas Huth 
2898fcf5ef2aSThomas Huth /* rldcl - rldcl. */
2899fcf5ef2aSThomas Huth static inline void gen_rldcl(DisasContext *ctx, int mbn)
2900fcf5ef2aSThomas Huth {
2901fcf5ef2aSThomas Huth     uint32_t mb;
2902fcf5ef2aSThomas Huth 
2903fcf5ef2aSThomas Huth     mb = MB(ctx->opcode) | (mbn << 5);
2904fcf5ef2aSThomas Huth     gen_rldnm(ctx, mb, 63);
2905fcf5ef2aSThomas Huth }
2906fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcl, 0x1E, 0x08);
2907fcf5ef2aSThomas Huth 
2908fcf5ef2aSThomas Huth /* rldcr - rldcr. */
2909fcf5ef2aSThomas Huth static inline void gen_rldcr(DisasContext *ctx, int men)
2910fcf5ef2aSThomas Huth {
2911fcf5ef2aSThomas Huth     uint32_t me;
2912fcf5ef2aSThomas Huth 
2913fcf5ef2aSThomas Huth     me = MB(ctx->opcode) | (men << 5);
2914fcf5ef2aSThomas Huth     gen_rldnm(ctx, 0, me);
2915fcf5ef2aSThomas Huth }
2916fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcr, 0x1E, 0x09);
2917fcf5ef2aSThomas Huth 
2918fcf5ef2aSThomas Huth /* rldimi - rldimi. */
2919fcf5ef2aSThomas Huth static void gen_rldimi(DisasContext *ctx, int mbn, int shn)
2920fcf5ef2aSThomas Huth {
2921fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2922fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2923fcf5ef2aSThomas Huth     uint32_t sh = SH(ctx->opcode) | (shn << 5);
2924fcf5ef2aSThomas Huth     uint32_t mb = MB(ctx->opcode) | (mbn << 5);
2925fcf5ef2aSThomas Huth     uint32_t me = 63 - sh;
2926fcf5ef2aSThomas Huth 
2927fcf5ef2aSThomas Huth     if (mb <= me) {
2928fcf5ef2aSThomas Huth         tcg_gen_deposit_tl(t_ra, t_ra, t_rs, sh, me - mb + 1);
2929fcf5ef2aSThomas Huth     } else {
2930fcf5ef2aSThomas Huth         target_ulong mask = MASK(mb, me);
2931fcf5ef2aSThomas Huth         TCGv t1 = tcg_temp_new();
2932fcf5ef2aSThomas Huth 
2933fcf5ef2aSThomas Huth         tcg_gen_rotli_tl(t1, t_rs, sh);
2934fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t1, t1, mask);
2935fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t_ra, t_ra, ~mask);
2936fcf5ef2aSThomas Huth         tcg_gen_or_tl(t_ra, t_ra, t1);
2937fcf5ef2aSThomas Huth         tcg_temp_free(t1);
2938fcf5ef2aSThomas Huth     }
2939fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2940fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2941fcf5ef2aSThomas Huth     }
2942fcf5ef2aSThomas Huth }
2943fcf5ef2aSThomas Huth GEN_PPC64_R4(rldimi, 0x1E, 0x06);
2944fcf5ef2aSThomas Huth #endif
2945fcf5ef2aSThomas Huth 
2946fcf5ef2aSThomas Huth /***                             Integer shift                             ***/
2947fcf5ef2aSThomas Huth 
2948fcf5ef2aSThomas Huth /* slw & slw. */
2949fcf5ef2aSThomas Huth static void gen_slw(DisasContext *ctx)
2950fcf5ef2aSThomas Huth {
2951fcf5ef2aSThomas Huth     TCGv t0, t1;
2952fcf5ef2aSThomas Huth 
2953fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2954fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x20 */
2955fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2956fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
2957fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
2958fcf5ef2aSThomas Huth #else
2959fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
2960fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x1f);
2961fcf5ef2aSThomas Huth #endif
2962fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2963fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2964fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
2965fcf5ef2aSThomas Huth     tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2966fcf5ef2aSThomas Huth     tcg_temp_free(t1);
2967fcf5ef2aSThomas Huth     tcg_temp_free(t0);
2968fcf5ef2aSThomas Huth     tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
2969efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2970fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2971fcf5ef2aSThomas Huth     }
2972efe843d8SDavid Gibson }
2973fcf5ef2aSThomas Huth 
2974fcf5ef2aSThomas Huth /* sraw & sraw. */
2975fcf5ef2aSThomas Huth static void gen_sraw(DisasContext *ctx)
2976fcf5ef2aSThomas Huth {
2977fcf5ef2aSThomas Huth     gen_helper_sraw(cpu_gpr[rA(ctx->opcode)], cpu_env,
2978fcf5ef2aSThomas Huth                     cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2979efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2980fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2981fcf5ef2aSThomas Huth     }
2982efe843d8SDavid Gibson }
2983fcf5ef2aSThomas Huth 
2984fcf5ef2aSThomas Huth /* srawi & srawi. */
2985fcf5ef2aSThomas Huth static void gen_srawi(DisasContext *ctx)
2986fcf5ef2aSThomas Huth {
2987fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode);
2988fcf5ef2aSThomas Huth     TCGv dst = cpu_gpr[rA(ctx->opcode)];
2989fcf5ef2aSThomas Huth     TCGv src = cpu_gpr[rS(ctx->opcode)];
2990fcf5ef2aSThomas Huth     if (sh == 0) {
2991fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(dst, src);
2992fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_ca, 0);
2993af1c259fSSandipan Das         if (is_isa300(ctx)) {
2994af1c259fSSandipan Das             tcg_gen_movi_tl(cpu_ca32, 0);
2995af1c259fSSandipan Das         }
2996fcf5ef2aSThomas Huth     } else {
2997fcf5ef2aSThomas Huth         TCGv t0;
2998fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(dst, src);
2999fcf5ef2aSThomas Huth         tcg_gen_andi_tl(cpu_ca, dst, (1ULL << sh) - 1);
3000fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
3001fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t0, dst, TARGET_LONG_BITS - 1);
3002fcf5ef2aSThomas Huth         tcg_gen_and_tl(cpu_ca, cpu_ca, t0);
3003fcf5ef2aSThomas Huth         tcg_temp_free(t0);
3004fcf5ef2aSThomas Huth         tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0);
3005af1c259fSSandipan Das         if (is_isa300(ctx)) {
3006af1c259fSSandipan Das             tcg_gen_mov_tl(cpu_ca32, cpu_ca);
3007af1c259fSSandipan Das         }
3008fcf5ef2aSThomas Huth         tcg_gen_sari_tl(dst, dst, sh);
3009fcf5ef2aSThomas Huth     }
3010fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
3011fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, dst);
3012fcf5ef2aSThomas Huth     }
3013fcf5ef2aSThomas Huth }
3014fcf5ef2aSThomas Huth 
3015fcf5ef2aSThomas Huth /* srw & srw. */
3016fcf5ef2aSThomas Huth static void gen_srw(DisasContext *ctx)
3017fcf5ef2aSThomas Huth {
3018fcf5ef2aSThomas Huth     TCGv t0, t1;
3019fcf5ef2aSThomas Huth 
3020fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3021fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x20 */
3022fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3023fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
3024fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
3025fcf5ef2aSThomas Huth #else
3026fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
3027fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x1f);
3028fcf5ef2aSThomas Huth #endif
3029fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
3030fcf5ef2aSThomas Huth     tcg_gen_ext32u_tl(t0, t0);
3031fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
3032fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
3033fcf5ef2aSThomas Huth     tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
3034fcf5ef2aSThomas Huth     tcg_temp_free(t1);
3035fcf5ef2aSThomas Huth     tcg_temp_free(t0);
3036efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
3037fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
3038fcf5ef2aSThomas Huth     }
3039efe843d8SDavid Gibson }
3040fcf5ef2aSThomas Huth 
3041fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3042fcf5ef2aSThomas Huth /* sld & sld. */
3043fcf5ef2aSThomas Huth static void gen_sld(DisasContext *ctx)
3044fcf5ef2aSThomas Huth {
3045fcf5ef2aSThomas Huth     TCGv t0, t1;
3046fcf5ef2aSThomas Huth 
3047fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3048fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x40 */
3049fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
3050fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
3051fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
3052fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
3053fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
3054fcf5ef2aSThomas Huth     tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
3055fcf5ef2aSThomas Huth     tcg_temp_free(t1);
3056fcf5ef2aSThomas Huth     tcg_temp_free(t0);
3057efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
3058fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
3059fcf5ef2aSThomas Huth     }
3060efe843d8SDavid Gibson }
3061fcf5ef2aSThomas Huth 
3062fcf5ef2aSThomas Huth /* srad & srad. */
3063fcf5ef2aSThomas Huth static void gen_srad(DisasContext *ctx)
3064fcf5ef2aSThomas Huth {
3065fcf5ef2aSThomas Huth     gen_helper_srad(cpu_gpr[rA(ctx->opcode)], cpu_env,
3066fcf5ef2aSThomas Huth                     cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
3067efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
3068fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
3069fcf5ef2aSThomas Huth     }
3070efe843d8SDavid Gibson }
3071fcf5ef2aSThomas Huth /* sradi & sradi. */
3072fcf5ef2aSThomas Huth static inline void gen_sradi(DisasContext *ctx, int n)
3073fcf5ef2aSThomas Huth {
3074fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode) + (n << 5);
3075fcf5ef2aSThomas Huth     TCGv dst = cpu_gpr[rA(ctx->opcode)];
3076fcf5ef2aSThomas Huth     TCGv src = cpu_gpr[rS(ctx->opcode)];
3077fcf5ef2aSThomas Huth     if (sh == 0) {
3078fcf5ef2aSThomas Huth         tcg_gen_mov_tl(dst, src);
3079fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_ca, 0);
3080af1c259fSSandipan Das         if (is_isa300(ctx)) {
3081af1c259fSSandipan Das             tcg_gen_movi_tl(cpu_ca32, 0);
3082af1c259fSSandipan Das         }
3083fcf5ef2aSThomas Huth     } else {
3084fcf5ef2aSThomas Huth         TCGv t0;
3085fcf5ef2aSThomas Huth         tcg_gen_andi_tl(cpu_ca, src, (1ULL << sh) - 1);
3086fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
3087fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t0, src, TARGET_LONG_BITS - 1);
3088fcf5ef2aSThomas Huth         tcg_gen_and_tl(cpu_ca, cpu_ca, t0);
3089fcf5ef2aSThomas Huth         tcg_temp_free(t0);
3090fcf5ef2aSThomas Huth         tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0);
3091af1c259fSSandipan Das         if (is_isa300(ctx)) {
3092af1c259fSSandipan Das             tcg_gen_mov_tl(cpu_ca32, cpu_ca);
3093af1c259fSSandipan Das         }
3094fcf5ef2aSThomas Huth         tcg_gen_sari_tl(dst, src, sh);
3095fcf5ef2aSThomas Huth     }
3096fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
3097fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, dst);
3098fcf5ef2aSThomas Huth     }
3099fcf5ef2aSThomas Huth }
3100fcf5ef2aSThomas Huth 
3101fcf5ef2aSThomas Huth static void gen_sradi0(DisasContext *ctx)
3102fcf5ef2aSThomas Huth {
3103fcf5ef2aSThomas Huth     gen_sradi(ctx, 0);
3104fcf5ef2aSThomas Huth }
3105fcf5ef2aSThomas Huth 
3106fcf5ef2aSThomas Huth static void gen_sradi1(DisasContext *ctx)
3107fcf5ef2aSThomas Huth {
3108fcf5ef2aSThomas Huth     gen_sradi(ctx, 1);
3109fcf5ef2aSThomas Huth }
3110fcf5ef2aSThomas Huth 
3111fcf5ef2aSThomas Huth /* extswsli & extswsli. */
3112fcf5ef2aSThomas Huth static inline void gen_extswsli(DisasContext *ctx, int n)
3113fcf5ef2aSThomas Huth {
3114fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode) + (n << 5);
3115fcf5ef2aSThomas Huth     TCGv dst = cpu_gpr[rA(ctx->opcode)];
3116fcf5ef2aSThomas Huth     TCGv src = cpu_gpr[rS(ctx->opcode)];
3117fcf5ef2aSThomas Huth 
3118fcf5ef2aSThomas Huth     tcg_gen_ext32s_tl(dst, src);
3119fcf5ef2aSThomas Huth     tcg_gen_shli_tl(dst, dst, sh);
3120fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
3121fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, dst);
3122fcf5ef2aSThomas Huth     }
3123fcf5ef2aSThomas Huth }
3124fcf5ef2aSThomas Huth 
3125fcf5ef2aSThomas Huth static void gen_extswsli0(DisasContext *ctx)
3126fcf5ef2aSThomas Huth {
3127fcf5ef2aSThomas Huth     gen_extswsli(ctx, 0);
3128fcf5ef2aSThomas Huth }
3129fcf5ef2aSThomas Huth 
3130fcf5ef2aSThomas Huth static void gen_extswsli1(DisasContext *ctx)
3131fcf5ef2aSThomas Huth {
3132fcf5ef2aSThomas Huth     gen_extswsli(ctx, 1);
3133fcf5ef2aSThomas Huth }
3134fcf5ef2aSThomas Huth 
3135fcf5ef2aSThomas Huth /* srd & srd. */
3136fcf5ef2aSThomas Huth static void gen_srd(DisasContext *ctx)
3137fcf5ef2aSThomas Huth {
3138fcf5ef2aSThomas Huth     TCGv t0, t1;
3139fcf5ef2aSThomas Huth 
3140fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3141fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x40 */
3142fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
3143fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
3144fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
3145fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
3146fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
3147fcf5ef2aSThomas Huth     tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
3148fcf5ef2aSThomas Huth     tcg_temp_free(t1);
3149fcf5ef2aSThomas Huth     tcg_temp_free(t0);
3150efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
3151fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
3152fcf5ef2aSThomas Huth     }
3153efe843d8SDavid Gibson }
3154fcf5ef2aSThomas Huth #endif
3155fcf5ef2aSThomas Huth 
3156fcf5ef2aSThomas Huth /***                           Addressing modes                            ***/
3157fcf5ef2aSThomas Huth /* Register indirect with immediate index : EA = (rA|0) + SIMM */
3158fcf5ef2aSThomas Huth static inline void gen_addr_imm_index(DisasContext *ctx, TCGv EA,
3159fcf5ef2aSThomas Huth                                       target_long maskl)
3160fcf5ef2aSThomas Huth {
3161fcf5ef2aSThomas Huth     target_long simm = SIMM(ctx->opcode);
3162fcf5ef2aSThomas Huth 
3163fcf5ef2aSThomas Huth     simm &= ~maskl;
3164fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
3165fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3166fcf5ef2aSThomas Huth             simm = (uint32_t)simm;
3167fcf5ef2aSThomas Huth         }
3168fcf5ef2aSThomas Huth         tcg_gen_movi_tl(EA, simm);
3169fcf5ef2aSThomas Huth     } else if (likely(simm != 0)) {
3170fcf5ef2aSThomas Huth         tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm);
3171fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3172fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, EA);
3173fcf5ef2aSThomas Huth         }
3174fcf5ef2aSThomas Huth     } else {
3175fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3176fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
3177fcf5ef2aSThomas Huth         } else {
3178fcf5ef2aSThomas Huth             tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
3179fcf5ef2aSThomas Huth         }
3180fcf5ef2aSThomas Huth     }
3181fcf5ef2aSThomas Huth }
3182fcf5ef2aSThomas Huth 
3183fcf5ef2aSThomas Huth static inline void gen_addr_reg_index(DisasContext *ctx, TCGv EA)
3184fcf5ef2aSThomas Huth {
3185fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
3186fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3187fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, cpu_gpr[rB(ctx->opcode)]);
3188fcf5ef2aSThomas Huth         } else {
3189fcf5ef2aSThomas Huth             tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]);
3190fcf5ef2aSThomas Huth         }
3191fcf5ef2aSThomas Huth     } else {
3192fcf5ef2aSThomas Huth         tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
3193fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3194fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, EA);
3195fcf5ef2aSThomas Huth         }
3196fcf5ef2aSThomas Huth     }
3197fcf5ef2aSThomas Huth }
3198fcf5ef2aSThomas Huth 
3199fcf5ef2aSThomas Huth static inline void gen_addr_register(DisasContext *ctx, TCGv EA)
3200fcf5ef2aSThomas Huth {
3201fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
3202fcf5ef2aSThomas Huth         tcg_gen_movi_tl(EA, 0);
3203fcf5ef2aSThomas Huth     } else if (NARROW_MODE(ctx)) {
3204fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
3205fcf5ef2aSThomas Huth     } else {
3206fcf5ef2aSThomas Huth         tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
3207fcf5ef2aSThomas Huth     }
3208fcf5ef2aSThomas Huth }
3209fcf5ef2aSThomas Huth 
3210fcf5ef2aSThomas Huth static inline void gen_addr_add(DisasContext *ctx, TCGv ret, TCGv arg1,
3211fcf5ef2aSThomas Huth                                 target_long val)
3212fcf5ef2aSThomas Huth {
3213fcf5ef2aSThomas Huth     tcg_gen_addi_tl(ret, arg1, val);
3214fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
3215fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(ret, ret);
3216fcf5ef2aSThomas Huth     }
3217fcf5ef2aSThomas Huth }
3218fcf5ef2aSThomas Huth 
3219fcf5ef2aSThomas Huth static inline void gen_align_no_le(DisasContext *ctx)
3220fcf5ef2aSThomas Huth {
3221fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_ALIGN,
3222fcf5ef2aSThomas Huth                       (ctx->opcode & 0x03FF0000) | POWERPC_EXCP_ALIGN_LE);
3223fcf5ef2aSThomas Huth }
3224fcf5ef2aSThomas Huth 
3225eb63efd9SFernando Eckhardt Valle static TCGv do_ea_calc(DisasContext *ctx, int ra, TCGv displ)
3226eb63efd9SFernando Eckhardt Valle {
3227eb63efd9SFernando Eckhardt Valle     TCGv ea = tcg_temp_new();
3228eb63efd9SFernando Eckhardt Valle     if (ra) {
3229eb63efd9SFernando Eckhardt Valle         tcg_gen_add_tl(ea, cpu_gpr[ra], displ);
3230eb63efd9SFernando Eckhardt Valle     } else {
3231eb63efd9SFernando Eckhardt Valle         tcg_gen_mov_tl(ea, displ);
3232eb63efd9SFernando Eckhardt Valle     }
3233eb63efd9SFernando Eckhardt Valle     if (NARROW_MODE(ctx)) {
3234eb63efd9SFernando Eckhardt Valle         tcg_gen_ext32u_tl(ea, ea);
3235eb63efd9SFernando Eckhardt Valle     }
3236eb63efd9SFernando Eckhardt Valle     return ea;
3237eb63efd9SFernando Eckhardt Valle }
3238eb63efd9SFernando Eckhardt Valle 
3239fcf5ef2aSThomas Huth /***                             Integer load                              ***/
3240fcf5ef2aSThomas Huth #define DEF_MEMOP(op) ((op) | ctx->default_tcg_memop_mask)
3241fcf5ef2aSThomas Huth #define BSWAP_MEMOP(op) ((op) | (ctx->default_tcg_memop_mask ^ MO_BSWAP))
3242fcf5ef2aSThomas Huth 
3243fcf5ef2aSThomas Huth #define GEN_QEMU_LOAD_TL(ldop, op)                                      \
3244fcf5ef2aSThomas Huth static void glue(gen_qemu_, ldop)(DisasContext *ctx,                    \
3245fcf5ef2aSThomas Huth                                   TCGv val,                             \
3246fcf5ef2aSThomas Huth                                   TCGv addr)                            \
3247fcf5ef2aSThomas Huth {                                                                       \
3248fcf5ef2aSThomas Huth     tcg_gen_qemu_ld_tl(val, addr, ctx->mem_idx, op);                    \
3249fcf5ef2aSThomas Huth }
3250fcf5ef2aSThomas Huth 
3251fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld8u,  DEF_MEMOP(MO_UB))
3252fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16u, DEF_MEMOP(MO_UW))
3253fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16s, DEF_MEMOP(MO_SW))
3254fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32u, DEF_MEMOP(MO_UL))
3255fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32s, DEF_MEMOP(MO_SL))
3256fcf5ef2aSThomas Huth 
3257fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16ur, BSWAP_MEMOP(MO_UW))
3258fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32ur, BSWAP_MEMOP(MO_UL))
3259fcf5ef2aSThomas Huth 
3260fcf5ef2aSThomas Huth #define GEN_QEMU_LOAD_64(ldop, op)                                  \
3261fcf5ef2aSThomas Huth static void glue(gen_qemu_, glue(ldop, _i64))(DisasContext *ctx,    \
3262fcf5ef2aSThomas Huth                                              TCGv_i64 val,          \
3263fcf5ef2aSThomas Huth                                              TCGv addr)             \
3264fcf5ef2aSThomas Huth {                                                                   \
3265fcf5ef2aSThomas Huth     tcg_gen_qemu_ld_i64(val, addr, ctx->mem_idx, op);               \
3266fcf5ef2aSThomas Huth }
3267fcf5ef2aSThomas Huth 
3268fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld8u,  DEF_MEMOP(MO_UB))
3269fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld16u, DEF_MEMOP(MO_UW))
3270fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld32u, DEF_MEMOP(MO_UL))
3271fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld32s, DEF_MEMOP(MO_SL))
3272fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld64,  DEF_MEMOP(MO_Q))
3273fcf5ef2aSThomas Huth 
3274fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3275fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld64ur, BSWAP_MEMOP(MO_Q))
3276fcf5ef2aSThomas Huth #endif
3277fcf5ef2aSThomas Huth 
3278fcf5ef2aSThomas Huth #define GEN_QEMU_STORE_TL(stop, op)                                     \
3279fcf5ef2aSThomas Huth static void glue(gen_qemu_, stop)(DisasContext *ctx,                    \
3280fcf5ef2aSThomas Huth                                   TCGv val,                             \
3281fcf5ef2aSThomas Huth                                   TCGv addr)                            \
3282fcf5ef2aSThomas Huth {                                                                       \
3283fcf5ef2aSThomas Huth     tcg_gen_qemu_st_tl(val, addr, ctx->mem_idx, op);                    \
3284fcf5ef2aSThomas Huth }
3285fcf5ef2aSThomas Huth 
3286e8f4c8d6SRichard Henderson #if defined(TARGET_PPC64) || !defined(CONFIG_USER_ONLY)
3287fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st8,  DEF_MEMOP(MO_UB))
3288e8f4c8d6SRichard Henderson #endif
3289fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st16, DEF_MEMOP(MO_UW))
3290fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st32, DEF_MEMOP(MO_UL))
3291fcf5ef2aSThomas Huth 
3292fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st16r, BSWAP_MEMOP(MO_UW))
3293fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st32r, BSWAP_MEMOP(MO_UL))
3294fcf5ef2aSThomas Huth 
3295fcf5ef2aSThomas Huth #define GEN_QEMU_STORE_64(stop, op)                               \
3296fcf5ef2aSThomas Huth static void glue(gen_qemu_, glue(stop, _i64))(DisasContext *ctx,  \
3297fcf5ef2aSThomas Huth                                               TCGv_i64 val,       \
3298fcf5ef2aSThomas Huth                                               TCGv addr)          \
3299fcf5ef2aSThomas Huth {                                                                 \
3300fcf5ef2aSThomas Huth     tcg_gen_qemu_st_i64(val, addr, ctx->mem_idx, op);             \
3301fcf5ef2aSThomas Huth }
3302fcf5ef2aSThomas Huth 
3303fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st8,  DEF_MEMOP(MO_UB))
3304fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st16, DEF_MEMOP(MO_UW))
3305fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st32, DEF_MEMOP(MO_UL))
3306fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st64, DEF_MEMOP(MO_Q))
3307fcf5ef2aSThomas Huth 
3308fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3309fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st64r, BSWAP_MEMOP(MO_Q))
3310fcf5ef2aSThomas Huth #endif
3311fcf5ef2aSThomas Huth 
3312fcf5ef2aSThomas Huth #define GEN_LDX_E(name, ldop, opc2, opc3, type, type2, chk)                   \
3313fcf5ef2aSThomas Huth static void glue(gen_, name##x)(DisasContext *ctx)                            \
3314fcf5ef2aSThomas Huth {                                                                             \
3315fcf5ef2aSThomas Huth     TCGv EA;                                                                  \
3316fcf5ef2aSThomas Huth     chk;                                                                      \
3317fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);                                     \
3318fcf5ef2aSThomas Huth     EA = tcg_temp_new();                                                      \
3319fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);                                              \
3320fcf5ef2aSThomas Huth     gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA);                       \
3321fcf5ef2aSThomas Huth     tcg_temp_free(EA);                                                        \
3322fcf5ef2aSThomas Huth }
3323fcf5ef2aSThomas Huth 
3324fcf5ef2aSThomas Huth #define GEN_LDX(name, ldop, opc2, opc3, type)                                 \
3325fcf5ef2aSThomas Huth     GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE, CHK_NONE)
3326fcf5ef2aSThomas Huth 
3327fcf5ef2aSThomas Huth #define GEN_LDX_HVRM(name, ldop, opc2, opc3, type)                            \
3328fcf5ef2aSThomas Huth     GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE, CHK_HVRM)
3329fcf5ef2aSThomas Huth 
333050728199SRoman Kapl #define GEN_LDEPX(name, ldop, opc2, opc3)                                     \
333150728199SRoman Kapl static void glue(gen_, name##epx)(DisasContext *ctx)                          \
333250728199SRoman Kapl {                                                                             \
333350728199SRoman Kapl     TCGv EA;                                                                  \
333450728199SRoman Kapl     CHK_SV;                                                                   \
333550728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_INT);                                     \
333650728199SRoman Kapl     EA = tcg_temp_new();                                                      \
333750728199SRoman Kapl     gen_addr_reg_index(ctx, EA);                                              \
333850728199SRoman Kapl     tcg_gen_qemu_ld_tl(cpu_gpr[rD(ctx->opcode)], EA, PPC_TLB_EPID_LOAD, ldop);\
333950728199SRoman Kapl     tcg_temp_free(EA);                                                        \
334050728199SRoman Kapl }
334150728199SRoman Kapl 
334250728199SRoman Kapl GEN_LDEPX(lb, DEF_MEMOP(MO_UB), 0x1F, 0x02)
334350728199SRoman Kapl GEN_LDEPX(lh, DEF_MEMOP(MO_UW), 0x1F, 0x08)
334450728199SRoman Kapl GEN_LDEPX(lw, DEF_MEMOP(MO_UL), 0x1F, 0x00)
334550728199SRoman Kapl #if defined(TARGET_PPC64)
334650728199SRoman Kapl GEN_LDEPX(ld, DEF_MEMOP(MO_Q), 0x1D, 0x00)
334750728199SRoman Kapl #endif
334850728199SRoman Kapl 
3349fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3350fcf5ef2aSThomas Huth /* CI load/store variants */
3351fcf5ef2aSThomas Huth GEN_LDX_HVRM(ldcix, ld64_i64, 0x15, 0x1b, PPC_CILDST)
3352fcf5ef2aSThomas Huth GEN_LDX_HVRM(lwzcix, ld32u, 0x15, 0x15, PPC_CILDST)
3353fcf5ef2aSThomas Huth GEN_LDX_HVRM(lhzcix, ld16u, 0x15, 0x19, PPC_CILDST)
3354fcf5ef2aSThomas Huth GEN_LDX_HVRM(lbzcix, ld8u, 0x15, 0x1a, PPC_CILDST)
3355fcf5ef2aSThomas Huth #endif
3356fcf5ef2aSThomas Huth 
3357fcf5ef2aSThomas Huth /***                              Integer store                            ***/
3358fcf5ef2aSThomas Huth #define GEN_STX_E(name, stop, opc2, opc3, type, type2, chk)                   \
3359fcf5ef2aSThomas Huth static void glue(gen_, name##x)(DisasContext *ctx)                            \
3360fcf5ef2aSThomas Huth {                                                                             \
3361fcf5ef2aSThomas Huth     TCGv EA;                                                                  \
3362fcf5ef2aSThomas Huth     chk;                                                                      \
3363fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);                                     \
3364fcf5ef2aSThomas Huth     EA = tcg_temp_new();                                                      \
3365fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);                                              \
3366fcf5ef2aSThomas Huth     gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA);                       \
3367fcf5ef2aSThomas Huth     tcg_temp_free(EA);                                                        \
3368fcf5ef2aSThomas Huth }
3369fcf5ef2aSThomas Huth #define GEN_STX(name, stop, opc2, opc3, type)                                 \
3370fcf5ef2aSThomas Huth     GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE, CHK_NONE)
3371fcf5ef2aSThomas Huth 
3372fcf5ef2aSThomas Huth #define GEN_STX_HVRM(name, stop, opc2, opc3, type)                            \
3373fcf5ef2aSThomas Huth     GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE, CHK_HVRM)
3374fcf5ef2aSThomas Huth 
337550728199SRoman Kapl #define GEN_STEPX(name, stop, opc2, opc3)                                     \
337650728199SRoman Kapl static void glue(gen_, name##epx)(DisasContext *ctx)                          \
337750728199SRoman Kapl {                                                                             \
337850728199SRoman Kapl     TCGv EA;                                                                  \
337950728199SRoman Kapl     CHK_SV;                                                                   \
338050728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_INT);                                     \
338150728199SRoman Kapl     EA = tcg_temp_new();                                                      \
338250728199SRoman Kapl     gen_addr_reg_index(ctx, EA);                                              \
338350728199SRoman Kapl     tcg_gen_qemu_st_tl(                                                       \
338450728199SRoman Kapl         cpu_gpr[rD(ctx->opcode)], EA, PPC_TLB_EPID_STORE, stop);              \
338550728199SRoman Kapl     tcg_temp_free(EA);                                                        \
338650728199SRoman Kapl }
338750728199SRoman Kapl 
338850728199SRoman Kapl GEN_STEPX(stb, DEF_MEMOP(MO_UB), 0x1F, 0x06)
338950728199SRoman Kapl GEN_STEPX(sth, DEF_MEMOP(MO_UW), 0x1F, 0x0C)
339050728199SRoman Kapl GEN_STEPX(stw, DEF_MEMOP(MO_UL), 0x1F, 0x04)
339150728199SRoman Kapl #if defined(TARGET_PPC64)
339250728199SRoman Kapl GEN_STEPX(std, DEF_MEMOP(MO_Q), 0x1d, 0x04)
339350728199SRoman Kapl #endif
339450728199SRoman Kapl 
3395fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3396fcf5ef2aSThomas Huth GEN_STX_HVRM(stdcix, st64_i64, 0x15, 0x1f, PPC_CILDST)
3397fcf5ef2aSThomas Huth GEN_STX_HVRM(stwcix, st32, 0x15, 0x1c, PPC_CILDST)
3398fcf5ef2aSThomas Huth GEN_STX_HVRM(sthcix, st16, 0x15, 0x1d, PPC_CILDST)
3399fcf5ef2aSThomas Huth GEN_STX_HVRM(stbcix, st8, 0x15, 0x1e, PPC_CILDST)
3400fcf5ef2aSThomas Huth #endif
3401fcf5ef2aSThomas Huth /***                Integer load and store with byte reverse               ***/
3402fcf5ef2aSThomas Huth 
3403fcf5ef2aSThomas Huth /* lhbrx */
3404fcf5ef2aSThomas Huth GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER);
3405fcf5ef2aSThomas Huth 
3406fcf5ef2aSThomas Huth /* lwbrx */
3407fcf5ef2aSThomas Huth GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER);
3408fcf5ef2aSThomas Huth 
3409fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3410fcf5ef2aSThomas Huth /* ldbrx */
3411fcf5ef2aSThomas Huth GEN_LDX_E(ldbr, ld64ur_i64, 0x14, 0x10, PPC_NONE, PPC2_DBRX, CHK_NONE);
3412fcf5ef2aSThomas Huth /* stdbrx */
3413fcf5ef2aSThomas Huth GEN_STX_E(stdbr, st64r_i64, 0x14, 0x14, PPC_NONE, PPC2_DBRX, CHK_NONE);
3414fcf5ef2aSThomas Huth #endif  /* TARGET_PPC64 */
3415fcf5ef2aSThomas Huth 
3416fcf5ef2aSThomas Huth /* sthbrx */
3417fcf5ef2aSThomas Huth GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER);
3418fcf5ef2aSThomas Huth /* stwbrx */
3419fcf5ef2aSThomas Huth GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER);
3420fcf5ef2aSThomas Huth 
3421fcf5ef2aSThomas Huth /***                    Integer load and store multiple                    ***/
3422fcf5ef2aSThomas Huth 
3423fcf5ef2aSThomas Huth /* lmw */
3424fcf5ef2aSThomas Huth static void gen_lmw(DisasContext *ctx)
3425fcf5ef2aSThomas Huth {
3426fcf5ef2aSThomas Huth     TCGv t0;
3427fcf5ef2aSThomas Huth     TCGv_i32 t1;
3428fcf5ef2aSThomas Huth 
3429fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3430fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3431fcf5ef2aSThomas Huth         return;
3432fcf5ef2aSThomas Huth     }
3433fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3434fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3435fcf5ef2aSThomas Huth     t1 = tcg_const_i32(rD(ctx->opcode));
3436fcf5ef2aSThomas Huth     gen_addr_imm_index(ctx, t0, 0);
3437fcf5ef2aSThomas Huth     gen_helper_lmw(cpu_env, t0, t1);
3438fcf5ef2aSThomas Huth     tcg_temp_free(t0);
3439fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
3440fcf5ef2aSThomas Huth }
3441fcf5ef2aSThomas Huth 
3442fcf5ef2aSThomas Huth /* stmw */
3443fcf5ef2aSThomas Huth static void gen_stmw(DisasContext *ctx)
3444fcf5ef2aSThomas Huth {
3445fcf5ef2aSThomas Huth     TCGv t0;
3446fcf5ef2aSThomas Huth     TCGv_i32 t1;
3447fcf5ef2aSThomas Huth 
3448fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3449fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3450fcf5ef2aSThomas Huth         return;
3451fcf5ef2aSThomas Huth     }
3452fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3453fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3454fcf5ef2aSThomas Huth     t1 = tcg_const_i32(rS(ctx->opcode));
3455fcf5ef2aSThomas Huth     gen_addr_imm_index(ctx, t0, 0);
3456fcf5ef2aSThomas Huth     gen_helper_stmw(cpu_env, t0, t1);
3457fcf5ef2aSThomas Huth     tcg_temp_free(t0);
3458fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
3459fcf5ef2aSThomas Huth }
3460fcf5ef2aSThomas Huth 
3461fcf5ef2aSThomas Huth /***                    Integer load and store strings                     ***/
3462fcf5ef2aSThomas Huth 
3463fcf5ef2aSThomas Huth /* lswi */
3464efe843d8SDavid Gibson /*
3465efe843d8SDavid Gibson  * PowerPC32 specification says we must generate an exception if rA is
3466efe843d8SDavid Gibson  * in the range of registers to be loaded.  In an other hand, IBM says
3467efe843d8SDavid Gibson  * this is valid, but rA won't be loaded.  For now, I'll follow the
3468efe843d8SDavid Gibson  * spec...
3469fcf5ef2aSThomas Huth  */
3470fcf5ef2aSThomas Huth static void gen_lswi(DisasContext *ctx)
3471fcf5ef2aSThomas Huth {
3472fcf5ef2aSThomas Huth     TCGv t0;
3473fcf5ef2aSThomas Huth     TCGv_i32 t1, t2;
3474fcf5ef2aSThomas Huth     int nb = NB(ctx->opcode);
3475fcf5ef2aSThomas Huth     int start = rD(ctx->opcode);
3476fcf5ef2aSThomas Huth     int ra = rA(ctx->opcode);
3477fcf5ef2aSThomas Huth     int nr;
3478fcf5ef2aSThomas Huth 
3479fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3480fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3481fcf5ef2aSThomas Huth         return;
3482fcf5ef2aSThomas Huth     }
3483efe843d8SDavid Gibson     if (nb == 0) {
3484fcf5ef2aSThomas Huth         nb = 32;
3485efe843d8SDavid Gibson     }
3486f0704d78SMarc-André Lureau     nr = DIV_ROUND_UP(nb, 4);
3487fcf5ef2aSThomas Huth     if (unlikely(lsw_reg_in_range(start, nr, ra))) {
3488fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
3489fcf5ef2aSThomas Huth         return;
3490fcf5ef2aSThomas Huth     }
3491fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3492fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3493fcf5ef2aSThomas Huth     gen_addr_register(ctx, t0);
3494fcf5ef2aSThomas Huth     t1 = tcg_const_i32(nb);
3495fcf5ef2aSThomas Huth     t2 = tcg_const_i32(start);
3496fcf5ef2aSThomas Huth     gen_helper_lsw(cpu_env, t0, t1, t2);
3497fcf5ef2aSThomas Huth     tcg_temp_free(t0);
3498fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
3499fcf5ef2aSThomas Huth     tcg_temp_free_i32(t2);
3500fcf5ef2aSThomas Huth }
3501fcf5ef2aSThomas Huth 
3502fcf5ef2aSThomas Huth /* lswx */
3503fcf5ef2aSThomas Huth static void gen_lswx(DisasContext *ctx)
3504fcf5ef2aSThomas Huth {
3505fcf5ef2aSThomas Huth     TCGv t0;
3506fcf5ef2aSThomas Huth     TCGv_i32 t1, t2, t3;
3507fcf5ef2aSThomas Huth 
3508fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3509fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3510fcf5ef2aSThomas Huth         return;
3511fcf5ef2aSThomas Huth     }
3512fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3513fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3514fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
3515fcf5ef2aSThomas Huth     t1 = tcg_const_i32(rD(ctx->opcode));
3516fcf5ef2aSThomas Huth     t2 = tcg_const_i32(rA(ctx->opcode));
3517fcf5ef2aSThomas Huth     t3 = tcg_const_i32(rB(ctx->opcode));
3518fcf5ef2aSThomas Huth     gen_helper_lswx(cpu_env, t0, t1, t2, t3);
3519fcf5ef2aSThomas Huth     tcg_temp_free(t0);
3520fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
3521fcf5ef2aSThomas Huth     tcg_temp_free_i32(t2);
3522fcf5ef2aSThomas Huth     tcg_temp_free_i32(t3);
3523fcf5ef2aSThomas Huth }
3524fcf5ef2aSThomas Huth 
3525fcf5ef2aSThomas Huth /* stswi */
3526fcf5ef2aSThomas Huth static void gen_stswi(DisasContext *ctx)
3527fcf5ef2aSThomas Huth {
3528fcf5ef2aSThomas Huth     TCGv t0;
3529fcf5ef2aSThomas Huth     TCGv_i32 t1, t2;
3530fcf5ef2aSThomas Huth     int nb = NB(ctx->opcode);
3531fcf5ef2aSThomas Huth 
3532fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3533fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3534fcf5ef2aSThomas Huth         return;
3535fcf5ef2aSThomas Huth     }
3536fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3537fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3538fcf5ef2aSThomas Huth     gen_addr_register(ctx, t0);
3539efe843d8SDavid Gibson     if (nb == 0) {
3540fcf5ef2aSThomas Huth         nb = 32;
3541efe843d8SDavid Gibson     }
3542fcf5ef2aSThomas Huth     t1 = tcg_const_i32(nb);
3543fcf5ef2aSThomas Huth     t2 = tcg_const_i32(rS(ctx->opcode));
3544fcf5ef2aSThomas Huth     gen_helper_stsw(cpu_env, t0, t1, t2);
3545fcf5ef2aSThomas Huth     tcg_temp_free(t0);
3546fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
3547fcf5ef2aSThomas Huth     tcg_temp_free_i32(t2);
3548fcf5ef2aSThomas Huth }
3549fcf5ef2aSThomas Huth 
3550fcf5ef2aSThomas Huth /* stswx */
3551fcf5ef2aSThomas Huth static void gen_stswx(DisasContext *ctx)
3552fcf5ef2aSThomas Huth {
3553fcf5ef2aSThomas Huth     TCGv t0;
3554fcf5ef2aSThomas Huth     TCGv_i32 t1, t2;
3555fcf5ef2aSThomas Huth 
3556fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3557fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3558fcf5ef2aSThomas Huth         return;
3559fcf5ef2aSThomas Huth     }
3560fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3561fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3562fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
3563fcf5ef2aSThomas Huth     t1 = tcg_temp_new_i32();
3564fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_xer);
3565fcf5ef2aSThomas Huth     tcg_gen_andi_i32(t1, t1, 0x7F);
3566fcf5ef2aSThomas Huth     t2 = tcg_const_i32(rS(ctx->opcode));
3567fcf5ef2aSThomas Huth     gen_helper_stsw(cpu_env, t0, t1, t2);
3568fcf5ef2aSThomas Huth     tcg_temp_free(t0);
3569fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
3570fcf5ef2aSThomas Huth     tcg_temp_free_i32(t2);
3571fcf5ef2aSThomas Huth }
3572fcf5ef2aSThomas Huth 
3573fcf5ef2aSThomas Huth /***                        Memory synchronisation                         ***/
3574fcf5ef2aSThomas Huth /* eieio */
3575fcf5ef2aSThomas Huth static void gen_eieio(DisasContext *ctx)
3576fcf5ef2aSThomas Huth {
3577c8fd8373SCédric Le Goater     TCGBar bar = TCG_MO_LD_ST;
3578c8fd8373SCédric Le Goater 
3579c8fd8373SCédric Le Goater     /*
3580c8fd8373SCédric Le Goater      * POWER9 has a eieio instruction variant using bit 6 as a hint to
3581c8fd8373SCédric Le Goater      * tell the CPU it is a store-forwarding barrier.
3582c8fd8373SCédric Le Goater      */
3583c8fd8373SCédric Le Goater     if (ctx->opcode & 0x2000000) {
3584c8fd8373SCédric Le Goater         /*
3585c8fd8373SCédric Le Goater          * ISA says that "Reserved fields in instructions are ignored
3586c8fd8373SCédric Le Goater          * by the processor". So ignore the bit 6 on non-POWER9 CPU but
3587c8fd8373SCédric Le Goater          * as this is not an instruction software should be using,
3588c8fd8373SCédric Le Goater          * complain to the user.
3589c8fd8373SCédric Le Goater          */
3590c8fd8373SCédric Le Goater         if (!(ctx->insns_flags2 & PPC2_ISA300)) {
3591c8fd8373SCédric Le Goater             qemu_log_mask(LOG_GUEST_ERROR, "invalid eieio using bit 6 at @"
35922c2bcb1bSRichard Henderson                           TARGET_FMT_lx "\n", ctx->cia);
3593c8fd8373SCédric Le Goater         } else {
3594c8fd8373SCédric Le Goater             bar = TCG_MO_ST_LD;
3595c8fd8373SCédric Le Goater         }
3596c8fd8373SCédric Le Goater     }
3597c8fd8373SCédric Le Goater 
3598c8fd8373SCédric Le Goater     tcg_gen_mb(bar | TCG_BAR_SC);
3599fcf5ef2aSThomas Huth }
3600fcf5ef2aSThomas Huth 
3601fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
3602fcf5ef2aSThomas Huth static inline void gen_check_tlb_flush(DisasContext *ctx, bool global)
3603fcf5ef2aSThomas Huth {
3604fcf5ef2aSThomas Huth     TCGv_i32 t;
3605fcf5ef2aSThomas Huth     TCGLabel *l;
3606fcf5ef2aSThomas Huth 
3607fcf5ef2aSThomas Huth     if (!ctx->lazy_tlb_flush) {
3608fcf5ef2aSThomas Huth         return;
3609fcf5ef2aSThomas Huth     }
3610fcf5ef2aSThomas Huth     l = gen_new_label();
3611fcf5ef2aSThomas Huth     t = tcg_temp_new_i32();
3612fcf5ef2aSThomas Huth     tcg_gen_ld_i32(t, cpu_env, offsetof(CPUPPCState, tlb_need_flush));
3613fcf5ef2aSThomas Huth     tcg_gen_brcondi_i32(TCG_COND_EQ, t, 0, l);
3614fcf5ef2aSThomas Huth     if (global) {
3615fcf5ef2aSThomas Huth         gen_helper_check_tlb_flush_global(cpu_env);
3616fcf5ef2aSThomas Huth     } else {
3617fcf5ef2aSThomas Huth         gen_helper_check_tlb_flush_local(cpu_env);
3618fcf5ef2aSThomas Huth     }
3619fcf5ef2aSThomas Huth     gen_set_label(l);
3620fcf5ef2aSThomas Huth     tcg_temp_free_i32(t);
3621fcf5ef2aSThomas Huth }
3622fcf5ef2aSThomas Huth #else
3623fcf5ef2aSThomas Huth static inline void gen_check_tlb_flush(DisasContext *ctx, bool global) { }
3624fcf5ef2aSThomas Huth #endif
3625fcf5ef2aSThomas Huth 
3626fcf5ef2aSThomas Huth /* isync */
3627fcf5ef2aSThomas Huth static void gen_isync(DisasContext *ctx)
3628fcf5ef2aSThomas Huth {
3629fcf5ef2aSThomas Huth     /*
3630fcf5ef2aSThomas Huth      * We need to check for a pending TLB flush. This can only happen in
3631fcf5ef2aSThomas Huth      * kernel mode however so check MSR_PR
3632fcf5ef2aSThomas Huth      */
3633fcf5ef2aSThomas Huth     if (!ctx->pr) {
3634fcf5ef2aSThomas Huth         gen_check_tlb_flush(ctx, false);
3635fcf5ef2aSThomas Huth     }
36364771df23SNikunj A Dadhania     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC);
3637d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
3638fcf5ef2aSThomas Huth }
3639fcf5ef2aSThomas Huth 
3640fcf5ef2aSThomas Huth #define MEMOP_GET_SIZE(x)  (1 << ((x) & MO_SIZE))
3641fcf5ef2aSThomas Huth 
364214776ab5STony Nguyen static void gen_load_locked(DisasContext *ctx, MemOp memop)
36432a4e6c1bSRichard Henderson {
36442a4e6c1bSRichard Henderson     TCGv gpr = cpu_gpr[rD(ctx->opcode)];
36452a4e6c1bSRichard Henderson     TCGv t0 = tcg_temp_new();
36462a4e6c1bSRichard Henderson 
36472a4e6c1bSRichard Henderson     gen_set_access_type(ctx, ACCESS_RES);
36482a4e6c1bSRichard Henderson     gen_addr_reg_index(ctx, t0);
36492a4e6c1bSRichard Henderson     tcg_gen_qemu_ld_tl(gpr, t0, ctx->mem_idx, memop | MO_ALIGN);
36502a4e6c1bSRichard Henderson     tcg_gen_mov_tl(cpu_reserve, t0);
36512a4e6c1bSRichard Henderson     tcg_gen_mov_tl(cpu_reserve_val, gpr);
36522a4e6c1bSRichard Henderson     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ);
36532a4e6c1bSRichard Henderson     tcg_temp_free(t0);
36542a4e6c1bSRichard Henderson }
36552a4e6c1bSRichard Henderson 
3656fcf5ef2aSThomas Huth #define LARX(name, memop)                  \
3657fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx)  \
3658fcf5ef2aSThomas Huth {                                          \
36592a4e6c1bSRichard Henderson     gen_load_locked(ctx, memop);           \
3660fcf5ef2aSThomas Huth }
3661fcf5ef2aSThomas Huth 
3662fcf5ef2aSThomas Huth /* lwarx */
3663fcf5ef2aSThomas Huth LARX(lbarx, DEF_MEMOP(MO_UB))
3664fcf5ef2aSThomas Huth LARX(lharx, DEF_MEMOP(MO_UW))
3665fcf5ef2aSThomas Huth LARX(lwarx, DEF_MEMOP(MO_UL))
3666fcf5ef2aSThomas Huth 
366714776ab5STony Nguyen static void gen_fetch_inc_conditional(DisasContext *ctx, MemOp memop,
366820923c1dSRichard Henderson                                       TCGv EA, TCGCond cond, int addend)
366920923c1dSRichard Henderson {
367020923c1dSRichard Henderson     TCGv t = tcg_temp_new();
367120923c1dSRichard Henderson     TCGv t2 = tcg_temp_new();
367220923c1dSRichard Henderson     TCGv u = tcg_temp_new();
367320923c1dSRichard Henderson 
367420923c1dSRichard Henderson     tcg_gen_qemu_ld_tl(t, EA, ctx->mem_idx, memop);
367520923c1dSRichard Henderson     tcg_gen_addi_tl(t2, EA, MEMOP_GET_SIZE(memop));
367620923c1dSRichard Henderson     tcg_gen_qemu_ld_tl(t2, t2, ctx->mem_idx, memop);
367720923c1dSRichard Henderson     tcg_gen_addi_tl(u, t, addend);
367820923c1dSRichard Henderson 
367920923c1dSRichard Henderson     /* E.g. for fetch and increment bounded... */
368020923c1dSRichard Henderson     /* mem(EA,s) = (t != t2 ? u = t + 1 : t) */
368120923c1dSRichard Henderson     tcg_gen_movcond_tl(cond, u, t, t2, u, t);
368220923c1dSRichard Henderson     tcg_gen_qemu_st_tl(u, EA, ctx->mem_idx, memop);
368320923c1dSRichard Henderson 
368420923c1dSRichard Henderson     /* RT = (t != t2 ? t : u = 1<<(s*8-1)) */
368520923c1dSRichard Henderson     tcg_gen_movi_tl(u, 1 << (MEMOP_GET_SIZE(memop) * 8 - 1));
368620923c1dSRichard Henderson     tcg_gen_movcond_tl(cond, cpu_gpr[rD(ctx->opcode)], t, t2, t, u);
368720923c1dSRichard Henderson 
368820923c1dSRichard Henderson     tcg_temp_free(t);
368920923c1dSRichard Henderson     tcg_temp_free(t2);
369020923c1dSRichard Henderson     tcg_temp_free(u);
369120923c1dSRichard Henderson }
369220923c1dSRichard Henderson 
369314776ab5STony Nguyen static void gen_ld_atomic(DisasContext *ctx, MemOp memop)
369420ba8504SRichard Henderson {
369520ba8504SRichard Henderson     uint32_t gpr_FC = FC(ctx->opcode);
369620ba8504SRichard Henderson     TCGv EA = tcg_temp_new();
369720923c1dSRichard Henderson     int rt = rD(ctx->opcode);
369820923c1dSRichard Henderson     bool need_serial;
369920ba8504SRichard Henderson     TCGv src, dst;
370020ba8504SRichard Henderson 
370120ba8504SRichard Henderson     gen_addr_register(ctx, EA);
370220923c1dSRichard Henderson     dst = cpu_gpr[rt];
370320923c1dSRichard Henderson     src = cpu_gpr[(rt + 1) & 31];
370420ba8504SRichard Henderson 
370520923c1dSRichard Henderson     need_serial = false;
370620ba8504SRichard Henderson     memop |= MO_ALIGN;
370720ba8504SRichard Henderson     switch (gpr_FC) {
370820ba8504SRichard Henderson     case 0: /* Fetch and add */
370920ba8504SRichard Henderson         tcg_gen_atomic_fetch_add_tl(dst, EA, src, ctx->mem_idx, memop);
371020ba8504SRichard Henderson         break;
371120ba8504SRichard Henderson     case 1: /* Fetch and xor */
371220ba8504SRichard Henderson         tcg_gen_atomic_fetch_xor_tl(dst, EA, src, ctx->mem_idx, memop);
371320ba8504SRichard Henderson         break;
371420ba8504SRichard Henderson     case 2: /* Fetch and or */
371520ba8504SRichard Henderson         tcg_gen_atomic_fetch_or_tl(dst, EA, src, ctx->mem_idx, memop);
371620ba8504SRichard Henderson         break;
371720ba8504SRichard Henderson     case 3: /* Fetch and 'and' */
371820ba8504SRichard Henderson         tcg_gen_atomic_fetch_and_tl(dst, EA, src, ctx->mem_idx, memop);
371920ba8504SRichard Henderson         break;
3720b8ce0f86SRichard Henderson     case 4:  /* Fetch and max unsigned */
3721b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_umax_tl(dst, EA, src, ctx->mem_idx, memop);
3722b8ce0f86SRichard Henderson         break;
3723b8ce0f86SRichard Henderson     case 5:  /* Fetch and max signed */
3724b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_smax_tl(dst, EA, src, ctx->mem_idx, memop);
3725b8ce0f86SRichard Henderson         break;
3726b8ce0f86SRichard Henderson     case 6:  /* Fetch and min unsigned */
3727b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_umin_tl(dst, EA, src, ctx->mem_idx, memop);
3728b8ce0f86SRichard Henderson         break;
3729b8ce0f86SRichard Henderson     case 7:  /* Fetch and min signed */
3730b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_smin_tl(dst, EA, src, ctx->mem_idx, memop);
3731b8ce0f86SRichard Henderson         break;
373220ba8504SRichard Henderson     case 8: /* Swap */
373320ba8504SRichard Henderson         tcg_gen_atomic_xchg_tl(dst, EA, src, ctx->mem_idx, memop);
373420ba8504SRichard Henderson         break;
373520923c1dSRichard Henderson 
373620923c1dSRichard Henderson     case 16: /* Compare and swap not equal */
373720923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
373820923c1dSRichard Henderson             need_serial = true;
373920923c1dSRichard Henderson         } else {
374020923c1dSRichard Henderson             TCGv t0 = tcg_temp_new();
374120923c1dSRichard Henderson             TCGv t1 = tcg_temp_new();
374220923c1dSRichard Henderson 
374320923c1dSRichard Henderson             tcg_gen_qemu_ld_tl(t0, EA, ctx->mem_idx, memop);
374420923c1dSRichard Henderson             if ((memop & MO_SIZE) == MO_64 || TARGET_LONG_BITS == 32) {
374520923c1dSRichard Henderson                 tcg_gen_mov_tl(t1, src);
374620923c1dSRichard Henderson             } else {
374720923c1dSRichard Henderson                 tcg_gen_ext32u_tl(t1, src);
374820923c1dSRichard Henderson             }
374920923c1dSRichard Henderson             tcg_gen_movcond_tl(TCG_COND_NE, t1, t0, t1,
375020923c1dSRichard Henderson                                cpu_gpr[(rt + 2) & 31], t0);
375120923c1dSRichard Henderson             tcg_gen_qemu_st_tl(t1, EA, ctx->mem_idx, memop);
375220923c1dSRichard Henderson             tcg_gen_mov_tl(dst, t0);
375320923c1dSRichard Henderson 
375420923c1dSRichard Henderson             tcg_temp_free(t0);
375520923c1dSRichard Henderson             tcg_temp_free(t1);
375620923c1dSRichard Henderson         }
375720ba8504SRichard Henderson         break;
375820923c1dSRichard Henderson 
375920923c1dSRichard Henderson     case 24: /* Fetch and increment bounded */
376020923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
376120923c1dSRichard Henderson             need_serial = true;
376220923c1dSRichard Henderson         } else {
376320923c1dSRichard Henderson             gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_NE, 1);
376420923c1dSRichard Henderson         }
376520923c1dSRichard Henderson         break;
376620923c1dSRichard Henderson     case 25: /* Fetch and increment equal */
376720923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
376820923c1dSRichard Henderson             need_serial = true;
376920923c1dSRichard Henderson         } else {
377020923c1dSRichard Henderson             gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_EQ, 1);
377120923c1dSRichard Henderson         }
377220923c1dSRichard Henderson         break;
377320923c1dSRichard Henderson     case 28: /* Fetch and decrement bounded */
377420923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
377520923c1dSRichard Henderson             need_serial = true;
377620923c1dSRichard Henderson         } else {
377720923c1dSRichard Henderson             gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_NE, -1);
377820923c1dSRichard Henderson         }
377920923c1dSRichard Henderson         break;
378020923c1dSRichard Henderson 
378120ba8504SRichard Henderson     default:
378220ba8504SRichard Henderson         /* invoke data storage error handler */
378320ba8504SRichard Henderson         gen_exception_err(ctx, POWERPC_EXCP_DSI, POWERPC_EXCP_INVAL);
378420ba8504SRichard Henderson     }
378520ba8504SRichard Henderson     tcg_temp_free(EA);
378620923c1dSRichard Henderson 
378720923c1dSRichard Henderson     if (need_serial) {
378820923c1dSRichard Henderson         /* Restart with exclusive lock.  */
378920923c1dSRichard Henderson         gen_helper_exit_atomic(cpu_env);
379020923c1dSRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
379120923c1dSRichard Henderson     }
3792a68a6146SBalamuruhan S }
3793a68a6146SBalamuruhan S 
379420ba8504SRichard Henderson static void gen_lwat(DisasContext *ctx)
379520ba8504SRichard Henderson {
379620ba8504SRichard Henderson     gen_ld_atomic(ctx, DEF_MEMOP(MO_UL));
379720ba8504SRichard Henderson }
379820ba8504SRichard Henderson 
379920ba8504SRichard Henderson #ifdef TARGET_PPC64
380020ba8504SRichard Henderson static void gen_ldat(DisasContext *ctx)
380120ba8504SRichard Henderson {
380220ba8504SRichard Henderson     gen_ld_atomic(ctx, DEF_MEMOP(MO_Q));
380320ba8504SRichard Henderson }
3804a68a6146SBalamuruhan S #endif
3805a68a6146SBalamuruhan S 
380614776ab5STony Nguyen static void gen_st_atomic(DisasContext *ctx, MemOp memop)
38079deb041cSRichard Henderson {
38089deb041cSRichard Henderson     uint32_t gpr_FC = FC(ctx->opcode);
38099deb041cSRichard Henderson     TCGv EA = tcg_temp_new();
38109deb041cSRichard Henderson     TCGv src, discard;
38119deb041cSRichard Henderson 
38129deb041cSRichard Henderson     gen_addr_register(ctx, EA);
38139deb041cSRichard Henderson     src = cpu_gpr[rD(ctx->opcode)];
38149deb041cSRichard Henderson     discard = tcg_temp_new();
38159deb041cSRichard Henderson 
38169deb041cSRichard Henderson     memop |= MO_ALIGN;
38179deb041cSRichard Henderson     switch (gpr_FC) {
38189deb041cSRichard Henderson     case 0: /* add and Store */
38199deb041cSRichard Henderson         tcg_gen_atomic_add_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
38209deb041cSRichard Henderson         break;
38219deb041cSRichard Henderson     case 1: /* xor and Store */
38229deb041cSRichard Henderson         tcg_gen_atomic_xor_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
38239deb041cSRichard Henderson         break;
38249deb041cSRichard Henderson     case 2: /* Or and Store */
38259deb041cSRichard Henderson         tcg_gen_atomic_or_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
38269deb041cSRichard Henderson         break;
38279deb041cSRichard Henderson     case 3: /* 'and' and Store */
38289deb041cSRichard Henderson         tcg_gen_atomic_and_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
38299deb041cSRichard Henderson         break;
38309deb041cSRichard Henderson     case 4:  /* Store max unsigned */
3831b8ce0f86SRichard Henderson         tcg_gen_atomic_umax_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3832b8ce0f86SRichard Henderson         break;
38339deb041cSRichard Henderson     case 5:  /* Store max signed */
3834b8ce0f86SRichard Henderson         tcg_gen_atomic_smax_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3835b8ce0f86SRichard Henderson         break;
38369deb041cSRichard Henderson     case 6:  /* Store min unsigned */
3837b8ce0f86SRichard Henderson         tcg_gen_atomic_umin_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3838b8ce0f86SRichard Henderson         break;
38399deb041cSRichard Henderson     case 7:  /* Store min signed */
3840b8ce0f86SRichard Henderson         tcg_gen_atomic_smin_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3841b8ce0f86SRichard Henderson         break;
38429deb041cSRichard Henderson     case 24: /* Store twin  */
38437fbc2b20SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
38447fbc2b20SRichard Henderson             /* Restart with exclusive lock.  */
38457fbc2b20SRichard Henderson             gen_helper_exit_atomic(cpu_env);
38467fbc2b20SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
38477fbc2b20SRichard Henderson         } else {
38487fbc2b20SRichard Henderson             TCGv t = tcg_temp_new();
38497fbc2b20SRichard Henderson             TCGv t2 = tcg_temp_new();
38507fbc2b20SRichard Henderson             TCGv s = tcg_temp_new();
38517fbc2b20SRichard Henderson             TCGv s2 = tcg_temp_new();
38527fbc2b20SRichard Henderson             TCGv ea_plus_s = tcg_temp_new();
38537fbc2b20SRichard Henderson 
38547fbc2b20SRichard Henderson             tcg_gen_qemu_ld_tl(t, EA, ctx->mem_idx, memop);
38557fbc2b20SRichard Henderson             tcg_gen_addi_tl(ea_plus_s, EA, MEMOP_GET_SIZE(memop));
38567fbc2b20SRichard Henderson             tcg_gen_qemu_ld_tl(t2, ea_plus_s, ctx->mem_idx, memop);
38577fbc2b20SRichard Henderson             tcg_gen_movcond_tl(TCG_COND_EQ, s, t, t2, src, t);
38587fbc2b20SRichard Henderson             tcg_gen_movcond_tl(TCG_COND_EQ, s2, t, t2, src, t2);
38597fbc2b20SRichard Henderson             tcg_gen_qemu_st_tl(s, EA, ctx->mem_idx, memop);
38607fbc2b20SRichard Henderson             tcg_gen_qemu_st_tl(s2, ea_plus_s, ctx->mem_idx, memop);
38617fbc2b20SRichard Henderson 
38627fbc2b20SRichard Henderson             tcg_temp_free(ea_plus_s);
38637fbc2b20SRichard Henderson             tcg_temp_free(s2);
38647fbc2b20SRichard Henderson             tcg_temp_free(s);
38657fbc2b20SRichard Henderson             tcg_temp_free(t2);
38667fbc2b20SRichard Henderson             tcg_temp_free(t);
38677fbc2b20SRichard Henderson         }
38689deb041cSRichard Henderson         break;
38699deb041cSRichard Henderson     default:
38709deb041cSRichard Henderson         /* invoke data storage error handler */
38719deb041cSRichard Henderson         gen_exception_err(ctx, POWERPC_EXCP_DSI, POWERPC_EXCP_INVAL);
38729deb041cSRichard Henderson     }
38739deb041cSRichard Henderson     tcg_temp_free(discard);
38749deb041cSRichard Henderson     tcg_temp_free(EA);
3875a3401188SBalamuruhan S }
3876a3401188SBalamuruhan S 
38779deb041cSRichard Henderson static void gen_stwat(DisasContext *ctx)
38789deb041cSRichard Henderson {
38799deb041cSRichard Henderson     gen_st_atomic(ctx, DEF_MEMOP(MO_UL));
38809deb041cSRichard Henderson }
38819deb041cSRichard Henderson 
38829deb041cSRichard Henderson #ifdef TARGET_PPC64
38839deb041cSRichard Henderson static void gen_stdat(DisasContext *ctx)
38849deb041cSRichard Henderson {
38859deb041cSRichard Henderson     gen_st_atomic(ctx, DEF_MEMOP(MO_Q));
38869deb041cSRichard Henderson }
3887a3401188SBalamuruhan S #endif
3888a3401188SBalamuruhan S 
388914776ab5STony Nguyen static void gen_conditional_store(DisasContext *ctx, MemOp memop)
3890fcf5ef2aSThomas Huth {
3891253ce7b2SNikunj A Dadhania     TCGLabel *l1 = gen_new_label();
3892253ce7b2SNikunj A Dadhania     TCGLabel *l2 = gen_new_label();
3893d8b86898SRichard Henderson     TCGv t0 = tcg_temp_new();
3894d8b86898SRichard Henderson     int reg = rS(ctx->opcode);
3895fcf5ef2aSThomas Huth 
3896d8b86898SRichard Henderson     gen_set_access_type(ctx, ACCESS_RES);
3897d8b86898SRichard Henderson     gen_addr_reg_index(ctx, t0);
3898d8b86898SRichard Henderson     tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
3899d8b86898SRichard Henderson     tcg_temp_free(t0);
3900253ce7b2SNikunj A Dadhania 
3901253ce7b2SNikunj A Dadhania     t0 = tcg_temp_new();
3902253ce7b2SNikunj A Dadhania     tcg_gen_atomic_cmpxchg_tl(t0, cpu_reserve, cpu_reserve_val,
3903253ce7b2SNikunj A Dadhania                               cpu_gpr[reg], ctx->mem_idx,
3904253ce7b2SNikunj A Dadhania                               DEF_MEMOP(memop) | MO_ALIGN);
3905253ce7b2SNikunj A Dadhania     tcg_gen_setcond_tl(TCG_COND_EQ, t0, t0, cpu_reserve_val);
3906253ce7b2SNikunj A Dadhania     tcg_gen_shli_tl(t0, t0, CRF_EQ_BIT);
3907253ce7b2SNikunj A Dadhania     tcg_gen_or_tl(t0, t0, cpu_so);
3908253ce7b2SNikunj A Dadhania     tcg_gen_trunc_tl_i32(cpu_crf[0], t0);
3909253ce7b2SNikunj A Dadhania     tcg_temp_free(t0);
3910253ce7b2SNikunj A Dadhania     tcg_gen_br(l2);
3911253ce7b2SNikunj A Dadhania 
3912fcf5ef2aSThomas Huth     gen_set_label(l1);
39134771df23SNikunj A Dadhania 
3914efe843d8SDavid Gibson     /*
3915efe843d8SDavid Gibson      * Address mismatch implies failure.  But we still need to provide
3916efe843d8SDavid Gibson      * the memory barrier semantics of the instruction.
3917efe843d8SDavid Gibson      */
39184771df23SNikunj A Dadhania     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL);
3919253ce7b2SNikunj A Dadhania     tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
3920253ce7b2SNikunj A Dadhania 
3921253ce7b2SNikunj A Dadhania     gen_set_label(l2);
3922fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_reserve, -1);
3923fcf5ef2aSThomas Huth }
3924fcf5ef2aSThomas Huth 
3925fcf5ef2aSThomas Huth #define STCX(name, memop)                  \
3926fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx)  \
3927fcf5ef2aSThomas Huth {                                          \
3928d8b86898SRichard Henderson     gen_conditional_store(ctx, memop);     \
3929fcf5ef2aSThomas Huth }
3930fcf5ef2aSThomas Huth 
3931fcf5ef2aSThomas Huth STCX(stbcx_, DEF_MEMOP(MO_UB))
3932fcf5ef2aSThomas Huth STCX(sthcx_, DEF_MEMOP(MO_UW))
3933fcf5ef2aSThomas Huth STCX(stwcx_, DEF_MEMOP(MO_UL))
3934fcf5ef2aSThomas Huth 
3935fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3936fcf5ef2aSThomas Huth /* ldarx */
3937fcf5ef2aSThomas Huth LARX(ldarx, DEF_MEMOP(MO_Q))
3938fcf5ef2aSThomas Huth /* stdcx. */
3939fcf5ef2aSThomas Huth STCX(stdcx_, DEF_MEMOP(MO_Q))
3940fcf5ef2aSThomas Huth 
3941fcf5ef2aSThomas Huth /* lqarx */
3942fcf5ef2aSThomas Huth static void gen_lqarx(DisasContext *ctx)
3943fcf5ef2aSThomas Huth {
3944fcf5ef2aSThomas Huth     int rd = rD(ctx->opcode);
394594bf2658SRichard Henderson     TCGv EA, hi, lo;
3946fcf5ef2aSThomas Huth 
3947fcf5ef2aSThomas Huth     if (unlikely((rd & 1) || (rd == rA(ctx->opcode)) ||
3948fcf5ef2aSThomas Huth                  (rd == rB(ctx->opcode)))) {
3949fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
3950fcf5ef2aSThomas Huth         return;
3951fcf5ef2aSThomas Huth     }
3952fcf5ef2aSThomas Huth 
3953fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_RES);
395494bf2658SRichard Henderson     EA = tcg_temp_new();
3955fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
395694bf2658SRichard Henderson 
395794bf2658SRichard Henderson     /* Note that the low part is always in RD+1, even in LE mode.  */
395894bf2658SRichard Henderson     lo = cpu_gpr[rd + 1];
395994bf2658SRichard Henderson     hi = cpu_gpr[rd];
396094bf2658SRichard Henderson 
396194bf2658SRichard Henderson     if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3962f34ec0f6SRichard Henderson         if (HAVE_ATOMIC128) {
396394bf2658SRichard Henderson             TCGv_i32 oi = tcg_temp_new_i32();
396494bf2658SRichard Henderson             if (ctx->le_mode) {
396568e33d86SRichard Henderson                 tcg_gen_movi_i32(oi, make_memop_idx(MO_LE | MO_128 | MO_ALIGN,
396694bf2658SRichard Henderson                                                     ctx->mem_idx));
396794bf2658SRichard Henderson                 gen_helper_lq_le_parallel(lo, cpu_env, EA, oi);
3968fcf5ef2aSThomas Huth             } else {
396968e33d86SRichard Henderson                 tcg_gen_movi_i32(oi, make_memop_idx(MO_BE | MO_128 | MO_ALIGN,
397094bf2658SRichard Henderson                                                     ctx->mem_idx));
397194bf2658SRichard Henderson                 gen_helper_lq_be_parallel(lo, cpu_env, EA, oi);
3972fcf5ef2aSThomas Huth             }
397394bf2658SRichard Henderson             tcg_temp_free_i32(oi);
397494bf2658SRichard Henderson             tcg_gen_ld_i64(hi, cpu_env, offsetof(CPUPPCState, retxh));
3975f34ec0f6SRichard Henderson         } else {
397694bf2658SRichard Henderson             /* Restart with exclusive lock.  */
397794bf2658SRichard Henderson             gen_helper_exit_atomic(cpu_env);
397894bf2658SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
397994bf2658SRichard Henderson             tcg_temp_free(EA);
398094bf2658SRichard Henderson             return;
3981f34ec0f6SRichard Henderson         }
398294bf2658SRichard Henderson     } else if (ctx->le_mode) {
398394bf2658SRichard Henderson         tcg_gen_qemu_ld_i64(lo, EA, ctx->mem_idx, MO_LEQ | MO_ALIGN_16);
3984fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_reserve, EA);
3985fcf5ef2aSThomas Huth         gen_addr_add(ctx, EA, EA, 8);
398694bf2658SRichard Henderson         tcg_gen_qemu_ld_i64(hi, EA, ctx->mem_idx, MO_LEQ);
398794bf2658SRichard Henderson     } else {
398894bf2658SRichard Henderson         tcg_gen_qemu_ld_i64(hi, EA, ctx->mem_idx, MO_BEQ | MO_ALIGN_16);
398994bf2658SRichard Henderson         tcg_gen_mov_tl(cpu_reserve, EA);
399094bf2658SRichard Henderson         gen_addr_add(ctx, EA, EA, 8);
399194bf2658SRichard Henderson         tcg_gen_qemu_ld_i64(lo, EA, ctx->mem_idx, MO_BEQ);
399294bf2658SRichard Henderson     }
3993fcf5ef2aSThomas Huth     tcg_temp_free(EA);
399494bf2658SRichard Henderson 
399594bf2658SRichard Henderson     tcg_gen_st_tl(hi, cpu_env, offsetof(CPUPPCState, reserve_val));
399694bf2658SRichard Henderson     tcg_gen_st_tl(lo, cpu_env, offsetof(CPUPPCState, reserve_val2));
3997fcf5ef2aSThomas Huth }
3998fcf5ef2aSThomas Huth 
3999fcf5ef2aSThomas Huth /* stqcx. */
4000fcf5ef2aSThomas Huth static void gen_stqcx_(DisasContext *ctx)
4001fcf5ef2aSThomas Huth {
40024a9b3c5dSRichard Henderson     int rs = rS(ctx->opcode);
40034a9b3c5dSRichard Henderson     TCGv EA, hi, lo;
4004fcf5ef2aSThomas Huth 
40054a9b3c5dSRichard Henderson     if (unlikely(rs & 1)) {
4006fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
4007fcf5ef2aSThomas Huth         return;
4008fcf5ef2aSThomas Huth     }
40094a9b3c5dSRichard Henderson 
4010fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_RES);
40114a9b3c5dSRichard Henderson     EA = tcg_temp_new();
4012fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
4013fcf5ef2aSThomas Huth 
40144a9b3c5dSRichard Henderson     /* Note that the low part is always in RS+1, even in LE mode.  */
40154a9b3c5dSRichard Henderson     lo = cpu_gpr[rs + 1];
40164a9b3c5dSRichard Henderson     hi = cpu_gpr[rs];
4017fcf5ef2aSThomas Huth 
40184a9b3c5dSRichard Henderson     if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
4019f34ec0f6SRichard Henderson         if (HAVE_CMPXCHG128) {
402068e33d86SRichard Henderson             TCGv_i32 oi = tcg_const_i32(DEF_MEMOP(MO_128) | MO_ALIGN);
40214a9b3c5dSRichard Henderson             if (ctx->le_mode) {
4022f34ec0f6SRichard Henderson                 gen_helper_stqcx_le_parallel(cpu_crf[0], cpu_env,
4023f34ec0f6SRichard Henderson                                              EA, lo, hi, oi);
4024fcf5ef2aSThomas Huth             } else {
4025f34ec0f6SRichard Henderson                 gen_helper_stqcx_be_parallel(cpu_crf[0], cpu_env,
4026f34ec0f6SRichard Henderson                                              EA, lo, hi, oi);
4027fcf5ef2aSThomas Huth             }
4028f34ec0f6SRichard Henderson             tcg_temp_free_i32(oi);
4029f34ec0f6SRichard Henderson         } else {
40304a9b3c5dSRichard Henderson             /* Restart with exclusive lock.  */
40314a9b3c5dSRichard Henderson             gen_helper_exit_atomic(cpu_env);
40324a9b3c5dSRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
4033f34ec0f6SRichard Henderson         }
4034fcf5ef2aSThomas Huth         tcg_temp_free(EA);
40354a9b3c5dSRichard Henderson     } else {
40364a9b3c5dSRichard Henderson         TCGLabel *lab_fail = gen_new_label();
40374a9b3c5dSRichard Henderson         TCGLabel *lab_over = gen_new_label();
40384a9b3c5dSRichard Henderson         TCGv_i64 t0 = tcg_temp_new_i64();
40394a9b3c5dSRichard Henderson         TCGv_i64 t1 = tcg_temp_new_i64();
4040fcf5ef2aSThomas Huth 
40414a9b3c5dSRichard Henderson         tcg_gen_brcond_tl(TCG_COND_NE, EA, cpu_reserve, lab_fail);
40424a9b3c5dSRichard Henderson         tcg_temp_free(EA);
40434a9b3c5dSRichard Henderson 
40444a9b3c5dSRichard Henderson         gen_qemu_ld64_i64(ctx, t0, cpu_reserve);
40454a9b3c5dSRichard Henderson         tcg_gen_ld_i64(t1, cpu_env, (ctx->le_mode
40464a9b3c5dSRichard Henderson                                      ? offsetof(CPUPPCState, reserve_val2)
40474a9b3c5dSRichard Henderson                                      : offsetof(CPUPPCState, reserve_val)));
40484a9b3c5dSRichard Henderson         tcg_gen_brcond_i64(TCG_COND_NE, t0, t1, lab_fail);
40494a9b3c5dSRichard Henderson 
40504a9b3c5dSRichard Henderson         tcg_gen_addi_i64(t0, cpu_reserve, 8);
40514a9b3c5dSRichard Henderson         gen_qemu_ld64_i64(ctx, t0, t0);
40524a9b3c5dSRichard Henderson         tcg_gen_ld_i64(t1, cpu_env, (ctx->le_mode
40534a9b3c5dSRichard Henderson                                      ? offsetof(CPUPPCState, reserve_val)
40544a9b3c5dSRichard Henderson                                      : offsetof(CPUPPCState, reserve_val2)));
40554a9b3c5dSRichard Henderson         tcg_gen_brcond_i64(TCG_COND_NE, t0, t1, lab_fail);
40564a9b3c5dSRichard Henderson 
40574a9b3c5dSRichard Henderson         /* Success */
40584a9b3c5dSRichard Henderson         gen_qemu_st64_i64(ctx, ctx->le_mode ? lo : hi, cpu_reserve);
40594a9b3c5dSRichard Henderson         tcg_gen_addi_i64(t0, cpu_reserve, 8);
40604a9b3c5dSRichard Henderson         gen_qemu_st64_i64(ctx, ctx->le_mode ? hi : lo, t0);
40614a9b3c5dSRichard Henderson 
40624a9b3c5dSRichard Henderson         tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
40634a9b3c5dSRichard Henderson         tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], CRF_EQ);
40644a9b3c5dSRichard Henderson         tcg_gen_br(lab_over);
40654a9b3c5dSRichard Henderson 
40664a9b3c5dSRichard Henderson         gen_set_label(lab_fail);
40674a9b3c5dSRichard Henderson         tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
40684a9b3c5dSRichard Henderson 
40694a9b3c5dSRichard Henderson         gen_set_label(lab_over);
40704a9b3c5dSRichard Henderson         tcg_gen_movi_tl(cpu_reserve, -1);
40714a9b3c5dSRichard Henderson         tcg_temp_free_i64(t0);
40724a9b3c5dSRichard Henderson         tcg_temp_free_i64(t1);
40734a9b3c5dSRichard Henderson     }
40744a9b3c5dSRichard Henderson }
4075fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
4076fcf5ef2aSThomas Huth 
4077fcf5ef2aSThomas Huth /* sync */
4078fcf5ef2aSThomas Huth static void gen_sync(DisasContext *ctx)
4079fcf5ef2aSThomas Huth {
4080fcf5ef2aSThomas Huth     uint32_t l = (ctx->opcode >> 21) & 3;
4081fcf5ef2aSThomas Huth 
4082fcf5ef2aSThomas Huth     /*
4083fcf5ef2aSThomas Huth      * We may need to check for a pending TLB flush.
4084fcf5ef2aSThomas Huth      *
4085fcf5ef2aSThomas Huth      * We do this on ptesync (l == 2) on ppc64 and any sync pn ppc32.
4086fcf5ef2aSThomas Huth      *
4087fcf5ef2aSThomas Huth      * Additionally, this can only happen in kernel mode however so
4088fcf5ef2aSThomas Huth      * check MSR_PR as well.
4089fcf5ef2aSThomas Huth      */
4090fcf5ef2aSThomas Huth     if (((l == 2) || !(ctx->insns_flags & PPC_64B)) && !ctx->pr) {
4091fcf5ef2aSThomas Huth         gen_check_tlb_flush(ctx, true);
4092fcf5ef2aSThomas Huth     }
40934771df23SNikunj A Dadhania     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC);
4094fcf5ef2aSThomas Huth }
4095fcf5ef2aSThomas Huth 
4096fcf5ef2aSThomas Huth /* wait */
4097fcf5ef2aSThomas Huth static void gen_wait(DisasContext *ctx)
4098fcf5ef2aSThomas Huth {
4099fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_const_i32(1);
4100fcf5ef2aSThomas Huth     tcg_gen_st_i32(t0, cpu_env,
4101fcf5ef2aSThomas Huth                    -offsetof(PowerPCCPU, env) + offsetof(CPUState, halted));
4102fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
4103fcf5ef2aSThomas Huth     /* Stop translation, as the CPU is supposed to sleep from now */
4104b6bac4bcSEmilio G. Cota     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
4105fcf5ef2aSThomas Huth }
4106fcf5ef2aSThomas Huth 
4107fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4108fcf5ef2aSThomas Huth static void gen_doze(DisasContext *ctx)
4109fcf5ef2aSThomas Huth {
4110fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4111fcf5ef2aSThomas Huth     GEN_PRIV;
4112fcf5ef2aSThomas Huth #else
4113fcf5ef2aSThomas Huth     TCGv_i32 t;
4114fcf5ef2aSThomas Huth 
4115fcf5ef2aSThomas Huth     CHK_HV;
4116fcf5ef2aSThomas Huth     t = tcg_const_i32(PPC_PM_DOZE);
4117fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
4118fcf5ef2aSThomas Huth     tcg_temp_free_i32(t);
4119154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
4120154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
4121fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
4122fcf5ef2aSThomas Huth }
4123fcf5ef2aSThomas Huth 
4124fcf5ef2aSThomas Huth static void gen_nap(DisasContext *ctx)
4125fcf5ef2aSThomas Huth {
4126fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4127fcf5ef2aSThomas Huth     GEN_PRIV;
4128fcf5ef2aSThomas Huth #else
4129fcf5ef2aSThomas Huth     TCGv_i32 t;
4130fcf5ef2aSThomas Huth 
4131fcf5ef2aSThomas Huth     CHK_HV;
4132fcf5ef2aSThomas Huth     t = tcg_const_i32(PPC_PM_NAP);
4133fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
4134fcf5ef2aSThomas Huth     tcg_temp_free_i32(t);
4135154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
4136154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
4137fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
4138fcf5ef2aSThomas Huth }
4139fcf5ef2aSThomas Huth 
4140cdee0e72SNikunj A Dadhania static void gen_stop(DisasContext *ctx)
4141cdee0e72SNikunj A Dadhania {
414221c0d66aSBenjamin Herrenschmidt #if defined(CONFIG_USER_ONLY)
414321c0d66aSBenjamin Herrenschmidt     GEN_PRIV;
414421c0d66aSBenjamin Herrenschmidt #else
414521c0d66aSBenjamin Herrenschmidt     TCGv_i32 t;
414621c0d66aSBenjamin Herrenschmidt 
414721c0d66aSBenjamin Herrenschmidt     CHK_HV;
414821c0d66aSBenjamin Herrenschmidt     t = tcg_const_i32(PPC_PM_STOP);
414921c0d66aSBenjamin Herrenschmidt     gen_helper_pminsn(cpu_env, t);
415021c0d66aSBenjamin Herrenschmidt     tcg_temp_free_i32(t);
415121c0d66aSBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
415221c0d66aSBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
415321c0d66aSBenjamin Herrenschmidt #endif /* defined(CONFIG_USER_ONLY) */
4154cdee0e72SNikunj A Dadhania }
4155cdee0e72SNikunj A Dadhania 
4156fcf5ef2aSThomas Huth static void gen_sleep(DisasContext *ctx)
4157fcf5ef2aSThomas Huth {
4158fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4159fcf5ef2aSThomas Huth     GEN_PRIV;
4160fcf5ef2aSThomas Huth #else
4161fcf5ef2aSThomas Huth     TCGv_i32 t;
4162fcf5ef2aSThomas Huth 
4163fcf5ef2aSThomas Huth     CHK_HV;
4164fcf5ef2aSThomas Huth     t = tcg_const_i32(PPC_PM_SLEEP);
4165fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
4166fcf5ef2aSThomas Huth     tcg_temp_free_i32(t);
4167154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
4168154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
4169fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
4170fcf5ef2aSThomas Huth }
4171fcf5ef2aSThomas Huth 
4172fcf5ef2aSThomas Huth static void gen_rvwinkle(DisasContext *ctx)
4173fcf5ef2aSThomas Huth {
4174fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4175fcf5ef2aSThomas Huth     GEN_PRIV;
4176fcf5ef2aSThomas Huth #else
4177fcf5ef2aSThomas Huth     TCGv_i32 t;
4178fcf5ef2aSThomas Huth 
4179fcf5ef2aSThomas Huth     CHK_HV;
4180fcf5ef2aSThomas Huth     t = tcg_const_i32(PPC_PM_RVWINKLE);
4181fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
4182fcf5ef2aSThomas Huth     tcg_temp_free_i32(t);
4183154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
4184154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
4185fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
4186fcf5ef2aSThomas Huth }
4187fcf5ef2aSThomas Huth #endif /* #if defined(TARGET_PPC64) */
4188fcf5ef2aSThomas Huth 
4189fcf5ef2aSThomas Huth static inline void gen_update_cfar(DisasContext *ctx, target_ulong nip)
4190fcf5ef2aSThomas Huth {
4191fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4192efe843d8SDavid Gibson     if (ctx->has_cfar) {
4193fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_cfar, nip);
4194efe843d8SDavid Gibson     }
4195fcf5ef2aSThomas Huth #endif
4196fcf5ef2aSThomas Huth }
4197fcf5ef2aSThomas Huth 
419846d396bdSDaniel Henrique Barboza #if defined(TARGET_PPC64)
419946d396bdSDaniel Henrique Barboza static void pmu_count_insns(DisasContext *ctx)
420046d396bdSDaniel Henrique Barboza {
420146d396bdSDaniel Henrique Barboza     /*
420246d396bdSDaniel Henrique Barboza      * Do not bother calling the helper if the PMU isn't counting
420346d396bdSDaniel Henrique Barboza      * instructions.
420446d396bdSDaniel Henrique Barboza      */
420546d396bdSDaniel Henrique Barboza     if (!ctx->pmu_insn_cnt) {
420646d396bdSDaniel Henrique Barboza         return;
420746d396bdSDaniel Henrique Barboza     }
420846d396bdSDaniel Henrique Barboza 
420946d396bdSDaniel Henrique Barboza  #if !defined(CONFIG_USER_ONLY)
421046d396bdSDaniel Henrique Barboza     /*
421146d396bdSDaniel Henrique Barboza      * The PMU insns_inc() helper stops the internal PMU timer if a
421246d396bdSDaniel Henrique Barboza      * counter overflows happens. In that case, if the guest is
421346d396bdSDaniel Henrique Barboza      * running with icount and we do not handle it beforehand,
421446d396bdSDaniel Henrique Barboza      * the helper can trigger a 'bad icount read'.
421546d396bdSDaniel Henrique Barboza      */
421646d396bdSDaniel Henrique Barboza     gen_icount_io_start(ctx);
421746d396bdSDaniel Henrique Barboza 
421846d396bdSDaniel Henrique Barboza     gen_helper_insns_inc(cpu_env, tcg_constant_i32(ctx->base.num_insns));
421946d396bdSDaniel Henrique Barboza #else
422046d396bdSDaniel Henrique Barboza     /*
422146d396bdSDaniel Henrique Barboza      * User mode can read (but not write) PMC5 and start/stop
422246d396bdSDaniel Henrique Barboza      * the PMU via MMCR0_FC. In this case just increment
422346d396bdSDaniel Henrique Barboza      * PMC5 with base.num_insns.
422446d396bdSDaniel Henrique Barboza      */
422546d396bdSDaniel Henrique Barboza     TCGv t0 = tcg_temp_new();
422646d396bdSDaniel Henrique Barboza 
422746d396bdSDaniel Henrique Barboza     gen_load_spr(t0, SPR_POWER_PMC5);
422846d396bdSDaniel Henrique Barboza     tcg_gen_addi_tl(t0, t0, ctx->base.num_insns);
422946d396bdSDaniel Henrique Barboza     gen_store_spr(SPR_POWER_PMC5, t0);
423046d396bdSDaniel Henrique Barboza 
423146d396bdSDaniel Henrique Barboza     tcg_temp_free(t0);
423246d396bdSDaniel Henrique Barboza #endif /* #if !defined(CONFIG_USER_ONLY) */
423346d396bdSDaniel Henrique Barboza }
423446d396bdSDaniel Henrique Barboza #else
423546d396bdSDaniel Henrique Barboza static void pmu_count_insns(DisasContext *ctx)
423646d396bdSDaniel Henrique Barboza {
423746d396bdSDaniel Henrique Barboza     return;
423846d396bdSDaniel Henrique Barboza }
423946d396bdSDaniel Henrique Barboza #endif /* #if defined(TARGET_PPC64) */
424046d396bdSDaniel Henrique Barboza 
4241fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest)
4242fcf5ef2aSThomas Huth {
42436e9cc373SRichard Henderson     return translator_use_goto_tb(&ctx->base, dest);
4244fcf5ef2aSThomas Huth }
4245fcf5ef2aSThomas Huth 
42460e3bf489SRoman Kapl static void gen_lookup_and_goto_ptr(DisasContext *ctx)
42470e3bf489SRoman Kapl {
42489498d103SRichard Henderson     if (unlikely(ctx->singlestep_enabled)) {
42490e3bf489SRoman Kapl         gen_debug_exception(ctx);
42500e3bf489SRoman Kapl     } else {
425146d396bdSDaniel Henrique Barboza         /*
425246d396bdSDaniel Henrique Barboza          * tcg_gen_lookup_and_goto_ptr will exit the TB if
425346d396bdSDaniel Henrique Barboza          * CF_NO_GOTO_PTR is set. Count insns now.
425446d396bdSDaniel Henrique Barboza          */
425546d396bdSDaniel Henrique Barboza         if (ctx->base.tb->flags & CF_NO_GOTO_PTR) {
425646d396bdSDaniel Henrique Barboza             pmu_count_insns(ctx);
425746d396bdSDaniel Henrique Barboza         }
425846d396bdSDaniel Henrique Barboza 
42590e3bf489SRoman Kapl         tcg_gen_lookup_and_goto_ptr();
42600e3bf489SRoman Kapl     }
42610e3bf489SRoman Kapl }
42620e3bf489SRoman Kapl 
4263fcf5ef2aSThomas Huth /***                                Branch                                 ***/
4264c4a2e3a9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
4265fcf5ef2aSThomas Huth {
4266fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
4267fcf5ef2aSThomas Huth         dest = (uint32_t) dest;
4268fcf5ef2aSThomas Huth     }
4269fcf5ef2aSThomas Huth     if (use_goto_tb(ctx, dest)) {
427046d396bdSDaniel Henrique Barboza         pmu_count_insns(ctx);
4271fcf5ef2aSThomas Huth         tcg_gen_goto_tb(n);
4272fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_nip, dest & ~3);
427307ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, n);
4274fcf5ef2aSThomas Huth     } else {
4275fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_nip, dest & ~3);
42760e3bf489SRoman Kapl         gen_lookup_and_goto_ptr(ctx);
4277fcf5ef2aSThomas Huth     }
4278fcf5ef2aSThomas Huth }
4279fcf5ef2aSThomas Huth 
4280fcf5ef2aSThomas Huth static inline void gen_setlr(DisasContext *ctx, target_ulong nip)
4281fcf5ef2aSThomas Huth {
4282fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
4283fcf5ef2aSThomas Huth         nip = (uint32_t)nip;
4284fcf5ef2aSThomas Huth     }
4285fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_lr, nip);
4286fcf5ef2aSThomas Huth }
4287fcf5ef2aSThomas Huth 
4288fcf5ef2aSThomas Huth /* b ba bl bla */
4289fcf5ef2aSThomas Huth static void gen_b(DisasContext *ctx)
4290fcf5ef2aSThomas Huth {
4291fcf5ef2aSThomas Huth     target_ulong li, target;
4292fcf5ef2aSThomas Huth 
4293fcf5ef2aSThomas Huth     /* sign extend LI */
4294fcf5ef2aSThomas Huth     li = LI(ctx->opcode);
4295fcf5ef2aSThomas Huth     li = (li ^ 0x02000000) - 0x02000000;
4296fcf5ef2aSThomas Huth     if (likely(AA(ctx->opcode) == 0)) {
42972c2bcb1bSRichard Henderson         target = ctx->cia + li;
4298fcf5ef2aSThomas Huth     } else {
4299fcf5ef2aSThomas Huth         target = li;
4300fcf5ef2aSThomas Huth     }
4301fcf5ef2aSThomas Huth     if (LK(ctx->opcode)) {
4302b6bac4bcSEmilio G. Cota         gen_setlr(ctx, ctx->base.pc_next);
4303fcf5ef2aSThomas Huth     }
43042c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4305fcf5ef2aSThomas Huth     gen_goto_tb(ctx, 0, target);
43066086c751SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
4307fcf5ef2aSThomas Huth }
4308fcf5ef2aSThomas Huth 
4309fcf5ef2aSThomas Huth #define BCOND_IM  0
4310fcf5ef2aSThomas Huth #define BCOND_LR  1
4311fcf5ef2aSThomas Huth #define BCOND_CTR 2
4312fcf5ef2aSThomas Huth #define BCOND_TAR 3
4313fcf5ef2aSThomas Huth 
4314c4a2e3a9SRichard Henderson static void gen_bcond(DisasContext *ctx, int type)
4315fcf5ef2aSThomas Huth {
4316fcf5ef2aSThomas Huth     uint32_t bo = BO(ctx->opcode);
4317fcf5ef2aSThomas Huth     TCGLabel *l1;
4318fcf5ef2aSThomas Huth     TCGv target;
43190e3bf489SRoman Kapl 
4320fcf5ef2aSThomas Huth     if (type == BCOND_LR || type == BCOND_CTR || type == BCOND_TAR) {
4321fcf5ef2aSThomas Huth         target = tcg_temp_local_new();
4322efe843d8SDavid Gibson         if (type == BCOND_CTR) {
4323fcf5ef2aSThomas Huth             tcg_gen_mov_tl(target, cpu_ctr);
4324efe843d8SDavid Gibson         } else if (type == BCOND_TAR) {
4325fcf5ef2aSThomas Huth             gen_load_spr(target, SPR_TAR);
4326efe843d8SDavid Gibson         } else {
4327fcf5ef2aSThomas Huth             tcg_gen_mov_tl(target, cpu_lr);
4328efe843d8SDavid Gibson         }
4329fcf5ef2aSThomas Huth     } else {
4330f764718dSRichard Henderson         target = NULL;
4331fcf5ef2aSThomas Huth     }
4332efe843d8SDavid Gibson     if (LK(ctx->opcode)) {
4333b6bac4bcSEmilio G. Cota         gen_setlr(ctx, ctx->base.pc_next);
4334efe843d8SDavid Gibson     }
4335fcf5ef2aSThomas Huth     l1 = gen_new_label();
4336fcf5ef2aSThomas Huth     if ((bo & 0x4) == 0) {
4337fcf5ef2aSThomas Huth         /* Decrement and test CTR */
4338fcf5ef2aSThomas Huth         TCGv temp = tcg_temp_new();
4339fa200c95SGreg Kurz 
4340fa200c95SGreg Kurz         if (type == BCOND_CTR) {
4341fa200c95SGreg Kurz             /*
4342fa200c95SGreg Kurz              * All ISAs up to v3 describe this form of bcctr as invalid but
4343fa200c95SGreg Kurz              * some processors, ie. 64-bit server processors compliant with
4344fa200c95SGreg Kurz              * arch 2.x, do implement a "test and decrement" logic instead,
434515d68c5eSGreg Kurz              * as described in their respective UMs. This logic involves CTR
434615d68c5eSGreg Kurz              * to act as both the branch target and a counter, which makes
434715d68c5eSGreg Kurz              * it basically useless and thus never used in real code.
434815d68c5eSGreg Kurz              *
434915d68c5eSGreg Kurz              * This form was hence chosen to trigger extra micro-architectural
435015d68c5eSGreg Kurz              * side-effect on real HW needed for the Spectre v2 workaround.
435115d68c5eSGreg Kurz              * It is up to guests that implement such workaround, ie. linux, to
435215d68c5eSGreg Kurz              * use this form in a way it just triggers the side-effect without
435315d68c5eSGreg Kurz              * doing anything else harmful.
4354fa200c95SGreg Kurz              */
4355d0db7cadSGreg Kurz             if (unlikely(!is_book3s_arch2x(ctx))) {
4356fcf5ef2aSThomas Huth                 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
43579acc95cdSGreg Kurz                 tcg_temp_free(temp);
43589acc95cdSGreg Kurz                 tcg_temp_free(target);
4359fcf5ef2aSThomas Huth                 return;
4360fcf5ef2aSThomas Huth             }
4361fa200c95SGreg Kurz 
4362fa200c95SGreg Kurz             if (NARROW_MODE(ctx)) {
4363fa200c95SGreg Kurz                 tcg_gen_ext32u_tl(temp, cpu_ctr);
4364fa200c95SGreg Kurz             } else {
4365fa200c95SGreg Kurz                 tcg_gen_mov_tl(temp, cpu_ctr);
4366fa200c95SGreg Kurz             }
4367fa200c95SGreg Kurz             if (bo & 0x2) {
4368fa200c95SGreg Kurz                 tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
4369fa200c95SGreg Kurz             } else {
4370fa200c95SGreg Kurz                 tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
4371fa200c95SGreg Kurz             }
4372fa200c95SGreg Kurz             tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
4373fa200c95SGreg Kurz         } else {
4374fcf5ef2aSThomas Huth             tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
4375fcf5ef2aSThomas Huth             if (NARROW_MODE(ctx)) {
4376fcf5ef2aSThomas Huth                 tcg_gen_ext32u_tl(temp, cpu_ctr);
4377fcf5ef2aSThomas Huth             } else {
4378fcf5ef2aSThomas Huth                 tcg_gen_mov_tl(temp, cpu_ctr);
4379fcf5ef2aSThomas Huth             }
4380fcf5ef2aSThomas Huth             if (bo & 0x2) {
4381fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
4382fcf5ef2aSThomas Huth             } else {
4383fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
4384fcf5ef2aSThomas Huth             }
4385fa200c95SGreg Kurz         }
4386fcf5ef2aSThomas Huth         tcg_temp_free(temp);
4387fcf5ef2aSThomas Huth     }
4388fcf5ef2aSThomas Huth     if ((bo & 0x10) == 0) {
4389fcf5ef2aSThomas Huth         /* Test CR */
4390fcf5ef2aSThomas Huth         uint32_t bi = BI(ctx->opcode);
4391fcf5ef2aSThomas Huth         uint32_t mask = 0x08 >> (bi & 0x03);
4392fcf5ef2aSThomas Huth         TCGv_i32 temp = tcg_temp_new_i32();
4393fcf5ef2aSThomas Huth 
4394fcf5ef2aSThomas Huth         if (bo & 0x8) {
4395fcf5ef2aSThomas Huth             tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
4396fcf5ef2aSThomas Huth             tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1);
4397fcf5ef2aSThomas Huth         } else {
4398fcf5ef2aSThomas Huth             tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
4399fcf5ef2aSThomas Huth             tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1);
4400fcf5ef2aSThomas Huth         }
4401fcf5ef2aSThomas Huth         tcg_temp_free_i32(temp);
4402fcf5ef2aSThomas Huth     }
44032c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4404fcf5ef2aSThomas Huth     if (type == BCOND_IM) {
4405fcf5ef2aSThomas Huth         target_ulong li = (target_long)((int16_t)(BD(ctx->opcode)));
4406fcf5ef2aSThomas Huth         if (likely(AA(ctx->opcode) == 0)) {
44072c2bcb1bSRichard Henderson             gen_goto_tb(ctx, 0, ctx->cia + li);
4408fcf5ef2aSThomas Huth         } else {
4409fcf5ef2aSThomas Huth             gen_goto_tb(ctx, 0, li);
4410fcf5ef2aSThomas Huth         }
4411fcf5ef2aSThomas Huth     } else {
4412fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
4413fcf5ef2aSThomas Huth             tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3);
4414fcf5ef2aSThomas Huth         } else {
4415fcf5ef2aSThomas Huth             tcg_gen_andi_tl(cpu_nip, target, ~3);
4416fcf5ef2aSThomas Huth         }
44170e3bf489SRoman Kapl         gen_lookup_and_goto_ptr(ctx);
4418c4a2e3a9SRichard Henderson         tcg_temp_free(target);
4419c4a2e3a9SRichard Henderson     }
4420fcf5ef2aSThomas Huth     if ((bo & 0x14) != 0x14) {
44210e3bf489SRoman Kapl         /* fallthrough case */
4422fcf5ef2aSThomas Huth         gen_set_label(l1);
4423b6bac4bcSEmilio G. Cota         gen_goto_tb(ctx, 1, ctx->base.pc_next);
4424fcf5ef2aSThomas Huth     }
44256086c751SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
4426fcf5ef2aSThomas Huth }
4427fcf5ef2aSThomas Huth 
4428fcf5ef2aSThomas Huth static void gen_bc(DisasContext *ctx)
4429fcf5ef2aSThomas Huth {
4430fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_IM);
4431fcf5ef2aSThomas Huth }
4432fcf5ef2aSThomas Huth 
4433fcf5ef2aSThomas Huth static void gen_bcctr(DisasContext *ctx)
4434fcf5ef2aSThomas Huth {
4435fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_CTR);
4436fcf5ef2aSThomas Huth }
4437fcf5ef2aSThomas Huth 
4438fcf5ef2aSThomas Huth static void gen_bclr(DisasContext *ctx)
4439fcf5ef2aSThomas Huth {
4440fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_LR);
4441fcf5ef2aSThomas Huth }
4442fcf5ef2aSThomas Huth 
4443fcf5ef2aSThomas Huth static void gen_bctar(DisasContext *ctx)
4444fcf5ef2aSThomas Huth {
4445fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_TAR);
4446fcf5ef2aSThomas Huth }
4447fcf5ef2aSThomas Huth 
4448fcf5ef2aSThomas Huth /***                      Condition register logical                       ***/
4449fcf5ef2aSThomas Huth #define GEN_CRLOGIC(name, tcg_op, opc)                                        \
4450fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
4451fcf5ef2aSThomas Huth {                                                                             \
4452fcf5ef2aSThomas Huth     uint8_t bitmask;                                                          \
4453fcf5ef2aSThomas Huth     int sh;                                                                   \
4454fcf5ef2aSThomas Huth     TCGv_i32 t0, t1;                                                          \
4455fcf5ef2aSThomas Huth     sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03);             \
4456fcf5ef2aSThomas Huth     t0 = tcg_temp_new_i32();                                                  \
4457fcf5ef2aSThomas Huth     if (sh > 0)                                                               \
4458fcf5ef2aSThomas Huth         tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh);            \
4459fcf5ef2aSThomas Huth     else if (sh < 0)                                                          \
4460fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh);           \
4461fcf5ef2aSThomas Huth     else                                                                      \
4462fcf5ef2aSThomas Huth         tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]);                 \
4463fcf5ef2aSThomas Huth     t1 = tcg_temp_new_i32();                                                  \
4464fcf5ef2aSThomas Huth     sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03);             \
4465fcf5ef2aSThomas Huth     if (sh > 0)                                                               \
4466fcf5ef2aSThomas Huth         tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh);            \
4467fcf5ef2aSThomas Huth     else if (sh < 0)                                                          \
4468fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh);           \
4469fcf5ef2aSThomas Huth     else                                                                      \
4470fcf5ef2aSThomas Huth         tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]);                 \
4471fcf5ef2aSThomas Huth     tcg_op(t0, t0, t1);                                                       \
4472fcf5ef2aSThomas Huth     bitmask = 0x08 >> (crbD(ctx->opcode) & 0x03);                             \
4473fcf5ef2aSThomas Huth     tcg_gen_andi_i32(t0, t0, bitmask);                                        \
4474fcf5ef2aSThomas Huth     tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask);          \
4475fcf5ef2aSThomas Huth     tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1);                  \
4476fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);                                                    \
4477fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);                                                    \
4478fcf5ef2aSThomas Huth }
4479fcf5ef2aSThomas Huth 
4480fcf5ef2aSThomas Huth /* crand */
4481fcf5ef2aSThomas Huth GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08);
4482fcf5ef2aSThomas Huth /* crandc */
4483fcf5ef2aSThomas Huth GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04);
4484fcf5ef2aSThomas Huth /* creqv */
4485fcf5ef2aSThomas Huth GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09);
4486fcf5ef2aSThomas Huth /* crnand */
4487fcf5ef2aSThomas Huth GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07);
4488fcf5ef2aSThomas Huth /* crnor */
4489fcf5ef2aSThomas Huth GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01);
4490fcf5ef2aSThomas Huth /* cror */
4491fcf5ef2aSThomas Huth GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E);
4492fcf5ef2aSThomas Huth /* crorc */
4493fcf5ef2aSThomas Huth GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D);
4494fcf5ef2aSThomas Huth /* crxor */
4495fcf5ef2aSThomas Huth GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06);
4496fcf5ef2aSThomas Huth 
4497fcf5ef2aSThomas Huth /* mcrf */
4498fcf5ef2aSThomas Huth static void gen_mcrf(DisasContext *ctx)
4499fcf5ef2aSThomas Huth {
4500fcf5ef2aSThomas Huth     tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
4501fcf5ef2aSThomas Huth }
4502fcf5ef2aSThomas Huth 
4503fcf5ef2aSThomas Huth /***                           System linkage                              ***/
4504fcf5ef2aSThomas Huth 
4505fcf5ef2aSThomas Huth /* rfi (supervisor only) */
4506fcf5ef2aSThomas Huth static void gen_rfi(DisasContext *ctx)
4507fcf5ef2aSThomas Huth {
4508fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4509fcf5ef2aSThomas Huth     GEN_PRIV;
4510fcf5ef2aSThomas Huth #else
4511efe843d8SDavid Gibson     /*
4512efe843d8SDavid Gibson      * This instruction doesn't exist anymore on 64-bit server
4513fcf5ef2aSThomas Huth      * processors compliant with arch 2.x
4514fcf5ef2aSThomas Huth      */
4515d0db7cadSGreg Kurz     if (is_book3s_arch2x(ctx)) {
4516fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
4517fcf5ef2aSThomas Huth         return;
4518fcf5ef2aSThomas Huth     }
4519fcf5ef2aSThomas Huth     /* Restore CPU state */
4520fcf5ef2aSThomas Huth     CHK_SV;
4521f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
45222c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4523fcf5ef2aSThomas Huth     gen_helper_rfi(cpu_env);
452459bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
4525fcf5ef2aSThomas Huth #endif
4526fcf5ef2aSThomas Huth }
4527fcf5ef2aSThomas Huth 
4528fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4529fcf5ef2aSThomas Huth static void gen_rfid(DisasContext *ctx)
4530fcf5ef2aSThomas Huth {
4531fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4532fcf5ef2aSThomas Huth     GEN_PRIV;
4533fcf5ef2aSThomas Huth #else
4534fcf5ef2aSThomas Huth     /* Restore CPU state */
4535fcf5ef2aSThomas Huth     CHK_SV;
4536f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
45372c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4538fcf5ef2aSThomas Huth     gen_helper_rfid(cpu_env);
453959bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
4540fcf5ef2aSThomas Huth #endif
4541fcf5ef2aSThomas Huth }
4542fcf5ef2aSThomas Huth 
45433c89b8d6SNicholas Piggin #if !defined(CONFIG_USER_ONLY)
45443c89b8d6SNicholas Piggin static void gen_rfscv(DisasContext *ctx)
45453c89b8d6SNicholas Piggin {
45463c89b8d6SNicholas Piggin #if defined(CONFIG_USER_ONLY)
45473c89b8d6SNicholas Piggin     GEN_PRIV;
45483c89b8d6SNicholas Piggin #else
45493c89b8d6SNicholas Piggin     /* Restore CPU state */
45503c89b8d6SNicholas Piggin     CHK_SV;
4551f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
45522c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
45533c89b8d6SNicholas Piggin     gen_helper_rfscv(cpu_env);
455459bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
45553c89b8d6SNicholas Piggin #endif
45563c89b8d6SNicholas Piggin }
45573c89b8d6SNicholas Piggin #endif
45583c89b8d6SNicholas Piggin 
4559fcf5ef2aSThomas Huth static void gen_hrfid(DisasContext *ctx)
4560fcf5ef2aSThomas Huth {
4561fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4562fcf5ef2aSThomas Huth     GEN_PRIV;
4563fcf5ef2aSThomas Huth #else
4564fcf5ef2aSThomas Huth     /* Restore CPU state */
4565fcf5ef2aSThomas Huth     CHK_HV;
4566fcf5ef2aSThomas Huth     gen_helper_hrfid(cpu_env);
456759bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
4568fcf5ef2aSThomas Huth #endif
4569fcf5ef2aSThomas Huth }
4570fcf5ef2aSThomas Huth #endif
4571fcf5ef2aSThomas Huth 
4572fcf5ef2aSThomas Huth /* sc */
4573fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4574fcf5ef2aSThomas Huth #define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
4575fcf5ef2aSThomas Huth #else
4576fcf5ef2aSThomas Huth #define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
45773c89b8d6SNicholas Piggin #define POWERPC_SYSCALL_VECTORED POWERPC_EXCP_SYSCALL_VECTORED
4578fcf5ef2aSThomas Huth #endif
4579fcf5ef2aSThomas Huth static void gen_sc(DisasContext *ctx)
4580fcf5ef2aSThomas Huth {
4581fcf5ef2aSThomas Huth     uint32_t lev;
4582fcf5ef2aSThomas Huth 
4583fcf5ef2aSThomas Huth     lev = (ctx->opcode >> 5) & 0x7F;
4584fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_SYSCALL, lev);
4585fcf5ef2aSThomas Huth }
4586fcf5ef2aSThomas Huth 
45873c89b8d6SNicholas Piggin #if defined(TARGET_PPC64)
45883c89b8d6SNicholas Piggin #if !defined(CONFIG_USER_ONLY)
45893c89b8d6SNicholas Piggin static void gen_scv(DisasContext *ctx)
45903c89b8d6SNicholas Piggin {
4591f43520e5SRichard Henderson     uint32_t lev = (ctx->opcode >> 5) & 0x7F;
45923c89b8d6SNicholas Piggin 
4593f43520e5SRichard Henderson     /* Set the PC back to the faulting instruction. */
45942c2bcb1bSRichard Henderson     gen_update_nip(ctx, ctx->cia);
4595f43520e5SRichard Henderson     gen_helper_scv(cpu_env, tcg_constant_i32(lev));
45963c89b8d6SNicholas Piggin 
45977a3fe174SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
45983c89b8d6SNicholas Piggin }
45993c89b8d6SNicholas Piggin #endif
46003c89b8d6SNicholas Piggin #endif
46013c89b8d6SNicholas Piggin 
4602fcf5ef2aSThomas Huth /***                                Trap                                   ***/
4603fcf5ef2aSThomas Huth 
4604fcf5ef2aSThomas Huth /* Check for unconditional traps (always or never) */
4605fcf5ef2aSThomas Huth static bool check_unconditional_trap(DisasContext *ctx)
4606fcf5ef2aSThomas Huth {
4607fcf5ef2aSThomas Huth     /* Trap never */
4608fcf5ef2aSThomas Huth     if (TO(ctx->opcode) == 0) {
4609fcf5ef2aSThomas Huth         return true;
4610fcf5ef2aSThomas Huth     }
4611fcf5ef2aSThomas Huth     /* Trap always */
4612fcf5ef2aSThomas Huth     if (TO(ctx->opcode) == 31) {
4613fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_TRAP);
4614fcf5ef2aSThomas Huth         return true;
4615fcf5ef2aSThomas Huth     }
4616fcf5ef2aSThomas Huth     return false;
4617fcf5ef2aSThomas Huth }
4618fcf5ef2aSThomas Huth 
4619fcf5ef2aSThomas Huth /* tw */
4620fcf5ef2aSThomas Huth static void gen_tw(DisasContext *ctx)
4621fcf5ef2aSThomas Huth {
4622fcf5ef2aSThomas Huth     TCGv_i32 t0;
4623fcf5ef2aSThomas Huth 
4624fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4625fcf5ef2aSThomas Huth         return;
4626fcf5ef2aSThomas Huth     }
4627fcf5ef2aSThomas Huth     t0 = tcg_const_i32(TO(ctx->opcode));
4628fcf5ef2aSThomas Huth     gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
4629fcf5ef2aSThomas Huth                   t0);
4630fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
4631fcf5ef2aSThomas Huth }
4632fcf5ef2aSThomas Huth 
4633fcf5ef2aSThomas Huth /* twi */
4634fcf5ef2aSThomas Huth static void gen_twi(DisasContext *ctx)
4635fcf5ef2aSThomas Huth {
4636fcf5ef2aSThomas Huth     TCGv t0;
4637fcf5ef2aSThomas Huth     TCGv_i32 t1;
4638fcf5ef2aSThomas Huth 
4639fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4640fcf5ef2aSThomas Huth         return;
4641fcf5ef2aSThomas Huth     }
4642fcf5ef2aSThomas Huth     t0 = tcg_const_tl(SIMM(ctx->opcode));
4643fcf5ef2aSThomas Huth     t1 = tcg_const_i32(TO(ctx->opcode));
4644fcf5ef2aSThomas Huth     gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1);
4645fcf5ef2aSThomas Huth     tcg_temp_free(t0);
4646fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
4647fcf5ef2aSThomas Huth }
4648fcf5ef2aSThomas Huth 
4649fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4650fcf5ef2aSThomas Huth /* td */
4651fcf5ef2aSThomas Huth static void gen_td(DisasContext *ctx)
4652fcf5ef2aSThomas Huth {
4653fcf5ef2aSThomas Huth     TCGv_i32 t0;
4654fcf5ef2aSThomas Huth 
4655fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4656fcf5ef2aSThomas Huth         return;
4657fcf5ef2aSThomas Huth     }
4658fcf5ef2aSThomas Huth     t0 = tcg_const_i32(TO(ctx->opcode));
4659fcf5ef2aSThomas Huth     gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
4660fcf5ef2aSThomas Huth                   t0);
4661fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
4662fcf5ef2aSThomas Huth }
4663fcf5ef2aSThomas Huth 
4664fcf5ef2aSThomas Huth /* tdi */
4665fcf5ef2aSThomas Huth static void gen_tdi(DisasContext *ctx)
4666fcf5ef2aSThomas Huth {
4667fcf5ef2aSThomas Huth     TCGv t0;
4668fcf5ef2aSThomas Huth     TCGv_i32 t1;
4669fcf5ef2aSThomas Huth 
4670fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4671fcf5ef2aSThomas Huth         return;
4672fcf5ef2aSThomas Huth     }
4673fcf5ef2aSThomas Huth     t0 = tcg_const_tl(SIMM(ctx->opcode));
4674fcf5ef2aSThomas Huth     t1 = tcg_const_i32(TO(ctx->opcode));
4675fcf5ef2aSThomas Huth     gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1);
4676fcf5ef2aSThomas Huth     tcg_temp_free(t0);
4677fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
4678fcf5ef2aSThomas Huth }
4679fcf5ef2aSThomas Huth #endif
4680fcf5ef2aSThomas Huth 
4681fcf5ef2aSThomas Huth /***                          Processor control                            ***/
4682fcf5ef2aSThomas Huth 
4683fcf5ef2aSThomas Huth /* mcrxr */
4684fcf5ef2aSThomas Huth static void gen_mcrxr(DisasContext *ctx)
4685fcf5ef2aSThomas Huth {
4686fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
4687fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
4688fcf5ef2aSThomas Huth     TCGv_i32 dst = cpu_crf[crfD(ctx->opcode)];
4689fcf5ef2aSThomas Huth 
4690fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_so);
4691fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_ov);
4692fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(dst, cpu_ca);
4693fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, t0, 3);
4694fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t1, t1, 2);
4695fcf5ef2aSThomas Huth     tcg_gen_shli_i32(dst, dst, 1);
4696fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t0);
4697fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t1);
4698fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
4699fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
4700fcf5ef2aSThomas Huth 
4701fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_so, 0);
4702fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ov, 0);
4703fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ca, 0);
4704fcf5ef2aSThomas Huth }
4705fcf5ef2aSThomas Huth 
4706b63d0434SNikunj A Dadhania #ifdef TARGET_PPC64
4707b63d0434SNikunj A Dadhania /* mcrxrx */
4708b63d0434SNikunj A Dadhania static void gen_mcrxrx(DisasContext *ctx)
4709b63d0434SNikunj A Dadhania {
4710b63d0434SNikunj A Dadhania     TCGv t0 = tcg_temp_new();
4711b63d0434SNikunj A Dadhania     TCGv t1 = tcg_temp_new();
4712b63d0434SNikunj A Dadhania     TCGv_i32 dst = cpu_crf[crfD(ctx->opcode)];
4713b63d0434SNikunj A Dadhania 
4714b63d0434SNikunj A Dadhania     /* copy OV and OV32 */
4715b63d0434SNikunj A Dadhania     tcg_gen_shli_tl(t0, cpu_ov, 1);
4716b63d0434SNikunj A Dadhania     tcg_gen_or_tl(t0, t0, cpu_ov32);
4717b63d0434SNikunj A Dadhania     tcg_gen_shli_tl(t0, t0, 2);
4718b63d0434SNikunj A Dadhania     /* copy CA and CA32 */
4719b63d0434SNikunj A Dadhania     tcg_gen_shli_tl(t1, cpu_ca, 1);
4720b63d0434SNikunj A Dadhania     tcg_gen_or_tl(t1, t1, cpu_ca32);
4721b63d0434SNikunj A Dadhania     tcg_gen_or_tl(t0, t0, t1);
4722b63d0434SNikunj A Dadhania     tcg_gen_trunc_tl_i32(dst, t0);
4723b63d0434SNikunj A Dadhania     tcg_temp_free(t0);
4724b63d0434SNikunj A Dadhania     tcg_temp_free(t1);
4725b63d0434SNikunj A Dadhania }
4726b63d0434SNikunj A Dadhania #endif
4727b63d0434SNikunj A Dadhania 
4728fcf5ef2aSThomas Huth /* mfcr mfocrf */
4729fcf5ef2aSThomas Huth static void gen_mfcr(DisasContext *ctx)
4730fcf5ef2aSThomas Huth {
4731fcf5ef2aSThomas Huth     uint32_t crm, crn;
4732fcf5ef2aSThomas Huth 
4733fcf5ef2aSThomas Huth     if (likely(ctx->opcode & 0x00100000)) {
4734fcf5ef2aSThomas Huth         crm = CRM(ctx->opcode);
4735fcf5ef2aSThomas Huth         if (likely(crm && ((crm & (crm - 1)) == 0))) {
4736fcf5ef2aSThomas Huth             crn = ctz32(crm);
4737fcf5ef2aSThomas Huth             tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]);
4738fcf5ef2aSThomas Huth             tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)],
4739fcf5ef2aSThomas Huth                             cpu_gpr[rD(ctx->opcode)], crn * 4);
4740fcf5ef2aSThomas Huth         }
4741fcf5ef2aSThomas Huth     } else {
4742fcf5ef2aSThomas Huth         TCGv_i32 t0 = tcg_temp_new_i32();
4743fcf5ef2aSThomas Huth         tcg_gen_mov_i32(t0, cpu_crf[0]);
4744fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4745fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[1]);
4746fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4747fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[2]);
4748fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4749fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[3]);
4750fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4751fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[4]);
4752fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4753fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[5]);
4754fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4755fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[6]);
4756fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4757fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[7]);
4758fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0);
4759fcf5ef2aSThomas Huth         tcg_temp_free_i32(t0);
4760fcf5ef2aSThomas Huth     }
4761fcf5ef2aSThomas Huth }
4762fcf5ef2aSThomas Huth 
4763fcf5ef2aSThomas Huth /* mfmsr */
4764fcf5ef2aSThomas Huth static void gen_mfmsr(DisasContext *ctx)
4765fcf5ef2aSThomas Huth {
4766fcf5ef2aSThomas Huth     CHK_SV;
4767fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_msr);
4768fcf5ef2aSThomas Huth }
4769fcf5ef2aSThomas Huth 
4770fcf5ef2aSThomas Huth /* mfspr */
4771fcf5ef2aSThomas Huth static inline void gen_op_mfspr(DisasContext *ctx)
4772fcf5ef2aSThomas Huth {
4773fcf5ef2aSThomas Huth     void (*read_cb)(DisasContext *ctx, int gprn, int sprn);
4774fcf5ef2aSThomas Huth     uint32_t sprn = SPR(ctx->opcode);
4775fcf5ef2aSThomas Huth 
4776fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4777fcf5ef2aSThomas Huth     read_cb = ctx->spr_cb[sprn].uea_read;
4778fcf5ef2aSThomas Huth #else
4779fcf5ef2aSThomas Huth     if (ctx->pr) {
4780fcf5ef2aSThomas Huth         read_cb = ctx->spr_cb[sprn].uea_read;
4781fcf5ef2aSThomas Huth     } else if (ctx->hv) {
4782fcf5ef2aSThomas Huth         read_cb = ctx->spr_cb[sprn].hea_read;
4783fcf5ef2aSThomas Huth     } else {
4784fcf5ef2aSThomas Huth         read_cb = ctx->spr_cb[sprn].oea_read;
4785fcf5ef2aSThomas Huth     }
4786fcf5ef2aSThomas Huth #endif
4787fcf5ef2aSThomas Huth     if (likely(read_cb != NULL)) {
4788fcf5ef2aSThomas Huth         if (likely(read_cb != SPR_NOACCESS)) {
4789fcf5ef2aSThomas Huth             (*read_cb)(ctx, rD(ctx->opcode), sprn);
4790fcf5ef2aSThomas Huth         } else {
4791fcf5ef2aSThomas Huth             /* Privilege exception */
4792efe843d8SDavid Gibson             /*
4793efe843d8SDavid Gibson              * This is a hack to avoid warnings when running Linux:
4794fcf5ef2aSThomas Huth              * this OS breaks the PowerPC virtualisation model,
4795fcf5ef2aSThomas Huth              * allowing userland application to read the PVR
4796fcf5ef2aSThomas Huth              */
4797fcf5ef2aSThomas Huth             if (sprn != SPR_PVR) {
479831085338SThomas Huth                 qemu_log_mask(LOG_GUEST_ERROR, "Trying to read privileged spr "
479931085338SThomas Huth                               "%d (0x%03x) at " TARGET_FMT_lx "\n", sprn, sprn,
48002c2bcb1bSRichard Henderson                               ctx->cia);
4801fcf5ef2aSThomas Huth             }
4802fcf5ef2aSThomas Huth             gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4803fcf5ef2aSThomas Huth         }
4804fcf5ef2aSThomas Huth     } else {
4805fcf5ef2aSThomas Huth         /* ISA 2.07 defines these as no-ops */
4806fcf5ef2aSThomas Huth         if ((ctx->insns_flags2 & PPC2_ISA207S) &&
4807fcf5ef2aSThomas Huth             (sprn >= 808 && sprn <= 811)) {
4808fcf5ef2aSThomas Huth             /* This is a nop */
4809fcf5ef2aSThomas Huth             return;
4810fcf5ef2aSThomas Huth         }
4811fcf5ef2aSThomas Huth         /* Not defined */
481231085338SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR,
481331085338SThomas Huth                       "Trying to read invalid spr %d (0x%03x) at "
48142c2bcb1bSRichard Henderson                       TARGET_FMT_lx "\n", sprn, sprn, ctx->cia);
4815fcf5ef2aSThomas Huth 
4816efe843d8SDavid Gibson         /*
4817efe843d8SDavid Gibson          * The behaviour depends on MSR:PR and SPR# bit 0x10, it can
4818efe843d8SDavid Gibson          * generate a priv, a hv emu or a no-op
4819fcf5ef2aSThomas Huth          */
4820fcf5ef2aSThomas Huth         if (sprn & 0x10) {
4821fcf5ef2aSThomas Huth             if (ctx->pr) {
4822fcf5ef2aSThomas Huth                 gen_priv_exception(ctx, POWERPC_EXCP_INVAL_SPR);
4823fcf5ef2aSThomas Huth             }
4824fcf5ef2aSThomas Huth         } else {
4825fcf5ef2aSThomas Huth             if (ctx->pr || sprn == 0 || sprn == 4 || sprn == 5 || sprn == 6) {
4826fcf5ef2aSThomas Huth                 gen_hvpriv_exception(ctx, POWERPC_EXCP_INVAL_SPR);
4827fcf5ef2aSThomas Huth             }
4828fcf5ef2aSThomas Huth         }
4829fcf5ef2aSThomas Huth     }
4830fcf5ef2aSThomas Huth }
4831fcf5ef2aSThomas Huth 
4832fcf5ef2aSThomas Huth static void gen_mfspr(DisasContext *ctx)
4833fcf5ef2aSThomas Huth {
4834fcf5ef2aSThomas Huth     gen_op_mfspr(ctx);
4835fcf5ef2aSThomas Huth }
4836fcf5ef2aSThomas Huth 
4837fcf5ef2aSThomas Huth /* mftb */
4838fcf5ef2aSThomas Huth static void gen_mftb(DisasContext *ctx)
4839fcf5ef2aSThomas Huth {
4840fcf5ef2aSThomas Huth     gen_op_mfspr(ctx);
4841fcf5ef2aSThomas Huth }
4842fcf5ef2aSThomas Huth 
4843fcf5ef2aSThomas Huth /* mtcrf mtocrf*/
4844fcf5ef2aSThomas Huth static void gen_mtcrf(DisasContext *ctx)
4845fcf5ef2aSThomas Huth {
4846fcf5ef2aSThomas Huth     uint32_t crm, crn;
4847fcf5ef2aSThomas Huth 
4848fcf5ef2aSThomas Huth     crm = CRM(ctx->opcode);
4849fcf5ef2aSThomas Huth     if (likely((ctx->opcode & 0x00100000))) {
4850fcf5ef2aSThomas Huth         if (crm && ((crm & (crm - 1)) == 0)) {
4851fcf5ef2aSThomas Huth             TCGv_i32 temp = tcg_temp_new_i32();
4852fcf5ef2aSThomas Huth             crn = ctz32(crm);
4853fcf5ef2aSThomas Huth             tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
4854fcf5ef2aSThomas Huth             tcg_gen_shri_i32(temp, temp, crn * 4);
4855fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_crf[7 - crn], temp, 0xf);
4856fcf5ef2aSThomas Huth             tcg_temp_free_i32(temp);
4857fcf5ef2aSThomas Huth         }
4858fcf5ef2aSThomas Huth     } else {
4859fcf5ef2aSThomas Huth         TCGv_i32 temp = tcg_temp_new_i32();
4860fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
4861fcf5ef2aSThomas Huth         for (crn = 0 ; crn < 8 ; crn++) {
4862fcf5ef2aSThomas Huth             if (crm & (1 << crn)) {
4863fcf5ef2aSThomas Huth                     tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4);
4864fcf5ef2aSThomas Huth                     tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf);
4865fcf5ef2aSThomas Huth             }
4866fcf5ef2aSThomas Huth         }
4867fcf5ef2aSThomas Huth         tcg_temp_free_i32(temp);
4868fcf5ef2aSThomas Huth     }
4869fcf5ef2aSThomas Huth }
4870fcf5ef2aSThomas Huth 
4871fcf5ef2aSThomas Huth /* mtmsr */
4872fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4873fcf5ef2aSThomas Huth static void gen_mtmsrd(DisasContext *ctx)
4874fcf5ef2aSThomas Huth {
4875caf590ddSNicholas Piggin     if (unlikely(!is_book3s_arch2x(ctx))) {
4876caf590ddSNicholas Piggin         gen_invalid(ctx);
4877caf590ddSNicholas Piggin         return;
4878caf590ddSNicholas Piggin     }
4879caf590ddSNicholas Piggin 
4880fcf5ef2aSThomas Huth     CHK_SV;
4881fcf5ef2aSThomas Huth 
4882fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
48836fa5726bSMatheus Ferst     TCGv t0, t1;
48846fa5726bSMatheus Ferst     target_ulong mask;
48856fa5726bSMatheus Ferst 
48866fa5726bSMatheus Ferst     t0 = tcg_temp_new();
48876fa5726bSMatheus Ferst     t1 = tcg_temp_new();
48886fa5726bSMatheus Ferst 
4889f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
48906fa5726bSMatheus Ferst 
4891fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00010000) {
48925ed19506SNicholas Piggin         /* L=1 form only updates EE and RI */
48936fa5726bSMatheus Ferst         mask = (1ULL << MSR_RI) | (1ULL << MSR_EE);
4894fcf5ef2aSThomas Huth     } else {
48956fa5726bSMatheus Ferst         /* mtmsrd does not alter HV, S, ME, or LE */
48966fa5726bSMatheus Ferst         mask = ~((1ULL << MSR_LE) | (1ULL << MSR_ME) | (1ULL << MSR_S) |
48976fa5726bSMatheus Ferst                  (1ULL << MSR_HV));
4898efe843d8SDavid Gibson         /*
4899efe843d8SDavid Gibson          * XXX: we need to update nip before the store if we enter
4900efe843d8SDavid Gibson          *      power saving mode, we will exit the loop directly from
4901efe843d8SDavid Gibson          *      ppc_store_msr
4902fcf5ef2aSThomas Huth          */
4903b6bac4bcSEmilio G. Cota         gen_update_nip(ctx, ctx->base.pc_next);
4904fcf5ef2aSThomas Huth     }
49056fa5726bSMatheus Ferst 
49066fa5726bSMatheus Ferst     tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], mask);
49076fa5726bSMatheus Ferst     tcg_gen_andi_tl(t1, cpu_msr, ~mask);
49086fa5726bSMatheus Ferst     tcg_gen_or_tl(t0, t0, t1);
49096fa5726bSMatheus Ferst 
49106fa5726bSMatheus Ferst     gen_helper_store_msr(cpu_env, t0);
49116fa5726bSMatheus Ferst 
49125ed19506SNicholas Piggin     /* Must stop the translation as machine state (may have) changed */
4913d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
49146fa5726bSMatheus Ferst 
49156fa5726bSMatheus Ferst     tcg_temp_free(t0);
49166fa5726bSMatheus Ferst     tcg_temp_free(t1);
4917fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) */
4918fcf5ef2aSThomas Huth }
4919fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
4920fcf5ef2aSThomas Huth 
4921fcf5ef2aSThomas Huth static void gen_mtmsr(DisasContext *ctx)
4922fcf5ef2aSThomas Huth {
4923fcf5ef2aSThomas Huth     CHK_SV;
4924fcf5ef2aSThomas Huth 
4925fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
49266fa5726bSMatheus Ferst     TCGv t0, t1;
49276fa5726bSMatheus Ferst     target_ulong mask = 0xFFFFFFFF;
49286fa5726bSMatheus Ferst 
49296fa5726bSMatheus Ferst     t0 = tcg_temp_new();
49306fa5726bSMatheus Ferst     t1 = tcg_temp_new();
49316fa5726bSMatheus Ferst 
4932f5b6daacSRichard Henderson     gen_icount_io_start(ctx);
4933fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00010000) {
49345ed19506SNicholas Piggin         /* L=1 form only updates EE and RI */
49356fa5726bSMatheus Ferst         mask &= (1ULL << MSR_RI) | (1ULL << MSR_EE);
4936fcf5ef2aSThomas Huth     } else {
49376fa5726bSMatheus Ferst         /* mtmsr does not alter S, ME, or LE */
49386fa5726bSMatheus Ferst         mask &= ~((1ULL << MSR_LE) | (1ULL << MSR_ME) | (1ULL << MSR_S));
4939fcf5ef2aSThomas Huth 
4940efe843d8SDavid Gibson         /*
4941efe843d8SDavid Gibson          * XXX: we need to update nip before the store if we enter
4942efe843d8SDavid Gibson          *      power saving mode, we will exit the loop directly from
4943efe843d8SDavid Gibson          *      ppc_store_msr
4944fcf5ef2aSThomas Huth          */
4945b6bac4bcSEmilio G. Cota         gen_update_nip(ctx, ctx->base.pc_next);
4946fcf5ef2aSThomas Huth     }
49476fa5726bSMatheus Ferst 
49486fa5726bSMatheus Ferst     tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], mask);
49496fa5726bSMatheus Ferst     tcg_gen_andi_tl(t1, cpu_msr, ~mask);
49506fa5726bSMatheus Ferst     tcg_gen_or_tl(t0, t0, t1);
49516fa5726bSMatheus Ferst 
49526fa5726bSMatheus Ferst     gen_helper_store_msr(cpu_env, t0);
49536fa5726bSMatheus Ferst 
49545ed19506SNicholas Piggin     /* Must stop the translation as machine state (may have) changed */
4955d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
49566fa5726bSMatheus Ferst 
49576fa5726bSMatheus Ferst     tcg_temp_free(t0);
49586fa5726bSMatheus Ferst     tcg_temp_free(t1);
4959fcf5ef2aSThomas Huth #endif
4960fcf5ef2aSThomas Huth }
4961fcf5ef2aSThomas Huth 
4962fcf5ef2aSThomas Huth /* mtspr */
4963fcf5ef2aSThomas Huth static void gen_mtspr(DisasContext *ctx)
4964fcf5ef2aSThomas Huth {
4965fcf5ef2aSThomas Huth     void (*write_cb)(DisasContext *ctx, int sprn, int gprn);
4966fcf5ef2aSThomas Huth     uint32_t sprn = SPR(ctx->opcode);
4967fcf5ef2aSThomas Huth 
4968fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4969fcf5ef2aSThomas Huth     write_cb = ctx->spr_cb[sprn].uea_write;
4970fcf5ef2aSThomas Huth #else
4971fcf5ef2aSThomas Huth     if (ctx->pr) {
4972fcf5ef2aSThomas Huth         write_cb = ctx->spr_cb[sprn].uea_write;
4973fcf5ef2aSThomas Huth     } else if (ctx->hv) {
4974fcf5ef2aSThomas Huth         write_cb = ctx->spr_cb[sprn].hea_write;
4975fcf5ef2aSThomas Huth     } else {
4976fcf5ef2aSThomas Huth         write_cb = ctx->spr_cb[sprn].oea_write;
4977fcf5ef2aSThomas Huth     }
4978fcf5ef2aSThomas Huth #endif
4979fcf5ef2aSThomas Huth     if (likely(write_cb != NULL)) {
4980fcf5ef2aSThomas Huth         if (likely(write_cb != SPR_NOACCESS)) {
4981fcf5ef2aSThomas Huth             (*write_cb)(ctx, sprn, rS(ctx->opcode));
4982fcf5ef2aSThomas Huth         } else {
4983fcf5ef2aSThomas Huth             /* Privilege exception */
498431085338SThomas Huth             qemu_log_mask(LOG_GUEST_ERROR, "Trying to write privileged spr "
498531085338SThomas Huth                           "%d (0x%03x) at " TARGET_FMT_lx "\n", sprn, sprn,
49862c2bcb1bSRichard Henderson                           ctx->cia);
4987fcf5ef2aSThomas Huth             gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4988fcf5ef2aSThomas Huth         }
4989fcf5ef2aSThomas Huth     } else {
4990fcf5ef2aSThomas Huth         /* ISA 2.07 defines these as no-ops */
4991fcf5ef2aSThomas Huth         if ((ctx->insns_flags2 & PPC2_ISA207S) &&
4992fcf5ef2aSThomas Huth             (sprn >= 808 && sprn <= 811)) {
4993fcf5ef2aSThomas Huth             /* This is a nop */
4994fcf5ef2aSThomas Huth             return;
4995fcf5ef2aSThomas Huth         }
4996fcf5ef2aSThomas Huth 
4997fcf5ef2aSThomas Huth         /* Not defined */
499831085338SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR,
499931085338SThomas Huth                       "Trying to write invalid spr %d (0x%03x) at "
50002c2bcb1bSRichard Henderson                       TARGET_FMT_lx "\n", sprn, sprn, ctx->cia);
5001fcf5ef2aSThomas Huth 
5002fcf5ef2aSThomas Huth 
5003efe843d8SDavid Gibson         /*
5004efe843d8SDavid Gibson          * The behaviour depends on MSR:PR and SPR# bit 0x10, it can
5005efe843d8SDavid Gibson          * generate a priv, a hv emu or a no-op
5006fcf5ef2aSThomas Huth          */
5007fcf5ef2aSThomas Huth         if (sprn & 0x10) {
5008fcf5ef2aSThomas Huth             if (ctx->pr) {
5009fcf5ef2aSThomas Huth                 gen_priv_exception(ctx, POWERPC_EXCP_INVAL_SPR);
5010fcf5ef2aSThomas Huth             }
5011fcf5ef2aSThomas Huth         } else {
5012fcf5ef2aSThomas Huth             if (ctx->pr || sprn == 0) {
5013fcf5ef2aSThomas Huth                 gen_hvpriv_exception(ctx, POWERPC_EXCP_INVAL_SPR);
5014fcf5ef2aSThomas Huth             }
5015fcf5ef2aSThomas Huth         }
5016fcf5ef2aSThomas Huth     }
5017fcf5ef2aSThomas Huth }
5018fcf5ef2aSThomas Huth 
5019fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
5020fcf5ef2aSThomas Huth /* setb */
5021fcf5ef2aSThomas Huth static void gen_setb(DisasContext *ctx)
5022fcf5ef2aSThomas Huth {
5023fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
50246f4912a4SPhilippe Mathieu-Daudé     TCGv_i32 t8 = tcg_constant_i32(8);
50256f4912a4SPhilippe Mathieu-Daudé     TCGv_i32 tm1 = tcg_constant_i32(-1);
5026fcf5ef2aSThomas Huth     int crf = crfS(ctx->opcode);
5027fcf5ef2aSThomas Huth 
5028fcf5ef2aSThomas Huth     tcg_gen_setcondi_i32(TCG_COND_GEU, t0, cpu_crf[crf], 4);
5029fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_GEU, t0, cpu_crf[crf], t8, tm1, t0);
5030fcf5ef2aSThomas Huth     tcg_gen_ext_i32_tl(cpu_gpr[rD(ctx->opcode)], t0);
5031fcf5ef2aSThomas Huth 
5032fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
5033fcf5ef2aSThomas Huth }
5034fcf5ef2aSThomas Huth #endif
5035fcf5ef2aSThomas Huth 
5036fcf5ef2aSThomas Huth /***                         Cache management                              ***/
5037fcf5ef2aSThomas Huth 
5038fcf5ef2aSThomas Huth /* dcbf */
5039fcf5ef2aSThomas Huth static void gen_dcbf(DisasContext *ctx)
5040fcf5ef2aSThomas Huth {
5041fcf5ef2aSThomas Huth     /* XXX: specification says this is treated as a load by the MMU */
5042fcf5ef2aSThomas Huth     TCGv t0;
5043fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
5044fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5045fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5046fcf5ef2aSThomas Huth     gen_qemu_ld8u(ctx, t0, t0);
5047fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5048fcf5ef2aSThomas Huth }
5049fcf5ef2aSThomas Huth 
505050728199SRoman Kapl /* dcbfep (external PID dcbf) */
505150728199SRoman Kapl static void gen_dcbfep(DisasContext *ctx)
505250728199SRoman Kapl {
505350728199SRoman Kapl     /* XXX: specification says this is treated as a load by the MMU */
505450728199SRoman Kapl     TCGv t0;
505550728199SRoman Kapl     CHK_SV;
505650728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
505750728199SRoman Kapl     t0 = tcg_temp_new();
505850728199SRoman Kapl     gen_addr_reg_index(ctx, t0);
505950728199SRoman Kapl     tcg_gen_qemu_ld_tl(t0, t0, PPC_TLB_EPID_LOAD, DEF_MEMOP(MO_UB));
506050728199SRoman Kapl     tcg_temp_free(t0);
506150728199SRoman Kapl }
506250728199SRoman Kapl 
5063fcf5ef2aSThomas Huth /* dcbi (Supervisor only) */
5064fcf5ef2aSThomas Huth static void gen_dcbi(DisasContext *ctx)
5065fcf5ef2aSThomas Huth {
5066fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5067fcf5ef2aSThomas Huth     GEN_PRIV;
5068fcf5ef2aSThomas Huth #else
5069fcf5ef2aSThomas Huth     TCGv EA, val;
5070fcf5ef2aSThomas Huth 
5071fcf5ef2aSThomas Huth     CHK_SV;
5072fcf5ef2aSThomas Huth     EA = tcg_temp_new();
5073fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
5074fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
5075fcf5ef2aSThomas Huth     val = tcg_temp_new();
5076fcf5ef2aSThomas Huth     /* XXX: specification says this should be treated as a store by the MMU */
5077fcf5ef2aSThomas Huth     gen_qemu_ld8u(ctx, val, EA);
5078fcf5ef2aSThomas Huth     gen_qemu_st8(ctx, val, EA);
5079fcf5ef2aSThomas Huth     tcg_temp_free(val);
5080fcf5ef2aSThomas Huth     tcg_temp_free(EA);
5081fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5082fcf5ef2aSThomas Huth }
5083fcf5ef2aSThomas Huth 
5084fcf5ef2aSThomas Huth /* dcdst */
5085fcf5ef2aSThomas Huth static void gen_dcbst(DisasContext *ctx)
5086fcf5ef2aSThomas Huth {
5087fcf5ef2aSThomas Huth     /* XXX: specification say this is treated as a load by the MMU */
5088fcf5ef2aSThomas Huth     TCGv t0;
5089fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
5090fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5091fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5092fcf5ef2aSThomas Huth     gen_qemu_ld8u(ctx, t0, t0);
5093fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5094fcf5ef2aSThomas Huth }
5095fcf5ef2aSThomas Huth 
509650728199SRoman Kapl /* dcbstep (dcbstep External PID version) */
509750728199SRoman Kapl static void gen_dcbstep(DisasContext *ctx)
509850728199SRoman Kapl {
509950728199SRoman Kapl     /* XXX: specification say this is treated as a load by the MMU */
510050728199SRoman Kapl     TCGv t0;
510150728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
510250728199SRoman Kapl     t0 = tcg_temp_new();
510350728199SRoman Kapl     gen_addr_reg_index(ctx, t0);
510450728199SRoman Kapl     tcg_gen_qemu_ld_tl(t0, t0, PPC_TLB_EPID_LOAD, DEF_MEMOP(MO_UB));
510550728199SRoman Kapl     tcg_temp_free(t0);
510650728199SRoman Kapl }
510750728199SRoman Kapl 
5108fcf5ef2aSThomas Huth /* dcbt */
5109fcf5ef2aSThomas Huth static void gen_dcbt(DisasContext *ctx)
5110fcf5ef2aSThomas Huth {
5111efe843d8SDavid Gibson     /*
5112efe843d8SDavid Gibson      * interpreted as no-op
5113efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
5114efe843d8SDavid Gibson      *      does not generate any exception
5115fcf5ef2aSThomas Huth      */
5116fcf5ef2aSThomas Huth }
5117fcf5ef2aSThomas Huth 
511850728199SRoman Kapl /* dcbtep */
511950728199SRoman Kapl static void gen_dcbtep(DisasContext *ctx)
512050728199SRoman Kapl {
5121efe843d8SDavid Gibson     /*
5122efe843d8SDavid Gibson      * interpreted as no-op
5123efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
5124efe843d8SDavid Gibson      *      does not generate any exception
512550728199SRoman Kapl      */
512650728199SRoman Kapl }
512750728199SRoman Kapl 
5128fcf5ef2aSThomas Huth /* dcbtst */
5129fcf5ef2aSThomas Huth static void gen_dcbtst(DisasContext *ctx)
5130fcf5ef2aSThomas Huth {
5131efe843d8SDavid Gibson     /*
5132efe843d8SDavid Gibson      * interpreted as no-op
5133efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
5134efe843d8SDavid Gibson      *      does not generate any exception
5135fcf5ef2aSThomas Huth      */
5136fcf5ef2aSThomas Huth }
5137fcf5ef2aSThomas Huth 
513850728199SRoman Kapl /* dcbtstep */
513950728199SRoman Kapl static void gen_dcbtstep(DisasContext *ctx)
514050728199SRoman Kapl {
5141efe843d8SDavid Gibson     /*
5142efe843d8SDavid Gibson      * interpreted as no-op
5143efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
5144efe843d8SDavid Gibson      *      does not generate any exception
514550728199SRoman Kapl      */
514650728199SRoman Kapl }
514750728199SRoman Kapl 
5148fcf5ef2aSThomas Huth /* dcbtls */
5149fcf5ef2aSThomas Huth static void gen_dcbtls(DisasContext *ctx)
5150fcf5ef2aSThomas Huth {
5151fcf5ef2aSThomas Huth     /* Always fails locking the cache */
5152fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
5153fcf5ef2aSThomas Huth     gen_load_spr(t0, SPR_Exxx_L1CSR0);
5154fcf5ef2aSThomas Huth     tcg_gen_ori_tl(t0, t0, L1CSR0_CUL);
5155fcf5ef2aSThomas Huth     gen_store_spr(SPR_Exxx_L1CSR0, t0);
5156fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5157fcf5ef2aSThomas Huth }
5158fcf5ef2aSThomas Huth 
5159fcf5ef2aSThomas Huth /* dcbz */
5160fcf5ef2aSThomas Huth static void gen_dcbz(DisasContext *ctx)
5161fcf5ef2aSThomas Huth {
5162fcf5ef2aSThomas Huth     TCGv tcgv_addr;
5163fcf5ef2aSThomas Huth     TCGv_i32 tcgv_op;
5164fcf5ef2aSThomas Huth 
5165fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
5166fcf5ef2aSThomas Huth     tcgv_addr = tcg_temp_new();
5167fcf5ef2aSThomas Huth     tcgv_op = tcg_const_i32(ctx->opcode & 0x03FF000);
5168fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, tcgv_addr);
5169fcf5ef2aSThomas Huth     gen_helper_dcbz(cpu_env, tcgv_addr, tcgv_op);
5170fcf5ef2aSThomas Huth     tcg_temp_free(tcgv_addr);
5171fcf5ef2aSThomas Huth     tcg_temp_free_i32(tcgv_op);
5172fcf5ef2aSThomas Huth }
5173fcf5ef2aSThomas Huth 
517450728199SRoman Kapl /* dcbzep */
517550728199SRoman Kapl static void gen_dcbzep(DisasContext *ctx)
517650728199SRoman Kapl {
517750728199SRoman Kapl     TCGv tcgv_addr;
517850728199SRoman Kapl     TCGv_i32 tcgv_op;
517950728199SRoman Kapl 
518050728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
518150728199SRoman Kapl     tcgv_addr = tcg_temp_new();
518250728199SRoman Kapl     tcgv_op = tcg_const_i32(ctx->opcode & 0x03FF000);
518350728199SRoman Kapl     gen_addr_reg_index(ctx, tcgv_addr);
518450728199SRoman Kapl     gen_helper_dcbzep(cpu_env, tcgv_addr, tcgv_op);
518550728199SRoman Kapl     tcg_temp_free(tcgv_addr);
518650728199SRoman Kapl     tcg_temp_free_i32(tcgv_op);
518750728199SRoman Kapl }
518850728199SRoman Kapl 
5189fcf5ef2aSThomas Huth /* dst / dstt */
5190fcf5ef2aSThomas Huth static void gen_dst(DisasContext *ctx)
5191fcf5ef2aSThomas Huth {
5192fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
5193fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5194fcf5ef2aSThomas Huth     } else {
5195fcf5ef2aSThomas Huth         /* interpreted as no-op */
5196fcf5ef2aSThomas Huth     }
5197fcf5ef2aSThomas Huth }
5198fcf5ef2aSThomas Huth 
5199fcf5ef2aSThomas Huth /* dstst /dststt */
5200fcf5ef2aSThomas Huth static void gen_dstst(DisasContext *ctx)
5201fcf5ef2aSThomas Huth {
5202fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
5203fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5204fcf5ef2aSThomas Huth     } else {
5205fcf5ef2aSThomas Huth         /* interpreted as no-op */
5206fcf5ef2aSThomas Huth     }
5207fcf5ef2aSThomas Huth 
5208fcf5ef2aSThomas Huth }
5209fcf5ef2aSThomas Huth 
5210fcf5ef2aSThomas Huth /* dss / dssall */
5211fcf5ef2aSThomas Huth static void gen_dss(DisasContext *ctx)
5212fcf5ef2aSThomas Huth {
5213fcf5ef2aSThomas Huth     /* interpreted as no-op */
5214fcf5ef2aSThomas Huth }
5215fcf5ef2aSThomas Huth 
5216fcf5ef2aSThomas Huth /* icbi */
5217fcf5ef2aSThomas Huth static void gen_icbi(DisasContext *ctx)
5218fcf5ef2aSThomas Huth {
5219fcf5ef2aSThomas Huth     TCGv t0;
5220fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
5221fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5222fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5223fcf5ef2aSThomas Huth     gen_helper_icbi(cpu_env, t0);
5224fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5225fcf5ef2aSThomas Huth }
5226fcf5ef2aSThomas Huth 
522750728199SRoman Kapl /* icbiep */
522850728199SRoman Kapl static void gen_icbiep(DisasContext *ctx)
522950728199SRoman Kapl {
523050728199SRoman Kapl     TCGv t0;
523150728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
523250728199SRoman Kapl     t0 = tcg_temp_new();
523350728199SRoman Kapl     gen_addr_reg_index(ctx, t0);
523450728199SRoman Kapl     gen_helper_icbiep(cpu_env, t0);
523550728199SRoman Kapl     tcg_temp_free(t0);
523650728199SRoman Kapl }
523750728199SRoman Kapl 
5238fcf5ef2aSThomas Huth /* Optional: */
5239fcf5ef2aSThomas Huth /* dcba */
5240fcf5ef2aSThomas Huth static void gen_dcba(DisasContext *ctx)
5241fcf5ef2aSThomas Huth {
5242efe843d8SDavid Gibson     /*
5243efe843d8SDavid Gibson      * interpreted as no-op
5244efe843d8SDavid Gibson      * XXX: specification say this is treated as a store by the MMU
5245fcf5ef2aSThomas Huth      *      but does not generate any exception
5246fcf5ef2aSThomas Huth      */
5247fcf5ef2aSThomas Huth }
5248fcf5ef2aSThomas Huth 
5249fcf5ef2aSThomas Huth /***                    Segment register manipulation                      ***/
5250fcf5ef2aSThomas Huth /* Supervisor only: */
5251fcf5ef2aSThomas Huth 
5252fcf5ef2aSThomas Huth /* mfsr */
5253fcf5ef2aSThomas Huth static void gen_mfsr(DisasContext *ctx)
5254fcf5ef2aSThomas Huth {
5255fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5256fcf5ef2aSThomas Huth     GEN_PRIV;
5257fcf5ef2aSThomas Huth #else
5258fcf5ef2aSThomas Huth     TCGv t0;
5259fcf5ef2aSThomas Huth 
5260fcf5ef2aSThomas Huth     CHK_SV;
5261fcf5ef2aSThomas Huth     t0 = tcg_const_tl(SR(ctx->opcode));
5262fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5263fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5264fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5265fcf5ef2aSThomas Huth }
5266fcf5ef2aSThomas Huth 
5267fcf5ef2aSThomas Huth /* mfsrin */
5268fcf5ef2aSThomas Huth static void gen_mfsrin(DisasContext *ctx)
5269fcf5ef2aSThomas Huth {
5270fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5271fcf5ef2aSThomas Huth     GEN_PRIV;
5272fcf5ef2aSThomas Huth #else
5273fcf5ef2aSThomas Huth     TCGv t0;
5274fcf5ef2aSThomas Huth 
5275fcf5ef2aSThomas Huth     CHK_SV;
5276fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5277e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5278fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5279fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5280fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5281fcf5ef2aSThomas Huth }
5282fcf5ef2aSThomas Huth 
5283fcf5ef2aSThomas Huth /* mtsr */
5284fcf5ef2aSThomas Huth static void gen_mtsr(DisasContext *ctx)
5285fcf5ef2aSThomas Huth {
5286fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5287fcf5ef2aSThomas Huth     GEN_PRIV;
5288fcf5ef2aSThomas Huth #else
5289fcf5ef2aSThomas Huth     TCGv t0;
5290fcf5ef2aSThomas Huth 
5291fcf5ef2aSThomas Huth     CHK_SV;
5292fcf5ef2aSThomas Huth     t0 = tcg_const_tl(SR(ctx->opcode));
5293fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
5294fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5295fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5296fcf5ef2aSThomas Huth }
5297fcf5ef2aSThomas Huth 
5298fcf5ef2aSThomas Huth /* mtsrin */
5299fcf5ef2aSThomas Huth static void gen_mtsrin(DisasContext *ctx)
5300fcf5ef2aSThomas Huth {
5301fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5302fcf5ef2aSThomas Huth     GEN_PRIV;
5303fcf5ef2aSThomas Huth #else
5304fcf5ef2aSThomas Huth     TCGv t0;
5305fcf5ef2aSThomas Huth     CHK_SV;
5306fcf5ef2aSThomas Huth 
5307fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5308e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5309fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rD(ctx->opcode)]);
5310fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5311fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5312fcf5ef2aSThomas Huth }
5313fcf5ef2aSThomas Huth 
5314fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
5315fcf5ef2aSThomas Huth /* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
5316fcf5ef2aSThomas Huth 
5317fcf5ef2aSThomas Huth /* mfsr */
5318fcf5ef2aSThomas Huth static void gen_mfsr_64b(DisasContext *ctx)
5319fcf5ef2aSThomas Huth {
5320fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5321fcf5ef2aSThomas Huth     GEN_PRIV;
5322fcf5ef2aSThomas Huth #else
5323fcf5ef2aSThomas Huth     TCGv t0;
5324fcf5ef2aSThomas Huth 
5325fcf5ef2aSThomas Huth     CHK_SV;
5326fcf5ef2aSThomas Huth     t0 = tcg_const_tl(SR(ctx->opcode));
5327fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5328fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5329fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5330fcf5ef2aSThomas Huth }
5331fcf5ef2aSThomas Huth 
5332fcf5ef2aSThomas Huth /* mfsrin */
5333fcf5ef2aSThomas Huth static void gen_mfsrin_64b(DisasContext *ctx)
5334fcf5ef2aSThomas Huth {
5335fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5336fcf5ef2aSThomas Huth     GEN_PRIV;
5337fcf5ef2aSThomas Huth #else
5338fcf5ef2aSThomas Huth     TCGv t0;
5339fcf5ef2aSThomas Huth 
5340fcf5ef2aSThomas Huth     CHK_SV;
5341fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5342e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5343fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5344fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5345fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5346fcf5ef2aSThomas Huth }
5347fcf5ef2aSThomas Huth 
5348fcf5ef2aSThomas Huth /* mtsr */
5349fcf5ef2aSThomas Huth static void gen_mtsr_64b(DisasContext *ctx)
5350fcf5ef2aSThomas Huth {
5351fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5352fcf5ef2aSThomas Huth     GEN_PRIV;
5353fcf5ef2aSThomas Huth #else
5354fcf5ef2aSThomas Huth     TCGv t0;
5355fcf5ef2aSThomas Huth 
5356fcf5ef2aSThomas Huth     CHK_SV;
5357fcf5ef2aSThomas Huth     t0 = tcg_const_tl(SR(ctx->opcode));
5358fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
5359fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5360fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5361fcf5ef2aSThomas Huth }
5362fcf5ef2aSThomas Huth 
5363fcf5ef2aSThomas Huth /* mtsrin */
5364fcf5ef2aSThomas Huth static void gen_mtsrin_64b(DisasContext *ctx)
5365fcf5ef2aSThomas Huth {
5366fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5367fcf5ef2aSThomas Huth     GEN_PRIV;
5368fcf5ef2aSThomas Huth #else
5369fcf5ef2aSThomas Huth     TCGv t0;
5370fcf5ef2aSThomas Huth 
5371fcf5ef2aSThomas Huth     CHK_SV;
5372fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5373e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5374fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
5375fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5376fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5377fcf5ef2aSThomas Huth }
5378fcf5ef2aSThomas Huth 
5379fcf5ef2aSThomas Huth /* slbmte */
5380fcf5ef2aSThomas Huth static void gen_slbmte(DisasContext *ctx)
5381fcf5ef2aSThomas Huth {
5382fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5383fcf5ef2aSThomas Huth     GEN_PRIV;
5384fcf5ef2aSThomas Huth #else
5385fcf5ef2aSThomas Huth     CHK_SV;
5386fcf5ef2aSThomas Huth 
5387fcf5ef2aSThomas Huth     gen_helper_store_slb(cpu_env, cpu_gpr[rB(ctx->opcode)],
5388fcf5ef2aSThomas Huth                          cpu_gpr[rS(ctx->opcode)]);
5389fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5390fcf5ef2aSThomas Huth }
5391fcf5ef2aSThomas Huth 
5392fcf5ef2aSThomas Huth static void gen_slbmfee(DisasContext *ctx)
5393fcf5ef2aSThomas Huth {
5394fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5395fcf5ef2aSThomas Huth     GEN_PRIV;
5396fcf5ef2aSThomas Huth #else
5397fcf5ef2aSThomas Huth     CHK_SV;
5398fcf5ef2aSThomas Huth 
5399fcf5ef2aSThomas Huth     gen_helper_load_slb_esid(cpu_gpr[rS(ctx->opcode)], cpu_env,
5400fcf5ef2aSThomas Huth                              cpu_gpr[rB(ctx->opcode)]);
5401fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5402fcf5ef2aSThomas Huth }
5403fcf5ef2aSThomas Huth 
5404fcf5ef2aSThomas Huth static void gen_slbmfev(DisasContext *ctx)
5405fcf5ef2aSThomas Huth {
5406fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5407fcf5ef2aSThomas Huth     GEN_PRIV;
5408fcf5ef2aSThomas Huth #else
5409fcf5ef2aSThomas Huth     CHK_SV;
5410fcf5ef2aSThomas Huth 
5411fcf5ef2aSThomas Huth     gen_helper_load_slb_vsid(cpu_gpr[rS(ctx->opcode)], cpu_env,
5412fcf5ef2aSThomas Huth                              cpu_gpr[rB(ctx->opcode)]);
5413fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5414fcf5ef2aSThomas Huth }
5415fcf5ef2aSThomas Huth 
5416fcf5ef2aSThomas Huth static void gen_slbfee_(DisasContext *ctx)
5417fcf5ef2aSThomas Huth {
5418fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5419fcf5ef2aSThomas Huth     gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
5420fcf5ef2aSThomas Huth #else
5421fcf5ef2aSThomas Huth     TCGLabel *l1, *l2;
5422fcf5ef2aSThomas Huth 
5423fcf5ef2aSThomas Huth     if (unlikely(ctx->pr)) {
5424fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
5425fcf5ef2aSThomas Huth         return;
5426fcf5ef2aSThomas Huth     }
5427fcf5ef2aSThomas Huth     gen_helper_find_slb_vsid(cpu_gpr[rS(ctx->opcode)], cpu_env,
5428fcf5ef2aSThomas Huth                              cpu_gpr[rB(ctx->opcode)]);
5429fcf5ef2aSThomas Huth     l1 = gen_new_label();
5430fcf5ef2aSThomas Huth     l2 = gen_new_label();
5431fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
5432fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rS(ctx->opcode)], -1, l1);
5433efa73196SNikunj A Dadhania     tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], CRF_EQ);
5434fcf5ef2aSThomas Huth     tcg_gen_br(l2);
5435fcf5ef2aSThomas Huth     gen_set_label(l1);
5436fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_gpr[rS(ctx->opcode)], 0);
5437fcf5ef2aSThomas Huth     gen_set_label(l2);
5438fcf5ef2aSThomas Huth #endif
5439fcf5ef2aSThomas Huth }
5440fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
5441fcf5ef2aSThomas Huth 
5442fcf5ef2aSThomas Huth /***                      Lookaside buffer management                      ***/
5443fcf5ef2aSThomas Huth /* Optional & supervisor only: */
5444fcf5ef2aSThomas Huth 
5445fcf5ef2aSThomas Huth /* tlbia */
5446fcf5ef2aSThomas Huth static void gen_tlbia(DisasContext *ctx)
5447fcf5ef2aSThomas Huth {
5448fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5449fcf5ef2aSThomas Huth     GEN_PRIV;
5450fcf5ef2aSThomas Huth #else
5451fcf5ef2aSThomas Huth     CHK_HV;
5452fcf5ef2aSThomas Huth 
5453fcf5ef2aSThomas Huth     gen_helper_tlbia(cpu_env);
5454fcf5ef2aSThomas Huth #endif  /* defined(CONFIG_USER_ONLY) */
5455fcf5ef2aSThomas Huth }
5456fcf5ef2aSThomas Huth 
5457fcf5ef2aSThomas Huth /* tlbiel */
5458fcf5ef2aSThomas Huth static void gen_tlbiel(DisasContext *ctx)
5459fcf5ef2aSThomas Huth {
5460fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5461fcf5ef2aSThomas Huth     GEN_PRIV;
5462fcf5ef2aSThomas Huth #else
546392fb92d3SMatheus Ferst     bool psr = (ctx->opcode >> 17) & 0x1;
546492fb92d3SMatheus Ferst 
546592fb92d3SMatheus Ferst     if (ctx->pr || (!ctx->hv && !psr && ctx->hr)) {
546692fb92d3SMatheus Ferst         /*
546792fb92d3SMatheus Ferst          * tlbiel is privileged except when PSR=0 and HR=1, making it
546892fb92d3SMatheus Ferst          * hypervisor privileged.
546992fb92d3SMatheus Ferst          */
547092fb92d3SMatheus Ferst         GEN_PRIV;
547192fb92d3SMatheus Ferst     }
5472fcf5ef2aSThomas Huth 
5473fcf5ef2aSThomas Huth     gen_helper_tlbie(cpu_env, cpu_gpr[rB(ctx->opcode)]);
5474fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5475fcf5ef2aSThomas Huth }
5476fcf5ef2aSThomas Huth 
5477fcf5ef2aSThomas Huth /* tlbie */
5478fcf5ef2aSThomas Huth static void gen_tlbie(DisasContext *ctx)
5479fcf5ef2aSThomas Huth {
5480fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5481fcf5ef2aSThomas Huth     GEN_PRIV;
5482fcf5ef2aSThomas Huth #else
548392fb92d3SMatheus Ferst     bool psr = (ctx->opcode >> 17) & 0x1;
5484fcf5ef2aSThomas Huth     TCGv_i32 t1;
5485c6fd28fdSSuraj Jitindar Singh 
548692fb92d3SMatheus Ferst     if (ctx->pr) {
548792fb92d3SMatheus Ferst         /* tlbie is privileged... */
548892fb92d3SMatheus Ferst         GEN_PRIV;
548992fb92d3SMatheus Ferst     } else if (!ctx->hv) {
549092fb92d3SMatheus Ferst         if (!ctx->gtse || (!psr && ctx->hr)) {
549192fb92d3SMatheus Ferst             /*
549292fb92d3SMatheus Ferst              * ... except when GTSE=0 or when PSR=0 and HR=1, making it
549392fb92d3SMatheus Ferst              * hypervisor privileged.
549492fb92d3SMatheus Ferst              */
549592fb92d3SMatheus Ferst             GEN_PRIV;
549692fb92d3SMatheus Ferst         }
5497c6fd28fdSSuraj Jitindar Singh     }
5498fcf5ef2aSThomas Huth 
5499fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
5500fcf5ef2aSThomas Huth         TCGv t0 = tcg_temp_new();
5501fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]);
5502fcf5ef2aSThomas Huth         gen_helper_tlbie(cpu_env, t0);
5503fcf5ef2aSThomas Huth         tcg_temp_free(t0);
5504fcf5ef2aSThomas Huth     } else {
5505fcf5ef2aSThomas Huth         gen_helper_tlbie(cpu_env, cpu_gpr[rB(ctx->opcode)]);
5506fcf5ef2aSThomas Huth     }
5507fcf5ef2aSThomas Huth     t1 = tcg_temp_new_i32();
5508fcf5ef2aSThomas Huth     tcg_gen_ld_i32(t1, cpu_env, offsetof(CPUPPCState, tlb_need_flush));
5509fcf5ef2aSThomas Huth     tcg_gen_ori_i32(t1, t1, TLB_NEED_GLOBAL_FLUSH);
5510fcf5ef2aSThomas Huth     tcg_gen_st_i32(t1, cpu_env, offsetof(CPUPPCState, tlb_need_flush));
5511fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
5512fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5513fcf5ef2aSThomas Huth }
5514fcf5ef2aSThomas Huth 
5515fcf5ef2aSThomas Huth /* tlbsync */
5516fcf5ef2aSThomas Huth static void gen_tlbsync(DisasContext *ctx)
5517fcf5ef2aSThomas Huth {
5518fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5519fcf5ef2aSThomas Huth     GEN_PRIV;
5520fcf5ef2aSThomas Huth #else
552191c60f12SCédric Le Goater 
552291c60f12SCédric Le Goater     if (ctx->gtse) {
552391c60f12SCédric Le Goater         CHK_SV; /* If gtse is set then tlbsync is supervisor privileged */
552491c60f12SCédric Le Goater     } else {
552591c60f12SCédric Le Goater         CHK_HV; /* Else hypervisor privileged */
552691c60f12SCédric Le Goater     }
5527fcf5ef2aSThomas Huth 
5528fcf5ef2aSThomas Huth     /* BookS does both ptesync and tlbsync make tlbsync a nop for server */
5529fcf5ef2aSThomas Huth     if (ctx->insns_flags & PPC_BOOKE) {
5530fcf5ef2aSThomas Huth         gen_check_tlb_flush(ctx, true);
5531fcf5ef2aSThomas Huth     }
5532fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5533fcf5ef2aSThomas Huth }
5534fcf5ef2aSThomas Huth 
5535fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
5536fcf5ef2aSThomas Huth /* slbia */
5537fcf5ef2aSThomas Huth static void gen_slbia(DisasContext *ctx)
5538fcf5ef2aSThomas Huth {
5539fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5540fcf5ef2aSThomas Huth     GEN_PRIV;
5541fcf5ef2aSThomas Huth #else
55420418bf78SNicholas Piggin     uint32_t ih = (ctx->opcode >> 21) & 0x7;
55430418bf78SNicholas Piggin     TCGv_i32 t0 = tcg_const_i32(ih);
55440418bf78SNicholas Piggin 
5545fcf5ef2aSThomas Huth     CHK_SV;
5546fcf5ef2aSThomas Huth 
55470418bf78SNicholas Piggin     gen_helper_slbia(cpu_env, t0);
55483119154dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(t0);
5549fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5550fcf5ef2aSThomas Huth }
5551fcf5ef2aSThomas Huth 
5552fcf5ef2aSThomas Huth /* slbie */
5553fcf5ef2aSThomas Huth static void gen_slbie(DisasContext *ctx)
5554fcf5ef2aSThomas Huth {
5555fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5556fcf5ef2aSThomas Huth     GEN_PRIV;
5557fcf5ef2aSThomas Huth #else
5558fcf5ef2aSThomas Huth     CHK_SV;
5559fcf5ef2aSThomas Huth 
5560fcf5ef2aSThomas Huth     gen_helper_slbie(cpu_env, cpu_gpr[rB(ctx->opcode)]);
5561fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5562fcf5ef2aSThomas Huth }
5563a63f1dfcSNikunj A Dadhania 
5564a63f1dfcSNikunj A Dadhania /* slbieg */
5565a63f1dfcSNikunj A Dadhania static void gen_slbieg(DisasContext *ctx)
5566a63f1dfcSNikunj A Dadhania {
5567a63f1dfcSNikunj A Dadhania #if defined(CONFIG_USER_ONLY)
5568a63f1dfcSNikunj A Dadhania     GEN_PRIV;
5569a63f1dfcSNikunj A Dadhania #else
5570a63f1dfcSNikunj A Dadhania     CHK_SV;
5571a63f1dfcSNikunj A Dadhania 
5572a63f1dfcSNikunj A Dadhania     gen_helper_slbieg(cpu_env, cpu_gpr[rB(ctx->opcode)]);
5573a63f1dfcSNikunj A Dadhania #endif /* defined(CONFIG_USER_ONLY) */
5574a63f1dfcSNikunj A Dadhania }
5575a63f1dfcSNikunj A Dadhania 
557662d897caSNikunj A Dadhania /* slbsync */
557762d897caSNikunj A Dadhania static void gen_slbsync(DisasContext *ctx)
557862d897caSNikunj A Dadhania {
557962d897caSNikunj A Dadhania #if defined(CONFIG_USER_ONLY)
558062d897caSNikunj A Dadhania     GEN_PRIV;
558162d897caSNikunj A Dadhania #else
558262d897caSNikunj A Dadhania     CHK_SV;
558362d897caSNikunj A Dadhania     gen_check_tlb_flush(ctx, true);
558462d897caSNikunj A Dadhania #endif /* defined(CONFIG_USER_ONLY) */
558562d897caSNikunj A Dadhania }
558662d897caSNikunj A Dadhania 
5587fcf5ef2aSThomas Huth #endif  /* defined(TARGET_PPC64) */
5588fcf5ef2aSThomas Huth 
5589fcf5ef2aSThomas Huth /***                              External control                         ***/
5590fcf5ef2aSThomas Huth /* Optional: */
5591fcf5ef2aSThomas Huth 
5592fcf5ef2aSThomas Huth /* eciwx */
5593fcf5ef2aSThomas Huth static void gen_eciwx(DisasContext *ctx)
5594fcf5ef2aSThomas Huth {
5595fcf5ef2aSThomas Huth     TCGv t0;
5596fcf5ef2aSThomas Huth     /* Should check EAR[E] ! */
5597fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_EXT);
5598fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5599fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5600c674a983SRichard Henderson     tcg_gen_qemu_ld_tl(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx,
5601c674a983SRichard Henderson                        DEF_MEMOP(MO_UL | MO_ALIGN));
5602fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5603fcf5ef2aSThomas Huth }
5604fcf5ef2aSThomas Huth 
5605fcf5ef2aSThomas Huth /* ecowx */
5606fcf5ef2aSThomas Huth static void gen_ecowx(DisasContext *ctx)
5607fcf5ef2aSThomas Huth {
5608fcf5ef2aSThomas Huth     TCGv t0;
5609fcf5ef2aSThomas Huth     /* Should check EAR[E] ! */
5610fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_EXT);
5611fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5612fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5613c674a983SRichard Henderson     tcg_gen_qemu_st_tl(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx,
5614c674a983SRichard Henderson                        DEF_MEMOP(MO_UL | MO_ALIGN));
5615fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5616fcf5ef2aSThomas Huth }
5617fcf5ef2aSThomas Huth 
5618fcf5ef2aSThomas Huth /* PowerPC 601 specific instructions */
5619fcf5ef2aSThomas Huth 
5620fcf5ef2aSThomas Huth /* abs - abs. */
5621fcf5ef2aSThomas Huth static void gen_abs(DisasContext *ctx)
5622fcf5ef2aSThomas Huth {
5623fe21b785SRichard Henderson     TCGv d = cpu_gpr[rD(ctx->opcode)];
5624fe21b785SRichard Henderson     TCGv a = cpu_gpr[rA(ctx->opcode)];
5625fe21b785SRichard Henderson 
5626fe21b785SRichard Henderson     tcg_gen_abs_tl(d, a);
5627efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5628fe21b785SRichard Henderson         gen_set_Rc0(ctx, d);
5629fcf5ef2aSThomas Huth     }
5630efe843d8SDavid Gibson }
5631fcf5ef2aSThomas Huth 
5632fcf5ef2aSThomas Huth /* abso - abso. */
5633fcf5ef2aSThomas Huth static void gen_abso(DisasContext *ctx)
5634fcf5ef2aSThomas Huth {
5635fe21b785SRichard Henderson     TCGv d = cpu_gpr[rD(ctx->opcode)];
5636fe21b785SRichard Henderson     TCGv a = cpu_gpr[rA(ctx->opcode)];
5637fe21b785SRichard Henderson 
5638fe21b785SRichard Henderson     tcg_gen_setcondi_tl(TCG_COND_EQ, cpu_ov, a, 0x80000000);
5639fe21b785SRichard Henderson     tcg_gen_abs_tl(d, a);
5640fe21b785SRichard Henderson     tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
5641efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5642fe21b785SRichard Henderson         gen_set_Rc0(ctx, d);
5643fcf5ef2aSThomas Huth     }
5644efe843d8SDavid Gibson }
5645fcf5ef2aSThomas Huth 
5646fcf5ef2aSThomas Huth /* clcs */
5647fcf5ef2aSThomas Huth static void gen_clcs(DisasContext *ctx)
5648fcf5ef2aSThomas Huth {
5649fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_const_i32(rA(ctx->opcode));
5650fcf5ef2aSThomas Huth     gen_helper_clcs(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5651fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
5652fcf5ef2aSThomas Huth     /* Rc=1 sets CR0 to an undefined state */
5653fcf5ef2aSThomas Huth }
5654fcf5ef2aSThomas Huth 
5655fcf5ef2aSThomas Huth /* div - div. */
5656fcf5ef2aSThomas Huth static void gen_div(DisasContext *ctx)
5657fcf5ef2aSThomas Huth {
5658fcf5ef2aSThomas Huth     gen_helper_div(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)],
5659fcf5ef2aSThomas Huth                    cpu_gpr[rB(ctx->opcode)]);
5660efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5661fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
5662fcf5ef2aSThomas Huth     }
5663efe843d8SDavid Gibson }
5664fcf5ef2aSThomas Huth 
5665fcf5ef2aSThomas Huth /* divo - divo. */
5666fcf5ef2aSThomas Huth static void gen_divo(DisasContext *ctx)
5667fcf5ef2aSThomas Huth {
5668fcf5ef2aSThomas Huth     gen_helper_divo(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)],
5669fcf5ef2aSThomas Huth                     cpu_gpr[rB(ctx->opcode)]);
5670efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5671fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
5672fcf5ef2aSThomas Huth     }
5673efe843d8SDavid Gibson }
5674fcf5ef2aSThomas Huth 
5675fcf5ef2aSThomas Huth /* divs - divs. */
5676fcf5ef2aSThomas Huth static void gen_divs(DisasContext *ctx)
5677fcf5ef2aSThomas Huth {
5678fcf5ef2aSThomas Huth     gen_helper_divs(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)],
5679fcf5ef2aSThomas Huth                     cpu_gpr[rB(ctx->opcode)]);
5680efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5681fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
5682fcf5ef2aSThomas Huth     }
5683efe843d8SDavid Gibson }
5684fcf5ef2aSThomas Huth 
5685fcf5ef2aSThomas Huth /* divso - divso. */
5686fcf5ef2aSThomas Huth static void gen_divso(DisasContext *ctx)
5687fcf5ef2aSThomas Huth {
5688fcf5ef2aSThomas Huth     gen_helper_divso(cpu_gpr[rD(ctx->opcode)], cpu_env,
5689fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
5690efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5691fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
5692fcf5ef2aSThomas Huth     }
5693efe843d8SDavid Gibson }
5694fcf5ef2aSThomas Huth 
5695fcf5ef2aSThomas Huth /* doz - doz. */
5696fcf5ef2aSThomas Huth static void gen_doz(DisasContext *ctx)
5697fcf5ef2aSThomas Huth {
5698fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
5699fcf5ef2aSThomas Huth     TCGLabel *l2 = gen_new_label();
5700efe843d8SDavid Gibson     tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)],
5701efe843d8SDavid Gibson                       cpu_gpr[rA(ctx->opcode)], l1);
5702efe843d8SDavid Gibson     tcg_gen_sub_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
5703efe843d8SDavid Gibson                    cpu_gpr[rA(ctx->opcode)]);
5704fcf5ef2aSThomas Huth     tcg_gen_br(l2);
5705fcf5ef2aSThomas Huth     gen_set_label(l1);
5706fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
5707fcf5ef2aSThomas Huth     gen_set_label(l2);
5708efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5709fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
5710fcf5ef2aSThomas Huth     }
5711efe843d8SDavid Gibson }
5712fcf5ef2aSThomas Huth 
5713fcf5ef2aSThomas Huth /* dozo - dozo. */
5714fcf5ef2aSThomas Huth static void gen_dozo(DisasContext *ctx)
5715fcf5ef2aSThomas Huth {
5716fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
5717fcf5ef2aSThomas Huth     TCGLabel *l2 = gen_new_label();
5718fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
5719fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
5720fcf5ef2aSThomas Huth     TCGv t2 = tcg_temp_new();
5721fcf5ef2aSThomas Huth     /* Start with XER OV disabled, the most likely case */
5722fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ov, 0);
5723efe843d8SDavid Gibson     tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)],
5724efe843d8SDavid Gibson                       cpu_gpr[rA(ctx->opcode)], l1);
5725fcf5ef2aSThomas Huth     tcg_gen_sub_tl(t0, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5726fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t1, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5727fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t2, cpu_gpr[rA(ctx->opcode)], t0);
5728fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t1, t1, t2);
5729fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
5730fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
5731fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ov, 1);
5732fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_so, 1);
5733fcf5ef2aSThomas Huth     tcg_gen_br(l2);
5734fcf5ef2aSThomas Huth     gen_set_label(l1);
5735fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
5736fcf5ef2aSThomas Huth     gen_set_label(l2);
5737fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5738fcf5ef2aSThomas Huth     tcg_temp_free(t1);
5739fcf5ef2aSThomas Huth     tcg_temp_free(t2);
5740efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5741fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
5742fcf5ef2aSThomas Huth     }
5743efe843d8SDavid Gibson }
5744fcf5ef2aSThomas Huth 
5745fcf5ef2aSThomas Huth /* dozi */
5746fcf5ef2aSThomas Huth static void gen_dozi(DisasContext *ctx)
5747fcf5ef2aSThomas Huth {
5748fcf5ef2aSThomas Huth     target_long simm = SIMM(ctx->opcode);
5749fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
5750fcf5ef2aSThomas Huth     TCGLabel *l2 = gen_new_label();
5751fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_LT, cpu_gpr[rA(ctx->opcode)], simm, l1);
5752fcf5ef2aSThomas Huth     tcg_gen_subfi_tl(cpu_gpr[rD(ctx->opcode)], simm, cpu_gpr[rA(ctx->opcode)]);
5753fcf5ef2aSThomas Huth     tcg_gen_br(l2);
5754fcf5ef2aSThomas Huth     gen_set_label(l1);
5755fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
5756fcf5ef2aSThomas Huth     gen_set_label(l2);
5757efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5758fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
5759fcf5ef2aSThomas Huth     }
5760efe843d8SDavid Gibson }
5761fcf5ef2aSThomas Huth 
5762fcf5ef2aSThomas Huth /* lscbx - lscbx. */
5763fcf5ef2aSThomas Huth static void gen_lscbx(DisasContext *ctx)
5764fcf5ef2aSThomas Huth {
5765fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
5766fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode));
5767fcf5ef2aSThomas Huth     TCGv_i32 t2 = tcg_const_i32(rA(ctx->opcode));
5768fcf5ef2aSThomas Huth     TCGv_i32 t3 = tcg_const_i32(rB(ctx->opcode));
5769fcf5ef2aSThomas Huth 
5770fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5771fcf5ef2aSThomas Huth     gen_helper_lscbx(t0, cpu_env, t0, t1, t2, t3);
5772fcf5ef2aSThomas Huth     tcg_temp_free_i32(t1);
5773fcf5ef2aSThomas Huth     tcg_temp_free_i32(t2);
5774fcf5ef2aSThomas Huth     tcg_temp_free_i32(t3);
5775fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F);
5776fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_xer, cpu_xer, t0);
5777efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5778fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t0);
5779efe843d8SDavid Gibson     }
5780fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5781fcf5ef2aSThomas Huth }
5782fcf5ef2aSThomas Huth 
5783fcf5ef2aSThomas Huth /* maskg - maskg. */
5784fcf5ef2aSThomas Huth static void gen_maskg(DisasContext *ctx)
5785fcf5ef2aSThomas Huth {
5786fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
5787fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
5788fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
5789fcf5ef2aSThomas Huth     TCGv t2 = tcg_temp_new();
5790fcf5ef2aSThomas Huth     TCGv t3 = tcg_temp_new();
5791fcf5ef2aSThomas Huth     tcg_gen_movi_tl(t3, 0xFFFFFFFF);
5792fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
5793fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rS(ctx->opcode)], 0x1F);
5794fcf5ef2aSThomas Huth     tcg_gen_addi_tl(t2, t0, 1);
5795fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t2, t3, t2);
5796fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t3, t3, t1);
5797fcf5ef2aSThomas Huth     tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], t2, t3);
5798fcf5ef2aSThomas Huth     tcg_gen_brcond_tl(TCG_COND_GE, t0, t1, l1);
5799fcf5ef2aSThomas Huth     tcg_gen_neg_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5800fcf5ef2aSThomas Huth     gen_set_label(l1);
5801fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5802fcf5ef2aSThomas Huth     tcg_temp_free(t1);
5803fcf5ef2aSThomas Huth     tcg_temp_free(t2);
5804fcf5ef2aSThomas Huth     tcg_temp_free(t3);
5805efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5806fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5807fcf5ef2aSThomas Huth     }
5808efe843d8SDavid Gibson }
5809fcf5ef2aSThomas Huth 
5810fcf5ef2aSThomas Huth /* maskir - maskir. */
5811fcf5ef2aSThomas Huth static void gen_maskir(DisasContext *ctx)
5812fcf5ef2aSThomas Huth {
5813fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
5814fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
5815fcf5ef2aSThomas Huth     tcg_gen_and_tl(t0, cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
5816fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
5817fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5818fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5819fcf5ef2aSThomas Huth     tcg_temp_free(t1);
5820efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5821fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5822fcf5ef2aSThomas Huth     }
5823efe843d8SDavid Gibson }
5824fcf5ef2aSThomas Huth 
5825fcf5ef2aSThomas Huth /* mul - mul. */
5826fcf5ef2aSThomas Huth static void gen_mul(DisasContext *ctx)
5827fcf5ef2aSThomas Huth {
5828fcf5ef2aSThomas Huth     TCGv_i64 t0 = tcg_temp_new_i64();
5829fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
5830fcf5ef2aSThomas Huth     TCGv t2 = tcg_temp_new();
5831fcf5ef2aSThomas Huth     tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
5832fcf5ef2aSThomas Huth     tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
5833fcf5ef2aSThomas Huth     tcg_gen_mul_i64(t0, t0, t1);
5834fcf5ef2aSThomas Huth     tcg_gen_trunc_i64_tl(t2, t0);
5835fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t2);
5836fcf5ef2aSThomas Huth     tcg_gen_shri_i64(t1, t0, 32);
5837fcf5ef2aSThomas Huth     tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
5838fcf5ef2aSThomas Huth     tcg_temp_free_i64(t0);
5839fcf5ef2aSThomas Huth     tcg_temp_free_i64(t1);
5840fcf5ef2aSThomas Huth     tcg_temp_free(t2);
5841efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5842fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
5843fcf5ef2aSThomas Huth     }
5844efe843d8SDavid Gibson }
5845fcf5ef2aSThomas Huth 
5846fcf5ef2aSThomas Huth /* mulo - mulo. */
5847fcf5ef2aSThomas Huth static void gen_mulo(DisasContext *ctx)
5848fcf5ef2aSThomas Huth {
5849fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
5850fcf5ef2aSThomas Huth     TCGv_i64 t0 = tcg_temp_new_i64();
5851fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
5852fcf5ef2aSThomas Huth     TCGv t2 = tcg_temp_new();
5853fcf5ef2aSThomas Huth     /* Start with XER OV disabled, the most likely case */
5854fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ov, 0);
5855fcf5ef2aSThomas Huth     tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
5856fcf5ef2aSThomas Huth     tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
5857fcf5ef2aSThomas Huth     tcg_gen_mul_i64(t0, t0, t1);
5858fcf5ef2aSThomas Huth     tcg_gen_trunc_i64_tl(t2, t0);
5859fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t2);
5860fcf5ef2aSThomas Huth     tcg_gen_shri_i64(t1, t0, 32);
5861fcf5ef2aSThomas Huth     tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
5862fcf5ef2aSThomas Huth     tcg_gen_ext32s_i64(t1, t0);
5863fcf5ef2aSThomas Huth     tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
5864fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ov, 1);
5865fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_so, 1);
5866fcf5ef2aSThomas Huth     gen_set_label(l1);
5867fcf5ef2aSThomas Huth     tcg_temp_free_i64(t0);
5868fcf5ef2aSThomas Huth     tcg_temp_free_i64(t1);
5869fcf5ef2aSThomas Huth     tcg_temp_free(t2);
5870efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5871fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
5872fcf5ef2aSThomas Huth     }
5873efe843d8SDavid Gibson }
5874fcf5ef2aSThomas Huth 
5875fcf5ef2aSThomas Huth /* nabs - nabs. */
5876fcf5ef2aSThomas Huth static void gen_nabs(DisasContext *ctx)
5877fcf5ef2aSThomas Huth {
5878fe21b785SRichard Henderson     TCGv d = cpu_gpr[rD(ctx->opcode)];
5879fe21b785SRichard Henderson     TCGv a = cpu_gpr[rA(ctx->opcode)];
5880fe21b785SRichard Henderson 
5881fe21b785SRichard Henderson     tcg_gen_abs_tl(d, a);
5882fe21b785SRichard Henderson     tcg_gen_neg_tl(d, d);
5883efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5884fe21b785SRichard Henderson         gen_set_Rc0(ctx, d);
5885fcf5ef2aSThomas Huth     }
5886efe843d8SDavid Gibson }
5887fcf5ef2aSThomas Huth 
5888fcf5ef2aSThomas Huth /* nabso - nabso. */
5889fcf5ef2aSThomas Huth static void gen_nabso(DisasContext *ctx)
5890fcf5ef2aSThomas Huth {
5891fe21b785SRichard Henderson     TCGv d = cpu_gpr[rD(ctx->opcode)];
5892fe21b785SRichard Henderson     TCGv a = cpu_gpr[rA(ctx->opcode)];
5893fe21b785SRichard Henderson 
5894fe21b785SRichard Henderson     tcg_gen_abs_tl(d, a);
5895fe21b785SRichard Henderson     tcg_gen_neg_tl(d, d);
5896fcf5ef2aSThomas Huth     /* nabs never overflows */
5897fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ov, 0);
5898efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5899fe21b785SRichard Henderson         gen_set_Rc0(ctx, d);
5900fcf5ef2aSThomas Huth     }
5901efe843d8SDavid Gibson }
5902fcf5ef2aSThomas Huth 
5903fcf5ef2aSThomas Huth /* rlmi - rlmi. */
5904fcf5ef2aSThomas Huth static void gen_rlmi(DisasContext *ctx)
5905fcf5ef2aSThomas Huth {
5906fcf5ef2aSThomas Huth     uint32_t mb = MB(ctx->opcode);
5907fcf5ef2aSThomas Huth     uint32_t me = ME(ctx->opcode);
5908fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
5909fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
5910fcf5ef2aSThomas Huth     tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
5911fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, t0, MASK(mb, me));
5912efe843d8SDavid Gibson     tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
5913efe843d8SDavid Gibson                     ~MASK(mb, me));
5914fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], t0);
5915fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5916efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5917fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5918fcf5ef2aSThomas Huth     }
5919efe843d8SDavid Gibson }
5920fcf5ef2aSThomas Huth 
5921fcf5ef2aSThomas Huth /* rrib - rrib. */
5922fcf5ef2aSThomas Huth static void gen_rrib(DisasContext *ctx)
5923fcf5ef2aSThomas Huth {
5924fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
5925fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
5926fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
5927fcf5ef2aSThomas Huth     tcg_gen_movi_tl(t1, 0x80000000);
5928fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t1, t1, t0);
5929fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
5930fcf5ef2aSThomas Huth     tcg_gen_and_tl(t0, t0, t1);
5931fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], t1);
5932fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5933fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5934fcf5ef2aSThomas Huth     tcg_temp_free(t1);
5935efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5936fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5937fcf5ef2aSThomas Huth     }
5938efe843d8SDavid Gibson }
5939fcf5ef2aSThomas Huth 
5940fcf5ef2aSThomas Huth /* sle - sle. */
5941fcf5ef2aSThomas Huth static void gen_sle(DisasContext *ctx)
5942fcf5ef2aSThomas Huth {
5943fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
5944fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
5945fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
5946fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
5947fcf5ef2aSThomas Huth     tcg_gen_subfi_tl(t1, 32, t1);
5948fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
5949fcf5ef2aSThomas Huth     tcg_gen_or_tl(t1, t0, t1);
5950fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5951fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t1);
5952fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5953fcf5ef2aSThomas Huth     tcg_temp_free(t1);
5954efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5955fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5956fcf5ef2aSThomas Huth     }
5957efe843d8SDavid Gibson }
5958fcf5ef2aSThomas Huth 
5959fcf5ef2aSThomas Huth /* sleq - sleq. */
5960fcf5ef2aSThomas Huth static void gen_sleq(DisasContext *ctx)
5961fcf5ef2aSThomas Huth {
5962fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
5963fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
5964fcf5ef2aSThomas Huth     TCGv t2 = tcg_temp_new();
5965fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
5966fcf5ef2aSThomas Huth     tcg_gen_movi_tl(t2, 0xFFFFFFFF);
5967fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t2, t2, t0);
5968fcf5ef2aSThomas Huth     tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
5969fcf5ef2aSThomas Huth     gen_load_spr(t1, SPR_MQ);
5970fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t0);
5971fcf5ef2aSThomas Huth     tcg_gen_and_tl(t0, t0, t2);
5972fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t1, t1, t2);
5973fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
5974fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5975fcf5ef2aSThomas Huth     tcg_temp_free(t1);
5976fcf5ef2aSThomas Huth     tcg_temp_free(t2);
5977efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5978fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5979fcf5ef2aSThomas Huth     }
5980efe843d8SDavid Gibson }
5981fcf5ef2aSThomas Huth 
5982fcf5ef2aSThomas Huth /* sliq - sliq. */
5983fcf5ef2aSThomas Huth static void gen_sliq(DisasContext *ctx)
5984fcf5ef2aSThomas Huth {
5985fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode);
5986fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
5987fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
5988fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
5989fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
5990fcf5ef2aSThomas Huth     tcg_gen_or_tl(t1, t0, t1);
5991fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
5992fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t1);
5993fcf5ef2aSThomas Huth     tcg_temp_free(t0);
5994fcf5ef2aSThomas Huth     tcg_temp_free(t1);
5995efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
5996fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5997fcf5ef2aSThomas Huth     }
5998efe843d8SDavid Gibson }
5999fcf5ef2aSThomas Huth 
6000fcf5ef2aSThomas Huth /* slliq - slliq. */
6001fcf5ef2aSThomas Huth static void gen_slliq(DisasContext *ctx)
6002fcf5ef2aSThomas Huth {
6003fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode);
6004fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
6005fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
6006fcf5ef2aSThomas Huth     tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
6007fcf5ef2aSThomas Huth     gen_load_spr(t1, SPR_MQ);
6008fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t0);
6009fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, t0,  (0xFFFFFFFFU << sh));
6010fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU << sh));
6011fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
6012fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6013fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6014efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6015fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6016fcf5ef2aSThomas Huth     }
6017efe843d8SDavid Gibson }
6018fcf5ef2aSThomas Huth 
6019fcf5ef2aSThomas Huth /* sllq - sllq. */
6020fcf5ef2aSThomas Huth static void gen_sllq(DisasContext *ctx)
6021fcf5ef2aSThomas Huth {
6022fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
6023fcf5ef2aSThomas Huth     TCGLabel *l2 = gen_new_label();
6024fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_local_new();
6025fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_local_new();
6026fcf5ef2aSThomas Huth     TCGv t2 = tcg_temp_local_new();
6027fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
6028fcf5ef2aSThomas Huth     tcg_gen_movi_tl(t1, 0xFFFFFFFF);
6029fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t1, t1, t2);
6030fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
6031fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
6032fcf5ef2aSThomas Huth     gen_load_spr(t0, SPR_MQ);
6033fcf5ef2aSThomas Huth     tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
6034fcf5ef2aSThomas Huth     tcg_gen_br(l2);
6035fcf5ef2aSThomas Huth     gen_set_label(l1);
6036fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
6037fcf5ef2aSThomas Huth     gen_load_spr(t2, SPR_MQ);
6038fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t1, t2, t1);
6039fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
6040fcf5ef2aSThomas Huth     gen_set_label(l2);
6041fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6042fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6043fcf5ef2aSThomas Huth     tcg_temp_free(t2);
6044efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6045fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6046fcf5ef2aSThomas Huth     }
6047efe843d8SDavid Gibson }
6048fcf5ef2aSThomas Huth 
6049fcf5ef2aSThomas Huth /* slq - slq. */
6050fcf5ef2aSThomas Huth static void gen_slq(DisasContext *ctx)
6051fcf5ef2aSThomas Huth {
6052fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
6053fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
6054fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
6055fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
6056fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
6057fcf5ef2aSThomas Huth     tcg_gen_subfi_tl(t1, 32, t1);
6058fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
6059fcf5ef2aSThomas Huth     tcg_gen_or_tl(t1, t0, t1);
6060fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t1);
6061fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
6062fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
6063fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
6064fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
6065fcf5ef2aSThomas Huth     gen_set_label(l1);
6066fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6067fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6068efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6069fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6070fcf5ef2aSThomas Huth     }
6071efe843d8SDavid Gibson }
6072fcf5ef2aSThomas Huth 
6073fcf5ef2aSThomas Huth /* sraiq - sraiq. */
6074fcf5ef2aSThomas Huth static void gen_sraiq(DisasContext *ctx)
6075fcf5ef2aSThomas Huth {
6076fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode);
6077fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
6078fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
6079fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
6080fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
6081fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
6082fcf5ef2aSThomas Huth     tcg_gen_or_tl(t0, t0, t1);
6083fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t0);
6084fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ca, 0);
6085fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
6086fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
6087fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ca, 1);
6088fcf5ef2aSThomas Huth     gen_set_label(l1);
6089fcf5ef2aSThomas Huth     tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
6090fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6091fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6092efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6093fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6094fcf5ef2aSThomas Huth     }
6095efe843d8SDavid Gibson }
6096fcf5ef2aSThomas Huth 
6097fcf5ef2aSThomas Huth /* sraq - sraq. */
6098fcf5ef2aSThomas Huth static void gen_sraq(DisasContext *ctx)
6099fcf5ef2aSThomas Huth {
6100fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
6101fcf5ef2aSThomas Huth     TCGLabel *l2 = gen_new_label();
6102fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
6103fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_local_new();
6104fcf5ef2aSThomas Huth     TCGv t2 = tcg_temp_local_new();
6105fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
6106fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
6107fcf5ef2aSThomas Huth     tcg_gen_sar_tl(t1, cpu_gpr[rS(ctx->opcode)], t2);
6108fcf5ef2aSThomas Huth     tcg_gen_subfi_tl(t2, 32, t2);
6109fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t2, cpu_gpr[rS(ctx->opcode)], t2);
6110fcf5ef2aSThomas Huth     tcg_gen_or_tl(t0, t0, t2);
6111fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t0);
6112fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
6113fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l1);
6114fcf5ef2aSThomas Huth     tcg_gen_mov_tl(t2, cpu_gpr[rS(ctx->opcode)]);
6115fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t1, cpu_gpr[rS(ctx->opcode)], 31);
6116fcf5ef2aSThomas Huth     gen_set_label(l1);
6117fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6118fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t1);
6119fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ca, 0);
6120fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
6121fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l2);
6122fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ca, 1);
6123fcf5ef2aSThomas Huth     gen_set_label(l2);
6124fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6125fcf5ef2aSThomas Huth     tcg_temp_free(t2);
6126efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6127fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6128fcf5ef2aSThomas Huth     }
6129efe843d8SDavid Gibson }
6130fcf5ef2aSThomas Huth 
6131fcf5ef2aSThomas Huth /* sre - sre. */
6132fcf5ef2aSThomas Huth static void gen_sre(DisasContext *ctx)
6133fcf5ef2aSThomas Huth {
6134fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
6135fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
6136fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
6137fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
6138fcf5ef2aSThomas Huth     tcg_gen_subfi_tl(t1, 32, t1);
6139fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
6140fcf5ef2aSThomas Huth     tcg_gen_or_tl(t1, t0, t1);
6141fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
6142fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t1);
6143fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6144fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6145efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6146fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6147fcf5ef2aSThomas Huth     }
6148efe843d8SDavid Gibson }
6149fcf5ef2aSThomas Huth 
6150fcf5ef2aSThomas Huth /* srea - srea. */
6151fcf5ef2aSThomas Huth static void gen_srea(DisasContext *ctx)
6152fcf5ef2aSThomas Huth {
6153fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
6154fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
6155fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
6156fcf5ef2aSThomas Huth     tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
6157fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t0);
6158fcf5ef2aSThomas Huth     tcg_gen_sar_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t1);
6159fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6160fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6161efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6162fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6163fcf5ef2aSThomas Huth     }
6164efe843d8SDavid Gibson }
6165fcf5ef2aSThomas Huth 
6166fcf5ef2aSThomas Huth /* sreq */
6167fcf5ef2aSThomas Huth static void gen_sreq(DisasContext *ctx)
6168fcf5ef2aSThomas Huth {
6169fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
6170fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
6171fcf5ef2aSThomas Huth     TCGv t2 = tcg_temp_new();
6172fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
6173fcf5ef2aSThomas Huth     tcg_gen_movi_tl(t1, 0xFFFFFFFF);
6174fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t1, t1, t0);
6175fcf5ef2aSThomas Huth     tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
6176fcf5ef2aSThomas Huth     gen_load_spr(t2, SPR_MQ);
6177fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t0);
6178fcf5ef2aSThomas Huth     tcg_gen_and_tl(t0, t0, t1);
6179fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t2, t2, t1);
6180fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
6181fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6182fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6183fcf5ef2aSThomas Huth     tcg_temp_free(t2);
6184efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6185fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6186fcf5ef2aSThomas Huth     }
6187efe843d8SDavid Gibson }
6188fcf5ef2aSThomas Huth 
6189fcf5ef2aSThomas Huth /* sriq */
6190fcf5ef2aSThomas Huth static void gen_sriq(DisasContext *ctx)
6191fcf5ef2aSThomas Huth {
6192fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode);
6193fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
6194fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
6195fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
6196fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
6197fcf5ef2aSThomas Huth     tcg_gen_or_tl(t1, t0, t1);
6198fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
6199fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t1);
6200fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6201fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6202efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6203fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6204fcf5ef2aSThomas Huth     }
6205efe843d8SDavid Gibson }
6206fcf5ef2aSThomas Huth 
6207fcf5ef2aSThomas Huth /* srliq */
6208fcf5ef2aSThomas Huth static void gen_srliq(DisasContext *ctx)
6209fcf5ef2aSThomas Huth {
6210fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode);
6211fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
6212fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
6213fcf5ef2aSThomas Huth     tcg_gen_rotri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
6214fcf5ef2aSThomas Huth     gen_load_spr(t1, SPR_MQ);
6215fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t0);
6216fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, t0,  (0xFFFFFFFFU >> sh));
6217fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU >> sh));
6218fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
6219fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6220fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6221efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6222fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6223fcf5ef2aSThomas Huth     }
6224efe843d8SDavid Gibson }
6225fcf5ef2aSThomas Huth 
6226fcf5ef2aSThomas Huth /* srlq */
6227fcf5ef2aSThomas Huth static void gen_srlq(DisasContext *ctx)
6228fcf5ef2aSThomas Huth {
6229fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
6230fcf5ef2aSThomas Huth     TCGLabel *l2 = gen_new_label();
6231fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_local_new();
6232fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_local_new();
6233fcf5ef2aSThomas Huth     TCGv t2 = tcg_temp_local_new();
6234fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
6235fcf5ef2aSThomas Huth     tcg_gen_movi_tl(t1, 0xFFFFFFFF);
6236fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t2, t1, t2);
6237fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
6238fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
6239fcf5ef2aSThomas Huth     gen_load_spr(t0, SPR_MQ);
6240fcf5ef2aSThomas Huth     tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
6241fcf5ef2aSThomas Huth     tcg_gen_br(l2);
6242fcf5ef2aSThomas Huth     gen_set_label(l1);
6243fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
6244fcf5ef2aSThomas Huth     tcg_gen_and_tl(t0, t0, t2);
6245fcf5ef2aSThomas Huth     gen_load_spr(t1, SPR_MQ);
6246fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t1, t1, t2);
6247fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
6248fcf5ef2aSThomas Huth     gen_set_label(l2);
6249fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6250fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6251fcf5ef2aSThomas Huth     tcg_temp_free(t2);
6252efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6253fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6254fcf5ef2aSThomas Huth     }
6255efe843d8SDavid Gibson }
6256fcf5ef2aSThomas Huth 
6257fcf5ef2aSThomas Huth /* srq */
6258fcf5ef2aSThomas Huth static void gen_srq(DisasContext *ctx)
6259fcf5ef2aSThomas Huth {
6260fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
6261fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
6262fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new();
6263fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
6264fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
6265fcf5ef2aSThomas Huth     tcg_gen_subfi_tl(t1, 32, t1);
6266fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
6267fcf5ef2aSThomas Huth     tcg_gen_or_tl(t1, t0, t1);
6268fcf5ef2aSThomas Huth     gen_store_spr(SPR_MQ, t1);
6269fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
6270fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
6271fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
6272fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
6273fcf5ef2aSThomas Huth     gen_set_label(l1);
6274fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6275fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6276efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
6277fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
6278fcf5ef2aSThomas Huth     }
6279efe843d8SDavid Gibson }
6280fcf5ef2aSThomas Huth 
6281fcf5ef2aSThomas Huth /* PowerPC 602 specific instructions */
6282fcf5ef2aSThomas Huth 
6283fcf5ef2aSThomas Huth /* dsa  */
6284fcf5ef2aSThomas Huth static void gen_dsa(DisasContext *ctx)
6285fcf5ef2aSThomas Huth {
6286fcf5ef2aSThomas Huth     /* XXX: TODO */
6287fcf5ef2aSThomas Huth     gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6288fcf5ef2aSThomas Huth }
6289fcf5ef2aSThomas Huth 
6290fcf5ef2aSThomas Huth /* esa */
6291fcf5ef2aSThomas Huth static void gen_esa(DisasContext *ctx)
6292fcf5ef2aSThomas Huth {
6293fcf5ef2aSThomas Huth     /* XXX: TODO */
6294fcf5ef2aSThomas Huth     gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6295fcf5ef2aSThomas Huth }
6296fcf5ef2aSThomas Huth 
6297fcf5ef2aSThomas Huth /* mfrom */
6298fcf5ef2aSThomas Huth static void gen_mfrom(DisasContext *ctx)
6299fcf5ef2aSThomas Huth {
6300fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6301fcf5ef2aSThomas Huth     GEN_PRIV;
6302fcf5ef2aSThomas Huth #else
6303fcf5ef2aSThomas Huth     CHK_SV;
6304fcf5ef2aSThomas Huth     gen_helper_602_mfrom(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
6305fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6306fcf5ef2aSThomas Huth }
6307fcf5ef2aSThomas Huth 
6308fcf5ef2aSThomas Huth /* 602 - 603 - G2 TLB management */
6309fcf5ef2aSThomas Huth 
6310fcf5ef2aSThomas Huth /* tlbld */
6311fcf5ef2aSThomas Huth static void gen_tlbld_6xx(DisasContext *ctx)
6312fcf5ef2aSThomas Huth {
6313fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6314fcf5ef2aSThomas Huth     GEN_PRIV;
6315fcf5ef2aSThomas Huth #else
6316fcf5ef2aSThomas Huth     CHK_SV;
6317fcf5ef2aSThomas Huth     gen_helper_6xx_tlbd(cpu_env, cpu_gpr[rB(ctx->opcode)]);
6318fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6319fcf5ef2aSThomas Huth }
6320fcf5ef2aSThomas Huth 
6321fcf5ef2aSThomas Huth /* tlbli */
6322fcf5ef2aSThomas Huth static void gen_tlbli_6xx(DisasContext *ctx)
6323fcf5ef2aSThomas Huth {
6324fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6325fcf5ef2aSThomas Huth     GEN_PRIV;
6326fcf5ef2aSThomas Huth #else
6327fcf5ef2aSThomas Huth     CHK_SV;
6328fcf5ef2aSThomas Huth     gen_helper_6xx_tlbi(cpu_env, cpu_gpr[rB(ctx->opcode)]);
6329fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6330fcf5ef2aSThomas Huth }
6331fcf5ef2aSThomas Huth 
6332fcf5ef2aSThomas Huth /* POWER instructions not in PowerPC 601 */
6333fcf5ef2aSThomas Huth 
6334fcf5ef2aSThomas Huth /* clf */
6335fcf5ef2aSThomas Huth static void gen_clf(DisasContext *ctx)
6336fcf5ef2aSThomas Huth {
6337fcf5ef2aSThomas Huth     /* Cache line flush: implemented as no-op */
6338fcf5ef2aSThomas Huth }
6339fcf5ef2aSThomas Huth 
6340fcf5ef2aSThomas Huth /* cli */
6341fcf5ef2aSThomas Huth static void gen_cli(DisasContext *ctx)
6342fcf5ef2aSThomas Huth {
6343fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6344fcf5ef2aSThomas Huth     GEN_PRIV;
6345fcf5ef2aSThomas Huth #else
6346fcf5ef2aSThomas Huth     /* Cache line invalidate: privileged and treated as no-op */
6347fcf5ef2aSThomas Huth     CHK_SV;
6348fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6349fcf5ef2aSThomas Huth }
6350fcf5ef2aSThomas Huth 
6351fcf5ef2aSThomas Huth /* dclst */
6352fcf5ef2aSThomas Huth static void gen_dclst(DisasContext *ctx)
6353fcf5ef2aSThomas Huth {
6354fcf5ef2aSThomas Huth     /* Data cache line store: treated as no-op */
6355fcf5ef2aSThomas Huth }
6356fcf5ef2aSThomas Huth 
6357fcf5ef2aSThomas Huth static void gen_mfsri(DisasContext *ctx)
6358fcf5ef2aSThomas Huth {
6359fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6360fcf5ef2aSThomas Huth     GEN_PRIV;
6361fcf5ef2aSThomas Huth #else
6362fcf5ef2aSThomas Huth     int ra = rA(ctx->opcode);
6363fcf5ef2aSThomas Huth     int rd = rD(ctx->opcode);
6364fcf5ef2aSThomas Huth     TCGv t0;
6365fcf5ef2aSThomas Huth 
6366fcf5ef2aSThomas Huth     CHK_SV;
6367fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
6368fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
6369e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, t0, 28, 4);
6370fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rd], cpu_env, t0);
6371fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6372efe843d8SDavid Gibson     if (ra != 0 && ra != rd) {
6373fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rd]);
6374efe843d8SDavid Gibson     }
6375fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6376fcf5ef2aSThomas Huth }
6377fcf5ef2aSThomas Huth 
6378fcf5ef2aSThomas Huth static void gen_rac(DisasContext *ctx)
6379fcf5ef2aSThomas Huth {
6380fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6381fcf5ef2aSThomas Huth     GEN_PRIV;
6382fcf5ef2aSThomas Huth #else
6383fcf5ef2aSThomas Huth     TCGv t0;
6384fcf5ef2aSThomas Huth 
6385fcf5ef2aSThomas Huth     CHK_SV;
6386fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
6387fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
6388fcf5ef2aSThomas Huth     gen_helper_rac(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
6389fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6390fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6391fcf5ef2aSThomas Huth }
6392fcf5ef2aSThomas Huth 
6393fcf5ef2aSThomas Huth static void gen_rfsvc(DisasContext *ctx)
6394fcf5ef2aSThomas Huth {
6395fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6396fcf5ef2aSThomas Huth     GEN_PRIV;
6397fcf5ef2aSThomas Huth #else
6398fcf5ef2aSThomas Huth     CHK_SV;
6399fcf5ef2aSThomas Huth 
6400fcf5ef2aSThomas Huth     gen_helper_rfsvc(cpu_env);
640159bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
6402fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6403fcf5ef2aSThomas Huth }
6404fcf5ef2aSThomas Huth 
6405fcf5ef2aSThomas Huth /* svc is not implemented for now */
6406fcf5ef2aSThomas Huth 
6407fcf5ef2aSThomas Huth /* BookE specific instructions */
6408fcf5ef2aSThomas Huth 
6409fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
6410fcf5ef2aSThomas Huth static void gen_mfapidi(DisasContext *ctx)
6411fcf5ef2aSThomas Huth {
6412fcf5ef2aSThomas Huth     /* XXX: TODO */
6413fcf5ef2aSThomas Huth     gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6414fcf5ef2aSThomas Huth }
6415fcf5ef2aSThomas Huth 
6416fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
6417fcf5ef2aSThomas Huth static void gen_tlbiva(DisasContext *ctx)
6418fcf5ef2aSThomas Huth {
6419fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6420fcf5ef2aSThomas Huth     GEN_PRIV;
6421fcf5ef2aSThomas Huth #else
6422fcf5ef2aSThomas Huth     TCGv t0;
6423fcf5ef2aSThomas Huth 
6424fcf5ef2aSThomas Huth     CHK_SV;
6425fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
6426fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
6427fcf5ef2aSThomas Huth     gen_helper_tlbiva(cpu_env, cpu_gpr[rB(ctx->opcode)]);
6428fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6429fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6430fcf5ef2aSThomas Huth }
6431fcf5ef2aSThomas Huth 
6432fcf5ef2aSThomas Huth /* All 405 MAC instructions are translated here */
6433fcf5ef2aSThomas Huth static inline void gen_405_mulladd_insn(DisasContext *ctx, int opc2, int opc3,
6434fcf5ef2aSThomas Huth                                         int ra, int rb, int rt, int Rc)
6435fcf5ef2aSThomas Huth {
6436fcf5ef2aSThomas Huth     TCGv t0, t1;
6437fcf5ef2aSThomas Huth 
6438fcf5ef2aSThomas Huth     t0 = tcg_temp_local_new();
6439fcf5ef2aSThomas Huth     t1 = tcg_temp_local_new();
6440fcf5ef2aSThomas Huth 
6441fcf5ef2aSThomas Huth     switch (opc3 & 0x0D) {
6442fcf5ef2aSThomas Huth     case 0x05:
6443fcf5ef2aSThomas Huth         /* macchw    - macchw.    - macchwo   - macchwo.   */
6444fcf5ef2aSThomas Huth         /* macchws   - macchws.   - macchwso  - macchwso.  */
6445fcf5ef2aSThomas Huth         /* nmacchw   - nmacchw.   - nmacchwo  - nmacchwo.  */
6446fcf5ef2aSThomas Huth         /* nmacchws  - nmacchws.  - nmacchwso - nmacchwso. */
6447fcf5ef2aSThomas Huth         /* mulchw - mulchw. */
6448fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
6449fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
6450fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t1, t1);
6451fcf5ef2aSThomas Huth         break;
6452fcf5ef2aSThomas Huth     case 0x04:
6453fcf5ef2aSThomas Huth         /* macchwu   - macchwu.   - macchwuo  - macchwuo.  */
6454fcf5ef2aSThomas Huth         /* macchwsu  - macchwsu.  - macchwsuo - macchwsuo. */
6455fcf5ef2aSThomas Huth         /* mulchwu - mulchwu. */
6456fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
6457fcf5ef2aSThomas Huth         tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
6458fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t1, t1);
6459fcf5ef2aSThomas Huth         break;
6460fcf5ef2aSThomas Huth     case 0x01:
6461fcf5ef2aSThomas Huth         /* machhw    - machhw.    - machhwo   - machhwo.   */
6462fcf5ef2aSThomas Huth         /* machhws   - machhws.   - machhwso  - machhwso.  */
6463fcf5ef2aSThomas Huth         /* nmachhw   - nmachhw.   - nmachhwo  - nmachhwo.  */
6464fcf5ef2aSThomas Huth         /* nmachhws  - nmachhws.  - nmachhwso - nmachhwso. */
6465fcf5ef2aSThomas Huth         /* mulhhw - mulhhw. */
6466fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t0, cpu_gpr[ra], 16);
6467fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t0, t0);
6468fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
6469fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t1, t1);
6470fcf5ef2aSThomas Huth         break;
6471fcf5ef2aSThomas Huth     case 0x00:
6472fcf5ef2aSThomas Huth         /* machhwu   - machhwu.   - machhwuo  - machhwuo.  */
6473fcf5ef2aSThomas Huth         /* machhwsu  - machhwsu.  - machhwsuo - machhwsuo. */
6474fcf5ef2aSThomas Huth         /* mulhhwu - mulhhwu. */
6475fcf5ef2aSThomas Huth         tcg_gen_shri_tl(t0, cpu_gpr[ra], 16);
6476fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t0, t0);
6477fcf5ef2aSThomas Huth         tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
6478fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t1, t1);
6479fcf5ef2aSThomas Huth         break;
6480fcf5ef2aSThomas Huth     case 0x0D:
6481fcf5ef2aSThomas Huth         /* maclhw    - maclhw.    - maclhwo   - maclhwo.   */
6482fcf5ef2aSThomas Huth         /* maclhws   - maclhws.   - maclhwso  - maclhwso.  */
6483fcf5ef2aSThomas Huth         /* nmaclhw   - nmaclhw.   - nmaclhwo  - nmaclhwo.  */
6484fcf5ef2aSThomas Huth         /* nmaclhws  - nmaclhws.  - nmaclhwso - nmaclhwso. */
6485fcf5ef2aSThomas Huth         /* mullhw - mullhw. */
6486fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
6487fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t1, cpu_gpr[rb]);
6488fcf5ef2aSThomas Huth         break;
6489fcf5ef2aSThomas Huth     case 0x0C:
6490fcf5ef2aSThomas Huth         /* maclhwu   - maclhwu.   - maclhwuo  - maclhwuo.  */
6491fcf5ef2aSThomas Huth         /* maclhwsu  - maclhwsu.  - maclhwsuo - maclhwsuo. */
6492fcf5ef2aSThomas Huth         /* mullhwu - mullhwu. */
6493fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
6494fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t1, cpu_gpr[rb]);
6495fcf5ef2aSThomas Huth         break;
6496fcf5ef2aSThomas Huth     }
6497fcf5ef2aSThomas Huth     if (opc2 & 0x04) {
6498fcf5ef2aSThomas Huth         /* (n)multiply-and-accumulate (0x0C / 0x0E) */
6499fcf5ef2aSThomas Huth         tcg_gen_mul_tl(t1, t0, t1);
6500fcf5ef2aSThomas Huth         if (opc2 & 0x02) {
6501fcf5ef2aSThomas Huth             /* nmultiply-and-accumulate (0x0E) */
6502fcf5ef2aSThomas Huth             tcg_gen_sub_tl(t0, cpu_gpr[rt], t1);
6503fcf5ef2aSThomas Huth         } else {
6504fcf5ef2aSThomas Huth             /* multiply-and-accumulate (0x0C) */
6505fcf5ef2aSThomas Huth             tcg_gen_add_tl(t0, cpu_gpr[rt], t1);
6506fcf5ef2aSThomas Huth         }
6507fcf5ef2aSThomas Huth 
6508fcf5ef2aSThomas Huth         if (opc3 & 0x12) {
6509fcf5ef2aSThomas Huth             /* Check overflow and/or saturate */
6510fcf5ef2aSThomas Huth             TCGLabel *l1 = gen_new_label();
6511fcf5ef2aSThomas Huth 
6512fcf5ef2aSThomas Huth             if (opc3 & 0x10) {
6513fcf5ef2aSThomas Huth                 /* Start with XER OV disabled, the most likely case */
6514fcf5ef2aSThomas Huth                 tcg_gen_movi_tl(cpu_ov, 0);
6515fcf5ef2aSThomas Huth             }
6516fcf5ef2aSThomas Huth             if (opc3 & 0x01) {
6517fcf5ef2aSThomas Huth                 /* Signed */
6518fcf5ef2aSThomas Huth                 tcg_gen_xor_tl(t1, cpu_gpr[rt], t1);
6519fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1);
6520fcf5ef2aSThomas Huth                 tcg_gen_xor_tl(t1, cpu_gpr[rt], t0);
6521fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1);
6522fcf5ef2aSThomas Huth                 if (opc3 & 0x02) {
6523fcf5ef2aSThomas Huth                     /* Saturate */
6524fcf5ef2aSThomas Huth                     tcg_gen_sari_tl(t0, cpu_gpr[rt], 31);
6525fcf5ef2aSThomas Huth                     tcg_gen_xori_tl(t0, t0, 0x7fffffff);
6526fcf5ef2aSThomas Huth                 }
6527fcf5ef2aSThomas Huth             } else {
6528fcf5ef2aSThomas Huth                 /* Unsigned */
6529fcf5ef2aSThomas Huth                 tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
6530fcf5ef2aSThomas Huth                 if (opc3 & 0x02) {
6531fcf5ef2aSThomas Huth                     /* Saturate */
6532fcf5ef2aSThomas Huth                     tcg_gen_movi_tl(t0, UINT32_MAX);
6533fcf5ef2aSThomas Huth                 }
6534fcf5ef2aSThomas Huth             }
6535fcf5ef2aSThomas Huth             if (opc3 & 0x10) {
6536fcf5ef2aSThomas Huth                 /* Check overflow */
6537fcf5ef2aSThomas Huth                 tcg_gen_movi_tl(cpu_ov, 1);
6538fcf5ef2aSThomas Huth                 tcg_gen_movi_tl(cpu_so, 1);
6539fcf5ef2aSThomas Huth             }
6540fcf5ef2aSThomas Huth             gen_set_label(l1);
6541fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_gpr[rt], t0);
6542fcf5ef2aSThomas Huth         }
6543fcf5ef2aSThomas Huth     } else {
6544fcf5ef2aSThomas Huth         tcg_gen_mul_tl(cpu_gpr[rt], t0, t1);
6545fcf5ef2aSThomas Huth     }
6546fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6547fcf5ef2aSThomas Huth     tcg_temp_free(t1);
6548fcf5ef2aSThomas Huth     if (unlikely(Rc) != 0) {
6549fcf5ef2aSThomas Huth         /* Update Rc0 */
6550fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rt]);
6551fcf5ef2aSThomas Huth     }
6552fcf5ef2aSThomas Huth }
6553fcf5ef2aSThomas Huth 
6554fcf5ef2aSThomas Huth #define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
6555fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
6556fcf5ef2aSThomas Huth {                                                                             \
6557fcf5ef2aSThomas Huth     gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode),   \
6558fcf5ef2aSThomas Huth                          rD(ctx->opcode), Rc(ctx->opcode));                   \
6559fcf5ef2aSThomas Huth }
6560fcf5ef2aSThomas Huth 
6561fcf5ef2aSThomas Huth /* macchw    - macchw.    */
6562fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
6563fcf5ef2aSThomas Huth /* macchwo   - macchwo.   */
6564fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
6565fcf5ef2aSThomas Huth /* macchws   - macchws.   */
6566fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
6567fcf5ef2aSThomas Huth /* macchwso  - macchwso.  */
6568fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
6569fcf5ef2aSThomas Huth /* macchwsu  - macchwsu.  */
6570fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
6571fcf5ef2aSThomas Huth /* macchwsuo - macchwsuo. */
6572fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
6573fcf5ef2aSThomas Huth /* macchwu   - macchwu.   */
6574fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
6575fcf5ef2aSThomas Huth /* macchwuo  - macchwuo.  */
6576fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
6577fcf5ef2aSThomas Huth /* machhw    - machhw.    */
6578fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
6579fcf5ef2aSThomas Huth /* machhwo   - machhwo.   */
6580fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
6581fcf5ef2aSThomas Huth /* machhws   - machhws.   */
6582fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
6583fcf5ef2aSThomas Huth /* machhwso  - machhwso.  */
6584fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
6585fcf5ef2aSThomas Huth /* machhwsu  - machhwsu.  */
6586fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
6587fcf5ef2aSThomas Huth /* machhwsuo - machhwsuo. */
6588fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
6589fcf5ef2aSThomas Huth /* machhwu   - machhwu.   */
6590fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
6591fcf5ef2aSThomas Huth /* machhwuo  - machhwuo.  */
6592fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
6593fcf5ef2aSThomas Huth /* maclhw    - maclhw.    */
6594fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
6595fcf5ef2aSThomas Huth /* maclhwo   - maclhwo.   */
6596fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
6597fcf5ef2aSThomas Huth /* maclhws   - maclhws.   */
6598fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
6599fcf5ef2aSThomas Huth /* maclhwso  - maclhwso.  */
6600fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
6601fcf5ef2aSThomas Huth /* maclhwu   - maclhwu.   */
6602fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
6603fcf5ef2aSThomas Huth /* maclhwuo  - maclhwuo.  */
6604fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
6605fcf5ef2aSThomas Huth /* maclhwsu  - maclhwsu.  */
6606fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
6607fcf5ef2aSThomas Huth /* maclhwsuo - maclhwsuo. */
6608fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
6609fcf5ef2aSThomas Huth /* nmacchw   - nmacchw.   */
6610fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
6611fcf5ef2aSThomas Huth /* nmacchwo  - nmacchwo.  */
6612fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
6613fcf5ef2aSThomas Huth /* nmacchws  - nmacchws.  */
6614fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
6615fcf5ef2aSThomas Huth /* nmacchwso - nmacchwso. */
6616fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
6617fcf5ef2aSThomas Huth /* nmachhw   - nmachhw.   */
6618fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
6619fcf5ef2aSThomas Huth /* nmachhwo  - nmachhwo.  */
6620fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
6621fcf5ef2aSThomas Huth /* nmachhws  - nmachhws.  */
6622fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
6623fcf5ef2aSThomas Huth /* nmachhwso - nmachhwso. */
6624fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
6625fcf5ef2aSThomas Huth /* nmaclhw   - nmaclhw.   */
6626fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
6627fcf5ef2aSThomas Huth /* nmaclhwo  - nmaclhwo.  */
6628fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
6629fcf5ef2aSThomas Huth /* nmaclhws  - nmaclhws.  */
6630fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
6631fcf5ef2aSThomas Huth /* nmaclhwso - nmaclhwso. */
6632fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
6633fcf5ef2aSThomas Huth 
6634fcf5ef2aSThomas Huth /* mulchw  - mulchw.  */
6635fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
6636fcf5ef2aSThomas Huth /* mulchwu - mulchwu. */
6637fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
6638fcf5ef2aSThomas Huth /* mulhhw  - mulhhw.  */
6639fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
6640fcf5ef2aSThomas Huth /* mulhhwu - mulhhwu. */
6641fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
6642fcf5ef2aSThomas Huth /* mullhw  - mullhw.  */
6643fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
6644fcf5ef2aSThomas Huth /* mullhwu - mullhwu. */
6645fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
6646fcf5ef2aSThomas Huth 
6647fcf5ef2aSThomas Huth /* mfdcr */
6648fcf5ef2aSThomas Huth static void gen_mfdcr(DisasContext *ctx)
6649fcf5ef2aSThomas Huth {
6650fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6651fcf5ef2aSThomas Huth     GEN_PRIV;
6652fcf5ef2aSThomas Huth #else
6653fcf5ef2aSThomas Huth     TCGv dcrn;
6654fcf5ef2aSThomas Huth 
6655fcf5ef2aSThomas Huth     CHK_SV;
6656fcf5ef2aSThomas Huth     dcrn = tcg_const_tl(SPR(ctx->opcode));
6657fcf5ef2aSThomas Huth     gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env, dcrn);
6658fcf5ef2aSThomas Huth     tcg_temp_free(dcrn);
6659fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6660fcf5ef2aSThomas Huth }
6661fcf5ef2aSThomas Huth 
6662fcf5ef2aSThomas Huth /* mtdcr */
6663fcf5ef2aSThomas Huth static void gen_mtdcr(DisasContext *ctx)
6664fcf5ef2aSThomas Huth {
6665fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6666fcf5ef2aSThomas Huth     GEN_PRIV;
6667fcf5ef2aSThomas Huth #else
6668fcf5ef2aSThomas Huth     TCGv dcrn;
6669fcf5ef2aSThomas Huth 
6670fcf5ef2aSThomas Huth     CHK_SV;
6671fcf5ef2aSThomas Huth     dcrn = tcg_const_tl(SPR(ctx->opcode));
6672fcf5ef2aSThomas Huth     gen_helper_store_dcr(cpu_env, dcrn, cpu_gpr[rS(ctx->opcode)]);
6673fcf5ef2aSThomas Huth     tcg_temp_free(dcrn);
6674fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6675fcf5ef2aSThomas Huth }
6676fcf5ef2aSThomas Huth 
6677fcf5ef2aSThomas Huth /* mfdcrx */
6678fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
6679fcf5ef2aSThomas Huth static void gen_mfdcrx(DisasContext *ctx)
6680fcf5ef2aSThomas Huth {
6681fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6682fcf5ef2aSThomas Huth     GEN_PRIV;
6683fcf5ef2aSThomas Huth #else
6684fcf5ef2aSThomas Huth     CHK_SV;
6685fcf5ef2aSThomas Huth     gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env,
6686fcf5ef2aSThomas Huth                         cpu_gpr[rA(ctx->opcode)]);
6687fcf5ef2aSThomas Huth     /* Note: Rc update flag set leads to undefined state of Rc0 */
6688fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6689fcf5ef2aSThomas Huth }
6690fcf5ef2aSThomas Huth 
6691fcf5ef2aSThomas Huth /* mtdcrx */
6692fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
6693fcf5ef2aSThomas Huth static void gen_mtdcrx(DisasContext *ctx)
6694fcf5ef2aSThomas Huth {
6695fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6696fcf5ef2aSThomas Huth     GEN_PRIV;
6697fcf5ef2aSThomas Huth #else
6698fcf5ef2aSThomas Huth     CHK_SV;
6699fcf5ef2aSThomas Huth     gen_helper_store_dcr(cpu_env, cpu_gpr[rA(ctx->opcode)],
6700fcf5ef2aSThomas Huth                          cpu_gpr[rS(ctx->opcode)]);
6701fcf5ef2aSThomas Huth     /* Note: Rc update flag set leads to undefined state of Rc0 */
6702fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6703fcf5ef2aSThomas Huth }
6704fcf5ef2aSThomas Huth 
6705fcf5ef2aSThomas Huth /* mfdcrux (PPC 460) : user-mode access to DCR */
6706fcf5ef2aSThomas Huth static void gen_mfdcrux(DisasContext *ctx)
6707fcf5ef2aSThomas Huth {
6708fcf5ef2aSThomas Huth     gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env,
6709fcf5ef2aSThomas Huth                         cpu_gpr[rA(ctx->opcode)]);
6710fcf5ef2aSThomas Huth     /* Note: Rc update flag set leads to undefined state of Rc0 */
6711fcf5ef2aSThomas Huth }
6712fcf5ef2aSThomas Huth 
6713fcf5ef2aSThomas Huth /* mtdcrux (PPC 460) : user-mode access to DCR */
6714fcf5ef2aSThomas Huth static void gen_mtdcrux(DisasContext *ctx)
6715fcf5ef2aSThomas Huth {
6716fcf5ef2aSThomas Huth     gen_helper_store_dcr(cpu_env, cpu_gpr[rA(ctx->opcode)],
6717fcf5ef2aSThomas Huth                          cpu_gpr[rS(ctx->opcode)]);
6718fcf5ef2aSThomas Huth     /* Note: Rc update flag set leads to undefined state of Rc0 */
6719fcf5ef2aSThomas Huth }
6720fcf5ef2aSThomas Huth 
6721fcf5ef2aSThomas Huth /* dccci */
6722fcf5ef2aSThomas Huth static void gen_dccci(DisasContext *ctx)
6723fcf5ef2aSThomas Huth {
6724fcf5ef2aSThomas Huth     CHK_SV;
6725fcf5ef2aSThomas Huth     /* interpreted as no-op */
6726fcf5ef2aSThomas Huth }
6727fcf5ef2aSThomas Huth 
6728fcf5ef2aSThomas Huth /* dcread */
6729fcf5ef2aSThomas Huth static void gen_dcread(DisasContext *ctx)
6730fcf5ef2aSThomas Huth {
6731fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6732fcf5ef2aSThomas Huth     GEN_PRIV;
6733fcf5ef2aSThomas Huth #else
6734fcf5ef2aSThomas Huth     TCGv EA, val;
6735fcf5ef2aSThomas Huth 
6736fcf5ef2aSThomas Huth     CHK_SV;
6737fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
6738fcf5ef2aSThomas Huth     EA = tcg_temp_new();
6739fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
6740fcf5ef2aSThomas Huth     val = tcg_temp_new();
6741fcf5ef2aSThomas Huth     gen_qemu_ld32u(ctx, val, EA);
6742fcf5ef2aSThomas Huth     tcg_temp_free(val);
6743fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA);
6744fcf5ef2aSThomas Huth     tcg_temp_free(EA);
6745fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6746fcf5ef2aSThomas Huth }
6747fcf5ef2aSThomas Huth 
6748fcf5ef2aSThomas Huth /* icbt */
6749fcf5ef2aSThomas Huth static void gen_icbt_40x(DisasContext *ctx)
6750fcf5ef2aSThomas Huth {
6751efe843d8SDavid Gibson     /*
6752efe843d8SDavid Gibson      * interpreted as no-op
6753efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
6754efe843d8SDavid Gibson      *      does not generate any exception
6755fcf5ef2aSThomas Huth      */
6756fcf5ef2aSThomas Huth }
6757fcf5ef2aSThomas Huth 
6758fcf5ef2aSThomas Huth /* iccci */
6759fcf5ef2aSThomas Huth static void gen_iccci(DisasContext *ctx)
6760fcf5ef2aSThomas Huth {
6761fcf5ef2aSThomas Huth     CHK_SV;
6762fcf5ef2aSThomas Huth     /* interpreted as no-op */
6763fcf5ef2aSThomas Huth }
6764fcf5ef2aSThomas Huth 
6765fcf5ef2aSThomas Huth /* icread */
6766fcf5ef2aSThomas Huth static void gen_icread(DisasContext *ctx)
6767fcf5ef2aSThomas Huth {
6768fcf5ef2aSThomas Huth     CHK_SV;
6769fcf5ef2aSThomas Huth     /* interpreted as no-op */
6770fcf5ef2aSThomas Huth }
6771fcf5ef2aSThomas Huth 
6772fcf5ef2aSThomas Huth /* rfci (supervisor only) */
6773fcf5ef2aSThomas Huth static void gen_rfci_40x(DisasContext *ctx)
6774fcf5ef2aSThomas Huth {
6775fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6776fcf5ef2aSThomas Huth     GEN_PRIV;
6777fcf5ef2aSThomas Huth #else
6778fcf5ef2aSThomas Huth     CHK_SV;
6779fcf5ef2aSThomas Huth     /* Restore CPU state */
6780fcf5ef2aSThomas Huth     gen_helper_40x_rfci(cpu_env);
678159bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
6782fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6783fcf5ef2aSThomas Huth }
6784fcf5ef2aSThomas Huth 
6785fcf5ef2aSThomas Huth static void gen_rfci(DisasContext *ctx)
6786fcf5ef2aSThomas Huth {
6787fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6788fcf5ef2aSThomas Huth     GEN_PRIV;
6789fcf5ef2aSThomas Huth #else
6790fcf5ef2aSThomas Huth     CHK_SV;
6791fcf5ef2aSThomas Huth     /* Restore CPU state */
6792fcf5ef2aSThomas Huth     gen_helper_rfci(cpu_env);
679359bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
6794fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6795fcf5ef2aSThomas Huth }
6796fcf5ef2aSThomas Huth 
6797fcf5ef2aSThomas Huth /* BookE specific */
6798fcf5ef2aSThomas Huth 
6799fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
6800fcf5ef2aSThomas Huth static void gen_rfdi(DisasContext *ctx)
6801fcf5ef2aSThomas Huth {
6802fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6803fcf5ef2aSThomas Huth     GEN_PRIV;
6804fcf5ef2aSThomas Huth #else
6805fcf5ef2aSThomas Huth     CHK_SV;
6806fcf5ef2aSThomas Huth     /* Restore CPU state */
6807fcf5ef2aSThomas Huth     gen_helper_rfdi(cpu_env);
680859bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
6809fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6810fcf5ef2aSThomas Huth }
6811fcf5ef2aSThomas Huth 
6812fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
6813fcf5ef2aSThomas Huth static void gen_rfmci(DisasContext *ctx)
6814fcf5ef2aSThomas Huth {
6815fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6816fcf5ef2aSThomas Huth     GEN_PRIV;
6817fcf5ef2aSThomas Huth #else
6818fcf5ef2aSThomas Huth     CHK_SV;
6819fcf5ef2aSThomas Huth     /* Restore CPU state */
6820fcf5ef2aSThomas Huth     gen_helper_rfmci(cpu_env);
682159bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
6822fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6823fcf5ef2aSThomas Huth }
6824fcf5ef2aSThomas Huth 
6825fcf5ef2aSThomas Huth /* TLB management - PowerPC 405 implementation */
6826fcf5ef2aSThomas Huth 
6827fcf5ef2aSThomas Huth /* tlbre */
6828fcf5ef2aSThomas Huth static void gen_tlbre_40x(DisasContext *ctx)
6829fcf5ef2aSThomas Huth {
6830fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6831fcf5ef2aSThomas Huth     GEN_PRIV;
6832fcf5ef2aSThomas Huth #else
6833fcf5ef2aSThomas Huth     CHK_SV;
6834fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
6835fcf5ef2aSThomas Huth     case 0:
6836fcf5ef2aSThomas Huth         gen_helper_4xx_tlbre_hi(cpu_gpr[rD(ctx->opcode)], cpu_env,
6837fcf5ef2aSThomas Huth                                 cpu_gpr[rA(ctx->opcode)]);
6838fcf5ef2aSThomas Huth         break;
6839fcf5ef2aSThomas Huth     case 1:
6840fcf5ef2aSThomas Huth         gen_helper_4xx_tlbre_lo(cpu_gpr[rD(ctx->opcode)], cpu_env,
6841fcf5ef2aSThomas Huth                                 cpu_gpr[rA(ctx->opcode)]);
6842fcf5ef2aSThomas Huth         break;
6843fcf5ef2aSThomas Huth     default:
6844fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6845fcf5ef2aSThomas Huth         break;
6846fcf5ef2aSThomas Huth     }
6847fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6848fcf5ef2aSThomas Huth }
6849fcf5ef2aSThomas Huth 
6850fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */
6851fcf5ef2aSThomas Huth static void gen_tlbsx_40x(DisasContext *ctx)
6852fcf5ef2aSThomas Huth {
6853fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6854fcf5ef2aSThomas Huth     GEN_PRIV;
6855fcf5ef2aSThomas Huth #else
6856fcf5ef2aSThomas Huth     TCGv t0;
6857fcf5ef2aSThomas Huth 
6858fcf5ef2aSThomas Huth     CHK_SV;
6859fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
6860fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
6861fcf5ef2aSThomas Huth     gen_helper_4xx_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
6862fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6863fcf5ef2aSThomas Huth     if (Rc(ctx->opcode)) {
6864fcf5ef2aSThomas Huth         TCGLabel *l1 = gen_new_label();
6865fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
6866fcf5ef2aSThomas Huth         tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
6867fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
6868fcf5ef2aSThomas Huth         gen_set_label(l1);
6869fcf5ef2aSThomas Huth     }
6870fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6871fcf5ef2aSThomas Huth }
6872fcf5ef2aSThomas Huth 
6873fcf5ef2aSThomas Huth /* tlbwe */
6874fcf5ef2aSThomas Huth static void gen_tlbwe_40x(DisasContext *ctx)
6875fcf5ef2aSThomas Huth {
6876fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6877fcf5ef2aSThomas Huth     GEN_PRIV;
6878fcf5ef2aSThomas Huth #else
6879fcf5ef2aSThomas Huth     CHK_SV;
6880fcf5ef2aSThomas Huth 
6881fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
6882fcf5ef2aSThomas Huth     case 0:
6883fcf5ef2aSThomas Huth         gen_helper_4xx_tlbwe_hi(cpu_env, cpu_gpr[rA(ctx->opcode)],
6884fcf5ef2aSThomas Huth                                 cpu_gpr[rS(ctx->opcode)]);
6885fcf5ef2aSThomas Huth         break;
6886fcf5ef2aSThomas Huth     case 1:
6887fcf5ef2aSThomas Huth         gen_helper_4xx_tlbwe_lo(cpu_env, cpu_gpr[rA(ctx->opcode)],
6888fcf5ef2aSThomas Huth                                 cpu_gpr[rS(ctx->opcode)]);
6889fcf5ef2aSThomas Huth         break;
6890fcf5ef2aSThomas Huth     default:
6891fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6892fcf5ef2aSThomas Huth         break;
6893fcf5ef2aSThomas Huth     }
6894fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6895fcf5ef2aSThomas Huth }
6896fcf5ef2aSThomas Huth 
6897fcf5ef2aSThomas Huth /* TLB management - PowerPC 440 implementation */
6898fcf5ef2aSThomas Huth 
6899fcf5ef2aSThomas Huth /* tlbre */
6900fcf5ef2aSThomas Huth static void gen_tlbre_440(DisasContext *ctx)
6901fcf5ef2aSThomas Huth {
6902fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6903fcf5ef2aSThomas Huth     GEN_PRIV;
6904fcf5ef2aSThomas Huth #else
6905fcf5ef2aSThomas Huth     CHK_SV;
6906fcf5ef2aSThomas Huth 
6907fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
6908fcf5ef2aSThomas Huth     case 0:
6909fcf5ef2aSThomas Huth     case 1:
6910fcf5ef2aSThomas Huth     case 2:
6911fcf5ef2aSThomas Huth         {
6912fcf5ef2aSThomas Huth             TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
6913fcf5ef2aSThomas Huth             gen_helper_440_tlbre(cpu_gpr[rD(ctx->opcode)], cpu_env,
6914fcf5ef2aSThomas Huth                                  t0, cpu_gpr[rA(ctx->opcode)]);
6915fcf5ef2aSThomas Huth             tcg_temp_free_i32(t0);
6916fcf5ef2aSThomas Huth         }
6917fcf5ef2aSThomas Huth         break;
6918fcf5ef2aSThomas Huth     default:
6919fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6920fcf5ef2aSThomas Huth         break;
6921fcf5ef2aSThomas Huth     }
6922fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6923fcf5ef2aSThomas Huth }
6924fcf5ef2aSThomas Huth 
6925fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */
6926fcf5ef2aSThomas Huth static void gen_tlbsx_440(DisasContext *ctx)
6927fcf5ef2aSThomas Huth {
6928fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6929fcf5ef2aSThomas Huth     GEN_PRIV;
6930fcf5ef2aSThomas Huth #else
6931fcf5ef2aSThomas Huth     TCGv t0;
6932fcf5ef2aSThomas Huth 
6933fcf5ef2aSThomas Huth     CHK_SV;
6934fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
6935fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
6936fcf5ef2aSThomas Huth     gen_helper_440_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
6937fcf5ef2aSThomas Huth     tcg_temp_free(t0);
6938fcf5ef2aSThomas Huth     if (Rc(ctx->opcode)) {
6939fcf5ef2aSThomas Huth         TCGLabel *l1 = gen_new_label();
6940fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
6941fcf5ef2aSThomas Huth         tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
6942fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
6943fcf5ef2aSThomas Huth         gen_set_label(l1);
6944fcf5ef2aSThomas Huth     }
6945fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6946fcf5ef2aSThomas Huth }
6947fcf5ef2aSThomas Huth 
6948fcf5ef2aSThomas Huth /* tlbwe */
6949fcf5ef2aSThomas Huth static void gen_tlbwe_440(DisasContext *ctx)
6950fcf5ef2aSThomas Huth {
6951fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6952fcf5ef2aSThomas Huth     GEN_PRIV;
6953fcf5ef2aSThomas Huth #else
6954fcf5ef2aSThomas Huth     CHK_SV;
6955fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
6956fcf5ef2aSThomas Huth     case 0:
6957fcf5ef2aSThomas Huth     case 1:
6958fcf5ef2aSThomas Huth     case 2:
6959fcf5ef2aSThomas Huth         {
6960fcf5ef2aSThomas Huth             TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
6961fcf5ef2aSThomas Huth             gen_helper_440_tlbwe(cpu_env, t0, cpu_gpr[rA(ctx->opcode)],
6962fcf5ef2aSThomas Huth                                  cpu_gpr[rS(ctx->opcode)]);
6963fcf5ef2aSThomas Huth             tcg_temp_free_i32(t0);
6964fcf5ef2aSThomas Huth         }
6965fcf5ef2aSThomas Huth         break;
6966fcf5ef2aSThomas Huth     default:
6967fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6968fcf5ef2aSThomas Huth         break;
6969fcf5ef2aSThomas Huth     }
6970fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6971fcf5ef2aSThomas Huth }
6972fcf5ef2aSThomas Huth 
6973fcf5ef2aSThomas Huth /* TLB management - PowerPC BookE 2.06 implementation */
6974fcf5ef2aSThomas Huth 
6975fcf5ef2aSThomas Huth /* tlbre */
6976fcf5ef2aSThomas Huth static void gen_tlbre_booke206(DisasContext *ctx)
6977fcf5ef2aSThomas Huth {
6978fcf5ef2aSThomas Huth  #if defined(CONFIG_USER_ONLY)
6979fcf5ef2aSThomas Huth     GEN_PRIV;
6980fcf5ef2aSThomas Huth #else
6981fcf5ef2aSThomas Huth    CHK_SV;
6982fcf5ef2aSThomas Huth     gen_helper_booke206_tlbre(cpu_env);
6983fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
6984fcf5ef2aSThomas Huth }
6985fcf5ef2aSThomas Huth 
6986fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */
6987fcf5ef2aSThomas Huth static void gen_tlbsx_booke206(DisasContext *ctx)
6988fcf5ef2aSThomas Huth {
6989fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6990fcf5ef2aSThomas Huth     GEN_PRIV;
6991fcf5ef2aSThomas Huth #else
6992fcf5ef2aSThomas Huth     TCGv t0;
6993fcf5ef2aSThomas Huth 
6994fcf5ef2aSThomas Huth     CHK_SV;
6995fcf5ef2aSThomas Huth     if (rA(ctx->opcode)) {
6996fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
6997fcf5ef2aSThomas Huth         tcg_gen_mov_tl(t0, cpu_gpr[rD(ctx->opcode)]);
6998fcf5ef2aSThomas Huth     } else {
6999fcf5ef2aSThomas Huth         t0 = tcg_const_tl(0);
7000fcf5ef2aSThomas Huth     }
7001fcf5ef2aSThomas Huth 
7002fcf5ef2aSThomas Huth     tcg_gen_add_tl(t0, t0, cpu_gpr[rB(ctx->opcode)]);
7003fcf5ef2aSThomas Huth     gen_helper_booke206_tlbsx(cpu_env, t0);
7004fcf5ef2aSThomas Huth     tcg_temp_free(t0);
7005fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
7006fcf5ef2aSThomas Huth }
7007fcf5ef2aSThomas Huth 
7008fcf5ef2aSThomas Huth /* tlbwe */
7009fcf5ef2aSThomas Huth static void gen_tlbwe_booke206(DisasContext *ctx)
7010fcf5ef2aSThomas Huth {
7011fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
7012fcf5ef2aSThomas Huth     GEN_PRIV;
7013fcf5ef2aSThomas Huth #else
7014fcf5ef2aSThomas Huth     CHK_SV;
7015fcf5ef2aSThomas Huth     gen_helper_booke206_tlbwe(cpu_env);
7016fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
7017fcf5ef2aSThomas Huth }
7018fcf5ef2aSThomas Huth 
7019fcf5ef2aSThomas Huth static void gen_tlbivax_booke206(DisasContext *ctx)
7020fcf5ef2aSThomas Huth {
7021fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
7022fcf5ef2aSThomas Huth     GEN_PRIV;
7023fcf5ef2aSThomas Huth #else
7024fcf5ef2aSThomas Huth     TCGv t0;
7025fcf5ef2aSThomas Huth 
7026fcf5ef2aSThomas Huth     CHK_SV;
7027fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
7028fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
7029fcf5ef2aSThomas Huth     gen_helper_booke206_tlbivax(cpu_env, t0);
7030fcf5ef2aSThomas Huth     tcg_temp_free(t0);
7031fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
7032fcf5ef2aSThomas Huth }
7033fcf5ef2aSThomas Huth 
7034fcf5ef2aSThomas Huth static void gen_tlbilx_booke206(DisasContext *ctx)
7035fcf5ef2aSThomas Huth {
7036fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
7037fcf5ef2aSThomas Huth     GEN_PRIV;
7038fcf5ef2aSThomas Huth #else
7039fcf5ef2aSThomas Huth     TCGv t0;
7040fcf5ef2aSThomas Huth 
7041fcf5ef2aSThomas Huth     CHK_SV;
7042fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
7043fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
7044fcf5ef2aSThomas Huth 
7045fcf5ef2aSThomas Huth     switch ((ctx->opcode >> 21) & 0x3) {
7046fcf5ef2aSThomas Huth     case 0:
7047fcf5ef2aSThomas Huth         gen_helper_booke206_tlbilx0(cpu_env, t0);
7048fcf5ef2aSThomas Huth         break;
7049fcf5ef2aSThomas Huth     case 1:
7050fcf5ef2aSThomas Huth         gen_helper_booke206_tlbilx1(cpu_env, t0);
7051fcf5ef2aSThomas Huth         break;
7052fcf5ef2aSThomas Huth     case 3:
7053fcf5ef2aSThomas Huth         gen_helper_booke206_tlbilx3(cpu_env, t0);
7054fcf5ef2aSThomas Huth         break;
7055fcf5ef2aSThomas Huth     default:
7056fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
7057fcf5ef2aSThomas Huth         break;
7058fcf5ef2aSThomas Huth     }
7059fcf5ef2aSThomas Huth 
7060fcf5ef2aSThomas Huth     tcg_temp_free(t0);
7061fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
7062fcf5ef2aSThomas Huth }
7063fcf5ef2aSThomas Huth 
7064fcf5ef2aSThomas Huth 
7065fcf5ef2aSThomas Huth /* wrtee */
7066fcf5ef2aSThomas Huth static void gen_wrtee(DisasContext *ctx)
7067fcf5ef2aSThomas Huth {
7068fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
7069fcf5ef2aSThomas Huth     GEN_PRIV;
7070fcf5ef2aSThomas Huth #else
7071fcf5ef2aSThomas Huth     TCGv t0;
7072fcf5ef2aSThomas Huth 
7073fcf5ef2aSThomas Huth     CHK_SV;
7074fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
7075fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, cpu_gpr[rD(ctx->opcode)], (1 << MSR_EE));
7076fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
7077fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
7078fcf5ef2aSThomas Huth     tcg_temp_free(t0);
7079efe843d8SDavid Gibson     /*
7080efe843d8SDavid Gibson      * Stop translation to have a chance to raise an exception if we
7081efe843d8SDavid Gibson      * just set msr_ee to 1
7082fcf5ef2aSThomas Huth      */
7083d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
7084fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
7085fcf5ef2aSThomas Huth }
7086fcf5ef2aSThomas Huth 
7087fcf5ef2aSThomas Huth /* wrteei */
7088fcf5ef2aSThomas Huth static void gen_wrteei(DisasContext *ctx)
7089fcf5ef2aSThomas Huth {
7090fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
7091fcf5ef2aSThomas Huth     GEN_PRIV;
7092fcf5ef2aSThomas Huth #else
7093fcf5ef2aSThomas Huth     CHK_SV;
7094fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00008000) {
7095fcf5ef2aSThomas Huth         tcg_gen_ori_tl(cpu_msr, cpu_msr, (1 << MSR_EE));
7096fcf5ef2aSThomas Huth         /* Stop translation to have a chance to raise an exception */
7097d736de8fSRichard Henderson         ctx->base.is_jmp = DISAS_EXIT_UPDATE;
7098fcf5ef2aSThomas Huth     } else {
7099fcf5ef2aSThomas Huth         tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
7100fcf5ef2aSThomas Huth     }
7101fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
7102fcf5ef2aSThomas Huth }
7103fcf5ef2aSThomas Huth 
7104fcf5ef2aSThomas Huth /* PowerPC 440 specific instructions */
7105fcf5ef2aSThomas Huth 
7106fcf5ef2aSThomas Huth /* dlmzb */
7107fcf5ef2aSThomas Huth static void gen_dlmzb(DisasContext *ctx)
7108fcf5ef2aSThomas Huth {
7109fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_const_i32(Rc(ctx->opcode));
7110fcf5ef2aSThomas Huth     gen_helper_dlmzb(cpu_gpr[rA(ctx->opcode)], cpu_env,
7111fcf5ef2aSThomas Huth                      cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
7112fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
7113fcf5ef2aSThomas Huth }
7114fcf5ef2aSThomas Huth 
7115fcf5ef2aSThomas Huth /* mbar replaces eieio on 440 */
7116fcf5ef2aSThomas Huth static void gen_mbar(DisasContext *ctx)
7117fcf5ef2aSThomas Huth {
7118fcf5ef2aSThomas Huth     /* interpreted as no-op */
7119fcf5ef2aSThomas Huth }
7120fcf5ef2aSThomas Huth 
7121fcf5ef2aSThomas Huth /* msync replaces sync on 440 */
7122fcf5ef2aSThomas Huth static void gen_msync_4xx(DisasContext *ctx)
7123fcf5ef2aSThomas Huth {
712427a3ea7eSBALATON Zoltan     /* Only e500 seems to treat reserved bits as invalid */
712527a3ea7eSBALATON Zoltan     if ((ctx->insns_flags2 & PPC2_BOOKE206) &&
712627a3ea7eSBALATON Zoltan         (ctx->opcode & 0x03FFF801)) {
712727a3ea7eSBALATON Zoltan         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
712827a3ea7eSBALATON Zoltan     }
712927a3ea7eSBALATON Zoltan     /* otherwise interpreted as no-op */
7130fcf5ef2aSThomas Huth }
7131fcf5ef2aSThomas Huth 
7132fcf5ef2aSThomas Huth /* icbt */
7133fcf5ef2aSThomas Huth static void gen_icbt_440(DisasContext *ctx)
7134fcf5ef2aSThomas Huth {
7135efe843d8SDavid Gibson     /*
7136efe843d8SDavid Gibson      * interpreted as no-op
7137efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
7138efe843d8SDavid Gibson      *      does not generate any exception
7139fcf5ef2aSThomas Huth      */
7140fcf5ef2aSThomas Huth }
7141fcf5ef2aSThomas Huth 
7142fcf5ef2aSThomas Huth /* Embedded.Processor Control */
7143fcf5ef2aSThomas Huth 
7144fcf5ef2aSThomas Huth static void gen_msgclr(DisasContext *ctx)
7145fcf5ef2aSThomas Huth {
7146fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
7147fcf5ef2aSThomas Huth     GEN_PRIV;
7148fcf5ef2aSThomas Huth #else
7149ebca5e6dSCédric Le Goater     CHK_HV;
7150d0db7cadSGreg Kurz     if (is_book3s_arch2x(ctx)) {
71517af1e7b0SCédric Le Goater         gen_helper_book3s_msgclr(cpu_env, cpu_gpr[rB(ctx->opcode)]);
71527af1e7b0SCédric Le Goater     } else {
7153fcf5ef2aSThomas Huth         gen_helper_msgclr(cpu_env, cpu_gpr[rB(ctx->opcode)]);
71547af1e7b0SCédric Le Goater     }
7155fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
7156fcf5ef2aSThomas Huth }
7157fcf5ef2aSThomas Huth 
7158fcf5ef2aSThomas Huth static void gen_msgsnd(DisasContext *ctx)
7159fcf5ef2aSThomas Huth {
7160fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
7161fcf5ef2aSThomas Huth     GEN_PRIV;
7162fcf5ef2aSThomas Huth #else
7163ebca5e6dSCédric Le Goater     CHK_HV;
7164d0db7cadSGreg Kurz     if (is_book3s_arch2x(ctx)) {
71657af1e7b0SCédric Le Goater         gen_helper_book3s_msgsnd(cpu_gpr[rB(ctx->opcode)]);
71667af1e7b0SCédric Le Goater     } else {
7167fcf5ef2aSThomas Huth         gen_helper_msgsnd(cpu_gpr[rB(ctx->opcode)]);
71687af1e7b0SCédric Le Goater     }
7169fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
7170fcf5ef2aSThomas Huth }
7171fcf5ef2aSThomas Huth 
71725ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64)
71735ba7ba1dSCédric Le Goater static void gen_msgclrp(DisasContext *ctx)
71745ba7ba1dSCédric Le Goater {
71755ba7ba1dSCédric Le Goater #if defined(CONFIG_USER_ONLY)
71765ba7ba1dSCédric Le Goater     GEN_PRIV;
71775ba7ba1dSCédric Le Goater #else
71785ba7ba1dSCédric Le Goater     CHK_SV;
71795ba7ba1dSCédric Le Goater     gen_helper_book3s_msgclrp(cpu_env, cpu_gpr[rB(ctx->opcode)]);
71805ba7ba1dSCédric Le Goater #endif /* defined(CONFIG_USER_ONLY) */
71815ba7ba1dSCédric Le Goater }
71825ba7ba1dSCédric Le Goater 
71835ba7ba1dSCédric Le Goater static void gen_msgsndp(DisasContext *ctx)
71845ba7ba1dSCédric Le Goater {
71855ba7ba1dSCédric Le Goater #if defined(CONFIG_USER_ONLY)
71865ba7ba1dSCédric Le Goater     GEN_PRIV;
71875ba7ba1dSCédric Le Goater #else
71885ba7ba1dSCédric Le Goater     CHK_SV;
71895ba7ba1dSCédric Le Goater     gen_helper_book3s_msgsndp(cpu_env, cpu_gpr[rB(ctx->opcode)]);
71905ba7ba1dSCédric Le Goater #endif /* defined(CONFIG_USER_ONLY) */
71915ba7ba1dSCédric Le Goater }
71925ba7ba1dSCédric Le Goater #endif
71935ba7ba1dSCédric Le Goater 
71947af1e7b0SCédric Le Goater static void gen_msgsync(DisasContext *ctx)
71957af1e7b0SCédric Le Goater {
71967af1e7b0SCédric Le Goater #if defined(CONFIG_USER_ONLY)
71977af1e7b0SCédric Le Goater     GEN_PRIV;
71987af1e7b0SCédric Le Goater #else
71997af1e7b0SCédric Le Goater     CHK_HV;
72007af1e7b0SCédric Le Goater #endif /* defined(CONFIG_USER_ONLY) */
72017af1e7b0SCédric Le Goater     /* interpreted as no-op */
72027af1e7b0SCédric Le Goater }
7203fcf5ef2aSThomas Huth 
7204fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7205fcf5ef2aSThomas Huth static void gen_maddld(DisasContext *ctx)
7206fcf5ef2aSThomas Huth {
7207fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
7208fcf5ef2aSThomas Huth 
7209fcf5ef2aSThomas Huth     tcg_gen_mul_i64(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
7210fcf5ef2aSThomas Huth     tcg_gen_add_i64(cpu_gpr[rD(ctx->opcode)], t1, cpu_gpr[rC(ctx->opcode)]);
7211fcf5ef2aSThomas Huth     tcg_temp_free_i64(t1);
7212fcf5ef2aSThomas Huth }
7213fcf5ef2aSThomas Huth 
7214fcf5ef2aSThomas Huth /* maddhd maddhdu */
7215fcf5ef2aSThomas Huth static void gen_maddhd_maddhdu(DisasContext *ctx)
7216fcf5ef2aSThomas Huth {
7217fcf5ef2aSThomas Huth     TCGv_i64 lo = tcg_temp_new_i64();
7218fcf5ef2aSThomas Huth     TCGv_i64 hi = tcg_temp_new_i64();
7219fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
7220fcf5ef2aSThomas Huth 
7221fcf5ef2aSThomas Huth     if (Rc(ctx->opcode)) {
7222fcf5ef2aSThomas Huth         tcg_gen_mulu2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)],
7223fcf5ef2aSThomas Huth                           cpu_gpr[rB(ctx->opcode)]);
7224fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t1, 0);
7225fcf5ef2aSThomas Huth     } else {
7226fcf5ef2aSThomas Huth         tcg_gen_muls2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)],
7227fcf5ef2aSThomas Huth                           cpu_gpr[rB(ctx->opcode)]);
7228fcf5ef2aSThomas Huth         tcg_gen_sari_i64(t1, cpu_gpr[rC(ctx->opcode)], 63);
7229fcf5ef2aSThomas Huth     }
7230fcf5ef2aSThomas Huth     tcg_gen_add2_i64(t1, cpu_gpr[rD(ctx->opcode)], lo, hi,
7231fcf5ef2aSThomas Huth                      cpu_gpr[rC(ctx->opcode)], t1);
7232fcf5ef2aSThomas Huth     tcg_temp_free_i64(lo);
7233fcf5ef2aSThomas Huth     tcg_temp_free_i64(hi);
7234fcf5ef2aSThomas Huth     tcg_temp_free_i64(t1);
7235fcf5ef2aSThomas Huth }
7236fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
7237fcf5ef2aSThomas Huth 
7238fcf5ef2aSThomas Huth static void gen_tbegin(DisasContext *ctx)
7239fcf5ef2aSThomas Huth {
7240fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {
7241fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);
7242fcf5ef2aSThomas Huth         return;
7243fcf5ef2aSThomas Huth     }
7244fcf5ef2aSThomas Huth     gen_helper_tbegin(cpu_env);
7245fcf5ef2aSThomas Huth }
7246fcf5ef2aSThomas Huth 
7247fcf5ef2aSThomas Huth #define GEN_TM_NOOP(name)                                      \
7248fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx)               \
7249fcf5ef2aSThomas Huth {                                                              \
7250fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {                          \
7251fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);   \
7252fcf5ef2aSThomas Huth         return;                                                \
7253fcf5ef2aSThomas Huth     }                                                          \
7254efe843d8SDavid Gibson     /*                                                         \
7255efe843d8SDavid Gibson      * Because tbegin always fails in QEMU, these user         \
7256fcf5ef2aSThomas Huth      * space instructions all have a simple implementation:    \
7257fcf5ef2aSThomas Huth      *                                                         \
7258fcf5ef2aSThomas Huth      *     CR[0] = 0b0 || MSR[TS] || 0b0                       \
7259fcf5ef2aSThomas Huth      *           = 0b0 || 0b00    || 0b0                       \
7260fcf5ef2aSThomas Huth      */                                                        \
7261fcf5ef2aSThomas Huth     tcg_gen_movi_i32(cpu_crf[0], 0);                           \
7262fcf5ef2aSThomas Huth }
7263fcf5ef2aSThomas Huth 
7264fcf5ef2aSThomas Huth GEN_TM_NOOP(tend);
7265fcf5ef2aSThomas Huth GEN_TM_NOOP(tabort);
7266fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortwc);
7267fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortwci);
7268fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortdc);
7269fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortdci);
7270fcf5ef2aSThomas Huth GEN_TM_NOOP(tsr);
7271efe843d8SDavid Gibson 
7272b8b4576eSSuraj Jitindar Singh static inline void gen_cp_abort(DisasContext *ctx)
7273b8b4576eSSuraj Jitindar Singh {
7274efe843d8SDavid Gibson     /* Do Nothing */
7275b8b4576eSSuraj Jitindar Singh }
7276fcf5ef2aSThomas Huth 
727780b8c1eeSNikunj A Dadhania #define GEN_CP_PASTE_NOOP(name)                           \
727880b8c1eeSNikunj A Dadhania static inline void gen_##name(DisasContext *ctx)          \
727980b8c1eeSNikunj A Dadhania {                                                         \
7280efe843d8SDavid Gibson     /*                                                    \
7281efe843d8SDavid Gibson      * Generate invalid exception until we have an        \
7282efe843d8SDavid Gibson      * implementation of the copy paste facility          \
728380b8c1eeSNikunj A Dadhania      */                                                   \
728480b8c1eeSNikunj A Dadhania     gen_invalid(ctx);                                     \
728580b8c1eeSNikunj A Dadhania }
728680b8c1eeSNikunj A Dadhania 
728780b8c1eeSNikunj A Dadhania GEN_CP_PASTE_NOOP(copy)
728880b8c1eeSNikunj A Dadhania GEN_CP_PASTE_NOOP(paste)
728980b8c1eeSNikunj A Dadhania 
7290fcf5ef2aSThomas Huth static void gen_tcheck(DisasContext *ctx)
7291fcf5ef2aSThomas Huth {
7292fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {
7293fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);
7294fcf5ef2aSThomas Huth         return;
7295fcf5ef2aSThomas Huth     }
7296efe843d8SDavid Gibson     /*
7297efe843d8SDavid Gibson      * Because tbegin always fails, the tcheck implementation is
7298efe843d8SDavid Gibson      * simple:
7299fcf5ef2aSThomas Huth      *
7300fcf5ef2aSThomas Huth      * CR[CRF] = TDOOMED || MSR[TS] || 0b0
7301fcf5ef2aSThomas Huth      *         = 0b1 || 0b00 || 0b0
7302fcf5ef2aSThomas Huth      */
7303fcf5ef2aSThomas Huth     tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0x8);
7304fcf5ef2aSThomas Huth }
7305fcf5ef2aSThomas Huth 
7306fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
7307fcf5ef2aSThomas Huth #define GEN_TM_PRIV_NOOP(name)                                 \
7308fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx)               \
7309fcf5ef2aSThomas Huth {                                                              \
7310fcf5ef2aSThomas Huth     gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC);            \
7311fcf5ef2aSThomas Huth }
7312fcf5ef2aSThomas Huth 
7313fcf5ef2aSThomas Huth #else
7314fcf5ef2aSThomas Huth 
7315fcf5ef2aSThomas Huth #define GEN_TM_PRIV_NOOP(name)                                 \
7316fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx)               \
7317fcf5ef2aSThomas Huth {                                                              \
7318fcf5ef2aSThomas Huth     CHK_SV;                                                    \
7319fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {                          \
7320fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);   \
7321fcf5ef2aSThomas Huth         return;                                                \
7322fcf5ef2aSThomas Huth     }                                                          \
7323efe843d8SDavid Gibson     /*                                                         \
7324efe843d8SDavid Gibson      * Because tbegin always fails, the implementation is      \
7325fcf5ef2aSThomas Huth      * simple:                                                 \
7326fcf5ef2aSThomas Huth      *                                                         \
7327fcf5ef2aSThomas Huth      *   CR[0] = 0b0 || MSR[TS] || 0b0                         \
7328fcf5ef2aSThomas Huth      *         = 0b0 || 0b00 | 0b0                             \
7329fcf5ef2aSThomas Huth      */                                                        \
7330fcf5ef2aSThomas Huth     tcg_gen_movi_i32(cpu_crf[0], 0);                           \
7331fcf5ef2aSThomas Huth }
7332fcf5ef2aSThomas Huth 
7333fcf5ef2aSThomas Huth #endif
7334fcf5ef2aSThomas Huth 
7335fcf5ef2aSThomas Huth GEN_TM_PRIV_NOOP(treclaim);
7336fcf5ef2aSThomas Huth GEN_TM_PRIV_NOOP(trechkpt);
7337fcf5ef2aSThomas Huth 
73381a404c91SMark Cave-Ayland static inline void get_fpr(TCGv_i64 dst, int regno)
73391a404c91SMark Cave-Ayland {
7340e7d3b272SMark Cave-Ayland     tcg_gen_ld_i64(dst, cpu_env, fpr_offset(regno));
73411a404c91SMark Cave-Ayland }
73421a404c91SMark Cave-Ayland 
73431a404c91SMark Cave-Ayland static inline void set_fpr(int regno, TCGv_i64 src)
73441a404c91SMark Cave-Ayland {
7345e7d3b272SMark Cave-Ayland     tcg_gen_st_i64(src, cpu_env, fpr_offset(regno));
73461a404c91SMark Cave-Ayland }
73471a404c91SMark Cave-Ayland 
7348c4a18dbfSMark Cave-Ayland static inline void get_avr64(TCGv_i64 dst, int regno, bool high)
7349c4a18dbfSMark Cave-Ayland {
735037da91f1SMark Cave-Ayland     tcg_gen_ld_i64(dst, cpu_env, avr64_offset(regno, high));
7351c4a18dbfSMark Cave-Ayland }
7352c4a18dbfSMark Cave-Ayland 
7353c4a18dbfSMark Cave-Ayland static inline void set_avr64(int regno, TCGv_i64 src, bool high)
7354c4a18dbfSMark Cave-Ayland {
735537da91f1SMark Cave-Ayland     tcg_gen_st_i64(src, cpu_env, avr64_offset(regno, high));
7356c4a18dbfSMark Cave-Ayland }
7357c4a18dbfSMark Cave-Ayland 
7358c9826ae9SRichard Henderson /*
7359f2aabda8SRichard Henderson  * Helpers for decodetree used by !function for decoding arguments.
7360f2aabda8SRichard Henderson  */
7361d39b2cc7SLuis Pires static int times_2(DisasContext *ctx, int x)
7362d39b2cc7SLuis Pires {
7363d39b2cc7SLuis Pires     return x * 2;
7364d39b2cc7SLuis Pires }
7365d39b2cc7SLuis Pires 
7366f2aabda8SRichard Henderson static int times_4(DisasContext *ctx, int x)
7367f2aabda8SRichard Henderson {
7368f2aabda8SRichard Henderson     return x * 4;
7369f2aabda8SRichard Henderson }
7370f2aabda8SRichard Henderson 
7371e10271e1SMatheus Ferst static int times_16(DisasContext *ctx, int x)
7372e10271e1SMatheus Ferst {
7373e10271e1SMatheus Ferst     return x * 16;
7374e10271e1SMatheus Ferst }
7375e10271e1SMatheus Ferst 
7376f2aabda8SRichard Henderson /*
7377c9826ae9SRichard Henderson  * Helpers for trans_* functions to check for specific insns flags.
7378c9826ae9SRichard Henderson  * Use token pasting to ensure that we use the proper flag with the
7379c9826ae9SRichard Henderson  * proper variable.
7380c9826ae9SRichard Henderson  */
7381c9826ae9SRichard Henderson #define REQUIRE_INSNS_FLAGS(CTX, NAME) \
7382c9826ae9SRichard Henderson     do {                                                \
7383c9826ae9SRichard Henderson         if (((CTX)->insns_flags & PPC_##NAME) == 0) {   \
7384c9826ae9SRichard Henderson             return false;                               \
7385c9826ae9SRichard Henderson         }                                               \
7386c9826ae9SRichard Henderson     } while (0)
7387c9826ae9SRichard Henderson 
7388c9826ae9SRichard Henderson #define REQUIRE_INSNS_FLAGS2(CTX, NAME) \
7389c9826ae9SRichard Henderson     do {                                                \
7390c9826ae9SRichard Henderson         if (((CTX)->insns_flags2 & PPC2_##NAME) == 0) { \
7391c9826ae9SRichard Henderson             return false;                               \
7392c9826ae9SRichard Henderson         }                                               \
7393c9826ae9SRichard Henderson     } while (0)
7394c9826ae9SRichard Henderson 
7395c9826ae9SRichard Henderson /* Then special-case the check for 64-bit so that we elide code for ppc32. */
7396c9826ae9SRichard Henderson #if TARGET_LONG_BITS == 32
7397c9826ae9SRichard Henderson # define REQUIRE_64BIT(CTX)  return false
7398c9826ae9SRichard Henderson #else
7399c9826ae9SRichard Henderson # define REQUIRE_64BIT(CTX)  REQUIRE_INSNS_FLAGS(CTX, 64B)
7400c9826ae9SRichard Henderson #endif
7401c9826ae9SRichard Henderson 
7402e2205a46SBruno Larsen #define REQUIRE_VECTOR(CTX)                             \
7403e2205a46SBruno Larsen     do {                                                \
7404e2205a46SBruno Larsen         if (unlikely(!(CTX)->altivec_enabled)) {        \
7405e2205a46SBruno Larsen             gen_exception((CTX), POWERPC_EXCP_VPU);     \
7406e2205a46SBruno Larsen             return true;                                \
7407e2205a46SBruno Larsen         }                                               \
7408e2205a46SBruno Larsen     } while (0)
7409e2205a46SBruno Larsen 
74108226cb2dSBruno Larsen (billionai) #define REQUIRE_VSX(CTX)                                \
74118226cb2dSBruno Larsen (billionai)     do {                                                \
74128226cb2dSBruno Larsen (billionai)         if (unlikely(!(CTX)->vsx_enabled)) {            \
74138226cb2dSBruno Larsen (billionai)             gen_exception((CTX), POWERPC_EXCP_VSXU);    \
74148226cb2dSBruno Larsen (billionai)             return true;                                \
74158226cb2dSBruno Larsen (billionai)         }                                               \
74168226cb2dSBruno Larsen (billionai)     } while (0)
74178226cb2dSBruno Larsen (billionai) 
741886057426SFernando Valle #define REQUIRE_FPU(ctx)                                \
741986057426SFernando Valle     do {                                                \
742086057426SFernando Valle         if (unlikely(!(ctx)->fpu_enabled)) {            \
742186057426SFernando Valle             gen_exception((ctx), POWERPC_EXCP_FPU);     \
742286057426SFernando Valle             return true;                                \
742386057426SFernando Valle         }                                               \
742486057426SFernando Valle     } while (0)
742586057426SFernando Valle 
7426f2aabda8SRichard Henderson /*
7427f2aabda8SRichard Henderson  * Helpers for implementing sets of trans_* functions.
7428f2aabda8SRichard Henderson  * Defer the implementation of NAME to FUNC, with optional extra arguments.
7429f2aabda8SRichard Henderson  */
7430f2aabda8SRichard Henderson #define TRANS(NAME, FUNC, ...) \
7431f2aabda8SRichard Henderson     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
7432f2aabda8SRichard Henderson     { return FUNC(ctx, a, __VA_ARGS__); }
7433f2aabda8SRichard Henderson 
7434f2aabda8SRichard Henderson #define TRANS64(NAME, FUNC, ...) \
7435f2aabda8SRichard Henderson     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
7436f2aabda8SRichard Henderson     { REQUIRE_64BIT(ctx); return FUNC(ctx, a, __VA_ARGS__); }
7437f2aabda8SRichard Henderson 
7438f2aabda8SRichard Henderson /* TODO: More TRANS* helpers for extra insn_flags checks. */
7439f2aabda8SRichard Henderson 
7440f2aabda8SRichard Henderson 
744199082815SRichard Henderson #include "decode-insn32.c.inc"
744299082815SRichard Henderson #include "decode-insn64.c.inc"
7443565cb109SGustavo Romero #include "power8-pmu-regs.c.inc"
7444565cb109SGustavo Romero 
7445725b2d4dSFernando Eckhardt Valle /*
7446725b2d4dSFernando Eckhardt Valle  * Incorporate CIA into the constant when R=1.
7447725b2d4dSFernando Eckhardt Valle  * Validate that when R=1, RA=0.
7448725b2d4dSFernando Eckhardt Valle  */
7449725b2d4dSFernando Eckhardt Valle static bool resolve_PLS_D(DisasContext *ctx, arg_D *d, arg_PLS_D *a)
7450725b2d4dSFernando Eckhardt Valle {
7451725b2d4dSFernando Eckhardt Valle     d->rt = a->rt;
7452725b2d4dSFernando Eckhardt Valle     d->ra = a->ra;
7453725b2d4dSFernando Eckhardt Valle     d->si = a->si;
7454725b2d4dSFernando Eckhardt Valle     if (a->r) {
7455725b2d4dSFernando Eckhardt Valle         if (unlikely(a->ra != 0)) {
7456725b2d4dSFernando Eckhardt Valle             gen_invalid(ctx);
7457725b2d4dSFernando Eckhardt Valle             return false;
7458725b2d4dSFernando Eckhardt Valle         }
7459725b2d4dSFernando Eckhardt Valle         d->si += ctx->cia;
7460725b2d4dSFernando Eckhardt Valle     }
7461725b2d4dSFernando Eckhardt Valle     return true;
7462725b2d4dSFernando Eckhardt Valle }
7463725b2d4dSFernando Eckhardt Valle 
746499082815SRichard Henderson #include "translate/fixedpoint-impl.c.inc"
746599082815SRichard Henderson 
7466139c1837SPaolo Bonzini #include "translate/fp-impl.c.inc"
7467fcf5ef2aSThomas Huth 
7468139c1837SPaolo Bonzini #include "translate/vmx-impl.c.inc"
7469fcf5ef2aSThomas Huth 
7470139c1837SPaolo Bonzini #include "translate/vsx-impl.c.inc"
7471fcf5ef2aSThomas Huth 
7472139c1837SPaolo Bonzini #include "translate/dfp-impl.c.inc"
7473fcf5ef2aSThomas Huth 
7474139c1837SPaolo Bonzini #include "translate/spe-impl.c.inc"
7475fcf5ef2aSThomas Huth 
74761f26c751SDaniel Henrique Barboza #include "translate/branch-impl.c.inc"
74771f26c751SDaniel Henrique Barboza 
74785cb091a4SNikunj A Dadhania /* Handles lfdp, lxsd, lxssp */
74795cb091a4SNikunj A Dadhania static void gen_dform39(DisasContext *ctx)
74805cb091a4SNikunj A Dadhania {
74815cb091a4SNikunj A Dadhania     switch (ctx->opcode & 0x3) {
74825cb091a4SNikunj A Dadhania     case 0: /* lfdp */
74835cb091a4SNikunj A Dadhania         if (ctx->insns_flags2 & PPC2_ISA205) {
74845cb091a4SNikunj A Dadhania             return gen_lfdp(ctx);
74855cb091a4SNikunj A Dadhania         }
74865cb091a4SNikunj A Dadhania         break;
74875cb091a4SNikunj A Dadhania     case 2: /* lxsd */
74885cb091a4SNikunj A Dadhania         if (ctx->insns_flags2 & PPC2_ISA300) {
74895cb091a4SNikunj A Dadhania             return gen_lxsd(ctx);
74905cb091a4SNikunj A Dadhania         }
74915cb091a4SNikunj A Dadhania         break;
74925cb091a4SNikunj A Dadhania     case 3: /* lxssp */
74935cb091a4SNikunj A Dadhania         if (ctx->insns_flags2 & PPC2_ISA300) {
74945cb091a4SNikunj A Dadhania             return gen_lxssp(ctx);
74955cb091a4SNikunj A Dadhania         }
74965cb091a4SNikunj A Dadhania         break;
74975cb091a4SNikunj A Dadhania     }
74985cb091a4SNikunj A Dadhania     return gen_invalid(ctx);
74995cb091a4SNikunj A Dadhania }
75005cb091a4SNikunj A Dadhania 
7501d59ba583SNikunj A Dadhania /* handles stfdp, lxv, stxsd, stxssp lxvx */
7502e3001664SNikunj A Dadhania static void gen_dform3D(DisasContext *ctx)
7503e3001664SNikunj A Dadhania {
750472b70d5cSLucas Mateus Castro (alqotel)     if ((ctx->opcode & 3) != 1) { /* DS-FORM */
7505e3001664SNikunj A Dadhania         switch (ctx->opcode & 0x3) {
7506e3001664SNikunj A Dadhania         case 0: /* stfdp */
7507e3001664SNikunj A Dadhania             if (ctx->insns_flags2 & PPC2_ISA205) {
7508e3001664SNikunj A Dadhania                 return gen_stfdp(ctx);
7509e3001664SNikunj A Dadhania             }
7510e3001664SNikunj A Dadhania             break;
7511e3001664SNikunj A Dadhania         case 2: /* stxsd */
7512e3001664SNikunj A Dadhania             if (ctx->insns_flags2 & PPC2_ISA300) {
7513e3001664SNikunj A Dadhania                 return gen_stxsd(ctx);
7514e3001664SNikunj A Dadhania             }
7515e3001664SNikunj A Dadhania             break;
7516e3001664SNikunj A Dadhania         case 3: /* stxssp */
7517e3001664SNikunj A Dadhania             if (ctx->insns_flags2 & PPC2_ISA300) {
7518e3001664SNikunj A Dadhania                 return gen_stxssp(ctx);
7519e3001664SNikunj A Dadhania             }
7520e3001664SNikunj A Dadhania             break;
7521e3001664SNikunj A Dadhania         }
7522e3001664SNikunj A Dadhania     }
7523e3001664SNikunj A Dadhania     return gen_invalid(ctx);
7524e3001664SNikunj A Dadhania }
7525e3001664SNikunj A Dadhania 
75269d69cfa2SLijun Pan #if defined(TARGET_PPC64)
75279d69cfa2SLijun Pan /* brd */
75289d69cfa2SLijun Pan static void gen_brd(DisasContext *ctx)
75299d69cfa2SLijun Pan {
75309d69cfa2SLijun Pan     tcg_gen_bswap64_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
75319d69cfa2SLijun Pan }
75329d69cfa2SLijun Pan 
75339d69cfa2SLijun Pan /* brw */
75349d69cfa2SLijun Pan static void gen_brw(DisasContext *ctx)
75359d69cfa2SLijun Pan {
75369d69cfa2SLijun Pan     tcg_gen_bswap64_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
75379d69cfa2SLijun Pan     tcg_gen_rotli_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 32);
75389d69cfa2SLijun Pan 
75399d69cfa2SLijun Pan }
75409d69cfa2SLijun Pan 
75419d69cfa2SLijun Pan /* brh */
75429d69cfa2SLijun Pan static void gen_brh(DisasContext *ctx)
75439d69cfa2SLijun Pan {
7544491b3ccaSPhilippe Mathieu-Daudé     TCGv_i64 mask = tcg_constant_i64(0x00ff00ff00ff00ffull);
75459d69cfa2SLijun Pan     TCGv_i64 t1 = tcg_temp_new_i64();
75469d69cfa2SLijun Pan     TCGv_i64 t2 = tcg_temp_new_i64();
75479d69cfa2SLijun Pan 
75489d69cfa2SLijun Pan     tcg_gen_shri_i64(t1, cpu_gpr[rS(ctx->opcode)], 8);
7549491b3ccaSPhilippe Mathieu-Daudé     tcg_gen_and_i64(t2, t1, mask);
7550491b3ccaSPhilippe Mathieu-Daudé     tcg_gen_and_i64(t1, cpu_gpr[rS(ctx->opcode)], mask);
75519d69cfa2SLijun Pan     tcg_gen_shli_i64(t1, t1, 8);
75529d69cfa2SLijun Pan     tcg_gen_or_i64(cpu_gpr[rA(ctx->opcode)], t1, t2);
75539d69cfa2SLijun Pan 
75549d69cfa2SLijun Pan     tcg_temp_free_i64(t1);
75559d69cfa2SLijun Pan     tcg_temp_free_i64(t2);
75569d69cfa2SLijun Pan }
75579d69cfa2SLijun Pan #endif
75589d69cfa2SLijun Pan 
7559fcf5ef2aSThomas Huth static opcode_t opcodes[] = {
75609d69cfa2SLijun Pan #if defined(TARGET_PPC64)
75619d69cfa2SLijun Pan GEN_HANDLER_E(brd, 0x1F, 0x1B, 0x05, 0x0000F801, PPC_NONE, PPC2_ISA310),
75629d69cfa2SLijun Pan GEN_HANDLER_E(brw, 0x1F, 0x1B, 0x04, 0x0000F801, PPC_NONE, PPC2_ISA310),
75639d69cfa2SLijun Pan GEN_HANDLER_E(brh, 0x1F, 0x1B, 0x06, 0x0000F801, PPC_NONE, PPC2_ISA310),
75649d69cfa2SLijun Pan #endif
7565fcf5ef2aSThomas Huth GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE),
7566fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7567fcf5ef2aSThomas Huth GEN_HANDLER_E(cmpeqb, 0x1F, 0x00, 0x07, 0x00600000, PPC_NONE, PPC2_ISA300),
7568fcf5ef2aSThomas Huth #endif
7569fcf5ef2aSThomas Huth GEN_HANDLER_E(cmpb, 0x1F, 0x1C, 0x0F, 0x00000001, PPC_NONE, PPC2_ISA205),
7570fcf5ef2aSThomas Huth GEN_HANDLER_E(cmprb, 0x1F, 0x00, 0x06, 0x00400001, PPC_NONE, PPC2_ISA300),
7571fcf5ef2aSThomas Huth GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL),
7572fcf5ef2aSThomas Huth GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7573fcf5ef2aSThomas Huth GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7574fcf5ef2aSThomas Huth GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER),
7575fcf5ef2aSThomas Huth GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER),
7576fcf5ef2aSThomas Huth GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER),
7577fcf5ef2aSThomas Huth GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER),
7578fcf5ef2aSThomas Huth GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7579fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7580fcf5ef2aSThomas Huth GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B),
7581fcf5ef2aSThomas Huth #endif
7582fcf5ef2aSThomas Huth GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER),
7583fcf5ef2aSThomas Huth GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER),
7584fcf5ef2aSThomas Huth GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7585fcf5ef2aSThomas Huth GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7586fcf5ef2aSThomas Huth GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7587fcf5ef2aSThomas Huth GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER),
7588fcf5ef2aSThomas Huth GEN_HANDLER_E(cnttzw, 0x1F, 0x1A, 0x10, 0x00000000, PPC_NONE, PPC2_ISA300),
758980b8c1eeSNikunj A Dadhania GEN_HANDLER_E(copy, 0x1F, 0x06, 0x18, 0x03C00001, PPC_NONE, PPC2_ISA300),
7590b8b4576eSSuraj Jitindar Singh GEN_HANDLER_E(cp_abort, 0x1F, 0x06, 0x1A, 0x03FFF801, PPC_NONE, PPC2_ISA300),
759180b8c1eeSNikunj A Dadhania GEN_HANDLER_E(paste, 0x1F, 0x06, 0x1C, 0x03C00000, PPC_NONE, PPC2_ISA300),
7592fcf5ef2aSThomas Huth GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER),
7593fcf5ef2aSThomas Huth GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER),
7594fcf5ef2aSThomas Huth GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7595fcf5ef2aSThomas Huth GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7596fcf5ef2aSThomas Huth GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7597fcf5ef2aSThomas Huth GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7598fcf5ef2aSThomas Huth GEN_HANDLER(popcntb, 0x1F, 0x1A, 0x03, 0x0000F801, PPC_POPCNTB),
7599fcf5ef2aSThomas Huth GEN_HANDLER(popcntw, 0x1F, 0x1A, 0x0b, 0x0000F801, PPC_POPCNTWD),
7600fcf5ef2aSThomas Huth GEN_HANDLER_E(prtyw, 0x1F, 0x1A, 0x04, 0x0000F801, PPC_NONE, PPC2_ISA205),
7601fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7602fcf5ef2aSThomas Huth GEN_HANDLER(popcntd, 0x1F, 0x1A, 0x0F, 0x0000F801, PPC_POPCNTWD),
7603fcf5ef2aSThomas Huth GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B),
7604fcf5ef2aSThomas Huth GEN_HANDLER_E(cnttzd, 0x1F, 0x1A, 0x11, 0x00000000, PPC_NONE, PPC2_ISA300),
7605fcf5ef2aSThomas Huth GEN_HANDLER_E(darn, 0x1F, 0x13, 0x17, 0x001CF801, PPC_NONE, PPC2_ISA300),
7606fcf5ef2aSThomas Huth GEN_HANDLER_E(prtyd, 0x1F, 0x1A, 0x05, 0x0000F801, PPC_NONE, PPC2_ISA205),
7607fcf5ef2aSThomas Huth GEN_HANDLER_E(bpermd, 0x1F, 0x1C, 0x07, 0x00000001, PPC_NONE, PPC2_PERM_ISA206),
7608fcf5ef2aSThomas Huth #endif
7609fcf5ef2aSThomas Huth GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7610fcf5ef2aSThomas Huth GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7611fcf5ef2aSThomas Huth GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7612fcf5ef2aSThomas Huth GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER),
7613fcf5ef2aSThomas Huth GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER),
7614fcf5ef2aSThomas Huth GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER),
7615fcf5ef2aSThomas Huth GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER),
7616fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7617fcf5ef2aSThomas Huth GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B),
7618fcf5ef2aSThomas Huth GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B),
7619fcf5ef2aSThomas Huth GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B),
7620fcf5ef2aSThomas Huth GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B),
7621fcf5ef2aSThomas Huth GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B),
7622fcf5ef2aSThomas Huth GEN_HANDLER2_E(extswsli0, "extswsli", 0x1F, 0x1A, 0x1B, 0x00000000,
7623fcf5ef2aSThomas Huth                PPC_NONE, PPC2_ISA300),
7624fcf5ef2aSThomas Huth GEN_HANDLER2_E(extswsli1, "extswsli", 0x1F, 0x1B, 0x1B, 0x00000000,
7625fcf5ef2aSThomas Huth                PPC_NONE, PPC2_ISA300),
7626fcf5ef2aSThomas Huth #endif
76275cb091a4SNikunj A Dadhania /* handles lfdp, lxsd, lxssp */
76285cb091a4SNikunj A Dadhania GEN_HANDLER_E(dform39, 0x39, 0xFF, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA205),
762972b70d5cSLucas Mateus Castro (alqotel) /* handles stfdp, stxsd, stxssp */
7630e3001664SNikunj A Dadhania GEN_HANDLER_E(dform3D, 0x3D, 0xFF, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA205),
7631fcf5ef2aSThomas Huth GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7632fcf5ef2aSThomas Huth GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
7633fcf5ef2aSThomas Huth GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING),
7634fcf5ef2aSThomas Huth GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING),
7635fcf5ef2aSThomas Huth GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING),
7636fcf5ef2aSThomas Huth GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING),
7637c8fd8373SCédric Le Goater GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x01FFF801, PPC_MEM_EIEIO),
7638fcf5ef2aSThomas Huth GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM),
7639fcf5ef2aSThomas Huth GEN_HANDLER_E(lbarx, 0x1F, 0x14, 0x01, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
7640fcf5ef2aSThomas Huth GEN_HANDLER_E(lharx, 0x1F, 0x14, 0x03, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
7641fcf5ef2aSThomas Huth GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000000, PPC_RES),
7642a68a6146SBalamuruhan S GEN_HANDLER_E(lwat, 0x1F, 0x06, 0x12, 0x00000001, PPC_NONE, PPC2_ISA300),
7643a3401188SBalamuruhan S GEN_HANDLER_E(stwat, 0x1F, 0x06, 0x16, 0x00000001, PPC_NONE, PPC2_ISA300),
7644fcf5ef2aSThomas Huth GEN_HANDLER_E(stbcx_, 0x1F, 0x16, 0x15, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
7645fcf5ef2aSThomas Huth GEN_HANDLER_E(sthcx_, 0x1F, 0x16, 0x16, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
7646fcf5ef2aSThomas Huth GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES),
7647fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7648a68a6146SBalamuruhan S GEN_HANDLER_E(ldat, 0x1F, 0x06, 0x13, 0x00000001, PPC_NONE, PPC2_ISA300),
7649a3401188SBalamuruhan S GEN_HANDLER_E(stdat, 0x1F, 0x06, 0x17, 0x00000001, PPC_NONE, PPC2_ISA300),
7650fcf5ef2aSThomas Huth GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000000, PPC_64B),
7651fcf5ef2aSThomas Huth GEN_HANDLER_E(lqarx, 0x1F, 0x14, 0x08, 0, PPC_NONE, PPC2_LSQ_ISA207),
7652fcf5ef2aSThomas Huth GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B),
7653fcf5ef2aSThomas Huth GEN_HANDLER_E(stqcx_, 0x1F, 0x16, 0x05, 0, PPC_NONE, PPC2_LSQ_ISA207),
7654fcf5ef2aSThomas Huth #endif
7655fcf5ef2aSThomas Huth GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC),
7656fcf5ef2aSThomas Huth GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT),
7657c09cec68SNikunj A Dadhania GEN_HANDLER_E(wait, 0x1F, 0x1E, 0x00, 0x039FF801, PPC_NONE, PPC2_ISA300),
7658fcf5ef2aSThomas Huth GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
7659fcf5ef2aSThomas Huth GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
7660fcf5ef2aSThomas Huth GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW),
7661fcf5ef2aSThomas Huth GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW),
7662fcf5ef2aSThomas Huth GEN_HANDLER_E(bctar, 0x13, 0x10, 0x11, 0x0000E000, PPC_NONE, PPC2_BCTAR_ISA207),
7663fcf5ef2aSThomas Huth GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER),
7664fcf5ef2aSThomas Huth GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW),
7665fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7666fcf5ef2aSThomas Huth GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B),
76673c89b8d6SNicholas Piggin #if !defined(CONFIG_USER_ONLY)
76683c89b8d6SNicholas Piggin /* Top bit of opc2 corresponds with low bit of LEV, so use two handlers */
76693c89b8d6SNicholas Piggin GEN_HANDLER_E(scv, 0x11, 0x10, 0xFF, 0x03FFF01E, PPC_NONE, PPC2_ISA300),
76703c89b8d6SNicholas Piggin GEN_HANDLER_E(scv, 0x11, 0x00, 0xFF, 0x03FFF01E, PPC_NONE, PPC2_ISA300),
76713c89b8d6SNicholas Piggin GEN_HANDLER_E(rfscv, 0x13, 0x12, 0x02, 0x03FF8001, PPC_NONE, PPC2_ISA300),
76723c89b8d6SNicholas Piggin #endif
7673cdee0e72SNikunj A Dadhania GEN_HANDLER_E(stop, 0x13, 0x12, 0x0b, 0x03FFF801, PPC_NONE, PPC2_ISA300),
7674fcf5ef2aSThomas Huth GEN_HANDLER_E(doze, 0x13, 0x12, 0x0c, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
7675fcf5ef2aSThomas Huth GEN_HANDLER_E(nap, 0x13, 0x12, 0x0d, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
7676fcf5ef2aSThomas Huth GEN_HANDLER_E(sleep, 0x13, 0x12, 0x0e, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
7677fcf5ef2aSThomas Huth GEN_HANDLER_E(rvwinkle, 0x13, 0x12, 0x0f, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
7678fcf5ef2aSThomas Huth GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H),
7679fcf5ef2aSThomas Huth #endif
76803c89b8d6SNicholas Piggin /* Top bit of opc2 corresponds with low bit of LEV, so use two handlers */
76813c89b8d6SNicholas Piggin GEN_HANDLER(sc, 0x11, 0x11, 0xFF, 0x03FFF01D, PPC_FLOW),
76823c89b8d6SNicholas Piggin GEN_HANDLER(sc, 0x11, 0x01, 0xFF, 0x03FFF01D, PPC_FLOW),
7683fcf5ef2aSThomas Huth GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW),
7684fcf5ef2aSThomas Huth GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
7685fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7686fcf5ef2aSThomas Huth GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B),
7687fcf5ef2aSThomas Huth GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B),
7688fcf5ef2aSThomas Huth #endif
7689fcf5ef2aSThomas Huth GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC),
7690fcf5ef2aSThomas Huth GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC),
7691fcf5ef2aSThomas Huth GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC),
7692fcf5ef2aSThomas Huth GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC),
7693fcf5ef2aSThomas Huth GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB),
7694fcf5ef2aSThomas Huth GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC),
7695fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7696fcf5ef2aSThomas Huth GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B),
7697fcf5ef2aSThomas Huth GEN_HANDLER_E(setb, 0x1F, 0x00, 0x04, 0x0003F801, PPC_NONE, PPC2_ISA300),
7698b63d0434SNikunj A Dadhania GEN_HANDLER_E(mcrxrx, 0x1F, 0x00, 0x12, 0x007FF801, PPC_NONE, PPC2_ISA300),
7699fcf5ef2aSThomas Huth #endif
7700fcf5ef2aSThomas Huth GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001EF801, PPC_MISC),
7701fcf5ef2aSThomas Huth GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000000, PPC_MISC),
7702fcf5ef2aSThomas Huth GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE),
770350728199SRoman Kapl GEN_HANDLER_E(dcbfep, 0x1F, 0x1F, 0x03, 0x03C00001, PPC_NONE, PPC2_BOOKE206),
7704fcf5ef2aSThomas Huth GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE),
7705fcf5ef2aSThomas Huth GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE),
770650728199SRoman Kapl GEN_HANDLER_E(dcbstep, 0x1F, 0x1F, 0x01, 0x03E00001, PPC_NONE, PPC2_BOOKE206),
7707fcf5ef2aSThomas Huth GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x00000001, PPC_CACHE),
770850728199SRoman Kapl GEN_HANDLER_E(dcbtep, 0x1F, 0x1F, 0x09, 0x00000001, PPC_NONE, PPC2_BOOKE206),
7709fcf5ef2aSThomas Huth GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x00000001, PPC_CACHE),
771050728199SRoman Kapl GEN_HANDLER_E(dcbtstep, 0x1F, 0x1F, 0x07, 0x00000001, PPC_NONE, PPC2_BOOKE206),
7711fcf5ef2aSThomas Huth GEN_HANDLER_E(dcbtls, 0x1F, 0x06, 0x05, 0x02000001, PPC_BOOKE, PPC2_BOOKE206),
7712fcf5ef2aSThomas Huth GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZ),
771350728199SRoman Kapl GEN_HANDLER_E(dcbzep, 0x1F, 0x1F, 0x1F, 0x03C00001, PPC_NONE, PPC2_BOOKE206),
7714fcf5ef2aSThomas Huth GEN_HANDLER(dst, 0x1F, 0x16, 0x0A, 0x01800001, PPC_ALTIVEC),
771599d45f8fSBALATON Zoltan GEN_HANDLER(dstst, 0x1F, 0x16, 0x0B, 0x01800001, PPC_ALTIVEC),
7716fcf5ef2aSThomas Huth GEN_HANDLER(dss, 0x1F, 0x16, 0x19, 0x019FF801, PPC_ALTIVEC),
7717fcf5ef2aSThomas Huth GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI),
771850728199SRoman Kapl GEN_HANDLER_E(icbiep, 0x1F, 0x1F, 0x1E, 0x03E00001, PPC_NONE, PPC2_BOOKE206),
7719fcf5ef2aSThomas Huth GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA),
7720fcf5ef2aSThomas Huth GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT),
7721fcf5ef2aSThomas Huth GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT),
7722fcf5ef2aSThomas Huth GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT),
7723fcf5ef2aSThomas Huth GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT),
7724fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7725fcf5ef2aSThomas Huth GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B),
7726fcf5ef2aSThomas Huth GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
7727fcf5ef2aSThomas Huth              PPC_SEGMENT_64B),
7728fcf5ef2aSThomas Huth GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B),
7729fcf5ef2aSThomas Huth GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
7730fcf5ef2aSThomas Huth              PPC_SEGMENT_64B),
7731fcf5ef2aSThomas Huth GEN_HANDLER2(slbmte, "slbmte", 0x1F, 0x12, 0x0C, 0x001F0001, PPC_SEGMENT_64B),
7732fcf5ef2aSThomas Huth GEN_HANDLER2(slbmfee, "slbmfee", 0x1F, 0x13, 0x1C, 0x001F0001, PPC_SEGMENT_64B),
7733fcf5ef2aSThomas Huth GEN_HANDLER2(slbmfev, "slbmfev", 0x1F, 0x13, 0x1A, 0x001F0001, PPC_SEGMENT_64B),
7734fcf5ef2aSThomas Huth GEN_HANDLER2(slbfee_, "slbfee.", 0x1F, 0x13, 0x1E, 0x001F0000, PPC_SEGMENT_64B),
7735fcf5ef2aSThomas Huth #endif
7736fcf5ef2aSThomas Huth GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA),
7737efe843d8SDavid Gibson /*
7738efe843d8SDavid Gibson  * XXX Those instructions will need to be handled differently for
7739efe843d8SDavid Gibson  * different ISA versions
7740efe843d8SDavid Gibson  */
7741fcf5ef2aSThomas Huth GEN_HANDLER(tlbiel, 0x1F, 0x12, 0x08, 0x001F0001, PPC_MEM_TLBIE),
7742fcf5ef2aSThomas Huth GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x001F0001, PPC_MEM_TLBIE),
7743c8830502SSuraj Jitindar Singh GEN_HANDLER_E(tlbiel, 0x1F, 0x12, 0x08, 0x00100001, PPC_NONE, PPC2_ISA300),
7744c8830502SSuraj Jitindar Singh GEN_HANDLER_E(tlbie, 0x1F, 0x12, 0x09, 0x00100001, PPC_NONE, PPC2_ISA300),
7745fcf5ef2aSThomas Huth GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC),
7746fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7747fcf5ef2aSThomas Huth GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x031FFC01, PPC_SLBI),
7748fcf5ef2aSThomas Huth GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI),
7749a63f1dfcSNikunj A Dadhania GEN_HANDLER_E(slbieg, 0x1F, 0x12, 0x0E, 0x001F0001, PPC_NONE, PPC2_ISA300),
775062d897caSNikunj A Dadhania GEN_HANDLER_E(slbsync, 0x1F, 0x12, 0x0A, 0x03FFF801, PPC_NONE, PPC2_ISA300),
7751fcf5ef2aSThomas Huth #endif
7752fcf5ef2aSThomas Huth GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN),
7753fcf5ef2aSThomas Huth GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN),
7754fcf5ef2aSThomas Huth GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR),
7755fcf5ef2aSThomas Huth GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR),
7756fcf5ef2aSThomas Huth GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR),
7757fcf5ef2aSThomas Huth GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR),
7758fcf5ef2aSThomas Huth GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR),
7759fcf5ef2aSThomas Huth GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR),
7760fcf5ef2aSThomas Huth GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR),
7761fcf5ef2aSThomas Huth GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR),
7762fcf5ef2aSThomas Huth GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR),
7763fcf5ef2aSThomas Huth GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR),
7764fcf5ef2aSThomas Huth GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR),
7765fcf5ef2aSThomas Huth GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR),
7766fcf5ef2aSThomas Huth GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR),
7767fcf5ef2aSThomas Huth GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR),
7768fcf5ef2aSThomas Huth GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR),
7769fcf5ef2aSThomas Huth GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR),
7770fcf5ef2aSThomas Huth GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR),
7771fcf5ef2aSThomas Huth GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR),
7772fcf5ef2aSThomas Huth GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR),
7773fcf5ef2aSThomas Huth GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR),
7774fcf5ef2aSThomas Huth GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR),
7775fcf5ef2aSThomas Huth GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR),
7776fcf5ef2aSThomas Huth GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR),
7777fcf5ef2aSThomas Huth GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR),
7778fcf5ef2aSThomas Huth GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR),
7779fcf5ef2aSThomas Huth GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR),
7780fcf5ef2aSThomas Huth GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR),
7781fcf5ef2aSThomas Huth GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR),
7782fcf5ef2aSThomas Huth GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR),
7783fcf5ef2aSThomas Huth GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR),
7784fcf5ef2aSThomas Huth GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR),
7785fcf5ef2aSThomas Huth GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR),
7786fcf5ef2aSThomas Huth GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR),
7787fcf5ef2aSThomas Huth GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR),
7788fcf5ef2aSThomas Huth GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC),
7789fcf5ef2aSThomas Huth GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC),
7790fcf5ef2aSThomas Huth GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC),
7791fcf5ef2aSThomas Huth GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB),
7792fcf5ef2aSThomas Huth GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB),
7793fcf5ef2aSThomas Huth GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER),
7794fcf5ef2aSThomas Huth GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER),
7795fcf5ef2aSThomas Huth GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER),
7796fcf5ef2aSThomas Huth GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER),
7797fcf5ef2aSThomas Huth GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER),
7798fcf5ef2aSThomas Huth GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER),
7799fcf5ef2aSThomas Huth GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
7800fcf5ef2aSThomas Huth GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
7801fcf5ef2aSThomas Huth GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2),
7802fcf5ef2aSThomas Huth GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2),
7803fcf5ef2aSThomas Huth GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
7804fcf5ef2aSThomas Huth GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2),
7805fcf5ef2aSThomas Huth GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2),
7806fcf5ef2aSThomas Huth GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2),
7807fcf5ef2aSThomas Huth GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI),
7808fcf5ef2aSThomas Huth GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA),
7809fcf5ef2aSThomas Huth GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR),
7810fcf5ef2aSThomas Huth GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR),
7811fcf5ef2aSThomas Huth GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX),
7812fcf5ef2aSThomas Huth GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX),
7813fcf5ef2aSThomas Huth GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX),
7814fcf5ef2aSThomas Huth GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX),
7815fcf5ef2aSThomas Huth GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON),
7816fcf5ef2aSThomas Huth GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON),
7817fcf5ef2aSThomas Huth GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT),
7818fcf5ef2aSThomas Huth GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON),
7819fcf5ef2aSThomas Huth GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON),
7820fcf5ef2aSThomas Huth GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP),
7821fcf5ef2aSThomas Huth GEN_HANDLER_E(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE, PPC2_BOOKE206),
7822fcf5ef2aSThomas Huth GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI),
7823fcf5ef2aSThomas Huth GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI),
7824fcf5ef2aSThomas Huth GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB),
7825fcf5ef2aSThomas Huth GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB),
7826fcf5ef2aSThomas Huth GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB),
7827fcf5ef2aSThomas Huth GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE),
7828fcf5ef2aSThomas Huth GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE),
7829fcf5ef2aSThomas Huth GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE),
7830fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbre_booke206, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001,
7831fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
7832fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbsx_booke206, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000,
7833fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
7834fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbwe_booke206, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001,
7835fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
7836fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbivax_booke206, "tlbivax", 0x1F, 0x12, 0x18, 0x00000001,
7837fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
7838fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbilx_booke206, "tlbilx", 0x1F, 0x12, 0x00, 0x03800001,
7839fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
7840fcf5ef2aSThomas Huth GEN_HANDLER2_E(msgsnd, "msgsnd", 0x1F, 0x0E, 0x06, 0x03ff0001,
7841fcf5ef2aSThomas Huth                PPC_NONE, PPC2_PRCNTL),
7842fcf5ef2aSThomas Huth GEN_HANDLER2_E(msgclr, "msgclr", 0x1F, 0x0E, 0x07, 0x03ff0001,
7843fcf5ef2aSThomas Huth                PPC_NONE, PPC2_PRCNTL),
78447af1e7b0SCédric Le Goater GEN_HANDLER2_E(msgsync, "msgsync", 0x1F, 0x16, 0x1B, 0x00000000,
78457af1e7b0SCédric Le Goater                PPC_NONE, PPC2_PRCNTL),
7846fcf5ef2aSThomas Huth GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE),
7847fcf5ef2aSThomas Huth GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000E7C01, PPC_WRTEE),
7848fcf5ef2aSThomas Huth GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC),
7849fcf5ef2aSThomas Huth GEN_HANDLER_E(mbar, 0x1F, 0x16, 0x1a, 0x001FF801,
7850fcf5ef2aSThomas Huth               PPC_BOOKE, PPC2_BOOKE206),
785127a3ea7eSBALATON Zoltan GEN_HANDLER(msync_4xx, 0x1F, 0x16, 0x12, 0x039FF801, PPC_BOOKE),
7852fcf5ef2aSThomas Huth GEN_HANDLER2_E(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001,
7853fcf5ef2aSThomas Huth                PPC_BOOKE, PPC2_BOOKE206),
78540c8d8c8bSBALATON Zoltan GEN_HANDLER2(icbt_440, "icbt", 0x1F, 0x06, 0x08, 0x03E00001,
78550c8d8c8bSBALATON Zoltan              PPC_440_SPEC),
7856fcf5ef2aSThomas Huth GEN_HANDLER(lvsl, 0x1f, 0x06, 0x00, 0x00000001, PPC_ALTIVEC),
7857fcf5ef2aSThomas Huth GEN_HANDLER(lvsr, 0x1f, 0x06, 0x01, 0x00000001, PPC_ALTIVEC),
7858fcf5ef2aSThomas Huth GEN_HANDLER(mfvscr, 0x04, 0x2, 0x18, 0x001ff800, PPC_ALTIVEC),
7859fcf5ef2aSThomas Huth GEN_HANDLER(mtvscr, 0x04, 0x2, 0x19, 0x03ff0000, PPC_ALTIVEC),
7860fcf5ef2aSThomas Huth GEN_HANDLER(vmladduhm, 0x04, 0x11, 0xFF, 0x00000000, PPC_ALTIVEC),
7861fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7862fcf5ef2aSThomas Huth GEN_HANDLER_E(maddhd_maddhdu, 0x04, 0x18, 0xFF, 0x00000000, PPC_NONE,
7863fcf5ef2aSThomas Huth               PPC2_ISA300),
7864fcf5ef2aSThomas Huth GEN_HANDLER_E(maddld, 0x04, 0x19, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA300),
78655ba7ba1dSCédric Le Goater GEN_HANDLER2_E(msgsndp, "msgsndp", 0x1F, 0x0E, 0x04, 0x03ff0001,
78665ba7ba1dSCédric Le Goater                PPC_NONE, PPC2_ISA207S),
78675ba7ba1dSCédric Le Goater GEN_HANDLER2_E(msgclrp, "msgclrp", 0x1F, 0x0E, 0x05, 0x03ff0001,
78685ba7ba1dSCédric Le Goater                PPC_NONE, PPC2_ISA207S),
7869fcf5ef2aSThomas Huth #endif
7870fcf5ef2aSThomas Huth 
7871fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_ADD
7872fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_ADD_CONST
7873fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov)         \
7874fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER),
7875fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val,                        \
7876fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
7877fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER),
7878fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
7879fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
7880fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
7881fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
7882fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
7883fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
7884fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
7885fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
78864c5920afSSuraj Jitindar Singh GEN_HANDLER_E(addex, 0x1F, 0x0A, 0x05, 0x00000000, PPC_NONE, PPC2_ISA300),
7887fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
7888fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
7889fcf5ef2aSThomas Huth 
7890fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_DIVW
7891fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov)                      \
7892fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER)
7893fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0),
7894fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1),
7895fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0),
7896fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1),
7897fcf5ef2aSThomas Huth GEN_HANDLER_E(divwe, 0x1F, 0x0B, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206),
7898fcf5ef2aSThomas Huth GEN_HANDLER_E(divweo, 0x1F, 0x0B, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206),
7899fcf5ef2aSThomas Huth GEN_HANDLER_E(divweu, 0x1F, 0x0B, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206),
7900fcf5ef2aSThomas Huth GEN_HANDLER_E(divweuo, 0x1F, 0x0B, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206),
7901fcf5ef2aSThomas Huth GEN_HANDLER_E(modsw, 0x1F, 0x0B, 0x18, 0x00000001, PPC_NONE, PPC2_ISA300),
7902fcf5ef2aSThomas Huth GEN_HANDLER_E(moduw, 0x1F, 0x0B, 0x08, 0x00000001, PPC_NONE, PPC2_ISA300),
7903fcf5ef2aSThomas Huth 
7904fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7905fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_DIVD
7906fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov)                      \
7907fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
7908fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0),
7909fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1),
7910fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0),
7911fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1),
7912fcf5ef2aSThomas Huth 
7913fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeu, 0x1F, 0x09, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206),
7914fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeuo, 0x1F, 0x09, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206),
7915fcf5ef2aSThomas Huth GEN_HANDLER_E(divde, 0x1F, 0x09, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206),
7916fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeo, 0x1F, 0x09, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206),
7917fcf5ef2aSThomas Huth GEN_HANDLER_E(modsd, 0x1F, 0x09, 0x18, 0x00000001, PPC_NONE, PPC2_ISA300),
7918fcf5ef2aSThomas Huth GEN_HANDLER_E(modud, 0x1F, 0x09, 0x08, 0x00000001, PPC_NONE, PPC2_ISA300),
7919fcf5ef2aSThomas Huth 
7920fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_MUL_HELPER
7921fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MUL_HELPER(name, opc3)                                  \
7922fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
7923fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00),
7924fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02),
7925fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17),
7926fcf5ef2aSThomas Huth #endif
7927fcf5ef2aSThomas Huth 
7928fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_SUBF
7929fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_SUBF_CONST
7930fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov)        \
7931fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER),
7932fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val,                       \
7933fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
7934fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER),
7935fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
7936fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
7937fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
7938fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
7939fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
7940fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
7941fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
7942fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
7943fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
7944fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
7945fcf5ef2aSThomas Huth 
7946fcf5ef2aSThomas Huth #undef GEN_LOGICAL1
7947fcf5ef2aSThomas Huth #undef GEN_LOGICAL2
7948fcf5ef2aSThomas Huth #define GEN_LOGICAL2(name, tcg_op, opc, type)                                 \
7949fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type)
7950fcf5ef2aSThomas Huth #define GEN_LOGICAL1(name, tcg_op, opc, type)                                 \
7951fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)
7952fcf5ef2aSThomas Huth GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER),
7953fcf5ef2aSThomas Huth GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER),
7954fcf5ef2aSThomas Huth GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER),
7955fcf5ef2aSThomas Huth GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER),
7956fcf5ef2aSThomas Huth GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER),
7957fcf5ef2aSThomas Huth GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER),
7958fcf5ef2aSThomas Huth GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER),
7959fcf5ef2aSThomas Huth GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER),
7960fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7961fcf5ef2aSThomas Huth GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B),
7962fcf5ef2aSThomas Huth #endif
7963fcf5ef2aSThomas Huth 
7964fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7965fcf5ef2aSThomas Huth #undef GEN_PPC64_R2
7966fcf5ef2aSThomas Huth #undef GEN_PPC64_R4
7967fcf5ef2aSThomas Huth #define GEN_PPC64_R2(name, opc1, opc2)                                        \
7968fcf5ef2aSThomas Huth GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
7969fcf5ef2aSThomas Huth GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
7970fcf5ef2aSThomas Huth              PPC_64B)
7971fcf5ef2aSThomas Huth #define GEN_PPC64_R4(name, opc1, opc2)                                        \
7972fcf5ef2aSThomas Huth GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
7973fcf5ef2aSThomas Huth GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000,   \
7974fcf5ef2aSThomas Huth              PPC_64B),                                                        \
7975fcf5ef2aSThomas Huth GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
7976fcf5ef2aSThomas Huth              PPC_64B),                                                        \
7977fcf5ef2aSThomas Huth GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000,   \
7978fcf5ef2aSThomas Huth              PPC_64B)
7979fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicl, 0x1E, 0x00),
7980fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicr, 0x1E, 0x02),
7981fcf5ef2aSThomas Huth GEN_PPC64_R4(rldic, 0x1E, 0x04),
7982fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcl, 0x1E, 0x08),
7983fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcr, 0x1E, 0x09),
7984fcf5ef2aSThomas Huth GEN_PPC64_R4(rldimi, 0x1E, 0x06),
7985fcf5ef2aSThomas Huth #endif
7986fcf5ef2aSThomas Huth 
7987fcf5ef2aSThomas Huth #undef GEN_LDX_E
7988fcf5ef2aSThomas Huth #define GEN_LDX_E(name, ldop, opc2, opc3, type, type2, chk)                   \
7989fcf5ef2aSThomas Huth GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000001, type, type2),
7990fcf5ef2aSThomas Huth 
7991fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
7992fcf5ef2aSThomas Huth GEN_LDX_E(ldbr, ld64ur_i64, 0x14, 0x10, PPC_NONE, PPC2_DBRX, CHK_NONE)
7993fcf5ef2aSThomas Huth 
7994fcf5ef2aSThomas Huth /* HV/P7 and later only */
7995fcf5ef2aSThomas Huth GEN_LDX_HVRM(ldcix, ld64_i64, 0x15, 0x1b, PPC_CILDST)
7996fcf5ef2aSThomas Huth GEN_LDX_HVRM(lwzcix, ld32u, 0x15, 0x18, PPC_CILDST)
7997fcf5ef2aSThomas Huth GEN_LDX_HVRM(lhzcix, ld16u, 0x15, 0x19, PPC_CILDST)
7998fcf5ef2aSThomas Huth GEN_LDX_HVRM(lbzcix, ld8u, 0x15, 0x1a, PPC_CILDST)
7999fcf5ef2aSThomas Huth #endif
8000fcf5ef2aSThomas Huth GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER)
8001fcf5ef2aSThomas Huth GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER)
8002fcf5ef2aSThomas Huth 
800350728199SRoman Kapl /* External PID based load */
800450728199SRoman Kapl #undef GEN_LDEPX
800550728199SRoman Kapl #define GEN_LDEPX(name, ldop, opc2, opc3)                                     \
800650728199SRoman Kapl GEN_HANDLER_E(name##epx, 0x1F, opc2, opc3,                                    \
800750728199SRoman Kapl               0x00000001, PPC_NONE, PPC2_BOOKE206),
800850728199SRoman Kapl 
800950728199SRoman Kapl GEN_LDEPX(lb, DEF_MEMOP(MO_UB), 0x1F, 0x02)
801050728199SRoman Kapl GEN_LDEPX(lh, DEF_MEMOP(MO_UW), 0x1F, 0x08)
801150728199SRoman Kapl GEN_LDEPX(lw, DEF_MEMOP(MO_UL), 0x1F, 0x00)
801250728199SRoman Kapl #if defined(TARGET_PPC64)
801350728199SRoman Kapl GEN_LDEPX(ld, DEF_MEMOP(MO_Q), 0x1D, 0x00)
801450728199SRoman Kapl #endif
801550728199SRoman Kapl 
8016fcf5ef2aSThomas Huth #undef GEN_STX_E
8017fcf5ef2aSThomas Huth #define GEN_STX_E(name, stop, opc2, opc3, type, type2, chk)                   \
80180123d3cbSBALATON Zoltan GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000000, type, type2),
8019fcf5ef2aSThomas Huth 
8020fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
8021fcf5ef2aSThomas Huth GEN_STX_E(stdbr, st64r_i64, 0x14, 0x14, PPC_NONE, PPC2_DBRX, CHK_NONE)
8022fcf5ef2aSThomas Huth GEN_STX_HVRM(stdcix, st64_i64, 0x15, 0x1f, PPC_CILDST)
8023fcf5ef2aSThomas Huth GEN_STX_HVRM(stwcix, st32, 0x15, 0x1c, PPC_CILDST)
8024fcf5ef2aSThomas Huth GEN_STX_HVRM(sthcix, st16, 0x15, 0x1d, PPC_CILDST)
8025fcf5ef2aSThomas Huth GEN_STX_HVRM(stbcix, st8, 0x15, 0x1e, PPC_CILDST)
8026fcf5ef2aSThomas Huth #endif
8027fcf5ef2aSThomas Huth GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER)
8028fcf5ef2aSThomas Huth GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER)
8029fcf5ef2aSThomas Huth 
803050728199SRoman Kapl #undef GEN_STEPX
803150728199SRoman Kapl #define GEN_STEPX(name, ldop, opc2, opc3)                                     \
803250728199SRoman Kapl GEN_HANDLER_E(name##epx, 0x1F, opc2, opc3,                                    \
803350728199SRoman Kapl               0x00000001, PPC_NONE, PPC2_BOOKE206),
803450728199SRoman Kapl 
803550728199SRoman Kapl GEN_STEPX(stb, DEF_MEMOP(MO_UB), 0x1F, 0x06)
803650728199SRoman Kapl GEN_STEPX(sth, DEF_MEMOP(MO_UW), 0x1F, 0x0C)
803750728199SRoman Kapl GEN_STEPX(stw, DEF_MEMOP(MO_UL), 0x1F, 0x04)
803850728199SRoman Kapl #if defined(TARGET_PPC64)
803950728199SRoman Kapl GEN_STEPX(std, DEF_MEMOP(MO_Q), 0x1D, 0x04)
804050728199SRoman Kapl #endif
804150728199SRoman Kapl 
8042fcf5ef2aSThomas Huth #undef GEN_CRLOGIC
8043fcf5ef2aSThomas Huth #define GEN_CRLOGIC(name, tcg_op, opc)                                        \
8044fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)
8045fcf5ef2aSThomas Huth GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08),
8046fcf5ef2aSThomas Huth GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04),
8047fcf5ef2aSThomas Huth GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09),
8048fcf5ef2aSThomas Huth GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07),
8049fcf5ef2aSThomas Huth GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01),
8050fcf5ef2aSThomas Huth GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E),
8051fcf5ef2aSThomas Huth GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D),
8052fcf5ef2aSThomas Huth GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06),
8053fcf5ef2aSThomas Huth 
8054fcf5ef2aSThomas Huth #undef GEN_MAC_HANDLER
8055fcf5ef2aSThomas Huth #define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
8056fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)
8057fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchw, 0x0C, 0x05),
8058fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwo, 0x0C, 0x15),
8059fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchws, 0x0C, 0x07),
8060fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwso, 0x0C, 0x17),
8061fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06),
8062fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16),
8063fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwu, 0x0C, 0x04),
8064fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14),
8065fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhw, 0x0C, 0x01),
8066fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwo, 0x0C, 0x11),
8067fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhws, 0x0C, 0x03),
8068fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwso, 0x0C, 0x13),
8069fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02),
8070fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12),
8071fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwu, 0x0C, 0x00),
8072fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10),
8073fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D),
8074fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D),
8075fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F),
8076fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F),
8077fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C),
8078fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C),
8079fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E),
8080fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E),
8081fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05),
8082fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15),
8083fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07),
8084fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17),
8085fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01),
8086fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11),
8087fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03),
8088fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13),
8089fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D),
8090fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D),
8091fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F),
8092fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F),
8093fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchw, 0x08, 0x05),
8094fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchwu, 0x08, 0x04),
8095fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhw, 0x08, 0x01),
8096fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00),
8097fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhw, 0x08, 0x0D),
8098fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C),
8099fcf5ef2aSThomas Huth 
8100fcf5ef2aSThomas Huth GEN_HANDLER2_E(tbegin, "tbegin", 0x1F, 0x0E, 0x14, 0x01DFF800, \
8101fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
8102fcf5ef2aSThomas Huth GEN_HANDLER2_E(tend,   "tend",   0x1F, 0x0E, 0x15, 0x01FFF800, \
8103fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
8104fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabort, "tabort", 0x1F, 0x0E, 0x1C, 0x03E0F800, \
8105fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
8106fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortwc, "tabortwc", 0x1F, 0x0E, 0x18, 0x00000000, \
8107fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
8108fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortwci, "tabortwci", 0x1F, 0x0E, 0x1A, 0x00000000, \
8109fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
8110fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortdc, "tabortdc", 0x1F, 0x0E, 0x19, 0x00000000, \
8111fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
8112fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortdci, "tabortdci", 0x1F, 0x0E, 0x1B, 0x00000000, \
8113fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
8114fcf5ef2aSThomas Huth GEN_HANDLER2_E(tsr, "tsr", 0x1F, 0x0E, 0x17, 0x03DFF800, \
8115fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
8116fcf5ef2aSThomas Huth GEN_HANDLER2_E(tcheck, "tcheck", 0x1F, 0x0E, 0x16, 0x007FF800, \
8117fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
8118fcf5ef2aSThomas Huth GEN_HANDLER2_E(treclaim, "treclaim", 0x1F, 0x0E, 0x1D, 0x03E0F800, \
8119fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
8120fcf5ef2aSThomas Huth GEN_HANDLER2_E(trechkpt, "trechkpt", 0x1F, 0x0E, 0x1F, 0x03FFF800, \
8121fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
8122fcf5ef2aSThomas Huth 
8123139c1837SPaolo Bonzini #include "translate/fp-ops.c.inc"
8124fcf5ef2aSThomas Huth 
8125139c1837SPaolo Bonzini #include "translate/vmx-ops.c.inc"
8126fcf5ef2aSThomas Huth 
8127139c1837SPaolo Bonzini #include "translate/vsx-ops.c.inc"
8128fcf5ef2aSThomas Huth 
8129139c1837SPaolo Bonzini #include "translate/spe-ops.c.inc"
8130fcf5ef2aSThomas Huth };
8131fcf5ef2aSThomas Huth 
81327468e2c8SBruno Larsen (billionai) /*****************************************************************************/
81337468e2c8SBruno Larsen (billionai) /* Opcode types */
81347468e2c8SBruno Larsen (billionai) enum {
81357468e2c8SBruno Larsen (billionai)     PPC_DIRECT   = 0, /* Opcode routine        */
81367468e2c8SBruno Larsen (billionai)     PPC_INDIRECT = 1, /* Indirect opcode table */
81377468e2c8SBruno Larsen (billionai) };
81387468e2c8SBruno Larsen (billionai) 
81397468e2c8SBruno Larsen (billionai) #define PPC_OPCODE_MASK 0x3
81407468e2c8SBruno Larsen (billionai) 
81417468e2c8SBruno Larsen (billionai) static inline int is_indirect_opcode(void *handler)
81427468e2c8SBruno Larsen (billionai) {
81437468e2c8SBruno Larsen (billionai)     return ((uintptr_t)handler & PPC_OPCODE_MASK) == PPC_INDIRECT;
81447468e2c8SBruno Larsen (billionai) }
81457468e2c8SBruno Larsen (billionai) 
81467468e2c8SBruno Larsen (billionai) static inline opc_handler_t **ind_table(void *handler)
81477468e2c8SBruno Larsen (billionai) {
81487468e2c8SBruno Larsen (billionai)     return (opc_handler_t **)((uintptr_t)handler & ~PPC_OPCODE_MASK);
81497468e2c8SBruno Larsen (billionai) }
81507468e2c8SBruno Larsen (billionai) 
81517468e2c8SBruno Larsen (billionai) /* Instruction table creation */
81527468e2c8SBruno Larsen (billionai) /* Opcodes tables creation */
81537468e2c8SBruno Larsen (billionai) static void fill_new_table(opc_handler_t **table, int len)
81547468e2c8SBruno Larsen (billionai) {
81557468e2c8SBruno Larsen (billionai)     int i;
81567468e2c8SBruno Larsen (billionai) 
81577468e2c8SBruno Larsen (billionai)     for (i = 0; i < len; i++) {
81587468e2c8SBruno Larsen (billionai)         table[i] = &invalid_handler;
81597468e2c8SBruno Larsen (billionai)     }
81607468e2c8SBruno Larsen (billionai) }
81617468e2c8SBruno Larsen (billionai) 
81627468e2c8SBruno Larsen (billionai) static int create_new_table(opc_handler_t **table, unsigned char idx)
81637468e2c8SBruno Larsen (billionai) {
81647468e2c8SBruno Larsen (billionai)     opc_handler_t **tmp;
81657468e2c8SBruno Larsen (billionai) 
81667468e2c8SBruno Larsen (billionai)     tmp = g_new(opc_handler_t *, PPC_CPU_INDIRECT_OPCODES_LEN);
81677468e2c8SBruno Larsen (billionai)     fill_new_table(tmp, PPC_CPU_INDIRECT_OPCODES_LEN);
81687468e2c8SBruno Larsen (billionai)     table[idx] = (opc_handler_t *)((uintptr_t)tmp | PPC_INDIRECT);
81697468e2c8SBruno Larsen (billionai) 
81707468e2c8SBruno Larsen (billionai)     return 0;
81717468e2c8SBruno Larsen (billionai) }
81727468e2c8SBruno Larsen (billionai) 
81737468e2c8SBruno Larsen (billionai) static int insert_in_table(opc_handler_t **table, unsigned char idx,
81747468e2c8SBruno Larsen (billionai)                             opc_handler_t *handler)
81757468e2c8SBruno Larsen (billionai) {
81767468e2c8SBruno Larsen (billionai)     if (table[idx] != &invalid_handler) {
81777468e2c8SBruno Larsen (billionai)         return -1;
81787468e2c8SBruno Larsen (billionai)     }
81797468e2c8SBruno Larsen (billionai)     table[idx] = handler;
81807468e2c8SBruno Larsen (billionai) 
81817468e2c8SBruno Larsen (billionai)     return 0;
81827468e2c8SBruno Larsen (billionai) }
81837468e2c8SBruno Larsen (billionai) 
81847468e2c8SBruno Larsen (billionai) static int register_direct_insn(opc_handler_t **ppc_opcodes,
81857468e2c8SBruno Larsen (billionai)                                 unsigned char idx, opc_handler_t *handler)
81867468e2c8SBruno Larsen (billionai) {
81877468e2c8SBruno Larsen (billionai)     if (insert_in_table(ppc_opcodes, idx, handler) < 0) {
81887468e2c8SBruno Larsen (billionai)         printf("*** ERROR: opcode %02x already assigned in main "
81897468e2c8SBruno Larsen (billionai)                "opcode table\n", idx);
81907468e2c8SBruno Larsen (billionai)         return -1;
81917468e2c8SBruno Larsen (billionai)     }
81927468e2c8SBruno Larsen (billionai) 
81937468e2c8SBruno Larsen (billionai)     return 0;
81947468e2c8SBruno Larsen (billionai) }
81957468e2c8SBruno Larsen (billionai) 
81967468e2c8SBruno Larsen (billionai) static int register_ind_in_table(opc_handler_t **table,
81977468e2c8SBruno Larsen (billionai)                                  unsigned char idx1, unsigned char idx2,
81987468e2c8SBruno Larsen (billionai)                                  opc_handler_t *handler)
81997468e2c8SBruno Larsen (billionai) {
82007468e2c8SBruno Larsen (billionai)     if (table[idx1] == &invalid_handler) {
82017468e2c8SBruno Larsen (billionai)         if (create_new_table(table, idx1) < 0) {
82027468e2c8SBruno Larsen (billionai)             printf("*** ERROR: unable to create indirect table "
82037468e2c8SBruno Larsen (billionai)                    "idx=%02x\n", idx1);
82047468e2c8SBruno Larsen (billionai)             return -1;
82057468e2c8SBruno Larsen (billionai)         }
82067468e2c8SBruno Larsen (billionai)     } else {
82077468e2c8SBruno Larsen (billionai)         if (!is_indirect_opcode(table[idx1])) {
82087468e2c8SBruno Larsen (billionai)             printf("*** ERROR: idx %02x already assigned to a direct "
82097468e2c8SBruno Larsen (billionai)                    "opcode\n", idx1);
82107468e2c8SBruno Larsen (billionai)             return -1;
82117468e2c8SBruno Larsen (billionai)         }
82127468e2c8SBruno Larsen (billionai)     }
82137468e2c8SBruno Larsen (billionai)     if (handler != NULL &&
82147468e2c8SBruno Larsen (billionai)         insert_in_table(ind_table(table[idx1]), idx2, handler) < 0) {
82157468e2c8SBruno Larsen (billionai)         printf("*** ERROR: opcode %02x already assigned in "
82167468e2c8SBruno Larsen (billionai)                "opcode table %02x\n", idx2, idx1);
82177468e2c8SBruno Larsen (billionai)         return -1;
82187468e2c8SBruno Larsen (billionai)     }
82197468e2c8SBruno Larsen (billionai) 
82207468e2c8SBruno Larsen (billionai)     return 0;
82217468e2c8SBruno Larsen (billionai) }
82227468e2c8SBruno Larsen (billionai) 
82237468e2c8SBruno Larsen (billionai) static int register_ind_insn(opc_handler_t **ppc_opcodes,
82247468e2c8SBruno Larsen (billionai)                              unsigned char idx1, unsigned char idx2,
82257468e2c8SBruno Larsen (billionai)                              opc_handler_t *handler)
82267468e2c8SBruno Larsen (billionai) {
82277468e2c8SBruno Larsen (billionai)     return register_ind_in_table(ppc_opcodes, idx1, idx2, handler);
82287468e2c8SBruno Larsen (billionai) }
82297468e2c8SBruno Larsen (billionai) 
82307468e2c8SBruno Larsen (billionai) static int register_dblind_insn(opc_handler_t **ppc_opcodes,
82317468e2c8SBruno Larsen (billionai)                                 unsigned char idx1, unsigned char idx2,
82327468e2c8SBruno Larsen (billionai)                                 unsigned char idx3, opc_handler_t *handler)
82337468e2c8SBruno Larsen (billionai) {
82347468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(ppc_opcodes, idx1, idx2, NULL) < 0) {
82357468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to join indirect table idx "
82367468e2c8SBruno Larsen (billionai)                "[%02x-%02x]\n", idx1, idx2);
82377468e2c8SBruno Larsen (billionai)         return -1;
82387468e2c8SBruno Larsen (billionai)     }
82397468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(ind_table(ppc_opcodes[idx1]), idx2, idx3,
82407468e2c8SBruno Larsen (billionai)                               handler) < 0) {
82417468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to insert opcode "
82427468e2c8SBruno Larsen (billionai)                "[%02x-%02x-%02x]\n", idx1, idx2, idx3);
82437468e2c8SBruno Larsen (billionai)         return -1;
82447468e2c8SBruno Larsen (billionai)     }
82457468e2c8SBruno Larsen (billionai) 
82467468e2c8SBruno Larsen (billionai)     return 0;
82477468e2c8SBruno Larsen (billionai) }
82487468e2c8SBruno Larsen (billionai) 
82497468e2c8SBruno Larsen (billionai) static int register_trplind_insn(opc_handler_t **ppc_opcodes,
82507468e2c8SBruno Larsen (billionai)                                  unsigned char idx1, unsigned char idx2,
82517468e2c8SBruno Larsen (billionai)                                  unsigned char idx3, unsigned char idx4,
82527468e2c8SBruno Larsen (billionai)                                  opc_handler_t *handler)
82537468e2c8SBruno Larsen (billionai) {
82547468e2c8SBruno Larsen (billionai)     opc_handler_t **table;
82557468e2c8SBruno Larsen (billionai) 
82567468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(ppc_opcodes, idx1, idx2, NULL) < 0) {
82577468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to join indirect table idx "
82587468e2c8SBruno Larsen (billionai)                "[%02x-%02x]\n", idx1, idx2);
82597468e2c8SBruno Larsen (billionai)         return -1;
82607468e2c8SBruno Larsen (billionai)     }
82617468e2c8SBruno Larsen (billionai)     table = ind_table(ppc_opcodes[idx1]);
82627468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(table, idx2, idx3, NULL) < 0) {
82637468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to join 2nd-level indirect table idx "
82647468e2c8SBruno Larsen (billionai)                "[%02x-%02x-%02x]\n", idx1, idx2, idx3);
82657468e2c8SBruno Larsen (billionai)         return -1;
82667468e2c8SBruno Larsen (billionai)     }
82677468e2c8SBruno Larsen (billionai)     table = ind_table(table[idx2]);
82687468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(table, idx3, idx4, handler) < 0) {
82697468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to insert opcode "
82707468e2c8SBruno Larsen (billionai)                "[%02x-%02x-%02x-%02x]\n", idx1, idx2, idx3, idx4);
82717468e2c8SBruno Larsen (billionai)         return -1;
82727468e2c8SBruno Larsen (billionai)     }
82737468e2c8SBruno Larsen (billionai)     return 0;
82747468e2c8SBruno Larsen (billionai) }
82757468e2c8SBruno Larsen (billionai) static int register_insn(opc_handler_t **ppc_opcodes, opcode_t *insn)
82767468e2c8SBruno Larsen (billionai) {
82777468e2c8SBruno Larsen (billionai)     if (insn->opc2 != 0xFF) {
82787468e2c8SBruno Larsen (billionai)         if (insn->opc3 != 0xFF) {
82797468e2c8SBruno Larsen (billionai)             if (insn->opc4 != 0xFF) {
82807468e2c8SBruno Larsen (billionai)                 if (register_trplind_insn(ppc_opcodes, insn->opc1, insn->opc2,
82817468e2c8SBruno Larsen (billionai)                                           insn->opc3, insn->opc4,
82827468e2c8SBruno Larsen (billionai)                                           &insn->handler) < 0) {
82837468e2c8SBruno Larsen (billionai)                     return -1;
82847468e2c8SBruno Larsen (billionai)                 }
82857468e2c8SBruno Larsen (billionai)             } else {
82867468e2c8SBruno Larsen (billionai)                 if (register_dblind_insn(ppc_opcodes, insn->opc1, insn->opc2,
82877468e2c8SBruno Larsen (billionai)                                          insn->opc3, &insn->handler) < 0) {
82887468e2c8SBruno Larsen (billionai)                     return -1;
82897468e2c8SBruno Larsen (billionai)                 }
82907468e2c8SBruno Larsen (billionai)             }
82917468e2c8SBruno Larsen (billionai)         } else {
82927468e2c8SBruno Larsen (billionai)             if (register_ind_insn(ppc_opcodes, insn->opc1,
82937468e2c8SBruno Larsen (billionai)                                   insn->opc2, &insn->handler) < 0) {
82947468e2c8SBruno Larsen (billionai)                 return -1;
82957468e2c8SBruno Larsen (billionai)             }
82967468e2c8SBruno Larsen (billionai)         }
82977468e2c8SBruno Larsen (billionai)     } else {
82987468e2c8SBruno Larsen (billionai)         if (register_direct_insn(ppc_opcodes, insn->opc1, &insn->handler) < 0) {
82997468e2c8SBruno Larsen (billionai)             return -1;
83007468e2c8SBruno Larsen (billionai)         }
83017468e2c8SBruno Larsen (billionai)     }
83027468e2c8SBruno Larsen (billionai) 
83037468e2c8SBruno Larsen (billionai)     return 0;
83047468e2c8SBruno Larsen (billionai) }
83057468e2c8SBruno Larsen (billionai) 
83067468e2c8SBruno Larsen (billionai) static int test_opcode_table(opc_handler_t **table, int len)
83077468e2c8SBruno Larsen (billionai) {
83087468e2c8SBruno Larsen (billionai)     int i, count, tmp;
83097468e2c8SBruno Larsen (billionai) 
83107468e2c8SBruno Larsen (billionai)     for (i = 0, count = 0; i < len; i++) {
83117468e2c8SBruno Larsen (billionai)         /* Consistency fixup */
83127468e2c8SBruno Larsen (billionai)         if (table[i] == NULL) {
83137468e2c8SBruno Larsen (billionai)             table[i] = &invalid_handler;
83147468e2c8SBruno Larsen (billionai)         }
83157468e2c8SBruno Larsen (billionai)         if (table[i] != &invalid_handler) {
83167468e2c8SBruno Larsen (billionai)             if (is_indirect_opcode(table[i])) {
83177468e2c8SBruno Larsen (billionai)                 tmp = test_opcode_table(ind_table(table[i]),
83187468e2c8SBruno Larsen (billionai)                     PPC_CPU_INDIRECT_OPCODES_LEN);
83197468e2c8SBruno Larsen (billionai)                 if (tmp == 0) {
83207468e2c8SBruno Larsen (billionai)                     free(table[i]);
83217468e2c8SBruno Larsen (billionai)                     table[i] = &invalid_handler;
83227468e2c8SBruno Larsen (billionai)                 } else {
83237468e2c8SBruno Larsen (billionai)                     count++;
83247468e2c8SBruno Larsen (billionai)                 }
83257468e2c8SBruno Larsen (billionai)             } else {
83267468e2c8SBruno Larsen (billionai)                 count++;
83277468e2c8SBruno Larsen (billionai)             }
83287468e2c8SBruno Larsen (billionai)         }
83297468e2c8SBruno Larsen (billionai)     }
83307468e2c8SBruno Larsen (billionai) 
83317468e2c8SBruno Larsen (billionai)     return count;
83327468e2c8SBruno Larsen (billionai) }
83337468e2c8SBruno Larsen (billionai) 
83347468e2c8SBruno Larsen (billionai) static void fix_opcode_tables(opc_handler_t **ppc_opcodes)
83357468e2c8SBruno Larsen (billionai) {
83367468e2c8SBruno Larsen (billionai)     if (test_opcode_table(ppc_opcodes, PPC_CPU_OPCODES_LEN) == 0) {
83377468e2c8SBruno Larsen (billionai)         printf("*** WARNING: no opcode defined !\n");
83387468e2c8SBruno Larsen (billionai)     }
83397468e2c8SBruno Larsen (billionai) }
83407468e2c8SBruno Larsen (billionai) 
83417468e2c8SBruno Larsen (billionai) /*****************************************************************************/
83427468e2c8SBruno Larsen (billionai) void create_ppc_opcodes(PowerPCCPU *cpu, Error **errp)
83437468e2c8SBruno Larsen (billionai) {
83447468e2c8SBruno Larsen (billionai)     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
83457468e2c8SBruno Larsen (billionai)     opcode_t *opc;
83467468e2c8SBruno Larsen (billionai) 
83477468e2c8SBruno Larsen (billionai)     fill_new_table(cpu->opcodes, PPC_CPU_OPCODES_LEN);
83487468e2c8SBruno Larsen (billionai)     for (opc = opcodes; opc < &opcodes[ARRAY_SIZE(opcodes)]; opc++) {
83497468e2c8SBruno Larsen (billionai)         if (((opc->handler.type & pcc->insns_flags) != 0) ||
83507468e2c8SBruno Larsen (billionai)             ((opc->handler.type2 & pcc->insns_flags2) != 0)) {
83517468e2c8SBruno Larsen (billionai)             if (register_insn(cpu->opcodes, opc) < 0) {
83527468e2c8SBruno Larsen (billionai)                 error_setg(errp, "ERROR initializing PowerPC instruction "
83537468e2c8SBruno Larsen (billionai)                            "0x%02x 0x%02x 0x%02x", opc->opc1, opc->opc2,
83547468e2c8SBruno Larsen (billionai)                            opc->opc3);
83557468e2c8SBruno Larsen (billionai)                 return;
83567468e2c8SBruno Larsen (billionai)             }
83577468e2c8SBruno Larsen (billionai)         }
83587468e2c8SBruno Larsen (billionai)     }
83597468e2c8SBruno Larsen (billionai)     fix_opcode_tables(cpu->opcodes);
83607468e2c8SBruno Larsen (billionai)     fflush(stdout);
83617468e2c8SBruno Larsen (billionai)     fflush(stderr);
83627468e2c8SBruno Larsen (billionai) }
83637468e2c8SBruno Larsen (billionai) 
83647468e2c8SBruno Larsen (billionai) void destroy_ppc_opcodes(PowerPCCPU *cpu)
83657468e2c8SBruno Larsen (billionai) {
83667468e2c8SBruno Larsen (billionai)     opc_handler_t **table, **table_2;
83677468e2c8SBruno Larsen (billionai)     int i, j, k;
83687468e2c8SBruno Larsen (billionai) 
83697468e2c8SBruno Larsen (billionai)     for (i = 0; i < PPC_CPU_OPCODES_LEN; i++) {
83707468e2c8SBruno Larsen (billionai)         if (cpu->opcodes[i] == &invalid_handler) {
83717468e2c8SBruno Larsen (billionai)             continue;
83727468e2c8SBruno Larsen (billionai)         }
83737468e2c8SBruno Larsen (billionai)         if (is_indirect_opcode(cpu->opcodes[i])) {
83747468e2c8SBruno Larsen (billionai)             table = ind_table(cpu->opcodes[i]);
83757468e2c8SBruno Larsen (billionai)             for (j = 0; j < PPC_CPU_INDIRECT_OPCODES_LEN; j++) {
83767468e2c8SBruno Larsen (billionai)                 if (table[j] == &invalid_handler) {
83777468e2c8SBruno Larsen (billionai)                     continue;
83787468e2c8SBruno Larsen (billionai)                 }
83797468e2c8SBruno Larsen (billionai)                 if (is_indirect_opcode(table[j])) {
83807468e2c8SBruno Larsen (billionai)                     table_2 = ind_table(table[j]);
83817468e2c8SBruno Larsen (billionai)                     for (k = 0; k < PPC_CPU_INDIRECT_OPCODES_LEN; k++) {
83827468e2c8SBruno Larsen (billionai)                         if (table_2[k] != &invalid_handler &&
83837468e2c8SBruno Larsen (billionai)                             is_indirect_opcode(table_2[k])) {
83847468e2c8SBruno Larsen (billionai)                             g_free((opc_handler_t *)((uintptr_t)table_2[k] &
83857468e2c8SBruno Larsen (billionai)                                                      ~PPC_INDIRECT));
83867468e2c8SBruno Larsen (billionai)                         }
83877468e2c8SBruno Larsen (billionai)                     }
83887468e2c8SBruno Larsen (billionai)                     g_free((opc_handler_t *)((uintptr_t)table[j] &
83897468e2c8SBruno Larsen (billionai)                                              ~PPC_INDIRECT));
83907468e2c8SBruno Larsen (billionai)                 }
83917468e2c8SBruno Larsen (billionai)             }
83927468e2c8SBruno Larsen (billionai)             g_free((opc_handler_t *)((uintptr_t)cpu->opcodes[i] &
83937468e2c8SBruno Larsen (billionai)                 ~PPC_INDIRECT));
83947468e2c8SBruno Larsen (billionai)         }
83957468e2c8SBruno Larsen (billionai)     }
83967468e2c8SBruno Larsen (billionai) }
83977468e2c8SBruno Larsen (billionai) 
83987468e2c8SBruno Larsen (billionai) int ppc_fixup_cpu(PowerPCCPU *cpu)
83997468e2c8SBruno Larsen (billionai) {
84007468e2c8SBruno Larsen (billionai)     CPUPPCState *env = &cpu->env;
84017468e2c8SBruno Larsen (billionai) 
84027468e2c8SBruno Larsen (billionai)     /*
84037468e2c8SBruno Larsen (billionai)      * TCG doesn't (yet) emulate some groups of instructions that are
84047468e2c8SBruno Larsen (billionai)      * implemented on some otherwise supported CPUs (e.g. VSX and
84057468e2c8SBruno Larsen (billionai)      * decimal floating point instructions on POWER7).  We remove
84067468e2c8SBruno Larsen (billionai)      * unsupported instruction groups from the cpu state's instruction
84077468e2c8SBruno Larsen (billionai)      * masks and hope the guest can cope.  For at least the pseries
84087468e2c8SBruno Larsen (billionai)      * machine, the unavailability of these instructions can be
84097468e2c8SBruno Larsen (billionai)      * advertised to the guest via the device tree.
84107468e2c8SBruno Larsen (billionai)      */
84117468e2c8SBruno Larsen (billionai)     if ((env->insns_flags & ~PPC_TCG_INSNS)
84127468e2c8SBruno Larsen (billionai)         || (env->insns_flags2 & ~PPC_TCG_INSNS2)) {
84137468e2c8SBruno Larsen (billionai)         warn_report("Disabling some instructions which are not "
84147468e2c8SBruno Larsen (billionai)                     "emulated by TCG (0x%" PRIx64 ", 0x%" PRIx64 ")",
84157468e2c8SBruno Larsen (billionai)                     env->insns_flags & ~PPC_TCG_INSNS,
84167468e2c8SBruno Larsen (billionai)                     env->insns_flags2 & ~PPC_TCG_INSNS2);
84177468e2c8SBruno Larsen (billionai)     }
84187468e2c8SBruno Larsen (billionai)     env->insns_flags &= PPC_TCG_INSNS;
84197468e2c8SBruno Larsen (billionai)     env->insns_flags2 &= PPC_TCG_INSNS2;
84207468e2c8SBruno Larsen (billionai)     return 0;
84217468e2c8SBruno Larsen (billionai) }
84227468e2c8SBruno Larsen (billionai) 
8423624cb07fSRichard Henderson static bool decode_legacy(PowerPCCPU *cpu, DisasContext *ctx, uint32_t insn)
8424624cb07fSRichard Henderson {
8425624cb07fSRichard Henderson     opc_handler_t **table, *handler;
8426624cb07fSRichard Henderson     uint32_t inval;
8427624cb07fSRichard Henderson 
8428624cb07fSRichard Henderson     ctx->opcode = insn;
8429624cb07fSRichard Henderson 
8430624cb07fSRichard Henderson     LOG_DISAS("translate opcode %08x (%02x %02x %02x %02x) (%s)\n",
8431624cb07fSRichard Henderson               insn, opc1(insn), opc2(insn), opc3(insn), opc4(insn),
8432624cb07fSRichard Henderson               ctx->le_mode ? "little" : "big");
8433624cb07fSRichard Henderson 
8434624cb07fSRichard Henderson     table = cpu->opcodes;
8435624cb07fSRichard Henderson     handler = table[opc1(insn)];
8436624cb07fSRichard Henderson     if (is_indirect_opcode(handler)) {
8437624cb07fSRichard Henderson         table = ind_table(handler);
8438624cb07fSRichard Henderson         handler = table[opc2(insn)];
8439624cb07fSRichard Henderson         if (is_indirect_opcode(handler)) {
8440624cb07fSRichard Henderson             table = ind_table(handler);
8441624cb07fSRichard Henderson             handler = table[opc3(insn)];
8442624cb07fSRichard Henderson             if (is_indirect_opcode(handler)) {
8443624cb07fSRichard Henderson                 table = ind_table(handler);
8444624cb07fSRichard Henderson                 handler = table[opc4(insn)];
8445624cb07fSRichard Henderson             }
8446624cb07fSRichard Henderson         }
8447624cb07fSRichard Henderson     }
8448624cb07fSRichard Henderson 
8449624cb07fSRichard Henderson     /* Is opcode *REALLY* valid ? */
8450624cb07fSRichard Henderson     if (unlikely(handler->handler == &gen_invalid)) {
8451624cb07fSRichard Henderson         qemu_log_mask(LOG_GUEST_ERROR, "invalid/unsupported opcode: "
8452624cb07fSRichard Henderson                       "%02x - %02x - %02x - %02x (%08x) "
8453624cb07fSRichard Henderson                       TARGET_FMT_lx "\n",
8454624cb07fSRichard Henderson                       opc1(insn), opc2(insn), opc3(insn), opc4(insn),
8455624cb07fSRichard Henderson                       insn, ctx->cia);
8456624cb07fSRichard Henderson         return false;
8457624cb07fSRichard Henderson     }
8458624cb07fSRichard Henderson 
8459624cb07fSRichard Henderson     if (unlikely(handler->type & (PPC_SPE | PPC_SPE_SINGLE | PPC_SPE_DOUBLE)
8460624cb07fSRichard Henderson                  && Rc(insn))) {
8461624cb07fSRichard Henderson         inval = handler->inval2;
8462624cb07fSRichard Henderson     } else {
8463624cb07fSRichard Henderson         inval = handler->inval1;
8464624cb07fSRichard Henderson     }
8465624cb07fSRichard Henderson 
8466624cb07fSRichard Henderson     if (unlikely((insn & inval) != 0)) {
8467624cb07fSRichard Henderson         qemu_log_mask(LOG_GUEST_ERROR, "invalid bits: %08x for opcode: "
8468624cb07fSRichard Henderson                       "%02x - %02x - %02x - %02x (%08x) "
8469624cb07fSRichard Henderson                       TARGET_FMT_lx "\n", insn & inval,
8470624cb07fSRichard Henderson                       opc1(insn), opc2(insn), opc3(insn), opc4(insn),
8471624cb07fSRichard Henderson                       insn, ctx->cia);
8472624cb07fSRichard Henderson         return false;
8473624cb07fSRichard Henderson     }
8474624cb07fSRichard Henderson 
8475624cb07fSRichard Henderson     handler->handler(ctx);
8476624cb07fSRichard Henderson     return true;
8477624cb07fSRichard Henderson }
8478624cb07fSRichard Henderson 
8479b542683dSEmilio G. Cota static void ppc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
8480fcf5ef2aSThomas Huth {
8481b0c2d521SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
84829c489ea6SLluís Vilanova     CPUPPCState *env = cs->env_ptr;
84832df4fe7aSRichard Henderson     uint32_t hflags = ctx->base.tb->flags;
8484fcf5ef2aSThomas Huth 
8485b0c2d521SEmilio G. Cota     ctx->spr_cb = env->spr_cb;
84862df4fe7aSRichard Henderson     ctx->pr = (hflags >> HFLAGS_PR) & 1;
8487d764184dSRichard Henderson     ctx->mem_idx = (hflags >> HFLAGS_DMMU_IDX) & 7;
84882df4fe7aSRichard Henderson     ctx->dr = (hflags >> HFLAGS_DR) & 1;
84892df4fe7aSRichard Henderson     ctx->hv = (hflags >> HFLAGS_HV) & 1;
8490b0c2d521SEmilio G. Cota     ctx->insns_flags = env->insns_flags;
8491b0c2d521SEmilio G. Cota     ctx->insns_flags2 = env->insns_flags2;
8492b0c2d521SEmilio G. Cota     ctx->access_type = -1;
8493d57d72a8SGreg Kurz     ctx->need_access_type = !mmu_is_64bit(env->mmu_model);
84942df4fe7aSRichard Henderson     ctx->le_mode = (hflags >> HFLAGS_LE) & 1;
8495b0c2d521SEmilio G. Cota     ctx->default_tcg_memop_mask = ctx->le_mode ? MO_LE : MO_BE;
84960e3bf489SRoman Kapl     ctx->flags = env->flags;
8497fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
84982df4fe7aSRichard Henderson     ctx->sf_mode = (hflags >> HFLAGS_64) & 1;
8499b0c2d521SEmilio G. Cota     ctx->has_cfar = !!(env->flags & POWERPC_FLAG_CFAR);
8500fcf5ef2aSThomas Huth #endif
8501e69ba2b4SDavid Gibson     ctx->lazy_tlb_flush = env->mmu_model == POWERPC_MMU_32B
8502e69ba2b4SDavid Gibson         || env->mmu_model == POWERPC_MMU_601
8503d55dfd44SStephane Duverger         || env->mmu_model & POWERPC_MMU_64;
8504fcf5ef2aSThomas Huth 
85052df4fe7aSRichard Henderson     ctx->fpu_enabled = (hflags >> HFLAGS_FP) & 1;
85062df4fe7aSRichard Henderson     ctx->spe_enabled = (hflags >> HFLAGS_SPE) & 1;
85072df4fe7aSRichard Henderson     ctx->altivec_enabled = (hflags >> HFLAGS_VR) & 1;
85082df4fe7aSRichard Henderson     ctx->vsx_enabled = (hflags >> HFLAGS_VSX) & 1;
85092df4fe7aSRichard Henderson     ctx->tm_enabled = (hflags >> HFLAGS_TM) & 1;
8510f03de3b4SRichard Henderson     ctx->gtse = (hflags >> HFLAGS_GTSE) & 1;
85111db3632aSMatheus Ferst     ctx->hr = (hflags >> HFLAGS_HR) & 1;
8512f7460df2SDaniel Henrique Barboza     ctx->mmcr0_pmcc0 = (hflags >> HFLAGS_PMCC0) & 1;
8513f7460df2SDaniel Henrique Barboza     ctx->mmcr0_pmcc1 = (hflags >> HFLAGS_PMCC1) & 1;
851446d396bdSDaniel Henrique Barboza     ctx->pmu_insn_cnt = (hflags >> HFLAGS_INSN_CNT) & 1;
85152df4fe7aSRichard Henderson 
8516b0c2d521SEmilio G. Cota     ctx->singlestep_enabled = 0;
85172df4fe7aSRichard Henderson     if ((hflags >> HFLAGS_SE) & 1) {
85182df4fe7aSRichard Henderson         ctx->singlestep_enabled |= CPU_SINGLE_STEP;
85199498d103SRichard Henderson         ctx->base.max_insns = 1;
8520efe843d8SDavid Gibson     }
85212df4fe7aSRichard Henderson     if ((hflags >> HFLAGS_BE) & 1) {
8522b0c2d521SEmilio G. Cota         ctx->singlestep_enabled |= CPU_BRANCH_STEP;
8523efe843d8SDavid Gibson     }
852413b45575SRichard Henderson }
8525fcf5ef2aSThomas Huth 
8526b0c2d521SEmilio G. Cota static void ppc_tr_tb_start(DisasContextBase *db, CPUState *cs)
8527b0c2d521SEmilio G. Cota {
8528b0c2d521SEmilio G. Cota }
8529fcf5ef2aSThomas Huth 
8530b0c2d521SEmilio G. Cota static void ppc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
8531b0c2d521SEmilio G. Cota {
8532b0c2d521SEmilio G. Cota     tcg_gen_insn_start(dcbase->pc_next);
8533b0c2d521SEmilio G. Cota }
8534b0c2d521SEmilio G. Cota 
853599082815SRichard Henderson static bool is_prefix_insn(DisasContext *ctx, uint32_t insn)
853699082815SRichard Henderson {
853799082815SRichard Henderson     REQUIRE_INSNS_FLAGS2(ctx, ISA310);
853899082815SRichard Henderson     return opc1(insn) == 1;
853999082815SRichard Henderson }
854099082815SRichard Henderson 
8541b0c2d521SEmilio G. Cota static void ppc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
8542b0c2d521SEmilio G. Cota {
8543b0c2d521SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
854428876bf2SAlex Bennée     PowerPCCPU *cpu = POWERPC_CPU(cs);
8545b0c2d521SEmilio G. Cota     CPUPPCState *env = cs->env_ptr;
854699082815SRichard Henderson     target_ulong pc;
8547624cb07fSRichard Henderson     uint32_t insn;
8548624cb07fSRichard Henderson     bool ok;
8549b0c2d521SEmilio G. Cota 
8550fcf5ef2aSThomas Huth     LOG_DISAS("----------------\n");
8551fcf5ef2aSThomas Huth     LOG_DISAS("nip=" TARGET_FMT_lx " super=%d ir=%d\n",
8552b0c2d521SEmilio G. Cota               ctx->base.pc_next, ctx->mem_idx, (int)msr_ir);
8553b0c2d521SEmilio G. Cota 
855499082815SRichard Henderson     ctx->cia = pc = ctx->base.pc_next;
85554e116893SIlya Leoshkevich     insn = translator_ldl_swap(env, dcbase, pc, need_byteswap(ctx));
855699082815SRichard Henderson     ctx->base.pc_next = pc += 4;
8557fcf5ef2aSThomas Huth 
855899082815SRichard Henderson     if (!is_prefix_insn(ctx, insn)) {
855999082815SRichard Henderson         ok = (decode_insn32(ctx, insn) ||
856099082815SRichard Henderson               decode_legacy(cpu, ctx, insn));
856199082815SRichard Henderson     } else if ((pc & 63) == 0) {
856299082815SRichard Henderson         /*
856399082815SRichard Henderson          * Power v3.1, section 1.9 Exceptions:
856499082815SRichard Henderson          * attempt to execute a prefixed instruction that crosses a
856599082815SRichard Henderson          * 64-byte address boundary (system alignment error).
856699082815SRichard Henderson          */
856799082815SRichard Henderson         gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_INSN);
856899082815SRichard Henderson         ok = true;
856999082815SRichard Henderson     } else {
85704e116893SIlya Leoshkevich         uint32_t insn2 = translator_ldl_swap(env, dcbase, pc,
85714e116893SIlya Leoshkevich                                              need_byteswap(ctx));
857299082815SRichard Henderson         ctx->base.pc_next = pc += 4;
857399082815SRichard Henderson         ok = decode_insn64(ctx, deposit64(insn2, 32, 32, insn));
857499082815SRichard Henderson     }
8575624cb07fSRichard Henderson     if (!ok) {
8576624cb07fSRichard Henderson         gen_invalid(ctx);
8577fcf5ef2aSThomas Huth     }
8578624cb07fSRichard Henderson 
857964a0f644SRichard Henderson     /* End the TB when crossing a page boundary. */
858099082815SRichard Henderson     if (ctx->base.is_jmp == DISAS_NEXT && !(pc & ~TARGET_PAGE_MASK)) {
858164a0f644SRichard Henderson         ctx->base.is_jmp = DISAS_TOO_MANY;
858264a0f644SRichard Henderson     }
858364a0f644SRichard Henderson 
858451eb7b1dSRichard Henderson     translator_loop_temp_check(&ctx->base);
8585fcf5ef2aSThomas Huth }
8586b0c2d521SEmilio G. Cota 
8587b0c2d521SEmilio G. Cota static void ppc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
8588b0c2d521SEmilio G. Cota {
8589b0c2d521SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
8590a9b5b3d0SRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
8591a9b5b3d0SRichard Henderson     target_ulong nip = ctx->base.pc_next;
8592b0c2d521SEmilio G. Cota 
8593a9b5b3d0SRichard Henderson     if (is_jmp == DISAS_NORETURN) {
8594a9b5b3d0SRichard Henderson         /* We have already exited the TB. */
85953d8a5b69SRichard Henderson         return;
85963d8a5b69SRichard Henderson     }
85973d8a5b69SRichard Henderson 
8598a9b5b3d0SRichard Henderson     /* Honor single stepping. */
85999498d103SRichard Henderson     if (unlikely(ctx->singlestep_enabled & CPU_SINGLE_STEP)
86009498d103SRichard Henderson         && (nip <= 0x100 || nip > 0xf00)) {
8601a9b5b3d0SRichard Henderson         switch (is_jmp) {
8602a9b5b3d0SRichard Henderson         case DISAS_TOO_MANY:
8603a9b5b3d0SRichard Henderson         case DISAS_EXIT_UPDATE:
8604a9b5b3d0SRichard Henderson         case DISAS_CHAIN_UPDATE:
8605a9b5b3d0SRichard Henderson             gen_update_nip(ctx, nip);
8606a9b5b3d0SRichard Henderson             break;
8607a9b5b3d0SRichard Henderson         case DISAS_EXIT:
8608a9b5b3d0SRichard Henderson         case DISAS_CHAIN:
8609a9b5b3d0SRichard Henderson             break;
8610a9b5b3d0SRichard Henderson         default:
8611a9b5b3d0SRichard Henderson             g_assert_not_reached();
8612fcf5ef2aSThomas Huth         }
861313b45575SRichard Henderson 
8614a9b5b3d0SRichard Henderson         gen_debug_exception(ctx);
8615a9b5b3d0SRichard Henderson         return;
8616a9b5b3d0SRichard Henderson     }
8617a9b5b3d0SRichard Henderson 
8618a9b5b3d0SRichard Henderson     switch (is_jmp) {
8619a9b5b3d0SRichard Henderson     case DISAS_TOO_MANY:
8620a9b5b3d0SRichard Henderson         if (use_goto_tb(ctx, nip)) {
862146d396bdSDaniel Henrique Barboza             pmu_count_insns(ctx);
8622a9b5b3d0SRichard Henderson             tcg_gen_goto_tb(0);
8623a9b5b3d0SRichard Henderson             gen_update_nip(ctx, nip);
8624a9b5b3d0SRichard Henderson             tcg_gen_exit_tb(ctx->base.tb, 0);
8625a9b5b3d0SRichard Henderson             break;
8626a9b5b3d0SRichard Henderson         }
8627a9b5b3d0SRichard Henderson         /* fall through */
8628a9b5b3d0SRichard Henderson     case DISAS_CHAIN_UPDATE:
8629a9b5b3d0SRichard Henderson         gen_update_nip(ctx, nip);
8630a9b5b3d0SRichard Henderson         /* fall through */
8631a9b5b3d0SRichard Henderson     case DISAS_CHAIN:
863246d396bdSDaniel Henrique Barboza         /*
863346d396bdSDaniel Henrique Barboza          * tcg_gen_lookup_and_goto_ptr will exit the TB if
863446d396bdSDaniel Henrique Barboza          * CF_NO_GOTO_PTR is set. Count insns now.
863546d396bdSDaniel Henrique Barboza          */
863646d396bdSDaniel Henrique Barboza         if (ctx->base.tb->flags & CF_NO_GOTO_PTR) {
863746d396bdSDaniel Henrique Barboza             pmu_count_insns(ctx);
863846d396bdSDaniel Henrique Barboza         }
863946d396bdSDaniel Henrique Barboza 
8640a9b5b3d0SRichard Henderson         tcg_gen_lookup_and_goto_ptr();
8641a9b5b3d0SRichard Henderson         break;
8642a9b5b3d0SRichard Henderson 
8643a9b5b3d0SRichard Henderson     case DISAS_EXIT_UPDATE:
8644a9b5b3d0SRichard Henderson         gen_update_nip(ctx, nip);
8645a9b5b3d0SRichard Henderson         /* fall through */
8646a9b5b3d0SRichard Henderson     case DISAS_EXIT:
864746d396bdSDaniel Henrique Barboza         pmu_count_insns(ctx);
864807ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
8649a9b5b3d0SRichard Henderson         break;
8650a9b5b3d0SRichard Henderson 
8651a9b5b3d0SRichard Henderson     default:
8652a9b5b3d0SRichard Henderson         g_assert_not_reached();
8653fcf5ef2aSThomas Huth     }
8654fcf5ef2aSThomas Huth }
8655b0c2d521SEmilio G. Cota 
8656b0c2d521SEmilio G. Cota static void ppc_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
8657b0c2d521SEmilio G. Cota {
8658b0c2d521SEmilio G. Cota     qemu_log("IN: %s\n", lookup_symbol(dcbase->pc_first));
8659b0c2d521SEmilio G. Cota     log_target_disas(cs, dcbase->pc_first, dcbase->tb->size);
8660b0c2d521SEmilio G. Cota }
8661b0c2d521SEmilio G. Cota 
8662b0c2d521SEmilio G. Cota static const TranslatorOps ppc_tr_ops = {
8663b0c2d521SEmilio G. Cota     .init_disas_context = ppc_tr_init_disas_context,
8664b0c2d521SEmilio G. Cota     .tb_start           = ppc_tr_tb_start,
8665b0c2d521SEmilio G. Cota     .insn_start         = ppc_tr_insn_start,
8666b0c2d521SEmilio G. Cota     .translate_insn     = ppc_tr_translate_insn,
8667b0c2d521SEmilio G. Cota     .tb_stop            = ppc_tr_tb_stop,
8668b0c2d521SEmilio G. Cota     .disas_log          = ppc_tr_disas_log,
8669b0c2d521SEmilio G. Cota };
8670b0c2d521SEmilio G. Cota 
86718b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns)
8672b0c2d521SEmilio G. Cota {
8673b0c2d521SEmilio G. Cota     DisasContext ctx;
8674b0c2d521SEmilio G. Cota 
86758b86d6d2SRichard Henderson     translator_loop(&ppc_tr_ops, &ctx.base, cs, tb, max_insns);
8676fcf5ef2aSThomas Huth }
8677fcf5ef2aSThomas Huth 
8678fcf5ef2aSThomas Huth void restore_state_to_opc(CPUPPCState *env, TranslationBlock *tb,
8679fcf5ef2aSThomas Huth                           target_ulong *data)
8680fcf5ef2aSThomas Huth {
8681fcf5ef2aSThomas Huth     env->nip = data[0];
8682fcf5ef2aSThomas Huth }
8683