1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * PowerPC emulation for qemu: main translation routines. 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2003-2007 Jocelyn Mayer 5fcf5ef2aSThomas Huth * Copyright (C) 2011 Freescale Semiconductor, Inc. 6fcf5ef2aSThomas Huth * 7fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 10fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth * 12fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth * Lesser General Public License for more details. 16fcf5ef2aSThomas Huth * 17fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth #include "cpu.h" 23fcf5ef2aSThomas Huth #include "internal.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26fcf5ef2aSThomas Huth #include "tcg-op.h" 27*50d24aedSMark Cave-Ayland #include "tcg-op-gvec.h" 28fcf5ef2aSThomas Huth #include "qemu/host-utils.h" 29fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 30fcf5ef2aSThomas Huth 31fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 32fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 33fcf5ef2aSThomas Huth 34fcf5ef2aSThomas Huth #include "trace-tcg.h" 35b6bac4bcSEmilio G. Cota #include "exec/translator.h" 36fcf5ef2aSThomas Huth #include "exec/log.h" 37f34ec0f6SRichard Henderson #include "qemu/atomic128.h" 38fcf5ef2aSThomas Huth 39fcf5ef2aSThomas Huth 40fcf5ef2aSThomas Huth #define CPU_SINGLE_STEP 0x1 41fcf5ef2aSThomas Huth #define CPU_BRANCH_STEP 0x2 42fcf5ef2aSThomas Huth #define GDBSTUB_SINGLE_STEP 0x4 43fcf5ef2aSThomas Huth 44fcf5ef2aSThomas Huth /* Include definitions for instructions classes and implementations flags */ 45fcf5ef2aSThomas Huth //#define PPC_DEBUG_DISAS 46fcf5ef2aSThomas Huth //#define DO_PPC_STATISTICS 47fcf5ef2aSThomas Huth 48fcf5ef2aSThomas Huth #ifdef PPC_DEBUG_DISAS 49fcf5ef2aSThomas Huth # define LOG_DISAS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__) 50fcf5ef2aSThomas Huth #else 51fcf5ef2aSThomas Huth # define LOG_DISAS(...) do { } while (0) 52fcf5ef2aSThomas Huth #endif 53fcf5ef2aSThomas Huth /*****************************************************************************/ 54fcf5ef2aSThomas Huth /* Code translation helpers */ 55fcf5ef2aSThomas Huth 56fcf5ef2aSThomas Huth /* global register indexes */ 57fcf5ef2aSThomas Huth static char cpu_reg_names[10*3 + 22*4 /* GPR */ 58fcf5ef2aSThomas Huth + 10*4 + 22*5 /* SPE GPRh */ 59fcf5ef2aSThomas Huth + 8*5 /* CRF */]; 60fcf5ef2aSThomas Huth static TCGv cpu_gpr[32]; 61fcf5ef2aSThomas Huth static TCGv cpu_gprh[32]; 62fcf5ef2aSThomas Huth static TCGv_i32 cpu_crf[8]; 63fcf5ef2aSThomas Huth static TCGv cpu_nip; 64fcf5ef2aSThomas Huth static TCGv cpu_msr; 65fcf5ef2aSThomas Huth static TCGv cpu_ctr; 66fcf5ef2aSThomas Huth static TCGv cpu_lr; 67fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 68fcf5ef2aSThomas Huth static TCGv cpu_cfar; 69fcf5ef2aSThomas Huth #endif 70dd09c361SNikunj A Dadhania static TCGv cpu_xer, cpu_so, cpu_ov, cpu_ca, cpu_ov32, cpu_ca32; 71fcf5ef2aSThomas Huth static TCGv cpu_reserve; 72253ce7b2SNikunj A Dadhania static TCGv cpu_reserve_val; 73fcf5ef2aSThomas Huth static TCGv cpu_fpscr; 74fcf5ef2aSThomas Huth static TCGv_i32 cpu_access_type; 75fcf5ef2aSThomas Huth 76fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 77fcf5ef2aSThomas Huth 78fcf5ef2aSThomas Huth void ppc_translate_init(void) 79fcf5ef2aSThomas Huth { 80fcf5ef2aSThomas Huth int i; 81fcf5ef2aSThomas Huth char* p; 82fcf5ef2aSThomas Huth size_t cpu_reg_names_size; 83fcf5ef2aSThomas Huth 84fcf5ef2aSThomas Huth p = cpu_reg_names; 85fcf5ef2aSThomas Huth cpu_reg_names_size = sizeof(cpu_reg_names); 86fcf5ef2aSThomas Huth 87fcf5ef2aSThomas Huth for (i = 0; i < 8; i++) { 88fcf5ef2aSThomas Huth snprintf(p, cpu_reg_names_size, "crf%d", i); 89fcf5ef2aSThomas Huth cpu_crf[i] = tcg_global_mem_new_i32(cpu_env, 90fcf5ef2aSThomas Huth offsetof(CPUPPCState, crf[i]), p); 91fcf5ef2aSThomas Huth p += 5; 92fcf5ef2aSThomas Huth cpu_reg_names_size -= 5; 93fcf5ef2aSThomas Huth } 94fcf5ef2aSThomas Huth 95fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) { 96fcf5ef2aSThomas Huth snprintf(p, cpu_reg_names_size, "r%d", i); 97fcf5ef2aSThomas Huth cpu_gpr[i] = tcg_global_mem_new(cpu_env, 98fcf5ef2aSThomas Huth offsetof(CPUPPCState, gpr[i]), p); 99fcf5ef2aSThomas Huth p += (i < 10) ? 3 : 4; 100fcf5ef2aSThomas Huth cpu_reg_names_size -= (i < 10) ? 3 : 4; 101fcf5ef2aSThomas Huth snprintf(p, cpu_reg_names_size, "r%dH", i); 102fcf5ef2aSThomas Huth cpu_gprh[i] = tcg_global_mem_new(cpu_env, 103fcf5ef2aSThomas Huth offsetof(CPUPPCState, gprh[i]), p); 104fcf5ef2aSThomas Huth p += (i < 10) ? 4 : 5; 105fcf5ef2aSThomas Huth cpu_reg_names_size -= (i < 10) ? 4 : 5; 106fcf5ef2aSThomas Huth } 107fcf5ef2aSThomas Huth 108fcf5ef2aSThomas Huth cpu_nip = tcg_global_mem_new(cpu_env, 109fcf5ef2aSThomas Huth offsetof(CPUPPCState, nip), "nip"); 110fcf5ef2aSThomas Huth 111fcf5ef2aSThomas Huth cpu_msr = tcg_global_mem_new(cpu_env, 112fcf5ef2aSThomas Huth offsetof(CPUPPCState, msr), "msr"); 113fcf5ef2aSThomas Huth 114fcf5ef2aSThomas Huth cpu_ctr = tcg_global_mem_new(cpu_env, 115fcf5ef2aSThomas Huth offsetof(CPUPPCState, ctr), "ctr"); 116fcf5ef2aSThomas Huth 117fcf5ef2aSThomas Huth cpu_lr = tcg_global_mem_new(cpu_env, 118fcf5ef2aSThomas Huth offsetof(CPUPPCState, lr), "lr"); 119fcf5ef2aSThomas Huth 120fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 121fcf5ef2aSThomas Huth cpu_cfar = tcg_global_mem_new(cpu_env, 122fcf5ef2aSThomas Huth offsetof(CPUPPCState, cfar), "cfar"); 123fcf5ef2aSThomas Huth #endif 124fcf5ef2aSThomas Huth 125fcf5ef2aSThomas Huth cpu_xer = tcg_global_mem_new(cpu_env, 126fcf5ef2aSThomas Huth offsetof(CPUPPCState, xer), "xer"); 127fcf5ef2aSThomas Huth cpu_so = tcg_global_mem_new(cpu_env, 128fcf5ef2aSThomas Huth offsetof(CPUPPCState, so), "SO"); 129fcf5ef2aSThomas Huth cpu_ov = tcg_global_mem_new(cpu_env, 130fcf5ef2aSThomas Huth offsetof(CPUPPCState, ov), "OV"); 131fcf5ef2aSThomas Huth cpu_ca = tcg_global_mem_new(cpu_env, 132fcf5ef2aSThomas Huth offsetof(CPUPPCState, ca), "CA"); 133dd09c361SNikunj A Dadhania cpu_ov32 = tcg_global_mem_new(cpu_env, 134dd09c361SNikunj A Dadhania offsetof(CPUPPCState, ov32), "OV32"); 135dd09c361SNikunj A Dadhania cpu_ca32 = tcg_global_mem_new(cpu_env, 136dd09c361SNikunj A Dadhania offsetof(CPUPPCState, ca32), "CA32"); 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth cpu_reserve = tcg_global_mem_new(cpu_env, 139fcf5ef2aSThomas Huth offsetof(CPUPPCState, reserve_addr), 140fcf5ef2aSThomas Huth "reserve_addr"); 141253ce7b2SNikunj A Dadhania cpu_reserve_val = tcg_global_mem_new(cpu_env, 142253ce7b2SNikunj A Dadhania offsetof(CPUPPCState, reserve_val), 143253ce7b2SNikunj A Dadhania "reserve_val"); 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth cpu_fpscr = tcg_global_mem_new(cpu_env, 146fcf5ef2aSThomas Huth offsetof(CPUPPCState, fpscr), "fpscr"); 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth cpu_access_type = tcg_global_mem_new_i32(cpu_env, 149fcf5ef2aSThomas Huth offsetof(CPUPPCState, access_type), "access_type"); 150fcf5ef2aSThomas Huth } 151fcf5ef2aSThomas Huth 152fcf5ef2aSThomas Huth /* internal defines */ 153fcf5ef2aSThomas Huth struct DisasContext { 154b6bac4bcSEmilio G. Cota DisasContextBase base; 155fcf5ef2aSThomas Huth uint32_t opcode; 156fcf5ef2aSThomas Huth uint32_t exception; 157fcf5ef2aSThomas Huth /* Routine used to access memory */ 158fcf5ef2aSThomas Huth bool pr, hv, dr, le_mode; 159fcf5ef2aSThomas Huth bool lazy_tlb_flush; 160fcf5ef2aSThomas Huth bool need_access_type; 161fcf5ef2aSThomas Huth int mem_idx; 162fcf5ef2aSThomas Huth int access_type; 163fcf5ef2aSThomas Huth /* Translation flags */ 164fcf5ef2aSThomas Huth TCGMemOp default_tcg_memop_mask; 165fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 166fcf5ef2aSThomas Huth bool sf_mode; 167fcf5ef2aSThomas Huth bool has_cfar; 168fcf5ef2aSThomas Huth #endif 169fcf5ef2aSThomas Huth bool fpu_enabled; 170fcf5ef2aSThomas Huth bool altivec_enabled; 171fcf5ef2aSThomas Huth bool vsx_enabled; 172fcf5ef2aSThomas Huth bool spe_enabled; 173fcf5ef2aSThomas Huth bool tm_enabled; 174c6fd28fdSSuraj Jitindar Singh bool gtse; 175fcf5ef2aSThomas Huth ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */ 176fcf5ef2aSThomas Huth int singlestep_enabled; 1770e3bf489SRoman Kapl uint32_t flags; 178fcf5ef2aSThomas Huth uint64_t insns_flags; 179fcf5ef2aSThomas Huth uint64_t insns_flags2; 180fcf5ef2aSThomas Huth }; 181fcf5ef2aSThomas Huth 182fcf5ef2aSThomas Huth /* Return true iff byteswap is needed in a scalar memop */ 183fcf5ef2aSThomas Huth static inline bool need_byteswap(const DisasContext *ctx) 184fcf5ef2aSThomas Huth { 185fcf5ef2aSThomas Huth #if defined(TARGET_WORDS_BIGENDIAN) 186fcf5ef2aSThomas Huth return ctx->le_mode; 187fcf5ef2aSThomas Huth #else 188fcf5ef2aSThomas Huth return !ctx->le_mode; 189fcf5ef2aSThomas Huth #endif 190fcf5ef2aSThomas Huth } 191fcf5ef2aSThomas Huth 192fcf5ef2aSThomas Huth /* True when active word size < size of target_long. */ 193fcf5ef2aSThomas Huth #ifdef TARGET_PPC64 194fcf5ef2aSThomas Huth # define NARROW_MODE(C) (!(C)->sf_mode) 195fcf5ef2aSThomas Huth #else 196fcf5ef2aSThomas Huth # define NARROW_MODE(C) 0 197fcf5ef2aSThomas Huth #endif 198fcf5ef2aSThomas Huth 199fcf5ef2aSThomas Huth struct opc_handler_t { 200fcf5ef2aSThomas Huth /* invalid bits for instruction 1 (Rc(opcode) == 0) */ 201fcf5ef2aSThomas Huth uint32_t inval1; 202fcf5ef2aSThomas Huth /* invalid bits for instruction 2 (Rc(opcode) == 1) */ 203fcf5ef2aSThomas Huth uint32_t inval2; 204fcf5ef2aSThomas Huth /* instruction type */ 205fcf5ef2aSThomas Huth uint64_t type; 206fcf5ef2aSThomas Huth /* extended instruction type */ 207fcf5ef2aSThomas Huth uint64_t type2; 208fcf5ef2aSThomas Huth /* handler */ 209fcf5ef2aSThomas Huth void (*handler)(DisasContext *ctx); 210fcf5ef2aSThomas Huth #if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU) 211fcf5ef2aSThomas Huth const char *oname; 212fcf5ef2aSThomas Huth #endif 213fcf5ef2aSThomas Huth #if defined(DO_PPC_STATISTICS) 214fcf5ef2aSThomas Huth uint64_t count; 215fcf5ef2aSThomas Huth #endif 216fcf5ef2aSThomas Huth }; 217fcf5ef2aSThomas Huth 2180e3bf489SRoman Kapl /* SPR load/store helpers */ 2190e3bf489SRoman Kapl static inline void gen_load_spr(TCGv t, int reg) 2200e3bf489SRoman Kapl { 2210e3bf489SRoman Kapl tcg_gen_ld_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg])); 2220e3bf489SRoman Kapl } 2230e3bf489SRoman Kapl 2240e3bf489SRoman Kapl static inline void gen_store_spr(int reg, TCGv t) 2250e3bf489SRoman Kapl { 2260e3bf489SRoman Kapl tcg_gen_st_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg])); 2270e3bf489SRoman Kapl } 2280e3bf489SRoman Kapl 229fcf5ef2aSThomas Huth static inline void gen_set_access_type(DisasContext *ctx, int access_type) 230fcf5ef2aSThomas Huth { 231fcf5ef2aSThomas Huth if (ctx->need_access_type && ctx->access_type != access_type) { 232fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_access_type, access_type); 233fcf5ef2aSThomas Huth ctx->access_type = access_type; 234fcf5ef2aSThomas Huth } 235fcf5ef2aSThomas Huth } 236fcf5ef2aSThomas Huth 237fcf5ef2aSThomas Huth static inline void gen_update_nip(DisasContext *ctx, target_ulong nip) 238fcf5ef2aSThomas Huth { 239fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 240fcf5ef2aSThomas Huth nip = (uint32_t)nip; 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_nip, nip); 243fcf5ef2aSThomas Huth } 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth static void gen_exception_err(DisasContext *ctx, uint32_t excp, uint32_t error) 246fcf5ef2aSThomas Huth { 247fcf5ef2aSThomas Huth TCGv_i32 t0, t1; 248fcf5ef2aSThomas Huth 249fcf5ef2aSThomas Huth /* These are all synchronous exceptions, we set the PC back to 250fcf5ef2aSThomas Huth * the faulting instruction 251fcf5ef2aSThomas Huth */ 252fcf5ef2aSThomas Huth if (ctx->exception == POWERPC_EXCP_NONE) { 253b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next - 4); 254fcf5ef2aSThomas Huth } 255fcf5ef2aSThomas Huth t0 = tcg_const_i32(excp); 256fcf5ef2aSThomas Huth t1 = tcg_const_i32(error); 257fcf5ef2aSThomas Huth gen_helper_raise_exception_err(cpu_env, t0, t1); 258fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 259fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 260fcf5ef2aSThomas Huth ctx->exception = (excp); 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 263fcf5ef2aSThomas Huth static void gen_exception(DisasContext *ctx, uint32_t excp) 264fcf5ef2aSThomas Huth { 265fcf5ef2aSThomas Huth TCGv_i32 t0; 266fcf5ef2aSThomas Huth 267fcf5ef2aSThomas Huth /* These are all synchronous exceptions, we set the PC back to 268fcf5ef2aSThomas Huth * the faulting instruction 269fcf5ef2aSThomas Huth */ 270fcf5ef2aSThomas Huth if (ctx->exception == POWERPC_EXCP_NONE) { 271b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next - 4); 272fcf5ef2aSThomas Huth } 273fcf5ef2aSThomas Huth t0 = tcg_const_i32(excp); 274fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, t0); 275fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 276fcf5ef2aSThomas Huth ctx->exception = (excp); 277fcf5ef2aSThomas Huth } 278fcf5ef2aSThomas Huth 279fcf5ef2aSThomas Huth static void gen_exception_nip(DisasContext *ctx, uint32_t excp, 280fcf5ef2aSThomas Huth target_ulong nip) 281fcf5ef2aSThomas Huth { 282fcf5ef2aSThomas Huth TCGv_i32 t0; 283fcf5ef2aSThomas Huth 284fcf5ef2aSThomas Huth gen_update_nip(ctx, nip); 285fcf5ef2aSThomas Huth t0 = tcg_const_i32(excp); 286fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, t0); 287fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 288fcf5ef2aSThomas Huth ctx->exception = (excp); 289fcf5ef2aSThomas Huth } 290fcf5ef2aSThomas Huth 291e150ac89SRoman Kapl /* 292e150ac89SRoman Kapl * Tells the caller what is the appropriate exception to generate and prepares 293e150ac89SRoman Kapl * SPR registers for this exception. 294e150ac89SRoman Kapl * 295e150ac89SRoman Kapl * The exception can be either POWERPC_EXCP_TRACE (on most PowerPCs) or 296e150ac89SRoman Kapl * POWERPC_EXCP_DEBUG (on BookE). 2970e3bf489SRoman Kapl */ 298e150ac89SRoman Kapl static uint32_t gen_prep_dbgex(DisasContext *ctx) 2990e3bf489SRoman Kapl { 3000e3bf489SRoman Kapl if (ctx->flags & POWERPC_FLAG_DE) { 3010e3bf489SRoman Kapl target_ulong dbsr = 0; 302e150ac89SRoman Kapl if (ctx->singlestep_enabled & CPU_SINGLE_STEP) { 3030e3bf489SRoman Kapl dbsr = DBCR0_ICMP; 304e150ac89SRoman Kapl } else { 305e150ac89SRoman Kapl /* Must have been branch */ 3060e3bf489SRoman Kapl dbsr = DBCR0_BRT; 3070e3bf489SRoman Kapl } 3080e3bf489SRoman Kapl TCGv t0 = tcg_temp_new(); 3090e3bf489SRoman Kapl gen_load_spr(t0, SPR_BOOKE_DBSR); 3100e3bf489SRoman Kapl tcg_gen_ori_tl(t0, t0, dbsr); 3110e3bf489SRoman Kapl gen_store_spr(SPR_BOOKE_DBSR, t0); 3120e3bf489SRoman Kapl tcg_temp_free(t0); 3130e3bf489SRoman Kapl return POWERPC_EXCP_DEBUG; 3140e3bf489SRoman Kapl } else { 315e150ac89SRoman Kapl return POWERPC_EXCP_TRACE; 3160e3bf489SRoman Kapl } 3170e3bf489SRoman Kapl } 3180e3bf489SRoman Kapl 319fcf5ef2aSThomas Huth static void gen_debug_exception(DisasContext *ctx) 320fcf5ef2aSThomas Huth { 321fcf5ef2aSThomas Huth TCGv_i32 t0; 322fcf5ef2aSThomas Huth 323fcf5ef2aSThomas Huth /* These are all synchronous exceptions, we set the PC back to 324fcf5ef2aSThomas Huth * the faulting instruction 325fcf5ef2aSThomas Huth */ 326fcf5ef2aSThomas Huth if ((ctx->exception != POWERPC_EXCP_BRANCH) && 327fcf5ef2aSThomas Huth (ctx->exception != POWERPC_EXCP_SYNC)) { 328b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next); 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth t0 = tcg_const_i32(EXCP_DEBUG); 331fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, t0); 332fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth 335fcf5ef2aSThomas Huth static inline void gen_inval_exception(DisasContext *ctx, uint32_t error) 336fcf5ef2aSThomas Huth { 337fcf5ef2aSThomas Huth /* Will be converted to program check if needed */ 338fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_HV_EMU, POWERPC_EXCP_INVAL | error); 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth 341fcf5ef2aSThomas Huth static inline void gen_priv_exception(DisasContext *ctx, uint32_t error) 342fcf5ef2aSThomas Huth { 343fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_PRIV | error); 344fcf5ef2aSThomas Huth } 345fcf5ef2aSThomas Huth 346fcf5ef2aSThomas Huth static inline void gen_hvpriv_exception(DisasContext *ctx, uint32_t error) 347fcf5ef2aSThomas Huth { 348fcf5ef2aSThomas Huth /* Will be converted to program check if needed */ 349fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_HV_EMU, POWERPC_EXCP_PRIV | error); 350fcf5ef2aSThomas Huth } 351fcf5ef2aSThomas Huth 352fcf5ef2aSThomas Huth /* Stop translation */ 353fcf5ef2aSThomas Huth static inline void gen_stop_exception(DisasContext *ctx) 354fcf5ef2aSThomas Huth { 355b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next); 356fcf5ef2aSThomas Huth ctx->exception = POWERPC_EXCP_STOP; 357fcf5ef2aSThomas Huth } 358fcf5ef2aSThomas Huth 359fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 360fcf5ef2aSThomas Huth /* No need to update nip here, as execution flow will change */ 361fcf5ef2aSThomas Huth static inline void gen_sync_exception(DisasContext *ctx) 362fcf5ef2aSThomas Huth { 363fcf5ef2aSThomas Huth ctx->exception = POWERPC_EXCP_SYNC; 364fcf5ef2aSThomas Huth } 365fcf5ef2aSThomas Huth #endif 366fcf5ef2aSThomas Huth 367fcf5ef2aSThomas Huth #define GEN_HANDLER(name, opc1, opc2, opc3, inval, type) \ 368fcf5ef2aSThomas Huth GEN_OPCODE(name, opc1, opc2, opc3, inval, type, PPC_NONE) 369fcf5ef2aSThomas Huth 370fcf5ef2aSThomas Huth #define GEN_HANDLER_E(name, opc1, opc2, opc3, inval, type, type2) \ 371fcf5ef2aSThomas Huth GEN_OPCODE(name, opc1, opc2, opc3, inval, type, type2) 372fcf5ef2aSThomas Huth 373fcf5ef2aSThomas Huth #define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type) \ 374fcf5ef2aSThomas Huth GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, PPC_NONE) 375fcf5ef2aSThomas Huth 376fcf5ef2aSThomas Huth #define GEN_HANDLER2_E(name, onam, opc1, opc2, opc3, inval, type, type2) \ 377fcf5ef2aSThomas Huth GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, type2) 378fcf5ef2aSThomas Huth 379fcf5ef2aSThomas Huth #define GEN_HANDLER_E_2(name, opc1, opc2, opc3, opc4, inval, type, type2) \ 380fcf5ef2aSThomas Huth GEN_OPCODE3(name, opc1, opc2, opc3, opc4, inval, type, type2) 381fcf5ef2aSThomas Huth 382fcf5ef2aSThomas Huth #define GEN_HANDLER2_E_2(name, onam, opc1, opc2, opc3, opc4, inval, typ, typ2) \ 383fcf5ef2aSThomas Huth GEN_OPCODE4(name, onam, opc1, opc2, opc3, opc4, inval, typ, typ2) 384fcf5ef2aSThomas Huth 385fcf5ef2aSThomas Huth typedef struct opcode_t { 386fcf5ef2aSThomas Huth unsigned char opc1, opc2, opc3, opc4; 387fcf5ef2aSThomas Huth #if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */ 388fcf5ef2aSThomas Huth unsigned char pad[4]; 389fcf5ef2aSThomas Huth #endif 390fcf5ef2aSThomas Huth opc_handler_t handler; 391fcf5ef2aSThomas Huth const char *oname; 392fcf5ef2aSThomas Huth } opcode_t; 393fcf5ef2aSThomas Huth 394fcf5ef2aSThomas Huth /* Helpers for priv. check */ 395fcf5ef2aSThomas Huth #define GEN_PRIV \ 396fcf5ef2aSThomas Huth do { \ 397fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC); return; \ 398fcf5ef2aSThomas Huth } while (0) 399fcf5ef2aSThomas Huth 400fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 401fcf5ef2aSThomas Huth #define CHK_HV GEN_PRIV 402fcf5ef2aSThomas Huth #define CHK_SV GEN_PRIV 403fcf5ef2aSThomas Huth #define CHK_HVRM GEN_PRIV 404fcf5ef2aSThomas Huth #else 405fcf5ef2aSThomas Huth #define CHK_HV \ 406fcf5ef2aSThomas Huth do { \ 407fcf5ef2aSThomas Huth if (unlikely(ctx->pr || !ctx->hv)) { \ 408fcf5ef2aSThomas Huth GEN_PRIV; \ 409fcf5ef2aSThomas Huth } \ 410fcf5ef2aSThomas Huth } while (0) 411fcf5ef2aSThomas Huth #define CHK_SV \ 412fcf5ef2aSThomas Huth do { \ 413fcf5ef2aSThomas Huth if (unlikely(ctx->pr)) { \ 414fcf5ef2aSThomas Huth GEN_PRIV; \ 415fcf5ef2aSThomas Huth } \ 416fcf5ef2aSThomas Huth } while (0) 417fcf5ef2aSThomas Huth #define CHK_HVRM \ 418fcf5ef2aSThomas Huth do { \ 419fcf5ef2aSThomas Huth if (unlikely(ctx->pr || !ctx->hv || ctx->dr)) { \ 420fcf5ef2aSThomas Huth GEN_PRIV; \ 421fcf5ef2aSThomas Huth } \ 422fcf5ef2aSThomas Huth } while (0) 423fcf5ef2aSThomas Huth #endif 424fcf5ef2aSThomas Huth 425fcf5ef2aSThomas Huth #define CHK_NONE 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth /*****************************************************************************/ 428fcf5ef2aSThomas Huth /* PowerPC instructions table */ 429fcf5ef2aSThomas Huth 430fcf5ef2aSThomas Huth #if defined(DO_PPC_STATISTICS) 431fcf5ef2aSThomas Huth #define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2) \ 432fcf5ef2aSThomas Huth { \ 433fcf5ef2aSThomas Huth .opc1 = op1, \ 434fcf5ef2aSThomas Huth .opc2 = op2, \ 435fcf5ef2aSThomas Huth .opc3 = op3, \ 436fcf5ef2aSThomas Huth .opc4 = 0xff, \ 437fcf5ef2aSThomas Huth .handler = { \ 438fcf5ef2aSThomas Huth .inval1 = invl, \ 439fcf5ef2aSThomas Huth .type = _typ, \ 440fcf5ef2aSThomas Huth .type2 = _typ2, \ 441fcf5ef2aSThomas Huth .handler = &gen_##name, \ 442fcf5ef2aSThomas Huth .oname = stringify(name), \ 443fcf5ef2aSThomas Huth }, \ 444fcf5ef2aSThomas Huth .oname = stringify(name), \ 445fcf5ef2aSThomas Huth } 446fcf5ef2aSThomas Huth #define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2) \ 447fcf5ef2aSThomas Huth { \ 448fcf5ef2aSThomas Huth .opc1 = op1, \ 449fcf5ef2aSThomas Huth .opc2 = op2, \ 450fcf5ef2aSThomas Huth .opc3 = op3, \ 451fcf5ef2aSThomas Huth .opc4 = 0xff, \ 452fcf5ef2aSThomas Huth .handler = { \ 453fcf5ef2aSThomas Huth .inval1 = invl1, \ 454fcf5ef2aSThomas Huth .inval2 = invl2, \ 455fcf5ef2aSThomas Huth .type = _typ, \ 456fcf5ef2aSThomas Huth .type2 = _typ2, \ 457fcf5ef2aSThomas Huth .handler = &gen_##name, \ 458fcf5ef2aSThomas Huth .oname = stringify(name), \ 459fcf5ef2aSThomas Huth }, \ 460fcf5ef2aSThomas Huth .oname = stringify(name), \ 461fcf5ef2aSThomas Huth } 462fcf5ef2aSThomas Huth #define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2) \ 463fcf5ef2aSThomas Huth { \ 464fcf5ef2aSThomas Huth .opc1 = op1, \ 465fcf5ef2aSThomas Huth .opc2 = op2, \ 466fcf5ef2aSThomas Huth .opc3 = op3, \ 467fcf5ef2aSThomas Huth .opc4 = 0xff, \ 468fcf5ef2aSThomas Huth .handler = { \ 469fcf5ef2aSThomas Huth .inval1 = invl, \ 470fcf5ef2aSThomas Huth .type = _typ, \ 471fcf5ef2aSThomas Huth .type2 = _typ2, \ 472fcf5ef2aSThomas Huth .handler = &gen_##name, \ 473fcf5ef2aSThomas Huth .oname = onam, \ 474fcf5ef2aSThomas Huth }, \ 475fcf5ef2aSThomas Huth .oname = onam, \ 476fcf5ef2aSThomas Huth } 477fcf5ef2aSThomas Huth #define GEN_OPCODE3(name, op1, op2, op3, op4, invl, _typ, _typ2) \ 478fcf5ef2aSThomas Huth { \ 479fcf5ef2aSThomas Huth .opc1 = op1, \ 480fcf5ef2aSThomas Huth .opc2 = op2, \ 481fcf5ef2aSThomas Huth .opc3 = op3, \ 482fcf5ef2aSThomas Huth .opc4 = op4, \ 483fcf5ef2aSThomas Huth .handler = { \ 484fcf5ef2aSThomas Huth .inval1 = invl, \ 485fcf5ef2aSThomas Huth .type = _typ, \ 486fcf5ef2aSThomas Huth .type2 = _typ2, \ 487fcf5ef2aSThomas Huth .handler = &gen_##name, \ 488fcf5ef2aSThomas Huth .oname = stringify(name), \ 489fcf5ef2aSThomas Huth }, \ 490fcf5ef2aSThomas Huth .oname = stringify(name), \ 491fcf5ef2aSThomas Huth } 492fcf5ef2aSThomas Huth #define GEN_OPCODE4(name, onam, op1, op2, op3, op4, invl, _typ, _typ2) \ 493fcf5ef2aSThomas Huth { \ 494fcf5ef2aSThomas Huth .opc1 = op1, \ 495fcf5ef2aSThomas Huth .opc2 = op2, \ 496fcf5ef2aSThomas Huth .opc3 = op3, \ 497fcf5ef2aSThomas Huth .opc4 = op4, \ 498fcf5ef2aSThomas Huth .handler = { \ 499fcf5ef2aSThomas Huth .inval1 = invl, \ 500fcf5ef2aSThomas Huth .type = _typ, \ 501fcf5ef2aSThomas Huth .type2 = _typ2, \ 502fcf5ef2aSThomas Huth .handler = &gen_##name, \ 503fcf5ef2aSThomas Huth .oname = onam, \ 504fcf5ef2aSThomas Huth }, \ 505fcf5ef2aSThomas Huth .oname = onam, \ 506fcf5ef2aSThomas Huth } 507fcf5ef2aSThomas Huth #else 508fcf5ef2aSThomas Huth #define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2) \ 509fcf5ef2aSThomas Huth { \ 510fcf5ef2aSThomas Huth .opc1 = op1, \ 511fcf5ef2aSThomas Huth .opc2 = op2, \ 512fcf5ef2aSThomas Huth .opc3 = op3, \ 513fcf5ef2aSThomas Huth .opc4 = 0xff, \ 514fcf5ef2aSThomas Huth .handler = { \ 515fcf5ef2aSThomas Huth .inval1 = invl, \ 516fcf5ef2aSThomas Huth .type = _typ, \ 517fcf5ef2aSThomas Huth .type2 = _typ2, \ 518fcf5ef2aSThomas Huth .handler = &gen_##name, \ 519fcf5ef2aSThomas Huth }, \ 520fcf5ef2aSThomas Huth .oname = stringify(name), \ 521fcf5ef2aSThomas Huth } 522fcf5ef2aSThomas Huth #define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2) \ 523fcf5ef2aSThomas Huth { \ 524fcf5ef2aSThomas Huth .opc1 = op1, \ 525fcf5ef2aSThomas Huth .opc2 = op2, \ 526fcf5ef2aSThomas Huth .opc3 = op3, \ 527fcf5ef2aSThomas Huth .opc4 = 0xff, \ 528fcf5ef2aSThomas Huth .handler = { \ 529fcf5ef2aSThomas Huth .inval1 = invl1, \ 530fcf5ef2aSThomas Huth .inval2 = invl2, \ 531fcf5ef2aSThomas Huth .type = _typ, \ 532fcf5ef2aSThomas Huth .type2 = _typ2, \ 533fcf5ef2aSThomas Huth .handler = &gen_##name, \ 534fcf5ef2aSThomas Huth }, \ 535fcf5ef2aSThomas Huth .oname = stringify(name), \ 536fcf5ef2aSThomas Huth } 537fcf5ef2aSThomas Huth #define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2) \ 538fcf5ef2aSThomas Huth { \ 539fcf5ef2aSThomas Huth .opc1 = op1, \ 540fcf5ef2aSThomas Huth .opc2 = op2, \ 541fcf5ef2aSThomas Huth .opc3 = op3, \ 542fcf5ef2aSThomas Huth .opc4 = 0xff, \ 543fcf5ef2aSThomas Huth .handler = { \ 544fcf5ef2aSThomas Huth .inval1 = invl, \ 545fcf5ef2aSThomas Huth .type = _typ, \ 546fcf5ef2aSThomas Huth .type2 = _typ2, \ 547fcf5ef2aSThomas Huth .handler = &gen_##name, \ 548fcf5ef2aSThomas Huth }, \ 549fcf5ef2aSThomas Huth .oname = onam, \ 550fcf5ef2aSThomas Huth } 551fcf5ef2aSThomas Huth #define GEN_OPCODE3(name, op1, op2, op3, op4, invl, _typ, _typ2) \ 552fcf5ef2aSThomas Huth { \ 553fcf5ef2aSThomas Huth .opc1 = op1, \ 554fcf5ef2aSThomas Huth .opc2 = op2, \ 555fcf5ef2aSThomas Huth .opc3 = op3, \ 556fcf5ef2aSThomas Huth .opc4 = op4, \ 557fcf5ef2aSThomas Huth .handler = { \ 558fcf5ef2aSThomas Huth .inval1 = invl, \ 559fcf5ef2aSThomas Huth .type = _typ, \ 560fcf5ef2aSThomas Huth .type2 = _typ2, \ 561fcf5ef2aSThomas Huth .handler = &gen_##name, \ 562fcf5ef2aSThomas Huth }, \ 563fcf5ef2aSThomas Huth .oname = stringify(name), \ 564fcf5ef2aSThomas Huth } 565fcf5ef2aSThomas Huth #define GEN_OPCODE4(name, onam, op1, op2, op3, op4, invl, _typ, _typ2) \ 566fcf5ef2aSThomas Huth { \ 567fcf5ef2aSThomas Huth .opc1 = op1, \ 568fcf5ef2aSThomas Huth .opc2 = op2, \ 569fcf5ef2aSThomas Huth .opc3 = op3, \ 570fcf5ef2aSThomas Huth .opc4 = op4, \ 571fcf5ef2aSThomas Huth .handler = { \ 572fcf5ef2aSThomas Huth .inval1 = invl, \ 573fcf5ef2aSThomas Huth .type = _typ, \ 574fcf5ef2aSThomas Huth .type2 = _typ2, \ 575fcf5ef2aSThomas Huth .handler = &gen_##name, \ 576fcf5ef2aSThomas Huth }, \ 577fcf5ef2aSThomas Huth .oname = onam, \ 578fcf5ef2aSThomas Huth } 579fcf5ef2aSThomas Huth #endif 580fcf5ef2aSThomas Huth 581fcf5ef2aSThomas Huth /* Invalid instruction */ 582fcf5ef2aSThomas Huth static void gen_invalid(DisasContext *ctx) 583fcf5ef2aSThomas Huth { 584fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 585fcf5ef2aSThomas Huth } 586fcf5ef2aSThomas Huth 587fcf5ef2aSThomas Huth static opc_handler_t invalid_handler = { 588fcf5ef2aSThomas Huth .inval1 = 0xFFFFFFFF, 589fcf5ef2aSThomas Huth .inval2 = 0xFFFFFFFF, 590fcf5ef2aSThomas Huth .type = PPC_NONE, 591fcf5ef2aSThomas Huth .type2 = PPC_NONE, 592fcf5ef2aSThomas Huth .handler = gen_invalid, 593fcf5ef2aSThomas Huth }; 594fcf5ef2aSThomas Huth 595fcf5ef2aSThomas Huth /*** Integer comparison ***/ 596fcf5ef2aSThomas Huth 597fcf5ef2aSThomas Huth static inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf) 598fcf5ef2aSThomas Huth { 599fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 600b62b3686Spbonzini@redhat.com TCGv t1 = tcg_temp_new(); 601b62b3686Spbonzini@redhat.com TCGv_i32 t = tcg_temp_new_i32(); 602fcf5ef2aSThomas Huth 603b62b3686Spbonzini@redhat.com tcg_gen_movi_tl(t0, CRF_EQ); 604b62b3686Spbonzini@redhat.com tcg_gen_movi_tl(t1, CRF_LT); 605b62b3686Spbonzini@redhat.com tcg_gen_movcond_tl((s ? TCG_COND_LT : TCG_COND_LTU), t0, arg0, arg1, t1, t0); 606b62b3686Spbonzini@redhat.com tcg_gen_movi_tl(t1, CRF_GT); 607b62b3686Spbonzini@redhat.com tcg_gen_movcond_tl((s ? TCG_COND_GT : TCG_COND_GTU), t0, arg0, arg1, t1, t0); 608b62b3686Spbonzini@redhat.com 609b62b3686Spbonzini@redhat.com tcg_gen_trunc_tl_i32(t, t0); 610fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_so); 611b62b3686Spbonzini@redhat.com tcg_gen_or_i32(cpu_crf[crf], cpu_crf[crf], t); 612fcf5ef2aSThomas Huth 613fcf5ef2aSThomas Huth tcg_temp_free(t0); 614b62b3686Spbonzini@redhat.com tcg_temp_free(t1); 615b62b3686Spbonzini@redhat.com tcg_temp_free_i32(t); 616fcf5ef2aSThomas Huth } 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth static inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf) 619fcf5ef2aSThomas Huth { 620fcf5ef2aSThomas Huth TCGv t0 = tcg_const_tl(arg1); 621fcf5ef2aSThomas Huth gen_op_cmp(arg0, t0, s, crf); 622fcf5ef2aSThomas Huth tcg_temp_free(t0); 623fcf5ef2aSThomas Huth } 624fcf5ef2aSThomas Huth 625fcf5ef2aSThomas Huth static inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf) 626fcf5ef2aSThomas Huth { 627fcf5ef2aSThomas Huth TCGv t0, t1; 628fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 629fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 630fcf5ef2aSThomas Huth if (s) { 631fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(t0, arg0); 632fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(t1, arg1); 633fcf5ef2aSThomas Huth } else { 634fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(t0, arg0); 635fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(t1, arg1); 636fcf5ef2aSThomas Huth } 637fcf5ef2aSThomas Huth gen_op_cmp(t0, t1, s, crf); 638fcf5ef2aSThomas Huth tcg_temp_free(t1); 639fcf5ef2aSThomas Huth tcg_temp_free(t0); 640fcf5ef2aSThomas Huth } 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth static inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf) 643fcf5ef2aSThomas Huth { 644fcf5ef2aSThomas Huth TCGv t0 = tcg_const_tl(arg1); 645fcf5ef2aSThomas Huth gen_op_cmp32(arg0, t0, s, crf); 646fcf5ef2aSThomas Huth tcg_temp_free(t0); 647fcf5ef2aSThomas Huth } 648fcf5ef2aSThomas Huth 649fcf5ef2aSThomas Huth static inline void gen_set_Rc0(DisasContext *ctx, TCGv reg) 650fcf5ef2aSThomas Huth { 651fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 652fcf5ef2aSThomas Huth gen_op_cmpi32(reg, 0, 1, 0); 653fcf5ef2aSThomas Huth } else { 654fcf5ef2aSThomas Huth gen_op_cmpi(reg, 0, 1, 0); 655fcf5ef2aSThomas Huth } 656fcf5ef2aSThomas Huth } 657fcf5ef2aSThomas Huth 658fcf5ef2aSThomas Huth /* cmp */ 659fcf5ef2aSThomas Huth static void gen_cmp(DisasContext *ctx) 660fcf5ef2aSThomas Huth { 661fcf5ef2aSThomas Huth if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) { 662fcf5ef2aSThomas Huth gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 663fcf5ef2aSThomas Huth 1, crfD(ctx->opcode)); 664fcf5ef2aSThomas Huth } else { 665fcf5ef2aSThomas Huth gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 666fcf5ef2aSThomas Huth 1, crfD(ctx->opcode)); 667fcf5ef2aSThomas Huth } 668fcf5ef2aSThomas Huth } 669fcf5ef2aSThomas Huth 670fcf5ef2aSThomas Huth /* cmpi */ 671fcf5ef2aSThomas Huth static void gen_cmpi(DisasContext *ctx) 672fcf5ef2aSThomas Huth { 673fcf5ef2aSThomas Huth if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) { 674fcf5ef2aSThomas Huth gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode), 675fcf5ef2aSThomas Huth 1, crfD(ctx->opcode)); 676fcf5ef2aSThomas Huth } else { 677fcf5ef2aSThomas Huth gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode), 678fcf5ef2aSThomas Huth 1, crfD(ctx->opcode)); 679fcf5ef2aSThomas Huth } 680fcf5ef2aSThomas Huth } 681fcf5ef2aSThomas Huth 682fcf5ef2aSThomas Huth /* cmpl */ 683fcf5ef2aSThomas Huth static void gen_cmpl(DisasContext *ctx) 684fcf5ef2aSThomas Huth { 685fcf5ef2aSThomas Huth if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) { 686fcf5ef2aSThomas Huth gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 687fcf5ef2aSThomas Huth 0, crfD(ctx->opcode)); 688fcf5ef2aSThomas Huth } else { 689fcf5ef2aSThomas Huth gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 690fcf5ef2aSThomas Huth 0, crfD(ctx->opcode)); 691fcf5ef2aSThomas Huth } 692fcf5ef2aSThomas Huth } 693fcf5ef2aSThomas Huth 694fcf5ef2aSThomas Huth /* cmpli */ 695fcf5ef2aSThomas Huth static void gen_cmpli(DisasContext *ctx) 696fcf5ef2aSThomas Huth { 697fcf5ef2aSThomas Huth if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) { 698fcf5ef2aSThomas Huth gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode), 699fcf5ef2aSThomas Huth 0, crfD(ctx->opcode)); 700fcf5ef2aSThomas Huth } else { 701fcf5ef2aSThomas Huth gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode), 702fcf5ef2aSThomas Huth 0, crfD(ctx->opcode)); 703fcf5ef2aSThomas Huth } 704fcf5ef2aSThomas Huth } 705fcf5ef2aSThomas Huth 706fcf5ef2aSThomas Huth /* cmprb - range comparison: isupper, isaplha, islower*/ 707fcf5ef2aSThomas Huth static void gen_cmprb(DisasContext *ctx) 708fcf5ef2aSThomas Huth { 709fcf5ef2aSThomas Huth TCGv_i32 src1 = tcg_temp_new_i32(); 710fcf5ef2aSThomas Huth TCGv_i32 src2 = tcg_temp_new_i32(); 711fcf5ef2aSThomas Huth TCGv_i32 src2lo = tcg_temp_new_i32(); 712fcf5ef2aSThomas Huth TCGv_i32 src2hi = tcg_temp_new_i32(); 713fcf5ef2aSThomas Huth TCGv_i32 crf = cpu_crf[crfD(ctx->opcode)]; 714fcf5ef2aSThomas Huth 715fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(src1, cpu_gpr[rA(ctx->opcode)]); 716fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(src2, cpu_gpr[rB(ctx->opcode)]); 717fcf5ef2aSThomas Huth 718fcf5ef2aSThomas Huth tcg_gen_andi_i32(src1, src1, 0xFF); 719fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(src2lo, src2); 720fcf5ef2aSThomas Huth tcg_gen_shri_i32(src2, src2, 8); 721fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(src2hi, src2); 722fcf5ef2aSThomas Huth 723fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LEU, src2lo, src2lo, src1); 724fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LEU, src2hi, src1, src2hi); 725fcf5ef2aSThomas Huth tcg_gen_and_i32(crf, src2lo, src2hi); 726fcf5ef2aSThomas Huth 727fcf5ef2aSThomas Huth if (ctx->opcode & 0x00200000) { 728fcf5ef2aSThomas Huth tcg_gen_shri_i32(src2, src2, 8); 729fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(src2lo, src2); 730fcf5ef2aSThomas Huth tcg_gen_shri_i32(src2, src2, 8); 731fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(src2hi, src2); 732fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LEU, src2lo, src2lo, src1); 733fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LEU, src2hi, src1, src2hi); 734fcf5ef2aSThomas Huth tcg_gen_and_i32(src2lo, src2lo, src2hi); 735fcf5ef2aSThomas Huth tcg_gen_or_i32(crf, crf, src2lo); 736fcf5ef2aSThomas Huth } 737efa73196SNikunj A Dadhania tcg_gen_shli_i32(crf, crf, CRF_GT_BIT); 738fcf5ef2aSThomas Huth tcg_temp_free_i32(src1); 739fcf5ef2aSThomas Huth tcg_temp_free_i32(src2); 740fcf5ef2aSThomas Huth tcg_temp_free_i32(src2lo); 741fcf5ef2aSThomas Huth tcg_temp_free_i32(src2hi); 742fcf5ef2aSThomas Huth } 743fcf5ef2aSThomas Huth 744fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 745fcf5ef2aSThomas Huth /* cmpeqb */ 746fcf5ef2aSThomas Huth static void gen_cmpeqb(DisasContext *ctx) 747fcf5ef2aSThomas Huth { 748fcf5ef2aSThomas Huth gen_helper_cmpeqb(cpu_crf[crfD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 749fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 750fcf5ef2aSThomas Huth } 751fcf5ef2aSThomas Huth #endif 752fcf5ef2aSThomas Huth 753fcf5ef2aSThomas Huth /* isel (PowerPC 2.03 specification) */ 754fcf5ef2aSThomas Huth static void gen_isel(DisasContext *ctx) 755fcf5ef2aSThomas Huth { 756fcf5ef2aSThomas Huth uint32_t bi = rC(ctx->opcode); 757fcf5ef2aSThomas Huth uint32_t mask = 0x08 >> (bi & 0x03); 758fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 759fcf5ef2aSThomas Huth TCGv zr; 760fcf5ef2aSThomas Huth 761fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(t0, cpu_crf[bi >> 2]); 762fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t0, mask); 763fcf5ef2aSThomas Huth 764fcf5ef2aSThomas Huth zr = tcg_const_tl(0); 765fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_gpr[rD(ctx->opcode)], t0, zr, 766fcf5ef2aSThomas Huth rA(ctx->opcode) ? cpu_gpr[rA(ctx->opcode)] : zr, 767fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 768fcf5ef2aSThomas Huth tcg_temp_free(zr); 769fcf5ef2aSThomas Huth tcg_temp_free(t0); 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth /* cmpb: PowerPC 2.05 specification */ 773fcf5ef2aSThomas Huth static void gen_cmpb(DisasContext *ctx) 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth gen_helper_cmpb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 776fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 777fcf5ef2aSThomas Huth } 778fcf5ef2aSThomas Huth 779fcf5ef2aSThomas Huth /*** Integer arithmetic ***/ 780fcf5ef2aSThomas Huth 781fcf5ef2aSThomas Huth static inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0, 782fcf5ef2aSThomas Huth TCGv arg1, TCGv arg2, int sub) 783fcf5ef2aSThomas Huth { 784fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 785fcf5ef2aSThomas Huth 786fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_ov, arg0, arg2); 787fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, arg1, arg2); 788fcf5ef2aSThomas Huth if (sub) { 789fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_ov, cpu_ov, t0); 790fcf5ef2aSThomas Huth } else { 791fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_ov, cpu_ov, t0); 792fcf5ef2aSThomas Huth } 793fcf5ef2aSThomas Huth tcg_temp_free(t0); 794fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 795dc0ad844SNikunj A Dadhania tcg_gen_extract_tl(cpu_ov, cpu_ov, 31, 1); 796dc0ad844SNikunj A Dadhania if (is_isa300(ctx)) { 797dc0ad844SNikunj A Dadhania tcg_gen_mov_tl(cpu_ov32, cpu_ov); 798fcf5ef2aSThomas Huth } 799dc0ad844SNikunj A Dadhania } else { 800dc0ad844SNikunj A Dadhania if (is_isa300(ctx)) { 801dc0ad844SNikunj A Dadhania tcg_gen_extract_tl(cpu_ov32, cpu_ov, 31, 1); 802dc0ad844SNikunj A Dadhania } 80338a61d34SNikunj A Dadhania tcg_gen_extract_tl(cpu_ov, cpu_ov, TARGET_LONG_BITS - 1, 1); 804dc0ad844SNikunj A Dadhania } 805fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 8086b10d008SNikunj A Dadhania static inline void gen_op_arith_compute_ca32(DisasContext *ctx, 8096b10d008SNikunj A Dadhania TCGv res, TCGv arg0, TCGv arg1, 8104c5920afSSuraj Jitindar Singh TCGv ca32, int sub) 8116b10d008SNikunj A Dadhania { 8126b10d008SNikunj A Dadhania TCGv t0; 8136b10d008SNikunj A Dadhania 8146b10d008SNikunj A Dadhania if (!is_isa300(ctx)) { 8156b10d008SNikunj A Dadhania return; 8166b10d008SNikunj A Dadhania } 8176b10d008SNikunj A Dadhania 8186b10d008SNikunj A Dadhania t0 = tcg_temp_new(); 81933903d0aSNikunj A Dadhania if (sub) { 82033903d0aSNikunj A Dadhania tcg_gen_eqv_tl(t0, arg0, arg1); 82133903d0aSNikunj A Dadhania } else { 8226b10d008SNikunj A Dadhania tcg_gen_xor_tl(t0, arg0, arg1); 82333903d0aSNikunj A Dadhania } 8246b10d008SNikunj A Dadhania tcg_gen_xor_tl(t0, t0, res); 8254c5920afSSuraj Jitindar Singh tcg_gen_extract_tl(ca32, t0, 32, 1); 8266b10d008SNikunj A Dadhania tcg_temp_free(t0); 8276b10d008SNikunj A Dadhania } 8286b10d008SNikunj A Dadhania 829fcf5ef2aSThomas Huth /* Common add function */ 830fcf5ef2aSThomas Huth static inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1, 8314c5920afSSuraj Jitindar Singh TCGv arg2, TCGv ca, TCGv ca32, 8324c5920afSSuraj Jitindar Singh bool add_ca, bool compute_ca, 833fcf5ef2aSThomas Huth bool compute_ov, bool compute_rc0) 834fcf5ef2aSThomas Huth { 835fcf5ef2aSThomas Huth TCGv t0 = ret; 836fcf5ef2aSThomas Huth 837fcf5ef2aSThomas Huth if (compute_ca || compute_ov) { 838fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 839fcf5ef2aSThomas Huth } 840fcf5ef2aSThomas Huth 841fcf5ef2aSThomas Huth if (compute_ca) { 842fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 843fcf5ef2aSThomas Huth /* Caution: a non-obvious corner case of the spec is that we 844fcf5ef2aSThomas Huth must produce the *entire* 64-bit addition, but produce the 845fcf5ef2aSThomas Huth carry into bit 32. */ 846fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 847fcf5ef2aSThomas Huth tcg_gen_xor_tl(t1, arg1, arg2); /* add without carry */ 848fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, arg1, arg2); 849fcf5ef2aSThomas Huth if (add_ca) { 8504c5920afSSuraj Jitindar Singh tcg_gen_add_tl(t0, t0, ca); 851fcf5ef2aSThomas Huth } 8524c5920afSSuraj Jitindar Singh tcg_gen_xor_tl(ca, t0, t1); /* bits changed w/ carry */ 853fcf5ef2aSThomas Huth tcg_temp_free(t1); 8544c5920afSSuraj Jitindar Singh tcg_gen_extract_tl(ca, ca, 32, 1); 8556b10d008SNikunj A Dadhania if (is_isa300(ctx)) { 8564c5920afSSuraj Jitindar Singh tcg_gen_mov_tl(ca32, ca); 8576b10d008SNikunj A Dadhania } 858fcf5ef2aSThomas Huth } else { 859fcf5ef2aSThomas Huth TCGv zero = tcg_const_tl(0); 860fcf5ef2aSThomas Huth if (add_ca) { 8614c5920afSSuraj Jitindar Singh tcg_gen_add2_tl(t0, ca, arg1, zero, ca, zero); 8624c5920afSSuraj Jitindar Singh tcg_gen_add2_tl(t0, ca, t0, ca, arg2, zero); 863fcf5ef2aSThomas Huth } else { 8644c5920afSSuraj Jitindar Singh tcg_gen_add2_tl(t0, ca, arg1, zero, arg2, zero); 865fcf5ef2aSThomas Huth } 8664c5920afSSuraj Jitindar Singh gen_op_arith_compute_ca32(ctx, t0, arg1, arg2, ca32, 0); 867fcf5ef2aSThomas Huth tcg_temp_free(zero); 868fcf5ef2aSThomas Huth } 869fcf5ef2aSThomas Huth } else { 870fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, arg1, arg2); 871fcf5ef2aSThomas Huth if (add_ca) { 8724c5920afSSuraj Jitindar Singh tcg_gen_add_tl(t0, t0, ca); 873fcf5ef2aSThomas Huth } 874fcf5ef2aSThomas Huth } 875fcf5ef2aSThomas Huth 876fcf5ef2aSThomas Huth if (compute_ov) { 877fcf5ef2aSThomas Huth gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0); 878fcf5ef2aSThomas Huth } 879fcf5ef2aSThomas Huth if (unlikely(compute_rc0)) { 880fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t0); 881fcf5ef2aSThomas Huth } 882fcf5ef2aSThomas Huth 88311f4e8f8SRichard Henderson if (t0 != ret) { 884fcf5ef2aSThomas Huth tcg_gen_mov_tl(ret, t0); 885fcf5ef2aSThomas Huth tcg_temp_free(t0); 886fcf5ef2aSThomas Huth } 887fcf5ef2aSThomas Huth } 888fcf5ef2aSThomas Huth /* Add functions with two operands */ 8894c5920afSSuraj Jitindar Singh #define GEN_INT_ARITH_ADD(name, opc3, ca, add_ca, compute_ca, compute_ov) \ 890fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 891fcf5ef2aSThomas Huth { \ 892fcf5ef2aSThomas Huth gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \ 893fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 8944c5920afSSuraj Jitindar Singh ca, glue(ca, 32), \ 895fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \ 896fcf5ef2aSThomas Huth } 897fcf5ef2aSThomas Huth /* Add functions with one operand and one immediate */ 8984c5920afSSuraj Jitindar Singh #define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, ca, \ 899fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov) \ 900fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 901fcf5ef2aSThomas Huth { \ 902fcf5ef2aSThomas Huth TCGv t0 = tcg_const_tl(const_val); \ 903fcf5ef2aSThomas Huth gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \ 904fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], t0, \ 9054c5920afSSuraj Jitindar Singh ca, glue(ca, 32), \ 906fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \ 907fcf5ef2aSThomas Huth tcg_temp_free(t0); \ 908fcf5ef2aSThomas Huth } 909fcf5ef2aSThomas Huth 910fcf5ef2aSThomas Huth /* add add. addo addo. */ 9114c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(add, 0x08, cpu_ca, 0, 0, 0) 9124c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addo, 0x18, cpu_ca, 0, 0, 1) 913fcf5ef2aSThomas Huth /* addc addc. addco addco. */ 9144c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addc, 0x00, cpu_ca, 0, 1, 0) 9154c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addco, 0x10, cpu_ca, 0, 1, 1) 916fcf5ef2aSThomas Huth /* adde adde. addeo addeo. */ 9174c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(adde, 0x04, cpu_ca, 1, 1, 0) 9184c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addeo, 0x14, cpu_ca, 1, 1, 1) 919fcf5ef2aSThomas Huth /* addme addme. addmeo addmeo. */ 9204c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, cpu_ca, 1, 1, 0) 9214c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, cpu_ca, 1, 1, 1) 9224c5920afSSuraj Jitindar Singh /* addex */ 9234c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addex, 0x05, cpu_ov, 1, 1, 0); 924fcf5ef2aSThomas Huth /* addze addze. addzeo addzeo.*/ 9254c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, cpu_ca, 1, 1, 0) 9264c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, cpu_ca, 1, 1, 1) 927fcf5ef2aSThomas Huth /* addi */ 928fcf5ef2aSThomas Huth static void gen_addi(DisasContext *ctx) 929fcf5ef2aSThomas Huth { 930fcf5ef2aSThomas Huth target_long simm = SIMM(ctx->opcode); 931fcf5ef2aSThomas Huth 932fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 933fcf5ef2aSThomas Huth /* li case */ 934fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm); 935fcf5ef2aSThomas Huth } else { 936fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], 937fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], simm); 938fcf5ef2aSThomas Huth } 939fcf5ef2aSThomas Huth } 940fcf5ef2aSThomas Huth /* addic addic.*/ 941fcf5ef2aSThomas Huth static inline void gen_op_addic(DisasContext *ctx, bool compute_rc0) 942fcf5ef2aSThomas Huth { 943fcf5ef2aSThomas Huth TCGv c = tcg_const_tl(SIMM(ctx->opcode)); 944fcf5ef2aSThomas Huth gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 9454c5920afSSuraj Jitindar Singh c, cpu_ca, cpu_ca32, 0, 1, 0, compute_rc0); 946fcf5ef2aSThomas Huth tcg_temp_free(c); 947fcf5ef2aSThomas Huth } 948fcf5ef2aSThomas Huth 949fcf5ef2aSThomas Huth static void gen_addic(DisasContext *ctx) 950fcf5ef2aSThomas Huth { 951fcf5ef2aSThomas Huth gen_op_addic(ctx, 0); 952fcf5ef2aSThomas Huth } 953fcf5ef2aSThomas Huth 954fcf5ef2aSThomas Huth static void gen_addic_(DisasContext *ctx) 955fcf5ef2aSThomas Huth { 956fcf5ef2aSThomas Huth gen_op_addic(ctx, 1); 957fcf5ef2aSThomas Huth } 958fcf5ef2aSThomas Huth 959fcf5ef2aSThomas Huth /* addis */ 960fcf5ef2aSThomas Huth static void gen_addis(DisasContext *ctx) 961fcf5ef2aSThomas Huth { 962fcf5ef2aSThomas Huth target_long simm = SIMM(ctx->opcode); 963fcf5ef2aSThomas Huth 964fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 965fcf5ef2aSThomas Huth /* lis case */ 966fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm << 16); 967fcf5ef2aSThomas Huth } else { 968fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], 969fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], simm << 16); 970fcf5ef2aSThomas Huth } 971fcf5ef2aSThomas Huth } 972fcf5ef2aSThomas Huth 973fcf5ef2aSThomas Huth /* addpcis */ 974fcf5ef2aSThomas Huth static void gen_addpcis(DisasContext *ctx) 975fcf5ef2aSThomas Huth { 976fcf5ef2aSThomas Huth target_long d = DX(ctx->opcode); 977fcf5ef2aSThomas Huth 978b6bac4bcSEmilio G. Cota tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], ctx->base.pc_next + (d << 16)); 979fcf5ef2aSThomas Huth } 980fcf5ef2aSThomas Huth 981fcf5ef2aSThomas Huth static inline void gen_op_arith_divw(DisasContext *ctx, TCGv ret, TCGv arg1, 982fcf5ef2aSThomas Huth TCGv arg2, int sign, int compute_ov) 983fcf5ef2aSThomas Huth { 984fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 985fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 986fcf5ef2aSThomas Huth TCGv_i32 t2 = tcg_temp_new_i32(); 987fcf5ef2aSThomas Huth TCGv_i32 t3 = tcg_temp_new_i32(); 988fcf5ef2aSThomas Huth 989fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, arg1); 990fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, arg2); 991fcf5ef2aSThomas Huth if (sign) { 992fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t0, INT_MIN); 993fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, -1); 994fcf5ef2aSThomas Huth tcg_gen_and_i32(t2, t2, t3); 995fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, 0); 996fcf5ef2aSThomas Huth tcg_gen_or_i32(t2, t2, t3); 997fcf5ef2aSThomas Huth tcg_gen_movi_i32(t3, 0); 998fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1); 999fcf5ef2aSThomas Huth tcg_gen_div_i32(t3, t0, t1); 1000fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(ret, t3); 1001fcf5ef2aSThomas Huth } else { 1002fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t1, 0); 1003fcf5ef2aSThomas Huth tcg_gen_movi_i32(t3, 0); 1004fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1); 1005fcf5ef2aSThomas Huth tcg_gen_divu_i32(t3, t0, t1); 1006fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(ret, t3); 1007fcf5ef2aSThomas Huth } 1008fcf5ef2aSThomas Huth if (compute_ov) { 1009fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_ov, t2); 1010c44027ffSNikunj A Dadhania if (is_isa300(ctx)) { 1011c44027ffSNikunj A Dadhania tcg_gen_extu_i32_tl(cpu_ov32, t2); 1012c44027ffSNikunj A Dadhania } 1013fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov); 1014fcf5ef2aSThomas Huth } 1015fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1016fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1017fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 1018fcf5ef2aSThomas Huth tcg_temp_free_i32(t3); 1019fcf5ef2aSThomas Huth 1020fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1021fcf5ef2aSThomas Huth gen_set_Rc0(ctx, ret); 1022fcf5ef2aSThomas Huth } 1023fcf5ef2aSThomas Huth /* Div functions */ 1024fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \ 1025fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1026fcf5ef2aSThomas Huth { \ 1027fcf5ef2aSThomas Huth gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)], \ 1028fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 1029fcf5ef2aSThomas Huth sign, compute_ov); \ 1030fcf5ef2aSThomas Huth } 1031fcf5ef2aSThomas Huth /* divwu divwu. divwuo divwuo. */ 1032fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0); 1033fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1); 1034fcf5ef2aSThomas Huth /* divw divw. divwo divwo. */ 1035fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0); 1036fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1); 1037fcf5ef2aSThomas Huth 1038fcf5ef2aSThomas Huth /* div[wd]eu[o][.] */ 1039fcf5ef2aSThomas Huth #define GEN_DIVE(name, hlpr, compute_ov) \ 1040fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx) \ 1041fcf5ef2aSThomas Huth { \ 1042fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(compute_ov); \ 1043fcf5ef2aSThomas Huth gen_helper_##hlpr(cpu_gpr[rD(ctx->opcode)], cpu_env, \ 1044fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0); \ 1045fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); \ 1046fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { \ 1047fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); \ 1048fcf5ef2aSThomas Huth } \ 1049fcf5ef2aSThomas Huth } 1050fcf5ef2aSThomas Huth 1051fcf5ef2aSThomas Huth GEN_DIVE(divweu, divweu, 0); 1052fcf5ef2aSThomas Huth GEN_DIVE(divweuo, divweu, 1); 1053fcf5ef2aSThomas Huth GEN_DIVE(divwe, divwe, 0); 1054fcf5ef2aSThomas Huth GEN_DIVE(divweo, divwe, 1); 1055fcf5ef2aSThomas Huth 1056fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1057fcf5ef2aSThomas Huth static inline void gen_op_arith_divd(DisasContext *ctx, TCGv ret, TCGv arg1, 1058fcf5ef2aSThomas Huth TCGv arg2, int sign, int compute_ov) 1059fcf5ef2aSThomas Huth { 1060fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 1061fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 1062fcf5ef2aSThomas Huth TCGv_i64 t2 = tcg_temp_new_i64(); 1063fcf5ef2aSThomas Huth TCGv_i64 t3 = tcg_temp_new_i64(); 1064fcf5ef2aSThomas Huth 1065fcf5ef2aSThomas Huth tcg_gen_mov_i64(t0, arg1); 1066fcf5ef2aSThomas Huth tcg_gen_mov_i64(t1, arg2); 1067fcf5ef2aSThomas Huth if (sign) { 1068fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t0, INT64_MIN); 1069fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, -1); 1070fcf5ef2aSThomas Huth tcg_gen_and_i64(t2, t2, t3); 1071fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, 0); 1072fcf5ef2aSThomas Huth tcg_gen_or_i64(t2, t2, t3); 1073fcf5ef2aSThomas Huth tcg_gen_movi_i64(t3, 0); 1074fcf5ef2aSThomas Huth tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1); 1075fcf5ef2aSThomas Huth tcg_gen_div_i64(ret, t0, t1); 1076fcf5ef2aSThomas Huth } else { 1077fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t1, 0); 1078fcf5ef2aSThomas Huth tcg_gen_movi_i64(t3, 0); 1079fcf5ef2aSThomas Huth tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1); 1080fcf5ef2aSThomas Huth tcg_gen_divu_i64(ret, t0, t1); 1081fcf5ef2aSThomas Huth } 1082fcf5ef2aSThomas Huth if (compute_ov) { 1083fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ov, t2); 1084c44027ffSNikunj A Dadhania if (is_isa300(ctx)) { 1085c44027ffSNikunj A Dadhania tcg_gen_mov_tl(cpu_ov32, t2); 1086c44027ffSNikunj A Dadhania } 1087fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov); 1088fcf5ef2aSThomas Huth } 1089fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 1090fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 1091fcf5ef2aSThomas Huth tcg_temp_free_i64(t2); 1092fcf5ef2aSThomas Huth tcg_temp_free_i64(t3); 1093fcf5ef2aSThomas Huth 1094fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1095fcf5ef2aSThomas Huth gen_set_Rc0(ctx, ret); 1096fcf5ef2aSThomas Huth } 1097fcf5ef2aSThomas Huth 1098fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \ 1099fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1100fcf5ef2aSThomas Huth { \ 1101fcf5ef2aSThomas Huth gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)], \ 1102fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 1103fcf5ef2aSThomas Huth sign, compute_ov); \ 1104fcf5ef2aSThomas Huth } 1105c44027ffSNikunj A Dadhania /* divdu divdu. divduo divduo. */ 1106fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0); 1107fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1); 1108c44027ffSNikunj A Dadhania /* divd divd. divdo divdo. */ 1109fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0); 1110fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1); 1111fcf5ef2aSThomas Huth 1112fcf5ef2aSThomas Huth GEN_DIVE(divdeu, divdeu, 0); 1113fcf5ef2aSThomas Huth GEN_DIVE(divdeuo, divdeu, 1); 1114fcf5ef2aSThomas Huth GEN_DIVE(divde, divde, 0); 1115fcf5ef2aSThomas Huth GEN_DIVE(divdeo, divde, 1); 1116fcf5ef2aSThomas Huth #endif 1117fcf5ef2aSThomas Huth 1118fcf5ef2aSThomas Huth static inline void gen_op_arith_modw(DisasContext *ctx, TCGv ret, TCGv arg1, 1119fcf5ef2aSThomas Huth TCGv arg2, int sign) 1120fcf5ef2aSThomas Huth { 1121fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1122fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 1123fcf5ef2aSThomas Huth 1124fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, arg1); 1125fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, arg2); 1126fcf5ef2aSThomas Huth if (sign) { 1127fcf5ef2aSThomas Huth TCGv_i32 t2 = tcg_temp_new_i32(); 1128fcf5ef2aSThomas Huth TCGv_i32 t3 = tcg_temp_new_i32(); 1129fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t0, INT_MIN); 1130fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, -1); 1131fcf5ef2aSThomas Huth tcg_gen_and_i32(t2, t2, t3); 1132fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, 0); 1133fcf5ef2aSThomas Huth tcg_gen_or_i32(t2, t2, t3); 1134fcf5ef2aSThomas Huth tcg_gen_movi_i32(t3, 0); 1135fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1); 1136fcf5ef2aSThomas Huth tcg_gen_rem_i32(t3, t0, t1); 1137fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(ret, t3); 1138fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 1139fcf5ef2aSThomas Huth tcg_temp_free_i32(t3); 1140fcf5ef2aSThomas Huth } else { 1141fcf5ef2aSThomas Huth TCGv_i32 t2 = tcg_const_i32(1); 1142fcf5ef2aSThomas Huth TCGv_i32 t3 = tcg_const_i32(0); 1143fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_EQ, t1, t1, t3, t2, t1); 1144fcf5ef2aSThomas Huth tcg_gen_remu_i32(t3, t0, t1); 1145fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(ret, t3); 1146fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 1147fcf5ef2aSThomas Huth tcg_temp_free_i32(t3); 1148fcf5ef2aSThomas Huth } 1149fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1150fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1151fcf5ef2aSThomas Huth } 1152fcf5ef2aSThomas Huth 1153fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MODW(name, opc3, sign) \ 1154fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1155fcf5ef2aSThomas Huth { \ 1156fcf5ef2aSThomas Huth gen_op_arith_modw(ctx, cpu_gpr[rD(ctx->opcode)], \ 1157fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 1158fcf5ef2aSThomas Huth sign); \ 1159fcf5ef2aSThomas Huth } 1160fcf5ef2aSThomas Huth 1161fcf5ef2aSThomas Huth GEN_INT_ARITH_MODW(moduw, 0x08, 0); 1162fcf5ef2aSThomas Huth GEN_INT_ARITH_MODW(modsw, 0x18, 1); 1163fcf5ef2aSThomas Huth 1164fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1165fcf5ef2aSThomas Huth static inline void gen_op_arith_modd(DisasContext *ctx, TCGv ret, TCGv arg1, 1166fcf5ef2aSThomas Huth TCGv arg2, int sign) 1167fcf5ef2aSThomas Huth { 1168fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 1169fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 1170fcf5ef2aSThomas Huth 1171fcf5ef2aSThomas Huth tcg_gen_mov_i64(t0, arg1); 1172fcf5ef2aSThomas Huth tcg_gen_mov_i64(t1, arg2); 1173fcf5ef2aSThomas Huth if (sign) { 1174fcf5ef2aSThomas Huth TCGv_i64 t2 = tcg_temp_new_i64(); 1175fcf5ef2aSThomas Huth TCGv_i64 t3 = tcg_temp_new_i64(); 1176fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t0, INT64_MIN); 1177fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, -1); 1178fcf5ef2aSThomas Huth tcg_gen_and_i64(t2, t2, t3); 1179fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, 0); 1180fcf5ef2aSThomas Huth tcg_gen_or_i64(t2, t2, t3); 1181fcf5ef2aSThomas Huth tcg_gen_movi_i64(t3, 0); 1182fcf5ef2aSThomas Huth tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1); 1183fcf5ef2aSThomas Huth tcg_gen_rem_i64(ret, t0, t1); 1184fcf5ef2aSThomas Huth tcg_temp_free_i64(t2); 1185fcf5ef2aSThomas Huth tcg_temp_free_i64(t3); 1186fcf5ef2aSThomas Huth } else { 1187fcf5ef2aSThomas Huth TCGv_i64 t2 = tcg_const_i64(1); 1188fcf5ef2aSThomas Huth TCGv_i64 t3 = tcg_const_i64(0); 1189fcf5ef2aSThomas Huth tcg_gen_movcond_i64(TCG_COND_EQ, t1, t1, t3, t2, t1); 1190fcf5ef2aSThomas Huth tcg_gen_remu_i64(ret, t0, t1); 1191fcf5ef2aSThomas Huth tcg_temp_free_i64(t2); 1192fcf5ef2aSThomas Huth tcg_temp_free_i64(t3); 1193fcf5ef2aSThomas Huth } 1194fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 1195fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 1196fcf5ef2aSThomas Huth } 1197fcf5ef2aSThomas Huth 1198fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MODD(name, opc3, sign) \ 1199fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1200fcf5ef2aSThomas Huth { \ 1201fcf5ef2aSThomas Huth gen_op_arith_modd(ctx, cpu_gpr[rD(ctx->opcode)], \ 1202fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 1203fcf5ef2aSThomas Huth sign); \ 1204fcf5ef2aSThomas Huth } 1205fcf5ef2aSThomas Huth 1206fcf5ef2aSThomas Huth GEN_INT_ARITH_MODD(modud, 0x08, 0); 1207fcf5ef2aSThomas Huth GEN_INT_ARITH_MODD(modsd, 0x18, 1); 1208fcf5ef2aSThomas Huth #endif 1209fcf5ef2aSThomas Huth 1210fcf5ef2aSThomas Huth /* mulhw mulhw. */ 1211fcf5ef2aSThomas Huth static void gen_mulhw(DisasContext *ctx) 1212fcf5ef2aSThomas Huth { 1213fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1214fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 1215fcf5ef2aSThomas Huth 1216fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); 1217fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); 1218fcf5ef2aSThomas Huth tcg_gen_muls2_i32(t0, t1, t0, t1); 1219fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1); 1220fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1221fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1222fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1223fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1224fcf5ef2aSThomas Huth } 1225fcf5ef2aSThomas Huth 1226fcf5ef2aSThomas Huth /* mulhwu mulhwu. */ 1227fcf5ef2aSThomas Huth static void gen_mulhwu(DisasContext *ctx) 1228fcf5ef2aSThomas Huth { 1229fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1230fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 1231fcf5ef2aSThomas Huth 1232fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); 1233fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); 1234fcf5ef2aSThomas Huth tcg_gen_mulu2_i32(t0, t1, t0, t1); 1235fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1); 1236fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1237fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1238fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1239fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1240fcf5ef2aSThomas Huth } 1241fcf5ef2aSThomas Huth 1242fcf5ef2aSThomas Huth /* mullw mullw. */ 1243fcf5ef2aSThomas Huth static void gen_mullw(DisasContext *ctx) 1244fcf5ef2aSThomas Huth { 1245fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1246fcf5ef2aSThomas Huth TCGv_i64 t0, t1; 1247fcf5ef2aSThomas Huth t0 = tcg_temp_new_i64(); 1248fcf5ef2aSThomas Huth t1 = tcg_temp_new_i64(); 1249fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]); 1250fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]); 1251fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); 1252fcf5ef2aSThomas Huth tcg_temp_free(t0); 1253fcf5ef2aSThomas Huth tcg_temp_free(t1); 1254fcf5ef2aSThomas Huth #else 1255fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1256fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 1257fcf5ef2aSThomas Huth #endif 1258fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1259fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1260fcf5ef2aSThomas Huth } 1261fcf5ef2aSThomas Huth 1262fcf5ef2aSThomas Huth /* mullwo mullwo. */ 1263fcf5ef2aSThomas Huth static void gen_mullwo(DisasContext *ctx) 1264fcf5ef2aSThomas Huth { 1265fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1266fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 1267fcf5ef2aSThomas Huth 1268fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); 1269fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); 1270fcf5ef2aSThomas Huth tcg_gen_muls2_i32(t0, t1, t0, t1); 1271fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1272fcf5ef2aSThomas Huth tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); 1273fcf5ef2aSThomas Huth #else 1274fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], t0); 1275fcf5ef2aSThomas Huth #endif 1276fcf5ef2aSThomas Huth 1277fcf5ef2aSThomas Huth tcg_gen_sari_i32(t0, t0, 31); 1278fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_NE, t0, t0, t1); 1279fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_ov, t0); 128061aa9a69SNikunj A Dadhania if (is_isa300(ctx)) { 128161aa9a69SNikunj A Dadhania tcg_gen_mov_tl(cpu_ov32, cpu_ov); 128261aa9a69SNikunj A Dadhania } 1283fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov); 1284fcf5ef2aSThomas Huth 1285fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1286fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1287fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1288fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1289fcf5ef2aSThomas Huth } 1290fcf5ef2aSThomas Huth 1291fcf5ef2aSThomas Huth /* mulli */ 1292fcf5ef2aSThomas Huth static void gen_mulli(DisasContext *ctx) 1293fcf5ef2aSThomas Huth { 1294fcf5ef2aSThomas Huth tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1295fcf5ef2aSThomas Huth SIMM(ctx->opcode)); 1296fcf5ef2aSThomas Huth } 1297fcf5ef2aSThomas Huth 1298fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1299fcf5ef2aSThomas Huth /* mulhd mulhd. */ 1300fcf5ef2aSThomas Huth static void gen_mulhd(DisasContext *ctx) 1301fcf5ef2aSThomas Huth { 1302fcf5ef2aSThomas Huth TCGv lo = tcg_temp_new(); 1303fcf5ef2aSThomas Huth tcg_gen_muls2_tl(lo, cpu_gpr[rD(ctx->opcode)], 1304fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 1305fcf5ef2aSThomas Huth tcg_temp_free(lo); 1306fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1307fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1308fcf5ef2aSThomas Huth } 1309fcf5ef2aSThomas Huth } 1310fcf5ef2aSThomas Huth 1311fcf5ef2aSThomas Huth /* mulhdu mulhdu. */ 1312fcf5ef2aSThomas Huth static void gen_mulhdu(DisasContext *ctx) 1313fcf5ef2aSThomas Huth { 1314fcf5ef2aSThomas Huth TCGv lo = tcg_temp_new(); 1315fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(lo, cpu_gpr[rD(ctx->opcode)], 1316fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 1317fcf5ef2aSThomas Huth tcg_temp_free(lo); 1318fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1319fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1320fcf5ef2aSThomas Huth } 1321fcf5ef2aSThomas Huth } 1322fcf5ef2aSThomas Huth 1323fcf5ef2aSThomas Huth /* mulld mulld. */ 1324fcf5ef2aSThomas Huth static void gen_mulld(DisasContext *ctx) 1325fcf5ef2aSThomas Huth { 1326fcf5ef2aSThomas Huth tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1327fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 1328fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1329fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1330fcf5ef2aSThomas Huth } 1331fcf5ef2aSThomas Huth 1332fcf5ef2aSThomas Huth /* mulldo mulldo. */ 1333fcf5ef2aSThomas Huth static void gen_mulldo(DisasContext *ctx) 1334fcf5ef2aSThomas Huth { 1335fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 1336fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 1337fcf5ef2aSThomas Huth 1338fcf5ef2aSThomas Huth tcg_gen_muls2_i64(t0, t1, cpu_gpr[rA(ctx->opcode)], 1339fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 1340fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_gpr[rD(ctx->opcode)], t0); 1341fcf5ef2aSThomas Huth 1342fcf5ef2aSThomas Huth tcg_gen_sari_i64(t0, t0, 63); 1343fcf5ef2aSThomas Huth tcg_gen_setcond_i64(TCG_COND_NE, cpu_ov, t0, t1); 134461aa9a69SNikunj A Dadhania if (is_isa300(ctx)) { 134561aa9a69SNikunj A Dadhania tcg_gen_mov_tl(cpu_ov32, cpu_ov); 134661aa9a69SNikunj A Dadhania } 1347fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov); 1348fcf5ef2aSThomas Huth 1349fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 1350fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 1351fcf5ef2aSThomas Huth 1352fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1353fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1354fcf5ef2aSThomas Huth } 1355fcf5ef2aSThomas Huth } 1356fcf5ef2aSThomas Huth #endif 1357fcf5ef2aSThomas Huth 1358fcf5ef2aSThomas Huth /* Common subf function */ 1359fcf5ef2aSThomas Huth static inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1, 1360fcf5ef2aSThomas Huth TCGv arg2, bool add_ca, bool compute_ca, 1361fcf5ef2aSThomas Huth bool compute_ov, bool compute_rc0) 1362fcf5ef2aSThomas Huth { 1363fcf5ef2aSThomas Huth TCGv t0 = ret; 1364fcf5ef2aSThomas Huth 1365fcf5ef2aSThomas Huth if (compute_ca || compute_ov) { 1366fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 1367fcf5ef2aSThomas Huth } 1368fcf5ef2aSThomas Huth 1369fcf5ef2aSThomas Huth if (compute_ca) { 1370fcf5ef2aSThomas Huth /* dest = ~arg1 + arg2 [+ ca]. */ 1371fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 1372fcf5ef2aSThomas Huth /* Caution: a non-obvious corner case of the spec is that we 1373fcf5ef2aSThomas Huth must produce the *entire* 64-bit addition, but produce the 1374fcf5ef2aSThomas Huth carry into bit 32. */ 1375fcf5ef2aSThomas Huth TCGv inv1 = tcg_temp_new(); 1376fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 1377fcf5ef2aSThomas Huth tcg_gen_not_tl(inv1, arg1); 1378fcf5ef2aSThomas Huth if (add_ca) { 1379fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, arg2, cpu_ca); 1380fcf5ef2aSThomas Huth } else { 1381fcf5ef2aSThomas Huth tcg_gen_addi_tl(t0, arg2, 1); 1382fcf5ef2aSThomas Huth } 1383fcf5ef2aSThomas Huth tcg_gen_xor_tl(t1, arg2, inv1); /* add without carry */ 1384fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, t0, inv1); 1385fcf5ef2aSThomas Huth tcg_temp_free(inv1); 1386fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_ca, t0, t1); /* bits changes w/ carry */ 1387fcf5ef2aSThomas Huth tcg_temp_free(t1); 1388e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(cpu_ca, cpu_ca, 32, 1); 138933903d0aSNikunj A Dadhania if (is_isa300(ctx)) { 139033903d0aSNikunj A Dadhania tcg_gen_mov_tl(cpu_ca32, cpu_ca); 139133903d0aSNikunj A Dadhania } 1392fcf5ef2aSThomas Huth } else if (add_ca) { 1393fcf5ef2aSThomas Huth TCGv zero, inv1 = tcg_temp_new(); 1394fcf5ef2aSThomas Huth tcg_gen_not_tl(inv1, arg1); 1395fcf5ef2aSThomas Huth zero = tcg_const_tl(0); 1396fcf5ef2aSThomas Huth tcg_gen_add2_tl(t0, cpu_ca, arg2, zero, cpu_ca, zero); 1397fcf5ef2aSThomas Huth tcg_gen_add2_tl(t0, cpu_ca, t0, cpu_ca, inv1, zero); 13984c5920afSSuraj Jitindar Singh gen_op_arith_compute_ca32(ctx, t0, inv1, arg2, cpu_ca32, 0); 1399fcf5ef2aSThomas Huth tcg_temp_free(zero); 1400fcf5ef2aSThomas Huth tcg_temp_free(inv1); 1401fcf5ef2aSThomas Huth } else { 1402fcf5ef2aSThomas Huth tcg_gen_setcond_tl(TCG_COND_GEU, cpu_ca, arg2, arg1); 1403fcf5ef2aSThomas Huth tcg_gen_sub_tl(t0, arg2, arg1); 14044c5920afSSuraj Jitindar Singh gen_op_arith_compute_ca32(ctx, t0, arg1, arg2, cpu_ca32, 1); 1405fcf5ef2aSThomas Huth } 1406fcf5ef2aSThomas Huth } else if (add_ca) { 1407fcf5ef2aSThomas Huth /* Since we're ignoring carry-out, we can simplify the 1408fcf5ef2aSThomas Huth standard ~arg1 + arg2 + ca to arg2 - arg1 + ca - 1. */ 1409fcf5ef2aSThomas Huth tcg_gen_sub_tl(t0, arg2, arg1); 1410fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, t0, cpu_ca); 1411fcf5ef2aSThomas Huth tcg_gen_subi_tl(t0, t0, 1); 1412fcf5ef2aSThomas Huth } else { 1413fcf5ef2aSThomas Huth tcg_gen_sub_tl(t0, arg2, arg1); 1414fcf5ef2aSThomas Huth } 1415fcf5ef2aSThomas Huth 1416fcf5ef2aSThomas Huth if (compute_ov) { 1417fcf5ef2aSThomas Huth gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1); 1418fcf5ef2aSThomas Huth } 1419fcf5ef2aSThomas Huth if (unlikely(compute_rc0)) { 1420fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t0); 1421fcf5ef2aSThomas Huth } 1422fcf5ef2aSThomas Huth 142311f4e8f8SRichard Henderson if (t0 != ret) { 1424fcf5ef2aSThomas Huth tcg_gen_mov_tl(ret, t0); 1425fcf5ef2aSThomas Huth tcg_temp_free(t0); 1426fcf5ef2aSThomas Huth } 1427fcf5ef2aSThomas Huth } 1428fcf5ef2aSThomas Huth /* Sub functions with Two operands functions */ 1429fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \ 1430fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1431fcf5ef2aSThomas Huth { \ 1432fcf5ef2aSThomas Huth gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \ 1433fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 1434fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \ 1435fcf5ef2aSThomas Huth } 1436fcf5ef2aSThomas Huth /* Sub functions with one operand and one immediate */ 1437fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \ 1438fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov) \ 1439fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1440fcf5ef2aSThomas Huth { \ 1441fcf5ef2aSThomas Huth TCGv t0 = tcg_const_tl(const_val); \ 1442fcf5ef2aSThomas Huth gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \ 1443fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], t0, \ 1444fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \ 1445fcf5ef2aSThomas Huth tcg_temp_free(t0); \ 1446fcf5ef2aSThomas Huth } 1447fcf5ef2aSThomas Huth /* subf subf. subfo subfo. */ 1448fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0) 1449fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1) 1450fcf5ef2aSThomas Huth /* subfc subfc. subfco subfco. */ 1451fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0) 1452fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1) 1453fcf5ef2aSThomas Huth /* subfe subfe. subfeo subfo. */ 1454fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0) 1455fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1) 1456fcf5ef2aSThomas Huth /* subfme subfme. subfmeo subfmeo. */ 1457fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0) 1458fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1) 1459fcf5ef2aSThomas Huth /* subfze subfze. subfzeo subfzeo.*/ 1460fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0) 1461fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1) 1462fcf5ef2aSThomas Huth 1463fcf5ef2aSThomas Huth /* subfic */ 1464fcf5ef2aSThomas Huth static void gen_subfic(DisasContext *ctx) 1465fcf5ef2aSThomas Huth { 1466fcf5ef2aSThomas Huth TCGv c = tcg_const_tl(SIMM(ctx->opcode)); 1467fcf5ef2aSThomas Huth gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1468fcf5ef2aSThomas Huth c, 0, 1, 0, 0); 1469fcf5ef2aSThomas Huth tcg_temp_free(c); 1470fcf5ef2aSThomas Huth } 1471fcf5ef2aSThomas Huth 1472fcf5ef2aSThomas Huth /* neg neg. nego nego. */ 1473fcf5ef2aSThomas Huth static inline void gen_op_arith_neg(DisasContext *ctx, bool compute_ov) 1474fcf5ef2aSThomas Huth { 1475fcf5ef2aSThomas Huth TCGv zero = tcg_const_tl(0); 1476fcf5ef2aSThomas Huth gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1477fcf5ef2aSThomas Huth zero, 0, 0, compute_ov, Rc(ctx->opcode)); 1478fcf5ef2aSThomas Huth tcg_temp_free(zero); 1479fcf5ef2aSThomas Huth } 1480fcf5ef2aSThomas Huth 1481fcf5ef2aSThomas Huth static void gen_neg(DisasContext *ctx) 1482fcf5ef2aSThomas Huth { 14831480d71cSNikunj A Dadhania tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 14841480d71cSNikunj A Dadhania if (unlikely(Rc(ctx->opcode))) { 14851480d71cSNikunj A Dadhania gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 14861480d71cSNikunj A Dadhania } 1487fcf5ef2aSThomas Huth } 1488fcf5ef2aSThomas Huth 1489fcf5ef2aSThomas Huth static void gen_nego(DisasContext *ctx) 1490fcf5ef2aSThomas Huth { 1491fcf5ef2aSThomas Huth gen_op_arith_neg(ctx, 1); 1492fcf5ef2aSThomas Huth } 1493fcf5ef2aSThomas Huth 1494fcf5ef2aSThomas Huth /*** Integer logical ***/ 1495fcf5ef2aSThomas Huth #define GEN_LOGICAL2(name, tcg_op, opc, type) \ 1496fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1497fcf5ef2aSThomas Huth { \ 1498fcf5ef2aSThomas Huth tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], \ 1499fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); \ 1500fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) \ 1501fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \ 1502fcf5ef2aSThomas Huth } 1503fcf5ef2aSThomas Huth 1504fcf5ef2aSThomas Huth #define GEN_LOGICAL1(name, tcg_op, opc, type) \ 1505fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1506fcf5ef2aSThomas Huth { \ 1507fcf5ef2aSThomas Huth tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); \ 1508fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) \ 1509fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \ 1510fcf5ef2aSThomas Huth } 1511fcf5ef2aSThomas Huth 1512fcf5ef2aSThomas Huth /* and & and. */ 1513fcf5ef2aSThomas Huth GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER); 1514fcf5ef2aSThomas Huth /* andc & andc. */ 1515fcf5ef2aSThomas Huth GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER); 1516fcf5ef2aSThomas Huth 1517fcf5ef2aSThomas Huth /* andi. */ 1518fcf5ef2aSThomas Huth static void gen_andi_(DisasContext *ctx) 1519fcf5ef2aSThomas Huth { 1520fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode)); 1521fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1522fcf5ef2aSThomas Huth } 1523fcf5ef2aSThomas Huth 1524fcf5ef2aSThomas Huth /* andis. */ 1525fcf5ef2aSThomas Huth static void gen_andis_(DisasContext *ctx) 1526fcf5ef2aSThomas Huth { 1527fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode) << 16); 1528fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1529fcf5ef2aSThomas Huth } 1530fcf5ef2aSThomas Huth 1531fcf5ef2aSThomas Huth /* cntlzw */ 1532fcf5ef2aSThomas Huth static void gen_cntlzw(DisasContext *ctx) 1533fcf5ef2aSThomas Huth { 15349b8514e5SRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 15359b8514e5SRichard Henderson 15369b8514e5SRichard Henderson tcg_gen_trunc_tl_i32(t, cpu_gpr[rS(ctx->opcode)]); 15379b8514e5SRichard Henderson tcg_gen_clzi_i32(t, t, 32); 15389b8514e5SRichard Henderson tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t); 15399b8514e5SRichard Henderson tcg_temp_free_i32(t); 15409b8514e5SRichard Henderson 1541fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1542fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1543fcf5ef2aSThomas Huth } 1544fcf5ef2aSThomas Huth 1545fcf5ef2aSThomas Huth /* cnttzw */ 1546fcf5ef2aSThomas Huth static void gen_cnttzw(DisasContext *ctx) 1547fcf5ef2aSThomas Huth { 15489b8514e5SRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 15499b8514e5SRichard Henderson 15509b8514e5SRichard Henderson tcg_gen_trunc_tl_i32(t, cpu_gpr[rS(ctx->opcode)]); 15519b8514e5SRichard Henderson tcg_gen_ctzi_i32(t, t, 32); 15529b8514e5SRichard Henderson tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t); 15539b8514e5SRichard Henderson tcg_temp_free_i32(t); 15549b8514e5SRichard Henderson 1555fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1556fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1557fcf5ef2aSThomas Huth } 1558fcf5ef2aSThomas Huth } 1559fcf5ef2aSThomas Huth 1560fcf5ef2aSThomas Huth /* eqv & eqv. */ 1561fcf5ef2aSThomas Huth GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER); 1562fcf5ef2aSThomas Huth /* extsb & extsb. */ 1563fcf5ef2aSThomas Huth GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER); 1564fcf5ef2aSThomas Huth /* extsh & extsh. */ 1565fcf5ef2aSThomas Huth GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER); 1566fcf5ef2aSThomas Huth /* nand & nand. */ 1567fcf5ef2aSThomas Huth GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER); 1568fcf5ef2aSThomas Huth /* nor & nor. */ 1569fcf5ef2aSThomas Huth GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER); 1570fcf5ef2aSThomas Huth 1571fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY) 1572fcf5ef2aSThomas Huth static void gen_pause(DisasContext *ctx) 1573fcf5ef2aSThomas Huth { 1574fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(0); 1575fcf5ef2aSThomas Huth tcg_gen_st_i32(t0, cpu_env, 1576fcf5ef2aSThomas Huth -offsetof(PowerPCCPU, env) + offsetof(CPUState, halted)); 1577fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1578fcf5ef2aSThomas Huth 1579fcf5ef2aSThomas Huth /* Stop translation, this gives other CPUs a chance to run */ 1580b6bac4bcSEmilio G. Cota gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next); 1581fcf5ef2aSThomas Huth } 1582fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 1583fcf5ef2aSThomas Huth 1584fcf5ef2aSThomas Huth /* or & or. */ 1585fcf5ef2aSThomas Huth static void gen_or(DisasContext *ctx) 1586fcf5ef2aSThomas Huth { 1587fcf5ef2aSThomas Huth int rs, ra, rb; 1588fcf5ef2aSThomas Huth 1589fcf5ef2aSThomas Huth rs = rS(ctx->opcode); 1590fcf5ef2aSThomas Huth ra = rA(ctx->opcode); 1591fcf5ef2aSThomas Huth rb = rB(ctx->opcode); 1592fcf5ef2aSThomas Huth /* Optimisation for mr. ri case */ 1593fcf5ef2aSThomas Huth if (rs != ra || rs != rb) { 1594fcf5ef2aSThomas Huth if (rs != rb) 1595fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]); 1596fcf5ef2aSThomas Huth else 1597fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]); 1598fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1599fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[ra]); 1600fcf5ef2aSThomas Huth } else if (unlikely(Rc(ctx->opcode) != 0)) { 1601fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rs]); 1602fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1603fcf5ef2aSThomas Huth } else if (rs != 0) { /* 0 is nop */ 1604fcf5ef2aSThomas Huth int prio = 0; 1605fcf5ef2aSThomas Huth 1606fcf5ef2aSThomas Huth switch (rs) { 1607fcf5ef2aSThomas Huth case 1: 1608fcf5ef2aSThomas Huth /* Set process priority to low */ 1609fcf5ef2aSThomas Huth prio = 2; 1610fcf5ef2aSThomas Huth break; 1611fcf5ef2aSThomas Huth case 6: 1612fcf5ef2aSThomas Huth /* Set process priority to medium-low */ 1613fcf5ef2aSThomas Huth prio = 3; 1614fcf5ef2aSThomas Huth break; 1615fcf5ef2aSThomas Huth case 2: 1616fcf5ef2aSThomas Huth /* Set process priority to normal */ 1617fcf5ef2aSThomas Huth prio = 4; 1618fcf5ef2aSThomas Huth break; 1619fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1620fcf5ef2aSThomas Huth case 31: 1621fcf5ef2aSThomas Huth if (!ctx->pr) { 1622fcf5ef2aSThomas Huth /* Set process priority to very low */ 1623fcf5ef2aSThomas Huth prio = 1; 1624fcf5ef2aSThomas Huth } 1625fcf5ef2aSThomas Huth break; 1626fcf5ef2aSThomas Huth case 5: 1627fcf5ef2aSThomas Huth if (!ctx->pr) { 1628fcf5ef2aSThomas Huth /* Set process priority to medium-hight */ 1629fcf5ef2aSThomas Huth prio = 5; 1630fcf5ef2aSThomas Huth } 1631fcf5ef2aSThomas Huth break; 1632fcf5ef2aSThomas Huth case 3: 1633fcf5ef2aSThomas Huth if (!ctx->pr) { 1634fcf5ef2aSThomas Huth /* Set process priority to high */ 1635fcf5ef2aSThomas Huth prio = 6; 1636fcf5ef2aSThomas Huth } 1637fcf5ef2aSThomas Huth break; 1638fcf5ef2aSThomas Huth case 7: 1639fcf5ef2aSThomas Huth if (ctx->hv && !ctx->pr) { 1640fcf5ef2aSThomas Huth /* Set process priority to very high */ 1641fcf5ef2aSThomas Huth prio = 7; 1642fcf5ef2aSThomas Huth } 1643fcf5ef2aSThomas Huth break; 1644fcf5ef2aSThomas Huth #endif 1645fcf5ef2aSThomas Huth default: 1646fcf5ef2aSThomas Huth break; 1647fcf5ef2aSThomas Huth } 1648fcf5ef2aSThomas Huth if (prio) { 1649fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1650fcf5ef2aSThomas Huth gen_load_spr(t0, SPR_PPR); 1651fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL); 1652fcf5ef2aSThomas Huth tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50); 1653fcf5ef2aSThomas Huth gen_store_spr(SPR_PPR, t0); 1654fcf5ef2aSThomas Huth tcg_temp_free(t0); 1655fcf5ef2aSThomas Huth } 1656fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1657fcf5ef2aSThomas Huth /* Pause out of TCG otherwise spin loops with smt_low eat too much 1658fcf5ef2aSThomas Huth * CPU and the kernel hangs. This applies to all encodings other 1659fcf5ef2aSThomas Huth * than no-op, e.g., miso(rs=26), yield(27), mdoio(29), mdoom(30), 1660fcf5ef2aSThomas Huth * and all currently undefined. 1661fcf5ef2aSThomas Huth */ 1662fcf5ef2aSThomas Huth gen_pause(ctx); 1663fcf5ef2aSThomas Huth #endif 1664fcf5ef2aSThomas Huth #endif 1665fcf5ef2aSThomas Huth } 1666fcf5ef2aSThomas Huth } 1667fcf5ef2aSThomas Huth /* orc & orc. */ 1668fcf5ef2aSThomas Huth GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER); 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth /* xor & xor. */ 1671fcf5ef2aSThomas Huth static void gen_xor(DisasContext *ctx) 1672fcf5ef2aSThomas Huth { 1673fcf5ef2aSThomas Huth /* Optimisation for "set to zero" case */ 1674fcf5ef2aSThomas Huth if (rS(ctx->opcode) != rB(ctx->opcode)) 1675fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 1676fcf5ef2aSThomas Huth else 1677fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0); 1678fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1679fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1680fcf5ef2aSThomas Huth } 1681fcf5ef2aSThomas Huth 1682fcf5ef2aSThomas Huth /* ori */ 1683fcf5ef2aSThomas Huth static void gen_ori(DisasContext *ctx) 1684fcf5ef2aSThomas Huth { 1685fcf5ef2aSThomas Huth target_ulong uimm = UIMM(ctx->opcode); 1686fcf5ef2aSThomas Huth 1687fcf5ef2aSThomas Huth if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) { 1688fcf5ef2aSThomas Huth return; 1689fcf5ef2aSThomas Huth } 1690fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm); 1691fcf5ef2aSThomas Huth } 1692fcf5ef2aSThomas Huth 1693fcf5ef2aSThomas Huth /* oris */ 1694fcf5ef2aSThomas Huth static void gen_oris(DisasContext *ctx) 1695fcf5ef2aSThomas Huth { 1696fcf5ef2aSThomas Huth target_ulong uimm = UIMM(ctx->opcode); 1697fcf5ef2aSThomas Huth 1698fcf5ef2aSThomas Huth if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) { 1699fcf5ef2aSThomas Huth /* NOP */ 1700fcf5ef2aSThomas Huth return; 1701fcf5ef2aSThomas Huth } 1702fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16); 1703fcf5ef2aSThomas Huth } 1704fcf5ef2aSThomas Huth 1705fcf5ef2aSThomas Huth /* xori */ 1706fcf5ef2aSThomas Huth static void gen_xori(DisasContext *ctx) 1707fcf5ef2aSThomas Huth { 1708fcf5ef2aSThomas Huth target_ulong uimm = UIMM(ctx->opcode); 1709fcf5ef2aSThomas Huth 1710fcf5ef2aSThomas Huth if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) { 1711fcf5ef2aSThomas Huth /* NOP */ 1712fcf5ef2aSThomas Huth return; 1713fcf5ef2aSThomas Huth } 1714fcf5ef2aSThomas Huth tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm); 1715fcf5ef2aSThomas Huth } 1716fcf5ef2aSThomas Huth 1717fcf5ef2aSThomas Huth /* xoris */ 1718fcf5ef2aSThomas Huth static void gen_xoris(DisasContext *ctx) 1719fcf5ef2aSThomas Huth { 1720fcf5ef2aSThomas Huth target_ulong uimm = UIMM(ctx->opcode); 1721fcf5ef2aSThomas Huth 1722fcf5ef2aSThomas Huth if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) { 1723fcf5ef2aSThomas Huth /* NOP */ 1724fcf5ef2aSThomas Huth return; 1725fcf5ef2aSThomas Huth } 1726fcf5ef2aSThomas Huth tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16); 1727fcf5ef2aSThomas Huth } 1728fcf5ef2aSThomas Huth 1729fcf5ef2aSThomas Huth /* popcntb : PowerPC 2.03 specification */ 1730fcf5ef2aSThomas Huth static void gen_popcntb(DisasContext *ctx) 1731fcf5ef2aSThomas Huth { 1732fcf5ef2aSThomas Huth gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); 1733fcf5ef2aSThomas Huth } 1734fcf5ef2aSThomas Huth 1735fcf5ef2aSThomas Huth static void gen_popcntw(DisasContext *ctx) 1736fcf5ef2aSThomas Huth { 173779770002SRichard Henderson #if defined(TARGET_PPC64) 1738fcf5ef2aSThomas Huth gen_helper_popcntw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); 173979770002SRichard Henderson #else 174079770002SRichard Henderson tcg_gen_ctpop_i32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); 174179770002SRichard Henderson #endif 1742fcf5ef2aSThomas Huth } 1743fcf5ef2aSThomas Huth 1744fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1745fcf5ef2aSThomas Huth /* popcntd: PowerPC 2.06 specification */ 1746fcf5ef2aSThomas Huth static void gen_popcntd(DisasContext *ctx) 1747fcf5ef2aSThomas Huth { 174879770002SRichard Henderson tcg_gen_ctpop_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); 1749fcf5ef2aSThomas Huth } 1750fcf5ef2aSThomas Huth #endif 1751fcf5ef2aSThomas Huth 1752fcf5ef2aSThomas Huth /* prtyw: PowerPC 2.05 specification */ 1753fcf5ef2aSThomas Huth static void gen_prtyw(DisasContext *ctx) 1754fcf5ef2aSThomas Huth { 1755fcf5ef2aSThomas Huth TCGv ra = cpu_gpr[rA(ctx->opcode)]; 1756fcf5ef2aSThomas Huth TCGv rs = cpu_gpr[rS(ctx->opcode)]; 1757fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1758fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, rs, 16); 1759fcf5ef2aSThomas Huth tcg_gen_xor_tl(ra, rs, t0); 1760fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, ra, 8); 1761fcf5ef2aSThomas Huth tcg_gen_xor_tl(ra, ra, t0); 1762fcf5ef2aSThomas Huth tcg_gen_andi_tl(ra, ra, (target_ulong)0x100000001ULL); 1763fcf5ef2aSThomas Huth tcg_temp_free(t0); 1764fcf5ef2aSThomas Huth } 1765fcf5ef2aSThomas Huth 1766fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1767fcf5ef2aSThomas Huth /* prtyd: PowerPC 2.05 specification */ 1768fcf5ef2aSThomas Huth static void gen_prtyd(DisasContext *ctx) 1769fcf5ef2aSThomas Huth { 1770fcf5ef2aSThomas Huth TCGv ra = cpu_gpr[rA(ctx->opcode)]; 1771fcf5ef2aSThomas Huth TCGv rs = cpu_gpr[rS(ctx->opcode)]; 1772fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1773fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, rs, 32); 1774fcf5ef2aSThomas Huth tcg_gen_xor_tl(ra, rs, t0); 1775fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, ra, 16); 1776fcf5ef2aSThomas Huth tcg_gen_xor_tl(ra, ra, t0); 1777fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, ra, 8); 1778fcf5ef2aSThomas Huth tcg_gen_xor_tl(ra, ra, t0); 1779fcf5ef2aSThomas Huth tcg_gen_andi_tl(ra, ra, 1); 1780fcf5ef2aSThomas Huth tcg_temp_free(t0); 1781fcf5ef2aSThomas Huth } 1782fcf5ef2aSThomas Huth #endif 1783fcf5ef2aSThomas Huth 1784fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1785fcf5ef2aSThomas Huth /* bpermd */ 1786fcf5ef2aSThomas Huth static void gen_bpermd(DisasContext *ctx) 1787fcf5ef2aSThomas Huth { 1788fcf5ef2aSThomas Huth gen_helper_bpermd(cpu_gpr[rA(ctx->opcode)], 1789fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 1790fcf5ef2aSThomas Huth } 1791fcf5ef2aSThomas Huth #endif 1792fcf5ef2aSThomas Huth 1793fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1794fcf5ef2aSThomas Huth /* extsw & extsw. */ 1795fcf5ef2aSThomas Huth GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B); 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth /* cntlzd */ 1798fcf5ef2aSThomas Huth static void gen_cntlzd(DisasContext *ctx) 1799fcf5ef2aSThomas Huth { 18009b8514e5SRichard Henderson tcg_gen_clzi_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 64); 1801fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1802fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1803fcf5ef2aSThomas Huth } 1804fcf5ef2aSThomas Huth 1805fcf5ef2aSThomas Huth /* cnttzd */ 1806fcf5ef2aSThomas Huth static void gen_cnttzd(DisasContext *ctx) 1807fcf5ef2aSThomas Huth { 18089b8514e5SRichard Henderson tcg_gen_ctzi_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 64); 1809fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1810fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1811fcf5ef2aSThomas Huth } 1812fcf5ef2aSThomas Huth } 1813fcf5ef2aSThomas Huth 1814fcf5ef2aSThomas Huth /* darn */ 1815fcf5ef2aSThomas Huth static void gen_darn(DisasContext *ctx) 1816fcf5ef2aSThomas Huth { 1817fcf5ef2aSThomas Huth int l = L(ctx->opcode); 1818fcf5ef2aSThomas Huth 1819fcf5ef2aSThomas Huth if (l == 0) { 1820fcf5ef2aSThomas Huth gen_helper_darn32(cpu_gpr[rD(ctx->opcode)]); 1821fcf5ef2aSThomas Huth } else if (l <= 2) { 1822fcf5ef2aSThomas Huth /* Return 64-bit random for both CRN and RRN */ 1823fcf5ef2aSThomas Huth gen_helper_darn64(cpu_gpr[rD(ctx->opcode)]); 1824fcf5ef2aSThomas Huth } else { 1825fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_gpr[rD(ctx->opcode)], -1); 1826fcf5ef2aSThomas Huth } 1827fcf5ef2aSThomas Huth } 1828fcf5ef2aSThomas Huth #endif 1829fcf5ef2aSThomas Huth 1830fcf5ef2aSThomas Huth /*** Integer rotate ***/ 1831fcf5ef2aSThomas Huth 1832fcf5ef2aSThomas Huth /* rlwimi & rlwimi. */ 1833fcf5ef2aSThomas Huth static void gen_rlwimi(DisasContext *ctx) 1834fcf5ef2aSThomas Huth { 1835fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 1836fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 1837fcf5ef2aSThomas Huth uint32_t sh = SH(ctx->opcode); 1838fcf5ef2aSThomas Huth uint32_t mb = MB(ctx->opcode); 1839fcf5ef2aSThomas Huth uint32_t me = ME(ctx->opcode); 1840fcf5ef2aSThomas Huth 1841fcf5ef2aSThomas Huth if (sh == (31-me) && mb <= me) { 1842fcf5ef2aSThomas Huth tcg_gen_deposit_tl(t_ra, t_ra, t_rs, sh, me - mb + 1); 1843fcf5ef2aSThomas Huth } else { 1844fcf5ef2aSThomas Huth target_ulong mask; 1845fcf5ef2aSThomas Huth TCGv t1; 1846fcf5ef2aSThomas Huth 1847fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1848fcf5ef2aSThomas Huth mb += 32; 1849fcf5ef2aSThomas Huth me += 32; 1850fcf5ef2aSThomas Huth #endif 1851fcf5ef2aSThomas Huth mask = MASK(mb, me); 1852fcf5ef2aSThomas Huth 1853fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 1854fcf5ef2aSThomas Huth if (mask <= 0xffffffffu) { 1855fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1856fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, t_rs); 1857fcf5ef2aSThomas Huth tcg_gen_rotli_i32(t0, t0, sh); 1858fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(t1, t0); 1859fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1860fcf5ef2aSThomas Huth } else { 1861fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1862fcf5ef2aSThomas Huth tcg_gen_deposit_i64(t1, t_rs, t_rs, 32, 32); 1863fcf5ef2aSThomas Huth tcg_gen_rotli_i64(t1, t1, sh); 1864fcf5ef2aSThomas Huth #else 1865fcf5ef2aSThomas Huth g_assert_not_reached(); 1866fcf5ef2aSThomas Huth #endif 1867fcf5ef2aSThomas Huth } 1868fcf5ef2aSThomas Huth 1869fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, t1, mask); 1870fcf5ef2aSThomas Huth tcg_gen_andi_tl(t_ra, t_ra, ~mask); 1871fcf5ef2aSThomas Huth tcg_gen_or_tl(t_ra, t_ra, t1); 1872fcf5ef2aSThomas Huth tcg_temp_free(t1); 1873fcf5ef2aSThomas Huth } 1874fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1875fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 1876fcf5ef2aSThomas Huth } 1877fcf5ef2aSThomas Huth } 1878fcf5ef2aSThomas Huth 1879fcf5ef2aSThomas Huth /* rlwinm & rlwinm. */ 1880fcf5ef2aSThomas Huth static void gen_rlwinm(DisasContext *ctx) 1881fcf5ef2aSThomas Huth { 1882fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 1883fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 18847b4d326fSRichard Henderson int sh = SH(ctx->opcode); 18857b4d326fSRichard Henderson int mb = MB(ctx->opcode); 18867b4d326fSRichard Henderson int me = ME(ctx->opcode); 18877b4d326fSRichard Henderson int len = me - mb + 1; 18887b4d326fSRichard Henderson int rsh = (32 - sh) & 31; 1889fcf5ef2aSThomas Huth 18907b4d326fSRichard Henderson if (sh != 0 && len > 0 && me == (31 - sh)) { 18917b4d326fSRichard Henderson tcg_gen_deposit_z_tl(t_ra, t_rs, sh, len); 18927b4d326fSRichard Henderson } else if (me == 31 && rsh + len <= 32) { 18937b4d326fSRichard Henderson tcg_gen_extract_tl(t_ra, t_rs, rsh, len); 1894fcf5ef2aSThomas Huth } else { 1895fcf5ef2aSThomas Huth target_ulong mask; 1896fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1897fcf5ef2aSThomas Huth mb += 32; 1898fcf5ef2aSThomas Huth me += 32; 1899fcf5ef2aSThomas Huth #endif 1900fcf5ef2aSThomas Huth mask = MASK(mb, me); 19017b4d326fSRichard Henderson if (sh == 0) { 19027b4d326fSRichard Henderson tcg_gen_andi_tl(t_ra, t_rs, mask); 19037b4d326fSRichard Henderson } else if (mask <= 0xffffffffu) { 1904fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1905fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, t_rs); 1906fcf5ef2aSThomas Huth tcg_gen_rotli_i32(t0, t0, sh); 1907fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, t0, mask); 1908fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(t_ra, t0); 1909fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1910fcf5ef2aSThomas Huth } else { 1911fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1912fcf5ef2aSThomas Huth tcg_gen_deposit_i64(t_ra, t_rs, t_rs, 32, 32); 1913fcf5ef2aSThomas Huth tcg_gen_rotli_i64(t_ra, t_ra, sh); 1914fcf5ef2aSThomas Huth tcg_gen_andi_i64(t_ra, t_ra, mask); 1915fcf5ef2aSThomas Huth #else 1916fcf5ef2aSThomas Huth g_assert_not_reached(); 1917fcf5ef2aSThomas Huth #endif 1918fcf5ef2aSThomas Huth } 1919fcf5ef2aSThomas Huth } 1920fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1921fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 1922fcf5ef2aSThomas Huth } 1923fcf5ef2aSThomas Huth } 1924fcf5ef2aSThomas Huth 1925fcf5ef2aSThomas Huth /* rlwnm & rlwnm. */ 1926fcf5ef2aSThomas Huth static void gen_rlwnm(DisasContext *ctx) 1927fcf5ef2aSThomas Huth { 1928fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 1929fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 1930fcf5ef2aSThomas Huth TCGv t_rb = cpu_gpr[rB(ctx->opcode)]; 1931fcf5ef2aSThomas Huth uint32_t mb = MB(ctx->opcode); 1932fcf5ef2aSThomas Huth uint32_t me = ME(ctx->opcode); 1933fcf5ef2aSThomas Huth target_ulong mask; 1934fcf5ef2aSThomas Huth 1935fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1936fcf5ef2aSThomas Huth mb += 32; 1937fcf5ef2aSThomas Huth me += 32; 1938fcf5ef2aSThomas Huth #endif 1939fcf5ef2aSThomas Huth mask = MASK(mb, me); 1940fcf5ef2aSThomas Huth 1941fcf5ef2aSThomas Huth if (mask <= 0xffffffffu) { 1942fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1943fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 1944fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, t_rb); 1945fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, t_rs); 1946fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, t0, 0x1f); 1947fcf5ef2aSThomas Huth tcg_gen_rotl_i32(t1, t1, t0); 1948fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(t_ra, t1); 1949fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1950fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1951fcf5ef2aSThomas Huth } else { 1952fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1953fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 1954fcf5ef2aSThomas Huth tcg_gen_andi_i64(t0, t_rb, 0x1f); 1955fcf5ef2aSThomas Huth tcg_gen_deposit_i64(t_ra, t_rs, t_rs, 32, 32); 1956fcf5ef2aSThomas Huth tcg_gen_rotl_i64(t_ra, t_ra, t0); 1957fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 1958fcf5ef2aSThomas Huth #else 1959fcf5ef2aSThomas Huth g_assert_not_reached(); 1960fcf5ef2aSThomas Huth #endif 1961fcf5ef2aSThomas Huth } 1962fcf5ef2aSThomas Huth 1963fcf5ef2aSThomas Huth tcg_gen_andi_tl(t_ra, t_ra, mask); 1964fcf5ef2aSThomas Huth 1965fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1966fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 1967fcf5ef2aSThomas Huth } 1968fcf5ef2aSThomas Huth } 1969fcf5ef2aSThomas Huth 1970fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1971fcf5ef2aSThomas Huth #define GEN_PPC64_R2(name, opc1, opc2) \ 1972fcf5ef2aSThomas Huth static void glue(gen_, name##0)(DisasContext *ctx) \ 1973fcf5ef2aSThomas Huth { \ 1974fcf5ef2aSThomas Huth gen_##name(ctx, 0); \ 1975fcf5ef2aSThomas Huth } \ 1976fcf5ef2aSThomas Huth \ 1977fcf5ef2aSThomas Huth static void glue(gen_, name##1)(DisasContext *ctx) \ 1978fcf5ef2aSThomas Huth { \ 1979fcf5ef2aSThomas Huth gen_##name(ctx, 1); \ 1980fcf5ef2aSThomas Huth } 1981fcf5ef2aSThomas Huth #define GEN_PPC64_R4(name, opc1, opc2) \ 1982fcf5ef2aSThomas Huth static void glue(gen_, name##0)(DisasContext *ctx) \ 1983fcf5ef2aSThomas Huth { \ 1984fcf5ef2aSThomas Huth gen_##name(ctx, 0, 0); \ 1985fcf5ef2aSThomas Huth } \ 1986fcf5ef2aSThomas Huth \ 1987fcf5ef2aSThomas Huth static void glue(gen_, name##1)(DisasContext *ctx) \ 1988fcf5ef2aSThomas Huth { \ 1989fcf5ef2aSThomas Huth gen_##name(ctx, 0, 1); \ 1990fcf5ef2aSThomas Huth } \ 1991fcf5ef2aSThomas Huth \ 1992fcf5ef2aSThomas Huth static void glue(gen_, name##2)(DisasContext *ctx) \ 1993fcf5ef2aSThomas Huth { \ 1994fcf5ef2aSThomas Huth gen_##name(ctx, 1, 0); \ 1995fcf5ef2aSThomas Huth } \ 1996fcf5ef2aSThomas Huth \ 1997fcf5ef2aSThomas Huth static void glue(gen_, name##3)(DisasContext *ctx) \ 1998fcf5ef2aSThomas Huth { \ 1999fcf5ef2aSThomas Huth gen_##name(ctx, 1, 1); \ 2000fcf5ef2aSThomas Huth } 2001fcf5ef2aSThomas Huth 2002fcf5ef2aSThomas Huth static void gen_rldinm(DisasContext *ctx, int mb, int me, int sh) 2003fcf5ef2aSThomas Huth { 2004fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 2005fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 20067b4d326fSRichard Henderson int len = me - mb + 1; 20077b4d326fSRichard Henderson int rsh = (64 - sh) & 63; 2008fcf5ef2aSThomas Huth 20097b4d326fSRichard Henderson if (sh != 0 && len > 0 && me == (63 - sh)) { 20107b4d326fSRichard Henderson tcg_gen_deposit_z_tl(t_ra, t_rs, sh, len); 20117b4d326fSRichard Henderson } else if (me == 63 && rsh + len <= 64) { 20127b4d326fSRichard Henderson tcg_gen_extract_tl(t_ra, t_rs, rsh, len); 2013fcf5ef2aSThomas Huth } else { 2014fcf5ef2aSThomas Huth tcg_gen_rotli_tl(t_ra, t_rs, sh); 2015fcf5ef2aSThomas Huth tcg_gen_andi_tl(t_ra, t_ra, MASK(mb, me)); 2016fcf5ef2aSThomas Huth } 2017fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2018fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 2019fcf5ef2aSThomas Huth } 2020fcf5ef2aSThomas Huth } 2021fcf5ef2aSThomas Huth 2022fcf5ef2aSThomas Huth /* rldicl - rldicl. */ 2023fcf5ef2aSThomas Huth static inline void gen_rldicl(DisasContext *ctx, int mbn, int shn) 2024fcf5ef2aSThomas Huth { 2025fcf5ef2aSThomas Huth uint32_t sh, mb; 2026fcf5ef2aSThomas Huth 2027fcf5ef2aSThomas Huth sh = SH(ctx->opcode) | (shn << 5); 2028fcf5ef2aSThomas Huth mb = MB(ctx->opcode) | (mbn << 5); 2029fcf5ef2aSThomas Huth gen_rldinm(ctx, mb, 63, sh); 2030fcf5ef2aSThomas Huth } 2031fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicl, 0x1E, 0x00); 2032fcf5ef2aSThomas Huth 2033fcf5ef2aSThomas Huth /* rldicr - rldicr. */ 2034fcf5ef2aSThomas Huth static inline void gen_rldicr(DisasContext *ctx, int men, int shn) 2035fcf5ef2aSThomas Huth { 2036fcf5ef2aSThomas Huth uint32_t sh, me; 2037fcf5ef2aSThomas Huth 2038fcf5ef2aSThomas Huth sh = SH(ctx->opcode) | (shn << 5); 2039fcf5ef2aSThomas Huth me = MB(ctx->opcode) | (men << 5); 2040fcf5ef2aSThomas Huth gen_rldinm(ctx, 0, me, sh); 2041fcf5ef2aSThomas Huth } 2042fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicr, 0x1E, 0x02); 2043fcf5ef2aSThomas Huth 2044fcf5ef2aSThomas Huth /* rldic - rldic. */ 2045fcf5ef2aSThomas Huth static inline void gen_rldic(DisasContext *ctx, int mbn, int shn) 2046fcf5ef2aSThomas Huth { 2047fcf5ef2aSThomas Huth uint32_t sh, mb; 2048fcf5ef2aSThomas Huth 2049fcf5ef2aSThomas Huth sh = SH(ctx->opcode) | (shn << 5); 2050fcf5ef2aSThomas Huth mb = MB(ctx->opcode) | (mbn << 5); 2051fcf5ef2aSThomas Huth gen_rldinm(ctx, mb, 63 - sh, sh); 2052fcf5ef2aSThomas Huth } 2053fcf5ef2aSThomas Huth GEN_PPC64_R4(rldic, 0x1E, 0x04); 2054fcf5ef2aSThomas Huth 2055fcf5ef2aSThomas Huth static void gen_rldnm(DisasContext *ctx, int mb, int me) 2056fcf5ef2aSThomas Huth { 2057fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 2058fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 2059fcf5ef2aSThomas Huth TCGv t_rb = cpu_gpr[rB(ctx->opcode)]; 2060fcf5ef2aSThomas Huth TCGv t0; 2061fcf5ef2aSThomas Huth 2062fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2063fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t_rb, 0x3f); 2064fcf5ef2aSThomas Huth tcg_gen_rotl_tl(t_ra, t_rs, t0); 2065fcf5ef2aSThomas Huth tcg_temp_free(t0); 2066fcf5ef2aSThomas Huth 2067fcf5ef2aSThomas Huth tcg_gen_andi_tl(t_ra, t_ra, MASK(mb, me)); 2068fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2069fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 2070fcf5ef2aSThomas Huth } 2071fcf5ef2aSThomas Huth } 2072fcf5ef2aSThomas Huth 2073fcf5ef2aSThomas Huth /* rldcl - rldcl. */ 2074fcf5ef2aSThomas Huth static inline void gen_rldcl(DisasContext *ctx, int mbn) 2075fcf5ef2aSThomas Huth { 2076fcf5ef2aSThomas Huth uint32_t mb; 2077fcf5ef2aSThomas Huth 2078fcf5ef2aSThomas Huth mb = MB(ctx->opcode) | (mbn << 5); 2079fcf5ef2aSThomas Huth gen_rldnm(ctx, mb, 63); 2080fcf5ef2aSThomas Huth } 2081fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcl, 0x1E, 0x08); 2082fcf5ef2aSThomas Huth 2083fcf5ef2aSThomas Huth /* rldcr - rldcr. */ 2084fcf5ef2aSThomas Huth static inline void gen_rldcr(DisasContext *ctx, int men) 2085fcf5ef2aSThomas Huth { 2086fcf5ef2aSThomas Huth uint32_t me; 2087fcf5ef2aSThomas Huth 2088fcf5ef2aSThomas Huth me = MB(ctx->opcode) | (men << 5); 2089fcf5ef2aSThomas Huth gen_rldnm(ctx, 0, me); 2090fcf5ef2aSThomas Huth } 2091fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcr, 0x1E, 0x09); 2092fcf5ef2aSThomas Huth 2093fcf5ef2aSThomas Huth /* rldimi - rldimi. */ 2094fcf5ef2aSThomas Huth static void gen_rldimi(DisasContext *ctx, int mbn, int shn) 2095fcf5ef2aSThomas Huth { 2096fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 2097fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 2098fcf5ef2aSThomas Huth uint32_t sh = SH(ctx->opcode) | (shn << 5); 2099fcf5ef2aSThomas Huth uint32_t mb = MB(ctx->opcode) | (mbn << 5); 2100fcf5ef2aSThomas Huth uint32_t me = 63 - sh; 2101fcf5ef2aSThomas Huth 2102fcf5ef2aSThomas Huth if (mb <= me) { 2103fcf5ef2aSThomas Huth tcg_gen_deposit_tl(t_ra, t_ra, t_rs, sh, me - mb + 1); 2104fcf5ef2aSThomas Huth } else { 2105fcf5ef2aSThomas Huth target_ulong mask = MASK(mb, me); 2106fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 2107fcf5ef2aSThomas Huth 2108fcf5ef2aSThomas Huth tcg_gen_rotli_tl(t1, t_rs, sh); 2109fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, t1, mask); 2110fcf5ef2aSThomas Huth tcg_gen_andi_tl(t_ra, t_ra, ~mask); 2111fcf5ef2aSThomas Huth tcg_gen_or_tl(t_ra, t_ra, t1); 2112fcf5ef2aSThomas Huth tcg_temp_free(t1); 2113fcf5ef2aSThomas Huth } 2114fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2115fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 2116fcf5ef2aSThomas Huth } 2117fcf5ef2aSThomas Huth } 2118fcf5ef2aSThomas Huth GEN_PPC64_R4(rldimi, 0x1E, 0x06); 2119fcf5ef2aSThomas Huth #endif 2120fcf5ef2aSThomas Huth 2121fcf5ef2aSThomas Huth /*** Integer shift ***/ 2122fcf5ef2aSThomas Huth 2123fcf5ef2aSThomas Huth /* slw & slw. */ 2124fcf5ef2aSThomas Huth static void gen_slw(DisasContext *ctx) 2125fcf5ef2aSThomas Huth { 2126fcf5ef2aSThomas Huth TCGv t0, t1; 2127fcf5ef2aSThomas Huth 2128fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2129fcf5ef2aSThomas Huth /* AND rS with a mask that is 0 when rB >= 0x20 */ 2130fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2131fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a); 2132fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x3f); 2133fcf5ef2aSThomas Huth #else 2134fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a); 2135fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x1f); 2136fcf5ef2aSThomas Huth #endif 2137fcf5ef2aSThomas Huth tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 2138fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2139fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f); 2140fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 2141fcf5ef2aSThomas Huth tcg_temp_free(t1); 2142fcf5ef2aSThomas Huth tcg_temp_free(t0); 2143fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 2144fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2145fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2146fcf5ef2aSThomas Huth } 2147fcf5ef2aSThomas Huth 2148fcf5ef2aSThomas Huth /* sraw & sraw. */ 2149fcf5ef2aSThomas Huth static void gen_sraw(DisasContext *ctx) 2150fcf5ef2aSThomas Huth { 2151fcf5ef2aSThomas Huth gen_helper_sraw(cpu_gpr[rA(ctx->opcode)], cpu_env, 2152fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 2153fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2154fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2155fcf5ef2aSThomas Huth } 2156fcf5ef2aSThomas Huth 2157fcf5ef2aSThomas Huth /* srawi & srawi. */ 2158fcf5ef2aSThomas Huth static void gen_srawi(DisasContext *ctx) 2159fcf5ef2aSThomas Huth { 2160fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 2161fcf5ef2aSThomas Huth TCGv dst = cpu_gpr[rA(ctx->opcode)]; 2162fcf5ef2aSThomas Huth TCGv src = cpu_gpr[rS(ctx->opcode)]; 2163fcf5ef2aSThomas Huth if (sh == 0) { 2164fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(dst, src); 2165fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 0); 2166af1c259fSSandipan Das if (is_isa300(ctx)) { 2167af1c259fSSandipan Das tcg_gen_movi_tl(cpu_ca32, 0); 2168af1c259fSSandipan Das } 2169fcf5ef2aSThomas Huth } else { 2170fcf5ef2aSThomas Huth TCGv t0; 2171fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(dst, src); 2172fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_ca, dst, (1ULL << sh) - 1); 2173fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2174fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, dst, TARGET_LONG_BITS - 1); 2175fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_ca, cpu_ca, t0); 2176fcf5ef2aSThomas Huth tcg_temp_free(t0); 2177fcf5ef2aSThomas Huth tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0); 2178af1c259fSSandipan Das if (is_isa300(ctx)) { 2179af1c259fSSandipan Das tcg_gen_mov_tl(cpu_ca32, cpu_ca); 2180af1c259fSSandipan Das } 2181fcf5ef2aSThomas Huth tcg_gen_sari_tl(dst, dst, sh); 2182fcf5ef2aSThomas Huth } 2183fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2184fcf5ef2aSThomas Huth gen_set_Rc0(ctx, dst); 2185fcf5ef2aSThomas Huth } 2186fcf5ef2aSThomas Huth } 2187fcf5ef2aSThomas Huth 2188fcf5ef2aSThomas Huth /* srw & srw. */ 2189fcf5ef2aSThomas Huth static void gen_srw(DisasContext *ctx) 2190fcf5ef2aSThomas Huth { 2191fcf5ef2aSThomas Huth TCGv t0, t1; 2192fcf5ef2aSThomas Huth 2193fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2194fcf5ef2aSThomas Huth /* AND rS with a mask that is 0 when rB >= 0x20 */ 2195fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2196fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a); 2197fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x3f); 2198fcf5ef2aSThomas Huth #else 2199fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a); 2200fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x1f); 2201fcf5ef2aSThomas Huth #endif 2202fcf5ef2aSThomas Huth tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 2203fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(t0, t0); 2204fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2205fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f); 2206fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 2207fcf5ef2aSThomas Huth tcg_temp_free(t1); 2208fcf5ef2aSThomas Huth tcg_temp_free(t0); 2209fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2210fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2211fcf5ef2aSThomas Huth } 2212fcf5ef2aSThomas Huth 2213fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2214fcf5ef2aSThomas Huth /* sld & sld. */ 2215fcf5ef2aSThomas Huth static void gen_sld(DisasContext *ctx) 2216fcf5ef2aSThomas Huth { 2217fcf5ef2aSThomas Huth TCGv t0, t1; 2218fcf5ef2aSThomas Huth 2219fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2220fcf5ef2aSThomas Huth /* AND rS with a mask that is 0 when rB >= 0x40 */ 2221fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39); 2222fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x3f); 2223fcf5ef2aSThomas Huth tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 2224fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2225fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f); 2226fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 2227fcf5ef2aSThomas Huth tcg_temp_free(t1); 2228fcf5ef2aSThomas Huth tcg_temp_free(t0); 2229fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2230fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2231fcf5ef2aSThomas Huth } 2232fcf5ef2aSThomas Huth 2233fcf5ef2aSThomas Huth /* srad & srad. */ 2234fcf5ef2aSThomas Huth static void gen_srad(DisasContext *ctx) 2235fcf5ef2aSThomas Huth { 2236fcf5ef2aSThomas Huth gen_helper_srad(cpu_gpr[rA(ctx->opcode)], cpu_env, 2237fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 2238fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2239fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2240fcf5ef2aSThomas Huth } 2241fcf5ef2aSThomas Huth /* sradi & sradi. */ 2242fcf5ef2aSThomas Huth static inline void gen_sradi(DisasContext *ctx, int n) 2243fcf5ef2aSThomas Huth { 2244fcf5ef2aSThomas Huth int sh = SH(ctx->opcode) + (n << 5); 2245fcf5ef2aSThomas Huth TCGv dst = cpu_gpr[rA(ctx->opcode)]; 2246fcf5ef2aSThomas Huth TCGv src = cpu_gpr[rS(ctx->opcode)]; 2247fcf5ef2aSThomas Huth if (sh == 0) { 2248fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, src); 2249fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 0); 2250af1c259fSSandipan Das if (is_isa300(ctx)) { 2251af1c259fSSandipan Das tcg_gen_movi_tl(cpu_ca32, 0); 2252af1c259fSSandipan Das } 2253fcf5ef2aSThomas Huth } else { 2254fcf5ef2aSThomas Huth TCGv t0; 2255fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_ca, src, (1ULL << sh) - 1); 2256fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2257fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, src, TARGET_LONG_BITS - 1); 2258fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_ca, cpu_ca, t0); 2259fcf5ef2aSThomas Huth tcg_temp_free(t0); 2260fcf5ef2aSThomas Huth tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0); 2261af1c259fSSandipan Das if (is_isa300(ctx)) { 2262af1c259fSSandipan Das tcg_gen_mov_tl(cpu_ca32, cpu_ca); 2263af1c259fSSandipan Das } 2264fcf5ef2aSThomas Huth tcg_gen_sari_tl(dst, src, sh); 2265fcf5ef2aSThomas Huth } 2266fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2267fcf5ef2aSThomas Huth gen_set_Rc0(ctx, dst); 2268fcf5ef2aSThomas Huth } 2269fcf5ef2aSThomas Huth } 2270fcf5ef2aSThomas Huth 2271fcf5ef2aSThomas Huth static void gen_sradi0(DisasContext *ctx) 2272fcf5ef2aSThomas Huth { 2273fcf5ef2aSThomas Huth gen_sradi(ctx, 0); 2274fcf5ef2aSThomas Huth } 2275fcf5ef2aSThomas Huth 2276fcf5ef2aSThomas Huth static void gen_sradi1(DisasContext *ctx) 2277fcf5ef2aSThomas Huth { 2278fcf5ef2aSThomas Huth gen_sradi(ctx, 1); 2279fcf5ef2aSThomas Huth } 2280fcf5ef2aSThomas Huth 2281fcf5ef2aSThomas Huth /* extswsli & extswsli. */ 2282fcf5ef2aSThomas Huth static inline void gen_extswsli(DisasContext *ctx, int n) 2283fcf5ef2aSThomas Huth { 2284fcf5ef2aSThomas Huth int sh = SH(ctx->opcode) + (n << 5); 2285fcf5ef2aSThomas Huth TCGv dst = cpu_gpr[rA(ctx->opcode)]; 2286fcf5ef2aSThomas Huth TCGv src = cpu_gpr[rS(ctx->opcode)]; 2287fcf5ef2aSThomas Huth 2288fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(dst, src); 2289fcf5ef2aSThomas Huth tcg_gen_shli_tl(dst, dst, sh); 2290fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2291fcf5ef2aSThomas Huth gen_set_Rc0(ctx, dst); 2292fcf5ef2aSThomas Huth } 2293fcf5ef2aSThomas Huth } 2294fcf5ef2aSThomas Huth 2295fcf5ef2aSThomas Huth static void gen_extswsli0(DisasContext *ctx) 2296fcf5ef2aSThomas Huth { 2297fcf5ef2aSThomas Huth gen_extswsli(ctx, 0); 2298fcf5ef2aSThomas Huth } 2299fcf5ef2aSThomas Huth 2300fcf5ef2aSThomas Huth static void gen_extswsli1(DisasContext *ctx) 2301fcf5ef2aSThomas Huth { 2302fcf5ef2aSThomas Huth gen_extswsli(ctx, 1); 2303fcf5ef2aSThomas Huth } 2304fcf5ef2aSThomas Huth 2305fcf5ef2aSThomas Huth /* srd & srd. */ 2306fcf5ef2aSThomas Huth static void gen_srd(DisasContext *ctx) 2307fcf5ef2aSThomas Huth { 2308fcf5ef2aSThomas Huth TCGv t0, t1; 2309fcf5ef2aSThomas Huth 2310fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2311fcf5ef2aSThomas Huth /* AND rS with a mask that is 0 when rB >= 0x40 */ 2312fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39); 2313fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x3f); 2314fcf5ef2aSThomas Huth tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 2315fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2316fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f); 2317fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 2318fcf5ef2aSThomas Huth tcg_temp_free(t1); 2319fcf5ef2aSThomas Huth tcg_temp_free(t0); 2320fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2321fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2322fcf5ef2aSThomas Huth } 2323fcf5ef2aSThomas Huth #endif 2324fcf5ef2aSThomas Huth 2325fcf5ef2aSThomas Huth /*** Addressing modes ***/ 2326fcf5ef2aSThomas Huth /* Register indirect with immediate index : EA = (rA|0) + SIMM */ 2327fcf5ef2aSThomas Huth static inline void gen_addr_imm_index(DisasContext *ctx, TCGv EA, 2328fcf5ef2aSThomas Huth target_long maskl) 2329fcf5ef2aSThomas Huth { 2330fcf5ef2aSThomas Huth target_long simm = SIMM(ctx->opcode); 2331fcf5ef2aSThomas Huth 2332fcf5ef2aSThomas Huth simm &= ~maskl; 2333fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 2334fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2335fcf5ef2aSThomas Huth simm = (uint32_t)simm; 2336fcf5ef2aSThomas Huth } 2337fcf5ef2aSThomas Huth tcg_gen_movi_tl(EA, simm); 2338fcf5ef2aSThomas Huth } else if (likely(simm != 0)) { 2339fcf5ef2aSThomas Huth tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm); 2340fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2341fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(EA, EA); 2342fcf5ef2aSThomas Huth } 2343fcf5ef2aSThomas Huth } else { 2344fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2345fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]); 2346fcf5ef2aSThomas Huth } else { 2347fcf5ef2aSThomas Huth tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]); 2348fcf5ef2aSThomas Huth } 2349fcf5ef2aSThomas Huth } 2350fcf5ef2aSThomas Huth } 2351fcf5ef2aSThomas Huth 2352fcf5ef2aSThomas Huth static inline void gen_addr_reg_index(DisasContext *ctx, TCGv EA) 2353fcf5ef2aSThomas Huth { 2354fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 2355fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2356fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(EA, cpu_gpr[rB(ctx->opcode)]); 2357fcf5ef2aSThomas Huth } else { 2358fcf5ef2aSThomas Huth tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]); 2359fcf5ef2aSThomas Huth } 2360fcf5ef2aSThomas Huth } else { 2361fcf5ef2aSThomas Huth tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 2362fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2363fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(EA, EA); 2364fcf5ef2aSThomas Huth } 2365fcf5ef2aSThomas Huth } 2366fcf5ef2aSThomas Huth } 2367fcf5ef2aSThomas Huth 2368fcf5ef2aSThomas Huth static inline void gen_addr_register(DisasContext *ctx, TCGv EA) 2369fcf5ef2aSThomas Huth { 2370fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 2371fcf5ef2aSThomas Huth tcg_gen_movi_tl(EA, 0); 2372fcf5ef2aSThomas Huth } else if (NARROW_MODE(ctx)) { 2373fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]); 2374fcf5ef2aSThomas Huth } else { 2375fcf5ef2aSThomas Huth tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]); 2376fcf5ef2aSThomas Huth } 2377fcf5ef2aSThomas Huth } 2378fcf5ef2aSThomas Huth 2379fcf5ef2aSThomas Huth static inline void gen_addr_add(DisasContext *ctx, TCGv ret, TCGv arg1, 2380fcf5ef2aSThomas Huth target_long val) 2381fcf5ef2aSThomas Huth { 2382fcf5ef2aSThomas Huth tcg_gen_addi_tl(ret, arg1, val); 2383fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2384fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(ret, ret); 2385fcf5ef2aSThomas Huth } 2386fcf5ef2aSThomas Huth } 2387fcf5ef2aSThomas Huth 2388fcf5ef2aSThomas Huth static inline void gen_align_no_le(DisasContext *ctx) 2389fcf5ef2aSThomas Huth { 2390fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_ALIGN, 2391fcf5ef2aSThomas Huth (ctx->opcode & 0x03FF0000) | POWERPC_EXCP_ALIGN_LE); 2392fcf5ef2aSThomas Huth } 2393fcf5ef2aSThomas Huth 2394fcf5ef2aSThomas Huth /*** Integer load ***/ 2395fcf5ef2aSThomas Huth #define DEF_MEMOP(op) ((op) | ctx->default_tcg_memop_mask) 2396fcf5ef2aSThomas Huth #define BSWAP_MEMOP(op) ((op) | (ctx->default_tcg_memop_mask ^ MO_BSWAP)) 2397fcf5ef2aSThomas Huth 2398fcf5ef2aSThomas Huth #define GEN_QEMU_LOAD_TL(ldop, op) \ 2399fcf5ef2aSThomas Huth static void glue(gen_qemu_, ldop)(DisasContext *ctx, \ 2400fcf5ef2aSThomas Huth TCGv val, \ 2401fcf5ef2aSThomas Huth TCGv addr) \ 2402fcf5ef2aSThomas Huth { \ 2403fcf5ef2aSThomas Huth tcg_gen_qemu_ld_tl(val, addr, ctx->mem_idx, op); \ 2404fcf5ef2aSThomas Huth } 2405fcf5ef2aSThomas Huth 2406fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld8u, DEF_MEMOP(MO_UB)) 2407fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16u, DEF_MEMOP(MO_UW)) 2408fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16s, DEF_MEMOP(MO_SW)) 2409fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32u, DEF_MEMOP(MO_UL)) 2410fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32s, DEF_MEMOP(MO_SL)) 2411fcf5ef2aSThomas Huth 2412fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16ur, BSWAP_MEMOP(MO_UW)) 2413fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32ur, BSWAP_MEMOP(MO_UL)) 2414fcf5ef2aSThomas Huth 2415fcf5ef2aSThomas Huth #define GEN_QEMU_LOAD_64(ldop, op) \ 2416fcf5ef2aSThomas Huth static void glue(gen_qemu_, glue(ldop, _i64))(DisasContext *ctx, \ 2417fcf5ef2aSThomas Huth TCGv_i64 val, \ 2418fcf5ef2aSThomas Huth TCGv addr) \ 2419fcf5ef2aSThomas Huth { \ 2420fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(val, addr, ctx->mem_idx, op); \ 2421fcf5ef2aSThomas Huth } 2422fcf5ef2aSThomas Huth 2423fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld8u, DEF_MEMOP(MO_UB)) 2424fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld16u, DEF_MEMOP(MO_UW)) 2425fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld32u, DEF_MEMOP(MO_UL)) 2426fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld32s, DEF_MEMOP(MO_SL)) 2427fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld64, DEF_MEMOP(MO_Q)) 2428fcf5ef2aSThomas Huth 2429fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2430fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld64ur, BSWAP_MEMOP(MO_Q)) 2431fcf5ef2aSThomas Huth #endif 2432fcf5ef2aSThomas Huth 2433fcf5ef2aSThomas Huth #define GEN_QEMU_STORE_TL(stop, op) \ 2434fcf5ef2aSThomas Huth static void glue(gen_qemu_, stop)(DisasContext *ctx, \ 2435fcf5ef2aSThomas Huth TCGv val, \ 2436fcf5ef2aSThomas Huth TCGv addr) \ 2437fcf5ef2aSThomas Huth { \ 2438fcf5ef2aSThomas Huth tcg_gen_qemu_st_tl(val, addr, ctx->mem_idx, op); \ 2439fcf5ef2aSThomas Huth } 2440fcf5ef2aSThomas Huth 2441fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st8, DEF_MEMOP(MO_UB)) 2442fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st16, DEF_MEMOP(MO_UW)) 2443fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st32, DEF_MEMOP(MO_UL)) 2444fcf5ef2aSThomas Huth 2445fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st16r, BSWAP_MEMOP(MO_UW)) 2446fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st32r, BSWAP_MEMOP(MO_UL)) 2447fcf5ef2aSThomas Huth 2448fcf5ef2aSThomas Huth #define GEN_QEMU_STORE_64(stop, op) \ 2449fcf5ef2aSThomas Huth static void glue(gen_qemu_, glue(stop, _i64))(DisasContext *ctx, \ 2450fcf5ef2aSThomas Huth TCGv_i64 val, \ 2451fcf5ef2aSThomas Huth TCGv addr) \ 2452fcf5ef2aSThomas Huth { \ 2453fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(val, addr, ctx->mem_idx, op); \ 2454fcf5ef2aSThomas Huth } 2455fcf5ef2aSThomas Huth 2456fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st8, DEF_MEMOP(MO_UB)) 2457fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st16, DEF_MEMOP(MO_UW)) 2458fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st32, DEF_MEMOP(MO_UL)) 2459fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st64, DEF_MEMOP(MO_Q)) 2460fcf5ef2aSThomas Huth 2461fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2462fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st64r, BSWAP_MEMOP(MO_Q)) 2463fcf5ef2aSThomas Huth #endif 2464fcf5ef2aSThomas Huth 2465fcf5ef2aSThomas Huth #define GEN_LD(name, ldop, opc, type) \ 2466fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 2467fcf5ef2aSThomas Huth { \ 2468fcf5ef2aSThomas Huth TCGv EA; \ 2469fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2470fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2471fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0); \ 2472fcf5ef2aSThomas Huth gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \ 2473fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2474fcf5ef2aSThomas Huth } 2475fcf5ef2aSThomas Huth 2476fcf5ef2aSThomas Huth #define GEN_LDU(name, ldop, opc, type) \ 2477fcf5ef2aSThomas Huth static void glue(gen_, name##u)(DisasContext *ctx) \ 2478fcf5ef2aSThomas Huth { \ 2479fcf5ef2aSThomas Huth TCGv EA; \ 2480fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0 || \ 2481fcf5ef2aSThomas Huth rA(ctx->opcode) == rD(ctx->opcode))) { \ 2482fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \ 2483fcf5ef2aSThomas Huth return; \ 2484fcf5ef2aSThomas Huth } \ 2485fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2486fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2487fcf5ef2aSThomas Huth if (type == PPC_64B) \ 2488fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x03); \ 2489fcf5ef2aSThomas Huth else \ 2490fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0); \ 2491fcf5ef2aSThomas Huth gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \ 2492fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \ 2493fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2494fcf5ef2aSThomas Huth } 2495fcf5ef2aSThomas Huth 2496fcf5ef2aSThomas Huth #define GEN_LDUX(name, ldop, opc2, opc3, type) \ 2497fcf5ef2aSThomas Huth static void glue(gen_, name##ux)(DisasContext *ctx) \ 2498fcf5ef2aSThomas Huth { \ 2499fcf5ef2aSThomas Huth TCGv EA; \ 2500fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0 || \ 2501fcf5ef2aSThomas Huth rA(ctx->opcode) == rD(ctx->opcode))) { \ 2502fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \ 2503fcf5ef2aSThomas Huth return; \ 2504fcf5ef2aSThomas Huth } \ 2505fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2506fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2507fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); \ 2508fcf5ef2aSThomas Huth gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \ 2509fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \ 2510fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2511fcf5ef2aSThomas Huth } 2512fcf5ef2aSThomas Huth 2513fcf5ef2aSThomas Huth #define GEN_LDX_E(name, ldop, opc2, opc3, type, type2, chk) \ 2514fcf5ef2aSThomas Huth static void glue(gen_, name##x)(DisasContext *ctx) \ 2515fcf5ef2aSThomas Huth { \ 2516fcf5ef2aSThomas Huth TCGv EA; \ 2517fcf5ef2aSThomas Huth chk; \ 2518fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2519fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2520fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); \ 2521fcf5ef2aSThomas Huth gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \ 2522fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2523fcf5ef2aSThomas Huth } 2524fcf5ef2aSThomas Huth 2525fcf5ef2aSThomas Huth #define GEN_LDX(name, ldop, opc2, opc3, type) \ 2526fcf5ef2aSThomas Huth GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE, CHK_NONE) 2527fcf5ef2aSThomas Huth 2528fcf5ef2aSThomas Huth #define GEN_LDX_HVRM(name, ldop, opc2, opc3, type) \ 2529fcf5ef2aSThomas Huth GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE, CHK_HVRM) 2530fcf5ef2aSThomas Huth 2531fcf5ef2aSThomas Huth #define GEN_LDS(name, ldop, op, type) \ 2532fcf5ef2aSThomas Huth GEN_LD(name, ldop, op | 0x20, type); \ 2533fcf5ef2aSThomas Huth GEN_LDU(name, ldop, op | 0x21, type); \ 2534fcf5ef2aSThomas Huth GEN_LDUX(name, ldop, 0x17, op | 0x01, type); \ 2535fcf5ef2aSThomas Huth GEN_LDX(name, ldop, 0x17, op | 0x00, type) 2536fcf5ef2aSThomas Huth 2537fcf5ef2aSThomas Huth /* lbz lbzu lbzux lbzx */ 2538fcf5ef2aSThomas Huth GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER); 2539fcf5ef2aSThomas Huth /* lha lhau lhaux lhax */ 2540fcf5ef2aSThomas Huth GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER); 2541fcf5ef2aSThomas Huth /* lhz lhzu lhzux lhzx */ 2542fcf5ef2aSThomas Huth GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER); 2543fcf5ef2aSThomas Huth /* lwz lwzu lwzux lwzx */ 2544fcf5ef2aSThomas Huth GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER); 254550728199SRoman Kapl 254650728199SRoman Kapl #define GEN_LDEPX(name, ldop, opc2, opc3) \ 254750728199SRoman Kapl static void glue(gen_, name##epx)(DisasContext *ctx) \ 254850728199SRoman Kapl { \ 254950728199SRoman Kapl TCGv EA; \ 255050728199SRoman Kapl CHK_SV; \ 255150728199SRoman Kapl gen_set_access_type(ctx, ACCESS_INT); \ 255250728199SRoman Kapl EA = tcg_temp_new(); \ 255350728199SRoman Kapl gen_addr_reg_index(ctx, EA); \ 255450728199SRoman Kapl tcg_gen_qemu_ld_tl(cpu_gpr[rD(ctx->opcode)], EA, PPC_TLB_EPID_LOAD, ldop);\ 255550728199SRoman Kapl tcg_temp_free(EA); \ 255650728199SRoman Kapl } 255750728199SRoman Kapl 255850728199SRoman Kapl GEN_LDEPX(lb, DEF_MEMOP(MO_UB), 0x1F, 0x02) 255950728199SRoman Kapl GEN_LDEPX(lh, DEF_MEMOP(MO_UW), 0x1F, 0x08) 256050728199SRoman Kapl GEN_LDEPX(lw, DEF_MEMOP(MO_UL), 0x1F, 0x00) 256150728199SRoman Kapl #if defined(TARGET_PPC64) 256250728199SRoman Kapl GEN_LDEPX(ld, DEF_MEMOP(MO_Q), 0x1D, 0x00) 256350728199SRoman Kapl #endif 256450728199SRoman Kapl 2565fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2566fcf5ef2aSThomas Huth /* lwaux */ 2567fcf5ef2aSThomas Huth GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B); 2568fcf5ef2aSThomas Huth /* lwax */ 2569fcf5ef2aSThomas Huth GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B); 2570fcf5ef2aSThomas Huth /* ldux */ 2571fcf5ef2aSThomas Huth GEN_LDUX(ld, ld64_i64, 0x15, 0x01, PPC_64B); 2572fcf5ef2aSThomas Huth /* ldx */ 2573fcf5ef2aSThomas Huth GEN_LDX(ld, ld64_i64, 0x15, 0x00, PPC_64B); 2574fcf5ef2aSThomas Huth 2575fcf5ef2aSThomas Huth /* CI load/store variants */ 2576fcf5ef2aSThomas Huth GEN_LDX_HVRM(ldcix, ld64_i64, 0x15, 0x1b, PPC_CILDST) 2577fcf5ef2aSThomas Huth GEN_LDX_HVRM(lwzcix, ld32u, 0x15, 0x15, PPC_CILDST) 2578fcf5ef2aSThomas Huth GEN_LDX_HVRM(lhzcix, ld16u, 0x15, 0x19, PPC_CILDST) 2579fcf5ef2aSThomas Huth GEN_LDX_HVRM(lbzcix, ld8u, 0x15, 0x1a, PPC_CILDST) 2580fcf5ef2aSThomas Huth 2581fcf5ef2aSThomas Huth static void gen_ld(DisasContext *ctx) 2582fcf5ef2aSThomas Huth { 2583fcf5ef2aSThomas Huth TCGv EA; 2584fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) { 2585fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0 || 2586fcf5ef2aSThomas Huth rA(ctx->opcode) == rD(ctx->opcode))) { 2587fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 2588fcf5ef2aSThomas Huth return; 2589fcf5ef2aSThomas Huth } 2590fcf5ef2aSThomas Huth } 2591fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2592fcf5ef2aSThomas Huth EA = tcg_temp_new(); 2593fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x03); 2594fcf5ef2aSThomas Huth if (ctx->opcode & 0x02) { 2595fcf5ef2aSThomas Huth /* lwa (lwau is undefined) */ 2596fcf5ef2aSThomas Huth gen_qemu_ld32s(ctx, cpu_gpr[rD(ctx->opcode)], EA); 2597fcf5ef2aSThomas Huth } else { 2598fcf5ef2aSThomas Huth /* ld - ldu */ 2599fcf5ef2aSThomas Huth gen_qemu_ld64_i64(ctx, cpu_gpr[rD(ctx->opcode)], EA); 2600fcf5ef2aSThomas Huth } 2601fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) 2602fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); 2603fcf5ef2aSThomas Huth tcg_temp_free(EA); 2604fcf5ef2aSThomas Huth } 2605fcf5ef2aSThomas Huth 2606fcf5ef2aSThomas Huth /* lq */ 2607fcf5ef2aSThomas Huth static void gen_lq(DisasContext *ctx) 2608fcf5ef2aSThomas Huth { 2609fcf5ef2aSThomas Huth int ra, rd; 261094bf2658SRichard Henderson TCGv EA, hi, lo; 2611fcf5ef2aSThomas Huth 2612fcf5ef2aSThomas Huth /* lq is a legal user mode instruction starting in ISA 2.07 */ 2613fcf5ef2aSThomas Huth bool legal_in_user_mode = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0; 2614fcf5ef2aSThomas Huth bool le_is_supported = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0; 2615fcf5ef2aSThomas Huth 2616fcf5ef2aSThomas Huth if (!legal_in_user_mode && ctx->pr) { 2617fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC); 2618fcf5ef2aSThomas Huth return; 2619fcf5ef2aSThomas Huth } 2620fcf5ef2aSThomas Huth 2621fcf5ef2aSThomas Huth if (!le_is_supported && ctx->le_mode) { 2622fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2623fcf5ef2aSThomas Huth return; 2624fcf5ef2aSThomas Huth } 2625fcf5ef2aSThomas Huth ra = rA(ctx->opcode); 2626fcf5ef2aSThomas Huth rd = rD(ctx->opcode); 2627fcf5ef2aSThomas Huth if (unlikely((rd & 1) || rd == ra)) { 2628fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 2629fcf5ef2aSThomas Huth return; 2630fcf5ef2aSThomas Huth } 2631fcf5ef2aSThomas Huth 2632fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2633fcf5ef2aSThomas Huth EA = tcg_temp_new(); 2634fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x0F); 2635fcf5ef2aSThomas Huth 263694bf2658SRichard Henderson /* Note that the low part is always in RD+1, even in LE mode. */ 263794bf2658SRichard Henderson lo = cpu_gpr[rd + 1]; 263894bf2658SRichard Henderson hi = cpu_gpr[rd]; 263994bf2658SRichard Henderson 264094bf2658SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2641f34ec0f6SRichard Henderson if (HAVE_ATOMIC128) { 264294bf2658SRichard Henderson TCGv_i32 oi = tcg_temp_new_i32(); 264394bf2658SRichard Henderson if (ctx->le_mode) { 264494bf2658SRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_LEQ, ctx->mem_idx)); 264594bf2658SRichard Henderson gen_helper_lq_le_parallel(lo, cpu_env, EA, oi); 2646fcf5ef2aSThomas Huth } else { 264794bf2658SRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_BEQ, ctx->mem_idx)); 264894bf2658SRichard Henderson gen_helper_lq_be_parallel(lo, cpu_env, EA, oi); 264994bf2658SRichard Henderson } 265094bf2658SRichard Henderson tcg_temp_free_i32(oi); 265194bf2658SRichard Henderson tcg_gen_ld_i64(hi, cpu_env, offsetof(CPUPPCState, retxh)); 2652f34ec0f6SRichard Henderson } else { 265394bf2658SRichard Henderson /* Restart with exclusive lock. */ 265494bf2658SRichard Henderson gen_helper_exit_atomic(cpu_env); 265594bf2658SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2656f34ec0f6SRichard Henderson } 265794bf2658SRichard Henderson } else if (ctx->le_mode) { 265894bf2658SRichard Henderson tcg_gen_qemu_ld_i64(lo, EA, ctx->mem_idx, MO_LEQ); 2659fcf5ef2aSThomas Huth gen_addr_add(ctx, EA, EA, 8); 266094bf2658SRichard Henderson tcg_gen_qemu_ld_i64(hi, EA, ctx->mem_idx, MO_LEQ); 266194bf2658SRichard Henderson } else { 266294bf2658SRichard Henderson tcg_gen_qemu_ld_i64(hi, EA, ctx->mem_idx, MO_BEQ); 266394bf2658SRichard Henderson gen_addr_add(ctx, EA, EA, 8); 266494bf2658SRichard Henderson tcg_gen_qemu_ld_i64(lo, EA, ctx->mem_idx, MO_BEQ); 2665fcf5ef2aSThomas Huth } 2666fcf5ef2aSThomas Huth tcg_temp_free(EA); 2667fcf5ef2aSThomas Huth } 2668fcf5ef2aSThomas Huth #endif 2669fcf5ef2aSThomas Huth 2670fcf5ef2aSThomas Huth /*** Integer store ***/ 2671fcf5ef2aSThomas Huth #define GEN_ST(name, stop, opc, type) \ 2672fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 2673fcf5ef2aSThomas Huth { \ 2674fcf5ef2aSThomas Huth TCGv EA; \ 2675fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2676fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2677fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0); \ 2678fcf5ef2aSThomas Huth gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \ 2679fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2680fcf5ef2aSThomas Huth } 2681fcf5ef2aSThomas Huth 2682fcf5ef2aSThomas Huth #define GEN_STU(name, stop, opc, type) \ 2683fcf5ef2aSThomas Huth static void glue(gen_, stop##u)(DisasContext *ctx) \ 2684fcf5ef2aSThomas Huth { \ 2685fcf5ef2aSThomas Huth TCGv EA; \ 2686fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0)) { \ 2687fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \ 2688fcf5ef2aSThomas Huth return; \ 2689fcf5ef2aSThomas Huth } \ 2690fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2691fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2692fcf5ef2aSThomas Huth if (type == PPC_64B) \ 2693fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x03); \ 2694fcf5ef2aSThomas Huth else \ 2695fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0); \ 2696fcf5ef2aSThomas Huth gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \ 2697fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \ 2698fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2699fcf5ef2aSThomas Huth } 2700fcf5ef2aSThomas Huth 2701fcf5ef2aSThomas Huth #define GEN_STUX(name, stop, opc2, opc3, type) \ 2702fcf5ef2aSThomas Huth static void glue(gen_, name##ux)(DisasContext *ctx) \ 2703fcf5ef2aSThomas Huth { \ 2704fcf5ef2aSThomas Huth TCGv EA; \ 2705fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0)) { \ 2706fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \ 2707fcf5ef2aSThomas Huth return; \ 2708fcf5ef2aSThomas Huth } \ 2709fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2710fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2711fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); \ 2712fcf5ef2aSThomas Huth gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \ 2713fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \ 2714fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2715fcf5ef2aSThomas Huth } 2716fcf5ef2aSThomas Huth 2717fcf5ef2aSThomas Huth #define GEN_STX_E(name, stop, opc2, opc3, type, type2, chk) \ 2718fcf5ef2aSThomas Huth static void glue(gen_, name##x)(DisasContext *ctx) \ 2719fcf5ef2aSThomas Huth { \ 2720fcf5ef2aSThomas Huth TCGv EA; \ 2721fcf5ef2aSThomas Huth chk; \ 2722fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2723fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2724fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); \ 2725fcf5ef2aSThomas Huth gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \ 2726fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2727fcf5ef2aSThomas Huth } 2728fcf5ef2aSThomas Huth #define GEN_STX(name, stop, opc2, opc3, type) \ 2729fcf5ef2aSThomas Huth GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE, CHK_NONE) 2730fcf5ef2aSThomas Huth 2731fcf5ef2aSThomas Huth #define GEN_STX_HVRM(name, stop, opc2, opc3, type) \ 2732fcf5ef2aSThomas Huth GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE, CHK_HVRM) 2733fcf5ef2aSThomas Huth 2734fcf5ef2aSThomas Huth #define GEN_STS(name, stop, op, type) \ 2735fcf5ef2aSThomas Huth GEN_ST(name, stop, op | 0x20, type); \ 2736fcf5ef2aSThomas Huth GEN_STU(name, stop, op | 0x21, type); \ 2737fcf5ef2aSThomas Huth GEN_STUX(name, stop, 0x17, op | 0x01, type); \ 2738fcf5ef2aSThomas Huth GEN_STX(name, stop, 0x17, op | 0x00, type) 2739fcf5ef2aSThomas Huth 2740fcf5ef2aSThomas Huth /* stb stbu stbux stbx */ 2741fcf5ef2aSThomas Huth GEN_STS(stb, st8, 0x06, PPC_INTEGER); 2742fcf5ef2aSThomas Huth /* sth sthu sthux sthx */ 2743fcf5ef2aSThomas Huth GEN_STS(sth, st16, 0x0C, PPC_INTEGER); 2744fcf5ef2aSThomas Huth /* stw stwu stwux stwx */ 2745fcf5ef2aSThomas Huth GEN_STS(stw, st32, 0x04, PPC_INTEGER); 274650728199SRoman Kapl 274750728199SRoman Kapl #define GEN_STEPX(name, stop, opc2, opc3) \ 274850728199SRoman Kapl static void glue(gen_, name##epx)(DisasContext *ctx) \ 274950728199SRoman Kapl { \ 275050728199SRoman Kapl TCGv EA; \ 275150728199SRoman Kapl CHK_SV; \ 275250728199SRoman Kapl gen_set_access_type(ctx, ACCESS_INT); \ 275350728199SRoman Kapl EA = tcg_temp_new(); \ 275450728199SRoman Kapl gen_addr_reg_index(ctx, EA); \ 275550728199SRoman Kapl tcg_gen_qemu_st_tl( \ 275650728199SRoman Kapl cpu_gpr[rD(ctx->opcode)], EA, PPC_TLB_EPID_STORE, stop); \ 275750728199SRoman Kapl tcg_temp_free(EA); \ 275850728199SRoman Kapl } 275950728199SRoman Kapl 276050728199SRoman Kapl GEN_STEPX(stb, DEF_MEMOP(MO_UB), 0x1F, 0x06) 276150728199SRoman Kapl GEN_STEPX(sth, DEF_MEMOP(MO_UW), 0x1F, 0x0C) 276250728199SRoman Kapl GEN_STEPX(stw, DEF_MEMOP(MO_UL), 0x1F, 0x04) 276350728199SRoman Kapl #if defined(TARGET_PPC64) 276450728199SRoman Kapl GEN_STEPX(std, DEF_MEMOP(MO_Q), 0x1d, 0x04) 276550728199SRoman Kapl #endif 276650728199SRoman Kapl 2767fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2768fcf5ef2aSThomas Huth GEN_STUX(std, st64_i64, 0x15, 0x05, PPC_64B); 2769fcf5ef2aSThomas Huth GEN_STX(std, st64_i64, 0x15, 0x04, PPC_64B); 2770fcf5ef2aSThomas Huth GEN_STX_HVRM(stdcix, st64_i64, 0x15, 0x1f, PPC_CILDST) 2771fcf5ef2aSThomas Huth GEN_STX_HVRM(stwcix, st32, 0x15, 0x1c, PPC_CILDST) 2772fcf5ef2aSThomas Huth GEN_STX_HVRM(sthcix, st16, 0x15, 0x1d, PPC_CILDST) 2773fcf5ef2aSThomas Huth GEN_STX_HVRM(stbcix, st8, 0x15, 0x1e, PPC_CILDST) 2774fcf5ef2aSThomas Huth 2775fcf5ef2aSThomas Huth static void gen_std(DisasContext *ctx) 2776fcf5ef2aSThomas Huth { 2777fcf5ef2aSThomas Huth int rs; 2778fcf5ef2aSThomas Huth TCGv EA; 2779fcf5ef2aSThomas Huth 2780fcf5ef2aSThomas Huth rs = rS(ctx->opcode); 2781fcf5ef2aSThomas Huth if ((ctx->opcode & 0x3) == 0x2) { /* stq */ 2782fcf5ef2aSThomas Huth bool legal_in_user_mode = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0; 2783fcf5ef2aSThomas Huth bool le_is_supported = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0; 2784f89ced5fSRichard Henderson TCGv hi, lo; 2785fcf5ef2aSThomas Huth 2786fcf5ef2aSThomas Huth if (!(ctx->insns_flags & PPC_64BX)) { 2787fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 2788fcf5ef2aSThomas Huth } 2789fcf5ef2aSThomas Huth 2790fcf5ef2aSThomas Huth if (!legal_in_user_mode && ctx->pr) { 2791fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC); 2792fcf5ef2aSThomas Huth return; 2793fcf5ef2aSThomas Huth } 2794fcf5ef2aSThomas Huth 2795fcf5ef2aSThomas Huth if (!le_is_supported && ctx->le_mode) { 2796fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2797fcf5ef2aSThomas Huth return; 2798fcf5ef2aSThomas Huth } 2799fcf5ef2aSThomas Huth 2800fcf5ef2aSThomas Huth if (unlikely(rs & 1)) { 2801fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 2802fcf5ef2aSThomas Huth return; 2803fcf5ef2aSThomas Huth } 2804fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2805fcf5ef2aSThomas Huth EA = tcg_temp_new(); 2806fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x03); 2807fcf5ef2aSThomas Huth 2808f89ced5fSRichard Henderson /* Note that the low part is always in RS+1, even in LE mode. */ 2809f89ced5fSRichard Henderson lo = cpu_gpr[rs + 1]; 2810f89ced5fSRichard Henderson hi = cpu_gpr[rs]; 2811f89ced5fSRichard Henderson 2812f89ced5fSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2813f34ec0f6SRichard Henderson if (HAVE_ATOMIC128) { 2814f89ced5fSRichard Henderson TCGv_i32 oi = tcg_temp_new_i32(); 2815f89ced5fSRichard Henderson if (ctx->le_mode) { 2816f89ced5fSRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_LEQ, ctx->mem_idx)); 2817f89ced5fSRichard Henderson gen_helper_stq_le_parallel(cpu_env, EA, lo, hi, oi); 2818fcf5ef2aSThomas Huth } else { 2819f89ced5fSRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_BEQ, ctx->mem_idx)); 2820f89ced5fSRichard Henderson gen_helper_stq_be_parallel(cpu_env, EA, lo, hi, oi); 2821f89ced5fSRichard Henderson } 2822f89ced5fSRichard Henderson tcg_temp_free_i32(oi); 2823f34ec0f6SRichard Henderson } else { 2824f89ced5fSRichard Henderson /* Restart with exclusive lock. */ 2825f89ced5fSRichard Henderson gen_helper_exit_atomic(cpu_env); 2826f89ced5fSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2827f34ec0f6SRichard Henderson } 2828f89ced5fSRichard Henderson } else if (ctx->le_mode) { 2829f89ced5fSRichard Henderson tcg_gen_qemu_st_i64(lo, EA, ctx->mem_idx, MO_LEQ); 2830fcf5ef2aSThomas Huth gen_addr_add(ctx, EA, EA, 8); 2831f89ced5fSRichard Henderson tcg_gen_qemu_st_i64(hi, EA, ctx->mem_idx, MO_LEQ); 2832f89ced5fSRichard Henderson } else { 2833f89ced5fSRichard Henderson tcg_gen_qemu_st_i64(hi, EA, ctx->mem_idx, MO_BEQ); 2834f89ced5fSRichard Henderson gen_addr_add(ctx, EA, EA, 8); 2835f89ced5fSRichard Henderson tcg_gen_qemu_st_i64(lo, EA, ctx->mem_idx, MO_BEQ); 2836fcf5ef2aSThomas Huth } 2837fcf5ef2aSThomas Huth tcg_temp_free(EA); 2838fcf5ef2aSThomas Huth } else { 2839fcf5ef2aSThomas Huth /* std / stdu */ 2840fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) { 2841fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0)) { 2842fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 2843fcf5ef2aSThomas Huth return; 2844fcf5ef2aSThomas Huth } 2845fcf5ef2aSThomas Huth } 2846fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2847fcf5ef2aSThomas Huth EA = tcg_temp_new(); 2848fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x03); 2849fcf5ef2aSThomas Huth gen_qemu_st64_i64(ctx, cpu_gpr[rs], EA); 2850fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) 2851fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); 2852fcf5ef2aSThomas Huth tcg_temp_free(EA); 2853fcf5ef2aSThomas Huth } 2854fcf5ef2aSThomas Huth } 2855fcf5ef2aSThomas Huth #endif 2856fcf5ef2aSThomas Huth /*** Integer load and store with byte reverse ***/ 2857fcf5ef2aSThomas Huth 2858fcf5ef2aSThomas Huth /* lhbrx */ 2859fcf5ef2aSThomas Huth GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER); 2860fcf5ef2aSThomas Huth 2861fcf5ef2aSThomas Huth /* lwbrx */ 2862fcf5ef2aSThomas Huth GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER); 2863fcf5ef2aSThomas Huth 2864fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2865fcf5ef2aSThomas Huth /* ldbrx */ 2866fcf5ef2aSThomas Huth GEN_LDX_E(ldbr, ld64ur_i64, 0x14, 0x10, PPC_NONE, PPC2_DBRX, CHK_NONE); 2867fcf5ef2aSThomas Huth /* stdbrx */ 2868fcf5ef2aSThomas Huth GEN_STX_E(stdbr, st64r_i64, 0x14, 0x14, PPC_NONE, PPC2_DBRX, CHK_NONE); 2869fcf5ef2aSThomas Huth #endif /* TARGET_PPC64 */ 2870fcf5ef2aSThomas Huth 2871fcf5ef2aSThomas Huth /* sthbrx */ 2872fcf5ef2aSThomas Huth GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER); 2873fcf5ef2aSThomas Huth /* stwbrx */ 2874fcf5ef2aSThomas Huth GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER); 2875fcf5ef2aSThomas Huth 2876fcf5ef2aSThomas Huth /*** Integer load and store multiple ***/ 2877fcf5ef2aSThomas Huth 2878fcf5ef2aSThomas Huth /* lmw */ 2879fcf5ef2aSThomas Huth static void gen_lmw(DisasContext *ctx) 2880fcf5ef2aSThomas Huth { 2881fcf5ef2aSThomas Huth TCGv t0; 2882fcf5ef2aSThomas Huth TCGv_i32 t1; 2883fcf5ef2aSThomas Huth 2884fcf5ef2aSThomas Huth if (ctx->le_mode) { 2885fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2886fcf5ef2aSThomas Huth return; 2887fcf5ef2aSThomas Huth } 2888fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2889fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2890fcf5ef2aSThomas Huth t1 = tcg_const_i32(rD(ctx->opcode)); 2891fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, t0, 0); 2892fcf5ef2aSThomas Huth gen_helper_lmw(cpu_env, t0, t1); 2893fcf5ef2aSThomas Huth tcg_temp_free(t0); 2894fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 2895fcf5ef2aSThomas Huth } 2896fcf5ef2aSThomas Huth 2897fcf5ef2aSThomas Huth /* stmw */ 2898fcf5ef2aSThomas Huth static void gen_stmw(DisasContext *ctx) 2899fcf5ef2aSThomas Huth { 2900fcf5ef2aSThomas Huth TCGv t0; 2901fcf5ef2aSThomas Huth TCGv_i32 t1; 2902fcf5ef2aSThomas Huth 2903fcf5ef2aSThomas Huth if (ctx->le_mode) { 2904fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2905fcf5ef2aSThomas Huth return; 2906fcf5ef2aSThomas Huth } 2907fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2908fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2909fcf5ef2aSThomas Huth t1 = tcg_const_i32(rS(ctx->opcode)); 2910fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, t0, 0); 2911fcf5ef2aSThomas Huth gen_helper_stmw(cpu_env, t0, t1); 2912fcf5ef2aSThomas Huth tcg_temp_free(t0); 2913fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 2914fcf5ef2aSThomas Huth } 2915fcf5ef2aSThomas Huth 2916fcf5ef2aSThomas Huth /*** Integer load and store strings ***/ 2917fcf5ef2aSThomas Huth 2918fcf5ef2aSThomas Huth /* lswi */ 2919fcf5ef2aSThomas Huth /* PowerPC32 specification says we must generate an exception if 2920fcf5ef2aSThomas Huth * rA is in the range of registers to be loaded. 2921fcf5ef2aSThomas Huth * In an other hand, IBM says this is valid, but rA won't be loaded. 2922fcf5ef2aSThomas Huth * For now, I'll follow the spec... 2923fcf5ef2aSThomas Huth */ 2924fcf5ef2aSThomas Huth static void gen_lswi(DisasContext *ctx) 2925fcf5ef2aSThomas Huth { 2926fcf5ef2aSThomas Huth TCGv t0; 2927fcf5ef2aSThomas Huth TCGv_i32 t1, t2; 2928fcf5ef2aSThomas Huth int nb = NB(ctx->opcode); 2929fcf5ef2aSThomas Huth int start = rD(ctx->opcode); 2930fcf5ef2aSThomas Huth int ra = rA(ctx->opcode); 2931fcf5ef2aSThomas Huth int nr; 2932fcf5ef2aSThomas Huth 2933fcf5ef2aSThomas Huth if (ctx->le_mode) { 2934fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2935fcf5ef2aSThomas Huth return; 2936fcf5ef2aSThomas Huth } 2937fcf5ef2aSThomas Huth if (nb == 0) 2938fcf5ef2aSThomas Huth nb = 32; 2939f0704d78SMarc-André Lureau nr = DIV_ROUND_UP(nb, 4); 2940fcf5ef2aSThomas Huth if (unlikely(lsw_reg_in_range(start, nr, ra))) { 2941fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX); 2942fcf5ef2aSThomas Huth return; 2943fcf5ef2aSThomas Huth } 2944fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2945fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2946fcf5ef2aSThomas Huth gen_addr_register(ctx, t0); 2947fcf5ef2aSThomas Huth t1 = tcg_const_i32(nb); 2948fcf5ef2aSThomas Huth t2 = tcg_const_i32(start); 2949fcf5ef2aSThomas Huth gen_helper_lsw(cpu_env, t0, t1, t2); 2950fcf5ef2aSThomas Huth tcg_temp_free(t0); 2951fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 2952fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 2953fcf5ef2aSThomas Huth } 2954fcf5ef2aSThomas Huth 2955fcf5ef2aSThomas Huth /* lswx */ 2956fcf5ef2aSThomas Huth static void gen_lswx(DisasContext *ctx) 2957fcf5ef2aSThomas Huth { 2958fcf5ef2aSThomas Huth TCGv t0; 2959fcf5ef2aSThomas Huth TCGv_i32 t1, t2, t3; 2960fcf5ef2aSThomas Huth 2961fcf5ef2aSThomas Huth if (ctx->le_mode) { 2962fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2963fcf5ef2aSThomas Huth return; 2964fcf5ef2aSThomas Huth } 2965fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2966fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2967fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 2968fcf5ef2aSThomas Huth t1 = tcg_const_i32(rD(ctx->opcode)); 2969fcf5ef2aSThomas Huth t2 = tcg_const_i32(rA(ctx->opcode)); 2970fcf5ef2aSThomas Huth t3 = tcg_const_i32(rB(ctx->opcode)); 2971fcf5ef2aSThomas Huth gen_helper_lswx(cpu_env, t0, t1, t2, t3); 2972fcf5ef2aSThomas Huth tcg_temp_free(t0); 2973fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 2974fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 2975fcf5ef2aSThomas Huth tcg_temp_free_i32(t3); 2976fcf5ef2aSThomas Huth } 2977fcf5ef2aSThomas Huth 2978fcf5ef2aSThomas Huth /* stswi */ 2979fcf5ef2aSThomas Huth static void gen_stswi(DisasContext *ctx) 2980fcf5ef2aSThomas Huth { 2981fcf5ef2aSThomas Huth TCGv t0; 2982fcf5ef2aSThomas Huth TCGv_i32 t1, t2; 2983fcf5ef2aSThomas Huth int nb = NB(ctx->opcode); 2984fcf5ef2aSThomas Huth 2985fcf5ef2aSThomas Huth if (ctx->le_mode) { 2986fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2987fcf5ef2aSThomas Huth return; 2988fcf5ef2aSThomas Huth } 2989fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2990fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2991fcf5ef2aSThomas Huth gen_addr_register(ctx, t0); 2992fcf5ef2aSThomas Huth if (nb == 0) 2993fcf5ef2aSThomas Huth nb = 32; 2994fcf5ef2aSThomas Huth t1 = tcg_const_i32(nb); 2995fcf5ef2aSThomas Huth t2 = tcg_const_i32(rS(ctx->opcode)); 2996fcf5ef2aSThomas Huth gen_helper_stsw(cpu_env, t0, t1, t2); 2997fcf5ef2aSThomas Huth tcg_temp_free(t0); 2998fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 2999fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 3000fcf5ef2aSThomas Huth } 3001fcf5ef2aSThomas Huth 3002fcf5ef2aSThomas Huth /* stswx */ 3003fcf5ef2aSThomas Huth static void gen_stswx(DisasContext *ctx) 3004fcf5ef2aSThomas Huth { 3005fcf5ef2aSThomas Huth TCGv t0; 3006fcf5ef2aSThomas Huth TCGv_i32 t1, t2; 3007fcf5ef2aSThomas Huth 3008fcf5ef2aSThomas Huth if (ctx->le_mode) { 3009fcf5ef2aSThomas Huth gen_align_no_le(ctx); 3010fcf5ef2aSThomas Huth return; 3011fcf5ef2aSThomas Huth } 3012fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 3013fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 3014fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 3015fcf5ef2aSThomas Huth t1 = tcg_temp_new_i32(); 3016fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, cpu_xer); 3017fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, t1, 0x7F); 3018fcf5ef2aSThomas Huth t2 = tcg_const_i32(rS(ctx->opcode)); 3019fcf5ef2aSThomas Huth gen_helper_stsw(cpu_env, t0, t1, t2); 3020fcf5ef2aSThomas Huth tcg_temp_free(t0); 3021fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 3022fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 3023fcf5ef2aSThomas Huth } 3024fcf5ef2aSThomas Huth 3025fcf5ef2aSThomas Huth /*** Memory synchronisation ***/ 3026fcf5ef2aSThomas Huth /* eieio */ 3027fcf5ef2aSThomas Huth static void gen_eieio(DisasContext *ctx) 3028fcf5ef2aSThomas Huth { 3029c8fd8373SCédric Le Goater TCGBar bar = TCG_MO_LD_ST; 3030c8fd8373SCédric Le Goater 3031c8fd8373SCédric Le Goater /* 3032c8fd8373SCédric Le Goater * POWER9 has a eieio instruction variant using bit 6 as a hint to 3033c8fd8373SCédric Le Goater * tell the CPU it is a store-forwarding barrier. 3034c8fd8373SCédric Le Goater */ 3035c8fd8373SCédric Le Goater if (ctx->opcode & 0x2000000) { 3036c8fd8373SCédric Le Goater /* 3037c8fd8373SCédric Le Goater * ISA says that "Reserved fields in instructions are ignored 3038c8fd8373SCédric Le Goater * by the processor". So ignore the bit 6 on non-POWER9 CPU but 3039c8fd8373SCédric Le Goater * as this is not an instruction software should be using, 3040c8fd8373SCédric Le Goater * complain to the user. 3041c8fd8373SCédric Le Goater */ 3042c8fd8373SCédric Le Goater if (!(ctx->insns_flags2 & PPC2_ISA300)) { 3043c8fd8373SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "invalid eieio using bit 6 at @" 3044c8fd8373SCédric Le Goater TARGET_FMT_lx "\n", ctx->base.pc_next - 4); 3045c8fd8373SCédric Le Goater } else { 3046c8fd8373SCédric Le Goater bar = TCG_MO_ST_LD; 3047c8fd8373SCédric Le Goater } 3048c8fd8373SCédric Le Goater } 3049c8fd8373SCédric Le Goater 3050c8fd8373SCédric Le Goater tcg_gen_mb(bar | TCG_BAR_SC); 3051fcf5ef2aSThomas Huth } 3052fcf5ef2aSThomas Huth 3053fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3054fcf5ef2aSThomas Huth static inline void gen_check_tlb_flush(DisasContext *ctx, bool global) 3055fcf5ef2aSThomas Huth { 3056fcf5ef2aSThomas Huth TCGv_i32 t; 3057fcf5ef2aSThomas Huth TCGLabel *l; 3058fcf5ef2aSThomas Huth 3059fcf5ef2aSThomas Huth if (!ctx->lazy_tlb_flush) { 3060fcf5ef2aSThomas Huth return; 3061fcf5ef2aSThomas Huth } 3062fcf5ef2aSThomas Huth l = gen_new_label(); 3063fcf5ef2aSThomas Huth t = tcg_temp_new_i32(); 3064fcf5ef2aSThomas Huth tcg_gen_ld_i32(t, cpu_env, offsetof(CPUPPCState, tlb_need_flush)); 3065fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_EQ, t, 0, l); 3066fcf5ef2aSThomas Huth if (global) { 3067fcf5ef2aSThomas Huth gen_helper_check_tlb_flush_global(cpu_env); 3068fcf5ef2aSThomas Huth } else { 3069fcf5ef2aSThomas Huth gen_helper_check_tlb_flush_local(cpu_env); 3070fcf5ef2aSThomas Huth } 3071fcf5ef2aSThomas Huth gen_set_label(l); 3072fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 3073fcf5ef2aSThomas Huth } 3074fcf5ef2aSThomas Huth #else 3075fcf5ef2aSThomas Huth static inline void gen_check_tlb_flush(DisasContext *ctx, bool global) { } 3076fcf5ef2aSThomas Huth #endif 3077fcf5ef2aSThomas Huth 3078fcf5ef2aSThomas Huth /* isync */ 3079fcf5ef2aSThomas Huth static void gen_isync(DisasContext *ctx) 3080fcf5ef2aSThomas Huth { 3081fcf5ef2aSThomas Huth /* 3082fcf5ef2aSThomas Huth * We need to check for a pending TLB flush. This can only happen in 3083fcf5ef2aSThomas Huth * kernel mode however so check MSR_PR 3084fcf5ef2aSThomas Huth */ 3085fcf5ef2aSThomas Huth if (!ctx->pr) { 3086fcf5ef2aSThomas Huth gen_check_tlb_flush(ctx, false); 3087fcf5ef2aSThomas Huth } 30884771df23SNikunj A Dadhania tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); 3089fcf5ef2aSThomas Huth gen_stop_exception(ctx); 3090fcf5ef2aSThomas Huth } 3091fcf5ef2aSThomas Huth 3092fcf5ef2aSThomas Huth #define MEMOP_GET_SIZE(x) (1 << ((x) & MO_SIZE)) 3093fcf5ef2aSThomas Huth 30942a4e6c1bSRichard Henderson static void gen_load_locked(DisasContext *ctx, TCGMemOp memop) 30952a4e6c1bSRichard Henderson { 30962a4e6c1bSRichard Henderson TCGv gpr = cpu_gpr[rD(ctx->opcode)]; 30972a4e6c1bSRichard Henderson TCGv t0 = tcg_temp_new(); 30982a4e6c1bSRichard Henderson 30992a4e6c1bSRichard Henderson gen_set_access_type(ctx, ACCESS_RES); 31002a4e6c1bSRichard Henderson gen_addr_reg_index(ctx, t0); 31012a4e6c1bSRichard Henderson tcg_gen_qemu_ld_tl(gpr, t0, ctx->mem_idx, memop | MO_ALIGN); 31022a4e6c1bSRichard Henderson tcg_gen_mov_tl(cpu_reserve, t0); 31032a4e6c1bSRichard Henderson tcg_gen_mov_tl(cpu_reserve_val, gpr); 31042a4e6c1bSRichard Henderson tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); 31052a4e6c1bSRichard Henderson tcg_temp_free(t0); 31062a4e6c1bSRichard Henderson } 31072a4e6c1bSRichard Henderson 3108fcf5ef2aSThomas Huth #define LARX(name, memop) \ 3109fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx) \ 3110fcf5ef2aSThomas Huth { \ 31112a4e6c1bSRichard Henderson gen_load_locked(ctx, memop); \ 3112fcf5ef2aSThomas Huth } 3113fcf5ef2aSThomas Huth 3114fcf5ef2aSThomas Huth /* lwarx */ 3115fcf5ef2aSThomas Huth LARX(lbarx, DEF_MEMOP(MO_UB)) 3116fcf5ef2aSThomas Huth LARX(lharx, DEF_MEMOP(MO_UW)) 3117fcf5ef2aSThomas Huth LARX(lwarx, DEF_MEMOP(MO_UL)) 3118fcf5ef2aSThomas Huth 311920923c1dSRichard Henderson static void gen_fetch_inc_conditional(DisasContext *ctx, TCGMemOp memop, 312020923c1dSRichard Henderson TCGv EA, TCGCond cond, int addend) 312120923c1dSRichard Henderson { 312220923c1dSRichard Henderson TCGv t = tcg_temp_new(); 312320923c1dSRichard Henderson TCGv t2 = tcg_temp_new(); 312420923c1dSRichard Henderson TCGv u = tcg_temp_new(); 312520923c1dSRichard Henderson 312620923c1dSRichard Henderson tcg_gen_qemu_ld_tl(t, EA, ctx->mem_idx, memop); 312720923c1dSRichard Henderson tcg_gen_addi_tl(t2, EA, MEMOP_GET_SIZE(memop)); 312820923c1dSRichard Henderson tcg_gen_qemu_ld_tl(t2, t2, ctx->mem_idx, memop); 312920923c1dSRichard Henderson tcg_gen_addi_tl(u, t, addend); 313020923c1dSRichard Henderson 313120923c1dSRichard Henderson /* E.g. for fetch and increment bounded... */ 313220923c1dSRichard Henderson /* mem(EA,s) = (t != t2 ? u = t + 1 : t) */ 313320923c1dSRichard Henderson tcg_gen_movcond_tl(cond, u, t, t2, u, t); 313420923c1dSRichard Henderson tcg_gen_qemu_st_tl(u, EA, ctx->mem_idx, memop); 313520923c1dSRichard Henderson 313620923c1dSRichard Henderson /* RT = (t != t2 ? t : u = 1<<(s*8-1)) */ 313720923c1dSRichard Henderson tcg_gen_movi_tl(u, 1 << (MEMOP_GET_SIZE(memop) * 8 - 1)); 313820923c1dSRichard Henderson tcg_gen_movcond_tl(cond, cpu_gpr[rD(ctx->opcode)], t, t2, t, u); 313920923c1dSRichard Henderson 314020923c1dSRichard Henderson tcg_temp_free(t); 314120923c1dSRichard Henderson tcg_temp_free(t2); 314220923c1dSRichard Henderson tcg_temp_free(u); 314320923c1dSRichard Henderson } 314420923c1dSRichard Henderson 314520ba8504SRichard Henderson static void gen_ld_atomic(DisasContext *ctx, TCGMemOp memop) 314620ba8504SRichard Henderson { 314720ba8504SRichard Henderson uint32_t gpr_FC = FC(ctx->opcode); 314820ba8504SRichard Henderson TCGv EA = tcg_temp_new(); 314920923c1dSRichard Henderson int rt = rD(ctx->opcode); 315020923c1dSRichard Henderson bool need_serial; 315120ba8504SRichard Henderson TCGv src, dst; 315220ba8504SRichard Henderson 315320ba8504SRichard Henderson gen_addr_register(ctx, EA); 315420923c1dSRichard Henderson dst = cpu_gpr[rt]; 315520923c1dSRichard Henderson src = cpu_gpr[(rt + 1) & 31]; 315620ba8504SRichard Henderson 315720923c1dSRichard Henderson need_serial = false; 315820ba8504SRichard Henderson memop |= MO_ALIGN; 315920ba8504SRichard Henderson switch (gpr_FC) { 316020ba8504SRichard Henderson case 0: /* Fetch and add */ 316120ba8504SRichard Henderson tcg_gen_atomic_fetch_add_tl(dst, EA, src, ctx->mem_idx, memop); 316220ba8504SRichard Henderson break; 316320ba8504SRichard Henderson case 1: /* Fetch and xor */ 316420ba8504SRichard Henderson tcg_gen_atomic_fetch_xor_tl(dst, EA, src, ctx->mem_idx, memop); 316520ba8504SRichard Henderson break; 316620ba8504SRichard Henderson case 2: /* Fetch and or */ 316720ba8504SRichard Henderson tcg_gen_atomic_fetch_or_tl(dst, EA, src, ctx->mem_idx, memop); 316820ba8504SRichard Henderson break; 316920ba8504SRichard Henderson case 3: /* Fetch and 'and' */ 317020ba8504SRichard Henderson tcg_gen_atomic_fetch_and_tl(dst, EA, src, ctx->mem_idx, memop); 317120ba8504SRichard Henderson break; 3172b8ce0f86SRichard Henderson case 4: /* Fetch and max unsigned */ 3173b8ce0f86SRichard Henderson tcg_gen_atomic_fetch_umax_tl(dst, EA, src, ctx->mem_idx, memop); 3174b8ce0f86SRichard Henderson break; 3175b8ce0f86SRichard Henderson case 5: /* Fetch and max signed */ 3176b8ce0f86SRichard Henderson tcg_gen_atomic_fetch_smax_tl(dst, EA, src, ctx->mem_idx, memop); 3177b8ce0f86SRichard Henderson break; 3178b8ce0f86SRichard Henderson case 6: /* Fetch and min unsigned */ 3179b8ce0f86SRichard Henderson tcg_gen_atomic_fetch_umin_tl(dst, EA, src, ctx->mem_idx, memop); 3180b8ce0f86SRichard Henderson break; 3181b8ce0f86SRichard Henderson case 7: /* Fetch and min signed */ 3182b8ce0f86SRichard Henderson tcg_gen_atomic_fetch_smin_tl(dst, EA, src, ctx->mem_idx, memop); 3183b8ce0f86SRichard Henderson break; 318420ba8504SRichard Henderson case 8: /* Swap */ 318520ba8504SRichard Henderson tcg_gen_atomic_xchg_tl(dst, EA, src, ctx->mem_idx, memop); 318620ba8504SRichard Henderson break; 318720923c1dSRichard Henderson 318820923c1dSRichard Henderson case 16: /* Compare and swap not equal */ 318920923c1dSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 319020923c1dSRichard Henderson need_serial = true; 319120923c1dSRichard Henderson } else { 319220923c1dSRichard Henderson TCGv t0 = tcg_temp_new(); 319320923c1dSRichard Henderson TCGv t1 = tcg_temp_new(); 319420923c1dSRichard Henderson 319520923c1dSRichard Henderson tcg_gen_qemu_ld_tl(t0, EA, ctx->mem_idx, memop); 319620923c1dSRichard Henderson if ((memop & MO_SIZE) == MO_64 || TARGET_LONG_BITS == 32) { 319720923c1dSRichard Henderson tcg_gen_mov_tl(t1, src); 319820923c1dSRichard Henderson } else { 319920923c1dSRichard Henderson tcg_gen_ext32u_tl(t1, src); 320020923c1dSRichard Henderson } 320120923c1dSRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t0, t1, 320220923c1dSRichard Henderson cpu_gpr[(rt + 2) & 31], t0); 320320923c1dSRichard Henderson tcg_gen_qemu_st_tl(t1, EA, ctx->mem_idx, memop); 320420923c1dSRichard Henderson tcg_gen_mov_tl(dst, t0); 320520923c1dSRichard Henderson 320620923c1dSRichard Henderson tcg_temp_free(t0); 320720923c1dSRichard Henderson tcg_temp_free(t1); 320820923c1dSRichard Henderson } 320920ba8504SRichard Henderson break; 321020923c1dSRichard Henderson 321120923c1dSRichard Henderson case 24: /* Fetch and increment bounded */ 321220923c1dSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 321320923c1dSRichard Henderson need_serial = true; 321420923c1dSRichard Henderson } else { 321520923c1dSRichard Henderson gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_NE, 1); 321620923c1dSRichard Henderson } 321720923c1dSRichard Henderson break; 321820923c1dSRichard Henderson case 25: /* Fetch and increment equal */ 321920923c1dSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 322020923c1dSRichard Henderson need_serial = true; 322120923c1dSRichard Henderson } else { 322220923c1dSRichard Henderson gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_EQ, 1); 322320923c1dSRichard Henderson } 322420923c1dSRichard Henderson break; 322520923c1dSRichard Henderson case 28: /* Fetch and decrement bounded */ 322620923c1dSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 322720923c1dSRichard Henderson need_serial = true; 322820923c1dSRichard Henderson } else { 322920923c1dSRichard Henderson gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_NE, -1); 323020923c1dSRichard Henderson } 323120923c1dSRichard Henderson break; 323220923c1dSRichard Henderson 323320ba8504SRichard Henderson default: 323420ba8504SRichard Henderson /* invoke data storage error handler */ 323520ba8504SRichard Henderson gen_exception_err(ctx, POWERPC_EXCP_DSI, POWERPC_EXCP_INVAL); 323620ba8504SRichard Henderson } 323720ba8504SRichard Henderson tcg_temp_free(EA); 323820923c1dSRichard Henderson 323920923c1dSRichard Henderson if (need_serial) { 324020923c1dSRichard Henderson /* Restart with exclusive lock. */ 324120923c1dSRichard Henderson gen_helper_exit_atomic(cpu_env); 324220923c1dSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 324320923c1dSRichard Henderson } 3244a68a6146SBalamuruhan S } 3245a68a6146SBalamuruhan S 324620ba8504SRichard Henderson static void gen_lwat(DisasContext *ctx) 324720ba8504SRichard Henderson { 324820ba8504SRichard Henderson gen_ld_atomic(ctx, DEF_MEMOP(MO_UL)); 324920ba8504SRichard Henderson } 325020ba8504SRichard Henderson 325120ba8504SRichard Henderson #ifdef TARGET_PPC64 325220ba8504SRichard Henderson static void gen_ldat(DisasContext *ctx) 325320ba8504SRichard Henderson { 325420ba8504SRichard Henderson gen_ld_atomic(ctx, DEF_MEMOP(MO_Q)); 325520ba8504SRichard Henderson } 3256a68a6146SBalamuruhan S #endif 3257a68a6146SBalamuruhan S 32589deb041cSRichard Henderson static void gen_st_atomic(DisasContext *ctx, TCGMemOp memop) 32599deb041cSRichard Henderson { 32609deb041cSRichard Henderson uint32_t gpr_FC = FC(ctx->opcode); 32619deb041cSRichard Henderson TCGv EA = tcg_temp_new(); 32629deb041cSRichard Henderson TCGv src, discard; 32639deb041cSRichard Henderson 32649deb041cSRichard Henderson gen_addr_register(ctx, EA); 32659deb041cSRichard Henderson src = cpu_gpr[rD(ctx->opcode)]; 32669deb041cSRichard Henderson discard = tcg_temp_new(); 32679deb041cSRichard Henderson 32689deb041cSRichard Henderson memop |= MO_ALIGN; 32699deb041cSRichard Henderson switch (gpr_FC) { 32709deb041cSRichard Henderson case 0: /* add and Store */ 32719deb041cSRichard Henderson tcg_gen_atomic_add_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 32729deb041cSRichard Henderson break; 32739deb041cSRichard Henderson case 1: /* xor and Store */ 32749deb041cSRichard Henderson tcg_gen_atomic_xor_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 32759deb041cSRichard Henderson break; 32769deb041cSRichard Henderson case 2: /* Or and Store */ 32779deb041cSRichard Henderson tcg_gen_atomic_or_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 32789deb041cSRichard Henderson break; 32799deb041cSRichard Henderson case 3: /* 'and' and Store */ 32809deb041cSRichard Henderson tcg_gen_atomic_and_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 32819deb041cSRichard Henderson break; 32829deb041cSRichard Henderson case 4: /* Store max unsigned */ 3283b8ce0f86SRichard Henderson tcg_gen_atomic_umax_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 3284b8ce0f86SRichard Henderson break; 32859deb041cSRichard Henderson case 5: /* Store max signed */ 3286b8ce0f86SRichard Henderson tcg_gen_atomic_smax_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 3287b8ce0f86SRichard Henderson break; 32889deb041cSRichard Henderson case 6: /* Store min unsigned */ 3289b8ce0f86SRichard Henderson tcg_gen_atomic_umin_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 3290b8ce0f86SRichard Henderson break; 32919deb041cSRichard Henderson case 7: /* Store min signed */ 3292b8ce0f86SRichard Henderson tcg_gen_atomic_smin_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 3293b8ce0f86SRichard Henderson break; 32949deb041cSRichard Henderson case 24: /* Store twin */ 32957fbc2b20SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 32967fbc2b20SRichard Henderson /* Restart with exclusive lock. */ 32977fbc2b20SRichard Henderson gen_helper_exit_atomic(cpu_env); 32987fbc2b20SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 32997fbc2b20SRichard Henderson } else { 33007fbc2b20SRichard Henderson TCGv t = tcg_temp_new(); 33017fbc2b20SRichard Henderson TCGv t2 = tcg_temp_new(); 33027fbc2b20SRichard Henderson TCGv s = tcg_temp_new(); 33037fbc2b20SRichard Henderson TCGv s2 = tcg_temp_new(); 33047fbc2b20SRichard Henderson TCGv ea_plus_s = tcg_temp_new(); 33057fbc2b20SRichard Henderson 33067fbc2b20SRichard Henderson tcg_gen_qemu_ld_tl(t, EA, ctx->mem_idx, memop); 33077fbc2b20SRichard Henderson tcg_gen_addi_tl(ea_plus_s, EA, MEMOP_GET_SIZE(memop)); 33087fbc2b20SRichard Henderson tcg_gen_qemu_ld_tl(t2, ea_plus_s, ctx->mem_idx, memop); 33097fbc2b20SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, s, t, t2, src, t); 33107fbc2b20SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, s2, t, t2, src, t2); 33117fbc2b20SRichard Henderson tcg_gen_qemu_st_tl(s, EA, ctx->mem_idx, memop); 33127fbc2b20SRichard Henderson tcg_gen_qemu_st_tl(s2, ea_plus_s, ctx->mem_idx, memop); 33137fbc2b20SRichard Henderson 33147fbc2b20SRichard Henderson tcg_temp_free(ea_plus_s); 33157fbc2b20SRichard Henderson tcg_temp_free(s2); 33167fbc2b20SRichard Henderson tcg_temp_free(s); 33177fbc2b20SRichard Henderson tcg_temp_free(t2); 33187fbc2b20SRichard Henderson tcg_temp_free(t); 33197fbc2b20SRichard Henderson } 33209deb041cSRichard Henderson break; 33219deb041cSRichard Henderson default: 33229deb041cSRichard Henderson /* invoke data storage error handler */ 33239deb041cSRichard Henderson gen_exception_err(ctx, POWERPC_EXCP_DSI, POWERPC_EXCP_INVAL); 33249deb041cSRichard Henderson } 33259deb041cSRichard Henderson tcg_temp_free(discard); 33269deb041cSRichard Henderson tcg_temp_free(EA); 3327a3401188SBalamuruhan S } 3328a3401188SBalamuruhan S 33299deb041cSRichard Henderson static void gen_stwat(DisasContext *ctx) 33309deb041cSRichard Henderson { 33319deb041cSRichard Henderson gen_st_atomic(ctx, DEF_MEMOP(MO_UL)); 33329deb041cSRichard Henderson } 33339deb041cSRichard Henderson 33349deb041cSRichard Henderson #ifdef TARGET_PPC64 33359deb041cSRichard Henderson static void gen_stdat(DisasContext *ctx) 33369deb041cSRichard Henderson { 33379deb041cSRichard Henderson gen_st_atomic(ctx, DEF_MEMOP(MO_Q)); 33389deb041cSRichard Henderson } 3339a3401188SBalamuruhan S #endif 3340a3401188SBalamuruhan S 3341d8b86898SRichard Henderson static void gen_conditional_store(DisasContext *ctx, TCGMemOp memop) 3342fcf5ef2aSThomas Huth { 3343253ce7b2SNikunj A Dadhania TCGLabel *l1 = gen_new_label(); 3344253ce7b2SNikunj A Dadhania TCGLabel *l2 = gen_new_label(); 3345d8b86898SRichard Henderson TCGv t0 = tcg_temp_new(); 3346d8b86898SRichard Henderson int reg = rS(ctx->opcode); 3347fcf5ef2aSThomas Huth 3348d8b86898SRichard Henderson gen_set_access_type(ctx, ACCESS_RES); 3349d8b86898SRichard Henderson gen_addr_reg_index(ctx, t0); 3350d8b86898SRichard Henderson tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1); 3351d8b86898SRichard Henderson tcg_temp_free(t0); 3352253ce7b2SNikunj A Dadhania 3353253ce7b2SNikunj A Dadhania t0 = tcg_temp_new(); 3354253ce7b2SNikunj A Dadhania tcg_gen_atomic_cmpxchg_tl(t0, cpu_reserve, cpu_reserve_val, 3355253ce7b2SNikunj A Dadhania cpu_gpr[reg], ctx->mem_idx, 3356253ce7b2SNikunj A Dadhania DEF_MEMOP(memop) | MO_ALIGN); 3357253ce7b2SNikunj A Dadhania tcg_gen_setcond_tl(TCG_COND_EQ, t0, t0, cpu_reserve_val); 3358253ce7b2SNikunj A Dadhania tcg_gen_shli_tl(t0, t0, CRF_EQ_BIT); 3359253ce7b2SNikunj A Dadhania tcg_gen_or_tl(t0, t0, cpu_so); 3360253ce7b2SNikunj A Dadhania tcg_gen_trunc_tl_i32(cpu_crf[0], t0); 3361253ce7b2SNikunj A Dadhania tcg_temp_free(t0); 3362253ce7b2SNikunj A Dadhania tcg_gen_br(l2); 3363253ce7b2SNikunj A Dadhania 3364fcf5ef2aSThomas Huth gen_set_label(l1); 33654771df23SNikunj A Dadhania 33664771df23SNikunj A Dadhania /* Address mismatch implies failure. But we still need to provide the 33674771df23SNikunj A Dadhania memory barrier semantics of the instruction. */ 33684771df23SNikunj A Dadhania tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); 3369253ce7b2SNikunj A Dadhania tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 3370253ce7b2SNikunj A Dadhania 3371253ce7b2SNikunj A Dadhania gen_set_label(l2); 3372fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_reserve, -1); 3373fcf5ef2aSThomas Huth } 3374fcf5ef2aSThomas Huth 3375fcf5ef2aSThomas Huth #define STCX(name, memop) \ 3376fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx) \ 3377fcf5ef2aSThomas Huth { \ 3378d8b86898SRichard Henderson gen_conditional_store(ctx, memop); \ 3379fcf5ef2aSThomas Huth } 3380fcf5ef2aSThomas Huth 3381fcf5ef2aSThomas Huth STCX(stbcx_, DEF_MEMOP(MO_UB)) 3382fcf5ef2aSThomas Huth STCX(sthcx_, DEF_MEMOP(MO_UW)) 3383fcf5ef2aSThomas Huth STCX(stwcx_, DEF_MEMOP(MO_UL)) 3384fcf5ef2aSThomas Huth 3385fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 3386fcf5ef2aSThomas Huth /* ldarx */ 3387fcf5ef2aSThomas Huth LARX(ldarx, DEF_MEMOP(MO_Q)) 3388fcf5ef2aSThomas Huth /* stdcx. */ 3389fcf5ef2aSThomas Huth STCX(stdcx_, DEF_MEMOP(MO_Q)) 3390fcf5ef2aSThomas Huth 3391fcf5ef2aSThomas Huth /* lqarx */ 3392fcf5ef2aSThomas Huth static void gen_lqarx(DisasContext *ctx) 3393fcf5ef2aSThomas Huth { 3394fcf5ef2aSThomas Huth int rd = rD(ctx->opcode); 339594bf2658SRichard Henderson TCGv EA, hi, lo; 3396fcf5ef2aSThomas Huth 3397fcf5ef2aSThomas Huth if (unlikely((rd & 1) || (rd == rA(ctx->opcode)) || 3398fcf5ef2aSThomas Huth (rd == rB(ctx->opcode)))) { 3399fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 3400fcf5ef2aSThomas Huth return; 3401fcf5ef2aSThomas Huth } 3402fcf5ef2aSThomas Huth 3403fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_RES); 340494bf2658SRichard Henderson EA = tcg_temp_new(); 3405fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); 340694bf2658SRichard Henderson 340794bf2658SRichard Henderson /* Note that the low part is always in RD+1, even in LE mode. */ 340894bf2658SRichard Henderson lo = cpu_gpr[rd + 1]; 340994bf2658SRichard Henderson hi = cpu_gpr[rd]; 341094bf2658SRichard Henderson 341194bf2658SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3412f34ec0f6SRichard Henderson if (HAVE_ATOMIC128) { 341394bf2658SRichard Henderson TCGv_i32 oi = tcg_temp_new_i32(); 341494bf2658SRichard Henderson if (ctx->le_mode) { 341594bf2658SRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_LEQ | MO_ALIGN_16, 341694bf2658SRichard Henderson ctx->mem_idx)); 341794bf2658SRichard Henderson gen_helper_lq_le_parallel(lo, cpu_env, EA, oi); 3418fcf5ef2aSThomas Huth } else { 341994bf2658SRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_BEQ | MO_ALIGN_16, 342094bf2658SRichard Henderson ctx->mem_idx)); 342194bf2658SRichard Henderson gen_helper_lq_be_parallel(lo, cpu_env, EA, oi); 3422fcf5ef2aSThomas Huth } 342394bf2658SRichard Henderson tcg_temp_free_i32(oi); 342494bf2658SRichard Henderson tcg_gen_ld_i64(hi, cpu_env, offsetof(CPUPPCState, retxh)); 3425f34ec0f6SRichard Henderson } else { 342694bf2658SRichard Henderson /* Restart with exclusive lock. */ 342794bf2658SRichard Henderson gen_helper_exit_atomic(cpu_env); 342894bf2658SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 342994bf2658SRichard Henderson tcg_temp_free(EA); 343094bf2658SRichard Henderson return; 3431f34ec0f6SRichard Henderson } 343294bf2658SRichard Henderson } else if (ctx->le_mode) { 343394bf2658SRichard Henderson tcg_gen_qemu_ld_i64(lo, EA, ctx->mem_idx, MO_LEQ | MO_ALIGN_16); 3434fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_reserve, EA); 3435fcf5ef2aSThomas Huth gen_addr_add(ctx, EA, EA, 8); 343694bf2658SRichard Henderson tcg_gen_qemu_ld_i64(hi, EA, ctx->mem_idx, MO_LEQ); 343794bf2658SRichard Henderson } else { 343894bf2658SRichard Henderson tcg_gen_qemu_ld_i64(hi, EA, ctx->mem_idx, MO_BEQ | MO_ALIGN_16); 343994bf2658SRichard Henderson tcg_gen_mov_tl(cpu_reserve, EA); 344094bf2658SRichard Henderson gen_addr_add(ctx, EA, EA, 8); 344194bf2658SRichard Henderson tcg_gen_qemu_ld_i64(lo, EA, ctx->mem_idx, MO_BEQ); 344294bf2658SRichard Henderson } 3443fcf5ef2aSThomas Huth tcg_temp_free(EA); 344494bf2658SRichard Henderson 344594bf2658SRichard Henderson tcg_gen_st_tl(hi, cpu_env, offsetof(CPUPPCState, reserve_val)); 344694bf2658SRichard Henderson tcg_gen_st_tl(lo, cpu_env, offsetof(CPUPPCState, reserve_val2)); 3447fcf5ef2aSThomas Huth } 3448fcf5ef2aSThomas Huth 3449fcf5ef2aSThomas Huth /* stqcx. */ 3450fcf5ef2aSThomas Huth static void gen_stqcx_(DisasContext *ctx) 3451fcf5ef2aSThomas Huth { 34524a9b3c5dSRichard Henderson int rs = rS(ctx->opcode); 34534a9b3c5dSRichard Henderson TCGv EA, hi, lo; 3454fcf5ef2aSThomas Huth 34554a9b3c5dSRichard Henderson if (unlikely(rs & 1)) { 3456fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 3457fcf5ef2aSThomas Huth return; 3458fcf5ef2aSThomas Huth } 34594a9b3c5dSRichard Henderson 3460fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_RES); 34614a9b3c5dSRichard Henderson EA = tcg_temp_new(); 3462fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); 3463fcf5ef2aSThomas Huth 34644a9b3c5dSRichard Henderson /* Note that the low part is always in RS+1, even in LE mode. */ 34654a9b3c5dSRichard Henderson lo = cpu_gpr[rs + 1]; 34664a9b3c5dSRichard Henderson hi = cpu_gpr[rs]; 3467fcf5ef2aSThomas Huth 34684a9b3c5dSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3469f34ec0f6SRichard Henderson if (HAVE_CMPXCHG128) { 34704a9b3c5dSRichard Henderson TCGv_i32 oi = tcg_const_i32(DEF_MEMOP(MO_Q) | MO_ALIGN_16); 34714a9b3c5dSRichard Henderson if (ctx->le_mode) { 3472f34ec0f6SRichard Henderson gen_helper_stqcx_le_parallel(cpu_crf[0], cpu_env, 3473f34ec0f6SRichard Henderson EA, lo, hi, oi); 3474fcf5ef2aSThomas Huth } else { 3475f34ec0f6SRichard Henderson gen_helper_stqcx_be_parallel(cpu_crf[0], cpu_env, 3476f34ec0f6SRichard Henderson EA, lo, hi, oi); 3477fcf5ef2aSThomas Huth } 3478f34ec0f6SRichard Henderson tcg_temp_free_i32(oi); 3479f34ec0f6SRichard Henderson } else { 34804a9b3c5dSRichard Henderson /* Restart with exclusive lock. */ 34814a9b3c5dSRichard Henderson gen_helper_exit_atomic(cpu_env); 34824a9b3c5dSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 3483f34ec0f6SRichard Henderson } 3484fcf5ef2aSThomas Huth tcg_temp_free(EA); 34854a9b3c5dSRichard Henderson } else { 34864a9b3c5dSRichard Henderson TCGLabel *lab_fail = gen_new_label(); 34874a9b3c5dSRichard Henderson TCGLabel *lab_over = gen_new_label(); 34884a9b3c5dSRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 34894a9b3c5dSRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 3490fcf5ef2aSThomas Huth 34914a9b3c5dSRichard Henderson tcg_gen_brcond_tl(TCG_COND_NE, EA, cpu_reserve, lab_fail); 34924a9b3c5dSRichard Henderson tcg_temp_free(EA); 34934a9b3c5dSRichard Henderson 34944a9b3c5dSRichard Henderson gen_qemu_ld64_i64(ctx, t0, cpu_reserve); 34954a9b3c5dSRichard Henderson tcg_gen_ld_i64(t1, cpu_env, (ctx->le_mode 34964a9b3c5dSRichard Henderson ? offsetof(CPUPPCState, reserve_val2) 34974a9b3c5dSRichard Henderson : offsetof(CPUPPCState, reserve_val))); 34984a9b3c5dSRichard Henderson tcg_gen_brcond_i64(TCG_COND_NE, t0, t1, lab_fail); 34994a9b3c5dSRichard Henderson 35004a9b3c5dSRichard Henderson tcg_gen_addi_i64(t0, cpu_reserve, 8); 35014a9b3c5dSRichard Henderson gen_qemu_ld64_i64(ctx, t0, t0); 35024a9b3c5dSRichard Henderson tcg_gen_ld_i64(t1, cpu_env, (ctx->le_mode 35034a9b3c5dSRichard Henderson ? offsetof(CPUPPCState, reserve_val) 35044a9b3c5dSRichard Henderson : offsetof(CPUPPCState, reserve_val2))); 35054a9b3c5dSRichard Henderson tcg_gen_brcond_i64(TCG_COND_NE, t0, t1, lab_fail); 35064a9b3c5dSRichard Henderson 35074a9b3c5dSRichard Henderson /* Success */ 35084a9b3c5dSRichard Henderson gen_qemu_st64_i64(ctx, ctx->le_mode ? lo : hi, cpu_reserve); 35094a9b3c5dSRichard Henderson tcg_gen_addi_i64(t0, cpu_reserve, 8); 35104a9b3c5dSRichard Henderson gen_qemu_st64_i64(ctx, ctx->le_mode ? hi : lo, t0); 35114a9b3c5dSRichard Henderson 35124a9b3c5dSRichard Henderson tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 35134a9b3c5dSRichard Henderson tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], CRF_EQ); 35144a9b3c5dSRichard Henderson tcg_gen_br(lab_over); 35154a9b3c5dSRichard Henderson 35164a9b3c5dSRichard Henderson gen_set_label(lab_fail); 35174a9b3c5dSRichard Henderson tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 35184a9b3c5dSRichard Henderson 35194a9b3c5dSRichard Henderson gen_set_label(lab_over); 35204a9b3c5dSRichard Henderson tcg_gen_movi_tl(cpu_reserve, -1); 35214a9b3c5dSRichard Henderson tcg_temp_free_i64(t0); 35224a9b3c5dSRichard Henderson tcg_temp_free_i64(t1); 35234a9b3c5dSRichard Henderson } 35244a9b3c5dSRichard Henderson } 3525fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 3526fcf5ef2aSThomas Huth 3527fcf5ef2aSThomas Huth /* sync */ 3528fcf5ef2aSThomas Huth static void gen_sync(DisasContext *ctx) 3529fcf5ef2aSThomas Huth { 3530fcf5ef2aSThomas Huth uint32_t l = (ctx->opcode >> 21) & 3; 3531fcf5ef2aSThomas Huth 3532fcf5ef2aSThomas Huth /* 3533fcf5ef2aSThomas Huth * We may need to check for a pending TLB flush. 3534fcf5ef2aSThomas Huth * 3535fcf5ef2aSThomas Huth * We do this on ptesync (l == 2) on ppc64 and any sync pn ppc32. 3536fcf5ef2aSThomas Huth * 3537fcf5ef2aSThomas Huth * Additionally, this can only happen in kernel mode however so 3538fcf5ef2aSThomas Huth * check MSR_PR as well. 3539fcf5ef2aSThomas Huth */ 3540fcf5ef2aSThomas Huth if (((l == 2) || !(ctx->insns_flags & PPC_64B)) && !ctx->pr) { 3541fcf5ef2aSThomas Huth gen_check_tlb_flush(ctx, true); 3542fcf5ef2aSThomas Huth } 35434771df23SNikunj A Dadhania tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); 3544fcf5ef2aSThomas Huth } 3545fcf5ef2aSThomas Huth 3546fcf5ef2aSThomas Huth /* wait */ 3547fcf5ef2aSThomas Huth static void gen_wait(DisasContext *ctx) 3548fcf5ef2aSThomas Huth { 3549fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(1); 3550fcf5ef2aSThomas Huth tcg_gen_st_i32(t0, cpu_env, 3551fcf5ef2aSThomas Huth -offsetof(PowerPCCPU, env) + offsetof(CPUState, halted)); 3552fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 3553fcf5ef2aSThomas Huth /* Stop translation, as the CPU is supposed to sleep from now */ 3554b6bac4bcSEmilio G. Cota gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next); 3555fcf5ef2aSThomas Huth } 3556fcf5ef2aSThomas Huth 3557fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 3558fcf5ef2aSThomas Huth static void gen_doze(DisasContext *ctx) 3559fcf5ef2aSThomas Huth { 3560fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3561fcf5ef2aSThomas Huth GEN_PRIV; 3562fcf5ef2aSThomas Huth #else 3563fcf5ef2aSThomas Huth TCGv_i32 t; 3564fcf5ef2aSThomas Huth 3565fcf5ef2aSThomas Huth CHK_HV; 3566fcf5ef2aSThomas Huth t = tcg_const_i32(PPC_PM_DOZE); 3567fcf5ef2aSThomas Huth gen_helper_pminsn(cpu_env, t); 3568fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 3569fcf5ef2aSThomas Huth gen_stop_exception(ctx); 3570fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 3571fcf5ef2aSThomas Huth } 3572fcf5ef2aSThomas Huth 3573fcf5ef2aSThomas Huth static void gen_nap(DisasContext *ctx) 3574fcf5ef2aSThomas Huth { 3575fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3576fcf5ef2aSThomas Huth GEN_PRIV; 3577fcf5ef2aSThomas Huth #else 3578fcf5ef2aSThomas Huth TCGv_i32 t; 3579fcf5ef2aSThomas Huth 3580fcf5ef2aSThomas Huth CHK_HV; 3581fcf5ef2aSThomas Huth t = tcg_const_i32(PPC_PM_NAP); 3582fcf5ef2aSThomas Huth gen_helper_pminsn(cpu_env, t); 3583fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 3584fcf5ef2aSThomas Huth gen_stop_exception(ctx); 3585fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 3586fcf5ef2aSThomas Huth } 3587fcf5ef2aSThomas Huth 3588cdee0e72SNikunj A Dadhania static void gen_stop(DisasContext *ctx) 3589cdee0e72SNikunj A Dadhania { 3590cdee0e72SNikunj A Dadhania gen_nap(ctx); 3591cdee0e72SNikunj A Dadhania } 3592cdee0e72SNikunj A Dadhania 3593fcf5ef2aSThomas Huth static void gen_sleep(DisasContext *ctx) 3594fcf5ef2aSThomas Huth { 3595fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3596fcf5ef2aSThomas Huth GEN_PRIV; 3597fcf5ef2aSThomas Huth #else 3598fcf5ef2aSThomas Huth TCGv_i32 t; 3599fcf5ef2aSThomas Huth 3600fcf5ef2aSThomas Huth CHK_HV; 3601fcf5ef2aSThomas Huth t = tcg_const_i32(PPC_PM_SLEEP); 3602fcf5ef2aSThomas Huth gen_helper_pminsn(cpu_env, t); 3603fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 3604fcf5ef2aSThomas Huth gen_stop_exception(ctx); 3605fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 3606fcf5ef2aSThomas Huth } 3607fcf5ef2aSThomas Huth 3608fcf5ef2aSThomas Huth static void gen_rvwinkle(DisasContext *ctx) 3609fcf5ef2aSThomas Huth { 3610fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3611fcf5ef2aSThomas Huth GEN_PRIV; 3612fcf5ef2aSThomas Huth #else 3613fcf5ef2aSThomas Huth TCGv_i32 t; 3614fcf5ef2aSThomas Huth 3615fcf5ef2aSThomas Huth CHK_HV; 3616fcf5ef2aSThomas Huth t = tcg_const_i32(PPC_PM_RVWINKLE); 3617fcf5ef2aSThomas Huth gen_helper_pminsn(cpu_env, t); 3618fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 3619fcf5ef2aSThomas Huth gen_stop_exception(ctx); 3620fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 3621fcf5ef2aSThomas Huth } 3622fcf5ef2aSThomas Huth #endif /* #if defined(TARGET_PPC64) */ 3623fcf5ef2aSThomas Huth 3624fcf5ef2aSThomas Huth static inline void gen_update_cfar(DisasContext *ctx, target_ulong nip) 3625fcf5ef2aSThomas Huth { 3626fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 3627fcf5ef2aSThomas Huth if (ctx->has_cfar) 3628fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_cfar, nip); 3629fcf5ef2aSThomas Huth #endif 3630fcf5ef2aSThomas Huth } 3631fcf5ef2aSThomas Huth 3632fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest) 3633fcf5ef2aSThomas Huth { 3634fcf5ef2aSThomas Huth if (unlikely(ctx->singlestep_enabled)) { 3635fcf5ef2aSThomas Huth return false; 3636fcf5ef2aSThomas Huth } 3637fcf5ef2aSThomas Huth 3638fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 3639b6bac4bcSEmilio G. Cota return (ctx->base.tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); 3640fcf5ef2aSThomas Huth #else 3641fcf5ef2aSThomas Huth return true; 3642fcf5ef2aSThomas Huth #endif 3643fcf5ef2aSThomas Huth } 3644fcf5ef2aSThomas Huth 36450e3bf489SRoman Kapl static void gen_lookup_and_goto_ptr(DisasContext *ctx) 36460e3bf489SRoman Kapl { 36470e3bf489SRoman Kapl int sse = ctx->singlestep_enabled; 36480e3bf489SRoman Kapl if (unlikely(sse)) { 36490e3bf489SRoman Kapl if (sse & GDBSTUB_SINGLE_STEP) { 36500e3bf489SRoman Kapl gen_debug_exception(ctx); 36510e3bf489SRoman Kapl } else if (sse & (CPU_SINGLE_STEP | CPU_BRANCH_STEP)) { 3652e150ac89SRoman Kapl uint32_t excp = gen_prep_dbgex(ctx); 36530e3bf489SRoman Kapl gen_exception(ctx, excp); 36540e3bf489SRoman Kapl } 36550e3bf489SRoman Kapl tcg_gen_exit_tb(NULL, 0); 36560e3bf489SRoman Kapl } else { 36570e3bf489SRoman Kapl tcg_gen_lookup_and_goto_ptr(); 36580e3bf489SRoman Kapl } 36590e3bf489SRoman Kapl } 36600e3bf489SRoman Kapl 3661fcf5ef2aSThomas Huth /*** Branch ***/ 3662c4a2e3a9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) 3663fcf5ef2aSThomas Huth { 3664fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 3665fcf5ef2aSThomas Huth dest = (uint32_t) dest; 3666fcf5ef2aSThomas Huth } 3667fcf5ef2aSThomas Huth if (use_goto_tb(ctx, dest)) { 3668fcf5ef2aSThomas Huth tcg_gen_goto_tb(n); 3669fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_nip, dest & ~3); 367007ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, n); 3671fcf5ef2aSThomas Huth } else { 3672fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_nip, dest & ~3); 36730e3bf489SRoman Kapl gen_lookup_and_goto_ptr(ctx); 3674fcf5ef2aSThomas Huth } 3675fcf5ef2aSThomas Huth } 3676fcf5ef2aSThomas Huth 3677fcf5ef2aSThomas Huth static inline void gen_setlr(DisasContext *ctx, target_ulong nip) 3678fcf5ef2aSThomas Huth { 3679fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 3680fcf5ef2aSThomas Huth nip = (uint32_t)nip; 3681fcf5ef2aSThomas Huth } 3682fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_lr, nip); 3683fcf5ef2aSThomas Huth } 3684fcf5ef2aSThomas Huth 3685fcf5ef2aSThomas Huth /* b ba bl bla */ 3686fcf5ef2aSThomas Huth static void gen_b(DisasContext *ctx) 3687fcf5ef2aSThomas Huth { 3688fcf5ef2aSThomas Huth target_ulong li, target; 3689fcf5ef2aSThomas Huth 3690fcf5ef2aSThomas Huth ctx->exception = POWERPC_EXCP_BRANCH; 3691fcf5ef2aSThomas Huth /* sign extend LI */ 3692fcf5ef2aSThomas Huth li = LI(ctx->opcode); 3693fcf5ef2aSThomas Huth li = (li ^ 0x02000000) - 0x02000000; 3694fcf5ef2aSThomas Huth if (likely(AA(ctx->opcode) == 0)) { 3695b6bac4bcSEmilio G. Cota target = ctx->base.pc_next + li - 4; 3696fcf5ef2aSThomas Huth } else { 3697fcf5ef2aSThomas Huth target = li; 3698fcf5ef2aSThomas Huth } 3699fcf5ef2aSThomas Huth if (LK(ctx->opcode)) { 3700b6bac4bcSEmilio G. Cota gen_setlr(ctx, ctx->base.pc_next); 3701fcf5ef2aSThomas Huth } 3702b6bac4bcSEmilio G. Cota gen_update_cfar(ctx, ctx->base.pc_next - 4); 3703fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, target); 3704fcf5ef2aSThomas Huth } 3705fcf5ef2aSThomas Huth 3706fcf5ef2aSThomas Huth #define BCOND_IM 0 3707fcf5ef2aSThomas Huth #define BCOND_LR 1 3708fcf5ef2aSThomas Huth #define BCOND_CTR 2 3709fcf5ef2aSThomas Huth #define BCOND_TAR 3 3710fcf5ef2aSThomas Huth 3711c4a2e3a9SRichard Henderson static void gen_bcond(DisasContext *ctx, int type) 3712fcf5ef2aSThomas Huth { 3713fcf5ef2aSThomas Huth uint32_t bo = BO(ctx->opcode); 3714fcf5ef2aSThomas Huth TCGLabel *l1; 3715fcf5ef2aSThomas Huth TCGv target; 3716fcf5ef2aSThomas Huth ctx->exception = POWERPC_EXCP_BRANCH; 37170e3bf489SRoman Kapl 3718fcf5ef2aSThomas Huth if (type == BCOND_LR || type == BCOND_CTR || type == BCOND_TAR) { 3719fcf5ef2aSThomas Huth target = tcg_temp_local_new(); 3720fcf5ef2aSThomas Huth if (type == BCOND_CTR) 3721fcf5ef2aSThomas Huth tcg_gen_mov_tl(target, cpu_ctr); 3722fcf5ef2aSThomas Huth else if (type == BCOND_TAR) 3723fcf5ef2aSThomas Huth gen_load_spr(target, SPR_TAR); 3724fcf5ef2aSThomas Huth else 3725fcf5ef2aSThomas Huth tcg_gen_mov_tl(target, cpu_lr); 3726fcf5ef2aSThomas Huth } else { 3727f764718dSRichard Henderson target = NULL; 3728fcf5ef2aSThomas Huth } 3729fcf5ef2aSThomas Huth if (LK(ctx->opcode)) 3730b6bac4bcSEmilio G. Cota gen_setlr(ctx, ctx->base.pc_next); 3731fcf5ef2aSThomas Huth l1 = gen_new_label(); 3732fcf5ef2aSThomas Huth if ((bo & 0x4) == 0) { 3733fcf5ef2aSThomas Huth /* Decrement and test CTR */ 3734fcf5ef2aSThomas Huth TCGv temp = tcg_temp_new(); 3735fcf5ef2aSThomas Huth if (unlikely(type == BCOND_CTR)) { 3736fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 3737fcf5ef2aSThomas Huth return; 3738fcf5ef2aSThomas Huth } 3739fcf5ef2aSThomas Huth tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1); 3740fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 3741fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(temp, cpu_ctr); 3742fcf5ef2aSThomas Huth } else { 3743fcf5ef2aSThomas Huth tcg_gen_mov_tl(temp, cpu_ctr); 3744fcf5ef2aSThomas Huth } 3745fcf5ef2aSThomas Huth if (bo & 0x2) { 3746fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1); 3747fcf5ef2aSThomas Huth } else { 3748fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1); 3749fcf5ef2aSThomas Huth } 3750fcf5ef2aSThomas Huth tcg_temp_free(temp); 3751fcf5ef2aSThomas Huth } 3752fcf5ef2aSThomas Huth if ((bo & 0x10) == 0) { 3753fcf5ef2aSThomas Huth /* Test CR */ 3754fcf5ef2aSThomas Huth uint32_t bi = BI(ctx->opcode); 3755fcf5ef2aSThomas Huth uint32_t mask = 0x08 >> (bi & 0x03); 3756fcf5ef2aSThomas Huth TCGv_i32 temp = tcg_temp_new_i32(); 3757fcf5ef2aSThomas Huth 3758fcf5ef2aSThomas Huth if (bo & 0x8) { 3759fcf5ef2aSThomas Huth tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask); 3760fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1); 3761fcf5ef2aSThomas Huth } else { 3762fcf5ef2aSThomas Huth tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask); 3763fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1); 3764fcf5ef2aSThomas Huth } 3765fcf5ef2aSThomas Huth tcg_temp_free_i32(temp); 3766fcf5ef2aSThomas Huth } 3767b6bac4bcSEmilio G. Cota gen_update_cfar(ctx, ctx->base.pc_next - 4); 3768fcf5ef2aSThomas Huth if (type == BCOND_IM) { 3769fcf5ef2aSThomas Huth target_ulong li = (target_long)((int16_t)(BD(ctx->opcode))); 3770fcf5ef2aSThomas Huth if (likely(AA(ctx->opcode) == 0)) { 3771b6bac4bcSEmilio G. Cota gen_goto_tb(ctx, 0, ctx->base.pc_next + li - 4); 3772fcf5ef2aSThomas Huth } else { 3773fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, li); 3774fcf5ef2aSThomas Huth } 3775fcf5ef2aSThomas Huth } else { 3776fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 3777fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3); 3778fcf5ef2aSThomas Huth } else { 3779fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_nip, target, ~3); 3780fcf5ef2aSThomas Huth } 37810e3bf489SRoman Kapl gen_lookup_and_goto_ptr(ctx); 3782c4a2e3a9SRichard Henderson tcg_temp_free(target); 3783c4a2e3a9SRichard Henderson } 3784fcf5ef2aSThomas Huth if ((bo & 0x14) != 0x14) { 37850e3bf489SRoman Kapl /* fallthrough case */ 3786fcf5ef2aSThomas Huth gen_set_label(l1); 3787b6bac4bcSEmilio G. Cota gen_goto_tb(ctx, 1, ctx->base.pc_next); 3788fcf5ef2aSThomas Huth } 3789fcf5ef2aSThomas Huth } 3790fcf5ef2aSThomas Huth 3791fcf5ef2aSThomas Huth static void gen_bc(DisasContext *ctx) 3792fcf5ef2aSThomas Huth { 3793fcf5ef2aSThomas Huth gen_bcond(ctx, BCOND_IM); 3794fcf5ef2aSThomas Huth } 3795fcf5ef2aSThomas Huth 3796fcf5ef2aSThomas Huth static void gen_bcctr(DisasContext *ctx) 3797fcf5ef2aSThomas Huth { 3798fcf5ef2aSThomas Huth gen_bcond(ctx, BCOND_CTR); 3799fcf5ef2aSThomas Huth } 3800fcf5ef2aSThomas Huth 3801fcf5ef2aSThomas Huth static void gen_bclr(DisasContext *ctx) 3802fcf5ef2aSThomas Huth { 3803fcf5ef2aSThomas Huth gen_bcond(ctx, BCOND_LR); 3804fcf5ef2aSThomas Huth } 3805fcf5ef2aSThomas Huth 3806fcf5ef2aSThomas Huth static void gen_bctar(DisasContext *ctx) 3807fcf5ef2aSThomas Huth { 3808fcf5ef2aSThomas Huth gen_bcond(ctx, BCOND_TAR); 3809fcf5ef2aSThomas Huth } 3810fcf5ef2aSThomas Huth 3811fcf5ef2aSThomas Huth /*** Condition register logical ***/ 3812fcf5ef2aSThomas Huth #define GEN_CRLOGIC(name, tcg_op, opc) \ 3813fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 3814fcf5ef2aSThomas Huth { \ 3815fcf5ef2aSThomas Huth uint8_t bitmask; \ 3816fcf5ef2aSThomas Huth int sh; \ 3817fcf5ef2aSThomas Huth TCGv_i32 t0, t1; \ 3818fcf5ef2aSThomas Huth sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03); \ 3819fcf5ef2aSThomas Huth t0 = tcg_temp_new_i32(); \ 3820fcf5ef2aSThomas Huth if (sh > 0) \ 3821fcf5ef2aSThomas Huth tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh); \ 3822fcf5ef2aSThomas Huth else if (sh < 0) \ 3823fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh); \ 3824fcf5ef2aSThomas Huth else \ 3825fcf5ef2aSThomas Huth tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]); \ 3826fcf5ef2aSThomas Huth t1 = tcg_temp_new_i32(); \ 3827fcf5ef2aSThomas Huth sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03); \ 3828fcf5ef2aSThomas Huth if (sh > 0) \ 3829fcf5ef2aSThomas Huth tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh); \ 3830fcf5ef2aSThomas Huth else if (sh < 0) \ 3831fcf5ef2aSThomas Huth tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh); \ 3832fcf5ef2aSThomas Huth else \ 3833fcf5ef2aSThomas Huth tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]); \ 3834fcf5ef2aSThomas Huth tcg_op(t0, t0, t1); \ 3835fcf5ef2aSThomas Huth bitmask = 0x08 >> (crbD(ctx->opcode) & 0x03); \ 3836fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, t0, bitmask); \ 3837fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask); \ 3838fcf5ef2aSThomas Huth tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1); \ 3839fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); \ 3840fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); \ 3841fcf5ef2aSThomas Huth } 3842fcf5ef2aSThomas Huth 3843fcf5ef2aSThomas Huth /* crand */ 3844fcf5ef2aSThomas Huth GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08); 3845fcf5ef2aSThomas Huth /* crandc */ 3846fcf5ef2aSThomas Huth GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04); 3847fcf5ef2aSThomas Huth /* creqv */ 3848fcf5ef2aSThomas Huth GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09); 3849fcf5ef2aSThomas Huth /* crnand */ 3850fcf5ef2aSThomas Huth GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07); 3851fcf5ef2aSThomas Huth /* crnor */ 3852fcf5ef2aSThomas Huth GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01); 3853fcf5ef2aSThomas Huth /* cror */ 3854fcf5ef2aSThomas Huth GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E); 3855fcf5ef2aSThomas Huth /* crorc */ 3856fcf5ef2aSThomas Huth GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D); 3857fcf5ef2aSThomas Huth /* crxor */ 3858fcf5ef2aSThomas Huth GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06); 3859fcf5ef2aSThomas Huth 3860fcf5ef2aSThomas Huth /* mcrf */ 3861fcf5ef2aSThomas Huth static void gen_mcrf(DisasContext *ctx) 3862fcf5ef2aSThomas Huth { 3863fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]); 3864fcf5ef2aSThomas Huth } 3865fcf5ef2aSThomas Huth 3866fcf5ef2aSThomas Huth /*** System linkage ***/ 3867fcf5ef2aSThomas Huth 3868fcf5ef2aSThomas Huth /* rfi (supervisor only) */ 3869fcf5ef2aSThomas Huth static void gen_rfi(DisasContext *ctx) 3870fcf5ef2aSThomas Huth { 3871fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3872fcf5ef2aSThomas Huth GEN_PRIV; 3873fcf5ef2aSThomas Huth #else 3874fcf5ef2aSThomas Huth /* This instruction doesn't exist anymore on 64-bit server 3875fcf5ef2aSThomas Huth * processors compliant with arch 2.x 3876fcf5ef2aSThomas Huth */ 3877fcf5ef2aSThomas Huth if (ctx->insns_flags & PPC_SEGMENT_64B) { 3878fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 3879fcf5ef2aSThomas Huth return; 3880fcf5ef2aSThomas Huth } 3881fcf5ef2aSThomas Huth /* Restore CPU state */ 3882fcf5ef2aSThomas Huth CHK_SV; 3883a59d628fSMaria Klimushenkova if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 3884a59d628fSMaria Klimushenkova gen_io_start(); 3885a59d628fSMaria Klimushenkova } 3886b6bac4bcSEmilio G. Cota gen_update_cfar(ctx, ctx->base.pc_next - 4); 3887fcf5ef2aSThomas Huth gen_helper_rfi(cpu_env); 3888fcf5ef2aSThomas Huth gen_sync_exception(ctx); 3889a59d628fSMaria Klimushenkova if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 3890a59d628fSMaria Klimushenkova gen_io_end(); 3891a59d628fSMaria Klimushenkova } 3892fcf5ef2aSThomas Huth #endif 3893fcf5ef2aSThomas Huth } 3894fcf5ef2aSThomas Huth 3895fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 3896fcf5ef2aSThomas Huth static void gen_rfid(DisasContext *ctx) 3897fcf5ef2aSThomas Huth { 3898fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3899fcf5ef2aSThomas Huth GEN_PRIV; 3900fcf5ef2aSThomas Huth #else 3901fcf5ef2aSThomas Huth /* Restore CPU state */ 3902fcf5ef2aSThomas Huth CHK_SV; 3903a59d628fSMaria Klimushenkova if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 3904a59d628fSMaria Klimushenkova gen_io_start(); 3905a59d628fSMaria Klimushenkova } 3906b6bac4bcSEmilio G. Cota gen_update_cfar(ctx, ctx->base.pc_next - 4); 3907fcf5ef2aSThomas Huth gen_helper_rfid(cpu_env); 3908fcf5ef2aSThomas Huth gen_sync_exception(ctx); 3909a59d628fSMaria Klimushenkova if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 3910a59d628fSMaria Klimushenkova gen_io_end(); 3911a59d628fSMaria Klimushenkova } 3912fcf5ef2aSThomas Huth #endif 3913fcf5ef2aSThomas Huth } 3914fcf5ef2aSThomas Huth 3915fcf5ef2aSThomas Huth static void gen_hrfid(DisasContext *ctx) 3916fcf5ef2aSThomas Huth { 3917fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3918fcf5ef2aSThomas Huth GEN_PRIV; 3919fcf5ef2aSThomas Huth #else 3920fcf5ef2aSThomas Huth /* Restore CPU state */ 3921fcf5ef2aSThomas Huth CHK_HV; 3922fcf5ef2aSThomas Huth gen_helper_hrfid(cpu_env); 3923fcf5ef2aSThomas Huth gen_sync_exception(ctx); 3924fcf5ef2aSThomas Huth #endif 3925fcf5ef2aSThomas Huth } 3926fcf5ef2aSThomas Huth #endif 3927fcf5ef2aSThomas Huth 3928fcf5ef2aSThomas Huth /* sc */ 3929fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3930fcf5ef2aSThomas Huth #define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER 3931fcf5ef2aSThomas Huth #else 3932fcf5ef2aSThomas Huth #define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL 3933fcf5ef2aSThomas Huth #endif 3934fcf5ef2aSThomas Huth static void gen_sc(DisasContext *ctx) 3935fcf5ef2aSThomas Huth { 3936fcf5ef2aSThomas Huth uint32_t lev; 3937fcf5ef2aSThomas Huth 3938fcf5ef2aSThomas Huth lev = (ctx->opcode >> 5) & 0x7F; 3939fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_SYSCALL, lev); 3940fcf5ef2aSThomas Huth } 3941fcf5ef2aSThomas Huth 3942fcf5ef2aSThomas Huth /*** Trap ***/ 3943fcf5ef2aSThomas Huth 3944fcf5ef2aSThomas Huth /* Check for unconditional traps (always or never) */ 3945fcf5ef2aSThomas Huth static bool check_unconditional_trap(DisasContext *ctx) 3946fcf5ef2aSThomas Huth { 3947fcf5ef2aSThomas Huth /* Trap never */ 3948fcf5ef2aSThomas Huth if (TO(ctx->opcode) == 0) { 3949fcf5ef2aSThomas Huth return true; 3950fcf5ef2aSThomas Huth } 3951fcf5ef2aSThomas Huth /* Trap always */ 3952fcf5ef2aSThomas Huth if (TO(ctx->opcode) == 31) { 3953fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_TRAP); 3954fcf5ef2aSThomas Huth return true; 3955fcf5ef2aSThomas Huth } 3956fcf5ef2aSThomas Huth return false; 3957fcf5ef2aSThomas Huth } 3958fcf5ef2aSThomas Huth 3959fcf5ef2aSThomas Huth /* tw */ 3960fcf5ef2aSThomas Huth static void gen_tw(DisasContext *ctx) 3961fcf5ef2aSThomas Huth { 3962fcf5ef2aSThomas Huth TCGv_i32 t0; 3963fcf5ef2aSThomas Huth 3964fcf5ef2aSThomas Huth if (check_unconditional_trap(ctx)) { 3965fcf5ef2aSThomas Huth return; 3966fcf5ef2aSThomas Huth } 3967fcf5ef2aSThomas Huth t0 = tcg_const_i32(TO(ctx->opcode)); 3968fcf5ef2aSThomas Huth gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 3969fcf5ef2aSThomas Huth t0); 3970fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 3971fcf5ef2aSThomas Huth } 3972fcf5ef2aSThomas Huth 3973fcf5ef2aSThomas Huth /* twi */ 3974fcf5ef2aSThomas Huth static void gen_twi(DisasContext *ctx) 3975fcf5ef2aSThomas Huth { 3976fcf5ef2aSThomas Huth TCGv t0; 3977fcf5ef2aSThomas Huth TCGv_i32 t1; 3978fcf5ef2aSThomas Huth 3979fcf5ef2aSThomas Huth if (check_unconditional_trap(ctx)) { 3980fcf5ef2aSThomas Huth return; 3981fcf5ef2aSThomas Huth } 3982fcf5ef2aSThomas Huth t0 = tcg_const_tl(SIMM(ctx->opcode)); 3983fcf5ef2aSThomas Huth t1 = tcg_const_i32(TO(ctx->opcode)); 3984fcf5ef2aSThomas Huth gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1); 3985fcf5ef2aSThomas Huth tcg_temp_free(t0); 3986fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 3987fcf5ef2aSThomas Huth } 3988fcf5ef2aSThomas Huth 3989fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 3990fcf5ef2aSThomas Huth /* td */ 3991fcf5ef2aSThomas Huth static void gen_td(DisasContext *ctx) 3992fcf5ef2aSThomas Huth { 3993fcf5ef2aSThomas Huth TCGv_i32 t0; 3994fcf5ef2aSThomas Huth 3995fcf5ef2aSThomas Huth if (check_unconditional_trap(ctx)) { 3996fcf5ef2aSThomas Huth return; 3997fcf5ef2aSThomas Huth } 3998fcf5ef2aSThomas Huth t0 = tcg_const_i32(TO(ctx->opcode)); 3999fcf5ef2aSThomas Huth gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 4000fcf5ef2aSThomas Huth t0); 4001fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 4002fcf5ef2aSThomas Huth } 4003fcf5ef2aSThomas Huth 4004fcf5ef2aSThomas Huth /* tdi */ 4005fcf5ef2aSThomas Huth static void gen_tdi(DisasContext *ctx) 4006fcf5ef2aSThomas Huth { 4007fcf5ef2aSThomas Huth TCGv t0; 4008fcf5ef2aSThomas Huth TCGv_i32 t1; 4009fcf5ef2aSThomas Huth 4010fcf5ef2aSThomas Huth if (check_unconditional_trap(ctx)) { 4011fcf5ef2aSThomas Huth return; 4012fcf5ef2aSThomas Huth } 4013fcf5ef2aSThomas Huth t0 = tcg_const_tl(SIMM(ctx->opcode)); 4014fcf5ef2aSThomas Huth t1 = tcg_const_i32(TO(ctx->opcode)); 4015fcf5ef2aSThomas Huth gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1); 4016fcf5ef2aSThomas Huth tcg_temp_free(t0); 4017fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 4018fcf5ef2aSThomas Huth } 4019fcf5ef2aSThomas Huth #endif 4020fcf5ef2aSThomas Huth 4021fcf5ef2aSThomas Huth /*** Processor control ***/ 4022fcf5ef2aSThomas Huth 4023dd09c361SNikunj A Dadhania static void gen_read_xer(DisasContext *ctx, TCGv dst) 4024fcf5ef2aSThomas Huth { 4025fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4026fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 4027fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 4028fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_xer); 4029fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_so, XER_SO); 4030fcf5ef2aSThomas Huth tcg_gen_shli_tl(t1, cpu_ov, XER_OV); 4031fcf5ef2aSThomas Huth tcg_gen_shli_tl(t2, cpu_ca, XER_CA); 4032fcf5ef2aSThomas Huth tcg_gen_or_tl(t0, t0, t1); 4033fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t2); 4034fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 4035dd09c361SNikunj A Dadhania if (is_isa300(ctx)) { 4036dd09c361SNikunj A Dadhania tcg_gen_shli_tl(t0, cpu_ov32, XER_OV32); 4037dd09c361SNikunj A Dadhania tcg_gen_or_tl(dst, dst, t0); 4038dd09c361SNikunj A Dadhania tcg_gen_shli_tl(t0, cpu_ca32, XER_CA32); 4039dd09c361SNikunj A Dadhania tcg_gen_or_tl(dst, dst, t0); 4040dd09c361SNikunj A Dadhania } 4041fcf5ef2aSThomas Huth tcg_temp_free(t0); 4042fcf5ef2aSThomas Huth tcg_temp_free(t1); 4043fcf5ef2aSThomas Huth tcg_temp_free(t2); 4044fcf5ef2aSThomas Huth } 4045fcf5ef2aSThomas Huth 4046fcf5ef2aSThomas Huth static void gen_write_xer(TCGv src) 4047fcf5ef2aSThomas Huth { 4048dd09c361SNikunj A Dadhania /* Write all flags, while reading back check for isa300 */ 4049fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_xer, src, 4050dd09c361SNikunj A Dadhania ~((1u << XER_SO) | 4051dd09c361SNikunj A Dadhania (1u << XER_OV) | (1u << XER_OV32) | 4052dd09c361SNikunj A Dadhania (1u << XER_CA) | (1u << XER_CA32))); 4053dd09c361SNikunj A Dadhania tcg_gen_extract_tl(cpu_ov32, src, XER_OV32, 1); 4054dd09c361SNikunj A Dadhania tcg_gen_extract_tl(cpu_ca32, src, XER_CA32, 1); 40551bd33d0dSNikunj A Dadhania tcg_gen_extract_tl(cpu_so, src, XER_SO, 1); 40561bd33d0dSNikunj A Dadhania tcg_gen_extract_tl(cpu_ov, src, XER_OV, 1); 40571bd33d0dSNikunj A Dadhania tcg_gen_extract_tl(cpu_ca, src, XER_CA, 1); 4058fcf5ef2aSThomas Huth } 4059fcf5ef2aSThomas Huth 4060fcf5ef2aSThomas Huth /* mcrxr */ 4061fcf5ef2aSThomas Huth static void gen_mcrxr(DisasContext *ctx) 4062fcf5ef2aSThomas Huth { 4063fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 4064fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 4065fcf5ef2aSThomas Huth TCGv_i32 dst = cpu_crf[crfD(ctx->opcode)]; 4066fcf5ef2aSThomas Huth 4067fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, cpu_so); 4068fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, cpu_ov); 4069fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(dst, cpu_ca); 4070fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 3); 4071fcf5ef2aSThomas Huth tcg_gen_shli_i32(t1, t1, 2); 4072fcf5ef2aSThomas Huth tcg_gen_shli_i32(dst, dst, 1); 4073fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 4074fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t1); 4075fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 4076fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 4077fcf5ef2aSThomas Huth 4078fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_so, 0); 4079fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 4080fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 0); 4081fcf5ef2aSThomas Huth } 4082fcf5ef2aSThomas Huth 4083b63d0434SNikunj A Dadhania #ifdef TARGET_PPC64 4084b63d0434SNikunj A Dadhania /* mcrxrx */ 4085b63d0434SNikunj A Dadhania static void gen_mcrxrx(DisasContext *ctx) 4086b63d0434SNikunj A Dadhania { 4087b63d0434SNikunj A Dadhania TCGv t0 = tcg_temp_new(); 4088b63d0434SNikunj A Dadhania TCGv t1 = tcg_temp_new(); 4089b63d0434SNikunj A Dadhania TCGv_i32 dst = cpu_crf[crfD(ctx->opcode)]; 4090b63d0434SNikunj A Dadhania 4091b63d0434SNikunj A Dadhania /* copy OV and OV32 */ 4092b63d0434SNikunj A Dadhania tcg_gen_shli_tl(t0, cpu_ov, 1); 4093b63d0434SNikunj A Dadhania tcg_gen_or_tl(t0, t0, cpu_ov32); 4094b63d0434SNikunj A Dadhania tcg_gen_shli_tl(t0, t0, 2); 4095b63d0434SNikunj A Dadhania /* copy CA and CA32 */ 4096b63d0434SNikunj A Dadhania tcg_gen_shli_tl(t1, cpu_ca, 1); 4097b63d0434SNikunj A Dadhania tcg_gen_or_tl(t1, t1, cpu_ca32); 4098b63d0434SNikunj A Dadhania tcg_gen_or_tl(t0, t0, t1); 4099b63d0434SNikunj A Dadhania tcg_gen_trunc_tl_i32(dst, t0); 4100b63d0434SNikunj A Dadhania tcg_temp_free(t0); 4101b63d0434SNikunj A Dadhania tcg_temp_free(t1); 4102b63d0434SNikunj A Dadhania } 4103b63d0434SNikunj A Dadhania #endif 4104b63d0434SNikunj A Dadhania 4105fcf5ef2aSThomas Huth /* mfcr mfocrf */ 4106fcf5ef2aSThomas Huth static void gen_mfcr(DisasContext *ctx) 4107fcf5ef2aSThomas Huth { 4108fcf5ef2aSThomas Huth uint32_t crm, crn; 4109fcf5ef2aSThomas Huth 4110fcf5ef2aSThomas Huth if (likely(ctx->opcode & 0x00100000)) { 4111fcf5ef2aSThomas Huth crm = CRM(ctx->opcode); 4112fcf5ef2aSThomas Huth if (likely(crm && ((crm & (crm - 1)) == 0))) { 4113fcf5ef2aSThomas Huth crn = ctz32 (crm); 4114fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]); 4115fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], 4116fcf5ef2aSThomas Huth cpu_gpr[rD(ctx->opcode)], crn * 4); 4117fcf5ef2aSThomas Huth } 4118fcf5ef2aSThomas Huth } else { 4119fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 4120fcf5ef2aSThomas Huth tcg_gen_mov_i32(t0, cpu_crf[0]); 4121fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4122fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[1]); 4123fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4124fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[2]); 4125fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4126fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[3]); 4127fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4128fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[4]); 4129fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4130fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[5]); 4131fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4132fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[6]); 4133fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4134fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[7]); 4135fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0); 4136fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 4137fcf5ef2aSThomas Huth } 4138fcf5ef2aSThomas Huth } 4139fcf5ef2aSThomas Huth 4140fcf5ef2aSThomas Huth /* mfmsr */ 4141fcf5ef2aSThomas Huth static void gen_mfmsr(DisasContext *ctx) 4142fcf5ef2aSThomas Huth { 4143fcf5ef2aSThomas Huth CHK_SV; 4144fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_msr); 4145fcf5ef2aSThomas Huth } 4146fcf5ef2aSThomas Huth 4147fcf5ef2aSThomas Huth static void spr_noaccess(DisasContext *ctx, int gprn, int sprn) 4148fcf5ef2aSThomas Huth { 4149fcf5ef2aSThomas Huth #if 0 4150fcf5ef2aSThomas Huth sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5); 4151fcf5ef2aSThomas Huth printf("ERROR: try to access SPR %d !\n", sprn); 4152fcf5ef2aSThomas Huth #endif 4153fcf5ef2aSThomas Huth } 4154fcf5ef2aSThomas Huth #define SPR_NOACCESS (&spr_noaccess) 4155fcf5ef2aSThomas Huth 4156fcf5ef2aSThomas Huth /* mfspr */ 4157fcf5ef2aSThomas Huth static inline void gen_op_mfspr(DisasContext *ctx) 4158fcf5ef2aSThomas Huth { 4159fcf5ef2aSThomas Huth void (*read_cb)(DisasContext *ctx, int gprn, int sprn); 4160fcf5ef2aSThomas Huth uint32_t sprn = SPR(ctx->opcode); 4161fcf5ef2aSThomas Huth 4162fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4163fcf5ef2aSThomas Huth read_cb = ctx->spr_cb[sprn].uea_read; 4164fcf5ef2aSThomas Huth #else 4165fcf5ef2aSThomas Huth if (ctx->pr) { 4166fcf5ef2aSThomas Huth read_cb = ctx->spr_cb[sprn].uea_read; 4167fcf5ef2aSThomas Huth } else if (ctx->hv) { 4168fcf5ef2aSThomas Huth read_cb = ctx->spr_cb[sprn].hea_read; 4169fcf5ef2aSThomas Huth } else { 4170fcf5ef2aSThomas Huth read_cb = ctx->spr_cb[sprn].oea_read; 4171fcf5ef2aSThomas Huth } 4172fcf5ef2aSThomas Huth #endif 4173fcf5ef2aSThomas Huth if (likely(read_cb != NULL)) { 4174fcf5ef2aSThomas Huth if (likely(read_cb != SPR_NOACCESS)) { 4175fcf5ef2aSThomas Huth (*read_cb)(ctx, rD(ctx->opcode), sprn); 4176fcf5ef2aSThomas Huth } else { 4177fcf5ef2aSThomas Huth /* Privilege exception */ 4178fcf5ef2aSThomas Huth /* This is a hack to avoid warnings when running Linux: 4179fcf5ef2aSThomas Huth * this OS breaks the PowerPC virtualisation model, 4180fcf5ef2aSThomas Huth * allowing userland application to read the PVR 4181fcf5ef2aSThomas Huth */ 4182fcf5ef2aSThomas Huth if (sprn != SPR_PVR) { 418331085338SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "Trying to read privileged spr " 418431085338SThomas Huth "%d (0x%03x) at " TARGET_FMT_lx "\n", sprn, sprn, 4185b6bac4bcSEmilio G. Cota ctx->base.pc_next - 4); 4186fcf5ef2aSThomas Huth } 4187fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG); 4188fcf5ef2aSThomas Huth } 4189fcf5ef2aSThomas Huth } else { 4190fcf5ef2aSThomas Huth /* ISA 2.07 defines these as no-ops */ 4191fcf5ef2aSThomas Huth if ((ctx->insns_flags2 & PPC2_ISA207S) && 4192fcf5ef2aSThomas Huth (sprn >= 808 && sprn <= 811)) { 4193fcf5ef2aSThomas Huth /* This is a nop */ 4194fcf5ef2aSThomas Huth return; 4195fcf5ef2aSThomas Huth } 4196fcf5ef2aSThomas Huth /* Not defined */ 419731085338SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, 419831085338SThomas Huth "Trying to read invalid spr %d (0x%03x) at " 4199b6bac4bcSEmilio G. Cota TARGET_FMT_lx "\n", sprn, sprn, ctx->base.pc_next - 4); 4200fcf5ef2aSThomas Huth 4201fcf5ef2aSThomas Huth /* The behaviour depends on MSR:PR and SPR# bit 0x10, 4202fcf5ef2aSThomas Huth * it can generate a priv, a hv emu or a no-op 4203fcf5ef2aSThomas Huth */ 4204fcf5ef2aSThomas Huth if (sprn & 0x10) { 4205fcf5ef2aSThomas Huth if (ctx->pr) { 4206fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_INVAL_SPR); 4207fcf5ef2aSThomas Huth } 4208fcf5ef2aSThomas Huth } else { 4209fcf5ef2aSThomas Huth if (ctx->pr || sprn == 0 || sprn == 4 || sprn == 5 || sprn == 6) { 4210fcf5ef2aSThomas Huth gen_hvpriv_exception(ctx, POWERPC_EXCP_INVAL_SPR); 4211fcf5ef2aSThomas Huth } 4212fcf5ef2aSThomas Huth } 4213fcf5ef2aSThomas Huth } 4214fcf5ef2aSThomas Huth } 4215fcf5ef2aSThomas Huth 4216fcf5ef2aSThomas Huth static void gen_mfspr(DisasContext *ctx) 4217fcf5ef2aSThomas Huth { 4218fcf5ef2aSThomas Huth gen_op_mfspr(ctx); 4219fcf5ef2aSThomas Huth } 4220fcf5ef2aSThomas Huth 4221fcf5ef2aSThomas Huth /* mftb */ 4222fcf5ef2aSThomas Huth static void gen_mftb(DisasContext *ctx) 4223fcf5ef2aSThomas Huth { 4224fcf5ef2aSThomas Huth gen_op_mfspr(ctx); 4225fcf5ef2aSThomas Huth } 4226fcf5ef2aSThomas Huth 4227fcf5ef2aSThomas Huth /* mtcrf mtocrf*/ 4228fcf5ef2aSThomas Huth static void gen_mtcrf(DisasContext *ctx) 4229fcf5ef2aSThomas Huth { 4230fcf5ef2aSThomas Huth uint32_t crm, crn; 4231fcf5ef2aSThomas Huth 4232fcf5ef2aSThomas Huth crm = CRM(ctx->opcode); 4233fcf5ef2aSThomas Huth if (likely((ctx->opcode & 0x00100000))) { 4234fcf5ef2aSThomas Huth if (crm && ((crm & (crm - 1)) == 0)) { 4235fcf5ef2aSThomas Huth TCGv_i32 temp = tcg_temp_new_i32(); 4236fcf5ef2aSThomas Huth crn = ctz32 (crm); 4237fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]); 4238fcf5ef2aSThomas Huth tcg_gen_shri_i32(temp, temp, crn * 4); 4239fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_crf[7 - crn], temp, 0xf); 4240fcf5ef2aSThomas Huth tcg_temp_free_i32(temp); 4241fcf5ef2aSThomas Huth } 4242fcf5ef2aSThomas Huth } else { 4243fcf5ef2aSThomas Huth TCGv_i32 temp = tcg_temp_new_i32(); 4244fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]); 4245fcf5ef2aSThomas Huth for (crn = 0 ; crn < 8 ; crn++) { 4246fcf5ef2aSThomas Huth if (crm & (1 << crn)) { 4247fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4); 4248fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf); 4249fcf5ef2aSThomas Huth } 4250fcf5ef2aSThomas Huth } 4251fcf5ef2aSThomas Huth tcg_temp_free_i32(temp); 4252fcf5ef2aSThomas Huth } 4253fcf5ef2aSThomas Huth } 4254fcf5ef2aSThomas Huth 4255fcf5ef2aSThomas Huth /* mtmsr */ 4256fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 4257fcf5ef2aSThomas Huth static void gen_mtmsrd(DisasContext *ctx) 4258fcf5ef2aSThomas Huth { 4259fcf5ef2aSThomas Huth CHK_SV; 4260fcf5ef2aSThomas Huth 4261fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4262fcf5ef2aSThomas Huth if (ctx->opcode & 0x00010000) { 4263fcf5ef2aSThomas Huth /* Special form that does not need any synchronisation */ 4264fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4265fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE)); 4266fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(target_ulong)((1 << MSR_RI) | (1 << MSR_EE))); 4267fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_msr, cpu_msr, t0); 4268fcf5ef2aSThomas Huth tcg_temp_free(t0); 4269fcf5ef2aSThomas Huth } else { 4270fcf5ef2aSThomas Huth /* XXX: we need to update nip before the store 4271fcf5ef2aSThomas Huth * if we enter power saving mode, we will exit the loop 4272fcf5ef2aSThomas Huth * directly from ppc_store_msr 4273fcf5ef2aSThomas Huth */ 4274b8edea50SPavel Dovgalyuk if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 4275b8edea50SPavel Dovgalyuk gen_io_start(); 4276b8edea50SPavel Dovgalyuk } 4277b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next); 4278fcf5ef2aSThomas Huth gen_helper_store_msr(cpu_env, cpu_gpr[rS(ctx->opcode)]); 4279fcf5ef2aSThomas Huth /* Must stop the translation as machine state (may have) changed */ 4280fcf5ef2aSThomas Huth /* Note that mtmsr is not always defined as context-synchronizing */ 4281fcf5ef2aSThomas Huth gen_stop_exception(ctx); 4282b8edea50SPavel Dovgalyuk if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 4283b8edea50SPavel Dovgalyuk gen_io_end(); 4284b8edea50SPavel Dovgalyuk } 4285fcf5ef2aSThomas Huth } 4286fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) */ 4287fcf5ef2aSThomas Huth } 4288fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 4289fcf5ef2aSThomas Huth 4290fcf5ef2aSThomas Huth static void gen_mtmsr(DisasContext *ctx) 4291fcf5ef2aSThomas Huth { 4292fcf5ef2aSThomas Huth CHK_SV; 4293fcf5ef2aSThomas Huth 4294fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4295fcf5ef2aSThomas Huth if (ctx->opcode & 0x00010000) { 4296fcf5ef2aSThomas Huth /* Special form that does not need any synchronisation */ 4297fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4298fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE)); 4299fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(target_ulong)((1 << MSR_RI) | (1 << MSR_EE))); 4300fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_msr, cpu_msr, t0); 4301fcf5ef2aSThomas Huth tcg_temp_free(t0); 4302fcf5ef2aSThomas Huth } else { 4303fcf5ef2aSThomas Huth TCGv msr = tcg_temp_new(); 4304fcf5ef2aSThomas Huth 4305fcf5ef2aSThomas Huth /* XXX: we need to update nip before the store 4306fcf5ef2aSThomas Huth * if we enter power saving mode, we will exit the loop 4307fcf5ef2aSThomas Huth * directly from ppc_store_msr 4308fcf5ef2aSThomas Huth */ 4309b8edea50SPavel Dovgalyuk if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 4310b8edea50SPavel Dovgalyuk gen_io_start(); 4311b8edea50SPavel Dovgalyuk } 4312b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next); 4313fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 4314fcf5ef2aSThomas Huth tcg_gen_deposit_tl(msr, cpu_msr, cpu_gpr[rS(ctx->opcode)], 0, 32); 4315fcf5ef2aSThomas Huth #else 4316fcf5ef2aSThomas Huth tcg_gen_mov_tl(msr, cpu_gpr[rS(ctx->opcode)]); 4317fcf5ef2aSThomas Huth #endif 4318fcf5ef2aSThomas Huth gen_helper_store_msr(cpu_env, msr); 4319b8edea50SPavel Dovgalyuk if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 4320b8edea50SPavel Dovgalyuk gen_io_end(); 4321b8edea50SPavel Dovgalyuk } 4322fcf5ef2aSThomas Huth tcg_temp_free(msr); 4323fcf5ef2aSThomas Huth /* Must stop the translation as machine state (may have) changed */ 4324fcf5ef2aSThomas Huth /* Note that mtmsr is not always defined as context-synchronizing */ 4325fcf5ef2aSThomas Huth gen_stop_exception(ctx); 4326fcf5ef2aSThomas Huth } 4327fcf5ef2aSThomas Huth #endif 4328fcf5ef2aSThomas Huth } 4329fcf5ef2aSThomas Huth 4330fcf5ef2aSThomas Huth /* mtspr */ 4331fcf5ef2aSThomas Huth static void gen_mtspr(DisasContext *ctx) 4332fcf5ef2aSThomas Huth { 4333fcf5ef2aSThomas Huth void (*write_cb)(DisasContext *ctx, int sprn, int gprn); 4334fcf5ef2aSThomas Huth uint32_t sprn = SPR(ctx->opcode); 4335fcf5ef2aSThomas Huth 4336fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4337fcf5ef2aSThomas Huth write_cb = ctx->spr_cb[sprn].uea_write; 4338fcf5ef2aSThomas Huth #else 4339fcf5ef2aSThomas Huth if (ctx->pr) { 4340fcf5ef2aSThomas Huth write_cb = ctx->spr_cb[sprn].uea_write; 4341fcf5ef2aSThomas Huth } else if (ctx->hv) { 4342fcf5ef2aSThomas Huth write_cb = ctx->spr_cb[sprn].hea_write; 4343fcf5ef2aSThomas Huth } else { 4344fcf5ef2aSThomas Huth write_cb = ctx->spr_cb[sprn].oea_write; 4345fcf5ef2aSThomas Huth } 4346fcf5ef2aSThomas Huth #endif 4347fcf5ef2aSThomas Huth if (likely(write_cb != NULL)) { 4348fcf5ef2aSThomas Huth if (likely(write_cb != SPR_NOACCESS)) { 4349fcf5ef2aSThomas Huth (*write_cb)(ctx, sprn, rS(ctx->opcode)); 4350fcf5ef2aSThomas Huth } else { 4351fcf5ef2aSThomas Huth /* Privilege exception */ 435231085338SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "Trying to write privileged spr " 435331085338SThomas Huth "%d (0x%03x) at " TARGET_FMT_lx "\n", sprn, sprn, 435431085338SThomas Huth ctx->base.pc_next - 4); 4355fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG); 4356fcf5ef2aSThomas Huth } 4357fcf5ef2aSThomas Huth } else { 4358fcf5ef2aSThomas Huth /* ISA 2.07 defines these as no-ops */ 4359fcf5ef2aSThomas Huth if ((ctx->insns_flags2 & PPC2_ISA207S) && 4360fcf5ef2aSThomas Huth (sprn >= 808 && sprn <= 811)) { 4361fcf5ef2aSThomas Huth /* This is a nop */ 4362fcf5ef2aSThomas Huth return; 4363fcf5ef2aSThomas Huth } 4364fcf5ef2aSThomas Huth 4365fcf5ef2aSThomas Huth /* Not defined */ 436631085338SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, 436731085338SThomas Huth "Trying to write invalid spr %d (0x%03x) at " 4368b6bac4bcSEmilio G. Cota TARGET_FMT_lx "\n", sprn, sprn, ctx->base.pc_next - 4); 4369fcf5ef2aSThomas Huth 4370fcf5ef2aSThomas Huth 4371fcf5ef2aSThomas Huth /* The behaviour depends on MSR:PR and SPR# bit 0x10, 4372fcf5ef2aSThomas Huth * it can generate a priv, a hv emu or a no-op 4373fcf5ef2aSThomas Huth */ 4374fcf5ef2aSThomas Huth if (sprn & 0x10) { 4375fcf5ef2aSThomas Huth if (ctx->pr) { 4376fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_INVAL_SPR); 4377fcf5ef2aSThomas Huth } 4378fcf5ef2aSThomas Huth } else { 4379fcf5ef2aSThomas Huth if (ctx->pr || sprn == 0) { 4380fcf5ef2aSThomas Huth gen_hvpriv_exception(ctx, POWERPC_EXCP_INVAL_SPR); 4381fcf5ef2aSThomas Huth } 4382fcf5ef2aSThomas Huth } 4383fcf5ef2aSThomas Huth } 4384fcf5ef2aSThomas Huth } 4385fcf5ef2aSThomas Huth 4386fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 4387fcf5ef2aSThomas Huth /* setb */ 4388fcf5ef2aSThomas Huth static void gen_setb(DisasContext *ctx) 4389fcf5ef2aSThomas Huth { 4390fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 4391fcf5ef2aSThomas Huth TCGv_i32 t8 = tcg_temp_new_i32(); 4392fcf5ef2aSThomas Huth TCGv_i32 tm1 = tcg_temp_new_i32(); 4393fcf5ef2aSThomas Huth int crf = crfS(ctx->opcode); 4394fcf5ef2aSThomas Huth 4395fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GEU, t0, cpu_crf[crf], 4); 4396fcf5ef2aSThomas Huth tcg_gen_movi_i32(t8, 8); 4397fcf5ef2aSThomas Huth tcg_gen_movi_i32(tm1, -1); 4398fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GEU, t0, cpu_crf[crf], t8, tm1, t0); 4399fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_gpr[rD(ctx->opcode)], t0); 4400fcf5ef2aSThomas Huth 4401fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 4402fcf5ef2aSThomas Huth tcg_temp_free_i32(t8); 4403fcf5ef2aSThomas Huth tcg_temp_free_i32(tm1); 4404fcf5ef2aSThomas Huth } 4405fcf5ef2aSThomas Huth #endif 4406fcf5ef2aSThomas Huth 4407fcf5ef2aSThomas Huth /*** Cache management ***/ 4408fcf5ef2aSThomas Huth 4409fcf5ef2aSThomas Huth /* dcbf */ 4410fcf5ef2aSThomas Huth static void gen_dcbf(DisasContext *ctx) 4411fcf5ef2aSThomas Huth { 4412fcf5ef2aSThomas Huth /* XXX: specification says this is treated as a load by the MMU */ 4413fcf5ef2aSThomas Huth TCGv t0; 4414fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 4415fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4416fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 4417fcf5ef2aSThomas Huth gen_qemu_ld8u(ctx, t0, t0); 4418fcf5ef2aSThomas Huth tcg_temp_free(t0); 4419fcf5ef2aSThomas Huth } 4420fcf5ef2aSThomas Huth 442150728199SRoman Kapl /* dcbfep (external PID dcbf) */ 442250728199SRoman Kapl static void gen_dcbfep(DisasContext *ctx) 442350728199SRoman Kapl { 442450728199SRoman Kapl /* XXX: specification says this is treated as a load by the MMU */ 442550728199SRoman Kapl TCGv t0; 442650728199SRoman Kapl CHK_SV; 442750728199SRoman Kapl gen_set_access_type(ctx, ACCESS_CACHE); 442850728199SRoman Kapl t0 = tcg_temp_new(); 442950728199SRoman Kapl gen_addr_reg_index(ctx, t0); 443050728199SRoman Kapl tcg_gen_qemu_ld_tl(t0, t0, PPC_TLB_EPID_LOAD, DEF_MEMOP(MO_UB)); 443150728199SRoman Kapl tcg_temp_free(t0); 443250728199SRoman Kapl } 443350728199SRoman Kapl 4434fcf5ef2aSThomas Huth /* dcbi (Supervisor only) */ 4435fcf5ef2aSThomas Huth static void gen_dcbi(DisasContext *ctx) 4436fcf5ef2aSThomas Huth { 4437fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4438fcf5ef2aSThomas Huth GEN_PRIV; 4439fcf5ef2aSThomas Huth #else 4440fcf5ef2aSThomas Huth TCGv EA, val; 4441fcf5ef2aSThomas Huth 4442fcf5ef2aSThomas Huth CHK_SV; 4443fcf5ef2aSThomas Huth EA = tcg_temp_new(); 4444fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 4445fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); 4446fcf5ef2aSThomas Huth val = tcg_temp_new(); 4447fcf5ef2aSThomas Huth /* XXX: specification says this should be treated as a store by the MMU */ 4448fcf5ef2aSThomas Huth gen_qemu_ld8u(ctx, val, EA); 4449fcf5ef2aSThomas Huth gen_qemu_st8(ctx, val, EA); 4450fcf5ef2aSThomas Huth tcg_temp_free(val); 4451fcf5ef2aSThomas Huth tcg_temp_free(EA); 4452fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4453fcf5ef2aSThomas Huth } 4454fcf5ef2aSThomas Huth 4455fcf5ef2aSThomas Huth /* dcdst */ 4456fcf5ef2aSThomas Huth static void gen_dcbst(DisasContext *ctx) 4457fcf5ef2aSThomas Huth { 4458fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a load by the MMU */ 4459fcf5ef2aSThomas Huth TCGv t0; 4460fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 4461fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4462fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 4463fcf5ef2aSThomas Huth gen_qemu_ld8u(ctx, t0, t0); 4464fcf5ef2aSThomas Huth tcg_temp_free(t0); 4465fcf5ef2aSThomas Huth } 4466fcf5ef2aSThomas Huth 446750728199SRoman Kapl /* dcbstep (dcbstep External PID version) */ 446850728199SRoman Kapl static void gen_dcbstep(DisasContext *ctx) 446950728199SRoman Kapl { 447050728199SRoman Kapl /* XXX: specification say this is treated as a load by the MMU */ 447150728199SRoman Kapl TCGv t0; 447250728199SRoman Kapl gen_set_access_type(ctx, ACCESS_CACHE); 447350728199SRoman Kapl t0 = tcg_temp_new(); 447450728199SRoman Kapl gen_addr_reg_index(ctx, t0); 447550728199SRoman Kapl tcg_gen_qemu_ld_tl(t0, t0, PPC_TLB_EPID_LOAD, DEF_MEMOP(MO_UB)); 447650728199SRoman Kapl tcg_temp_free(t0); 447750728199SRoman Kapl } 447850728199SRoman Kapl 4479fcf5ef2aSThomas Huth /* dcbt */ 4480fcf5ef2aSThomas Huth static void gen_dcbt(DisasContext *ctx) 4481fcf5ef2aSThomas Huth { 4482fcf5ef2aSThomas Huth /* interpreted as no-op */ 4483fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a load by the MMU 4484fcf5ef2aSThomas Huth * but does not generate any exception 4485fcf5ef2aSThomas Huth */ 4486fcf5ef2aSThomas Huth } 4487fcf5ef2aSThomas Huth 448850728199SRoman Kapl /* dcbtep */ 448950728199SRoman Kapl static void gen_dcbtep(DisasContext *ctx) 449050728199SRoman Kapl { 449150728199SRoman Kapl /* interpreted as no-op */ 449250728199SRoman Kapl /* XXX: specification say this is treated as a load by the MMU 449350728199SRoman Kapl * but does not generate any exception 449450728199SRoman Kapl */ 449550728199SRoman Kapl } 449650728199SRoman Kapl 4497fcf5ef2aSThomas Huth /* dcbtst */ 4498fcf5ef2aSThomas Huth static void gen_dcbtst(DisasContext *ctx) 4499fcf5ef2aSThomas Huth { 4500fcf5ef2aSThomas Huth /* interpreted as no-op */ 4501fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a load by the MMU 4502fcf5ef2aSThomas Huth * but does not generate any exception 4503fcf5ef2aSThomas Huth */ 4504fcf5ef2aSThomas Huth } 4505fcf5ef2aSThomas Huth 450650728199SRoman Kapl /* dcbtstep */ 450750728199SRoman Kapl static void gen_dcbtstep(DisasContext *ctx) 450850728199SRoman Kapl { 450950728199SRoman Kapl /* interpreted as no-op */ 451050728199SRoman Kapl /* XXX: specification say this is treated as a load by the MMU 451150728199SRoman Kapl * but does not generate any exception 451250728199SRoman Kapl */ 451350728199SRoman Kapl } 451450728199SRoman Kapl 4515fcf5ef2aSThomas Huth /* dcbtls */ 4516fcf5ef2aSThomas Huth static void gen_dcbtls(DisasContext *ctx) 4517fcf5ef2aSThomas Huth { 4518fcf5ef2aSThomas Huth /* Always fails locking the cache */ 4519fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4520fcf5ef2aSThomas Huth gen_load_spr(t0, SPR_Exxx_L1CSR0); 4521fcf5ef2aSThomas Huth tcg_gen_ori_tl(t0, t0, L1CSR0_CUL); 4522fcf5ef2aSThomas Huth gen_store_spr(SPR_Exxx_L1CSR0, t0); 4523fcf5ef2aSThomas Huth tcg_temp_free(t0); 4524fcf5ef2aSThomas Huth } 4525fcf5ef2aSThomas Huth 4526fcf5ef2aSThomas Huth /* dcbz */ 4527fcf5ef2aSThomas Huth static void gen_dcbz(DisasContext *ctx) 4528fcf5ef2aSThomas Huth { 4529fcf5ef2aSThomas Huth TCGv tcgv_addr; 4530fcf5ef2aSThomas Huth TCGv_i32 tcgv_op; 4531fcf5ef2aSThomas Huth 4532fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 4533fcf5ef2aSThomas Huth tcgv_addr = tcg_temp_new(); 4534fcf5ef2aSThomas Huth tcgv_op = tcg_const_i32(ctx->opcode & 0x03FF000); 4535fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, tcgv_addr); 4536fcf5ef2aSThomas Huth gen_helper_dcbz(cpu_env, tcgv_addr, tcgv_op); 4537fcf5ef2aSThomas Huth tcg_temp_free(tcgv_addr); 4538fcf5ef2aSThomas Huth tcg_temp_free_i32(tcgv_op); 4539fcf5ef2aSThomas Huth } 4540fcf5ef2aSThomas Huth 454150728199SRoman Kapl /* dcbzep */ 454250728199SRoman Kapl static void gen_dcbzep(DisasContext *ctx) 454350728199SRoman Kapl { 454450728199SRoman Kapl TCGv tcgv_addr; 454550728199SRoman Kapl TCGv_i32 tcgv_op; 454650728199SRoman Kapl 454750728199SRoman Kapl gen_set_access_type(ctx, ACCESS_CACHE); 454850728199SRoman Kapl tcgv_addr = tcg_temp_new(); 454950728199SRoman Kapl tcgv_op = tcg_const_i32(ctx->opcode & 0x03FF000); 455050728199SRoman Kapl gen_addr_reg_index(ctx, tcgv_addr); 455150728199SRoman Kapl gen_helper_dcbzep(cpu_env, tcgv_addr, tcgv_op); 455250728199SRoman Kapl tcg_temp_free(tcgv_addr); 455350728199SRoman Kapl tcg_temp_free_i32(tcgv_op); 455450728199SRoman Kapl } 455550728199SRoman Kapl 4556fcf5ef2aSThomas Huth /* dst / dstt */ 4557fcf5ef2aSThomas Huth static void gen_dst(DisasContext *ctx) 4558fcf5ef2aSThomas Huth { 4559fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 4560fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 4561fcf5ef2aSThomas Huth } else { 4562fcf5ef2aSThomas Huth /* interpreted as no-op */ 4563fcf5ef2aSThomas Huth } 4564fcf5ef2aSThomas Huth } 4565fcf5ef2aSThomas Huth 4566fcf5ef2aSThomas Huth /* dstst /dststt */ 4567fcf5ef2aSThomas Huth static void gen_dstst(DisasContext *ctx) 4568fcf5ef2aSThomas Huth { 4569fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 4570fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 4571fcf5ef2aSThomas Huth } else { 4572fcf5ef2aSThomas Huth /* interpreted as no-op */ 4573fcf5ef2aSThomas Huth } 4574fcf5ef2aSThomas Huth 4575fcf5ef2aSThomas Huth } 4576fcf5ef2aSThomas Huth 4577fcf5ef2aSThomas Huth /* dss / dssall */ 4578fcf5ef2aSThomas Huth static void gen_dss(DisasContext *ctx) 4579fcf5ef2aSThomas Huth { 4580fcf5ef2aSThomas Huth /* interpreted as no-op */ 4581fcf5ef2aSThomas Huth } 4582fcf5ef2aSThomas Huth 4583fcf5ef2aSThomas Huth /* icbi */ 4584fcf5ef2aSThomas Huth static void gen_icbi(DisasContext *ctx) 4585fcf5ef2aSThomas Huth { 4586fcf5ef2aSThomas Huth TCGv t0; 4587fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 4588fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4589fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 4590fcf5ef2aSThomas Huth gen_helper_icbi(cpu_env, t0); 4591fcf5ef2aSThomas Huth tcg_temp_free(t0); 4592fcf5ef2aSThomas Huth } 4593fcf5ef2aSThomas Huth 459450728199SRoman Kapl /* icbiep */ 459550728199SRoman Kapl static void gen_icbiep(DisasContext *ctx) 459650728199SRoman Kapl { 459750728199SRoman Kapl TCGv t0; 459850728199SRoman Kapl gen_set_access_type(ctx, ACCESS_CACHE); 459950728199SRoman Kapl t0 = tcg_temp_new(); 460050728199SRoman Kapl gen_addr_reg_index(ctx, t0); 460150728199SRoman Kapl gen_helper_icbiep(cpu_env, t0); 460250728199SRoman Kapl tcg_temp_free(t0); 460350728199SRoman Kapl } 460450728199SRoman Kapl 4605fcf5ef2aSThomas Huth /* Optional: */ 4606fcf5ef2aSThomas Huth /* dcba */ 4607fcf5ef2aSThomas Huth static void gen_dcba(DisasContext *ctx) 4608fcf5ef2aSThomas Huth { 4609fcf5ef2aSThomas Huth /* interpreted as no-op */ 4610fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a store by the MMU 4611fcf5ef2aSThomas Huth * but does not generate any exception 4612fcf5ef2aSThomas Huth */ 4613fcf5ef2aSThomas Huth } 4614fcf5ef2aSThomas Huth 4615fcf5ef2aSThomas Huth /*** Segment register manipulation ***/ 4616fcf5ef2aSThomas Huth /* Supervisor only: */ 4617fcf5ef2aSThomas Huth 4618fcf5ef2aSThomas Huth /* mfsr */ 4619fcf5ef2aSThomas Huth static void gen_mfsr(DisasContext *ctx) 4620fcf5ef2aSThomas Huth { 4621fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4622fcf5ef2aSThomas Huth GEN_PRIV; 4623fcf5ef2aSThomas Huth #else 4624fcf5ef2aSThomas Huth TCGv t0; 4625fcf5ef2aSThomas Huth 4626fcf5ef2aSThomas Huth CHK_SV; 4627fcf5ef2aSThomas Huth t0 = tcg_const_tl(SR(ctx->opcode)); 4628fcf5ef2aSThomas Huth gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 4629fcf5ef2aSThomas Huth tcg_temp_free(t0); 4630fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4631fcf5ef2aSThomas Huth } 4632fcf5ef2aSThomas Huth 4633fcf5ef2aSThomas Huth /* mfsrin */ 4634fcf5ef2aSThomas Huth static void gen_mfsrin(DisasContext *ctx) 4635fcf5ef2aSThomas Huth { 4636fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4637fcf5ef2aSThomas Huth GEN_PRIV; 4638fcf5ef2aSThomas Huth #else 4639fcf5ef2aSThomas Huth TCGv t0; 4640fcf5ef2aSThomas Huth 4641fcf5ef2aSThomas Huth CHK_SV; 4642fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4643e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4); 4644fcf5ef2aSThomas Huth gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 4645fcf5ef2aSThomas Huth tcg_temp_free(t0); 4646fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4647fcf5ef2aSThomas Huth } 4648fcf5ef2aSThomas Huth 4649fcf5ef2aSThomas Huth /* mtsr */ 4650fcf5ef2aSThomas Huth static void gen_mtsr(DisasContext *ctx) 4651fcf5ef2aSThomas Huth { 4652fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4653fcf5ef2aSThomas Huth GEN_PRIV; 4654fcf5ef2aSThomas Huth #else 4655fcf5ef2aSThomas Huth TCGv t0; 4656fcf5ef2aSThomas Huth 4657fcf5ef2aSThomas Huth CHK_SV; 4658fcf5ef2aSThomas Huth t0 = tcg_const_tl(SR(ctx->opcode)); 4659fcf5ef2aSThomas Huth gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]); 4660fcf5ef2aSThomas Huth tcg_temp_free(t0); 4661fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4662fcf5ef2aSThomas Huth } 4663fcf5ef2aSThomas Huth 4664fcf5ef2aSThomas Huth /* mtsrin */ 4665fcf5ef2aSThomas Huth static void gen_mtsrin(DisasContext *ctx) 4666fcf5ef2aSThomas Huth { 4667fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4668fcf5ef2aSThomas Huth GEN_PRIV; 4669fcf5ef2aSThomas Huth #else 4670fcf5ef2aSThomas Huth TCGv t0; 4671fcf5ef2aSThomas Huth CHK_SV; 4672fcf5ef2aSThomas Huth 4673fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4674e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4); 4675fcf5ef2aSThomas Huth gen_helper_store_sr(cpu_env, t0, cpu_gpr[rD(ctx->opcode)]); 4676fcf5ef2aSThomas Huth tcg_temp_free(t0); 4677fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4678fcf5ef2aSThomas Huth } 4679fcf5ef2aSThomas Huth 4680fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 4681fcf5ef2aSThomas Huth /* Specific implementation for PowerPC 64 "bridge" emulation using SLB */ 4682fcf5ef2aSThomas Huth 4683fcf5ef2aSThomas Huth /* mfsr */ 4684fcf5ef2aSThomas Huth static void gen_mfsr_64b(DisasContext *ctx) 4685fcf5ef2aSThomas Huth { 4686fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4687fcf5ef2aSThomas Huth GEN_PRIV; 4688fcf5ef2aSThomas Huth #else 4689fcf5ef2aSThomas Huth TCGv t0; 4690fcf5ef2aSThomas Huth 4691fcf5ef2aSThomas Huth CHK_SV; 4692fcf5ef2aSThomas Huth t0 = tcg_const_tl(SR(ctx->opcode)); 4693fcf5ef2aSThomas Huth gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 4694fcf5ef2aSThomas Huth tcg_temp_free(t0); 4695fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4696fcf5ef2aSThomas Huth } 4697fcf5ef2aSThomas Huth 4698fcf5ef2aSThomas Huth /* mfsrin */ 4699fcf5ef2aSThomas Huth static void gen_mfsrin_64b(DisasContext *ctx) 4700fcf5ef2aSThomas Huth { 4701fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4702fcf5ef2aSThomas Huth GEN_PRIV; 4703fcf5ef2aSThomas Huth #else 4704fcf5ef2aSThomas Huth TCGv t0; 4705fcf5ef2aSThomas Huth 4706fcf5ef2aSThomas Huth CHK_SV; 4707fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4708e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4); 4709fcf5ef2aSThomas Huth gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 4710fcf5ef2aSThomas Huth tcg_temp_free(t0); 4711fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4712fcf5ef2aSThomas Huth } 4713fcf5ef2aSThomas Huth 4714fcf5ef2aSThomas Huth /* mtsr */ 4715fcf5ef2aSThomas Huth static void gen_mtsr_64b(DisasContext *ctx) 4716fcf5ef2aSThomas Huth { 4717fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4718fcf5ef2aSThomas Huth GEN_PRIV; 4719fcf5ef2aSThomas Huth #else 4720fcf5ef2aSThomas Huth TCGv t0; 4721fcf5ef2aSThomas Huth 4722fcf5ef2aSThomas Huth CHK_SV; 4723fcf5ef2aSThomas Huth t0 = tcg_const_tl(SR(ctx->opcode)); 4724fcf5ef2aSThomas Huth gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]); 4725fcf5ef2aSThomas Huth tcg_temp_free(t0); 4726fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4727fcf5ef2aSThomas Huth } 4728fcf5ef2aSThomas Huth 4729fcf5ef2aSThomas Huth /* mtsrin */ 4730fcf5ef2aSThomas Huth static void gen_mtsrin_64b(DisasContext *ctx) 4731fcf5ef2aSThomas Huth { 4732fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4733fcf5ef2aSThomas Huth GEN_PRIV; 4734fcf5ef2aSThomas Huth #else 4735fcf5ef2aSThomas Huth TCGv t0; 4736fcf5ef2aSThomas Huth 4737fcf5ef2aSThomas Huth CHK_SV; 4738fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4739e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4); 4740fcf5ef2aSThomas Huth gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]); 4741fcf5ef2aSThomas Huth tcg_temp_free(t0); 4742fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4743fcf5ef2aSThomas Huth } 4744fcf5ef2aSThomas Huth 4745fcf5ef2aSThomas Huth /* slbmte */ 4746fcf5ef2aSThomas Huth static void gen_slbmte(DisasContext *ctx) 4747fcf5ef2aSThomas Huth { 4748fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4749fcf5ef2aSThomas Huth GEN_PRIV; 4750fcf5ef2aSThomas Huth #else 4751fcf5ef2aSThomas Huth CHK_SV; 4752fcf5ef2aSThomas Huth 4753fcf5ef2aSThomas Huth gen_helper_store_slb(cpu_env, cpu_gpr[rB(ctx->opcode)], 4754fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 4755fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4756fcf5ef2aSThomas Huth } 4757fcf5ef2aSThomas Huth 4758fcf5ef2aSThomas Huth static void gen_slbmfee(DisasContext *ctx) 4759fcf5ef2aSThomas Huth { 4760fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4761fcf5ef2aSThomas Huth GEN_PRIV; 4762fcf5ef2aSThomas Huth #else 4763fcf5ef2aSThomas Huth CHK_SV; 4764fcf5ef2aSThomas Huth 4765fcf5ef2aSThomas Huth gen_helper_load_slb_esid(cpu_gpr[rS(ctx->opcode)], cpu_env, 4766fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 4767fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4768fcf5ef2aSThomas Huth } 4769fcf5ef2aSThomas Huth 4770fcf5ef2aSThomas Huth static void gen_slbmfev(DisasContext *ctx) 4771fcf5ef2aSThomas Huth { 4772fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4773fcf5ef2aSThomas Huth GEN_PRIV; 4774fcf5ef2aSThomas Huth #else 4775fcf5ef2aSThomas Huth CHK_SV; 4776fcf5ef2aSThomas Huth 4777fcf5ef2aSThomas Huth gen_helper_load_slb_vsid(cpu_gpr[rS(ctx->opcode)], cpu_env, 4778fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 4779fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4780fcf5ef2aSThomas Huth } 4781fcf5ef2aSThomas Huth 4782fcf5ef2aSThomas Huth static void gen_slbfee_(DisasContext *ctx) 4783fcf5ef2aSThomas Huth { 4784fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4785fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG); 4786fcf5ef2aSThomas Huth #else 4787fcf5ef2aSThomas Huth TCGLabel *l1, *l2; 4788fcf5ef2aSThomas Huth 4789fcf5ef2aSThomas Huth if (unlikely(ctx->pr)) { 4790fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG); 4791fcf5ef2aSThomas Huth return; 4792fcf5ef2aSThomas Huth } 4793fcf5ef2aSThomas Huth gen_helper_find_slb_vsid(cpu_gpr[rS(ctx->opcode)], cpu_env, 4794fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 4795fcf5ef2aSThomas Huth l1 = gen_new_label(); 4796fcf5ef2aSThomas Huth l2 = gen_new_label(); 4797fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 4798fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rS(ctx->opcode)], -1, l1); 4799efa73196SNikunj A Dadhania tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], CRF_EQ); 4800fcf5ef2aSThomas Huth tcg_gen_br(l2); 4801fcf5ef2aSThomas Huth gen_set_label(l1); 4802fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rS(ctx->opcode)], 0); 4803fcf5ef2aSThomas Huth gen_set_label(l2); 4804fcf5ef2aSThomas Huth #endif 4805fcf5ef2aSThomas Huth } 4806fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 4807fcf5ef2aSThomas Huth 4808fcf5ef2aSThomas Huth /*** Lookaside buffer management ***/ 4809fcf5ef2aSThomas Huth /* Optional & supervisor only: */ 4810fcf5ef2aSThomas Huth 4811fcf5ef2aSThomas Huth /* tlbia */ 4812fcf5ef2aSThomas Huth static void gen_tlbia(DisasContext *ctx) 4813fcf5ef2aSThomas Huth { 4814fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4815fcf5ef2aSThomas Huth GEN_PRIV; 4816fcf5ef2aSThomas Huth #else 4817fcf5ef2aSThomas Huth CHK_HV; 4818fcf5ef2aSThomas Huth 4819fcf5ef2aSThomas Huth gen_helper_tlbia(cpu_env); 4820fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4821fcf5ef2aSThomas Huth } 4822fcf5ef2aSThomas Huth 4823fcf5ef2aSThomas Huth /* tlbiel */ 4824fcf5ef2aSThomas Huth static void gen_tlbiel(DisasContext *ctx) 4825fcf5ef2aSThomas Huth { 4826fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4827fcf5ef2aSThomas Huth GEN_PRIV; 4828fcf5ef2aSThomas Huth #else 4829fcf5ef2aSThomas Huth CHK_SV; 4830fcf5ef2aSThomas Huth 4831fcf5ef2aSThomas Huth gen_helper_tlbie(cpu_env, cpu_gpr[rB(ctx->opcode)]); 4832fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4833fcf5ef2aSThomas Huth } 4834fcf5ef2aSThomas Huth 4835fcf5ef2aSThomas Huth /* tlbie */ 4836fcf5ef2aSThomas Huth static void gen_tlbie(DisasContext *ctx) 4837fcf5ef2aSThomas Huth { 4838fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4839fcf5ef2aSThomas Huth GEN_PRIV; 4840fcf5ef2aSThomas Huth #else 4841fcf5ef2aSThomas Huth TCGv_i32 t1; 4842c6fd28fdSSuraj Jitindar Singh 4843c6fd28fdSSuraj Jitindar Singh if (ctx->gtse) { 484491c60f12SCédric Le Goater CHK_SV; /* If gtse is set then tlbie is supervisor privileged */ 4845c6fd28fdSSuraj Jitindar Singh } else { 4846c6fd28fdSSuraj Jitindar Singh CHK_HV; /* Else hypervisor privileged */ 4847c6fd28fdSSuraj Jitindar Singh } 4848fcf5ef2aSThomas Huth 4849fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 4850fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4851fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]); 4852fcf5ef2aSThomas Huth gen_helper_tlbie(cpu_env, t0); 4853fcf5ef2aSThomas Huth tcg_temp_free(t0); 4854fcf5ef2aSThomas Huth } else { 4855fcf5ef2aSThomas Huth gen_helper_tlbie(cpu_env, cpu_gpr[rB(ctx->opcode)]); 4856fcf5ef2aSThomas Huth } 4857fcf5ef2aSThomas Huth t1 = tcg_temp_new_i32(); 4858fcf5ef2aSThomas Huth tcg_gen_ld_i32(t1, cpu_env, offsetof(CPUPPCState, tlb_need_flush)); 4859fcf5ef2aSThomas Huth tcg_gen_ori_i32(t1, t1, TLB_NEED_GLOBAL_FLUSH); 4860fcf5ef2aSThomas Huth tcg_gen_st_i32(t1, cpu_env, offsetof(CPUPPCState, tlb_need_flush)); 4861fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 4862fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4863fcf5ef2aSThomas Huth } 4864fcf5ef2aSThomas Huth 4865fcf5ef2aSThomas Huth /* tlbsync */ 4866fcf5ef2aSThomas Huth static void gen_tlbsync(DisasContext *ctx) 4867fcf5ef2aSThomas Huth { 4868fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4869fcf5ef2aSThomas Huth GEN_PRIV; 4870fcf5ef2aSThomas Huth #else 487191c60f12SCédric Le Goater 487291c60f12SCédric Le Goater if (ctx->gtse) { 487391c60f12SCédric Le Goater CHK_SV; /* If gtse is set then tlbsync is supervisor privileged */ 487491c60f12SCédric Le Goater } else { 487591c60f12SCédric Le Goater CHK_HV; /* Else hypervisor privileged */ 487691c60f12SCédric Le Goater } 4877fcf5ef2aSThomas Huth 4878fcf5ef2aSThomas Huth /* BookS does both ptesync and tlbsync make tlbsync a nop for server */ 4879fcf5ef2aSThomas Huth if (ctx->insns_flags & PPC_BOOKE) { 4880fcf5ef2aSThomas Huth gen_check_tlb_flush(ctx, true); 4881fcf5ef2aSThomas Huth } 4882fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4883fcf5ef2aSThomas Huth } 4884fcf5ef2aSThomas Huth 4885fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 4886fcf5ef2aSThomas Huth /* slbia */ 4887fcf5ef2aSThomas Huth static void gen_slbia(DisasContext *ctx) 4888fcf5ef2aSThomas Huth { 4889fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4890fcf5ef2aSThomas Huth GEN_PRIV; 4891fcf5ef2aSThomas Huth #else 4892fcf5ef2aSThomas Huth CHK_SV; 4893fcf5ef2aSThomas Huth 4894fcf5ef2aSThomas Huth gen_helper_slbia(cpu_env); 4895fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4896fcf5ef2aSThomas Huth } 4897fcf5ef2aSThomas Huth 4898fcf5ef2aSThomas Huth /* slbie */ 4899fcf5ef2aSThomas Huth static void gen_slbie(DisasContext *ctx) 4900fcf5ef2aSThomas Huth { 4901fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4902fcf5ef2aSThomas Huth GEN_PRIV; 4903fcf5ef2aSThomas Huth #else 4904fcf5ef2aSThomas Huth CHK_SV; 4905fcf5ef2aSThomas Huth 4906fcf5ef2aSThomas Huth gen_helper_slbie(cpu_env, cpu_gpr[rB(ctx->opcode)]); 4907fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4908fcf5ef2aSThomas Huth } 4909a63f1dfcSNikunj A Dadhania 4910a63f1dfcSNikunj A Dadhania /* slbieg */ 4911a63f1dfcSNikunj A Dadhania static void gen_slbieg(DisasContext *ctx) 4912a63f1dfcSNikunj A Dadhania { 4913a63f1dfcSNikunj A Dadhania #if defined(CONFIG_USER_ONLY) 4914a63f1dfcSNikunj A Dadhania GEN_PRIV; 4915a63f1dfcSNikunj A Dadhania #else 4916a63f1dfcSNikunj A Dadhania CHK_SV; 4917a63f1dfcSNikunj A Dadhania 4918a63f1dfcSNikunj A Dadhania gen_helper_slbieg(cpu_env, cpu_gpr[rB(ctx->opcode)]); 4919a63f1dfcSNikunj A Dadhania #endif /* defined(CONFIG_USER_ONLY) */ 4920a63f1dfcSNikunj A Dadhania } 4921a63f1dfcSNikunj A Dadhania 492262d897caSNikunj A Dadhania /* slbsync */ 492362d897caSNikunj A Dadhania static void gen_slbsync(DisasContext *ctx) 492462d897caSNikunj A Dadhania { 492562d897caSNikunj A Dadhania #if defined(CONFIG_USER_ONLY) 492662d897caSNikunj A Dadhania GEN_PRIV; 492762d897caSNikunj A Dadhania #else 492862d897caSNikunj A Dadhania CHK_SV; 492962d897caSNikunj A Dadhania gen_check_tlb_flush(ctx, true); 493062d897caSNikunj A Dadhania #endif /* defined(CONFIG_USER_ONLY) */ 493162d897caSNikunj A Dadhania } 493262d897caSNikunj A Dadhania 4933fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 4934fcf5ef2aSThomas Huth 4935fcf5ef2aSThomas Huth /*** External control ***/ 4936fcf5ef2aSThomas Huth /* Optional: */ 4937fcf5ef2aSThomas Huth 4938fcf5ef2aSThomas Huth /* eciwx */ 4939fcf5ef2aSThomas Huth static void gen_eciwx(DisasContext *ctx) 4940fcf5ef2aSThomas Huth { 4941fcf5ef2aSThomas Huth TCGv t0; 4942fcf5ef2aSThomas Huth /* Should check EAR[E] ! */ 4943fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_EXT); 4944fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4945fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 4946c674a983SRichard Henderson tcg_gen_qemu_ld_tl(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx, 4947c674a983SRichard Henderson DEF_MEMOP(MO_UL | MO_ALIGN)); 4948fcf5ef2aSThomas Huth tcg_temp_free(t0); 4949fcf5ef2aSThomas Huth } 4950fcf5ef2aSThomas Huth 4951fcf5ef2aSThomas Huth /* ecowx */ 4952fcf5ef2aSThomas Huth static void gen_ecowx(DisasContext *ctx) 4953fcf5ef2aSThomas Huth { 4954fcf5ef2aSThomas Huth TCGv t0; 4955fcf5ef2aSThomas Huth /* Should check EAR[E] ! */ 4956fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_EXT); 4957fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4958fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 4959c674a983SRichard Henderson tcg_gen_qemu_st_tl(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx, 4960c674a983SRichard Henderson DEF_MEMOP(MO_UL | MO_ALIGN)); 4961fcf5ef2aSThomas Huth tcg_temp_free(t0); 4962fcf5ef2aSThomas Huth } 4963fcf5ef2aSThomas Huth 4964fcf5ef2aSThomas Huth /* PowerPC 601 specific instructions */ 4965fcf5ef2aSThomas Huth 4966fcf5ef2aSThomas Huth /* abs - abs. */ 4967fcf5ef2aSThomas Huth static void gen_abs(DisasContext *ctx) 4968fcf5ef2aSThomas Huth { 4969fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 4970fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 4971fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l1); 4972fcf5ef2aSThomas Huth tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4973fcf5ef2aSThomas Huth tcg_gen_br(l2); 4974fcf5ef2aSThomas Huth gen_set_label(l1); 4975fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4976fcf5ef2aSThomas Huth gen_set_label(l2); 4977fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4978fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 4979fcf5ef2aSThomas Huth } 4980fcf5ef2aSThomas Huth 4981fcf5ef2aSThomas Huth /* abso - abso. */ 4982fcf5ef2aSThomas Huth static void gen_abso(DisasContext *ctx) 4983fcf5ef2aSThomas Huth { 4984fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 4985fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 4986fcf5ef2aSThomas Huth TCGLabel *l3 = gen_new_label(); 4987fcf5ef2aSThomas Huth /* Start with XER OV disabled, the most likely case */ 4988fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 4989fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l2); 4990fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_NE, cpu_gpr[rA(ctx->opcode)], 0x80000000, l1); 4991fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 1); 4992fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_so, 1); 4993fcf5ef2aSThomas Huth tcg_gen_br(l2); 4994fcf5ef2aSThomas Huth gen_set_label(l1); 4995fcf5ef2aSThomas Huth tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4996fcf5ef2aSThomas Huth tcg_gen_br(l3); 4997fcf5ef2aSThomas Huth gen_set_label(l2); 4998fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4999fcf5ef2aSThomas Huth gen_set_label(l3); 5000fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5001fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5002fcf5ef2aSThomas Huth } 5003fcf5ef2aSThomas Huth 5004fcf5ef2aSThomas Huth /* clcs */ 5005fcf5ef2aSThomas Huth static void gen_clcs(DisasContext *ctx) 5006fcf5ef2aSThomas Huth { 5007fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(rA(ctx->opcode)); 5008fcf5ef2aSThomas Huth gen_helper_clcs(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 5009fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 5010fcf5ef2aSThomas Huth /* Rc=1 sets CR0 to an undefined state */ 5011fcf5ef2aSThomas Huth } 5012fcf5ef2aSThomas Huth 5013fcf5ef2aSThomas Huth /* div - div. */ 5014fcf5ef2aSThomas Huth static void gen_div(DisasContext *ctx) 5015fcf5ef2aSThomas Huth { 5016fcf5ef2aSThomas Huth gen_helper_div(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)], 5017fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 5018fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5019fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5020fcf5ef2aSThomas Huth } 5021fcf5ef2aSThomas Huth 5022fcf5ef2aSThomas Huth /* divo - divo. */ 5023fcf5ef2aSThomas Huth static void gen_divo(DisasContext *ctx) 5024fcf5ef2aSThomas Huth { 5025fcf5ef2aSThomas Huth gen_helper_divo(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)], 5026fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 5027fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5028fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5029fcf5ef2aSThomas Huth } 5030fcf5ef2aSThomas Huth 5031fcf5ef2aSThomas Huth /* divs - divs. */ 5032fcf5ef2aSThomas Huth static void gen_divs(DisasContext *ctx) 5033fcf5ef2aSThomas Huth { 5034fcf5ef2aSThomas Huth gen_helper_divs(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)], 5035fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 5036fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5037fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5038fcf5ef2aSThomas Huth } 5039fcf5ef2aSThomas Huth 5040fcf5ef2aSThomas Huth /* divso - divso. */ 5041fcf5ef2aSThomas Huth static void gen_divso(DisasContext *ctx) 5042fcf5ef2aSThomas Huth { 5043fcf5ef2aSThomas Huth gen_helper_divso(cpu_gpr[rD(ctx->opcode)], cpu_env, 5044fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 5045fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5046fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5047fcf5ef2aSThomas Huth } 5048fcf5ef2aSThomas Huth 5049fcf5ef2aSThomas Huth /* doz - doz. */ 5050fcf5ef2aSThomas Huth static void gen_doz(DisasContext *ctx) 5051fcf5ef2aSThomas Huth { 5052fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5053fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5054fcf5ef2aSThomas Huth tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1); 5055fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5056fcf5ef2aSThomas Huth tcg_gen_br(l2); 5057fcf5ef2aSThomas Huth gen_set_label(l1); 5058fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0); 5059fcf5ef2aSThomas Huth gen_set_label(l2); 5060fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5061fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5062fcf5ef2aSThomas Huth } 5063fcf5ef2aSThomas Huth 5064fcf5ef2aSThomas Huth /* dozo - dozo. */ 5065fcf5ef2aSThomas Huth static void gen_dozo(DisasContext *ctx) 5066fcf5ef2aSThomas Huth { 5067fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5068fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5069fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5070fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5071fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 5072fcf5ef2aSThomas Huth /* Start with XER OV disabled, the most likely case */ 5073fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 5074fcf5ef2aSThomas Huth tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1); 5075fcf5ef2aSThomas Huth tcg_gen_sub_tl(t0, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5076fcf5ef2aSThomas Huth tcg_gen_xor_tl(t1, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5077fcf5ef2aSThomas Huth tcg_gen_xor_tl(t2, cpu_gpr[rA(ctx->opcode)], t0); 5078fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, t1, t2); 5079fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0); 5080fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2); 5081fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 1); 5082fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_so, 1); 5083fcf5ef2aSThomas Huth tcg_gen_br(l2); 5084fcf5ef2aSThomas Huth gen_set_label(l1); 5085fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0); 5086fcf5ef2aSThomas Huth gen_set_label(l2); 5087fcf5ef2aSThomas Huth tcg_temp_free(t0); 5088fcf5ef2aSThomas Huth tcg_temp_free(t1); 5089fcf5ef2aSThomas Huth tcg_temp_free(t2); 5090fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5091fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5092fcf5ef2aSThomas Huth } 5093fcf5ef2aSThomas Huth 5094fcf5ef2aSThomas Huth /* dozi */ 5095fcf5ef2aSThomas Huth static void gen_dozi(DisasContext *ctx) 5096fcf5ef2aSThomas Huth { 5097fcf5ef2aSThomas Huth target_long simm = SIMM(ctx->opcode); 5098fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5099fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5100fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_LT, cpu_gpr[rA(ctx->opcode)], simm, l1); 5101fcf5ef2aSThomas Huth tcg_gen_subfi_tl(cpu_gpr[rD(ctx->opcode)], simm, cpu_gpr[rA(ctx->opcode)]); 5102fcf5ef2aSThomas Huth tcg_gen_br(l2); 5103fcf5ef2aSThomas Huth gen_set_label(l1); 5104fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0); 5105fcf5ef2aSThomas Huth gen_set_label(l2); 5106fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5107fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5108fcf5ef2aSThomas Huth } 5109fcf5ef2aSThomas Huth 5110fcf5ef2aSThomas Huth /* lscbx - lscbx. */ 5111fcf5ef2aSThomas Huth static void gen_lscbx(DisasContext *ctx) 5112fcf5ef2aSThomas Huth { 5113fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5114fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode)); 5115fcf5ef2aSThomas Huth TCGv_i32 t2 = tcg_const_i32(rA(ctx->opcode)); 5116fcf5ef2aSThomas Huth TCGv_i32 t3 = tcg_const_i32(rB(ctx->opcode)); 5117fcf5ef2aSThomas Huth 5118fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 5119fcf5ef2aSThomas Huth gen_helper_lscbx(t0, cpu_env, t0, t1, t2, t3); 5120fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 5121fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 5122fcf5ef2aSThomas Huth tcg_temp_free_i32(t3); 5123fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F); 5124fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_xer, cpu_xer, t0); 5125fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5126fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t0); 5127fcf5ef2aSThomas Huth tcg_temp_free(t0); 5128fcf5ef2aSThomas Huth } 5129fcf5ef2aSThomas Huth 5130fcf5ef2aSThomas Huth /* maskg - maskg. */ 5131fcf5ef2aSThomas Huth static void gen_maskg(DisasContext *ctx) 5132fcf5ef2aSThomas Huth { 5133fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5134fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5135fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5136fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 5137fcf5ef2aSThomas Huth TCGv t3 = tcg_temp_new(); 5138fcf5ef2aSThomas Huth tcg_gen_movi_tl(t3, 0xFFFFFFFF); 5139fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F); 5140fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rS(ctx->opcode)], 0x1F); 5141fcf5ef2aSThomas Huth tcg_gen_addi_tl(t2, t0, 1); 5142fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, t3, t2); 5143fcf5ef2aSThomas Huth tcg_gen_shr_tl(t3, t3, t1); 5144fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], t2, t3); 5145fcf5ef2aSThomas Huth tcg_gen_brcond_tl(TCG_COND_GE, t0, t1, l1); 5146fcf5ef2aSThomas Huth tcg_gen_neg_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5147fcf5ef2aSThomas Huth gen_set_label(l1); 5148fcf5ef2aSThomas Huth tcg_temp_free(t0); 5149fcf5ef2aSThomas Huth tcg_temp_free(t1); 5150fcf5ef2aSThomas Huth tcg_temp_free(t2); 5151fcf5ef2aSThomas Huth tcg_temp_free(t3); 5152fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5153fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5154fcf5ef2aSThomas Huth } 5155fcf5ef2aSThomas Huth 5156fcf5ef2aSThomas Huth /* maskir - maskir. */ 5157fcf5ef2aSThomas Huth static void gen_maskir(DisasContext *ctx) 5158fcf5ef2aSThomas Huth { 5159fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5160fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5161fcf5ef2aSThomas Huth tcg_gen_and_tl(t0, cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 5162fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 5163fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5164fcf5ef2aSThomas Huth tcg_temp_free(t0); 5165fcf5ef2aSThomas Huth tcg_temp_free(t1); 5166fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5167fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5168fcf5ef2aSThomas Huth } 5169fcf5ef2aSThomas Huth 5170fcf5ef2aSThomas Huth /* mul - mul. */ 5171fcf5ef2aSThomas Huth static void gen_mul(DisasContext *ctx) 5172fcf5ef2aSThomas Huth { 5173fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 5174fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 5175fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 5176fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]); 5177fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]); 5178fcf5ef2aSThomas Huth tcg_gen_mul_i64(t0, t0, t1); 5179fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(t2, t0); 5180fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t2); 5181fcf5ef2aSThomas Huth tcg_gen_shri_i64(t1, t0, 32); 5182fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1); 5183fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 5184fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 5185fcf5ef2aSThomas Huth tcg_temp_free(t2); 5186fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5187fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5188fcf5ef2aSThomas Huth } 5189fcf5ef2aSThomas Huth 5190fcf5ef2aSThomas Huth /* mulo - mulo. */ 5191fcf5ef2aSThomas Huth static void gen_mulo(DisasContext *ctx) 5192fcf5ef2aSThomas Huth { 5193fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5194fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 5195fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 5196fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 5197fcf5ef2aSThomas Huth /* Start with XER OV disabled, the most likely case */ 5198fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 5199fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]); 5200fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]); 5201fcf5ef2aSThomas Huth tcg_gen_mul_i64(t0, t0, t1); 5202fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(t2, t0); 5203fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t2); 5204fcf5ef2aSThomas Huth tcg_gen_shri_i64(t1, t0, 32); 5205fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1); 5206fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, t0); 5207fcf5ef2aSThomas Huth tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1); 5208fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 1); 5209fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_so, 1); 5210fcf5ef2aSThomas Huth gen_set_label(l1); 5211fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 5212fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 5213fcf5ef2aSThomas Huth tcg_temp_free(t2); 5214fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5215fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5216fcf5ef2aSThomas Huth } 5217fcf5ef2aSThomas Huth 5218fcf5ef2aSThomas Huth /* nabs - nabs. */ 5219fcf5ef2aSThomas Huth static void gen_nabs(DisasContext *ctx) 5220fcf5ef2aSThomas Huth { 5221fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5222fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5223fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1); 5224fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5225fcf5ef2aSThomas Huth tcg_gen_br(l2); 5226fcf5ef2aSThomas Huth gen_set_label(l1); 5227fcf5ef2aSThomas Huth tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5228fcf5ef2aSThomas Huth gen_set_label(l2); 5229fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5230fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5231fcf5ef2aSThomas Huth } 5232fcf5ef2aSThomas Huth 5233fcf5ef2aSThomas Huth /* nabso - nabso. */ 5234fcf5ef2aSThomas Huth static void gen_nabso(DisasContext *ctx) 5235fcf5ef2aSThomas Huth { 5236fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5237fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5238fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1); 5239fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5240fcf5ef2aSThomas Huth tcg_gen_br(l2); 5241fcf5ef2aSThomas Huth gen_set_label(l1); 5242fcf5ef2aSThomas Huth tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5243fcf5ef2aSThomas Huth gen_set_label(l2); 5244fcf5ef2aSThomas Huth /* nabs never overflows */ 5245fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 5246fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5247fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5248fcf5ef2aSThomas Huth } 5249fcf5ef2aSThomas Huth 5250fcf5ef2aSThomas Huth /* rlmi - rlmi. */ 5251fcf5ef2aSThomas Huth static void gen_rlmi(DisasContext *ctx) 5252fcf5ef2aSThomas Huth { 5253fcf5ef2aSThomas Huth uint32_t mb = MB(ctx->opcode); 5254fcf5ef2aSThomas Huth uint32_t me = ME(ctx->opcode); 5255fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5256fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F); 5257fcf5ef2aSThomas Huth tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 5258fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t0, MASK(mb, me)); 5259fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~MASK(mb, me)); 5260fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], t0); 5261fcf5ef2aSThomas Huth tcg_temp_free(t0); 5262fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5263fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5264fcf5ef2aSThomas Huth } 5265fcf5ef2aSThomas Huth 5266fcf5ef2aSThomas Huth /* rrib - rrib. */ 5267fcf5ef2aSThomas Huth static void gen_rrib(DisasContext *ctx) 5268fcf5ef2aSThomas Huth { 5269fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5270fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5271fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F); 5272fcf5ef2aSThomas Huth tcg_gen_movi_tl(t1, 0x80000000); 5273fcf5ef2aSThomas Huth tcg_gen_shr_tl(t1, t1, t0); 5274fcf5ef2aSThomas Huth tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 5275fcf5ef2aSThomas Huth tcg_gen_and_tl(t0, t0, t1); 5276fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], t1); 5277fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5278fcf5ef2aSThomas Huth tcg_temp_free(t0); 5279fcf5ef2aSThomas Huth tcg_temp_free(t1); 5280fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5281fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5282fcf5ef2aSThomas Huth } 5283fcf5ef2aSThomas Huth 5284fcf5ef2aSThomas Huth /* sle - sle. */ 5285fcf5ef2aSThomas Huth static void gen_sle(DisasContext *ctx) 5286fcf5ef2aSThomas Huth { 5287fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5288fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5289fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F); 5290fcf5ef2aSThomas Huth tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1); 5291fcf5ef2aSThomas Huth tcg_gen_subfi_tl(t1, 32, t1); 5292fcf5ef2aSThomas Huth tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1); 5293fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5294fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5295fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5296fcf5ef2aSThomas Huth tcg_temp_free(t0); 5297fcf5ef2aSThomas Huth tcg_temp_free(t1); 5298fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5299fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5300fcf5ef2aSThomas Huth } 5301fcf5ef2aSThomas Huth 5302fcf5ef2aSThomas Huth /* sleq - sleq. */ 5303fcf5ef2aSThomas Huth static void gen_sleq(DisasContext *ctx) 5304fcf5ef2aSThomas Huth { 5305fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5306fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5307fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 5308fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F); 5309fcf5ef2aSThomas Huth tcg_gen_movi_tl(t2, 0xFFFFFFFF); 5310fcf5ef2aSThomas Huth tcg_gen_shl_tl(t2, t2, t0); 5311fcf5ef2aSThomas Huth tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 5312fcf5ef2aSThomas Huth gen_load_spr(t1, SPR_MQ); 5313fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5314fcf5ef2aSThomas Huth tcg_gen_and_tl(t0, t0, t2); 5315fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, t1, t2); 5316fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5317fcf5ef2aSThomas Huth tcg_temp_free(t0); 5318fcf5ef2aSThomas Huth tcg_temp_free(t1); 5319fcf5ef2aSThomas Huth tcg_temp_free(t2); 5320fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5321fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5322fcf5ef2aSThomas Huth } 5323fcf5ef2aSThomas Huth 5324fcf5ef2aSThomas Huth /* sliq - sliq. */ 5325fcf5ef2aSThomas Huth static void gen_sliq(DisasContext *ctx) 5326fcf5ef2aSThomas Huth { 5327fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 5328fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5329fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5330fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh); 5331fcf5ef2aSThomas Huth tcg_gen_shri_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh); 5332fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5333fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5334fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5335fcf5ef2aSThomas Huth tcg_temp_free(t0); 5336fcf5ef2aSThomas Huth tcg_temp_free(t1); 5337fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5338fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5339fcf5ef2aSThomas Huth } 5340fcf5ef2aSThomas Huth 5341fcf5ef2aSThomas Huth /* slliq - slliq. */ 5342fcf5ef2aSThomas Huth static void gen_slliq(DisasContext *ctx) 5343fcf5ef2aSThomas Huth { 5344fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 5345fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5346fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5347fcf5ef2aSThomas Huth tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh); 5348fcf5ef2aSThomas Huth gen_load_spr(t1, SPR_MQ); 5349fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5350fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU << sh)); 5351fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU << sh)); 5352fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5353fcf5ef2aSThomas Huth tcg_temp_free(t0); 5354fcf5ef2aSThomas Huth tcg_temp_free(t1); 5355fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5356fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5357fcf5ef2aSThomas Huth } 5358fcf5ef2aSThomas Huth 5359fcf5ef2aSThomas Huth /* sllq - sllq. */ 5360fcf5ef2aSThomas Huth static void gen_sllq(DisasContext *ctx) 5361fcf5ef2aSThomas Huth { 5362fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5363fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5364fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_local_new(); 5365fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_local_new(); 5366fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_local_new(); 5367fcf5ef2aSThomas Huth tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F); 5368fcf5ef2aSThomas Huth tcg_gen_movi_tl(t1, 0xFFFFFFFF); 5369fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, t1, t2); 5370fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20); 5371fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1); 5372fcf5ef2aSThomas Huth gen_load_spr(t0, SPR_MQ); 5373fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5374fcf5ef2aSThomas Huth tcg_gen_br(l2); 5375fcf5ef2aSThomas Huth gen_set_label(l1); 5376fcf5ef2aSThomas Huth tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t2); 5377fcf5ef2aSThomas Huth gen_load_spr(t2, SPR_MQ); 5378fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, t2, t1); 5379fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5380fcf5ef2aSThomas Huth gen_set_label(l2); 5381fcf5ef2aSThomas Huth tcg_temp_free(t0); 5382fcf5ef2aSThomas Huth tcg_temp_free(t1); 5383fcf5ef2aSThomas Huth tcg_temp_free(t2); 5384fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5385fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5386fcf5ef2aSThomas Huth } 5387fcf5ef2aSThomas Huth 5388fcf5ef2aSThomas Huth /* slq - slq. */ 5389fcf5ef2aSThomas Huth static void gen_slq(DisasContext *ctx) 5390fcf5ef2aSThomas Huth { 5391fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5392fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5393fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5394fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F); 5395fcf5ef2aSThomas Huth tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1); 5396fcf5ef2aSThomas Huth tcg_gen_subfi_tl(t1, 32, t1); 5397fcf5ef2aSThomas Huth tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1); 5398fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5399fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5400fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20); 5401fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5402fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1); 5403fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0); 5404fcf5ef2aSThomas Huth gen_set_label(l1); 5405fcf5ef2aSThomas Huth tcg_temp_free(t0); 5406fcf5ef2aSThomas Huth tcg_temp_free(t1); 5407fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5408fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5409fcf5ef2aSThomas Huth } 5410fcf5ef2aSThomas Huth 5411fcf5ef2aSThomas Huth /* sraiq - sraiq. */ 5412fcf5ef2aSThomas Huth static void gen_sraiq(DisasContext *ctx) 5413fcf5ef2aSThomas Huth { 5414fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 5415fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5416fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5417fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5418fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh); 5419fcf5ef2aSThomas Huth tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh); 5420fcf5ef2aSThomas Huth tcg_gen_or_tl(t0, t0, t1); 5421fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5422fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 0); 5423fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1); 5424fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1); 5425fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 1); 5426fcf5ef2aSThomas Huth gen_set_label(l1); 5427fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh); 5428fcf5ef2aSThomas Huth tcg_temp_free(t0); 5429fcf5ef2aSThomas Huth tcg_temp_free(t1); 5430fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5431fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5432fcf5ef2aSThomas Huth } 5433fcf5ef2aSThomas Huth 5434fcf5ef2aSThomas Huth /* sraq - sraq. */ 5435fcf5ef2aSThomas Huth static void gen_sraq(DisasContext *ctx) 5436fcf5ef2aSThomas Huth { 5437fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5438fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5439fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5440fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_local_new(); 5441fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_local_new(); 5442fcf5ef2aSThomas Huth tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F); 5443fcf5ef2aSThomas Huth tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2); 5444fcf5ef2aSThomas Huth tcg_gen_sar_tl(t1, cpu_gpr[rS(ctx->opcode)], t2); 5445fcf5ef2aSThomas Huth tcg_gen_subfi_tl(t2, 32, t2); 5446fcf5ef2aSThomas Huth tcg_gen_shl_tl(t2, cpu_gpr[rS(ctx->opcode)], t2); 5447fcf5ef2aSThomas Huth tcg_gen_or_tl(t0, t0, t2); 5448fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5449fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20); 5450fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l1); 5451fcf5ef2aSThomas Huth tcg_gen_mov_tl(t2, cpu_gpr[rS(ctx->opcode)]); 5452fcf5ef2aSThomas Huth tcg_gen_sari_tl(t1, cpu_gpr[rS(ctx->opcode)], 31); 5453fcf5ef2aSThomas Huth gen_set_label(l1); 5454fcf5ef2aSThomas Huth tcg_temp_free(t0); 5455fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t1); 5456fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 0); 5457fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2); 5458fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l2); 5459fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 1); 5460fcf5ef2aSThomas Huth gen_set_label(l2); 5461fcf5ef2aSThomas Huth tcg_temp_free(t1); 5462fcf5ef2aSThomas Huth tcg_temp_free(t2); 5463fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5464fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5465fcf5ef2aSThomas Huth } 5466fcf5ef2aSThomas Huth 5467fcf5ef2aSThomas Huth /* sre - sre. */ 5468fcf5ef2aSThomas Huth static void gen_sre(DisasContext *ctx) 5469fcf5ef2aSThomas Huth { 5470fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5471fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5472fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F); 5473fcf5ef2aSThomas Huth tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1); 5474fcf5ef2aSThomas Huth tcg_gen_subfi_tl(t1, 32, t1); 5475fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1); 5476fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5477fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5478fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5479fcf5ef2aSThomas Huth tcg_temp_free(t0); 5480fcf5ef2aSThomas Huth tcg_temp_free(t1); 5481fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5482fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5483fcf5ef2aSThomas Huth } 5484fcf5ef2aSThomas Huth 5485fcf5ef2aSThomas Huth /* srea - srea. */ 5486fcf5ef2aSThomas Huth static void gen_srea(DisasContext *ctx) 5487fcf5ef2aSThomas Huth { 5488fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5489fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5490fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F); 5491fcf5ef2aSThomas Huth tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1); 5492fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5493fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t1); 5494fcf5ef2aSThomas Huth tcg_temp_free(t0); 5495fcf5ef2aSThomas Huth tcg_temp_free(t1); 5496fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5497fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5498fcf5ef2aSThomas Huth } 5499fcf5ef2aSThomas Huth 5500fcf5ef2aSThomas Huth /* sreq */ 5501fcf5ef2aSThomas Huth static void gen_sreq(DisasContext *ctx) 5502fcf5ef2aSThomas Huth { 5503fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5504fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5505fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 5506fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F); 5507fcf5ef2aSThomas Huth tcg_gen_movi_tl(t1, 0xFFFFFFFF); 5508fcf5ef2aSThomas Huth tcg_gen_shr_tl(t1, t1, t0); 5509fcf5ef2aSThomas Huth tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 5510fcf5ef2aSThomas Huth gen_load_spr(t2, SPR_MQ); 5511fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5512fcf5ef2aSThomas Huth tcg_gen_and_tl(t0, t0, t1); 5513fcf5ef2aSThomas Huth tcg_gen_andc_tl(t2, t2, t1); 5514fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t2); 5515fcf5ef2aSThomas Huth tcg_temp_free(t0); 5516fcf5ef2aSThomas Huth tcg_temp_free(t1); 5517fcf5ef2aSThomas Huth tcg_temp_free(t2); 5518fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5519fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5520fcf5ef2aSThomas Huth } 5521fcf5ef2aSThomas Huth 5522fcf5ef2aSThomas Huth /* sriq */ 5523fcf5ef2aSThomas Huth static void gen_sriq(DisasContext *ctx) 5524fcf5ef2aSThomas Huth { 5525fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 5526fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5527fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5528fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh); 5529fcf5ef2aSThomas Huth tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh); 5530fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5531fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5532fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5533fcf5ef2aSThomas Huth tcg_temp_free(t0); 5534fcf5ef2aSThomas Huth tcg_temp_free(t1); 5535fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5536fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5537fcf5ef2aSThomas Huth } 5538fcf5ef2aSThomas Huth 5539fcf5ef2aSThomas Huth /* srliq */ 5540fcf5ef2aSThomas Huth static void gen_srliq(DisasContext *ctx) 5541fcf5ef2aSThomas Huth { 5542fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 5543fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5544fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5545fcf5ef2aSThomas Huth tcg_gen_rotri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh); 5546fcf5ef2aSThomas Huth gen_load_spr(t1, SPR_MQ); 5547fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5548fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU >> sh)); 5549fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU >> sh)); 5550fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5551fcf5ef2aSThomas Huth tcg_temp_free(t0); 5552fcf5ef2aSThomas Huth tcg_temp_free(t1); 5553fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5554fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5555fcf5ef2aSThomas Huth } 5556fcf5ef2aSThomas Huth 5557fcf5ef2aSThomas Huth /* srlq */ 5558fcf5ef2aSThomas Huth static void gen_srlq(DisasContext *ctx) 5559fcf5ef2aSThomas Huth { 5560fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5561fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5562fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_local_new(); 5563fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_local_new(); 5564fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_local_new(); 5565fcf5ef2aSThomas Huth tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F); 5566fcf5ef2aSThomas Huth tcg_gen_movi_tl(t1, 0xFFFFFFFF); 5567fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, t1, t2); 5568fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20); 5569fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1); 5570fcf5ef2aSThomas Huth gen_load_spr(t0, SPR_MQ); 5571fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t2); 5572fcf5ef2aSThomas Huth tcg_gen_br(l2); 5573fcf5ef2aSThomas Huth gen_set_label(l1); 5574fcf5ef2aSThomas Huth tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2); 5575fcf5ef2aSThomas Huth tcg_gen_and_tl(t0, t0, t2); 5576fcf5ef2aSThomas Huth gen_load_spr(t1, SPR_MQ); 5577fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, t1, t2); 5578fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5579fcf5ef2aSThomas Huth gen_set_label(l2); 5580fcf5ef2aSThomas Huth tcg_temp_free(t0); 5581fcf5ef2aSThomas Huth tcg_temp_free(t1); 5582fcf5ef2aSThomas Huth tcg_temp_free(t2); 5583fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5584fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5585fcf5ef2aSThomas Huth } 5586fcf5ef2aSThomas Huth 5587fcf5ef2aSThomas Huth /* srq */ 5588fcf5ef2aSThomas Huth static void gen_srq(DisasContext *ctx) 5589fcf5ef2aSThomas Huth { 5590fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5591fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5592fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5593fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F); 5594fcf5ef2aSThomas Huth tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1); 5595fcf5ef2aSThomas Huth tcg_gen_subfi_tl(t1, 32, t1); 5596fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1); 5597fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5598fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5599fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20); 5600fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5601fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1); 5602fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0); 5603fcf5ef2aSThomas Huth gen_set_label(l1); 5604fcf5ef2aSThomas Huth tcg_temp_free(t0); 5605fcf5ef2aSThomas Huth tcg_temp_free(t1); 5606fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5607fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5608fcf5ef2aSThomas Huth } 5609fcf5ef2aSThomas Huth 5610fcf5ef2aSThomas Huth /* PowerPC 602 specific instructions */ 5611fcf5ef2aSThomas Huth 5612fcf5ef2aSThomas Huth /* dsa */ 5613fcf5ef2aSThomas Huth static void gen_dsa(DisasContext *ctx) 5614fcf5ef2aSThomas Huth { 5615fcf5ef2aSThomas Huth /* XXX: TODO */ 5616fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 5617fcf5ef2aSThomas Huth } 5618fcf5ef2aSThomas Huth 5619fcf5ef2aSThomas Huth /* esa */ 5620fcf5ef2aSThomas Huth static void gen_esa(DisasContext *ctx) 5621fcf5ef2aSThomas Huth { 5622fcf5ef2aSThomas Huth /* XXX: TODO */ 5623fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 5624fcf5ef2aSThomas Huth } 5625fcf5ef2aSThomas Huth 5626fcf5ef2aSThomas Huth /* mfrom */ 5627fcf5ef2aSThomas Huth static void gen_mfrom(DisasContext *ctx) 5628fcf5ef2aSThomas Huth { 5629fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5630fcf5ef2aSThomas Huth GEN_PRIV; 5631fcf5ef2aSThomas Huth #else 5632fcf5ef2aSThomas Huth CHK_SV; 5633fcf5ef2aSThomas Huth gen_helper_602_mfrom(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5634fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5635fcf5ef2aSThomas Huth } 5636fcf5ef2aSThomas Huth 5637fcf5ef2aSThomas Huth /* 602 - 603 - G2 TLB management */ 5638fcf5ef2aSThomas Huth 5639fcf5ef2aSThomas Huth /* tlbld */ 5640fcf5ef2aSThomas Huth static void gen_tlbld_6xx(DisasContext *ctx) 5641fcf5ef2aSThomas Huth { 5642fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5643fcf5ef2aSThomas Huth GEN_PRIV; 5644fcf5ef2aSThomas Huth #else 5645fcf5ef2aSThomas Huth CHK_SV; 5646fcf5ef2aSThomas Huth gen_helper_6xx_tlbd(cpu_env, cpu_gpr[rB(ctx->opcode)]); 5647fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5648fcf5ef2aSThomas Huth } 5649fcf5ef2aSThomas Huth 5650fcf5ef2aSThomas Huth /* tlbli */ 5651fcf5ef2aSThomas Huth static void gen_tlbli_6xx(DisasContext *ctx) 5652fcf5ef2aSThomas Huth { 5653fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5654fcf5ef2aSThomas Huth GEN_PRIV; 5655fcf5ef2aSThomas Huth #else 5656fcf5ef2aSThomas Huth CHK_SV; 5657fcf5ef2aSThomas Huth gen_helper_6xx_tlbi(cpu_env, cpu_gpr[rB(ctx->opcode)]); 5658fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5659fcf5ef2aSThomas Huth } 5660fcf5ef2aSThomas Huth 5661fcf5ef2aSThomas Huth /* 74xx TLB management */ 5662fcf5ef2aSThomas Huth 5663fcf5ef2aSThomas Huth /* tlbld */ 5664fcf5ef2aSThomas Huth static void gen_tlbld_74xx(DisasContext *ctx) 5665fcf5ef2aSThomas Huth { 5666fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5667fcf5ef2aSThomas Huth GEN_PRIV; 5668fcf5ef2aSThomas Huth #else 5669fcf5ef2aSThomas Huth CHK_SV; 5670fcf5ef2aSThomas Huth gen_helper_74xx_tlbd(cpu_env, cpu_gpr[rB(ctx->opcode)]); 5671fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5672fcf5ef2aSThomas Huth } 5673fcf5ef2aSThomas Huth 5674fcf5ef2aSThomas Huth /* tlbli */ 5675fcf5ef2aSThomas Huth static void gen_tlbli_74xx(DisasContext *ctx) 5676fcf5ef2aSThomas Huth { 5677fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5678fcf5ef2aSThomas Huth GEN_PRIV; 5679fcf5ef2aSThomas Huth #else 5680fcf5ef2aSThomas Huth CHK_SV; 5681fcf5ef2aSThomas Huth gen_helper_74xx_tlbi(cpu_env, cpu_gpr[rB(ctx->opcode)]); 5682fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5683fcf5ef2aSThomas Huth } 5684fcf5ef2aSThomas Huth 5685fcf5ef2aSThomas Huth /* POWER instructions not in PowerPC 601 */ 5686fcf5ef2aSThomas Huth 5687fcf5ef2aSThomas Huth /* clf */ 5688fcf5ef2aSThomas Huth static void gen_clf(DisasContext *ctx) 5689fcf5ef2aSThomas Huth { 5690fcf5ef2aSThomas Huth /* Cache line flush: implemented as no-op */ 5691fcf5ef2aSThomas Huth } 5692fcf5ef2aSThomas Huth 5693fcf5ef2aSThomas Huth /* cli */ 5694fcf5ef2aSThomas Huth static void gen_cli(DisasContext *ctx) 5695fcf5ef2aSThomas Huth { 5696fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5697fcf5ef2aSThomas Huth GEN_PRIV; 5698fcf5ef2aSThomas Huth #else 5699fcf5ef2aSThomas Huth /* Cache line invalidate: privileged and treated as no-op */ 5700fcf5ef2aSThomas Huth CHK_SV; 5701fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5702fcf5ef2aSThomas Huth } 5703fcf5ef2aSThomas Huth 5704fcf5ef2aSThomas Huth /* dclst */ 5705fcf5ef2aSThomas Huth static void gen_dclst(DisasContext *ctx) 5706fcf5ef2aSThomas Huth { 5707fcf5ef2aSThomas Huth /* Data cache line store: treated as no-op */ 5708fcf5ef2aSThomas Huth } 5709fcf5ef2aSThomas Huth 5710fcf5ef2aSThomas Huth static void gen_mfsri(DisasContext *ctx) 5711fcf5ef2aSThomas Huth { 5712fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5713fcf5ef2aSThomas Huth GEN_PRIV; 5714fcf5ef2aSThomas Huth #else 5715fcf5ef2aSThomas Huth int ra = rA(ctx->opcode); 5716fcf5ef2aSThomas Huth int rd = rD(ctx->opcode); 5717fcf5ef2aSThomas Huth TCGv t0; 5718fcf5ef2aSThomas Huth 5719fcf5ef2aSThomas Huth CHK_SV; 5720fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 5721fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 5722e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, t0, 28, 4); 5723fcf5ef2aSThomas Huth gen_helper_load_sr(cpu_gpr[rd], cpu_env, t0); 5724fcf5ef2aSThomas Huth tcg_temp_free(t0); 5725fcf5ef2aSThomas Huth if (ra != 0 && ra != rd) 5726fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rd]); 5727fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5728fcf5ef2aSThomas Huth } 5729fcf5ef2aSThomas Huth 5730fcf5ef2aSThomas Huth static void gen_rac(DisasContext *ctx) 5731fcf5ef2aSThomas Huth { 5732fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5733fcf5ef2aSThomas Huth GEN_PRIV; 5734fcf5ef2aSThomas Huth #else 5735fcf5ef2aSThomas Huth TCGv t0; 5736fcf5ef2aSThomas Huth 5737fcf5ef2aSThomas Huth CHK_SV; 5738fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 5739fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 5740fcf5ef2aSThomas Huth gen_helper_rac(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 5741fcf5ef2aSThomas Huth tcg_temp_free(t0); 5742fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5743fcf5ef2aSThomas Huth } 5744fcf5ef2aSThomas Huth 5745fcf5ef2aSThomas Huth static void gen_rfsvc(DisasContext *ctx) 5746fcf5ef2aSThomas Huth { 5747fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5748fcf5ef2aSThomas Huth GEN_PRIV; 5749fcf5ef2aSThomas Huth #else 5750fcf5ef2aSThomas Huth CHK_SV; 5751fcf5ef2aSThomas Huth 5752fcf5ef2aSThomas Huth gen_helper_rfsvc(cpu_env); 5753fcf5ef2aSThomas Huth gen_sync_exception(ctx); 5754fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5755fcf5ef2aSThomas Huth } 5756fcf5ef2aSThomas Huth 5757fcf5ef2aSThomas Huth /* svc is not implemented for now */ 5758fcf5ef2aSThomas Huth 5759fcf5ef2aSThomas Huth /* BookE specific instructions */ 5760fcf5ef2aSThomas Huth 5761fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 5762fcf5ef2aSThomas Huth static void gen_mfapidi(DisasContext *ctx) 5763fcf5ef2aSThomas Huth { 5764fcf5ef2aSThomas Huth /* XXX: TODO */ 5765fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 5766fcf5ef2aSThomas Huth } 5767fcf5ef2aSThomas Huth 5768fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 5769fcf5ef2aSThomas Huth static void gen_tlbiva(DisasContext *ctx) 5770fcf5ef2aSThomas Huth { 5771fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5772fcf5ef2aSThomas Huth GEN_PRIV; 5773fcf5ef2aSThomas Huth #else 5774fcf5ef2aSThomas Huth TCGv t0; 5775fcf5ef2aSThomas Huth 5776fcf5ef2aSThomas Huth CHK_SV; 5777fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 5778fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 5779fcf5ef2aSThomas Huth gen_helper_tlbiva(cpu_env, cpu_gpr[rB(ctx->opcode)]); 5780fcf5ef2aSThomas Huth tcg_temp_free(t0); 5781fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5782fcf5ef2aSThomas Huth } 5783fcf5ef2aSThomas Huth 5784fcf5ef2aSThomas Huth /* All 405 MAC instructions are translated here */ 5785fcf5ef2aSThomas Huth static inline void gen_405_mulladd_insn(DisasContext *ctx, int opc2, int opc3, 5786fcf5ef2aSThomas Huth int ra, int rb, int rt, int Rc) 5787fcf5ef2aSThomas Huth { 5788fcf5ef2aSThomas Huth TCGv t0, t1; 5789fcf5ef2aSThomas Huth 5790fcf5ef2aSThomas Huth t0 = tcg_temp_local_new(); 5791fcf5ef2aSThomas Huth t1 = tcg_temp_local_new(); 5792fcf5ef2aSThomas Huth 5793fcf5ef2aSThomas Huth switch (opc3 & 0x0D) { 5794fcf5ef2aSThomas Huth case 0x05: 5795fcf5ef2aSThomas Huth /* macchw - macchw. - macchwo - macchwo. */ 5796fcf5ef2aSThomas Huth /* macchws - macchws. - macchwso - macchwso. */ 5797fcf5ef2aSThomas Huth /* nmacchw - nmacchw. - nmacchwo - nmacchwo. */ 5798fcf5ef2aSThomas Huth /* nmacchws - nmacchws. - nmacchwso - nmacchwso. */ 5799fcf5ef2aSThomas Huth /* mulchw - mulchw. */ 5800fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t0, cpu_gpr[ra]); 5801fcf5ef2aSThomas Huth tcg_gen_sari_tl(t1, cpu_gpr[rb], 16); 5802fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t1, t1); 5803fcf5ef2aSThomas Huth break; 5804fcf5ef2aSThomas Huth case 0x04: 5805fcf5ef2aSThomas Huth /* macchwu - macchwu. - macchwuo - macchwuo. */ 5806fcf5ef2aSThomas Huth /* macchwsu - macchwsu. - macchwsuo - macchwsuo. */ 5807fcf5ef2aSThomas Huth /* mulchwu - mulchwu. */ 5808fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t0, cpu_gpr[ra]); 5809fcf5ef2aSThomas Huth tcg_gen_shri_tl(t1, cpu_gpr[rb], 16); 5810fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t1, t1); 5811fcf5ef2aSThomas Huth break; 5812fcf5ef2aSThomas Huth case 0x01: 5813fcf5ef2aSThomas Huth /* machhw - machhw. - machhwo - machhwo. */ 5814fcf5ef2aSThomas Huth /* machhws - machhws. - machhwso - machhwso. */ 5815fcf5ef2aSThomas Huth /* nmachhw - nmachhw. - nmachhwo - nmachhwo. */ 5816fcf5ef2aSThomas Huth /* nmachhws - nmachhws. - nmachhwso - nmachhwso. */ 5817fcf5ef2aSThomas Huth /* mulhhw - mulhhw. */ 5818fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, cpu_gpr[ra], 16); 5819fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t0, t0); 5820fcf5ef2aSThomas Huth tcg_gen_sari_tl(t1, cpu_gpr[rb], 16); 5821fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t1, t1); 5822fcf5ef2aSThomas Huth break; 5823fcf5ef2aSThomas Huth case 0x00: 5824fcf5ef2aSThomas Huth /* machhwu - machhwu. - machhwuo - machhwuo. */ 5825fcf5ef2aSThomas Huth /* machhwsu - machhwsu. - machhwsuo - machhwsuo. */ 5826fcf5ef2aSThomas Huth /* mulhhwu - mulhhwu. */ 5827fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, cpu_gpr[ra], 16); 5828fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t0, t0); 5829fcf5ef2aSThomas Huth tcg_gen_shri_tl(t1, cpu_gpr[rb], 16); 5830fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t1, t1); 5831fcf5ef2aSThomas Huth break; 5832fcf5ef2aSThomas Huth case 0x0D: 5833fcf5ef2aSThomas Huth /* maclhw - maclhw. - maclhwo - maclhwo. */ 5834fcf5ef2aSThomas Huth /* maclhws - maclhws. - maclhwso - maclhwso. */ 5835fcf5ef2aSThomas Huth /* nmaclhw - nmaclhw. - nmaclhwo - nmaclhwo. */ 5836fcf5ef2aSThomas Huth /* nmaclhws - nmaclhws. - nmaclhwso - nmaclhwso. */ 5837fcf5ef2aSThomas Huth /* mullhw - mullhw. */ 5838fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t0, cpu_gpr[ra]); 5839fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t1, cpu_gpr[rb]); 5840fcf5ef2aSThomas Huth break; 5841fcf5ef2aSThomas Huth case 0x0C: 5842fcf5ef2aSThomas Huth /* maclhwu - maclhwu. - maclhwuo - maclhwuo. */ 5843fcf5ef2aSThomas Huth /* maclhwsu - maclhwsu. - maclhwsuo - maclhwsuo. */ 5844fcf5ef2aSThomas Huth /* mullhwu - mullhwu. */ 5845fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t0, cpu_gpr[ra]); 5846fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t1, cpu_gpr[rb]); 5847fcf5ef2aSThomas Huth break; 5848fcf5ef2aSThomas Huth } 5849fcf5ef2aSThomas Huth if (opc2 & 0x04) { 5850fcf5ef2aSThomas Huth /* (n)multiply-and-accumulate (0x0C / 0x0E) */ 5851fcf5ef2aSThomas Huth tcg_gen_mul_tl(t1, t0, t1); 5852fcf5ef2aSThomas Huth if (opc2 & 0x02) { 5853fcf5ef2aSThomas Huth /* nmultiply-and-accumulate (0x0E) */ 5854fcf5ef2aSThomas Huth tcg_gen_sub_tl(t0, cpu_gpr[rt], t1); 5855fcf5ef2aSThomas Huth } else { 5856fcf5ef2aSThomas Huth /* multiply-and-accumulate (0x0C) */ 5857fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, cpu_gpr[rt], t1); 5858fcf5ef2aSThomas Huth } 5859fcf5ef2aSThomas Huth 5860fcf5ef2aSThomas Huth if (opc3 & 0x12) { 5861fcf5ef2aSThomas Huth /* Check overflow and/or saturate */ 5862fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5863fcf5ef2aSThomas Huth 5864fcf5ef2aSThomas Huth if (opc3 & 0x10) { 5865fcf5ef2aSThomas Huth /* Start with XER OV disabled, the most likely case */ 5866fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 5867fcf5ef2aSThomas Huth } 5868fcf5ef2aSThomas Huth if (opc3 & 0x01) { 5869fcf5ef2aSThomas Huth /* Signed */ 5870fcf5ef2aSThomas Huth tcg_gen_xor_tl(t1, cpu_gpr[rt], t1); 5871fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1); 5872fcf5ef2aSThomas Huth tcg_gen_xor_tl(t1, cpu_gpr[rt], t0); 5873fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1); 5874fcf5ef2aSThomas Huth if (opc3 & 0x02) { 5875fcf5ef2aSThomas Huth /* Saturate */ 5876fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, cpu_gpr[rt], 31); 5877fcf5ef2aSThomas Huth tcg_gen_xori_tl(t0, t0, 0x7fffffff); 5878fcf5ef2aSThomas Huth } 5879fcf5ef2aSThomas Huth } else { 5880fcf5ef2aSThomas Huth /* Unsigned */ 5881fcf5ef2aSThomas Huth tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1); 5882fcf5ef2aSThomas Huth if (opc3 & 0x02) { 5883fcf5ef2aSThomas Huth /* Saturate */ 5884fcf5ef2aSThomas Huth tcg_gen_movi_tl(t0, UINT32_MAX); 5885fcf5ef2aSThomas Huth } 5886fcf5ef2aSThomas Huth } 5887fcf5ef2aSThomas Huth if (opc3 & 0x10) { 5888fcf5ef2aSThomas Huth /* Check overflow */ 5889fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 1); 5890fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_so, 1); 5891fcf5ef2aSThomas Huth } 5892fcf5ef2aSThomas Huth gen_set_label(l1); 5893fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rt], t0); 5894fcf5ef2aSThomas Huth } 5895fcf5ef2aSThomas Huth } else { 5896fcf5ef2aSThomas Huth tcg_gen_mul_tl(cpu_gpr[rt], t0, t1); 5897fcf5ef2aSThomas Huth } 5898fcf5ef2aSThomas Huth tcg_temp_free(t0); 5899fcf5ef2aSThomas Huth tcg_temp_free(t1); 5900fcf5ef2aSThomas Huth if (unlikely(Rc) != 0) { 5901fcf5ef2aSThomas Huth /* Update Rc0 */ 5902fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rt]); 5903fcf5ef2aSThomas Huth } 5904fcf5ef2aSThomas Huth } 5905fcf5ef2aSThomas Huth 5906fcf5ef2aSThomas Huth #define GEN_MAC_HANDLER(name, opc2, opc3) \ 5907fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 5908fcf5ef2aSThomas Huth { \ 5909fcf5ef2aSThomas Huth gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode), \ 5910fcf5ef2aSThomas Huth rD(ctx->opcode), Rc(ctx->opcode)); \ 5911fcf5ef2aSThomas Huth } 5912fcf5ef2aSThomas Huth 5913fcf5ef2aSThomas Huth /* macchw - macchw. */ 5914fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchw, 0x0C, 0x05); 5915fcf5ef2aSThomas Huth /* macchwo - macchwo. */ 5916fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwo, 0x0C, 0x15); 5917fcf5ef2aSThomas Huth /* macchws - macchws. */ 5918fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchws, 0x0C, 0x07); 5919fcf5ef2aSThomas Huth /* macchwso - macchwso. */ 5920fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwso, 0x0C, 0x17); 5921fcf5ef2aSThomas Huth /* macchwsu - macchwsu. */ 5922fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06); 5923fcf5ef2aSThomas Huth /* macchwsuo - macchwsuo. */ 5924fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16); 5925fcf5ef2aSThomas Huth /* macchwu - macchwu. */ 5926fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwu, 0x0C, 0x04); 5927fcf5ef2aSThomas Huth /* macchwuo - macchwuo. */ 5928fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14); 5929fcf5ef2aSThomas Huth /* machhw - machhw. */ 5930fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhw, 0x0C, 0x01); 5931fcf5ef2aSThomas Huth /* machhwo - machhwo. */ 5932fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwo, 0x0C, 0x11); 5933fcf5ef2aSThomas Huth /* machhws - machhws. */ 5934fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhws, 0x0C, 0x03); 5935fcf5ef2aSThomas Huth /* machhwso - machhwso. */ 5936fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwso, 0x0C, 0x13); 5937fcf5ef2aSThomas Huth /* machhwsu - machhwsu. */ 5938fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02); 5939fcf5ef2aSThomas Huth /* machhwsuo - machhwsuo. */ 5940fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12); 5941fcf5ef2aSThomas Huth /* machhwu - machhwu. */ 5942fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwu, 0x0C, 0x00); 5943fcf5ef2aSThomas Huth /* machhwuo - machhwuo. */ 5944fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10); 5945fcf5ef2aSThomas Huth /* maclhw - maclhw. */ 5946fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D); 5947fcf5ef2aSThomas Huth /* maclhwo - maclhwo. */ 5948fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D); 5949fcf5ef2aSThomas Huth /* maclhws - maclhws. */ 5950fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F); 5951fcf5ef2aSThomas Huth /* maclhwso - maclhwso. */ 5952fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F); 5953fcf5ef2aSThomas Huth /* maclhwu - maclhwu. */ 5954fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C); 5955fcf5ef2aSThomas Huth /* maclhwuo - maclhwuo. */ 5956fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C); 5957fcf5ef2aSThomas Huth /* maclhwsu - maclhwsu. */ 5958fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E); 5959fcf5ef2aSThomas Huth /* maclhwsuo - maclhwsuo. */ 5960fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E); 5961fcf5ef2aSThomas Huth /* nmacchw - nmacchw. */ 5962fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05); 5963fcf5ef2aSThomas Huth /* nmacchwo - nmacchwo. */ 5964fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15); 5965fcf5ef2aSThomas Huth /* nmacchws - nmacchws. */ 5966fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07); 5967fcf5ef2aSThomas Huth /* nmacchwso - nmacchwso. */ 5968fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17); 5969fcf5ef2aSThomas Huth /* nmachhw - nmachhw. */ 5970fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01); 5971fcf5ef2aSThomas Huth /* nmachhwo - nmachhwo. */ 5972fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11); 5973fcf5ef2aSThomas Huth /* nmachhws - nmachhws. */ 5974fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03); 5975fcf5ef2aSThomas Huth /* nmachhwso - nmachhwso. */ 5976fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13); 5977fcf5ef2aSThomas Huth /* nmaclhw - nmaclhw. */ 5978fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D); 5979fcf5ef2aSThomas Huth /* nmaclhwo - nmaclhwo. */ 5980fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D); 5981fcf5ef2aSThomas Huth /* nmaclhws - nmaclhws. */ 5982fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F); 5983fcf5ef2aSThomas Huth /* nmaclhwso - nmaclhwso. */ 5984fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F); 5985fcf5ef2aSThomas Huth 5986fcf5ef2aSThomas Huth /* mulchw - mulchw. */ 5987fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchw, 0x08, 0x05); 5988fcf5ef2aSThomas Huth /* mulchwu - mulchwu. */ 5989fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchwu, 0x08, 0x04); 5990fcf5ef2aSThomas Huth /* mulhhw - mulhhw. */ 5991fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhw, 0x08, 0x01); 5992fcf5ef2aSThomas Huth /* mulhhwu - mulhhwu. */ 5993fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00); 5994fcf5ef2aSThomas Huth /* mullhw - mullhw. */ 5995fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhw, 0x08, 0x0D); 5996fcf5ef2aSThomas Huth /* mullhwu - mullhwu. */ 5997fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C); 5998fcf5ef2aSThomas Huth 5999fcf5ef2aSThomas Huth /* mfdcr */ 6000fcf5ef2aSThomas Huth static void gen_mfdcr(DisasContext *ctx) 6001fcf5ef2aSThomas Huth { 6002fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6003fcf5ef2aSThomas Huth GEN_PRIV; 6004fcf5ef2aSThomas Huth #else 6005fcf5ef2aSThomas Huth TCGv dcrn; 6006fcf5ef2aSThomas Huth 6007fcf5ef2aSThomas Huth CHK_SV; 6008fcf5ef2aSThomas Huth dcrn = tcg_const_tl(SPR(ctx->opcode)); 6009fcf5ef2aSThomas Huth gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env, dcrn); 6010fcf5ef2aSThomas Huth tcg_temp_free(dcrn); 6011fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6012fcf5ef2aSThomas Huth } 6013fcf5ef2aSThomas Huth 6014fcf5ef2aSThomas Huth /* mtdcr */ 6015fcf5ef2aSThomas Huth static void gen_mtdcr(DisasContext *ctx) 6016fcf5ef2aSThomas Huth { 6017fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6018fcf5ef2aSThomas Huth GEN_PRIV; 6019fcf5ef2aSThomas Huth #else 6020fcf5ef2aSThomas Huth TCGv dcrn; 6021fcf5ef2aSThomas Huth 6022fcf5ef2aSThomas Huth CHK_SV; 6023fcf5ef2aSThomas Huth dcrn = tcg_const_tl(SPR(ctx->opcode)); 6024fcf5ef2aSThomas Huth gen_helper_store_dcr(cpu_env, dcrn, cpu_gpr[rS(ctx->opcode)]); 6025fcf5ef2aSThomas Huth tcg_temp_free(dcrn); 6026fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6027fcf5ef2aSThomas Huth } 6028fcf5ef2aSThomas Huth 6029fcf5ef2aSThomas Huth /* mfdcrx */ 6030fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 6031fcf5ef2aSThomas Huth static void gen_mfdcrx(DisasContext *ctx) 6032fcf5ef2aSThomas Huth { 6033fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6034fcf5ef2aSThomas Huth GEN_PRIV; 6035fcf5ef2aSThomas Huth #else 6036fcf5ef2aSThomas Huth CHK_SV; 6037fcf5ef2aSThomas Huth gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env, 6038fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)]); 6039fcf5ef2aSThomas Huth /* Note: Rc update flag set leads to undefined state of Rc0 */ 6040fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6041fcf5ef2aSThomas Huth } 6042fcf5ef2aSThomas Huth 6043fcf5ef2aSThomas Huth /* mtdcrx */ 6044fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 6045fcf5ef2aSThomas Huth static void gen_mtdcrx(DisasContext *ctx) 6046fcf5ef2aSThomas Huth { 6047fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6048fcf5ef2aSThomas Huth GEN_PRIV; 6049fcf5ef2aSThomas Huth #else 6050fcf5ef2aSThomas Huth CHK_SV; 6051fcf5ef2aSThomas Huth gen_helper_store_dcr(cpu_env, cpu_gpr[rA(ctx->opcode)], 6052fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 6053fcf5ef2aSThomas Huth /* Note: Rc update flag set leads to undefined state of Rc0 */ 6054fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6055fcf5ef2aSThomas Huth } 6056fcf5ef2aSThomas Huth 6057fcf5ef2aSThomas Huth /* mfdcrux (PPC 460) : user-mode access to DCR */ 6058fcf5ef2aSThomas Huth static void gen_mfdcrux(DisasContext *ctx) 6059fcf5ef2aSThomas Huth { 6060fcf5ef2aSThomas Huth gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env, 6061fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)]); 6062fcf5ef2aSThomas Huth /* Note: Rc update flag set leads to undefined state of Rc0 */ 6063fcf5ef2aSThomas Huth } 6064fcf5ef2aSThomas Huth 6065fcf5ef2aSThomas Huth /* mtdcrux (PPC 460) : user-mode access to DCR */ 6066fcf5ef2aSThomas Huth static void gen_mtdcrux(DisasContext *ctx) 6067fcf5ef2aSThomas Huth { 6068fcf5ef2aSThomas Huth gen_helper_store_dcr(cpu_env, cpu_gpr[rA(ctx->opcode)], 6069fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 6070fcf5ef2aSThomas Huth /* Note: Rc update flag set leads to undefined state of Rc0 */ 6071fcf5ef2aSThomas Huth } 6072fcf5ef2aSThomas Huth 6073fcf5ef2aSThomas Huth /* dccci */ 6074fcf5ef2aSThomas Huth static void gen_dccci(DisasContext *ctx) 6075fcf5ef2aSThomas Huth { 6076fcf5ef2aSThomas Huth CHK_SV; 6077fcf5ef2aSThomas Huth /* interpreted as no-op */ 6078fcf5ef2aSThomas Huth } 6079fcf5ef2aSThomas Huth 6080fcf5ef2aSThomas Huth /* dcread */ 6081fcf5ef2aSThomas Huth static void gen_dcread(DisasContext *ctx) 6082fcf5ef2aSThomas Huth { 6083fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6084fcf5ef2aSThomas Huth GEN_PRIV; 6085fcf5ef2aSThomas Huth #else 6086fcf5ef2aSThomas Huth TCGv EA, val; 6087fcf5ef2aSThomas Huth 6088fcf5ef2aSThomas Huth CHK_SV; 6089fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 6090fcf5ef2aSThomas Huth EA = tcg_temp_new(); 6091fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); 6092fcf5ef2aSThomas Huth val = tcg_temp_new(); 6093fcf5ef2aSThomas Huth gen_qemu_ld32u(ctx, val, EA); 6094fcf5ef2aSThomas Huth tcg_temp_free(val); 6095fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA); 6096fcf5ef2aSThomas Huth tcg_temp_free(EA); 6097fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6098fcf5ef2aSThomas Huth } 6099fcf5ef2aSThomas Huth 6100fcf5ef2aSThomas Huth /* icbt */ 6101fcf5ef2aSThomas Huth static void gen_icbt_40x(DisasContext *ctx) 6102fcf5ef2aSThomas Huth { 6103fcf5ef2aSThomas Huth /* interpreted as no-op */ 6104fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a load by the MMU 6105fcf5ef2aSThomas Huth * but does not generate any exception 6106fcf5ef2aSThomas Huth */ 6107fcf5ef2aSThomas Huth } 6108fcf5ef2aSThomas Huth 6109fcf5ef2aSThomas Huth /* iccci */ 6110fcf5ef2aSThomas Huth static void gen_iccci(DisasContext *ctx) 6111fcf5ef2aSThomas Huth { 6112fcf5ef2aSThomas Huth CHK_SV; 6113fcf5ef2aSThomas Huth /* interpreted as no-op */ 6114fcf5ef2aSThomas Huth } 6115fcf5ef2aSThomas Huth 6116fcf5ef2aSThomas Huth /* icread */ 6117fcf5ef2aSThomas Huth static void gen_icread(DisasContext *ctx) 6118fcf5ef2aSThomas Huth { 6119fcf5ef2aSThomas Huth CHK_SV; 6120fcf5ef2aSThomas Huth /* interpreted as no-op */ 6121fcf5ef2aSThomas Huth } 6122fcf5ef2aSThomas Huth 6123fcf5ef2aSThomas Huth /* rfci (supervisor only) */ 6124fcf5ef2aSThomas Huth static void gen_rfci_40x(DisasContext *ctx) 6125fcf5ef2aSThomas Huth { 6126fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6127fcf5ef2aSThomas Huth GEN_PRIV; 6128fcf5ef2aSThomas Huth #else 6129fcf5ef2aSThomas Huth CHK_SV; 6130fcf5ef2aSThomas Huth /* Restore CPU state */ 6131fcf5ef2aSThomas Huth gen_helper_40x_rfci(cpu_env); 6132fcf5ef2aSThomas Huth gen_sync_exception(ctx); 6133fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6134fcf5ef2aSThomas Huth } 6135fcf5ef2aSThomas Huth 6136fcf5ef2aSThomas Huth static void gen_rfci(DisasContext *ctx) 6137fcf5ef2aSThomas Huth { 6138fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6139fcf5ef2aSThomas Huth GEN_PRIV; 6140fcf5ef2aSThomas Huth #else 6141fcf5ef2aSThomas Huth CHK_SV; 6142fcf5ef2aSThomas Huth /* Restore CPU state */ 6143fcf5ef2aSThomas Huth gen_helper_rfci(cpu_env); 6144fcf5ef2aSThomas Huth gen_sync_exception(ctx); 6145fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6146fcf5ef2aSThomas Huth } 6147fcf5ef2aSThomas Huth 6148fcf5ef2aSThomas Huth /* BookE specific */ 6149fcf5ef2aSThomas Huth 6150fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 6151fcf5ef2aSThomas Huth static void gen_rfdi(DisasContext *ctx) 6152fcf5ef2aSThomas Huth { 6153fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6154fcf5ef2aSThomas Huth GEN_PRIV; 6155fcf5ef2aSThomas Huth #else 6156fcf5ef2aSThomas Huth CHK_SV; 6157fcf5ef2aSThomas Huth /* Restore CPU state */ 6158fcf5ef2aSThomas Huth gen_helper_rfdi(cpu_env); 6159fcf5ef2aSThomas Huth gen_sync_exception(ctx); 6160fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6161fcf5ef2aSThomas Huth } 6162fcf5ef2aSThomas Huth 6163fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 6164fcf5ef2aSThomas Huth static void gen_rfmci(DisasContext *ctx) 6165fcf5ef2aSThomas Huth { 6166fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6167fcf5ef2aSThomas Huth GEN_PRIV; 6168fcf5ef2aSThomas Huth #else 6169fcf5ef2aSThomas Huth CHK_SV; 6170fcf5ef2aSThomas Huth /* Restore CPU state */ 6171fcf5ef2aSThomas Huth gen_helper_rfmci(cpu_env); 6172fcf5ef2aSThomas Huth gen_sync_exception(ctx); 6173fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6174fcf5ef2aSThomas Huth } 6175fcf5ef2aSThomas Huth 6176fcf5ef2aSThomas Huth /* TLB management - PowerPC 405 implementation */ 6177fcf5ef2aSThomas Huth 6178fcf5ef2aSThomas Huth /* tlbre */ 6179fcf5ef2aSThomas Huth static void gen_tlbre_40x(DisasContext *ctx) 6180fcf5ef2aSThomas Huth { 6181fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6182fcf5ef2aSThomas Huth GEN_PRIV; 6183fcf5ef2aSThomas Huth #else 6184fcf5ef2aSThomas Huth CHK_SV; 6185fcf5ef2aSThomas Huth switch (rB(ctx->opcode)) { 6186fcf5ef2aSThomas Huth case 0: 6187fcf5ef2aSThomas Huth gen_helper_4xx_tlbre_hi(cpu_gpr[rD(ctx->opcode)], cpu_env, 6188fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)]); 6189fcf5ef2aSThomas Huth break; 6190fcf5ef2aSThomas Huth case 1: 6191fcf5ef2aSThomas Huth gen_helper_4xx_tlbre_lo(cpu_gpr[rD(ctx->opcode)], cpu_env, 6192fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)]); 6193fcf5ef2aSThomas Huth break; 6194fcf5ef2aSThomas Huth default: 6195fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 6196fcf5ef2aSThomas Huth break; 6197fcf5ef2aSThomas Huth } 6198fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6199fcf5ef2aSThomas Huth } 6200fcf5ef2aSThomas Huth 6201fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */ 6202fcf5ef2aSThomas Huth static void gen_tlbsx_40x(DisasContext *ctx) 6203fcf5ef2aSThomas Huth { 6204fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6205fcf5ef2aSThomas Huth GEN_PRIV; 6206fcf5ef2aSThomas Huth #else 6207fcf5ef2aSThomas Huth TCGv t0; 6208fcf5ef2aSThomas Huth 6209fcf5ef2aSThomas Huth CHK_SV; 6210fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6211fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 6212fcf5ef2aSThomas Huth gen_helper_4xx_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 6213fcf5ef2aSThomas Huth tcg_temp_free(t0); 6214fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) { 6215fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 6216fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 6217fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1); 6218fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02); 6219fcf5ef2aSThomas Huth gen_set_label(l1); 6220fcf5ef2aSThomas Huth } 6221fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6222fcf5ef2aSThomas Huth } 6223fcf5ef2aSThomas Huth 6224fcf5ef2aSThomas Huth /* tlbwe */ 6225fcf5ef2aSThomas Huth static void gen_tlbwe_40x(DisasContext *ctx) 6226fcf5ef2aSThomas Huth { 6227fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6228fcf5ef2aSThomas Huth GEN_PRIV; 6229fcf5ef2aSThomas Huth #else 6230fcf5ef2aSThomas Huth CHK_SV; 6231fcf5ef2aSThomas Huth 6232fcf5ef2aSThomas Huth switch (rB(ctx->opcode)) { 6233fcf5ef2aSThomas Huth case 0: 6234fcf5ef2aSThomas Huth gen_helper_4xx_tlbwe_hi(cpu_env, cpu_gpr[rA(ctx->opcode)], 6235fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 6236fcf5ef2aSThomas Huth break; 6237fcf5ef2aSThomas Huth case 1: 6238fcf5ef2aSThomas Huth gen_helper_4xx_tlbwe_lo(cpu_env, cpu_gpr[rA(ctx->opcode)], 6239fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 6240fcf5ef2aSThomas Huth break; 6241fcf5ef2aSThomas Huth default: 6242fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 6243fcf5ef2aSThomas Huth break; 6244fcf5ef2aSThomas Huth } 6245fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6246fcf5ef2aSThomas Huth } 6247fcf5ef2aSThomas Huth 6248fcf5ef2aSThomas Huth /* TLB management - PowerPC 440 implementation */ 6249fcf5ef2aSThomas Huth 6250fcf5ef2aSThomas Huth /* tlbre */ 6251fcf5ef2aSThomas Huth static void gen_tlbre_440(DisasContext *ctx) 6252fcf5ef2aSThomas Huth { 6253fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6254fcf5ef2aSThomas Huth GEN_PRIV; 6255fcf5ef2aSThomas Huth #else 6256fcf5ef2aSThomas Huth CHK_SV; 6257fcf5ef2aSThomas Huth 6258fcf5ef2aSThomas Huth switch (rB(ctx->opcode)) { 6259fcf5ef2aSThomas Huth case 0: 6260fcf5ef2aSThomas Huth case 1: 6261fcf5ef2aSThomas Huth case 2: 6262fcf5ef2aSThomas Huth { 6263fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode)); 6264fcf5ef2aSThomas Huth gen_helper_440_tlbre(cpu_gpr[rD(ctx->opcode)], cpu_env, 6265fcf5ef2aSThomas Huth t0, cpu_gpr[rA(ctx->opcode)]); 6266fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 6267fcf5ef2aSThomas Huth } 6268fcf5ef2aSThomas Huth break; 6269fcf5ef2aSThomas Huth default: 6270fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 6271fcf5ef2aSThomas Huth break; 6272fcf5ef2aSThomas Huth } 6273fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6274fcf5ef2aSThomas Huth } 6275fcf5ef2aSThomas Huth 6276fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */ 6277fcf5ef2aSThomas Huth static void gen_tlbsx_440(DisasContext *ctx) 6278fcf5ef2aSThomas Huth { 6279fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6280fcf5ef2aSThomas Huth GEN_PRIV; 6281fcf5ef2aSThomas Huth #else 6282fcf5ef2aSThomas Huth TCGv t0; 6283fcf5ef2aSThomas Huth 6284fcf5ef2aSThomas Huth CHK_SV; 6285fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6286fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 6287fcf5ef2aSThomas Huth gen_helper_440_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 6288fcf5ef2aSThomas Huth tcg_temp_free(t0); 6289fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) { 6290fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 6291fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 6292fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1); 6293fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02); 6294fcf5ef2aSThomas Huth gen_set_label(l1); 6295fcf5ef2aSThomas Huth } 6296fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6297fcf5ef2aSThomas Huth } 6298fcf5ef2aSThomas Huth 6299fcf5ef2aSThomas Huth /* tlbwe */ 6300fcf5ef2aSThomas Huth static void gen_tlbwe_440(DisasContext *ctx) 6301fcf5ef2aSThomas Huth { 6302fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6303fcf5ef2aSThomas Huth GEN_PRIV; 6304fcf5ef2aSThomas Huth #else 6305fcf5ef2aSThomas Huth CHK_SV; 6306fcf5ef2aSThomas Huth switch (rB(ctx->opcode)) { 6307fcf5ef2aSThomas Huth case 0: 6308fcf5ef2aSThomas Huth case 1: 6309fcf5ef2aSThomas Huth case 2: 6310fcf5ef2aSThomas Huth { 6311fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode)); 6312fcf5ef2aSThomas Huth gen_helper_440_tlbwe(cpu_env, t0, cpu_gpr[rA(ctx->opcode)], 6313fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 6314fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 6315fcf5ef2aSThomas Huth } 6316fcf5ef2aSThomas Huth break; 6317fcf5ef2aSThomas Huth default: 6318fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 6319fcf5ef2aSThomas Huth break; 6320fcf5ef2aSThomas Huth } 6321fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6322fcf5ef2aSThomas Huth } 6323fcf5ef2aSThomas Huth 6324fcf5ef2aSThomas Huth /* TLB management - PowerPC BookE 2.06 implementation */ 6325fcf5ef2aSThomas Huth 6326fcf5ef2aSThomas Huth /* tlbre */ 6327fcf5ef2aSThomas Huth static void gen_tlbre_booke206(DisasContext *ctx) 6328fcf5ef2aSThomas Huth { 6329fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6330fcf5ef2aSThomas Huth GEN_PRIV; 6331fcf5ef2aSThomas Huth #else 6332fcf5ef2aSThomas Huth CHK_SV; 6333fcf5ef2aSThomas Huth gen_helper_booke206_tlbre(cpu_env); 6334fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6335fcf5ef2aSThomas Huth } 6336fcf5ef2aSThomas Huth 6337fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */ 6338fcf5ef2aSThomas Huth static void gen_tlbsx_booke206(DisasContext *ctx) 6339fcf5ef2aSThomas Huth { 6340fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6341fcf5ef2aSThomas Huth GEN_PRIV; 6342fcf5ef2aSThomas Huth #else 6343fcf5ef2aSThomas Huth TCGv t0; 6344fcf5ef2aSThomas Huth 6345fcf5ef2aSThomas Huth CHK_SV; 6346fcf5ef2aSThomas Huth if (rA(ctx->opcode)) { 6347fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6348fcf5ef2aSThomas Huth tcg_gen_mov_tl(t0, cpu_gpr[rD(ctx->opcode)]); 6349fcf5ef2aSThomas Huth } else { 6350fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 6351fcf5ef2aSThomas Huth } 6352fcf5ef2aSThomas Huth 6353fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, t0, cpu_gpr[rB(ctx->opcode)]); 6354fcf5ef2aSThomas Huth gen_helper_booke206_tlbsx(cpu_env, t0); 6355fcf5ef2aSThomas Huth tcg_temp_free(t0); 6356fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6357fcf5ef2aSThomas Huth } 6358fcf5ef2aSThomas Huth 6359fcf5ef2aSThomas Huth /* tlbwe */ 6360fcf5ef2aSThomas Huth static void gen_tlbwe_booke206(DisasContext *ctx) 6361fcf5ef2aSThomas Huth { 6362fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6363fcf5ef2aSThomas Huth GEN_PRIV; 6364fcf5ef2aSThomas Huth #else 6365fcf5ef2aSThomas Huth CHK_SV; 6366fcf5ef2aSThomas Huth gen_helper_booke206_tlbwe(cpu_env); 6367fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6368fcf5ef2aSThomas Huth } 6369fcf5ef2aSThomas Huth 6370fcf5ef2aSThomas Huth static void gen_tlbivax_booke206(DisasContext *ctx) 6371fcf5ef2aSThomas Huth { 6372fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6373fcf5ef2aSThomas Huth GEN_PRIV; 6374fcf5ef2aSThomas Huth #else 6375fcf5ef2aSThomas Huth TCGv t0; 6376fcf5ef2aSThomas Huth 6377fcf5ef2aSThomas Huth CHK_SV; 6378fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6379fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 6380fcf5ef2aSThomas Huth gen_helper_booke206_tlbivax(cpu_env, t0); 6381fcf5ef2aSThomas Huth tcg_temp_free(t0); 6382fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6383fcf5ef2aSThomas Huth } 6384fcf5ef2aSThomas Huth 6385fcf5ef2aSThomas Huth static void gen_tlbilx_booke206(DisasContext *ctx) 6386fcf5ef2aSThomas Huth { 6387fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6388fcf5ef2aSThomas Huth GEN_PRIV; 6389fcf5ef2aSThomas Huth #else 6390fcf5ef2aSThomas Huth TCGv t0; 6391fcf5ef2aSThomas Huth 6392fcf5ef2aSThomas Huth CHK_SV; 6393fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6394fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 6395fcf5ef2aSThomas Huth 6396fcf5ef2aSThomas Huth switch((ctx->opcode >> 21) & 0x3) { 6397fcf5ef2aSThomas Huth case 0: 6398fcf5ef2aSThomas Huth gen_helper_booke206_tlbilx0(cpu_env, t0); 6399fcf5ef2aSThomas Huth break; 6400fcf5ef2aSThomas Huth case 1: 6401fcf5ef2aSThomas Huth gen_helper_booke206_tlbilx1(cpu_env, t0); 6402fcf5ef2aSThomas Huth break; 6403fcf5ef2aSThomas Huth case 3: 6404fcf5ef2aSThomas Huth gen_helper_booke206_tlbilx3(cpu_env, t0); 6405fcf5ef2aSThomas Huth break; 6406fcf5ef2aSThomas Huth default: 6407fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 6408fcf5ef2aSThomas Huth break; 6409fcf5ef2aSThomas Huth } 6410fcf5ef2aSThomas Huth 6411fcf5ef2aSThomas Huth tcg_temp_free(t0); 6412fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6413fcf5ef2aSThomas Huth } 6414fcf5ef2aSThomas Huth 6415fcf5ef2aSThomas Huth 6416fcf5ef2aSThomas Huth /* wrtee */ 6417fcf5ef2aSThomas Huth static void gen_wrtee(DisasContext *ctx) 6418fcf5ef2aSThomas Huth { 6419fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6420fcf5ef2aSThomas Huth GEN_PRIV; 6421fcf5ef2aSThomas Huth #else 6422fcf5ef2aSThomas Huth TCGv t0; 6423fcf5ef2aSThomas Huth 6424fcf5ef2aSThomas Huth CHK_SV; 6425fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6426fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rD(ctx->opcode)], (1 << MSR_EE)); 6427fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE)); 6428fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_msr, cpu_msr, t0); 6429fcf5ef2aSThomas Huth tcg_temp_free(t0); 6430fcf5ef2aSThomas Huth /* Stop translation to have a chance to raise an exception 6431fcf5ef2aSThomas Huth * if we just set msr_ee to 1 6432fcf5ef2aSThomas Huth */ 6433fcf5ef2aSThomas Huth gen_stop_exception(ctx); 6434fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6435fcf5ef2aSThomas Huth } 6436fcf5ef2aSThomas Huth 6437fcf5ef2aSThomas Huth /* wrteei */ 6438fcf5ef2aSThomas Huth static void gen_wrteei(DisasContext *ctx) 6439fcf5ef2aSThomas Huth { 6440fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6441fcf5ef2aSThomas Huth GEN_PRIV; 6442fcf5ef2aSThomas Huth #else 6443fcf5ef2aSThomas Huth CHK_SV; 6444fcf5ef2aSThomas Huth if (ctx->opcode & 0x00008000) { 6445fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_msr, cpu_msr, (1 << MSR_EE)); 6446fcf5ef2aSThomas Huth /* Stop translation to have a chance to raise an exception */ 6447fcf5ef2aSThomas Huth gen_stop_exception(ctx); 6448fcf5ef2aSThomas Huth } else { 6449fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE)); 6450fcf5ef2aSThomas Huth } 6451fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6452fcf5ef2aSThomas Huth } 6453fcf5ef2aSThomas Huth 6454fcf5ef2aSThomas Huth /* PowerPC 440 specific instructions */ 6455fcf5ef2aSThomas Huth 6456fcf5ef2aSThomas Huth /* dlmzb */ 6457fcf5ef2aSThomas Huth static void gen_dlmzb(DisasContext *ctx) 6458fcf5ef2aSThomas Huth { 6459fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(Rc(ctx->opcode)); 6460fcf5ef2aSThomas Huth gen_helper_dlmzb(cpu_gpr[rA(ctx->opcode)], cpu_env, 6461fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0); 6462fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 6463fcf5ef2aSThomas Huth } 6464fcf5ef2aSThomas Huth 6465fcf5ef2aSThomas Huth /* mbar replaces eieio on 440 */ 6466fcf5ef2aSThomas Huth static void gen_mbar(DisasContext *ctx) 6467fcf5ef2aSThomas Huth { 6468fcf5ef2aSThomas Huth /* interpreted as no-op */ 6469fcf5ef2aSThomas Huth } 6470fcf5ef2aSThomas Huth 6471fcf5ef2aSThomas Huth /* msync replaces sync on 440 */ 6472fcf5ef2aSThomas Huth static void gen_msync_4xx(DisasContext *ctx) 6473fcf5ef2aSThomas Huth { 647427a3ea7eSBALATON Zoltan /* Only e500 seems to treat reserved bits as invalid */ 647527a3ea7eSBALATON Zoltan if ((ctx->insns_flags2 & PPC2_BOOKE206) && 647627a3ea7eSBALATON Zoltan (ctx->opcode & 0x03FFF801)) { 647727a3ea7eSBALATON Zoltan gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 647827a3ea7eSBALATON Zoltan } 647927a3ea7eSBALATON Zoltan /* otherwise interpreted as no-op */ 6480fcf5ef2aSThomas Huth } 6481fcf5ef2aSThomas Huth 6482fcf5ef2aSThomas Huth /* icbt */ 6483fcf5ef2aSThomas Huth static void gen_icbt_440(DisasContext *ctx) 6484fcf5ef2aSThomas Huth { 6485fcf5ef2aSThomas Huth /* interpreted as no-op */ 6486fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a load by the MMU 6487fcf5ef2aSThomas Huth * but does not generate any exception 6488fcf5ef2aSThomas Huth */ 6489fcf5ef2aSThomas Huth } 6490fcf5ef2aSThomas Huth 6491fcf5ef2aSThomas Huth /* Embedded.Processor Control */ 6492fcf5ef2aSThomas Huth 6493fcf5ef2aSThomas Huth static void gen_msgclr(DisasContext *ctx) 6494fcf5ef2aSThomas Huth { 6495fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6496fcf5ef2aSThomas Huth GEN_PRIV; 6497fcf5ef2aSThomas Huth #else 6498ebca5e6dSCédric Le Goater CHK_HV; 64997af1e7b0SCédric Le Goater /* 64-bit server processors compliant with arch 2.x */ 65007af1e7b0SCédric Le Goater if (ctx->insns_flags & PPC_SEGMENT_64B) { 65017af1e7b0SCédric Le Goater gen_helper_book3s_msgclr(cpu_env, cpu_gpr[rB(ctx->opcode)]); 65027af1e7b0SCédric Le Goater } else { 6503fcf5ef2aSThomas Huth gen_helper_msgclr(cpu_env, cpu_gpr[rB(ctx->opcode)]); 65047af1e7b0SCédric Le Goater } 6505fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6506fcf5ef2aSThomas Huth } 6507fcf5ef2aSThomas Huth 6508fcf5ef2aSThomas Huth static void gen_msgsnd(DisasContext *ctx) 6509fcf5ef2aSThomas Huth { 6510fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6511fcf5ef2aSThomas Huth GEN_PRIV; 6512fcf5ef2aSThomas Huth #else 6513ebca5e6dSCédric Le Goater CHK_HV; 65147af1e7b0SCédric Le Goater /* 64-bit server processors compliant with arch 2.x */ 65157af1e7b0SCédric Le Goater if (ctx->insns_flags & PPC_SEGMENT_64B) { 65167af1e7b0SCédric Le Goater gen_helper_book3s_msgsnd(cpu_gpr[rB(ctx->opcode)]); 65177af1e7b0SCédric Le Goater } else { 6518fcf5ef2aSThomas Huth gen_helper_msgsnd(cpu_gpr[rB(ctx->opcode)]); 65197af1e7b0SCédric Le Goater } 6520fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6521fcf5ef2aSThomas Huth } 6522fcf5ef2aSThomas Huth 65237af1e7b0SCédric Le Goater static void gen_msgsync(DisasContext *ctx) 65247af1e7b0SCédric Le Goater { 65257af1e7b0SCédric Le Goater #if defined(CONFIG_USER_ONLY) 65267af1e7b0SCédric Le Goater GEN_PRIV; 65277af1e7b0SCédric Le Goater #else 65287af1e7b0SCédric Le Goater CHK_HV; 65297af1e7b0SCédric Le Goater #endif /* defined(CONFIG_USER_ONLY) */ 65307af1e7b0SCédric Le Goater /* interpreted as no-op */ 65317af1e7b0SCédric Le Goater } 6532fcf5ef2aSThomas Huth 6533fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6534fcf5ef2aSThomas Huth static void gen_maddld(DisasContext *ctx) 6535fcf5ef2aSThomas Huth { 6536fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 6537fcf5ef2aSThomas Huth 6538fcf5ef2aSThomas Huth tcg_gen_mul_i64(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 6539fcf5ef2aSThomas Huth tcg_gen_add_i64(cpu_gpr[rD(ctx->opcode)], t1, cpu_gpr[rC(ctx->opcode)]); 6540fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 6541fcf5ef2aSThomas Huth } 6542fcf5ef2aSThomas Huth 6543fcf5ef2aSThomas Huth /* maddhd maddhdu */ 6544fcf5ef2aSThomas Huth static void gen_maddhd_maddhdu(DisasContext *ctx) 6545fcf5ef2aSThomas Huth { 6546fcf5ef2aSThomas Huth TCGv_i64 lo = tcg_temp_new_i64(); 6547fcf5ef2aSThomas Huth TCGv_i64 hi = tcg_temp_new_i64(); 6548fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 6549fcf5ef2aSThomas Huth 6550fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) { 6551fcf5ef2aSThomas Huth tcg_gen_mulu2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)], 6552fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 6553fcf5ef2aSThomas Huth tcg_gen_movi_i64(t1, 0); 6554fcf5ef2aSThomas Huth } else { 6555fcf5ef2aSThomas Huth tcg_gen_muls2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)], 6556fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 6557fcf5ef2aSThomas Huth tcg_gen_sari_i64(t1, cpu_gpr[rC(ctx->opcode)], 63); 6558fcf5ef2aSThomas Huth } 6559fcf5ef2aSThomas Huth tcg_gen_add2_i64(t1, cpu_gpr[rD(ctx->opcode)], lo, hi, 6560fcf5ef2aSThomas Huth cpu_gpr[rC(ctx->opcode)], t1); 6561fcf5ef2aSThomas Huth tcg_temp_free_i64(lo); 6562fcf5ef2aSThomas Huth tcg_temp_free_i64(hi); 6563fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 6564fcf5ef2aSThomas Huth } 6565fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 6566fcf5ef2aSThomas Huth 6567fcf5ef2aSThomas Huth static void gen_tbegin(DisasContext *ctx) 6568fcf5ef2aSThomas Huth { 6569fcf5ef2aSThomas Huth if (unlikely(!ctx->tm_enabled)) { 6570fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM); 6571fcf5ef2aSThomas Huth return; 6572fcf5ef2aSThomas Huth } 6573fcf5ef2aSThomas Huth gen_helper_tbegin(cpu_env); 6574fcf5ef2aSThomas Huth } 6575fcf5ef2aSThomas Huth 6576fcf5ef2aSThomas Huth #define GEN_TM_NOOP(name) \ 6577fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx) \ 6578fcf5ef2aSThomas Huth { \ 6579fcf5ef2aSThomas Huth if (unlikely(!ctx->tm_enabled)) { \ 6580fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM); \ 6581fcf5ef2aSThomas Huth return; \ 6582fcf5ef2aSThomas Huth } \ 6583fcf5ef2aSThomas Huth /* Because tbegin always fails in QEMU, these user \ 6584fcf5ef2aSThomas Huth * space instructions all have a simple implementation: \ 6585fcf5ef2aSThomas Huth * \ 6586fcf5ef2aSThomas Huth * CR[0] = 0b0 || MSR[TS] || 0b0 \ 6587fcf5ef2aSThomas Huth * = 0b0 || 0b00 || 0b0 \ 6588fcf5ef2aSThomas Huth */ \ 6589fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_crf[0], 0); \ 6590fcf5ef2aSThomas Huth } 6591fcf5ef2aSThomas Huth 6592fcf5ef2aSThomas Huth GEN_TM_NOOP(tend); 6593fcf5ef2aSThomas Huth GEN_TM_NOOP(tabort); 6594fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortwc); 6595fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortwci); 6596fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortdc); 6597fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortdci); 6598fcf5ef2aSThomas Huth GEN_TM_NOOP(tsr); 6599b8b4576eSSuraj Jitindar Singh static inline void gen_cp_abort(DisasContext *ctx) 6600b8b4576eSSuraj Jitindar Singh { 6601b8b4576eSSuraj Jitindar Singh // Do Nothing 6602b8b4576eSSuraj Jitindar Singh } 6603fcf5ef2aSThomas Huth 660480b8c1eeSNikunj A Dadhania #define GEN_CP_PASTE_NOOP(name) \ 660580b8c1eeSNikunj A Dadhania static inline void gen_##name(DisasContext *ctx) \ 660680b8c1eeSNikunj A Dadhania { \ 660780b8c1eeSNikunj A Dadhania /* Generate invalid exception until \ 660880b8c1eeSNikunj A Dadhania * we have an implementation of the copy \ 660980b8c1eeSNikunj A Dadhania * paste facility \ 661080b8c1eeSNikunj A Dadhania */ \ 661180b8c1eeSNikunj A Dadhania gen_invalid(ctx); \ 661280b8c1eeSNikunj A Dadhania } 661380b8c1eeSNikunj A Dadhania 661480b8c1eeSNikunj A Dadhania GEN_CP_PASTE_NOOP(copy) 661580b8c1eeSNikunj A Dadhania GEN_CP_PASTE_NOOP(paste) 661680b8c1eeSNikunj A Dadhania 6617fcf5ef2aSThomas Huth static void gen_tcheck(DisasContext *ctx) 6618fcf5ef2aSThomas Huth { 6619fcf5ef2aSThomas Huth if (unlikely(!ctx->tm_enabled)) { 6620fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM); 6621fcf5ef2aSThomas Huth return; 6622fcf5ef2aSThomas Huth } 6623fcf5ef2aSThomas Huth /* Because tbegin always fails, the tcheck implementation 6624fcf5ef2aSThomas Huth * is simple: 6625fcf5ef2aSThomas Huth * 6626fcf5ef2aSThomas Huth * CR[CRF] = TDOOMED || MSR[TS] || 0b0 6627fcf5ef2aSThomas Huth * = 0b1 || 0b00 || 0b0 6628fcf5ef2aSThomas Huth */ 6629fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0x8); 6630fcf5ef2aSThomas Huth } 6631fcf5ef2aSThomas Huth 6632fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6633fcf5ef2aSThomas Huth #define GEN_TM_PRIV_NOOP(name) \ 6634fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx) \ 6635fcf5ef2aSThomas Huth { \ 6636fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC); \ 6637fcf5ef2aSThomas Huth } 6638fcf5ef2aSThomas Huth 6639fcf5ef2aSThomas Huth #else 6640fcf5ef2aSThomas Huth 6641fcf5ef2aSThomas Huth #define GEN_TM_PRIV_NOOP(name) \ 6642fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx) \ 6643fcf5ef2aSThomas Huth { \ 6644fcf5ef2aSThomas Huth CHK_SV; \ 6645fcf5ef2aSThomas Huth if (unlikely(!ctx->tm_enabled)) { \ 6646fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM); \ 6647fcf5ef2aSThomas Huth return; \ 6648fcf5ef2aSThomas Huth } \ 6649fcf5ef2aSThomas Huth /* Because tbegin always fails, the implementation is \ 6650fcf5ef2aSThomas Huth * simple: \ 6651fcf5ef2aSThomas Huth * \ 6652fcf5ef2aSThomas Huth * CR[0] = 0b0 || MSR[TS] || 0b0 \ 6653fcf5ef2aSThomas Huth * = 0b0 || 0b00 | 0b0 \ 6654fcf5ef2aSThomas Huth */ \ 6655fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_crf[0], 0); \ 6656fcf5ef2aSThomas Huth } 6657fcf5ef2aSThomas Huth 6658fcf5ef2aSThomas Huth #endif 6659fcf5ef2aSThomas Huth 6660fcf5ef2aSThomas Huth GEN_TM_PRIV_NOOP(treclaim); 6661fcf5ef2aSThomas Huth GEN_TM_PRIV_NOOP(trechkpt); 6662fcf5ef2aSThomas Huth 66631a404c91SMark Cave-Ayland static inline void get_fpr(TCGv_i64 dst, int regno) 66641a404c91SMark Cave-Ayland { 6665ef96e3aeSMark Cave-Ayland tcg_gen_ld_i64(dst, cpu_env, offsetof(CPUPPCState, vsr[regno].u64[0])); 66661a404c91SMark Cave-Ayland } 66671a404c91SMark Cave-Ayland 66681a404c91SMark Cave-Ayland static inline void set_fpr(int regno, TCGv_i64 src) 66691a404c91SMark Cave-Ayland { 6670ef96e3aeSMark Cave-Ayland tcg_gen_st_i64(src, cpu_env, offsetof(CPUPPCState, vsr[regno].u64[0])); 66711a404c91SMark Cave-Ayland } 66721a404c91SMark Cave-Ayland 6673c4a18dbfSMark Cave-Ayland static inline void get_avr64(TCGv_i64 dst, int regno, bool high) 6674c4a18dbfSMark Cave-Ayland { 66757329fb62SMark Cave-Ayland #ifdef HOST_WORDS_BIGENDIAN 66767329fb62SMark Cave-Ayland tcg_gen_ld_i64(dst, cpu_env, offsetof(CPUPPCState, 6677ef96e3aeSMark Cave-Ayland vsr[32 + regno].u64[(high ? 0 : 1)])); 66787329fb62SMark Cave-Ayland #else 66797329fb62SMark Cave-Ayland tcg_gen_ld_i64(dst, cpu_env, offsetof(CPUPPCState, 6680ef96e3aeSMark Cave-Ayland vsr[32 + regno].u64[(high ? 1 : 0)])); 66817329fb62SMark Cave-Ayland #endif 6682c4a18dbfSMark Cave-Ayland } 6683c4a18dbfSMark Cave-Ayland 6684c4a18dbfSMark Cave-Ayland static inline void set_avr64(int regno, TCGv_i64 src, bool high) 6685c4a18dbfSMark Cave-Ayland { 66867329fb62SMark Cave-Ayland #ifdef HOST_WORDS_BIGENDIAN 66877329fb62SMark Cave-Ayland tcg_gen_st_i64(src, cpu_env, offsetof(CPUPPCState, 6688ef96e3aeSMark Cave-Ayland vsr[32 + regno].u64[(high ? 0 : 1)])); 66897329fb62SMark Cave-Ayland #else 66907329fb62SMark Cave-Ayland tcg_gen_st_i64(src, cpu_env, offsetof(CPUPPCState, 6691ef96e3aeSMark Cave-Ayland vsr[32 + regno].u64[(high ? 1 : 0)])); 66927329fb62SMark Cave-Ayland #endif 6693c4a18dbfSMark Cave-Ayland } 6694c4a18dbfSMark Cave-Ayland 6695fcf5ef2aSThomas Huth #include "translate/fp-impl.inc.c" 6696fcf5ef2aSThomas Huth 6697fcf5ef2aSThomas Huth #include "translate/vmx-impl.inc.c" 6698fcf5ef2aSThomas Huth 6699fcf5ef2aSThomas Huth #include "translate/vsx-impl.inc.c" 6700fcf5ef2aSThomas Huth 6701fcf5ef2aSThomas Huth #include "translate/dfp-impl.inc.c" 6702fcf5ef2aSThomas Huth 6703fcf5ef2aSThomas Huth #include "translate/spe-impl.inc.c" 6704fcf5ef2aSThomas Huth 67055cb091a4SNikunj A Dadhania /* Handles lfdp, lxsd, lxssp */ 67065cb091a4SNikunj A Dadhania static void gen_dform39(DisasContext *ctx) 67075cb091a4SNikunj A Dadhania { 67085cb091a4SNikunj A Dadhania switch (ctx->opcode & 0x3) { 67095cb091a4SNikunj A Dadhania case 0: /* lfdp */ 67105cb091a4SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA205) { 67115cb091a4SNikunj A Dadhania return gen_lfdp(ctx); 67125cb091a4SNikunj A Dadhania } 67135cb091a4SNikunj A Dadhania break; 67145cb091a4SNikunj A Dadhania case 2: /* lxsd */ 67155cb091a4SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 67165cb091a4SNikunj A Dadhania return gen_lxsd(ctx); 67175cb091a4SNikunj A Dadhania } 67185cb091a4SNikunj A Dadhania break; 67195cb091a4SNikunj A Dadhania case 3: /* lxssp */ 67205cb091a4SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 67215cb091a4SNikunj A Dadhania return gen_lxssp(ctx); 67225cb091a4SNikunj A Dadhania } 67235cb091a4SNikunj A Dadhania break; 67245cb091a4SNikunj A Dadhania } 67255cb091a4SNikunj A Dadhania return gen_invalid(ctx); 67265cb091a4SNikunj A Dadhania } 67275cb091a4SNikunj A Dadhania 6728d59ba583SNikunj A Dadhania /* handles stfdp, lxv, stxsd, stxssp lxvx */ 6729e3001664SNikunj A Dadhania static void gen_dform3D(DisasContext *ctx) 6730e3001664SNikunj A Dadhania { 6731e3001664SNikunj A Dadhania if ((ctx->opcode & 3) == 1) { /* DQ-FORM */ 6732e3001664SNikunj A Dadhania switch (ctx->opcode & 0x7) { 6733e3001664SNikunj A Dadhania case 1: /* lxv */ 6734d59ba583SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 6735d59ba583SNikunj A Dadhania return gen_lxv(ctx); 6736d59ba583SNikunj A Dadhania } 6737e3001664SNikunj A Dadhania break; 6738e3001664SNikunj A Dadhania case 5: /* stxv */ 6739d59ba583SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 6740d59ba583SNikunj A Dadhania return gen_stxv(ctx); 6741d59ba583SNikunj A Dadhania } 6742e3001664SNikunj A Dadhania break; 6743e3001664SNikunj A Dadhania } 6744e3001664SNikunj A Dadhania } else { /* DS-FORM */ 6745e3001664SNikunj A Dadhania switch (ctx->opcode & 0x3) { 6746e3001664SNikunj A Dadhania case 0: /* stfdp */ 6747e3001664SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA205) { 6748e3001664SNikunj A Dadhania return gen_stfdp(ctx); 6749e3001664SNikunj A Dadhania } 6750e3001664SNikunj A Dadhania break; 6751e3001664SNikunj A Dadhania case 2: /* stxsd */ 6752e3001664SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 6753e3001664SNikunj A Dadhania return gen_stxsd(ctx); 6754e3001664SNikunj A Dadhania } 6755e3001664SNikunj A Dadhania break; 6756e3001664SNikunj A Dadhania case 3: /* stxssp */ 6757e3001664SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 6758e3001664SNikunj A Dadhania return gen_stxssp(ctx); 6759e3001664SNikunj A Dadhania } 6760e3001664SNikunj A Dadhania break; 6761e3001664SNikunj A Dadhania } 6762e3001664SNikunj A Dadhania } 6763e3001664SNikunj A Dadhania return gen_invalid(ctx); 6764e3001664SNikunj A Dadhania } 6765e3001664SNikunj A Dadhania 6766fcf5ef2aSThomas Huth static opcode_t opcodes[] = { 6767fcf5ef2aSThomas Huth GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE), 6768fcf5ef2aSThomas Huth GEN_HANDLER(cmp, 0x1F, 0x00, 0x00, 0x00400000, PPC_INTEGER), 6769fcf5ef2aSThomas Huth GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER), 6770fcf5ef2aSThomas Huth GEN_HANDLER(cmpl, 0x1F, 0x00, 0x01, 0x00400001, PPC_INTEGER), 6771fcf5ef2aSThomas Huth GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER), 6772fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6773fcf5ef2aSThomas Huth GEN_HANDLER_E(cmpeqb, 0x1F, 0x00, 0x07, 0x00600000, PPC_NONE, PPC2_ISA300), 6774fcf5ef2aSThomas Huth #endif 6775fcf5ef2aSThomas Huth GEN_HANDLER_E(cmpb, 0x1F, 0x1C, 0x0F, 0x00000001, PPC_NONE, PPC2_ISA205), 6776fcf5ef2aSThomas Huth GEN_HANDLER_E(cmprb, 0x1F, 0x00, 0x06, 0x00400001, PPC_NONE, PPC2_ISA300), 6777fcf5ef2aSThomas Huth GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL), 6778fcf5ef2aSThomas Huth GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6779fcf5ef2aSThomas Huth GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6780fcf5ef2aSThomas Huth GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6781fcf5ef2aSThomas Huth GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6782fcf5ef2aSThomas Huth GEN_HANDLER_E(addpcis, 0x13, 0x2, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA300), 6783fcf5ef2aSThomas Huth GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER), 6784fcf5ef2aSThomas Huth GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER), 6785fcf5ef2aSThomas Huth GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER), 6786fcf5ef2aSThomas Huth GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER), 6787fcf5ef2aSThomas Huth GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6788fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6789fcf5ef2aSThomas Huth GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B), 6790fcf5ef2aSThomas Huth #endif 6791fcf5ef2aSThomas Huth GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER), 6792fcf5ef2aSThomas Huth GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER), 6793fcf5ef2aSThomas Huth GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6794fcf5ef2aSThomas Huth GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6795fcf5ef2aSThomas Huth GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6796fcf5ef2aSThomas Huth GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER), 6797fcf5ef2aSThomas Huth GEN_HANDLER_E(cnttzw, 0x1F, 0x1A, 0x10, 0x00000000, PPC_NONE, PPC2_ISA300), 679880b8c1eeSNikunj A Dadhania GEN_HANDLER_E(copy, 0x1F, 0x06, 0x18, 0x03C00001, PPC_NONE, PPC2_ISA300), 6799b8b4576eSSuraj Jitindar Singh GEN_HANDLER_E(cp_abort, 0x1F, 0x06, 0x1A, 0x03FFF801, PPC_NONE, PPC2_ISA300), 680080b8c1eeSNikunj A Dadhania GEN_HANDLER_E(paste, 0x1F, 0x06, 0x1C, 0x03C00000, PPC_NONE, PPC2_ISA300), 6801fcf5ef2aSThomas Huth GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER), 6802fcf5ef2aSThomas Huth GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER), 6803fcf5ef2aSThomas Huth GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6804fcf5ef2aSThomas Huth GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6805fcf5ef2aSThomas Huth GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6806fcf5ef2aSThomas Huth GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6807fcf5ef2aSThomas Huth GEN_HANDLER(popcntb, 0x1F, 0x1A, 0x03, 0x0000F801, PPC_POPCNTB), 6808fcf5ef2aSThomas Huth GEN_HANDLER(popcntw, 0x1F, 0x1A, 0x0b, 0x0000F801, PPC_POPCNTWD), 6809fcf5ef2aSThomas Huth GEN_HANDLER_E(prtyw, 0x1F, 0x1A, 0x04, 0x0000F801, PPC_NONE, PPC2_ISA205), 6810fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6811fcf5ef2aSThomas Huth GEN_HANDLER(popcntd, 0x1F, 0x1A, 0x0F, 0x0000F801, PPC_POPCNTWD), 6812fcf5ef2aSThomas Huth GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B), 6813fcf5ef2aSThomas Huth GEN_HANDLER_E(cnttzd, 0x1F, 0x1A, 0x11, 0x00000000, PPC_NONE, PPC2_ISA300), 6814fcf5ef2aSThomas Huth GEN_HANDLER_E(darn, 0x1F, 0x13, 0x17, 0x001CF801, PPC_NONE, PPC2_ISA300), 6815fcf5ef2aSThomas Huth GEN_HANDLER_E(prtyd, 0x1F, 0x1A, 0x05, 0x0000F801, PPC_NONE, PPC2_ISA205), 6816fcf5ef2aSThomas Huth GEN_HANDLER_E(bpermd, 0x1F, 0x1C, 0x07, 0x00000001, PPC_NONE, PPC2_PERM_ISA206), 6817fcf5ef2aSThomas Huth #endif 6818fcf5ef2aSThomas Huth GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6819fcf5ef2aSThomas Huth GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6820fcf5ef2aSThomas Huth GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6821fcf5ef2aSThomas Huth GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER), 6822fcf5ef2aSThomas Huth GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER), 6823fcf5ef2aSThomas Huth GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER), 6824fcf5ef2aSThomas Huth GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER), 6825fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6826fcf5ef2aSThomas Huth GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B), 6827fcf5ef2aSThomas Huth GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B), 6828fcf5ef2aSThomas Huth GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B), 6829fcf5ef2aSThomas Huth GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B), 6830fcf5ef2aSThomas Huth GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B), 6831fcf5ef2aSThomas Huth GEN_HANDLER2_E(extswsli0, "extswsli", 0x1F, 0x1A, 0x1B, 0x00000000, 6832fcf5ef2aSThomas Huth PPC_NONE, PPC2_ISA300), 6833fcf5ef2aSThomas Huth GEN_HANDLER2_E(extswsli1, "extswsli", 0x1F, 0x1B, 0x1B, 0x00000000, 6834fcf5ef2aSThomas Huth PPC_NONE, PPC2_ISA300), 6835fcf5ef2aSThomas Huth #endif 6836fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6837fcf5ef2aSThomas Huth GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B), 6838fcf5ef2aSThomas Huth GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX), 6839fcf5ef2aSThomas Huth GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B), 6840fcf5ef2aSThomas Huth #endif 68415cb091a4SNikunj A Dadhania /* handles lfdp, lxsd, lxssp */ 68425cb091a4SNikunj A Dadhania GEN_HANDLER_E(dform39, 0x39, 0xFF, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA205), 6843d59ba583SNikunj A Dadhania /* handles stfdp, lxv, stxsd, stxssp, stxv */ 6844e3001664SNikunj A Dadhania GEN_HANDLER_E(dform3D, 0x3D, 0xFF, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA205), 6845fcf5ef2aSThomas Huth GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6846fcf5ef2aSThomas Huth GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6847fcf5ef2aSThomas Huth GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING), 6848fcf5ef2aSThomas Huth GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING), 6849fcf5ef2aSThomas Huth GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING), 6850fcf5ef2aSThomas Huth GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING), 6851c8fd8373SCédric Le Goater GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x01FFF801, PPC_MEM_EIEIO), 6852fcf5ef2aSThomas Huth GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM), 6853fcf5ef2aSThomas Huth GEN_HANDLER_E(lbarx, 0x1F, 0x14, 0x01, 0, PPC_NONE, PPC2_ATOMIC_ISA206), 6854fcf5ef2aSThomas Huth GEN_HANDLER_E(lharx, 0x1F, 0x14, 0x03, 0, PPC_NONE, PPC2_ATOMIC_ISA206), 6855fcf5ef2aSThomas Huth GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000000, PPC_RES), 6856a68a6146SBalamuruhan S GEN_HANDLER_E(lwat, 0x1F, 0x06, 0x12, 0x00000001, PPC_NONE, PPC2_ISA300), 6857a3401188SBalamuruhan S GEN_HANDLER_E(stwat, 0x1F, 0x06, 0x16, 0x00000001, PPC_NONE, PPC2_ISA300), 6858fcf5ef2aSThomas Huth GEN_HANDLER_E(stbcx_, 0x1F, 0x16, 0x15, 0, PPC_NONE, PPC2_ATOMIC_ISA206), 6859fcf5ef2aSThomas Huth GEN_HANDLER_E(sthcx_, 0x1F, 0x16, 0x16, 0, PPC_NONE, PPC2_ATOMIC_ISA206), 6860fcf5ef2aSThomas Huth GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES), 6861fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6862a68a6146SBalamuruhan S GEN_HANDLER_E(ldat, 0x1F, 0x06, 0x13, 0x00000001, PPC_NONE, PPC2_ISA300), 6863a3401188SBalamuruhan S GEN_HANDLER_E(stdat, 0x1F, 0x06, 0x17, 0x00000001, PPC_NONE, PPC2_ISA300), 6864fcf5ef2aSThomas Huth GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000000, PPC_64B), 6865fcf5ef2aSThomas Huth GEN_HANDLER_E(lqarx, 0x1F, 0x14, 0x08, 0, PPC_NONE, PPC2_LSQ_ISA207), 6866fcf5ef2aSThomas Huth GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B), 6867fcf5ef2aSThomas Huth GEN_HANDLER_E(stqcx_, 0x1F, 0x16, 0x05, 0, PPC_NONE, PPC2_LSQ_ISA207), 6868fcf5ef2aSThomas Huth #endif 6869fcf5ef2aSThomas Huth GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC), 6870fcf5ef2aSThomas Huth GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT), 6871c09cec68SNikunj A Dadhania GEN_HANDLER_E(wait, 0x1F, 0x1E, 0x00, 0x039FF801, PPC_NONE, PPC2_ISA300), 6872fcf5ef2aSThomas Huth GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW), 6873fcf5ef2aSThomas Huth GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW), 6874fcf5ef2aSThomas Huth GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW), 6875fcf5ef2aSThomas Huth GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW), 6876fcf5ef2aSThomas Huth GEN_HANDLER_E(bctar, 0x13, 0x10, 0x11, 0x0000E000, PPC_NONE, PPC2_BCTAR_ISA207), 6877fcf5ef2aSThomas Huth GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER), 6878fcf5ef2aSThomas Huth GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW), 6879fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6880fcf5ef2aSThomas Huth GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B), 6881cdee0e72SNikunj A Dadhania GEN_HANDLER_E(stop, 0x13, 0x12, 0x0b, 0x03FFF801, PPC_NONE, PPC2_ISA300), 6882fcf5ef2aSThomas Huth GEN_HANDLER_E(doze, 0x13, 0x12, 0x0c, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206), 6883fcf5ef2aSThomas Huth GEN_HANDLER_E(nap, 0x13, 0x12, 0x0d, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206), 6884fcf5ef2aSThomas Huth GEN_HANDLER_E(sleep, 0x13, 0x12, 0x0e, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206), 6885fcf5ef2aSThomas Huth GEN_HANDLER_E(rvwinkle, 0x13, 0x12, 0x0f, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206), 6886fcf5ef2aSThomas Huth GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H), 6887fcf5ef2aSThomas Huth #endif 6888fcf5ef2aSThomas Huth GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW), 6889fcf5ef2aSThomas Huth GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW), 6890fcf5ef2aSThomas Huth GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW), 6891fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6892fcf5ef2aSThomas Huth GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B), 6893fcf5ef2aSThomas Huth GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B), 6894fcf5ef2aSThomas Huth #endif 6895fcf5ef2aSThomas Huth GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC), 6896fcf5ef2aSThomas Huth GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC), 6897fcf5ef2aSThomas Huth GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC), 6898fcf5ef2aSThomas Huth GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC), 6899fcf5ef2aSThomas Huth GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB), 6900fcf5ef2aSThomas Huth GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC), 6901fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6902fcf5ef2aSThomas Huth GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B), 6903fcf5ef2aSThomas Huth GEN_HANDLER_E(setb, 0x1F, 0x00, 0x04, 0x0003F801, PPC_NONE, PPC2_ISA300), 6904b63d0434SNikunj A Dadhania GEN_HANDLER_E(mcrxrx, 0x1F, 0x00, 0x12, 0x007FF801, PPC_NONE, PPC2_ISA300), 6905fcf5ef2aSThomas Huth #endif 6906fcf5ef2aSThomas Huth GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001EF801, PPC_MISC), 6907fcf5ef2aSThomas Huth GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000000, PPC_MISC), 6908fcf5ef2aSThomas Huth GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE), 690950728199SRoman Kapl GEN_HANDLER_E(dcbfep, 0x1F, 0x1F, 0x03, 0x03C00001, PPC_NONE, PPC2_BOOKE206), 6910fcf5ef2aSThomas Huth GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE), 6911fcf5ef2aSThomas Huth GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE), 691250728199SRoman Kapl GEN_HANDLER_E(dcbstep, 0x1F, 0x1F, 0x01, 0x03E00001, PPC_NONE, PPC2_BOOKE206), 6913fcf5ef2aSThomas Huth GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x00000001, PPC_CACHE), 691450728199SRoman Kapl GEN_HANDLER_E(dcbtep, 0x1F, 0x1F, 0x09, 0x00000001, PPC_NONE, PPC2_BOOKE206), 6915fcf5ef2aSThomas Huth GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x00000001, PPC_CACHE), 691650728199SRoman Kapl GEN_HANDLER_E(dcbtstep, 0x1F, 0x1F, 0x07, 0x00000001, PPC_NONE, PPC2_BOOKE206), 6917fcf5ef2aSThomas Huth GEN_HANDLER_E(dcbtls, 0x1F, 0x06, 0x05, 0x02000001, PPC_BOOKE, PPC2_BOOKE206), 6918fcf5ef2aSThomas Huth GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZ), 691950728199SRoman Kapl GEN_HANDLER_E(dcbzep, 0x1F, 0x1F, 0x1F, 0x03C00001, PPC_NONE, PPC2_BOOKE206), 6920fcf5ef2aSThomas Huth GEN_HANDLER(dst, 0x1F, 0x16, 0x0A, 0x01800001, PPC_ALTIVEC), 692199d45f8fSBALATON Zoltan GEN_HANDLER(dstst, 0x1F, 0x16, 0x0B, 0x01800001, PPC_ALTIVEC), 6922fcf5ef2aSThomas Huth GEN_HANDLER(dss, 0x1F, 0x16, 0x19, 0x019FF801, PPC_ALTIVEC), 6923fcf5ef2aSThomas Huth GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI), 692450728199SRoman Kapl GEN_HANDLER_E(icbiep, 0x1F, 0x1F, 0x1E, 0x03E00001, PPC_NONE, PPC2_BOOKE206), 6925fcf5ef2aSThomas Huth GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA), 6926fcf5ef2aSThomas Huth GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT), 6927fcf5ef2aSThomas Huth GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT), 6928fcf5ef2aSThomas Huth GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT), 6929fcf5ef2aSThomas Huth GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT), 6930fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6931fcf5ef2aSThomas Huth GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B), 6932fcf5ef2aSThomas Huth GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001, 6933fcf5ef2aSThomas Huth PPC_SEGMENT_64B), 6934fcf5ef2aSThomas Huth GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B), 6935fcf5ef2aSThomas Huth GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001, 6936fcf5ef2aSThomas Huth PPC_SEGMENT_64B), 6937fcf5ef2aSThomas Huth GEN_HANDLER2(slbmte, "slbmte", 0x1F, 0x12, 0x0C, 0x001F0001, PPC_SEGMENT_64B), 6938fcf5ef2aSThomas Huth GEN_HANDLER2(slbmfee, "slbmfee", 0x1F, 0x13, 0x1C, 0x001F0001, PPC_SEGMENT_64B), 6939fcf5ef2aSThomas Huth GEN_HANDLER2(slbmfev, "slbmfev", 0x1F, 0x13, 0x1A, 0x001F0001, PPC_SEGMENT_64B), 6940fcf5ef2aSThomas Huth GEN_HANDLER2(slbfee_, "slbfee.", 0x1F, 0x13, 0x1E, 0x001F0000, PPC_SEGMENT_64B), 6941fcf5ef2aSThomas Huth #endif 6942fcf5ef2aSThomas Huth GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA), 6943fcf5ef2aSThomas Huth /* XXX Those instructions will need to be handled differently for 6944fcf5ef2aSThomas Huth * different ISA versions */ 6945fcf5ef2aSThomas Huth GEN_HANDLER(tlbiel, 0x1F, 0x12, 0x08, 0x001F0001, PPC_MEM_TLBIE), 6946fcf5ef2aSThomas Huth GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x001F0001, PPC_MEM_TLBIE), 6947c8830502SSuraj Jitindar Singh GEN_HANDLER_E(tlbiel, 0x1F, 0x12, 0x08, 0x00100001, PPC_NONE, PPC2_ISA300), 6948c8830502SSuraj Jitindar Singh GEN_HANDLER_E(tlbie, 0x1F, 0x12, 0x09, 0x00100001, PPC_NONE, PPC2_ISA300), 6949fcf5ef2aSThomas Huth GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC), 6950fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6951fcf5ef2aSThomas Huth GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x031FFC01, PPC_SLBI), 6952fcf5ef2aSThomas Huth GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI), 6953a63f1dfcSNikunj A Dadhania GEN_HANDLER_E(slbieg, 0x1F, 0x12, 0x0E, 0x001F0001, PPC_NONE, PPC2_ISA300), 695462d897caSNikunj A Dadhania GEN_HANDLER_E(slbsync, 0x1F, 0x12, 0x0A, 0x03FFF801, PPC_NONE, PPC2_ISA300), 6955fcf5ef2aSThomas Huth #endif 6956fcf5ef2aSThomas Huth GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN), 6957fcf5ef2aSThomas Huth GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN), 6958fcf5ef2aSThomas Huth GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR), 6959fcf5ef2aSThomas Huth GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR), 6960fcf5ef2aSThomas Huth GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR), 6961fcf5ef2aSThomas Huth GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR), 6962fcf5ef2aSThomas Huth GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR), 6963fcf5ef2aSThomas Huth GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR), 6964fcf5ef2aSThomas Huth GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR), 6965fcf5ef2aSThomas Huth GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR), 6966fcf5ef2aSThomas Huth GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR), 6967fcf5ef2aSThomas Huth GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR), 6968fcf5ef2aSThomas Huth GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR), 6969fcf5ef2aSThomas Huth GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR), 6970fcf5ef2aSThomas Huth GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR), 6971fcf5ef2aSThomas Huth GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR), 6972fcf5ef2aSThomas Huth GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR), 6973fcf5ef2aSThomas Huth GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR), 6974fcf5ef2aSThomas Huth GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR), 6975fcf5ef2aSThomas Huth GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR), 6976fcf5ef2aSThomas Huth GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR), 6977fcf5ef2aSThomas Huth GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR), 6978fcf5ef2aSThomas Huth GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR), 6979fcf5ef2aSThomas Huth GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR), 6980fcf5ef2aSThomas Huth GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR), 6981fcf5ef2aSThomas Huth GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR), 6982fcf5ef2aSThomas Huth GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR), 6983fcf5ef2aSThomas Huth GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR), 6984fcf5ef2aSThomas Huth GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR), 6985fcf5ef2aSThomas Huth GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR), 6986fcf5ef2aSThomas Huth GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR), 6987fcf5ef2aSThomas Huth GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR), 6988fcf5ef2aSThomas Huth GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR), 6989fcf5ef2aSThomas Huth GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR), 6990fcf5ef2aSThomas Huth GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR), 6991fcf5ef2aSThomas Huth GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR), 6992fcf5ef2aSThomas Huth GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC), 6993fcf5ef2aSThomas Huth GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC), 6994fcf5ef2aSThomas Huth GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC), 6995fcf5ef2aSThomas Huth GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB), 6996fcf5ef2aSThomas Huth GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB), 6997fcf5ef2aSThomas Huth GEN_HANDLER2(tlbld_74xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_74xx_TLB), 6998fcf5ef2aSThomas Huth GEN_HANDLER2(tlbli_74xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_74xx_TLB), 6999fcf5ef2aSThomas Huth GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER), 7000fcf5ef2aSThomas Huth GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER), 7001fcf5ef2aSThomas Huth GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER), 7002fcf5ef2aSThomas Huth GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER), 7003fcf5ef2aSThomas Huth GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER), 7004fcf5ef2aSThomas Huth GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER), 7005fcf5ef2aSThomas Huth GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2), 7006fcf5ef2aSThomas Huth GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2), 7007fcf5ef2aSThomas Huth GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2), 7008fcf5ef2aSThomas Huth GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2), 7009fcf5ef2aSThomas Huth GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2), 7010fcf5ef2aSThomas Huth GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2), 7011fcf5ef2aSThomas Huth GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2), 7012fcf5ef2aSThomas Huth GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2), 7013fcf5ef2aSThomas Huth GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI), 7014fcf5ef2aSThomas Huth GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA), 7015fcf5ef2aSThomas Huth GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR), 7016fcf5ef2aSThomas Huth GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR), 7017fcf5ef2aSThomas Huth GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX), 7018fcf5ef2aSThomas Huth GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX), 7019fcf5ef2aSThomas Huth GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX), 7020fcf5ef2aSThomas Huth GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX), 7021fcf5ef2aSThomas Huth GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON), 7022fcf5ef2aSThomas Huth GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON), 7023fcf5ef2aSThomas Huth GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT), 7024fcf5ef2aSThomas Huth GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON), 7025fcf5ef2aSThomas Huth GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON), 7026fcf5ef2aSThomas Huth GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP), 7027fcf5ef2aSThomas Huth GEN_HANDLER_E(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE, PPC2_BOOKE206), 7028fcf5ef2aSThomas Huth GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI), 7029fcf5ef2aSThomas Huth GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI), 7030fcf5ef2aSThomas Huth GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB), 7031fcf5ef2aSThomas Huth GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB), 7032fcf5ef2aSThomas Huth GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB), 7033fcf5ef2aSThomas Huth GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE), 7034fcf5ef2aSThomas Huth GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE), 7035fcf5ef2aSThomas Huth GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE), 7036fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbre_booke206, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, 7037fcf5ef2aSThomas Huth PPC_NONE, PPC2_BOOKE206), 7038fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbsx_booke206, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, 7039fcf5ef2aSThomas Huth PPC_NONE, PPC2_BOOKE206), 7040fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbwe_booke206, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, 7041fcf5ef2aSThomas Huth PPC_NONE, PPC2_BOOKE206), 7042fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbivax_booke206, "tlbivax", 0x1F, 0x12, 0x18, 0x00000001, 7043fcf5ef2aSThomas Huth PPC_NONE, PPC2_BOOKE206), 7044fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbilx_booke206, "tlbilx", 0x1F, 0x12, 0x00, 0x03800001, 7045fcf5ef2aSThomas Huth PPC_NONE, PPC2_BOOKE206), 7046fcf5ef2aSThomas Huth GEN_HANDLER2_E(msgsnd, "msgsnd", 0x1F, 0x0E, 0x06, 0x03ff0001, 7047fcf5ef2aSThomas Huth PPC_NONE, PPC2_PRCNTL), 7048fcf5ef2aSThomas Huth GEN_HANDLER2_E(msgclr, "msgclr", 0x1F, 0x0E, 0x07, 0x03ff0001, 7049fcf5ef2aSThomas Huth PPC_NONE, PPC2_PRCNTL), 70507af1e7b0SCédric Le Goater GEN_HANDLER2_E(msgsync, "msgsync", 0x1F, 0x16, 0x1B, 0x00000000, 70517af1e7b0SCédric Le Goater PPC_NONE, PPC2_PRCNTL), 7052fcf5ef2aSThomas Huth GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE), 7053fcf5ef2aSThomas Huth GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000E7C01, PPC_WRTEE), 7054fcf5ef2aSThomas Huth GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC), 7055fcf5ef2aSThomas Huth GEN_HANDLER_E(mbar, 0x1F, 0x16, 0x1a, 0x001FF801, 7056fcf5ef2aSThomas Huth PPC_BOOKE, PPC2_BOOKE206), 705727a3ea7eSBALATON Zoltan GEN_HANDLER(msync_4xx, 0x1F, 0x16, 0x12, 0x039FF801, PPC_BOOKE), 7058fcf5ef2aSThomas Huth GEN_HANDLER2_E(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001, 7059fcf5ef2aSThomas Huth PPC_BOOKE, PPC2_BOOKE206), 70600c8d8c8bSBALATON Zoltan GEN_HANDLER2(icbt_440, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, 70610c8d8c8bSBALATON Zoltan PPC_440_SPEC), 7062fcf5ef2aSThomas Huth GEN_HANDLER(lvsl, 0x1f, 0x06, 0x00, 0x00000001, PPC_ALTIVEC), 7063fcf5ef2aSThomas Huth GEN_HANDLER(lvsr, 0x1f, 0x06, 0x01, 0x00000001, PPC_ALTIVEC), 7064fcf5ef2aSThomas Huth GEN_HANDLER(mfvscr, 0x04, 0x2, 0x18, 0x001ff800, PPC_ALTIVEC), 7065fcf5ef2aSThomas Huth GEN_HANDLER(mtvscr, 0x04, 0x2, 0x19, 0x03ff0000, PPC_ALTIVEC), 7066fcf5ef2aSThomas Huth GEN_HANDLER(vmladduhm, 0x04, 0x11, 0xFF, 0x00000000, PPC_ALTIVEC), 7067fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7068fcf5ef2aSThomas Huth GEN_HANDLER_E(maddhd_maddhdu, 0x04, 0x18, 0xFF, 0x00000000, PPC_NONE, 7069fcf5ef2aSThomas Huth PPC2_ISA300), 7070fcf5ef2aSThomas Huth GEN_HANDLER_E(maddld, 0x04, 0x19, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA300), 7071fcf5ef2aSThomas Huth #endif 7072fcf5ef2aSThomas Huth 7073fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_ADD 7074fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_ADD_CONST 7075fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov) \ 7076fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER), 7077fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, \ 7078fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov) \ 7079fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER), 7080fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0) 7081fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1) 7082fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0) 7083fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1) 7084fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0) 7085fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1) 7086fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0) 7087fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1) 70884c5920afSSuraj Jitindar Singh GEN_HANDLER_E(addex, 0x1F, 0x0A, 0x05, 0x00000000, PPC_NONE, PPC2_ISA300), 7089fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0) 7090fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1) 7091fcf5ef2aSThomas Huth 7092fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_DIVW 7093fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \ 7094fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER) 7095fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0), 7096fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1), 7097fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0), 7098fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1), 7099fcf5ef2aSThomas Huth GEN_HANDLER_E(divwe, 0x1F, 0x0B, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206), 7100fcf5ef2aSThomas Huth GEN_HANDLER_E(divweo, 0x1F, 0x0B, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206), 7101fcf5ef2aSThomas Huth GEN_HANDLER_E(divweu, 0x1F, 0x0B, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206), 7102fcf5ef2aSThomas Huth GEN_HANDLER_E(divweuo, 0x1F, 0x0B, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206), 7103fcf5ef2aSThomas Huth GEN_HANDLER_E(modsw, 0x1F, 0x0B, 0x18, 0x00000001, PPC_NONE, PPC2_ISA300), 7104fcf5ef2aSThomas Huth GEN_HANDLER_E(moduw, 0x1F, 0x0B, 0x08, 0x00000001, PPC_NONE, PPC2_ISA300), 7105fcf5ef2aSThomas Huth 7106fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7107fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_DIVD 7108fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \ 7109fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B) 7110fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0), 7111fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1), 7112fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0), 7113fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1), 7114fcf5ef2aSThomas Huth 7115fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeu, 0x1F, 0x09, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206), 7116fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeuo, 0x1F, 0x09, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206), 7117fcf5ef2aSThomas Huth GEN_HANDLER_E(divde, 0x1F, 0x09, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206), 7118fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeo, 0x1F, 0x09, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206), 7119fcf5ef2aSThomas Huth GEN_HANDLER_E(modsd, 0x1F, 0x09, 0x18, 0x00000001, PPC_NONE, PPC2_ISA300), 7120fcf5ef2aSThomas Huth GEN_HANDLER_E(modud, 0x1F, 0x09, 0x08, 0x00000001, PPC_NONE, PPC2_ISA300), 7121fcf5ef2aSThomas Huth 7122fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_MUL_HELPER 7123fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MUL_HELPER(name, opc3) \ 7124fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B) 7125fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00), 7126fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02), 7127fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17), 7128fcf5ef2aSThomas Huth #endif 7129fcf5ef2aSThomas Huth 7130fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_SUBF 7131fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_SUBF_CONST 7132fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \ 7133fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER), 7134fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \ 7135fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov) \ 7136fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER), 7137fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0) 7138fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1) 7139fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0) 7140fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1) 7141fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0) 7142fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1) 7143fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0) 7144fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1) 7145fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0) 7146fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1) 7147fcf5ef2aSThomas Huth 7148fcf5ef2aSThomas Huth #undef GEN_LOGICAL1 7149fcf5ef2aSThomas Huth #undef GEN_LOGICAL2 7150fcf5ef2aSThomas Huth #define GEN_LOGICAL2(name, tcg_op, opc, type) \ 7151fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type) 7152fcf5ef2aSThomas Huth #define GEN_LOGICAL1(name, tcg_op, opc, type) \ 7153fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type) 7154fcf5ef2aSThomas Huth GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER), 7155fcf5ef2aSThomas Huth GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER), 7156fcf5ef2aSThomas Huth GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER), 7157fcf5ef2aSThomas Huth GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER), 7158fcf5ef2aSThomas Huth GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER), 7159fcf5ef2aSThomas Huth GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER), 7160fcf5ef2aSThomas Huth GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER), 7161fcf5ef2aSThomas Huth GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER), 7162fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7163fcf5ef2aSThomas Huth GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B), 7164fcf5ef2aSThomas Huth #endif 7165fcf5ef2aSThomas Huth 7166fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7167fcf5ef2aSThomas Huth #undef GEN_PPC64_R2 7168fcf5ef2aSThomas Huth #undef GEN_PPC64_R4 7169fcf5ef2aSThomas Huth #define GEN_PPC64_R2(name, opc1, opc2) \ 7170fcf5ef2aSThomas Huth GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\ 7171fcf5ef2aSThomas Huth GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \ 7172fcf5ef2aSThomas Huth PPC_64B) 7173fcf5ef2aSThomas Huth #define GEN_PPC64_R4(name, opc1, opc2) \ 7174fcf5ef2aSThomas Huth GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\ 7175fcf5ef2aSThomas Huth GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000, \ 7176fcf5ef2aSThomas Huth PPC_64B), \ 7177fcf5ef2aSThomas Huth GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \ 7178fcf5ef2aSThomas Huth PPC_64B), \ 7179fcf5ef2aSThomas Huth GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000, \ 7180fcf5ef2aSThomas Huth PPC_64B) 7181fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicl, 0x1E, 0x00), 7182fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicr, 0x1E, 0x02), 7183fcf5ef2aSThomas Huth GEN_PPC64_R4(rldic, 0x1E, 0x04), 7184fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcl, 0x1E, 0x08), 7185fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcr, 0x1E, 0x09), 7186fcf5ef2aSThomas Huth GEN_PPC64_R4(rldimi, 0x1E, 0x06), 7187fcf5ef2aSThomas Huth #endif 7188fcf5ef2aSThomas Huth 7189fcf5ef2aSThomas Huth #undef GEN_LD 7190fcf5ef2aSThomas Huth #undef GEN_LDU 7191fcf5ef2aSThomas Huth #undef GEN_LDUX 7192fcf5ef2aSThomas Huth #undef GEN_LDX_E 7193fcf5ef2aSThomas Huth #undef GEN_LDS 7194fcf5ef2aSThomas Huth #define GEN_LD(name, ldop, opc, type) \ 7195fcf5ef2aSThomas Huth GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type), 7196fcf5ef2aSThomas Huth #define GEN_LDU(name, ldop, opc, type) \ 7197fcf5ef2aSThomas Huth GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type), 7198fcf5ef2aSThomas Huth #define GEN_LDUX(name, ldop, opc2, opc3, type) \ 7199fcf5ef2aSThomas Huth GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type), 7200fcf5ef2aSThomas Huth #define GEN_LDX_E(name, ldop, opc2, opc3, type, type2, chk) \ 7201fcf5ef2aSThomas Huth GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000001, type, type2), 7202fcf5ef2aSThomas Huth #define GEN_LDS(name, ldop, op, type) \ 7203fcf5ef2aSThomas Huth GEN_LD(name, ldop, op | 0x20, type) \ 7204fcf5ef2aSThomas Huth GEN_LDU(name, ldop, op | 0x21, type) \ 7205fcf5ef2aSThomas Huth GEN_LDUX(name, ldop, 0x17, op | 0x01, type) \ 7206fcf5ef2aSThomas Huth GEN_LDX(name, ldop, 0x17, op | 0x00, type) 7207fcf5ef2aSThomas Huth 7208fcf5ef2aSThomas Huth GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER) 7209fcf5ef2aSThomas Huth GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER) 7210fcf5ef2aSThomas Huth GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER) 7211fcf5ef2aSThomas Huth GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER) 7212fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7213fcf5ef2aSThomas Huth GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B) 7214fcf5ef2aSThomas Huth GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B) 7215fcf5ef2aSThomas Huth GEN_LDUX(ld, ld64_i64, 0x15, 0x01, PPC_64B) 7216fcf5ef2aSThomas Huth GEN_LDX(ld, ld64_i64, 0x15, 0x00, PPC_64B) 7217fcf5ef2aSThomas Huth GEN_LDX_E(ldbr, ld64ur_i64, 0x14, 0x10, PPC_NONE, PPC2_DBRX, CHK_NONE) 7218fcf5ef2aSThomas Huth 7219fcf5ef2aSThomas Huth /* HV/P7 and later only */ 7220fcf5ef2aSThomas Huth GEN_LDX_HVRM(ldcix, ld64_i64, 0x15, 0x1b, PPC_CILDST) 7221fcf5ef2aSThomas Huth GEN_LDX_HVRM(lwzcix, ld32u, 0x15, 0x18, PPC_CILDST) 7222fcf5ef2aSThomas Huth GEN_LDX_HVRM(lhzcix, ld16u, 0x15, 0x19, PPC_CILDST) 7223fcf5ef2aSThomas Huth GEN_LDX_HVRM(lbzcix, ld8u, 0x15, 0x1a, PPC_CILDST) 7224fcf5ef2aSThomas Huth #endif 7225fcf5ef2aSThomas Huth GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER) 7226fcf5ef2aSThomas Huth GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER) 7227fcf5ef2aSThomas Huth 722850728199SRoman Kapl /* External PID based load */ 722950728199SRoman Kapl #undef GEN_LDEPX 723050728199SRoman Kapl #define GEN_LDEPX(name, ldop, opc2, opc3) \ 723150728199SRoman Kapl GEN_HANDLER_E(name##epx, 0x1F, opc2, opc3, \ 723250728199SRoman Kapl 0x00000001, PPC_NONE, PPC2_BOOKE206), 723350728199SRoman Kapl 723450728199SRoman Kapl GEN_LDEPX(lb, DEF_MEMOP(MO_UB), 0x1F, 0x02) 723550728199SRoman Kapl GEN_LDEPX(lh, DEF_MEMOP(MO_UW), 0x1F, 0x08) 723650728199SRoman Kapl GEN_LDEPX(lw, DEF_MEMOP(MO_UL), 0x1F, 0x00) 723750728199SRoman Kapl #if defined(TARGET_PPC64) 723850728199SRoman Kapl GEN_LDEPX(ld, DEF_MEMOP(MO_Q), 0x1D, 0x00) 723950728199SRoman Kapl #endif 724050728199SRoman Kapl 7241fcf5ef2aSThomas Huth #undef GEN_ST 7242fcf5ef2aSThomas Huth #undef GEN_STU 7243fcf5ef2aSThomas Huth #undef GEN_STUX 7244fcf5ef2aSThomas Huth #undef GEN_STX_E 7245fcf5ef2aSThomas Huth #undef GEN_STS 7246fcf5ef2aSThomas Huth #define GEN_ST(name, stop, opc, type) \ 7247fcf5ef2aSThomas Huth GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type), 7248fcf5ef2aSThomas Huth #define GEN_STU(name, stop, opc, type) \ 7249fcf5ef2aSThomas Huth GEN_HANDLER(stop##u, opc, 0xFF, 0xFF, 0x00000000, type), 7250fcf5ef2aSThomas Huth #define GEN_STUX(name, stop, opc2, opc3, type) \ 7251fcf5ef2aSThomas Huth GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type), 7252fcf5ef2aSThomas Huth #define GEN_STX_E(name, stop, opc2, opc3, type, type2, chk) \ 72530123d3cbSBALATON Zoltan GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000000, type, type2), 7254fcf5ef2aSThomas Huth #define GEN_STS(name, stop, op, type) \ 7255fcf5ef2aSThomas Huth GEN_ST(name, stop, op | 0x20, type) \ 7256fcf5ef2aSThomas Huth GEN_STU(name, stop, op | 0x21, type) \ 7257fcf5ef2aSThomas Huth GEN_STUX(name, stop, 0x17, op | 0x01, type) \ 7258fcf5ef2aSThomas Huth GEN_STX(name, stop, 0x17, op | 0x00, type) 7259fcf5ef2aSThomas Huth 7260fcf5ef2aSThomas Huth GEN_STS(stb, st8, 0x06, PPC_INTEGER) 7261fcf5ef2aSThomas Huth GEN_STS(sth, st16, 0x0C, PPC_INTEGER) 7262fcf5ef2aSThomas Huth GEN_STS(stw, st32, 0x04, PPC_INTEGER) 7263fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7264fcf5ef2aSThomas Huth GEN_STUX(std, st64_i64, 0x15, 0x05, PPC_64B) 7265fcf5ef2aSThomas Huth GEN_STX(std, st64_i64, 0x15, 0x04, PPC_64B) 7266fcf5ef2aSThomas Huth GEN_STX_E(stdbr, st64r_i64, 0x14, 0x14, PPC_NONE, PPC2_DBRX, CHK_NONE) 7267fcf5ef2aSThomas Huth GEN_STX_HVRM(stdcix, st64_i64, 0x15, 0x1f, PPC_CILDST) 7268fcf5ef2aSThomas Huth GEN_STX_HVRM(stwcix, st32, 0x15, 0x1c, PPC_CILDST) 7269fcf5ef2aSThomas Huth GEN_STX_HVRM(sthcix, st16, 0x15, 0x1d, PPC_CILDST) 7270fcf5ef2aSThomas Huth GEN_STX_HVRM(stbcix, st8, 0x15, 0x1e, PPC_CILDST) 7271fcf5ef2aSThomas Huth #endif 7272fcf5ef2aSThomas Huth GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER) 7273fcf5ef2aSThomas Huth GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER) 7274fcf5ef2aSThomas Huth 727550728199SRoman Kapl #undef GEN_STEPX 727650728199SRoman Kapl #define GEN_STEPX(name, ldop, opc2, opc3) \ 727750728199SRoman Kapl GEN_HANDLER_E(name##epx, 0x1F, opc2, opc3, \ 727850728199SRoman Kapl 0x00000001, PPC_NONE, PPC2_BOOKE206), 727950728199SRoman Kapl 728050728199SRoman Kapl GEN_STEPX(stb, DEF_MEMOP(MO_UB), 0x1F, 0x06) 728150728199SRoman Kapl GEN_STEPX(sth, DEF_MEMOP(MO_UW), 0x1F, 0x0C) 728250728199SRoman Kapl GEN_STEPX(stw, DEF_MEMOP(MO_UL), 0x1F, 0x04) 728350728199SRoman Kapl #if defined(TARGET_PPC64) 728450728199SRoman Kapl GEN_STEPX(std, DEF_MEMOP(MO_Q), 0x1D, 0x04) 728550728199SRoman Kapl #endif 728650728199SRoman Kapl 7287fcf5ef2aSThomas Huth #undef GEN_CRLOGIC 7288fcf5ef2aSThomas Huth #define GEN_CRLOGIC(name, tcg_op, opc) \ 7289fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER) 7290fcf5ef2aSThomas Huth GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08), 7291fcf5ef2aSThomas Huth GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04), 7292fcf5ef2aSThomas Huth GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09), 7293fcf5ef2aSThomas Huth GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07), 7294fcf5ef2aSThomas Huth GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01), 7295fcf5ef2aSThomas Huth GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E), 7296fcf5ef2aSThomas Huth GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D), 7297fcf5ef2aSThomas Huth GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06), 7298fcf5ef2aSThomas Huth 7299fcf5ef2aSThomas Huth #undef GEN_MAC_HANDLER 7300fcf5ef2aSThomas Huth #define GEN_MAC_HANDLER(name, opc2, opc3) \ 7301fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC) 7302fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchw, 0x0C, 0x05), 7303fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwo, 0x0C, 0x15), 7304fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchws, 0x0C, 0x07), 7305fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwso, 0x0C, 0x17), 7306fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06), 7307fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16), 7308fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwu, 0x0C, 0x04), 7309fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14), 7310fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhw, 0x0C, 0x01), 7311fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwo, 0x0C, 0x11), 7312fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhws, 0x0C, 0x03), 7313fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwso, 0x0C, 0x13), 7314fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02), 7315fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12), 7316fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwu, 0x0C, 0x00), 7317fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10), 7318fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D), 7319fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D), 7320fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F), 7321fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F), 7322fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C), 7323fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C), 7324fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E), 7325fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E), 7326fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05), 7327fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15), 7328fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07), 7329fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17), 7330fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01), 7331fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11), 7332fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03), 7333fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13), 7334fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D), 7335fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D), 7336fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F), 7337fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F), 7338fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchw, 0x08, 0x05), 7339fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchwu, 0x08, 0x04), 7340fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhw, 0x08, 0x01), 7341fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00), 7342fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhw, 0x08, 0x0D), 7343fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C), 7344fcf5ef2aSThomas Huth 7345fcf5ef2aSThomas Huth GEN_HANDLER2_E(tbegin, "tbegin", 0x1F, 0x0E, 0x14, 0x01DFF800, \ 7346fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7347fcf5ef2aSThomas Huth GEN_HANDLER2_E(tend, "tend", 0x1F, 0x0E, 0x15, 0x01FFF800, \ 7348fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7349fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabort, "tabort", 0x1F, 0x0E, 0x1C, 0x03E0F800, \ 7350fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7351fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortwc, "tabortwc", 0x1F, 0x0E, 0x18, 0x00000000, \ 7352fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7353fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortwci, "tabortwci", 0x1F, 0x0E, 0x1A, 0x00000000, \ 7354fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7355fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortdc, "tabortdc", 0x1F, 0x0E, 0x19, 0x00000000, \ 7356fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7357fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortdci, "tabortdci", 0x1F, 0x0E, 0x1B, 0x00000000, \ 7358fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7359fcf5ef2aSThomas Huth GEN_HANDLER2_E(tsr, "tsr", 0x1F, 0x0E, 0x17, 0x03DFF800, \ 7360fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7361fcf5ef2aSThomas Huth GEN_HANDLER2_E(tcheck, "tcheck", 0x1F, 0x0E, 0x16, 0x007FF800, \ 7362fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7363fcf5ef2aSThomas Huth GEN_HANDLER2_E(treclaim, "treclaim", 0x1F, 0x0E, 0x1D, 0x03E0F800, \ 7364fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7365fcf5ef2aSThomas Huth GEN_HANDLER2_E(trechkpt, "trechkpt", 0x1F, 0x0E, 0x1F, 0x03FFF800, \ 7366fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7367fcf5ef2aSThomas Huth 7368fcf5ef2aSThomas Huth #include "translate/fp-ops.inc.c" 7369fcf5ef2aSThomas Huth 7370fcf5ef2aSThomas Huth #include "translate/vmx-ops.inc.c" 7371fcf5ef2aSThomas Huth 7372fcf5ef2aSThomas Huth #include "translate/vsx-ops.inc.c" 7373fcf5ef2aSThomas Huth 7374fcf5ef2aSThomas Huth #include "translate/dfp-ops.inc.c" 7375fcf5ef2aSThomas Huth 7376fcf5ef2aSThomas Huth #include "translate/spe-ops.inc.c" 7377fcf5ef2aSThomas Huth }; 7378fcf5ef2aSThomas Huth 7379fcf5ef2aSThomas Huth #include "helper_regs.h" 73805b27a92dSPaolo Bonzini #include "translate_init.inc.c" 7381fcf5ef2aSThomas Huth 7382fcf5ef2aSThomas Huth /*****************************************************************************/ 7383fcf5ef2aSThomas Huth /* Misc PowerPC helpers */ 7384fcf5ef2aSThomas Huth void ppc_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, 7385fcf5ef2aSThomas Huth int flags) 7386fcf5ef2aSThomas Huth { 7387fcf5ef2aSThomas Huth #define RGPL 4 7388fcf5ef2aSThomas Huth #define RFPL 4 7389fcf5ef2aSThomas Huth 7390fcf5ef2aSThomas Huth PowerPCCPU *cpu = POWERPC_CPU(cs); 7391fcf5ef2aSThomas Huth CPUPPCState *env = &cpu->env; 7392fcf5ef2aSThomas Huth int i; 7393fcf5ef2aSThomas Huth 7394fcf5ef2aSThomas Huth cpu_fprintf(f, "NIP " TARGET_FMT_lx " LR " TARGET_FMT_lx " CTR " 7395fcf5ef2aSThomas Huth TARGET_FMT_lx " XER " TARGET_FMT_lx " CPU#%d\n", 7396fcf5ef2aSThomas Huth env->nip, env->lr, env->ctr, cpu_read_xer(env), 7397fcf5ef2aSThomas Huth cs->cpu_index); 7398fcf5ef2aSThomas Huth cpu_fprintf(f, "MSR " TARGET_FMT_lx " HID0 " TARGET_FMT_lx " HF " 7399fcf5ef2aSThomas Huth TARGET_FMT_lx " iidx %d didx %d\n", 7400fcf5ef2aSThomas Huth env->msr, env->spr[SPR_HID0], 7401fcf5ef2aSThomas Huth env->hflags, env->immu_idx, env->dmmu_idx); 7402fcf5ef2aSThomas Huth #if !defined(NO_TIMER_DUMP) 7403fcf5ef2aSThomas Huth cpu_fprintf(f, "TB %08" PRIu32 " %08" PRIu64 7404fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 7405fcf5ef2aSThomas Huth " DECR %08" PRIu32 7406fcf5ef2aSThomas Huth #endif 7407fcf5ef2aSThomas Huth "\n", 7408fcf5ef2aSThomas Huth cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env) 7409fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 7410fcf5ef2aSThomas Huth , cpu_ppc_load_decr(env) 7411fcf5ef2aSThomas Huth #endif 7412fcf5ef2aSThomas Huth ); 7413fcf5ef2aSThomas Huth #endif 7414fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) { 7415fcf5ef2aSThomas Huth if ((i & (RGPL - 1)) == 0) 7416fcf5ef2aSThomas Huth cpu_fprintf(f, "GPR%02d", i); 7417fcf5ef2aSThomas Huth cpu_fprintf(f, " %016" PRIx64, ppc_dump_gpr(env, i)); 7418fcf5ef2aSThomas Huth if ((i & (RGPL - 1)) == (RGPL - 1)) 7419fcf5ef2aSThomas Huth cpu_fprintf(f, "\n"); 7420fcf5ef2aSThomas Huth } 7421fcf5ef2aSThomas Huth cpu_fprintf(f, "CR "); 7422fcf5ef2aSThomas Huth for (i = 0; i < 8; i++) 7423fcf5ef2aSThomas Huth cpu_fprintf(f, "%01x", env->crf[i]); 7424fcf5ef2aSThomas Huth cpu_fprintf(f, " ["); 7425fcf5ef2aSThomas Huth for (i = 0; i < 8; i++) { 7426fcf5ef2aSThomas Huth char a = '-'; 7427fcf5ef2aSThomas Huth if (env->crf[i] & 0x08) 7428fcf5ef2aSThomas Huth a = 'L'; 7429fcf5ef2aSThomas Huth else if (env->crf[i] & 0x04) 7430fcf5ef2aSThomas Huth a = 'G'; 7431fcf5ef2aSThomas Huth else if (env->crf[i] & 0x02) 7432fcf5ef2aSThomas Huth a = 'E'; 7433fcf5ef2aSThomas Huth cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' '); 7434fcf5ef2aSThomas Huth } 7435fcf5ef2aSThomas Huth cpu_fprintf(f, " ] RES " TARGET_FMT_lx "\n", 7436fcf5ef2aSThomas Huth env->reserve_addr); 7437685f1ce2SRichard Henderson 7438685f1ce2SRichard Henderson if (flags & CPU_DUMP_FPU) { 7439fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) { 7440685f1ce2SRichard Henderson if ((i & (RFPL - 1)) == 0) { 7441fcf5ef2aSThomas Huth cpu_fprintf(f, "FPR%02d", i); 7442685f1ce2SRichard Henderson } 7443ef96e3aeSMark Cave-Ayland cpu_fprintf(f, " %016" PRIx64, *cpu_fpr_ptr(env, i)); 7444685f1ce2SRichard Henderson if ((i & (RFPL - 1)) == (RFPL - 1)) { 7445fcf5ef2aSThomas Huth cpu_fprintf(f, "\n"); 7446fcf5ef2aSThomas Huth } 7447685f1ce2SRichard Henderson } 7448fcf5ef2aSThomas Huth cpu_fprintf(f, "FPSCR " TARGET_FMT_lx "\n", env->fpscr); 7449685f1ce2SRichard Henderson } 7450685f1ce2SRichard Henderson 7451fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 7452fcf5ef2aSThomas Huth cpu_fprintf(f, " SRR0 " TARGET_FMT_lx " SRR1 " TARGET_FMT_lx 7453fcf5ef2aSThomas Huth " PVR " TARGET_FMT_lx " VRSAVE " TARGET_FMT_lx "\n", 7454fcf5ef2aSThomas Huth env->spr[SPR_SRR0], env->spr[SPR_SRR1], 7455fcf5ef2aSThomas Huth env->spr[SPR_PVR], env->spr[SPR_VRSAVE]); 7456fcf5ef2aSThomas Huth 7457fcf5ef2aSThomas Huth cpu_fprintf(f, "SPRG0 " TARGET_FMT_lx " SPRG1 " TARGET_FMT_lx 7458fcf5ef2aSThomas Huth " SPRG2 " TARGET_FMT_lx " SPRG3 " TARGET_FMT_lx "\n", 7459fcf5ef2aSThomas Huth env->spr[SPR_SPRG0], env->spr[SPR_SPRG1], 7460fcf5ef2aSThomas Huth env->spr[SPR_SPRG2], env->spr[SPR_SPRG3]); 7461fcf5ef2aSThomas Huth 7462fcf5ef2aSThomas Huth cpu_fprintf(f, "SPRG4 " TARGET_FMT_lx " SPRG5 " TARGET_FMT_lx 7463fcf5ef2aSThomas Huth " SPRG6 " TARGET_FMT_lx " SPRG7 " TARGET_FMT_lx "\n", 7464fcf5ef2aSThomas Huth env->spr[SPR_SPRG4], env->spr[SPR_SPRG5], 7465fcf5ef2aSThomas Huth env->spr[SPR_SPRG6], env->spr[SPR_SPRG7]); 7466fcf5ef2aSThomas Huth 7467fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7468fcf5ef2aSThomas Huth if (env->excp_model == POWERPC_EXCP_POWER7 || 7469fcf5ef2aSThomas Huth env->excp_model == POWERPC_EXCP_POWER8) { 7470fcf5ef2aSThomas Huth cpu_fprintf(f, "HSRR0 " TARGET_FMT_lx " HSRR1 " TARGET_FMT_lx "\n", 7471fcf5ef2aSThomas Huth env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]); 7472fcf5ef2aSThomas Huth } 7473fcf5ef2aSThomas Huth #endif 7474fcf5ef2aSThomas Huth if (env->excp_model == POWERPC_EXCP_BOOKE) { 7475fcf5ef2aSThomas Huth cpu_fprintf(f, "CSRR0 " TARGET_FMT_lx " CSRR1 " TARGET_FMT_lx 7476fcf5ef2aSThomas Huth " MCSRR0 " TARGET_FMT_lx " MCSRR1 " TARGET_FMT_lx "\n", 7477fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1], 7478fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]); 7479fcf5ef2aSThomas Huth 7480fcf5ef2aSThomas Huth cpu_fprintf(f, " TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx 7481fcf5ef2aSThomas Huth " ESR " TARGET_FMT_lx " DEAR " TARGET_FMT_lx "\n", 7482fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_TCR], env->spr[SPR_BOOKE_TSR], 7483fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_ESR], env->spr[SPR_BOOKE_DEAR]); 7484fcf5ef2aSThomas Huth 7485fcf5ef2aSThomas Huth cpu_fprintf(f, " PIR " TARGET_FMT_lx " DECAR " TARGET_FMT_lx 7486fcf5ef2aSThomas Huth " IVPR " TARGET_FMT_lx " EPCR " TARGET_FMT_lx "\n", 7487fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_PIR], env->spr[SPR_BOOKE_DECAR], 7488fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_IVPR], env->spr[SPR_BOOKE_EPCR]); 7489fcf5ef2aSThomas Huth 7490fcf5ef2aSThomas Huth cpu_fprintf(f, " MCSR " TARGET_FMT_lx " SPRG8 " TARGET_FMT_lx 7491fcf5ef2aSThomas Huth " EPR " TARGET_FMT_lx "\n", 7492fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MCSR], env->spr[SPR_BOOKE_SPRG8], 7493fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_EPR]); 7494fcf5ef2aSThomas Huth 7495fcf5ef2aSThomas Huth /* FSL-specific */ 7496fcf5ef2aSThomas Huth cpu_fprintf(f, " MCAR " TARGET_FMT_lx " PID1 " TARGET_FMT_lx 7497fcf5ef2aSThomas Huth " PID2 " TARGET_FMT_lx " SVR " TARGET_FMT_lx "\n", 7498fcf5ef2aSThomas Huth env->spr[SPR_Exxx_MCAR], env->spr[SPR_BOOKE_PID1], 7499fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_PID2], env->spr[SPR_E500_SVR]); 7500fcf5ef2aSThomas Huth 7501fcf5ef2aSThomas Huth /* 7502fcf5ef2aSThomas Huth * IVORs are left out as they are large and do not change often -- 7503fcf5ef2aSThomas Huth * they can be read with "p $ivor0", "p $ivor1", etc. 7504fcf5ef2aSThomas Huth */ 7505fcf5ef2aSThomas Huth } 7506fcf5ef2aSThomas Huth 7507fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7508fcf5ef2aSThomas Huth if (env->flags & POWERPC_FLAG_CFAR) { 7509fcf5ef2aSThomas Huth cpu_fprintf(f, " CFAR " TARGET_FMT_lx"\n", env->cfar); 7510fcf5ef2aSThomas Huth } 7511fcf5ef2aSThomas Huth #endif 7512fcf5ef2aSThomas Huth 7513d801a61eSSuraj Jitindar Singh if (env->spr_cb[SPR_LPCR].name) 7514d801a61eSSuraj Jitindar Singh cpu_fprintf(f, " LPCR " TARGET_FMT_lx "\n", env->spr[SPR_LPCR]); 7515d801a61eSSuraj Jitindar Singh 75160941d728SDavid Gibson switch (env->mmu_model) { 7517fcf5ef2aSThomas Huth case POWERPC_MMU_32B: 7518fcf5ef2aSThomas Huth case POWERPC_MMU_601: 7519fcf5ef2aSThomas Huth case POWERPC_MMU_SOFT_6xx: 7520fcf5ef2aSThomas Huth case POWERPC_MMU_SOFT_74xx: 7521fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 75220941d728SDavid Gibson case POWERPC_MMU_64B: 75230941d728SDavid Gibson case POWERPC_MMU_2_03: 75240941d728SDavid Gibson case POWERPC_MMU_2_06: 75250941d728SDavid Gibson case POWERPC_MMU_2_07: 75260941d728SDavid Gibson case POWERPC_MMU_3_00: 7527fcf5ef2aSThomas Huth #endif 75284f4f28ffSSuraj Jitindar Singh if (env->spr_cb[SPR_SDR1].name) { /* SDR1 Exists */ 75294f4f28ffSSuraj Jitindar Singh cpu_fprintf(f, " SDR1 " TARGET_FMT_lx " ", env->spr[SPR_SDR1]); 75304f4f28ffSSuraj Jitindar Singh } 75314a7518e0SCédric Le Goater if (env->spr_cb[SPR_PTCR].name) { /* PTCR Exists */ 75324a7518e0SCédric Le Goater cpu_fprintf(f, " PTCR " TARGET_FMT_lx " ", env->spr[SPR_PTCR]); 75334a7518e0SCédric Le Goater } 75344f4f28ffSSuraj Jitindar Singh cpu_fprintf(f, " DAR " TARGET_FMT_lx " DSISR " TARGET_FMT_lx "\n", 7535fcf5ef2aSThomas Huth env->spr[SPR_DAR], env->spr[SPR_DSISR]); 7536fcf5ef2aSThomas Huth break; 7537fcf5ef2aSThomas Huth case POWERPC_MMU_BOOKE206: 7538fcf5ef2aSThomas Huth cpu_fprintf(f, " MAS0 " TARGET_FMT_lx " MAS1 " TARGET_FMT_lx 7539fcf5ef2aSThomas Huth " MAS2 " TARGET_FMT_lx " MAS3 " TARGET_FMT_lx "\n", 7540fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MAS0], env->spr[SPR_BOOKE_MAS1], 7541fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MAS2], env->spr[SPR_BOOKE_MAS3]); 7542fcf5ef2aSThomas Huth 7543fcf5ef2aSThomas Huth cpu_fprintf(f, " MAS4 " TARGET_FMT_lx " MAS6 " TARGET_FMT_lx 7544fcf5ef2aSThomas Huth " MAS7 " TARGET_FMT_lx " PID " TARGET_FMT_lx "\n", 7545fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MAS4], env->spr[SPR_BOOKE_MAS6], 7546fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MAS7], env->spr[SPR_BOOKE_PID]); 7547fcf5ef2aSThomas Huth 7548fcf5ef2aSThomas Huth cpu_fprintf(f, "MMUCFG " TARGET_FMT_lx " TLB0CFG " TARGET_FMT_lx 7549fcf5ef2aSThomas Huth " TLB1CFG " TARGET_FMT_lx "\n", 7550fcf5ef2aSThomas Huth env->spr[SPR_MMUCFG], env->spr[SPR_BOOKE_TLB0CFG], 7551fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_TLB1CFG]); 7552fcf5ef2aSThomas Huth break; 7553fcf5ef2aSThomas Huth default: 7554fcf5ef2aSThomas Huth break; 7555fcf5ef2aSThomas Huth } 7556fcf5ef2aSThomas Huth #endif 7557fcf5ef2aSThomas Huth 7558fcf5ef2aSThomas Huth #undef RGPL 7559fcf5ef2aSThomas Huth #undef RFPL 7560fcf5ef2aSThomas Huth } 7561fcf5ef2aSThomas Huth 7562fcf5ef2aSThomas Huth void ppc_cpu_dump_statistics(CPUState *cs, FILE*f, 7563fcf5ef2aSThomas Huth fprintf_function cpu_fprintf, int flags) 7564fcf5ef2aSThomas Huth { 7565fcf5ef2aSThomas Huth #if defined(DO_PPC_STATISTICS) 7566fcf5ef2aSThomas Huth PowerPCCPU *cpu = POWERPC_CPU(cs); 7567fcf5ef2aSThomas Huth opc_handler_t **t1, **t2, **t3, *handler; 7568fcf5ef2aSThomas Huth int op1, op2, op3; 7569fcf5ef2aSThomas Huth 7570fcf5ef2aSThomas Huth t1 = cpu->env.opcodes; 7571fcf5ef2aSThomas Huth for (op1 = 0; op1 < 64; op1++) { 7572fcf5ef2aSThomas Huth handler = t1[op1]; 7573fcf5ef2aSThomas Huth if (is_indirect_opcode(handler)) { 7574fcf5ef2aSThomas Huth t2 = ind_table(handler); 7575fcf5ef2aSThomas Huth for (op2 = 0; op2 < 32; op2++) { 7576fcf5ef2aSThomas Huth handler = t2[op2]; 7577fcf5ef2aSThomas Huth if (is_indirect_opcode(handler)) { 7578fcf5ef2aSThomas Huth t3 = ind_table(handler); 7579fcf5ef2aSThomas Huth for (op3 = 0; op3 < 32; op3++) { 7580fcf5ef2aSThomas Huth handler = t3[op3]; 7581fcf5ef2aSThomas Huth if (handler->count == 0) 7582fcf5ef2aSThomas Huth continue; 7583fcf5ef2aSThomas Huth cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: " 7584fcf5ef2aSThomas Huth "%016" PRIx64 " %" PRId64 "\n", 7585fcf5ef2aSThomas Huth op1, op2, op3, op1, (op3 << 5) | op2, 7586fcf5ef2aSThomas Huth handler->oname, 7587fcf5ef2aSThomas Huth handler->count, handler->count); 7588fcf5ef2aSThomas Huth } 7589fcf5ef2aSThomas Huth } else { 7590fcf5ef2aSThomas Huth if (handler->count == 0) 7591fcf5ef2aSThomas Huth continue; 7592fcf5ef2aSThomas Huth cpu_fprintf(f, "%02x %02x (%02x %04d) %16s: " 7593fcf5ef2aSThomas Huth "%016" PRIx64 " %" PRId64 "\n", 7594fcf5ef2aSThomas Huth op1, op2, op1, op2, handler->oname, 7595fcf5ef2aSThomas Huth handler->count, handler->count); 7596fcf5ef2aSThomas Huth } 7597fcf5ef2aSThomas Huth } 7598fcf5ef2aSThomas Huth } else { 7599fcf5ef2aSThomas Huth if (handler->count == 0) 7600fcf5ef2aSThomas Huth continue; 7601fcf5ef2aSThomas Huth cpu_fprintf(f, "%02x (%02x ) %16s: %016" PRIx64 7602fcf5ef2aSThomas Huth " %" PRId64 "\n", 7603fcf5ef2aSThomas Huth op1, op1, handler->oname, 7604fcf5ef2aSThomas Huth handler->count, handler->count); 7605fcf5ef2aSThomas Huth } 7606fcf5ef2aSThomas Huth } 7607fcf5ef2aSThomas Huth #endif 7608fcf5ef2aSThomas Huth } 7609fcf5ef2aSThomas Huth 7610b542683dSEmilio G. Cota static void ppc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 7611fcf5ef2aSThomas Huth { 7612b0c2d521SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 76139c489ea6SLluís Vilanova CPUPPCState *env = cs->env_ptr; 7614b0c2d521SEmilio G. Cota int bound; 7615fcf5ef2aSThomas Huth 7616b0c2d521SEmilio G. Cota ctx->exception = POWERPC_EXCP_NONE; 7617b0c2d521SEmilio G. Cota ctx->spr_cb = env->spr_cb; 7618b0c2d521SEmilio G. Cota ctx->pr = msr_pr; 7619b0c2d521SEmilio G. Cota ctx->mem_idx = env->dmmu_idx; 7620b0c2d521SEmilio G. Cota ctx->dr = msr_dr; 7621fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 7622b0c2d521SEmilio G. Cota ctx->hv = msr_hv || !env->has_hv_mode; 7623fcf5ef2aSThomas Huth #endif 7624b0c2d521SEmilio G. Cota ctx->insns_flags = env->insns_flags; 7625b0c2d521SEmilio G. Cota ctx->insns_flags2 = env->insns_flags2; 7626b0c2d521SEmilio G. Cota ctx->access_type = -1; 7627b0c2d521SEmilio G. Cota ctx->need_access_type = !(env->mmu_model & POWERPC_MMU_64B); 7628b0c2d521SEmilio G. Cota ctx->le_mode = !!(env->hflags & (1 << MSR_LE)); 7629b0c2d521SEmilio G. Cota ctx->default_tcg_memop_mask = ctx->le_mode ? MO_LE : MO_BE; 76300e3bf489SRoman Kapl ctx->flags = env->flags; 7631fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7632b0c2d521SEmilio G. Cota ctx->sf_mode = msr_is_64bit(env, env->msr); 7633b0c2d521SEmilio G. Cota ctx->has_cfar = !!(env->flags & POWERPC_FLAG_CFAR); 7634fcf5ef2aSThomas Huth #endif 7635e69ba2b4SDavid Gibson ctx->lazy_tlb_flush = env->mmu_model == POWERPC_MMU_32B 7636e69ba2b4SDavid Gibson || env->mmu_model == POWERPC_MMU_601 7637e69ba2b4SDavid Gibson || (env->mmu_model & POWERPC_MMU_64B); 7638fcf5ef2aSThomas Huth 7639b0c2d521SEmilio G. Cota ctx->fpu_enabled = !!msr_fp; 7640fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_SPE) && msr_spe) 7641b0c2d521SEmilio G. Cota ctx->spe_enabled = !!msr_spe; 7642fcf5ef2aSThomas Huth else 7643b0c2d521SEmilio G. Cota ctx->spe_enabled = false; 7644fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_VRE) && msr_vr) 7645b0c2d521SEmilio G. Cota ctx->altivec_enabled = !!msr_vr; 7646fcf5ef2aSThomas Huth else 7647b0c2d521SEmilio G. Cota ctx->altivec_enabled = false; 7648fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_VSX) && msr_vsx) { 7649b0c2d521SEmilio G. Cota ctx->vsx_enabled = !!msr_vsx; 7650fcf5ef2aSThomas Huth } else { 7651b0c2d521SEmilio G. Cota ctx->vsx_enabled = false; 7652fcf5ef2aSThomas Huth } 7653fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7654fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_TM) && msr_tm) { 7655b0c2d521SEmilio G. Cota ctx->tm_enabled = !!msr_tm; 7656fcf5ef2aSThomas Huth } else { 7657b0c2d521SEmilio G. Cota ctx->tm_enabled = false; 7658fcf5ef2aSThomas Huth } 7659fcf5ef2aSThomas Huth #endif 7660b0c2d521SEmilio G. Cota ctx->gtse = !!(env->spr[SPR_LPCR] & LPCR_GTSE); 7661fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_SE) && msr_se) 7662b0c2d521SEmilio G. Cota ctx->singlestep_enabled = CPU_SINGLE_STEP; 7663fcf5ef2aSThomas Huth else 7664b0c2d521SEmilio G. Cota ctx->singlestep_enabled = 0; 7665fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_BE) && msr_be) 7666b0c2d521SEmilio G. Cota ctx->singlestep_enabled |= CPU_BRANCH_STEP; 76670e3bf489SRoman Kapl if ((env->flags & POWERPC_FLAG_DE) && msr_de) { 76680e3bf489SRoman Kapl ctx->singlestep_enabled = 0; 76690e3bf489SRoman Kapl target_ulong dbcr0 = env->spr[SPR_BOOKE_DBCR0]; 76700e3bf489SRoman Kapl if (dbcr0 & DBCR0_ICMP) { 76710e3bf489SRoman Kapl ctx->singlestep_enabled |= CPU_SINGLE_STEP; 76720e3bf489SRoman Kapl } 76730e3bf489SRoman Kapl if (dbcr0 & DBCR0_BRT) { 76740e3bf489SRoman Kapl ctx->singlestep_enabled |= CPU_BRANCH_STEP; 76750e3bf489SRoman Kapl } 76760e3bf489SRoman Kapl 76770e3bf489SRoman Kapl } 7678b0c2d521SEmilio G. Cota if (unlikely(ctx->base.singlestep_enabled)) { 7679b0c2d521SEmilio G. Cota ctx->singlestep_enabled |= GDBSTUB_SINGLE_STEP; 7680fcf5ef2aSThomas Huth } 7681fcf5ef2aSThomas Huth #if defined (DO_SINGLE_STEP) && 0 7682fcf5ef2aSThomas Huth /* Single step trace mode */ 7683fcf5ef2aSThomas Huth msr_se = 1; 7684fcf5ef2aSThomas Huth #endif 7685b0c2d521SEmilio G. Cota 7686b0c2d521SEmilio G. Cota bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 7687b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 7688fcf5ef2aSThomas Huth } 7689fcf5ef2aSThomas Huth 7690b0c2d521SEmilio G. Cota static void ppc_tr_tb_start(DisasContextBase *db, CPUState *cs) 7691b0c2d521SEmilio G. Cota { 7692b0c2d521SEmilio G. Cota } 7693fcf5ef2aSThomas Huth 7694b0c2d521SEmilio G. Cota static void ppc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 7695b0c2d521SEmilio G. Cota { 7696b0c2d521SEmilio G. Cota tcg_gen_insn_start(dcbase->pc_next); 7697b0c2d521SEmilio G. Cota } 7698b0c2d521SEmilio G. Cota 7699b0c2d521SEmilio G. Cota static bool ppc_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 7700b0c2d521SEmilio G. Cota const CPUBreakpoint *bp) 7701b0c2d521SEmilio G. Cota { 7702b0c2d521SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 7703b0c2d521SEmilio G. Cota 7704b0c2d521SEmilio G. Cota gen_debug_exception(ctx); 77052a8ceefcSEmilio G. Cota dcbase->is_jmp = DISAS_NORETURN; 7706fcf5ef2aSThomas Huth /* The address covered by the breakpoint must be included in 7707fcf5ef2aSThomas Huth [tb->pc, tb->pc + tb->size) in order to for it to be 7708fcf5ef2aSThomas Huth properly cleared -- thus we increment the PC here so that 7709fcf5ef2aSThomas Huth the logic setting tb->size below does the right thing. */ 7710b0c2d521SEmilio G. Cota ctx->base.pc_next += 4; 7711b0c2d521SEmilio G. Cota return true; 7712fcf5ef2aSThomas Huth } 7713fcf5ef2aSThomas Huth 7714b0c2d521SEmilio G. Cota static void ppc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 7715b0c2d521SEmilio G. Cota { 7716b0c2d521SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 7717b0c2d521SEmilio G. Cota CPUPPCState *env = cs->env_ptr; 7718b0c2d521SEmilio G. Cota opc_handler_t **table, *handler; 7719b0c2d521SEmilio G. Cota 7720fcf5ef2aSThomas Huth LOG_DISAS("----------------\n"); 7721fcf5ef2aSThomas Huth LOG_DISAS("nip=" TARGET_FMT_lx " super=%d ir=%d\n", 7722b0c2d521SEmilio G. Cota ctx->base.pc_next, ctx->mem_idx, (int)msr_ir); 7723b0c2d521SEmilio G. Cota 7724b0c2d521SEmilio G. Cota if (unlikely(need_byteswap(ctx))) { 7725b0c2d521SEmilio G. Cota ctx->opcode = bswap32(cpu_ldl_code(env, ctx->base.pc_next)); 7726fcf5ef2aSThomas Huth } else { 7727b0c2d521SEmilio G. Cota ctx->opcode = cpu_ldl_code(env, ctx->base.pc_next); 7728fcf5ef2aSThomas Huth } 7729fcf5ef2aSThomas Huth LOG_DISAS("translate opcode %08x (%02x %02x %02x %02x) (%s)\n", 7730b0c2d521SEmilio G. Cota ctx->opcode, opc1(ctx->opcode), opc2(ctx->opcode), 7731b0c2d521SEmilio G. Cota opc3(ctx->opcode), opc4(ctx->opcode), 7732b0c2d521SEmilio G. Cota ctx->le_mode ? "little" : "big"); 7733b0c2d521SEmilio G. Cota ctx->base.pc_next += 4; 7734fcf5ef2aSThomas Huth table = env->opcodes; 7735b0c2d521SEmilio G. Cota handler = table[opc1(ctx->opcode)]; 7736fcf5ef2aSThomas Huth if (is_indirect_opcode(handler)) { 7737fcf5ef2aSThomas Huth table = ind_table(handler); 7738b0c2d521SEmilio G. Cota handler = table[opc2(ctx->opcode)]; 7739fcf5ef2aSThomas Huth if (is_indirect_opcode(handler)) { 7740fcf5ef2aSThomas Huth table = ind_table(handler); 7741b0c2d521SEmilio G. Cota handler = table[opc3(ctx->opcode)]; 7742fcf5ef2aSThomas Huth if (is_indirect_opcode(handler)) { 7743fcf5ef2aSThomas Huth table = ind_table(handler); 7744b0c2d521SEmilio G. Cota handler = table[opc4(ctx->opcode)]; 7745fcf5ef2aSThomas Huth } 7746fcf5ef2aSThomas Huth } 7747fcf5ef2aSThomas Huth } 7748fcf5ef2aSThomas Huth /* Is opcode *REALLY* valid ? */ 7749fcf5ef2aSThomas Huth if (unlikely(handler->handler == &gen_invalid)) { 7750fcf5ef2aSThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "invalid/unsupported opcode: " 7751fcf5ef2aSThomas Huth "%02x - %02x - %02x - %02x (%08x) " 7752fcf5ef2aSThomas Huth TARGET_FMT_lx " %d\n", 7753b0c2d521SEmilio G. Cota opc1(ctx->opcode), opc2(ctx->opcode), 7754b0c2d521SEmilio G. Cota opc3(ctx->opcode), opc4(ctx->opcode), 7755b0c2d521SEmilio G. Cota ctx->opcode, ctx->base.pc_next - 4, (int)msr_ir); 7756fcf5ef2aSThomas Huth } else { 7757fcf5ef2aSThomas Huth uint32_t inval; 7758fcf5ef2aSThomas Huth 7759b0c2d521SEmilio G. Cota if (unlikely(handler->type & (PPC_SPE | PPC_SPE_SINGLE | PPC_SPE_DOUBLE) 7760b0c2d521SEmilio G. Cota && Rc(ctx->opcode))) { 7761fcf5ef2aSThomas Huth inval = handler->inval2; 7762fcf5ef2aSThomas Huth } else { 7763fcf5ef2aSThomas Huth inval = handler->inval1; 7764fcf5ef2aSThomas Huth } 7765fcf5ef2aSThomas Huth 7766b0c2d521SEmilio G. Cota if (unlikely((ctx->opcode & inval) != 0)) { 7767fcf5ef2aSThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "invalid bits: %08x for opcode: " 7768fcf5ef2aSThomas Huth "%02x - %02x - %02x - %02x (%08x) " 7769b0c2d521SEmilio G. Cota TARGET_FMT_lx "\n", ctx->opcode & inval, 7770b0c2d521SEmilio G. Cota opc1(ctx->opcode), opc2(ctx->opcode), 7771b0c2d521SEmilio G. Cota opc3(ctx->opcode), opc4(ctx->opcode), 7772b0c2d521SEmilio G. Cota ctx->opcode, ctx->base.pc_next - 4); 7773b0c2d521SEmilio G. Cota gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 7774b0c2d521SEmilio G. Cota ctx->base.is_jmp = DISAS_NORETURN; 7775b0c2d521SEmilio G. Cota return; 7776fcf5ef2aSThomas Huth } 7777fcf5ef2aSThomas Huth } 7778b0c2d521SEmilio G. Cota (*(handler->handler))(ctx); 7779fcf5ef2aSThomas Huth #if defined(DO_PPC_STATISTICS) 7780fcf5ef2aSThomas Huth handler->count++; 7781fcf5ef2aSThomas Huth #endif 7782fcf5ef2aSThomas Huth /* Check trace mode exceptions */ 7783b0c2d521SEmilio G. Cota if (unlikely(ctx->singlestep_enabled & CPU_SINGLE_STEP && 7784b0c2d521SEmilio G. Cota (ctx->base.pc_next <= 0x100 || ctx->base.pc_next > 0xF00) && 7785b0c2d521SEmilio G. Cota ctx->exception != POWERPC_SYSCALL && 7786b0c2d521SEmilio G. Cota ctx->exception != POWERPC_EXCP_TRAP && 7787b0c2d521SEmilio G. Cota ctx->exception != POWERPC_EXCP_BRANCH)) { 7788e150ac89SRoman Kapl uint32_t excp = gen_prep_dbgex(ctx); 77890e3bf489SRoman Kapl gen_exception_nip(ctx, excp, ctx->base.pc_next); 7790fcf5ef2aSThomas Huth } 7791b0c2d521SEmilio G. Cota 7792fcf5ef2aSThomas Huth if (tcg_check_temp_count()) { 7793b0c2d521SEmilio G. Cota qemu_log("Opcode %02x %02x %02x %02x (%08x) leaked " 7794b0c2d521SEmilio G. Cota "temporaries\n", opc1(ctx->opcode), opc2(ctx->opcode), 7795b0c2d521SEmilio G. Cota opc3(ctx->opcode), opc4(ctx->opcode), ctx->opcode); 7796fcf5ef2aSThomas Huth } 7797b0c2d521SEmilio G. Cota 7798b0c2d521SEmilio G. Cota ctx->base.is_jmp = ctx->exception == POWERPC_EXCP_NONE ? 7799b0c2d521SEmilio G. Cota DISAS_NEXT : DISAS_NORETURN; 7800fcf5ef2aSThomas Huth } 7801b0c2d521SEmilio G. Cota 7802b0c2d521SEmilio G. Cota static void ppc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 7803b0c2d521SEmilio G. Cota { 7804b0c2d521SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 7805b0c2d521SEmilio G. Cota 7806b0c2d521SEmilio G. Cota if (ctx->exception == POWERPC_EXCP_NONE) { 7807b0c2d521SEmilio G. Cota gen_goto_tb(ctx, 0, ctx->base.pc_next); 7808b0c2d521SEmilio G. Cota } else if (ctx->exception != POWERPC_EXCP_BRANCH) { 7809b0c2d521SEmilio G. Cota if (unlikely(ctx->base.singlestep_enabled)) { 7810b0c2d521SEmilio G. Cota gen_debug_exception(ctx); 7811fcf5ef2aSThomas Huth } 7812fcf5ef2aSThomas Huth /* Generate the return instruction */ 781307ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 7814fcf5ef2aSThomas Huth } 7815fcf5ef2aSThomas Huth } 7816b0c2d521SEmilio G. Cota 7817b0c2d521SEmilio G. Cota static void ppc_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 7818b0c2d521SEmilio G. Cota { 7819b0c2d521SEmilio G. Cota qemu_log("IN: %s\n", lookup_symbol(dcbase->pc_first)); 7820b0c2d521SEmilio G. Cota log_target_disas(cs, dcbase->pc_first, dcbase->tb->size); 7821b0c2d521SEmilio G. Cota } 7822b0c2d521SEmilio G. Cota 7823b0c2d521SEmilio G. Cota static const TranslatorOps ppc_tr_ops = { 7824b0c2d521SEmilio G. Cota .init_disas_context = ppc_tr_init_disas_context, 7825b0c2d521SEmilio G. Cota .tb_start = ppc_tr_tb_start, 7826b0c2d521SEmilio G. Cota .insn_start = ppc_tr_insn_start, 7827b0c2d521SEmilio G. Cota .breakpoint_check = ppc_tr_breakpoint_check, 7828b0c2d521SEmilio G. Cota .translate_insn = ppc_tr_translate_insn, 7829b0c2d521SEmilio G. Cota .tb_stop = ppc_tr_tb_stop, 7830b0c2d521SEmilio G. Cota .disas_log = ppc_tr_disas_log, 7831b0c2d521SEmilio G. Cota }; 7832b0c2d521SEmilio G. Cota 7833b0c2d521SEmilio G. Cota void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 7834b0c2d521SEmilio G. Cota { 7835b0c2d521SEmilio G. Cota DisasContext ctx; 7836b0c2d521SEmilio G. Cota 7837b0c2d521SEmilio G. Cota translator_loop(&ppc_tr_ops, &ctx.base, cs, tb); 7838fcf5ef2aSThomas Huth } 7839fcf5ef2aSThomas Huth 7840fcf5ef2aSThomas Huth void restore_state_to_opc(CPUPPCState *env, TranslationBlock *tb, 7841fcf5ef2aSThomas Huth target_ulong *data) 7842fcf5ef2aSThomas Huth { 7843fcf5ef2aSThomas Huth env->nip = data[0]; 7844fcf5ef2aSThomas Huth } 7845