xref: /openbmc/qemu/target/ppc/translate.c (revision 283a9177)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  *  PowerPC emulation for qemu: main translation routines.
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2003-2007 Jocelyn Mayer
5fcf5ef2aSThomas Huth  *  Copyright (C) 2011 Freescale Semiconductor, Inc.
6fcf5ef2aSThomas Huth  *
7fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
106bd039cdSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth  *
12fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
16fcf5ef2aSThomas Huth  *
17fcf5ef2aSThomas Huth  * You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth #include "cpu.h"
23fcf5ef2aSThomas Huth #include "internal.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/exec-all.h"
26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op-gvec.h"
28fcf5ef2aSThomas Huth #include "qemu/host-utils.h"
29db725815SMarkus Armbruster #include "qemu/main-loop.h"
30fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h"
31fcf5ef2aSThomas Huth 
32fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
33fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
34fcf5ef2aSThomas Huth 
35b6bac4bcSEmilio G. Cota #include "exec/translator.h"
36fcf5ef2aSThomas Huth #include "exec/log.h"
37f34ec0f6SRichard Henderson #include "qemu/atomic128.h"
3899e964efSFabiano Rosas #include "spr_common.h"
39eeaaefe9SLeandro Lupori #include "power8-pmu.h"
40fcf5ef2aSThomas Huth 
413e770bf7SBruno Larsen (billionai) #include "qemu/qemu-print.h"
423e770bf7SBruno Larsen (billionai) #include "qapi/error.h"
43fcf5ef2aSThomas Huth 
44d53106c9SRichard Henderson #define HELPER_H "helper.h"
45d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
46d53106c9SRichard Henderson #undef  HELPER_H
47d53106c9SRichard Henderson 
48fcf5ef2aSThomas Huth #define CPU_SINGLE_STEP 0x1
49fcf5ef2aSThomas Huth #define CPU_BRANCH_STEP 0x2
50fcf5ef2aSThomas Huth 
51fcf5ef2aSThomas Huth /* Include definitions for instructions classes and implementations flags */
52efe843d8SDavid Gibson /* #define PPC_DEBUG_DISAS */
53fcf5ef2aSThomas Huth 
54fcf5ef2aSThomas Huth #ifdef PPC_DEBUG_DISAS
55fcf5ef2aSThomas Huth #  define LOG_DISAS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
56fcf5ef2aSThomas Huth #else
57fcf5ef2aSThomas Huth #  define LOG_DISAS(...) do { } while (0)
58fcf5ef2aSThomas Huth #endif
59fcf5ef2aSThomas Huth /*****************************************************************************/
60fcf5ef2aSThomas Huth /* Code translation helpers                                                  */
61fcf5ef2aSThomas Huth 
62fcf5ef2aSThomas Huth /* global register indexes */
63fcf5ef2aSThomas Huth static char cpu_reg_names[10 * 3 + 22 * 4   /* GPR */
64fcf5ef2aSThomas Huth                           + 10 * 4 + 22 * 5 /* SPE GPRh */
65fcf5ef2aSThomas Huth                           + 8 * 5           /* CRF */];
66fcf5ef2aSThomas Huth static TCGv cpu_gpr[32];
67fcf5ef2aSThomas Huth static TCGv cpu_gprh[32];
68fcf5ef2aSThomas Huth static TCGv_i32 cpu_crf[8];
69fcf5ef2aSThomas Huth static TCGv cpu_nip;
70fcf5ef2aSThomas Huth static TCGv cpu_msr;
71fcf5ef2aSThomas Huth static TCGv cpu_ctr;
72fcf5ef2aSThomas Huth static TCGv cpu_lr;
73fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
74fcf5ef2aSThomas Huth static TCGv cpu_cfar;
75fcf5ef2aSThomas Huth #endif
76dd09c361SNikunj A Dadhania static TCGv cpu_xer, cpu_so, cpu_ov, cpu_ca, cpu_ov32, cpu_ca32;
77fcf5ef2aSThomas Huth static TCGv cpu_reserve;
78253ce7b2SNikunj A Dadhania static TCGv cpu_reserve_val;
79894448aeSRichard Henderson static TCGv cpu_reserve_val2;
80fcf5ef2aSThomas Huth static TCGv cpu_fpscr;
81fcf5ef2aSThomas Huth static TCGv_i32 cpu_access_type;
82fcf5ef2aSThomas Huth 
83fcf5ef2aSThomas Huth void ppc_translate_init(void)
84fcf5ef2aSThomas Huth {
85fcf5ef2aSThomas Huth     int i;
86fcf5ef2aSThomas Huth     char *p;
87fcf5ef2aSThomas Huth     size_t cpu_reg_names_size;
88fcf5ef2aSThomas Huth 
89fcf5ef2aSThomas Huth     p = cpu_reg_names;
90fcf5ef2aSThomas Huth     cpu_reg_names_size = sizeof(cpu_reg_names);
91fcf5ef2aSThomas Huth 
92fcf5ef2aSThomas Huth     for (i = 0; i < 8; i++) {
93fcf5ef2aSThomas Huth         snprintf(p, cpu_reg_names_size, "crf%d", i);
94fcf5ef2aSThomas Huth         cpu_crf[i] = tcg_global_mem_new_i32(cpu_env,
95fcf5ef2aSThomas Huth                                             offsetof(CPUPPCState, crf[i]), p);
96fcf5ef2aSThomas Huth         p += 5;
97fcf5ef2aSThomas Huth         cpu_reg_names_size -= 5;
98fcf5ef2aSThomas Huth     }
99fcf5ef2aSThomas Huth 
100fcf5ef2aSThomas Huth     for (i = 0; i < 32; i++) {
101fcf5ef2aSThomas Huth         snprintf(p, cpu_reg_names_size, "r%d", i);
102fcf5ef2aSThomas Huth         cpu_gpr[i] = tcg_global_mem_new(cpu_env,
103fcf5ef2aSThomas Huth                                         offsetof(CPUPPCState, gpr[i]), p);
104fcf5ef2aSThomas Huth         p += (i < 10) ? 3 : 4;
105fcf5ef2aSThomas Huth         cpu_reg_names_size -= (i < 10) ? 3 : 4;
106fcf5ef2aSThomas Huth         snprintf(p, cpu_reg_names_size, "r%dH", i);
107fcf5ef2aSThomas Huth         cpu_gprh[i] = tcg_global_mem_new(cpu_env,
108fcf5ef2aSThomas Huth                                          offsetof(CPUPPCState, gprh[i]), p);
109fcf5ef2aSThomas Huth         p += (i < 10) ? 4 : 5;
110fcf5ef2aSThomas Huth         cpu_reg_names_size -= (i < 10) ? 4 : 5;
111fcf5ef2aSThomas Huth     }
112fcf5ef2aSThomas Huth 
113fcf5ef2aSThomas Huth     cpu_nip = tcg_global_mem_new(cpu_env,
114fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, nip), "nip");
115fcf5ef2aSThomas Huth 
116fcf5ef2aSThomas Huth     cpu_msr = tcg_global_mem_new(cpu_env,
117fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, msr), "msr");
118fcf5ef2aSThomas Huth 
119fcf5ef2aSThomas Huth     cpu_ctr = tcg_global_mem_new(cpu_env,
120fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, ctr), "ctr");
121fcf5ef2aSThomas Huth 
122fcf5ef2aSThomas Huth     cpu_lr = tcg_global_mem_new(cpu_env,
123fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, lr), "lr");
124fcf5ef2aSThomas Huth 
125fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
126fcf5ef2aSThomas Huth     cpu_cfar = tcg_global_mem_new(cpu_env,
127fcf5ef2aSThomas Huth                                   offsetof(CPUPPCState, cfar), "cfar");
128fcf5ef2aSThomas Huth #endif
129fcf5ef2aSThomas Huth 
130fcf5ef2aSThomas Huth     cpu_xer = tcg_global_mem_new(cpu_env,
131fcf5ef2aSThomas Huth                                  offsetof(CPUPPCState, xer), "xer");
132fcf5ef2aSThomas Huth     cpu_so = tcg_global_mem_new(cpu_env,
133fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, so), "SO");
134fcf5ef2aSThomas Huth     cpu_ov = tcg_global_mem_new(cpu_env,
135fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, ov), "OV");
136fcf5ef2aSThomas Huth     cpu_ca = tcg_global_mem_new(cpu_env,
137fcf5ef2aSThomas Huth                                 offsetof(CPUPPCState, ca), "CA");
138dd09c361SNikunj A Dadhania     cpu_ov32 = tcg_global_mem_new(cpu_env,
139dd09c361SNikunj A Dadhania                                   offsetof(CPUPPCState, ov32), "OV32");
140dd09c361SNikunj A Dadhania     cpu_ca32 = tcg_global_mem_new(cpu_env,
141dd09c361SNikunj A Dadhania                                   offsetof(CPUPPCState, ca32), "CA32");
142fcf5ef2aSThomas Huth 
143fcf5ef2aSThomas Huth     cpu_reserve = tcg_global_mem_new(cpu_env,
144fcf5ef2aSThomas Huth                                      offsetof(CPUPPCState, reserve_addr),
145fcf5ef2aSThomas Huth                                      "reserve_addr");
146253ce7b2SNikunj A Dadhania     cpu_reserve_val = tcg_global_mem_new(cpu_env,
147253ce7b2SNikunj A Dadhania                                          offsetof(CPUPPCState, reserve_val),
148253ce7b2SNikunj A Dadhania                                          "reserve_val");
149894448aeSRichard Henderson     cpu_reserve_val2 = tcg_global_mem_new(cpu_env,
150894448aeSRichard Henderson                                           offsetof(CPUPPCState, reserve_val2),
151894448aeSRichard Henderson                                           "reserve_val2");
152fcf5ef2aSThomas Huth 
153fcf5ef2aSThomas Huth     cpu_fpscr = tcg_global_mem_new(cpu_env,
154fcf5ef2aSThomas Huth                                    offsetof(CPUPPCState, fpscr), "fpscr");
155fcf5ef2aSThomas Huth 
156fcf5ef2aSThomas Huth     cpu_access_type = tcg_global_mem_new_i32(cpu_env,
157efe843d8SDavid Gibson                                              offsetof(CPUPPCState, access_type),
158efe843d8SDavid Gibson                                              "access_type");
159fcf5ef2aSThomas Huth }
160fcf5ef2aSThomas Huth 
161fcf5ef2aSThomas Huth /* internal defines */
162fcf5ef2aSThomas Huth struct DisasContext {
163b6bac4bcSEmilio G. Cota     DisasContextBase base;
1642c2bcb1bSRichard Henderson     target_ulong cia;  /* current instruction address */
165fcf5ef2aSThomas Huth     uint32_t opcode;
166fcf5ef2aSThomas Huth     /* Routine used to access memory */
167fcf5ef2aSThomas Huth     bool pr, hv, dr, le_mode;
168fcf5ef2aSThomas Huth     bool lazy_tlb_flush;
169fcf5ef2aSThomas Huth     bool need_access_type;
170fcf5ef2aSThomas Huth     int mem_idx;
171fcf5ef2aSThomas Huth     int access_type;
172fcf5ef2aSThomas Huth     /* Translation flags */
17314776ab5STony Nguyen     MemOp default_tcg_memop_mask;
174fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
175fcf5ef2aSThomas Huth     bool sf_mode;
176fcf5ef2aSThomas Huth     bool has_cfar;
177fcf5ef2aSThomas Huth #endif
178fcf5ef2aSThomas Huth     bool fpu_enabled;
179fcf5ef2aSThomas Huth     bool altivec_enabled;
180fcf5ef2aSThomas Huth     bool vsx_enabled;
181fcf5ef2aSThomas Huth     bool spe_enabled;
182fcf5ef2aSThomas Huth     bool tm_enabled;
183c6fd28fdSSuraj Jitindar Singh     bool gtse;
1841db3632aSMatheus Ferst     bool hr;
185f7460df2SDaniel Henrique Barboza     bool mmcr0_pmcc0;
186f7460df2SDaniel Henrique Barboza     bool mmcr0_pmcc1;
1878b3d1c49SLeandro Lupori     bool mmcr0_pmcjce;
1888b3d1c49SLeandro Lupori     bool pmc_other;
18946d396bdSDaniel Henrique Barboza     bool pmu_insn_cnt;
190fcf5ef2aSThomas Huth     ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
191fcf5ef2aSThomas Huth     int singlestep_enabled;
1920e3bf489SRoman Kapl     uint32_t flags;
193fcf5ef2aSThomas Huth     uint64_t insns_flags;
194fcf5ef2aSThomas Huth     uint64_t insns_flags2;
195fcf5ef2aSThomas Huth };
196fcf5ef2aSThomas Huth 
197a9b5b3d0SRichard Henderson #define DISAS_EXIT         DISAS_TARGET_0  /* exit to main loop, pc updated */
198a9b5b3d0SRichard Henderson #define DISAS_EXIT_UPDATE  DISAS_TARGET_1  /* exit to main loop, pc stale */
199a9b5b3d0SRichard Henderson #define DISAS_CHAIN        DISAS_TARGET_2  /* lookup next tb, pc updated */
200a9b5b3d0SRichard Henderson #define DISAS_CHAIN_UPDATE DISAS_TARGET_3  /* lookup next tb, pc stale */
201a9b5b3d0SRichard Henderson 
202fcf5ef2aSThomas Huth /* Return true iff byteswap is needed in a scalar memop */
203fcf5ef2aSThomas Huth static inline bool need_byteswap(const DisasContext *ctx)
204fcf5ef2aSThomas Huth {
205ee3eb3a7SMarc-André Lureau #if TARGET_BIG_ENDIAN
206fcf5ef2aSThomas Huth      return ctx->le_mode;
207fcf5ef2aSThomas Huth #else
208fcf5ef2aSThomas Huth      return !ctx->le_mode;
209fcf5ef2aSThomas Huth #endif
210fcf5ef2aSThomas Huth }
211fcf5ef2aSThomas Huth 
212fcf5ef2aSThomas Huth /* True when active word size < size of target_long.  */
213fcf5ef2aSThomas Huth #ifdef TARGET_PPC64
214fcf5ef2aSThomas Huth # define NARROW_MODE(C)  (!(C)->sf_mode)
215fcf5ef2aSThomas Huth #else
216fcf5ef2aSThomas Huth # define NARROW_MODE(C)  0
217fcf5ef2aSThomas Huth #endif
218fcf5ef2aSThomas Huth 
219fcf5ef2aSThomas Huth struct opc_handler_t {
220fcf5ef2aSThomas Huth     /* invalid bits for instruction 1 (Rc(opcode) == 0) */
221fcf5ef2aSThomas Huth     uint32_t inval1;
222fcf5ef2aSThomas Huth     /* invalid bits for instruction 2 (Rc(opcode) == 1) */
223fcf5ef2aSThomas Huth     uint32_t inval2;
224fcf5ef2aSThomas Huth     /* instruction type */
225fcf5ef2aSThomas Huth     uint64_t type;
226fcf5ef2aSThomas Huth     /* extended instruction type */
227fcf5ef2aSThomas Huth     uint64_t type2;
228fcf5ef2aSThomas Huth     /* handler */
229fcf5ef2aSThomas Huth     void (*handler)(DisasContext *ctx);
230fcf5ef2aSThomas Huth };
231fcf5ef2aSThomas Huth 
2320e3bf489SRoman Kapl /* SPR load/store helpers */
2330e3bf489SRoman Kapl static inline void gen_load_spr(TCGv t, int reg)
2340e3bf489SRoman Kapl {
2350e3bf489SRoman Kapl     tcg_gen_ld_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
2360e3bf489SRoman Kapl }
2370e3bf489SRoman Kapl 
2380e3bf489SRoman Kapl static inline void gen_store_spr(int reg, TCGv t)
2390e3bf489SRoman Kapl {
2400e3bf489SRoman Kapl     tcg_gen_st_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg]));
2410e3bf489SRoman Kapl }
2420e3bf489SRoman Kapl 
243fcf5ef2aSThomas Huth static inline void gen_set_access_type(DisasContext *ctx, int access_type)
244fcf5ef2aSThomas Huth {
245fcf5ef2aSThomas Huth     if (ctx->need_access_type && ctx->access_type != access_type) {
246fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_access_type, access_type);
247fcf5ef2aSThomas Huth         ctx->access_type = access_type;
248fcf5ef2aSThomas Huth     }
249fcf5ef2aSThomas Huth }
250fcf5ef2aSThomas Huth 
251fcf5ef2aSThomas Huth static inline void gen_update_nip(DisasContext *ctx, target_ulong nip)
252fcf5ef2aSThomas Huth {
253fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
254fcf5ef2aSThomas Huth         nip = (uint32_t)nip;
255fcf5ef2aSThomas Huth     }
256fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_nip, nip);
257fcf5ef2aSThomas Huth }
258fcf5ef2aSThomas Huth 
259fcf5ef2aSThomas Huth static void gen_exception_err(DisasContext *ctx, uint32_t excp, uint32_t error)
260fcf5ef2aSThomas Huth {
261fcf5ef2aSThomas Huth     TCGv_i32 t0, t1;
262fcf5ef2aSThomas Huth 
263efe843d8SDavid Gibson     /*
264efe843d8SDavid Gibson      * These are all synchronous exceptions, we set the PC back to the
265efe843d8SDavid Gibson      * faulting instruction
266fcf5ef2aSThomas Huth      */
2672c2bcb1bSRichard Henderson     gen_update_nip(ctx, ctx->cia);
2687058ff52SRichard Henderson     t0 = tcg_constant_i32(excp);
2697058ff52SRichard Henderson     t1 = tcg_constant_i32(error);
270fcf5ef2aSThomas Huth     gen_helper_raise_exception_err(cpu_env, t0, t1);
2713d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
272fcf5ef2aSThomas Huth }
273fcf5ef2aSThomas Huth 
274fcf5ef2aSThomas Huth static void gen_exception(DisasContext *ctx, uint32_t excp)
275fcf5ef2aSThomas Huth {
276fcf5ef2aSThomas Huth     TCGv_i32 t0;
277fcf5ef2aSThomas Huth 
278efe843d8SDavid Gibson     /*
279efe843d8SDavid Gibson      * These are all synchronous exceptions, we set the PC back to the
280efe843d8SDavid Gibson      * faulting instruction
281fcf5ef2aSThomas Huth      */
2822c2bcb1bSRichard Henderson     gen_update_nip(ctx, ctx->cia);
2837058ff52SRichard Henderson     t0 = tcg_constant_i32(excp);
284fcf5ef2aSThomas Huth     gen_helper_raise_exception(cpu_env, t0);
2853d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
286fcf5ef2aSThomas Huth }
287fcf5ef2aSThomas Huth 
288fcf5ef2aSThomas Huth static void gen_exception_nip(DisasContext *ctx, uint32_t excp,
289fcf5ef2aSThomas Huth                               target_ulong nip)
290fcf5ef2aSThomas Huth {
291fcf5ef2aSThomas Huth     TCGv_i32 t0;
292fcf5ef2aSThomas Huth 
293fcf5ef2aSThomas Huth     gen_update_nip(ctx, nip);
2947058ff52SRichard Henderson     t0 = tcg_constant_i32(excp);
295fcf5ef2aSThomas Huth     gen_helper_raise_exception(cpu_env, t0);
2963d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
297fcf5ef2aSThomas Huth }
298fcf5ef2aSThomas Huth 
2992fdedcbcSMatheus Ferst #if !defined(CONFIG_USER_ONLY)
3002fdedcbcSMatheus Ferst static void gen_ppc_maybe_interrupt(DisasContext *ctx)
3012fdedcbcSMatheus Ferst {
302*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
3032fdedcbcSMatheus Ferst     gen_helper_ppc_maybe_interrupt(cpu_env);
3042fdedcbcSMatheus Ferst }
3052fdedcbcSMatheus Ferst #endif
3062fdedcbcSMatheus Ferst 
307e150ac89SRoman Kapl /*
308e150ac89SRoman Kapl  * Tells the caller what is the appropriate exception to generate and prepares
309e150ac89SRoman Kapl  * SPR registers for this exception.
310e150ac89SRoman Kapl  *
311e150ac89SRoman Kapl  * The exception can be either POWERPC_EXCP_TRACE (on most PowerPCs) or
312e150ac89SRoman Kapl  * POWERPC_EXCP_DEBUG (on BookE).
3130e3bf489SRoman Kapl  */
314e150ac89SRoman Kapl static uint32_t gen_prep_dbgex(DisasContext *ctx)
3150e3bf489SRoman Kapl {
3160e3bf489SRoman Kapl     if (ctx->flags & POWERPC_FLAG_DE) {
3170e3bf489SRoman Kapl         target_ulong dbsr = 0;
318e150ac89SRoman Kapl         if (ctx->singlestep_enabled & CPU_SINGLE_STEP) {
3190e3bf489SRoman Kapl             dbsr = DBCR0_ICMP;
320e150ac89SRoman Kapl         } else {
321e150ac89SRoman Kapl             /* Must have been branch */
3220e3bf489SRoman Kapl             dbsr = DBCR0_BRT;
3230e3bf489SRoman Kapl         }
3240e3bf489SRoman Kapl         TCGv t0 = tcg_temp_new();
3250e3bf489SRoman Kapl         gen_load_spr(t0, SPR_BOOKE_DBSR);
3260e3bf489SRoman Kapl         tcg_gen_ori_tl(t0, t0, dbsr);
3270e3bf489SRoman Kapl         gen_store_spr(SPR_BOOKE_DBSR, t0);
3280e3bf489SRoman Kapl         return POWERPC_EXCP_DEBUG;
3290e3bf489SRoman Kapl     } else {
330e150ac89SRoman Kapl         return POWERPC_EXCP_TRACE;
3310e3bf489SRoman Kapl     }
3320e3bf489SRoman Kapl }
3330e3bf489SRoman Kapl 
334fcf5ef2aSThomas Huth static void gen_debug_exception(DisasContext *ctx)
335fcf5ef2aSThomas Huth {
3369498d103SRichard Henderson     gen_helper_raise_exception(cpu_env, tcg_constant_i32(gen_prep_dbgex(ctx)));
3373d8a5b69SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
338fcf5ef2aSThomas Huth }
339fcf5ef2aSThomas Huth 
340fcf5ef2aSThomas Huth static inline void gen_inval_exception(DisasContext *ctx, uint32_t error)
341fcf5ef2aSThomas Huth {
342fcf5ef2aSThomas Huth     /* Will be converted to program check if needed */
343fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_HV_EMU, POWERPC_EXCP_INVAL | error);
344fcf5ef2aSThomas Huth }
345fcf5ef2aSThomas Huth 
346fcf5ef2aSThomas Huth static inline void gen_priv_exception(DisasContext *ctx, uint32_t error)
347fcf5ef2aSThomas Huth {
348fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_PRIV | error);
349fcf5ef2aSThomas Huth }
350fcf5ef2aSThomas Huth 
351fcf5ef2aSThomas Huth static inline void gen_hvpriv_exception(DisasContext *ctx, uint32_t error)
352fcf5ef2aSThomas Huth {
353fcf5ef2aSThomas Huth     /* Will be converted to program check if needed */
354fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_HV_EMU, POWERPC_EXCP_PRIV | error);
355fcf5ef2aSThomas Huth }
356fcf5ef2aSThomas Huth 
35737f219c8SBruno Larsen (billionai) /*****************************************************************************/
35837f219c8SBruno Larsen (billionai) /* SPR READ/WRITE CALLBACKS */
35937f219c8SBruno Larsen (billionai) 
360a829cec3SBruno Larsen (billionai) void spr_noaccess(DisasContext *ctx, int gprn, int sprn)
36137f219c8SBruno Larsen (billionai) {
36237f219c8SBruno Larsen (billionai) #if 0
36337f219c8SBruno Larsen (billionai)     sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
36437f219c8SBruno Larsen (billionai)     printf("ERROR: try to access SPR %d !\n", sprn);
36537f219c8SBruno Larsen (billionai) #endif
36637f219c8SBruno Larsen (billionai) }
36737f219c8SBruno Larsen (billionai) 
36837f219c8SBruno Larsen (billionai) /* #define PPC_DUMP_SPR_ACCESSES */
36937f219c8SBruno Larsen (billionai) 
37037f219c8SBruno Larsen (billionai) /*
37137f219c8SBruno Larsen (billionai)  * Generic callbacks:
37237f219c8SBruno Larsen (billionai)  * do nothing but store/retrieve spr value
37337f219c8SBruno Larsen (billionai)  */
37437f219c8SBruno Larsen (billionai) static void spr_load_dump_spr(int sprn)
37537f219c8SBruno Larsen (billionai) {
37637f219c8SBruno Larsen (billionai) #ifdef PPC_DUMP_SPR_ACCESSES
3777058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(sprn);
37837f219c8SBruno Larsen (billionai)     gen_helper_load_dump_spr(cpu_env, t0);
37937f219c8SBruno Larsen (billionai) #endif
38037f219c8SBruno Larsen (billionai) }
38137f219c8SBruno Larsen (billionai) 
382a829cec3SBruno Larsen (billionai) void spr_read_generic(DisasContext *ctx, int gprn, int sprn)
38337f219c8SBruno Larsen (billionai) {
38437f219c8SBruno Larsen (billionai)     gen_load_spr(cpu_gpr[gprn], sprn);
38537f219c8SBruno Larsen (billionai)     spr_load_dump_spr(sprn);
38637f219c8SBruno Larsen (billionai) }
38737f219c8SBruno Larsen (billionai) 
38837f219c8SBruno Larsen (billionai) static void spr_store_dump_spr(int sprn)
38937f219c8SBruno Larsen (billionai) {
39037f219c8SBruno Larsen (billionai) #ifdef PPC_DUMP_SPR_ACCESSES
3917058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(sprn);
39237f219c8SBruno Larsen (billionai)     gen_helper_store_dump_spr(cpu_env, t0);
39337f219c8SBruno Larsen (billionai) #endif
39437f219c8SBruno Larsen (billionai) }
39537f219c8SBruno Larsen (billionai) 
396a829cec3SBruno Larsen (billionai) void spr_write_generic(DisasContext *ctx, int sprn, int gprn)
39737f219c8SBruno Larsen (billionai) {
39837f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, cpu_gpr[gprn]);
39937f219c8SBruno Larsen (billionai)     spr_store_dump_spr(sprn);
40037f219c8SBruno Larsen (billionai) }
40137f219c8SBruno Larsen (billionai) 
402a829cec3SBruno Larsen (billionai) void spr_write_generic32(DisasContext *ctx, int sprn, int gprn)
40337f219c8SBruno Larsen (billionai) {
40437f219c8SBruno Larsen (billionai) #ifdef TARGET_PPC64
40537f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
40637f219c8SBruno Larsen (billionai)     tcg_gen_ext32u_tl(t0, cpu_gpr[gprn]);
40737f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
40837f219c8SBruno Larsen (billionai)     spr_store_dump_spr(sprn);
40937f219c8SBruno Larsen (billionai) #else
41037f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
41137f219c8SBruno Larsen (billionai) #endif
41237f219c8SBruno Larsen (billionai) }
41337f219c8SBruno Larsen (billionai) 
414fbda88f7SNicholas Piggin void spr_write_CTRL(DisasContext *ctx, int sprn, int gprn)
415fbda88f7SNicholas Piggin {
416fbda88f7SNicholas Piggin     spr_write_generic32(ctx, sprn, gprn);
417fbda88f7SNicholas Piggin 
418fbda88f7SNicholas Piggin     /*
419fbda88f7SNicholas Piggin      * SPR_CTRL writes must force a new translation block,
420fbda88f7SNicholas Piggin      * allowing the PMU to calculate the run latch events with
421fbda88f7SNicholas Piggin      * more accuracy.
422fbda88f7SNicholas Piggin      */
423fbda88f7SNicholas Piggin     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
424fbda88f7SNicholas Piggin }
425fbda88f7SNicholas Piggin 
426fbda88f7SNicholas Piggin #if !defined(CONFIG_USER_ONLY)
427a829cec3SBruno Larsen (billionai) void spr_write_clear(DisasContext *ctx, int sprn, int gprn)
42837f219c8SBruno Larsen (billionai) {
42937f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
43037f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
43137f219c8SBruno Larsen (billionai)     gen_load_spr(t0, sprn);
43237f219c8SBruno Larsen (billionai)     tcg_gen_neg_tl(t1, cpu_gpr[gprn]);
43337f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t0, t0, t1);
43437f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
43537f219c8SBruno Larsen (billionai) }
43637f219c8SBruno Larsen (billionai) 
437a829cec3SBruno Larsen (billionai) void spr_access_nop(DisasContext *ctx, int sprn, int gprn)
43837f219c8SBruno Larsen (billionai) {
43937f219c8SBruno Larsen (billionai) }
44037f219c8SBruno Larsen (billionai) 
44137f219c8SBruno Larsen (billionai) #endif
44237f219c8SBruno Larsen (billionai) 
44337f219c8SBruno Larsen (billionai) /* SPR common to all PowerPC */
44437f219c8SBruno Larsen (billionai) /* XER */
445a829cec3SBruno Larsen (billionai) void spr_read_xer(DisasContext *ctx, int gprn, int sprn)
44637f219c8SBruno Larsen (billionai) {
44737f219c8SBruno Larsen (billionai)     TCGv dst = cpu_gpr[gprn];
44837f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
44937f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
45037f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
45137f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(dst, cpu_xer);
45237f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(t0, cpu_so, XER_SO);
45337f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(t1, cpu_ov, XER_OV);
45437f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(t2, cpu_ca, XER_CA);
45537f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t1);
45637f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(dst, dst, t2);
45737f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(dst, dst, t0);
45837f219c8SBruno Larsen (billionai)     if (is_isa300(ctx)) {
45937f219c8SBruno Larsen (billionai)         tcg_gen_shli_tl(t0, cpu_ov32, XER_OV32);
46037f219c8SBruno Larsen (billionai)         tcg_gen_or_tl(dst, dst, t0);
46137f219c8SBruno Larsen (billionai)         tcg_gen_shli_tl(t0, cpu_ca32, XER_CA32);
46237f219c8SBruno Larsen (billionai)         tcg_gen_or_tl(dst, dst, t0);
46337f219c8SBruno Larsen (billionai)     }
46437f219c8SBruno Larsen (billionai) }
46537f219c8SBruno Larsen (billionai) 
466a829cec3SBruno Larsen (billionai) void spr_write_xer(DisasContext *ctx, int sprn, int gprn)
46737f219c8SBruno Larsen (billionai) {
46837f219c8SBruno Larsen (billionai)     TCGv src = cpu_gpr[gprn];
46937f219c8SBruno Larsen (billionai)     /* Write all flags, while reading back check for isa300 */
47037f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(cpu_xer, src,
47137f219c8SBruno Larsen (billionai)                     ~((1u << XER_SO) |
47237f219c8SBruno Larsen (billionai)                       (1u << XER_OV) | (1u << XER_OV32) |
47337f219c8SBruno Larsen (billionai)                       (1u << XER_CA) | (1u << XER_CA32)));
47437f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ov32, src, XER_OV32, 1);
47537f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ca32, src, XER_CA32, 1);
47637f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_so, src, XER_SO, 1);
47737f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ov, src, XER_OV, 1);
47837f219c8SBruno Larsen (billionai)     tcg_gen_extract_tl(cpu_ca, src, XER_CA, 1);
47937f219c8SBruno Larsen (billionai) }
48037f219c8SBruno Larsen (billionai) 
48137f219c8SBruno Larsen (billionai) /* LR */
482a829cec3SBruno Larsen (billionai) void spr_read_lr(DisasContext *ctx, int gprn, int sprn)
48337f219c8SBruno Larsen (billionai) {
48437f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_gpr[gprn], cpu_lr);
48537f219c8SBruno Larsen (billionai) }
48637f219c8SBruno Larsen (billionai) 
487a829cec3SBruno Larsen (billionai) void spr_write_lr(DisasContext *ctx, int sprn, int gprn)
48837f219c8SBruno Larsen (billionai) {
48937f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_lr, cpu_gpr[gprn]);
49037f219c8SBruno Larsen (billionai) }
49137f219c8SBruno Larsen (billionai) 
49237f219c8SBruno Larsen (billionai) /* CFAR */
49337f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
494a829cec3SBruno Larsen (billionai) void spr_read_cfar(DisasContext *ctx, int gprn, int sprn)
49537f219c8SBruno Larsen (billionai) {
49637f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_gpr[gprn], cpu_cfar);
49737f219c8SBruno Larsen (billionai) }
49837f219c8SBruno Larsen (billionai) 
499a829cec3SBruno Larsen (billionai) void spr_write_cfar(DisasContext *ctx, int sprn, int gprn)
50037f219c8SBruno Larsen (billionai) {
50137f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_cfar, cpu_gpr[gprn]);
50237f219c8SBruno Larsen (billionai) }
50337f219c8SBruno Larsen (billionai) #endif /* defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY) */
50437f219c8SBruno Larsen (billionai) 
50537f219c8SBruno Larsen (billionai) /* CTR */
506a829cec3SBruno Larsen (billionai) void spr_read_ctr(DisasContext *ctx, int gprn, int sprn)
50737f219c8SBruno Larsen (billionai) {
50837f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_gpr[gprn], cpu_ctr);
50937f219c8SBruno Larsen (billionai) }
51037f219c8SBruno Larsen (billionai) 
511a829cec3SBruno Larsen (billionai) void spr_write_ctr(DisasContext *ctx, int sprn, int gprn)
51237f219c8SBruno Larsen (billionai) {
51337f219c8SBruno Larsen (billionai)     tcg_gen_mov_tl(cpu_ctr, cpu_gpr[gprn]);
51437f219c8SBruno Larsen (billionai) }
51537f219c8SBruno Larsen (billionai) 
51637f219c8SBruno Larsen (billionai) /* User read access to SPR */
51737f219c8SBruno Larsen (billionai) /* USPRx */
51837f219c8SBruno Larsen (billionai) /* UMMCRx */
51937f219c8SBruno Larsen (billionai) /* UPMCx */
52037f219c8SBruno Larsen (billionai) /* USIA */
52137f219c8SBruno Larsen (billionai) /* UDECR */
522a829cec3SBruno Larsen (billionai) void spr_read_ureg(DisasContext *ctx, int gprn, int sprn)
52337f219c8SBruno Larsen (billionai) {
52437f219c8SBruno Larsen (billionai)     gen_load_spr(cpu_gpr[gprn], sprn + 0x10);
52537f219c8SBruno Larsen (billionai) }
52637f219c8SBruno Larsen (billionai) 
52737f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
528a829cec3SBruno Larsen (billionai) void spr_write_ureg(DisasContext *ctx, int sprn, int gprn)
52937f219c8SBruno Larsen (billionai) {
53037f219c8SBruno Larsen (billionai)     gen_store_spr(sprn + 0x10, cpu_gpr[gprn]);
53137f219c8SBruno Larsen (billionai) }
53237f219c8SBruno Larsen (billionai) #endif
53337f219c8SBruno Larsen (billionai) 
53437f219c8SBruno Larsen (billionai) /* SPR common to all non-embedded PowerPC */
53537f219c8SBruno Larsen (billionai) /* DECR */
53637f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
537a829cec3SBruno Larsen (billionai) void spr_read_decr(DisasContext *ctx, int gprn, int sprn)
53837f219c8SBruno Larsen (billionai) {
539*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
54037f219c8SBruno Larsen (billionai)     gen_helper_load_decr(cpu_gpr[gprn], cpu_env);
54137f219c8SBruno Larsen (billionai) }
54237f219c8SBruno Larsen (billionai) 
543a829cec3SBruno Larsen (billionai) void spr_write_decr(DisasContext *ctx, int sprn, int gprn)
54437f219c8SBruno Larsen (billionai) {
545*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
54637f219c8SBruno Larsen (billionai)     gen_helper_store_decr(cpu_env, cpu_gpr[gprn]);
54737f219c8SBruno Larsen (billionai) }
54837f219c8SBruno Larsen (billionai) #endif
54937f219c8SBruno Larsen (billionai) 
55037f219c8SBruno Larsen (billionai) /* SPR common to all non-embedded PowerPC, except 601 */
55137f219c8SBruno Larsen (billionai) /* Time base */
552a829cec3SBruno Larsen (billionai) void spr_read_tbl(DisasContext *ctx, int gprn, int sprn)
55337f219c8SBruno Larsen (billionai) {
554*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
55537f219c8SBruno Larsen (billionai)     gen_helper_load_tbl(cpu_gpr[gprn], cpu_env);
55637f219c8SBruno Larsen (billionai) }
55737f219c8SBruno Larsen (billionai) 
558a829cec3SBruno Larsen (billionai) void spr_read_tbu(DisasContext *ctx, int gprn, int sprn)
55937f219c8SBruno Larsen (billionai) {
560*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
56137f219c8SBruno Larsen (billionai)     gen_helper_load_tbu(cpu_gpr[gprn], cpu_env);
56237f219c8SBruno Larsen (billionai) }
56337f219c8SBruno Larsen (billionai) 
564a829cec3SBruno Larsen (billionai) void spr_read_atbl(DisasContext *ctx, int gprn, int sprn)
56537f219c8SBruno Larsen (billionai) {
56637f219c8SBruno Larsen (billionai)     gen_helper_load_atbl(cpu_gpr[gprn], cpu_env);
56737f219c8SBruno Larsen (billionai) }
56837f219c8SBruno Larsen (billionai) 
569a829cec3SBruno Larsen (billionai) void spr_read_atbu(DisasContext *ctx, int gprn, int sprn)
57037f219c8SBruno Larsen (billionai) {
57137f219c8SBruno Larsen (billionai)     gen_helper_load_atbu(cpu_gpr[gprn], cpu_env);
57237f219c8SBruno Larsen (billionai) }
57337f219c8SBruno Larsen (billionai) 
57437f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
575a829cec3SBruno Larsen (billionai) void spr_write_tbl(DisasContext *ctx, int sprn, int gprn)
57637f219c8SBruno Larsen (billionai) {
577*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
57837f219c8SBruno Larsen (billionai)     gen_helper_store_tbl(cpu_env, cpu_gpr[gprn]);
57937f219c8SBruno Larsen (billionai) }
58037f219c8SBruno Larsen (billionai) 
581a829cec3SBruno Larsen (billionai) void spr_write_tbu(DisasContext *ctx, int sprn, int gprn)
58237f219c8SBruno Larsen (billionai) {
583*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
58437f219c8SBruno Larsen (billionai)     gen_helper_store_tbu(cpu_env, cpu_gpr[gprn]);
58537f219c8SBruno Larsen (billionai) }
58637f219c8SBruno Larsen (billionai) 
587a829cec3SBruno Larsen (billionai) void spr_write_atbl(DisasContext *ctx, int sprn, int gprn)
58837f219c8SBruno Larsen (billionai) {
58937f219c8SBruno Larsen (billionai)     gen_helper_store_atbl(cpu_env, cpu_gpr[gprn]);
59037f219c8SBruno Larsen (billionai) }
59137f219c8SBruno Larsen (billionai) 
592a829cec3SBruno Larsen (billionai) void spr_write_atbu(DisasContext *ctx, int sprn, int gprn)
59337f219c8SBruno Larsen (billionai) {
59437f219c8SBruno Larsen (billionai)     gen_helper_store_atbu(cpu_env, cpu_gpr[gprn]);
59537f219c8SBruno Larsen (billionai) }
59637f219c8SBruno Larsen (billionai) 
59737f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64)
598a829cec3SBruno Larsen (billionai) void spr_read_purr(DisasContext *ctx, int gprn, int sprn)
59937f219c8SBruno Larsen (billionai) {
600*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
60137f219c8SBruno Larsen (billionai)     gen_helper_load_purr(cpu_gpr[gprn], cpu_env);
60237f219c8SBruno Larsen (billionai) }
60337f219c8SBruno Larsen (billionai) 
604a829cec3SBruno Larsen (billionai) void spr_write_purr(DisasContext *ctx, int sprn, int gprn)
60537f219c8SBruno Larsen (billionai) {
606*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
60737f219c8SBruno Larsen (billionai)     gen_helper_store_purr(cpu_env, cpu_gpr[gprn]);
60837f219c8SBruno Larsen (billionai) }
60937f219c8SBruno Larsen (billionai) 
61037f219c8SBruno Larsen (billionai) /* HDECR */
611a829cec3SBruno Larsen (billionai) void spr_read_hdecr(DisasContext *ctx, int gprn, int sprn)
61237f219c8SBruno Larsen (billionai) {
613*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
61437f219c8SBruno Larsen (billionai)     gen_helper_load_hdecr(cpu_gpr[gprn], cpu_env);
61537f219c8SBruno Larsen (billionai) }
61637f219c8SBruno Larsen (billionai) 
617a829cec3SBruno Larsen (billionai) void spr_write_hdecr(DisasContext *ctx, int sprn, int gprn)
61837f219c8SBruno Larsen (billionai) {
619*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
62037f219c8SBruno Larsen (billionai)     gen_helper_store_hdecr(cpu_env, cpu_gpr[gprn]);
62137f219c8SBruno Larsen (billionai) }
62237f219c8SBruno Larsen (billionai) 
623a829cec3SBruno Larsen (billionai) void spr_read_vtb(DisasContext *ctx, int gprn, int sprn)
62437f219c8SBruno Larsen (billionai) {
625*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
62637f219c8SBruno Larsen (billionai)     gen_helper_load_vtb(cpu_gpr[gprn], cpu_env);
62737f219c8SBruno Larsen (billionai) }
62837f219c8SBruno Larsen (billionai) 
629a829cec3SBruno Larsen (billionai) void spr_write_vtb(DisasContext *ctx, int sprn, int gprn)
63037f219c8SBruno Larsen (billionai) {
631*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
63237f219c8SBruno Larsen (billionai)     gen_helper_store_vtb(cpu_env, cpu_gpr[gprn]);
63337f219c8SBruno Larsen (billionai) }
63437f219c8SBruno Larsen (billionai) 
635a829cec3SBruno Larsen (billionai) void spr_write_tbu40(DisasContext *ctx, int sprn, int gprn)
63637f219c8SBruno Larsen (billionai) {
637*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
63837f219c8SBruno Larsen (billionai)     gen_helper_store_tbu40(cpu_env, cpu_gpr[gprn]);
63937f219c8SBruno Larsen (billionai) }
64037f219c8SBruno Larsen (billionai) 
64137f219c8SBruno Larsen (billionai) #endif
64237f219c8SBruno Larsen (billionai) #endif
64337f219c8SBruno Larsen (billionai) 
64437f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
64537f219c8SBruno Larsen (billionai) /* IBAT0U...IBAT0U */
64637f219c8SBruno Larsen (billionai) /* IBAT0L...IBAT7L */
647a829cec3SBruno Larsen (billionai) void spr_read_ibat(DisasContext *ctx, int gprn, int sprn)
64837f219c8SBruno Larsen (billionai) {
64937f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
65037f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
65137f219c8SBruno Larsen (billionai)                            IBAT[sprn & 1][(sprn - SPR_IBAT0U) / 2]));
65237f219c8SBruno Larsen (billionai) }
65337f219c8SBruno Larsen (billionai) 
654a829cec3SBruno Larsen (billionai) void spr_read_ibat_h(DisasContext *ctx, int gprn, int sprn)
65537f219c8SBruno Larsen (billionai) {
65637f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
65737f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
65837f219c8SBruno Larsen (billionai)                            IBAT[sprn & 1][((sprn - SPR_IBAT4U) / 2) + 4]));
65937f219c8SBruno Larsen (billionai) }
66037f219c8SBruno Larsen (billionai) 
661a829cec3SBruno Larsen (billionai) void spr_write_ibatu(DisasContext *ctx, int sprn, int gprn)
66237f219c8SBruno Larsen (billionai) {
6637058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32((sprn - SPR_IBAT0U) / 2);
66437f219c8SBruno Larsen (billionai)     gen_helper_store_ibatu(cpu_env, t0, cpu_gpr[gprn]);
66537f219c8SBruno Larsen (billionai) }
66637f219c8SBruno Larsen (billionai) 
667a829cec3SBruno Larsen (billionai) void spr_write_ibatu_h(DisasContext *ctx, int sprn, int gprn)
66837f219c8SBruno Larsen (billionai) {
6697058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(((sprn - SPR_IBAT4U) / 2) + 4);
67037f219c8SBruno Larsen (billionai)     gen_helper_store_ibatu(cpu_env, t0, cpu_gpr[gprn]);
67137f219c8SBruno Larsen (billionai) }
67237f219c8SBruno Larsen (billionai) 
673a829cec3SBruno Larsen (billionai) void spr_write_ibatl(DisasContext *ctx, int sprn, int gprn)
67437f219c8SBruno Larsen (billionai) {
6757058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32((sprn - SPR_IBAT0L) / 2);
67637f219c8SBruno Larsen (billionai)     gen_helper_store_ibatl(cpu_env, t0, cpu_gpr[gprn]);
67737f219c8SBruno Larsen (billionai) }
67837f219c8SBruno Larsen (billionai) 
679a829cec3SBruno Larsen (billionai) void spr_write_ibatl_h(DisasContext *ctx, int sprn, int gprn)
68037f219c8SBruno Larsen (billionai) {
6817058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(((sprn - SPR_IBAT4L) / 2) + 4);
68237f219c8SBruno Larsen (billionai)     gen_helper_store_ibatl(cpu_env, t0, cpu_gpr[gprn]);
68337f219c8SBruno Larsen (billionai) }
68437f219c8SBruno Larsen (billionai) 
68537f219c8SBruno Larsen (billionai) /* DBAT0U...DBAT7U */
68637f219c8SBruno Larsen (billionai) /* DBAT0L...DBAT7L */
687a829cec3SBruno Larsen (billionai) void spr_read_dbat(DisasContext *ctx, int gprn, int sprn)
68837f219c8SBruno Larsen (billionai) {
68937f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
69037f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
69137f219c8SBruno Larsen (billionai)                            DBAT[sprn & 1][(sprn - SPR_DBAT0U) / 2]));
69237f219c8SBruno Larsen (billionai) }
69337f219c8SBruno Larsen (billionai) 
694a829cec3SBruno Larsen (billionai) void spr_read_dbat_h(DisasContext *ctx, int gprn, int sprn)
69537f219c8SBruno Larsen (billionai) {
69637f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env,
69737f219c8SBruno Larsen (billionai)                   offsetof(CPUPPCState,
69837f219c8SBruno Larsen (billionai)                            DBAT[sprn & 1][((sprn - SPR_DBAT4U) / 2) + 4]));
69937f219c8SBruno Larsen (billionai) }
70037f219c8SBruno Larsen (billionai) 
701a829cec3SBruno Larsen (billionai) void spr_write_dbatu(DisasContext *ctx, int sprn, int gprn)
70237f219c8SBruno Larsen (billionai) {
7037058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32((sprn - SPR_DBAT0U) / 2);
70437f219c8SBruno Larsen (billionai)     gen_helper_store_dbatu(cpu_env, t0, cpu_gpr[gprn]);
70537f219c8SBruno Larsen (billionai) }
70637f219c8SBruno Larsen (billionai) 
707a829cec3SBruno Larsen (billionai) void spr_write_dbatu_h(DisasContext *ctx, int sprn, int gprn)
70837f219c8SBruno Larsen (billionai) {
7097058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(((sprn - SPR_DBAT4U) / 2) + 4);
71037f219c8SBruno Larsen (billionai)     gen_helper_store_dbatu(cpu_env, t0, cpu_gpr[gprn]);
71137f219c8SBruno Larsen (billionai) }
71237f219c8SBruno Larsen (billionai) 
713a829cec3SBruno Larsen (billionai) void spr_write_dbatl(DisasContext *ctx, int sprn, int gprn)
71437f219c8SBruno Larsen (billionai) {
7157058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32((sprn - SPR_DBAT0L) / 2);
71637f219c8SBruno Larsen (billionai)     gen_helper_store_dbatl(cpu_env, t0, cpu_gpr[gprn]);
71737f219c8SBruno Larsen (billionai) }
71837f219c8SBruno Larsen (billionai) 
719a829cec3SBruno Larsen (billionai) void spr_write_dbatl_h(DisasContext *ctx, int sprn, int gprn)
72037f219c8SBruno Larsen (billionai) {
7217058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(((sprn - SPR_DBAT4L) / 2) + 4);
72237f219c8SBruno Larsen (billionai)     gen_helper_store_dbatl(cpu_env, t0, cpu_gpr[gprn]);
72337f219c8SBruno Larsen (billionai) }
72437f219c8SBruno Larsen (billionai) 
72537f219c8SBruno Larsen (billionai) /* SDR1 */
726a829cec3SBruno Larsen (billionai) void spr_write_sdr1(DisasContext *ctx, int sprn, int gprn)
72737f219c8SBruno Larsen (billionai) {
72837f219c8SBruno Larsen (billionai)     gen_helper_store_sdr1(cpu_env, cpu_gpr[gprn]);
72937f219c8SBruno Larsen (billionai) }
73037f219c8SBruno Larsen (billionai) 
73137f219c8SBruno Larsen (billionai) #if defined(TARGET_PPC64)
73237f219c8SBruno Larsen (billionai) /* 64 bits PowerPC specific SPRs */
73337f219c8SBruno Larsen (billionai) /* PIDR */
734a829cec3SBruno Larsen (billionai) void spr_write_pidr(DisasContext *ctx, int sprn, int gprn)
73537f219c8SBruno Larsen (billionai) {
73637f219c8SBruno Larsen (billionai)     gen_helper_store_pidr(cpu_env, cpu_gpr[gprn]);
73737f219c8SBruno Larsen (billionai) }
73837f219c8SBruno Larsen (billionai) 
739a829cec3SBruno Larsen (billionai) void spr_write_lpidr(DisasContext *ctx, int sprn, int gprn)
74037f219c8SBruno Larsen (billionai) {
74137f219c8SBruno Larsen (billionai)     gen_helper_store_lpidr(cpu_env, cpu_gpr[gprn]);
74237f219c8SBruno Larsen (billionai) }
74337f219c8SBruno Larsen (billionai) 
744a829cec3SBruno Larsen (billionai) void spr_read_hior(DisasContext *ctx, int gprn, int sprn)
74537f219c8SBruno Larsen (billionai) {
74637f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(cpu_gpr[gprn], cpu_env, offsetof(CPUPPCState, excp_prefix));
74737f219c8SBruno Larsen (billionai) }
74837f219c8SBruno Larsen (billionai) 
749a829cec3SBruno Larsen (billionai) void spr_write_hior(DisasContext *ctx, int sprn, int gprn)
75037f219c8SBruno Larsen (billionai) {
75137f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
75237f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], 0x3FFFFF00000ULL);
75337f219c8SBruno Larsen (billionai)     tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, excp_prefix));
75437f219c8SBruno Larsen (billionai) }
755a829cec3SBruno Larsen (billionai) void spr_write_ptcr(DisasContext *ctx, int sprn, int gprn)
75637f219c8SBruno Larsen (billionai) {
75737f219c8SBruno Larsen (billionai)     gen_helper_store_ptcr(cpu_env, cpu_gpr[gprn]);
75837f219c8SBruno Larsen (billionai) }
75937f219c8SBruno Larsen (billionai) 
760a829cec3SBruno Larsen (billionai) void spr_write_pcr(DisasContext *ctx, int sprn, int gprn)
76137f219c8SBruno Larsen (billionai) {
76237f219c8SBruno Larsen (billionai)     gen_helper_store_pcr(cpu_env, cpu_gpr[gprn]);
76337f219c8SBruno Larsen (billionai) }
76437f219c8SBruno Larsen (billionai) 
76537f219c8SBruno Larsen (billionai) /* DPDES */
766a829cec3SBruno Larsen (billionai) void spr_read_dpdes(DisasContext *ctx, int gprn, int sprn)
76737f219c8SBruno Larsen (billionai) {
76837f219c8SBruno Larsen (billionai)     gen_helper_load_dpdes(cpu_gpr[gprn], cpu_env);
76937f219c8SBruno Larsen (billionai) }
77037f219c8SBruno Larsen (billionai) 
771a829cec3SBruno Larsen (billionai) void spr_write_dpdes(DisasContext *ctx, int sprn, int gprn)
77237f219c8SBruno Larsen (billionai) {
77337f219c8SBruno Larsen (billionai)     gen_helper_store_dpdes(cpu_env, cpu_gpr[gprn]);
77437f219c8SBruno Larsen (billionai) }
77537f219c8SBruno Larsen (billionai) #endif
77637f219c8SBruno Larsen (billionai) #endif
77737f219c8SBruno Larsen (billionai) 
77837f219c8SBruno Larsen (billionai) /* PowerPC 40x specific registers */
77937f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
780a829cec3SBruno Larsen (billionai) void spr_read_40x_pit(DisasContext *ctx, int gprn, int sprn)
78137f219c8SBruno Larsen (billionai) {
782*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
78337f219c8SBruno Larsen (billionai)     gen_helper_load_40x_pit(cpu_gpr[gprn], cpu_env);
78437f219c8SBruno Larsen (billionai) }
78537f219c8SBruno Larsen (billionai) 
786a829cec3SBruno Larsen (billionai) void spr_write_40x_pit(DisasContext *ctx, int sprn, int gprn)
78737f219c8SBruno Larsen (billionai) {
788*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
78937f219c8SBruno Larsen (billionai)     gen_helper_store_40x_pit(cpu_env, cpu_gpr[gprn]);
79037f219c8SBruno Larsen (billionai) }
79137f219c8SBruno Larsen (billionai) 
792a829cec3SBruno Larsen (billionai) void spr_write_40x_dbcr0(DisasContext *ctx, int sprn, int gprn)
79337f219c8SBruno Larsen (billionai) {
794*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
79537f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, cpu_gpr[gprn]);
79637f219c8SBruno Larsen (billionai)     gen_helper_store_40x_dbcr0(cpu_env, cpu_gpr[gprn]);
79737f219c8SBruno Larsen (billionai)     /* We must stop translation as we may have rebooted */
798d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
79937f219c8SBruno Larsen (billionai) }
80037f219c8SBruno Larsen (billionai) 
801a829cec3SBruno Larsen (billionai) void spr_write_40x_sler(DisasContext *ctx, int sprn, int gprn)
80237f219c8SBruno Larsen (billionai) {
803*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
80437f219c8SBruno Larsen (billionai)     gen_helper_store_40x_sler(cpu_env, cpu_gpr[gprn]);
80537f219c8SBruno Larsen (billionai) }
80637f219c8SBruno Larsen (billionai) 
807cbd8f17dSCédric Le Goater void spr_write_40x_tcr(DisasContext *ctx, int sprn, int gprn)
808cbd8f17dSCédric Le Goater {
809*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
810cbd8f17dSCédric Le Goater     gen_helper_store_40x_tcr(cpu_env, cpu_gpr[gprn]);
811cbd8f17dSCédric Le Goater }
812cbd8f17dSCédric Le Goater 
813cbd8f17dSCédric Le Goater void spr_write_40x_tsr(DisasContext *ctx, int sprn, int gprn)
814cbd8f17dSCédric Le Goater {
815*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
816cbd8f17dSCédric Le Goater     gen_helper_store_40x_tsr(cpu_env, cpu_gpr[gprn]);
817cbd8f17dSCédric Le Goater }
818cbd8f17dSCédric Le Goater 
819dd69d140SCédric Le Goater void spr_write_40x_pid(DisasContext *ctx, int sprn, int gprn)
820dd69d140SCédric Le Goater {
821dd69d140SCédric Le Goater     TCGv t0 = tcg_temp_new();
822dd69d140SCédric Le Goater     tcg_gen_andi_tl(t0, cpu_gpr[gprn], 0xFF);
82347822486SCédric Le Goater     gen_helper_store_40x_pid(cpu_env, t0);
824dd69d140SCédric Le Goater }
825dd69d140SCédric Le Goater 
826a829cec3SBruno Larsen (billionai) void spr_write_booke_tcr(DisasContext *ctx, int sprn, int gprn)
82737f219c8SBruno Larsen (billionai) {
828*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
82937f219c8SBruno Larsen (billionai)     gen_helper_store_booke_tcr(cpu_env, cpu_gpr[gprn]);
83037f219c8SBruno Larsen (billionai) }
83137f219c8SBruno Larsen (billionai) 
832a829cec3SBruno Larsen (billionai) void spr_write_booke_tsr(DisasContext *ctx, int sprn, int gprn)
83337f219c8SBruno Larsen (billionai) {
834*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
83537f219c8SBruno Larsen (billionai)     gen_helper_store_booke_tsr(cpu_env, cpu_gpr[gprn]);
83637f219c8SBruno Larsen (billionai) }
83737f219c8SBruno Larsen (billionai) #endif
83837f219c8SBruno Larsen (billionai) 
839328c95fcSCédric Le Goater /* PIR */
84037f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
841a829cec3SBruno Larsen (billionai) void spr_write_pir(DisasContext *ctx, int sprn, int gprn)
84237f219c8SBruno Larsen (billionai) {
84337f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
84437f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], 0xF);
84537f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_PIR, t0);
84637f219c8SBruno Larsen (billionai) }
84737f219c8SBruno Larsen (billionai) #endif
84837f219c8SBruno Larsen (billionai) 
84937f219c8SBruno Larsen (billionai) /* SPE specific registers */
850a829cec3SBruno Larsen (billionai) void spr_read_spefscr(DisasContext *ctx, int gprn, int sprn)
85137f219c8SBruno Larsen (billionai) {
85237f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_temp_new_i32();
85337f219c8SBruno Larsen (billionai)     tcg_gen_ld_i32(t0, cpu_env, offsetof(CPUPPCState, spe_fscr));
85437f219c8SBruno Larsen (billionai)     tcg_gen_extu_i32_tl(cpu_gpr[gprn], t0);
85537f219c8SBruno Larsen (billionai) }
85637f219c8SBruno Larsen (billionai) 
857a829cec3SBruno Larsen (billionai) void spr_write_spefscr(DisasContext *ctx, int sprn, int gprn)
85837f219c8SBruno Larsen (billionai) {
85937f219c8SBruno Larsen (billionai)     TCGv_i32 t0 = tcg_temp_new_i32();
86037f219c8SBruno Larsen (billionai)     tcg_gen_trunc_tl_i32(t0, cpu_gpr[gprn]);
86137f219c8SBruno Larsen (billionai)     tcg_gen_st_i32(t0, cpu_env, offsetof(CPUPPCState, spe_fscr));
86237f219c8SBruno Larsen (billionai) }
86337f219c8SBruno Larsen (billionai) 
86437f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
86537f219c8SBruno Larsen (billionai) /* Callback used to write the exception vector base */
866a829cec3SBruno Larsen (billionai) void spr_write_excp_prefix(DisasContext *ctx, int sprn, int gprn)
86737f219c8SBruno Larsen (billionai) {
86837f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
86937f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(t0, cpu_env, offsetof(CPUPPCState, ivpr_mask));
87037f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t0, t0, cpu_gpr[gprn]);
87137f219c8SBruno Larsen (billionai)     tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, excp_prefix));
87237f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
87337f219c8SBruno Larsen (billionai) }
87437f219c8SBruno Larsen (billionai) 
875a829cec3SBruno Larsen (billionai) void spr_write_excp_vector(DisasContext *ctx, int sprn, int gprn)
87637f219c8SBruno Larsen (billionai) {
87737f219c8SBruno Larsen (billionai)     int sprn_offs;
87837f219c8SBruno Larsen (billionai) 
87937f219c8SBruno Larsen (billionai)     if (sprn >= SPR_BOOKE_IVOR0 && sprn <= SPR_BOOKE_IVOR15) {
88037f219c8SBruno Larsen (billionai)         sprn_offs = sprn - SPR_BOOKE_IVOR0;
88137f219c8SBruno Larsen (billionai)     } else if (sprn >= SPR_BOOKE_IVOR32 && sprn <= SPR_BOOKE_IVOR37) {
88237f219c8SBruno Larsen (billionai)         sprn_offs = sprn - SPR_BOOKE_IVOR32 + 32;
88337f219c8SBruno Larsen (billionai)     } else if (sprn >= SPR_BOOKE_IVOR38 && sprn <= SPR_BOOKE_IVOR42) {
88437f219c8SBruno Larsen (billionai)         sprn_offs = sprn - SPR_BOOKE_IVOR38 + 38;
88537f219c8SBruno Larsen (billionai)     } else {
8868e1fedf8SMatheus Ferst         qemu_log_mask(LOG_GUEST_ERROR, "Trying to write an unknown exception"
8878e1fedf8SMatheus Ferst                       " vector 0x%03x\n", sprn);
8888e1fedf8SMatheus Ferst         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
88937f219c8SBruno Larsen (billionai)         return;
89037f219c8SBruno Larsen (billionai)     }
89137f219c8SBruno Larsen (billionai) 
89237f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
89337f219c8SBruno Larsen (billionai)     tcg_gen_ld_tl(t0, cpu_env, offsetof(CPUPPCState, ivor_mask));
89437f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t0, t0, cpu_gpr[gprn]);
89537f219c8SBruno Larsen (billionai)     tcg_gen_st_tl(t0, cpu_env, offsetof(CPUPPCState, excp_vectors[sprn_offs]));
89637f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
89737f219c8SBruno Larsen (billionai) }
89837f219c8SBruno Larsen (billionai) #endif
89937f219c8SBruno Larsen (billionai) 
90037f219c8SBruno Larsen (billionai) #ifdef TARGET_PPC64
90137f219c8SBruno Larsen (billionai) #ifndef CONFIG_USER_ONLY
902a829cec3SBruno Larsen (billionai) void spr_write_amr(DisasContext *ctx, int sprn, int gprn)
90337f219c8SBruno Larsen (billionai) {
90437f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
90537f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
90637f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
90737f219c8SBruno Larsen (billionai) 
90837f219c8SBruno Larsen (billionai)     /*
90937f219c8SBruno Larsen (billionai)      * Note, the HV=1 PR=0 case is handled earlier by simply using
91037f219c8SBruno Larsen (billionai)      * spr_write_generic for HV mode in the SPR table
91137f219c8SBruno Larsen (billionai)      */
91237f219c8SBruno Larsen (billionai) 
91337f219c8SBruno Larsen (billionai)     /* Build insertion mask into t1 based on context */
91437f219c8SBruno Larsen (billionai)     if (ctx->pr) {
91537f219c8SBruno Larsen (billionai)         gen_load_spr(t1, SPR_UAMOR);
91637f219c8SBruno Larsen (billionai)     } else {
91737f219c8SBruno Larsen (billionai)         gen_load_spr(t1, SPR_AMOR);
91837f219c8SBruno Larsen (billionai)     }
91937f219c8SBruno Larsen (billionai) 
92037f219c8SBruno Larsen (billionai)     /* Mask new bits into t2 */
92137f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t2, t1, cpu_gpr[gprn]);
92237f219c8SBruno Larsen (billionai) 
92337f219c8SBruno Larsen (billionai)     /* Load AMR and clear new bits in t0 */
92437f219c8SBruno Larsen (billionai)     gen_load_spr(t0, SPR_AMR);
92537f219c8SBruno Larsen (billionai)     tcg_gen_andc_tl(t0, t0, t1);
92637f219c8SBruno Larsen (billionai) 
92737f219c8SBruno Larsen (billionai)     /* Or'in new bits and write it out */
92837f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t2);
92937f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_AMR, t0);
93037f219c8SBruno Larsen (billionai)     spr_store_dump_spr(SPR_AMR);
93137f219c8SBruno Larsen (billionai) }
93237f219c8SBruno Larsen (billionai) 
933a829cec3SBruno Larsen (billionai) void spr_write_uamor(DisasContext *ctx, int sprn, int gprn)
93437f219c8SBruno Larsen (billionai) {
93537f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
93637f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
93737f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
93837f219c8SBruno Larsen (billionai) 
93937f219c8SBruno Larsen (billionai)     /*
94037f219c8SBruno Larsen (billionai)      * Note, the HV=1 case is handled earlier by simply using
94137f219c8SBruno Larsen (billionai)      * spr_write_generic for HV mode in the SPR table
94237f219c8SBruno Larsen (billionai)      */
94337f219c8SBruno Larsen (billionai) 
94437f219c8SBruno Larsen (billionai)     /* Build insertion mask into t1 based on context */
94537f219c8SBruno Larsen (billionai)     gen_load_spr(t1, SPR_AMOR);
94637f219c8SBruno Larsen (billionai) 
94737f219c8SBruno Larsen (billionai)     /* Mask new bits into t2 */
94837f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t2, t1, cpu_gpr[gprn]);
94937f219c8SBruno Larsen (billionai) 
95037f219c8SBruno Larsen (billionai)     /* Load AMR and clear new bits in t0 */
95137f219c8SBruno Larsen (billionai)     gen_load_spr(t0, SPR_UAMOR);
95237f219c8SBruno Larsen (billionai)     tcg_gen_andc_tl(t0, t0, t1);
95337f219c8SBruno Larsen (billionai) 
95437f219c8SBruno Larsen (billionai)     /* Or'in new bits and write it out */
95537f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t2);
95637f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_UAMOR, t0);
95737f219c8SBruno Larsen (billionai)     spr_store_dump_spr(SPR_UAMOR);
95837f219c8SBruno Larsen (billionai) }
95937f219c8SBruno Larsen (billionai) 
960a829cec3SBruno Larsen (billionai) void spr_write_iamr(DisasContext *ctx, int sprn, int gprn)
96137f219c8SBruno Larsen (billionai) {
96237f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
96337f219c8SBruno Larsen (billionai)     TCGv t1 = tcg_temp_new();
96437f219c8SBruno Larsen (billionai)     TCGv t2 = tcg_temp_new();
96537f219c8SBruno Larsen (billionai) 
96637f219c8SBruno Larsen (billionai)     /*
96737f219c8SBruno Larsen (billionai)      * Note, the HV=1 case is handled earlier by simply using
96837f219c8SBruno Larsen (billionai)      * spr_write_generic for HV mode in the SPR table
96937f219c8SBruno Larsen (billionai)      */
97037f219c8SBruno Larsen (billionai) 
97137f219c8SBruno Larsen (billionai)     /* Build insertion mask into t1 based on context */
97237f219c8SBruno Larsen (billionai)     gen_load_spr(t1, SPR_AMOR);
97337f219c8SBruno Larsen (billionai) 
97437f219c8SBruno Larsen (billionai)     /* Mask new bits into t2 */
97537f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(t2, t1, cpu_gpr[gprn]);
97637f219c8SBruno Larsen (billionai) 
97737f219c8SBruno Larsen (billionai)     /* Load AMR and clear new bits in t0 */
97837f219c8SBruno Larsen (billionai)     gen_load_spr(t0, SPR_IAMR);
97937f219c8SBruno Larsen (billionai)     tcg_gen_andc_tl(t0, t0, t1);
98037f219c8SBruno Larsen (billionai) 
98137f219c8SBruno Larsen (billionai)     /* Or'in new bits and write it out */
98237f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(t0, t0, t2);
98337f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_IAMR, t0);
98437f219c8SBruno Larsen (billionai)     spr_store_dump_spr(SPR_IAMR);
98537f219c8SBruno Larsen (billionai) }
98637f219c8SBruno Larsen (billionai) #endif
98737f219c8SBruno Larsen (billionai) #endif
98837f219c8SBruno Larsen (billionai) 
98937f219c8SBruno Larsen (billionai) #ifndef CONFIG_USER_ONLY
990a829cec3SBruno Larsen (billionai) void spr_read_thrm(DisasContext *ctx, int gprn, int sprn)
99137f219c8SBruno Larsen (billionai) {
99237f219c8SBruno Larsen (billionai)     gen_helper_fixup_thrm(cpu_env);
99337f219c8SBruno Larsen (billionai)     gen_load_spr(cpu_gpr[gprn], sprn);
99437f219c8SBruno Larsen (billionai)     spr_load_dump_spr(sprn);
99537f219c8SBruno Larsen (billionai) }
99637f219c8SBruno Larsen (billionai) #endif /* !CONFIG_USER_ONLY */
99737f219c8SBruno Larsen (billionai) 
99837f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
999a829cec3SBruno Larsen (billionai) void spr_write_e500_l1csr0(DisasContext *ctx, int sprn, int gprn)
100037f219c8SBruno Larsen (billionai) {
100137f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
100237f219c8SBruno Larsen (billionai) 
100337f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], L1CSR0_DCE | L1CSR0_CPE);
100437f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
100537f219c8SBruno Larsen (billionai) }
100637f219c8SBruno Larsen (billionai) 
1007a829cec3SBruno Larsen (billionai) void spr_write_e500_l1csr1(DisasContext *ctx, int sprn, int gprn)
100837f219c8SBruno Larsen (billionai) {
100937f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
101037f219c8SBruno Larsen (billionai) 
101137f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn], L1CSR1_ICE | L1CSR1_CPE);
101237f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
101337f219c8SBruno Larsen (billionai) }
101437f219c8SBruno Larsen (billionai) 
1015a829cec3SBruno Larsen (billionai) void spr_write_e500_l2csr0(DisasContext *ctx, int sprn, int gprn)
101637f219c8SBruno Larsen (billionai) {
101737f219c8SBruno Larsen (billionai)     TCGv t0 = tcg_temp_new();
101837f219c8SBruno Larsen (billionai) 
101937f219c8SBruno Larsen (billionai)     tcg_gen_andi_tl(t0, cpu_gpr[gprn],
102037f219c8SBruno Larsen (billionai)                     ~(E500_L2CSR0_L2FI | E500_L2CSR0_L2FL | E500_L2CSR0_L2LFC));
102137f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, t0);
102237f219c8SBruno Larsen (billionai) }
102337f219c8SBruno Larsen (billionai) 
1024a829cec3SBruno Larsen (billionai) void spr_write_booke206_mmucsr0(DisasContext *ctx, int sprn, int gprn)
102537f219c8SBruno Larsen (billionai) {
102637f219c8SBruno Larsen (billionai)     gen_helper_booke206_tlbflush(cpu_env, cpu_gpr[gprn]);
102737f219c8SBruno Larsen (billionai) }
102837f219c8SBruno Larsen (billionai) 
1029a829cec3SBruno Larsen (billionai) void spr_write_booke_pid(DisasContext *ctx, int sprn, int gprn)
103037f219c8SBruno Larsen (billionai) {
10317058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(sprn);
103237f219c8SBruno Larsen (billionai)     gen_helper_booke_setpid(cpu_env, t0, cpu_gpr[gprn]);
103337f219c8SBruno Larsen (billionai) }
10347058ff52SRichard Henderson 
1035a829cec3SBruno Larsen (billionai) void spr_write_eplc(DisasContext *ctx, int sprn, int gprn)
103637f219c8SBruno Larsen (billionai) {
103737f219c8SBruno Larsen (billionai)     gen_helper_booke_set_eplc(cpu_env, cpu_gpr[gprn]);
103837f219c8SBruno Larsen (billionai) }
10397058ff52SRichard Henderson 
1040a829cec3SBruno Larsen (billionai) void spr_write_epsc(DisasContext *ctx, int sprn, int gprn)
104137f219c8SBruno Larsen (billionai) {
104237f219c8SBruno Larsen (billionai)     gen_helper_booke_set_epsc(cpu_env, cpu_gpr[gprn]);
104337f219c8SBruno Larsen (billionai) }
104437f219c8SBruno Larsen (billionai) 
104537f219c8SBruno Larsen (billionai) #endif
104637f219c8SBruno Larsen (billionai) 
104737f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
1048a829cec3SBruno Larsen (billionai) void spr_write_mas73(DisasContext *ctx, int sprn, int gprn)
104937f219c8SBruno Larsen (billionai) {
105037f219c8SBruno Larsen (billionai)     TCGv val = tcg_temp_new();
105137f219c8SBruno Larsen (billionai)     tcg_gen_ext32u_tl(val, cpu_gpr[gprn]);
105237f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_BOOKE_MAS3, val);
105337f219c8SBruno Larsen (billionai)     tcg_gen_shri_tl(val, cpu_gpr[gprn], 32);
105437f219c8SBruno Larsen (billionai)     gen_store_spr(SPR_BOOKE_MAS7, val);
105537f219c8SBruno Larsen (billionai) }
105637f219c8SBruno Larsen (billionai) 
1057a829cec3SBruno Larsen (billionai) void spr_read_mas73(DisasContext *ctx, int gprn, int sprn)
105837f219c8SBruno Larsen (billionai) {
105937f219c8SBruno Larsen (billionai)     TCGv mas7 = tcg_temp_new();
106037f219c8SBruno Larsen (billionai)     TCGv mas3 = tcg_temp_new();
106137f219c8SBruno Larsen (billionai)     gen_load_spr(mas7, SPR_BOOKE_MAS7);
106237f219c8SBruno Larsen (billionai)     tcg_gen_shli_tl(mas7, mas7, 32);
106337f219c8SBruno Larsen (billionai)     gen_load_spr(mas3, SPR_BOOKE_MAS3);
106437f219c8SBruno Larsen (billionai)     tcg_gen_or_tl(cpu_gpr[gprn], mas3, mas7);
106537f219c8SBruno Larsen (billionai) }
106637f219c8SBruno Larsen (billionai) 
106737f219c8SBruno Larsen (billionai) #endif
106837f219c8SBruno Larsen (billionai) 
106937f219c8SBruno Larsen (billionai) #ifdef TARGET_PPC64
107037f219c8SBruno Larsen (billionai) static void gen_fscr_facility_check(DisasContext *ctx, int facility_sprn,
107137f219c8SBruno Larsen (billionai)                                     int bit, int sprn, int cause)
107237f219c8SBruno Larsen (billionai) {
10737058ff52SRichard Henderson     TCGv_i32 t1 = tcg_constant_i32(bit);
10747058ff52SRichard Henderson     TCGv_i32 t2 = tcg_constant_i32(sprn);
10757058ff52SRichard Henderson     TCGv_i32 t3 = tcg_constant_i32(cause);
107637f219c8SBruno Larsen (billionai) 
107737f219c8SBruno Larsen (billionai)     gen_helper_fscr_facility_check(cpu_env, t1, t2, t3);
107837f219c8SBruno Larsen (billionai) }
107937f219c8SBruno Larsen (billionai) 
108037f219c8SBruno Larsen (billionai) static void gen_msr_facility_check(DisasContext *ctx, int facility_sprn,
108137f219c8SBruno Larsen (billionai)                                    int bit, int sprn, int cause)
108237f219c8SBruno Larsen (billionai) {
10837058ff52SRichard Henderson     TCGv_i32 t1 = tcg_constant_i32(bit);
10847058ff52SRichard Henderson     TCGv_i32 t2 = tcg_constant_i32(sprn);
10857058ff52SRichard Henderson     TCGv_i32 t3 = tcg_constant_i32(cause);
108637f219c8SBruno Larsen (billionai) 
108737f219c8SBruno Larsen (billionai)     gen_helper_msr_facility_check(cpu_env, t1, t2, t3);
108837f219c8SBruno Larsen (billionai) }
108937f219c8SBruno Larsen (billionai) 
1090a829cec3SBruno Larsen (billionai) void spr_read_prev_upper32(DisasContext *ctx, int gprn, int sprn)
109137f219c8SBruno Larsen (billionai) {
109237f219c8SBruno Larsen (billionai)     TCGv spr_up = tcg_temp_new();
109337f219c8SBruno Larsen (billionai)     TCGv spr = tcg_temp_new();
109437f219c8SBruno Larsen (billionai) 
109537f219c8SBruno Larsen (billionai)     gen_load_spr(spr, sprn - 1);
109637f219c8SBruno Larsen (billionai)     tcg_gen_shri_tl(spr_up, spr, 32);
109737f219c8SBruno Larsen (billionai)     tcg_gen_ext32u_tl(cpu_gpr[gprn], spr_up);
109837f219c8SBruno Larsen (billionai) }
109937f219c8SBruno Larsen (billionai) 
1100a829cec3SBruno Larsen (billionai) void spr_write_prev_upper32(DisasContext *ctx, int sprn, int gprn)
110137f219c8SBruno Larsen (billionai) {
110237f219c8SBruno Larsen (billionai)     TCGv spr = tcg_temp_new();
110337f219c8SBruno Larsen (billionai) 
110437f219c8SBruno Larsen (billionai)     gen_load_spr(spr, sprn - 1);
110537f219c8SBruno Larsen (billionai)     tcg_gen_deposit_tl(spr, spr, cpu_gpr[gprn], 32, 32);
110637f219c8SBruno Larsen (billionai)     gen_store_spr(sprn - 1, spr);
110737f219c8SBruno Larsen (billionai) }
110837f219c8SBruno Larsen (billionai) 
110937f219c8SBruno Larsen (billionai) #if !defined(CONFIG_USER_ONLY)
1110a829cec3SBruno Larsen (billionai) void spr_write_hmer(DisasContext *ctx, int sprn, int gprn)
111137f219c8SBruno Larsen (billionai) {
111237f219c8SBruno Larsen (billionai)     TCGv hmer = tcg_temp_new();
111337f219c8SBruno Larsen (billionai) 
111437f219c8SBruno Larsen (billionai)     gen_load_spr(hmer, sprn);
111537f219c8SBruno Larsen (billionai)     tcg_gen_and_tl(hmer, cpu_gpr[gprn], hmer);
111637f219c8SBruno Larsen (billionai)     gen_store_spr(sprn, hmer);
111737f219c8SBruno Larsen (billionai)     spr_store_dump_spr(sprn);
111837f219c8SBruno Larsen (billionai) }
111937f219c8SBruno Larsen (billionai) 
1120a829cec3SBruno Larsen (billionai) void spr_write_lpcr(DisasContext *ctx, int sprn, int gprn)
112137f219c8SBruno Larsen (billionai) {
112237f219c8SBruno Larsen (billionai)     gen_helper_store_lpcr(cpu_env, cpu_gpr[gprn]);
112337f219c8SBruno Larsen (billionai) }
112437f219c8SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */
112537f219c8SBruno Larsen (billionai) 
1126a829cec3SBruno Larsen (billionai) void spr_read_tar(DisasContext *ctx, int gprn, int sprn)
112737f219c8SBruno Larsen (billionai) {
112837f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_TAR, sprn, FSCR_IC_TAR);
112937f219c8SBruno Larsen (billionai)     spr_read_generic(ctx, gprn, sprn);
113037f219c8SBruno Larsen (billionai) }
113137f219c8SBruno Larsen (billionai) 
1132a829cec3SBruno Larsen (billionai) void spr_write_tar(DisasContext *ctx, int sprn, int gprn)
113337f219c8SBruno Larsen (billionai) {
113437f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_TAR, sprn, FSCR_IC_TAR);
113537f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
113637f219c8SBruno Larsen (billionai) }
113737f219c8SBruno Larsen (billionai) 
1138a829cec3SBruno Larsen (billionai) void spr_read_tm(DisasContext *ctx, int gprn, int sprn)
113937f219c8SBruno Larsen (billionai) {
114037f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
114137f219c8SBruno Larsen (billionai)     spr_read_generic(ctx, gprn, sprn);
114237f219c8SBruno Larsen (billionai) }
114337f219c8SBruno Larsen (billionai) 
1144a829cec3SBruno Larsen (billionai) void spr_write_tm(DisasContext *ctx, int sprn, int gprn)
114537f219c8SBruno Larsen (billionai) {
114637f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
114737f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
114837f219c8SBruno Larsen (billionai) }
114937f219c8SBruno Larsen (billionai) 
1150a829cec3SBruno Larsen (billionai) void spr_read_tm_upper32(DisasContext *ctx, int gprn, int sprn)
115137f219c8SBruno Larsen (billionai) {
115237f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
115337f219c8SBruno Larsen (billionai)     spr_read_prev_upper32(ctx, gprn, sprn);
115437f219c8SBruno Larsen (billionai) }
115537f219c8SBruno Larsen (billionai) 
1156a829cec3SBruno Larsen (billionai) void spr_write_tm_upper32(DisasContext *ctx, int sprn, int gprn)
115737f219c8SBruno Larsen (billionai) {
115837f219c8SBruno Larsen (billionai)     gen_msr_facility_check(ctx, SPR_FSCR, MSR_TM, sprn, FSCR_IC_TM);
115937f219c8SBruno Larsen (billionai)     spr_write_prev_upper32(ctx, sprn, gprn);
116037f219c8SBruno Larsen (billionai) }
116137f219c8SBruno Larsen (billionai) 
1162a829cec3SBruno Larsen (billionai) void spr_read_ebb(DisasContext *ctx, int gprn, int sprn)
116337f219c8SBruno Larsen (billionai) {
116437f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
116537f219c8SBruno Larsen (billionai)     spr_read_generic(ctx, gprn, sprn);
116637f219c8SBruno Larsen (billionai) }
116737f219c8SBruno Larsen (billionai) 
1168a829cec3SBruno Larsen (billionai) void spr_write_ebb(DisasContext *ctx, int sprn, int gprn)
116937f219c8SBruno Larsen (billionai) {
117037f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
117137f219c8SBruno Larsen (billionai)     spr_write_generic(ctx, sprn, gprn);
117237f219c8SBruno Larsen (billionai) }
117337f219c8SBruno Larsen (billionai) 
1174a829cec3SBruno Larsen (billionai) void spr_read_ebb_upper32(DisasContext *ctx, int gprn, int sprn)
117537f219c8SBruno Larsen (billionai) {
117637f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
117737f219c8SBruno Larsen (billionai)     spr_read_prev_upper32(ctx, gprn, sprn);
117837f219c8SBruno Larsen (billionai) }
117937f219c8SBruno Larsen (billionai) 
1180a829cec3SBruno Larsen (billionai) void spr_write_ebb_upper32(DisasContext *ctx, int sprn, int gprn)
118137f219c8SBruno Larsen (billionai) {
118237f219c8SBruno Larsen (billionai)     gen_fscr_facility_check(ctx, SPR_FSCR, FSCR_EBB, sprn, FSCR_IC_EBB);
118337f219c8SBruno Larsen (billionai)     spr_write_prev_upper32(ctx, sprn, gprn);
118437f219c8SBruno Larsen (billionai) }
1185395b5d5bSNicholas Miehlbradt 
1186395b5d5bSNicholas Miehlbradt void spr_read_dexcr_ureg(DisasContext *ctx, int gprn, int sprn)
1187395b5d5bSNicholas Miehlbradt {
1188395b5d5bSNicholas Miehlbradt     TCGv t0 = tcg_temp_new();
1189395b5d5bSNicholas Miehlbradt 
1190395b5d5bSNicholas Miehlbradt     /*
1191395b5d5bSNicholas Miehlbradt      * Access to the (H)DEXCR in problem state is done using separated
1192395b5d5bSNicholas Miehlbradt      * SPR indexes which are 16 below the SPR indexes which have full
1193395b5d5bSNicholas Miehlbradt      * access to the (H)DEXCR in privileged state. Problem state can
1194395b5d5bSNicholas Miehlbradt      * only read bits 32:63, bits 0:31 return 0.
1195395b5d5bSNicholas Miehlbradt      *
1196395b5d5bSNicholas Miehlbradt      * See section 9.3.1-9.3.2 of PowerISA v3.1B
1197395b5d5bSNicholas Miehlbradt      */
1198395b5d5bSNicholas Miehlbradt 
1199395b5d5bSNicholas Miehlbradt     gen_load_spr(t0, sprn + 16);
1200395b5d5bSNicholas Miehlbradt     tcg_gen_ext32u_tl(cpu_gpr[gprn], t0);
1201395b5d5bSNicholas Miehlbradt }
120237f219c8SBruno Larsen (billionai) #endif
120337f219c8SBruno Larsen (billionai) 
1204fcf5ef2aSThomas Huth #define GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                      \
1205fcf5ef2aSThomas Huth GEN_OPCODE(name, opc1, opc2, opc3, inval, type, PPC_NONE)
1206fcf5ef2aSThomas Huth 
1207fcf5ef2aSThomas Huth #define GEN_HANDLER_E(name, opc1, opc2, opc3, inval, type, type2)             \
1208fcf5ef2aSThomas Huth GEN_OPCODE(name, opc1, opc2, opc3, inval, type, type2)
1209fcf5ef2aSThomas Huth 
1210fcf5ef2aSThomas Huth #define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type)               \
1211fcf5ef2aSThomas Huth GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, PPC_NONE)
1212fcf5ef2aSThomas Huth 
1213fcf5ef2aSThomas Huth #define GEN_HANDLER2_E(name, onam, opc1, opc2, opc3, inval, type, type2)      \
1214fcf5ef2aSThomas Huth GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, type2)
1215fcf5ef2aSThomas Huth 
1216fcf5ef2aSThomas Huth #define GEN_HANDLER_E_2(name, opc1, opc2, opc3, opc4, inval, type, type2)     \
1217fcf5ef2aSThomas Huth GEN_OPCODE3(name, opc1, opc2, opc3, opc4, inval, type, type2)
1218fcf5ef2aSThomas Huth 
1219fcf5ef2aSThomas Huth #define GEN_HANDLER2_E_2(name, onam, opc1, opc2, opc3, opc4, inval, typ, typ2) \
1220fcf5ef2aSThomas Huth GEN_OPCODE4(name, onam, opc1, opc2, opc3, opc4, inval, typ, typ2)
1221fcf5ef2aSThomas Huth 
1222fcf5ef2aSThomas Huth typedef struct opcode_t {
1223fcf5ef2aSThomas Huth     unsigned char opc1, opc2, opc3, opc4;
1224fcf5ef2aSThomas Huth #if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
1225fcf5ef2aSThomas Huth     unsigned char pad[4];
1226fcf5ef2aSThomas Huth #endif
1227fcf5ef2aSThomas Huth     opc_handler_t handler;
1228fcf5ef2aSThomas Huth     const char *oname;
1229fcf5ef2aSThomas Huth } opcode_t;
1230fcf5ef2aSThomas Huth 
12319f0cf041SMatheus Ferst static void gen_priv_opc(DisasContext *ctx)
12329f0cf041SMatheus Ferst {
12339f0cf041SMatheus Ferst     gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC);
12349f0cf041SMatheus Ferst }
12359f0cf041SMatheus Ferst 
1236fcf5ef2aSThomas Huth /* Helpers for priv. check */
12379f0cf041SMatheus Ferst #define GEN_PRIV(CTX)              \
1238fcf5ef2aSThomas Huth     do {                           \
12399f0cf041SMatheus Ferst         gen_priv_opc(CTX); return; \
1240fcf5ef2aSThomas Huth     } while (0)
1241fcf5ef2aSThomas Huth 
1242fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
12439f0cf041SMatheus Ferst #define CHK_HV(CTX) GEN_PRIV(CTX)
12449f0cf041SMatheus Ferst #define CHK_SV(CTX) GEN_PRIV(CTX)
12459f0cf041SMatheus Ferst #define CHK_HVRM(CTX) GEN_PRIV(CTX)
1246fcf5ef2aSThomas Huth #else
12479f0cf041SMatheus Ferst #define CHK_HV(CTX)                         \
1248fcf5ef2aSThomas Huth     do {                                    \
1249fcf5ef2aSThomas Huth         if (unlikely(ctx->pr || !ctx->hv)) {\
12509f0cf041SMatheus Ferst             GEN_PRIV(CTX);                  \
1251fcf5ef2aSThomas Huth         }                                   \
1252fcf5ef2aSThomas Huth     } while (0)
12539f0cf041SMatheus Ferst #define CHK_SV(CTX)              \
1254fcf5ef2aSThomas Huth     do {                         \
1255fcf5ef2aSThomas Huth         if (unlikely(ctx->pr)) { \
12569f0cf041SMatheus Ferst             GEN_PRIV(CTX);       \
1257fcf5ef2aSThomas Huth         }                        \
1258fcf5ef2aSThomas Huth     } while (0)
12599f0cf041SMatheus Ferst #define CHK_HVRM(CTX)                                   \
1260fcf5ef2aSThomas Huth     do {                                                \
1261fcf5ef2aSThomas Huth         if (unlikely(ctx->pr || !ctx->hv || ctx->dr)) { \
12629f0cf041SMatheus Ferst             GEN_PRIV(CTX);                              \
1263fcf5ef2aSThomas Huth         }                                               \
1264fcf5ef2aSThomas Huth     } while (0)
1265fcf5ef2aSThomas Huth #endif
1266fcf5ef2aSThomas Huth 
12679f0cf041SMatheus Ferst #define CHK_NONE(CTX)
1268fcf5ef2aSThomas Huth 
1269fcf5ef2aSThomas Huth /*****************************************************************************/
1270fcf5ef2aSThomas Huth /* PowerPC instructions table                                                */
1271fcf5ef2aSThomas Huth 
1272fcf5ef2aSThomas Huth #define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2)                    \
1273fcf5ef2aSThomas Huth {                                                                             \
1274fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1275fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1276fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1277fcf5ef2aSThomas Huth     .opc4 = 0xff,                                                             \
1278fcf5ef2aSThomas Huth     .handler = {                                                              \
1279fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1280fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1281fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1282fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1283fcf5ef2aSThomas Huth     },                                                                        \
1284fcf5ef2aSThomas Huth     .oname = stringify(name),                                                 \
1285fcf5ef2aSThomas Huth }
1286fcf5ef2aSThomas Huth #define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2)       \
1287fcf5ef2aSThomas Huth {                                                                             \
1288fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1289fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1290fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1291fcf5ef2aSThomas Huth     .opc4 = 0xff,                                                             \
1292fcf5ef2aSThomas Huth     .handler = {                                                              \
1293fcf5ef2aSThomas Huth         .inval1  = invl1,                                                     \
1294fcf5ef2aSThomas Huth         .inval2  = invl2,                                                     \
1295fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1296fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1297fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1298fcf5ef2aSThomas Huth     },                                                                        \
1299fcf5ef2aSThomas Huth     .oname = stringify(name),                                                 \
1300fcf5ef2aSThomas Huth }
1301fcf5ef2aSThomas Huth #define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2)             \
1302fcf5ef2aSThomas Huth {                                                                             \
1303fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1304fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1305fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1306fcf5ef2aSThomas Huth     .opc4 = 0xff,                                                             \
1307fcf5ef2aSThomas Huth     .handler = {                                                              \
1308fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1309fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1310fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1311fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1312fcf5ef2aSThomas Huth     },                                                                        \
1313fcf5ef2aSThomas Huth     .oname = onam,                                                            \
1314fcf5ef2aSThomas Huth }
1315fcf5ef2aSThomas Huth #define GEN_OPCODE3(name, op1, op2, op3, op4, invl, _typ, _typ2)              \
1316fcf5ef2aSThomas Huth {                                                                             \
1317fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1318fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1319fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1320fcf5ef2aSThomas Huth     .opc4 = op4,                                                              \
1321fcf5ef2aSThomas Huth     .handler = {                                                              \
1322fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1323fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1324fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1325fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1326fcf5ef2aSThomas Huth     },                                                                        \
1327fcf5ef2aSThomas Huth     .oname = stringify(name),                                                 \
1328fcf5ef2aSThomas Huth }
1329fcf5ef2aSThomas Huth #define GEN_OPCODE4(name, onam, op1, op2, op3, op4, invl, _typ, _typ2)        \
1330fcf5ef2aSThomas Huth {                                                                             \
1331fcf5ef2aSThomas Huth     .opc1 = op1,                                                              \
1332fcf5ef2aSThomas Huth     .opc2 = op2,                                                              \
1333fcf5ef2aSThomas Huth     .opc3 = op3,                                                              \
1334fcf5ef2aSThomas Huth     .opc4 = op4,                                                              \
1335fcf5ef2aSThomas Huth     .handler = {                                                              \
1336fcf5ef2aSThomas Huth         .inval1  = invl,                                                      \
1337fcf5ef2aSThomas Huth         .type = _typ,                                                         \
1338fcf5ef2aSThomas Huth         .type2 = _typ2,                                                       \
1339fcf5ef2aSThomas Huth         .handler = &gen_##name,                                               \
1340fcf5ef2aSThomas Huth     },                                                                        \
1341fcf5ef2aSThomas Huth     .oname = onam,                                                            \
1342fcf5ef2aSThomas Huth }
1343fcf5ef2aSThomas Huth 
1344fcf5ef2aSThomas Huth /* Invalid instruction */
1345fcf5ef2aSThomas Huth static void gen_invalid(DisasContext *ctx)
1346fcf5ef2aSThomas Huth {
1347fcf5ef2aSThomas Huth     gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
1348fcf5ef2aSThomas Huth }
1349fcf5ef2aSThomas Huth 
1350fcf5ef2aSThomas Huth static opc_handler_t invalid_handler = {
1351fcf5ef2aSThomas Huth     .inval1  = 0xFFFFFFFF,
1352fcf5ef2aSThomas Huth     .inval2  = 0xFFFFFFFF,
1353fcf5ef2aSThomas Huth     .type    = PPC_NONE,
1354fcf5ef2aSThomas Huth     .type2   = PPC_NONE,
1355fcf5ef2aSThomas Huth     .handler = gen_invalid,
1356fcf5ef2aSThomas Huth };
1357fcf5ef2aSThomas Huth 
1358fcf5ef2aSThomas Huth /***                           Integer comparison                          ***/
1359fcf5ef2aSThomas Huth 
1360fcf5ef2aSThomas Huth static inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf)
1361fcf5ef2aSThomas Huth {
1362fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1363b62b3686Spbonzini@redhat.com     TCGv t1 = tcg_temp_new();
1364b62b3686Spbonzini@redhat.com     TCGv_i32 t = tcg_temp_new_i32();
1365fcf5ef2aSThomas Huth 
1366b62b3686Spbonzini@redhat.com     tcg_gen_movi_tl(t0, CRF_EQ);
1367b62b3686Spbonzini@redhat.com     tcg_gen_movi_tl(t1, CRF_LT);
1368efe843d8SDavid Gibson     tcg_gen_movcond_tl((s ? TCG_COND_LT : TCG_COND_LTU),
1369efe843d8SDavid Gibson                        t0, arg0, arg1, t1, t0);
1370b62b3686Spbonzini@redhat.com     tcg_gen_movi_tl(t1, CRF_GT);
1371efe843d8SDavid Gibson     tcg_gen_movcond_tl((s ? TCG_COND_GT : TCG_COND_GTU),
1372efe843d8SDavid Gibson                        t0, arg0, arg1, t1, t0);
1373b62b3686Spbonzini@redhat.com 
1374b62b3686Spbonzini@redhat.com     tcg_gen_trunc_tl_i32(t, t0);
1375fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_so);
1376b62b3686Spbonzini@redhat.com     tcg_gen_or_i32(cpu_crf[crf], cpu_crf[crf], t);
1377fcf5ef2aSThomas Huth }
1378fcf5ef2aSThomas Huth 
1379fcf5ef2aSThomas Huth static inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf)
1380fcf5ef2aSThomas Huth {
13817058ff52SRichard Henderson     TCGv t0 = tcg_constant_tl(arg1);
1382fcf5ef2aSThomas Huth     gen_op_cmp(arg0, t0, s, crf);
1383fcf5ef2aSThomas Huth }
1384fcf5ef2aSThomas Huth 
1385fcf5ef2aSThomas Huth static inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf)
1386fcf5ef2aSThomas Huth {
1387fcf5ef2aSThomas Huth     TCGv t0, t1;
1388fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
1389fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
1390fcf5ef2aSThomas Huth     if (s) {
1391fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(t0, arg0);
1392fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(t1, arg1);
1393fcf5ef2aSThomas Huth     } else {
1394fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(t0, arg0);
1395fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(t1, arg1);
1396fcf5ef2aSThomas Huth     }
1397fcf5ef2aSThomas Huth     gen_op_cmp(t0, t1, s, crf);
1398fcf5ef2aSThomas Huth }
1399fcf5ef2aSThomas Huth 
1400fcf5ef2aSThomas Huth static inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf)
1401fcf5ef2aSThomas Huth {
14027058ff52SRichard Henderson     TCGv t0 = tcg_constant_tl(arg1);
1403fcf5ef2aSThomas Huth     gen_op_cmp32(arg0, t0, s, crf);
1404fcf5ef2aSThomas Huth }
1405fcf5ef2aSThomas Huth 
1406fcf5ef2aSThomas Huth static inline void gen_set_Rc0(DisasContext *ctx, TCGv reg)
1407fcf5ef2aSThomas Huth {
1408fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
1409fcf5ef2aSThomas Huth         gen_op_cmpi32(reg, 0, 1, 0);
1410fcf5ef2aSThomas Huth     } else {
1411fcf5ef2aSThomas Huth         gen_op_cmpi(reg, 0, 1, 0);
1412fcf5ef2aSThomas Huth     }
1413fcf5ef2aSThomas Huth }
1414fcf5ef2aSThomas Huth 
1415fcf5ef2aSThomas Huth /* cmprb - range comparison: isupper, isaplha, islower*/
1416fcf5ef2aSThomas Huth static void gen_cmprb(DisasContext *ctx)
1417fcf5ef2aSThomas Huth {
1418fcf5ef2aSThomas Huth     TCGv_i32 src1 = tcg_temp_new_i32();
1419fcf5ef2aSThomas Huth     TCGv_i32 src2 = tcg_temp_new_i32();
1420fcf5ef2aSThomas Huth     TCGv_i32 src2lo = tcg_temp_new_i32();
1421fcf5ef2aSThomas Huth     TCGv_i32 src2hi = tcg_temp_new_i32();
1422fcf5ef2aSThomas Huth     TCGv_i32 crf = cpu_crf[crfD(ctx->opcode)];
1423fcf5ef2aSThomas Huth 
1424fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(src1, cpu_gpr[rA(ctx->opcode)]);
1425fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(src2, cpu_gpr[rB(ctx->opcode)]);
1426fcf5ef2aSThomas Huth 
1427fcf5ef2aSThomas Huth     tcg_gen_andi_i32(src1, src1, 0xFF);
1428fcf5ef2aSThomas Huth     tcg_gen_ext8u_i32(src2lo, src2);
1429fcf5ef2aSThomas Huth     tcg_gen_shri_i32(src2, src2, 8);
1430fcf5ef2aSThomas Huth     tcg_gen_ext8u_i32(src2hi, src2);
1431fcf5ef2aSThomas Huth 
1432fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LEU, src2lo, src2lo, src1);
1433fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LEU, src2hi, src1, src2hi);
1434fcf5ef2aSThomas Huth     tcg_gen_and_i32(crf, src2lo, src2hi);
1435fcf5ef2aSThomas Huth 
1436fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00200000) {
1437fcf5ef2aSThomas Huth         tcg_gen_shri_i32(src2, src2, 8);
1438fcf5ef2aSThomas Huth         tcg_gen_ext8u_i32(src2lo, src2);
1439fcf5ef2aSThomas Huth         tcg_gen_shri_i32(src2, src2, 8);
1440fcf5ef2aSThomas Huth         tcg_gen_ext8u_i32(src2hi, src2);
1441fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_LEU, src2lo, src2lo, src1);
1442fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_LEU, src2hi, src1, src2hi);
1443fcf5ef2aSThomas Huth         tcg_gen_and_i32(src2lo, src2lo, src2hi);
1444fcf5ef2aSThomas Huth         tcg_gen_or_i32(crf, crf, src2lo);
1445fcf5ef2aSThomas Huth     }
1446efa73196SNikunj A Dadhania     tcg_gen_shli_i32(crf, crf, CRF_GT_BIT);
1447fcf5ef2aSThomas Huth }
1448fcf5ef2aSThomas Huth 
1449fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1450fcf5ef2aSThomas Huth /* cmpeqb */
1451fcf5ef2aSThomas Huth static void gen_cmpeqb(DisasContext *ctx)
1452fcf5ef2aSThomas Huth {
1453fcf5ef2aSThomas Huth     gen_helper_cmpeqb(cpu_crf[crfD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1454fcf5ef2aSThomas Huth                       cpu_gpr[rB(ctx->opcode)]);
1455fcf5ef2aSThomas Huth }
1456fcf5ef2aSThomas Huth #endif
1457fcf5ef2aSThomas Huth 
1458fcf5ef2aSThomas Huth /* isel (PowerPC 2.03 specification) */
1459fcf5ef2aSThomas Huth static void gen_isel(DisasContext *ctx)
1460fcf5ef2aSThomas Huth {
1461fcf5ef2aSThomas Huth     uint32_t bi = rC(ctx->opcode);
1462fcf5ef2aSThomas Huth     uint32_t mask = 0x08 >> (bi & 0x03);
1463fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1464fcf5ef2aSThomas Huth     TCGv zr;
1465fcf5ef2aSThomas Huth 
1466fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(t0, cpu_crf[bi >> 2]);
1467fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, t0, mask);
1468fcf5ef2aSThomas Huth 
14697058ff52SRichard Henderson     zr = tcg_constant_tl(0);
1470fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_gpr[rD(ctx->opcode)], t0, zr,
1471fcf5ef2aSThomas Huth                        rA(ctx->opcode) ? cpu_gpr[rA(ctx->opcode)] : zr,
1472fcf5ef2aSThomas Huth                        cpu_gpr[rB(ctx->opcode)]);
1473fcf5ef2aSThomas Huth }
1474fcf5ef2aSThomas Huth 
1475fcf5ef2aSThomas Huth /* cmpb: PowerPC 2.05 specification */
1476fcf5ef2aSThomas Huth static void gen_cmpb(DisasContext *ctx)
1477fcf5ef2aSThomas Huth {
1478fcf5ef2aSThomas Huth     gen_helper_cmpb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
1479fcf5ef2aSThomas Huth                     cpu_gpr[rB(ctx->opcode)]);
1480fcf5ef2aSThomas Huth }
1481fcf5ef2aSThomas Huth 
1482fcf5ef2aSThomas Huth /***                           Integer arithmetic                          ***/
1483fcf5ef2aSThomas Huth 
1484fcf5ef2aSThomas Huth static inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0,
1485fcf5ef2aSThomas Huth                                            TCGv arg1, TCGv arg2, int sub)
1486fcf5ef2aSThomas Huth {
1487fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1488fcf5ef2aSThomas Huth 
1489fcf5ef2aSThomas Huth     tcg_gen_xor_tl(cpu_ov, arg0, arg2);
1490fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, arg1, arg2);
1491fcf5ef2aSThomas Huth     if (sub) {
1492fcf5ef2aSThomas Huth         tcg_gen_and_tl(cpu_ov, cpu_ov, t0);
1493fcf5ef2aSThomas Huth     } else {
1494fcf5ef2aSThomas Huth         tcg_gen_andc_tl(cpu_ov, cpu_ov, t0);
1495fcf5ef2aSThomas Huth     }
1496fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
1497dc0ad844SNikunj A Dadhania         tcg_gen_extract_tl(cpu_ov, cpu_ov, 31, 1);
1498dc0ad844SNikunj A Dadhania         if (is_isa300(ctx)) {
1499dc0ad844SNikunj A Dadhania             tcg_gen_mov_tl(cpu_ov32, cpu_ov);
1500fcf5ef2aSThomas Huth         }
1501dc0ad844SNikunj A Dadhania     } else {
1502dc0ad844SNikunj A Dadhania         if (is_isa300(ctx)) {
1503dc0ad844SNikunj A Dadhania             tcg_gen_extract_tl(cpu_ov32, cpu_ov, 31, 1);
1504dc0ad844SNikunj A Dadhania         }
150538a61d34SNikunj A Dadhania         tcg_gen_extract_tl(cpu_ov, cpu_ov, TARGET_LONG_BITS - 1, 1);
1506dc0ad844SNikunj A Dadhania     }
1507fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1508fcf5ef2aSThomas Huth }
1509fcf5ef2aSThomas Huth 
15106b10d008SNikunj A Dadhania static inline void gen_op_arith_compute_ca32(DisasContext *ctx,
15116b10d008SNikunj A Dadhania                                              TCGv res, TCGv arg0, TCGv arg1,
15124c5920afSSuraj Jitindar Singh                                              TCGv ca32, int sub)
15136b10d008SNikunj A Dadhania {
15146b10d008SNikunj A Dadhania     TCGv t0;
15156b10d008SNikunj A Dadhania 
15166b10d008SNikunj A Dadhania     if (!is_isa300(ctx)) {
15176b10d008SNikunj A Dadhania         return;
15186b10d008SNikunj A Dadhania     }
15196b10d008SNikunj A Dadhania 
15206b10d008SNikunj A Dadhania     t0 = tcg_temp_new();
152133903d0aSNikunj A Dadhania     if (sub) {
152233903d0aSNikunj A Dadhania         tcg_gen_eqv_tl(t0, arg0, arg1);
152333903d0aSNikunj A Dadhania     } else {
15246b10d008SNikunj A Dadhania         tcg_gen_xor_tl(t0, arg0, arg1);
152533903d0aSNikunj A Dadhania     }
15266b10d008SNikunj A Dadhania     tcg_gen_xor_tl(t0, t0, res);
15274c5920afSSuraj Jitindar Singh     tcg_gen_extract_tl(ca32, t0, 32, 1);
15286b10d008SNikunj A Dadhania }
15296b10d008SNikunj A Dadhania 
1530fcf5ef2aSThomas Huth /* Common add function */
1531fcf5ef2aSThomas Huth static inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1,
15324c5920afSSuraj Jitindar Singh                                     TCGv arg2, TCGv ca, TCGv ca32,
15334c5920afSSuraj Jitindar Singh                                     bool add_ca, bool compute_ca,
1534fcf5ef2aSThomas Huth                                     bool compute_ov, bool compute_rc0)
1535fcf5ef2aSThomas Huth {
1536fcf5ef2aSThomas Huth     TCGv t0 = ret;
1537fcf5ef2aSThomas Huth 
1538fcf5ef2aSThomas Huth     if (compute_ca || compute_ov) {
1539fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
1540fcf5ef2aSThomas Huth     }
1541fcf5ef2aSThomas Huth 
1542fcf5ef2aSThomas Huth     if (compute_ca) {
1543fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
1544efe843d8SDavid Gibson             /*
1545efe843d8SDavid Gibson              * Caution: a non-obvious corner case of the spec is that
1546efe843d8SDavid Gibson              * we must produce the *entire* 64-bit addition, but
1547efe843d8SDavid Gibson              * produce the carry into bit 32.
1548efe843d8SDavid Gibson              */
1549fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
1550fcf5ef2aSThomas Huth             tcg_gen_xor_tl(t1, arg1, arg2);        /* add without carry */
1551fcf5ef2aSThomas Huth             tcg_gen_add_tl(t0, arg1, arg2);
1552fcf5ef2aSThomas Huth             if (add_ca) {
15534c5920afSSuraj Jitindar Singh                 tcg_gen_add_tl(t0, t0, ca);
1554fcf5ef2aSThomas Huth             }
15554c5920afSSuraj Jitindar Singh             tcg_gen_xor_tl(ca, t0, t1);        /* bits changed w/ carry */
15564c5920afSSuraj Jitindar Singh             tcg_gen_extract_tl(ca, ca, 32, 1);
15576b10d008SNikunj A Dadhania             if (is_isa300(ctx)) {
15584c5920afSSuraj Jitindar Singh                 tcg_gen_mov_tl(ca32, ca);
15596b10d008SNikunj A Dadhania             }
1560fcf5ef2aSThomas Huth         } else {
15617058ff52SRichard Henderson             TCGv zero = tcg_constant_tl(0);
1562fcf5ef2aSThomas Huth             if (add_ca) {
15634c5920afSSuraj Jitindar Singh                 tcg_gen_add2_tl(t0, ca, arg1, zero, ca, zero);
15644c5920afSSuraj Jitindar Singh                 tcg_gen_add2_tl(t0, ca, t0, ca, arg2, zero);
1565fcf5ef2aSThomas Huth             } else {
15664c5920afSSuraj Jitindar Singh                 tcg_gen_add2_tl(t0, ca, arg1, zero, arg2, zero);
1567fcf5ef2aSThomas Huth             }
15684c5920afSSuraj Jitindar Singh             gen_op_arith_compute_ca32(ctx, t0, arg1, arg2, ca32, 0);
1569fcf5ef2aSThomas Huth         }
1570fcf5ef2aSThomas Huth     } else {
1571fcf5ef2aSThomas Huth         tcg_gen_add_tl(t0, arg1, arg2);
1572fcf5ef2aSThomas Huth         if (add_ca) {
15734c5920afSSuraj Jitindar Singh             tcg_gen_add_tl(t0, t0, ca);
1574fcf5ef2aSThomas Huth         }
1575fcf5ef2aSThomas Huth     }
1576fcf5ef2aSThomas Huth 
1577fcf5ef2aSThomas Huth     if (compute_ov) {
1578fcf5ef2aSThomas Huth         gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0);
1579fcf5ef2aSThomas Huth     }
1580fcf5ef2aSThomas Huth     if (unlikely(compute_rc0)) {
1581fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t0);
1582fcf5ef2aSThomas Huth     }
1583fcf5ef2aSThomas Huth 
158411f4e8f8SRichard Henderson     if (t0 != ret) {
1585fcf5ef2aSThomas Huth         tcg_gen_mov_tl(ret, t0);
1586fcf5ef2aSThomas Huth     }
1587fcf5ef2aSThomas Huth }
1588fcf5ef2aSThomas Huth /* Add functions with two operands */
15894c5920afSSuraj Jitindar Singh #define GEN_INT_ARITH_ADD(name, opc3, ca, add_ca, compute_ca, compute_ov)     \
1590fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1591fcf5ef2aSThomas Huth {                                                                             \
1592fcf5ef2aSThomas Huth     gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
1593fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
15944c5920afSSuraj Jitindar Singh                      ca, glue(ca, 32),                                        \
1595fcf5ef2aSThomas Huth                      add_ca, compute_ca, compute_ov, Rc(ctx->opcode));        \
1596fcf5ef2aSThomas Huth }
1597fcf5ef2aSThomas Huth /* Add functions with one operand and one immediate */
15984c5920afSSuraj Jitindar Singh #define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, ca,                    \
1599fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
1600fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1601fcf5ef2aSThomas Huth {                                                                             \
16027058ff52SRichard Henderson     TCGv t0 = tcg_constant_tl(const_val);                                     \
1603fcf5ef2aSThomas Huth     gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
1604fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], t0,                            \
16054c5920afSSuraj Jitindar Singh                      ca, glue(ca, 32),                                        \
1606fcf5ef2aSThomas Huth                      add_ca, compute_ca, compute_ov, Rc(ctx->opcode));        \
1607fcf5ef2aSThomas Huth }
1608fcf5ef2aSThomas Huth 
1609fcf5ef2aSThomas Huth /* add  add.  addo  addo. */
16104c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(add, 0x08, cpu_ca, 0, 0, 0)
16114c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addo, 0x18, cpu_ca, 0, 0, 1)
1612fcf5ef2aSThomas Huth /* addc  addc.  addco  addco. */
16134c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addc, 0x00, cpu_ca, 0, 1, 0)
16144c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addco, 0x10, cpu_ca, 0, 1, 1)
1615fcf5ef2aSThomas Huth /* adde  adde.  addeo  addeo. */
16164c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(adde, 0x04, cpu_ca, 1, 1, 0)
16174c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addeo, 0x14, cpu_ca, 1, 1, 1)
1618fcf5ef2aSThomas Huth /* addme  addme.  addmeo  addmeo.  */
16194c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, cpu_ca, 1, 1, 0)
16204c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, cpu_ca, 1, 1, 1)
16214c5920afSSuraj Jitindar Singh /* addex */
16224c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD(addex, 0x05, cpu_ov, 1, 1, 0);
1623fcf5ef2aSThomas Huth /* addze  addze.  addzeo  addzeo.*/
16244c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, cpu_ca, 1, 1, 0)
16254c5920afSSuraj Jitindar Singh GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, cpu_ca, 1, 1, 1)
1626fcf5ef2aSThomas Huth /* addic  addic.*/
1627fcf5ef2aSThomas Huth static inline void gen_op_addic(DisasContext *ctx, bool compute_rc0)
1628fcf5ef2aSThomas Huth {
16297058ff52SRichard Henderson     TCGv c = tcg_constant_tl(SIMM(ctx->opcode));
1630fcf5ef2aSThomas Huth     gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
16314c5920afSSuraj Jitindar Singh                      c, cpu_ca, cpu_ca32, 0, 1, 0, compute_rc0);
1632fcf5ef2aSThomas Huth }
1633fcf5ef2aSThomas Huth 
1634fcf5ef2aSThomas Huth static void gen_addic(DisasContext *ctx)
1635fcf5ef2aSThomas Huth {
1636fcf5ef2aSThomas Huth     gen_op_addic(ctx, 0);
1637fcf5ef2aSThomas Huth }
1638fcf5ef2aSThomas Huth 
1639fcf5ef2aSThomas Huth static void gen_addic_(DisasContext *ctx)
1640fcf5ef2aSThomas Huth {
1641fcf5ef2aSThomas Huth     gen_op_addic(ctx, 1);
1642fcf5ef2aSThomas Huth }
1643fcf5ef2aSThomas Huth 
1644fcf5ef2aSThomas Huth static inline void gen_op_arith_divw(DisasContext *ctx, TCGv ret, TCGv arg1,
1645fcf5ef2aSThomas Huth                                      TCGv arg2, int sign, int compute_ov)
1646fcf5ef2aSThomas Huth {
1647fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1648fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1649fcf5ef2aSThomas Huth     TCGv_i32 t2 = tcg_temp_new_i32();
1650fcf5ef2aSThomas Huth     TCGv_i32 t3 = tcg_temp_new_i32();
1651fcf5ef2aSThomas Huth 
1652fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, arg1);
1653fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, arg2);
1654fcf5ef2aSThomas Huth     if (sign) {
1655fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t0, INT_MIN);
1656fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, -1);
1657fcf5ef2aSThomas Huth         tcg_gen_and_i32(t2, t2, t3);
1658fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, 0);
1659fcf5ef2aSThomas Huth         tcg_gen_or_i32(t2, t2, t3);
1660fcf5ef2aSThomas Huth         tcg_gen_movi_i32(t3, 0);
1661fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1);
1662fcf5ef2aSThomas Huth         tcg_gen_div_i32(t3, t0, t1);
1663fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(ret, t3);
1664fcf5ef2aSThomas Huth     } else {
1665fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t1, 0);
1666fcf5ef2aSThomas Huth         tcg_gen_movi_i32(t3, 0);
1667fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1);
1668fcf5ef2aSThomas Huth         tcg_gen_divu_i32(t3, t0, t1);
1669fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(ret, t3);
1670fcf5ef2aSThomas Huth     }
1671fcf5ef2aSThomas Huth     if (compute_ov) {
1672fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(cpu_ov, t2);
1673c44027ffSNikunj A Dadhania         if (is_isa300(ctx)) {
1674c44027ffSNikunj A Dadhania             tcg_gen_extu_i32_tl(cpu_ov32, t2);
1675c44027ffSNikunj A Dadhania         }
1676fcf5ef2aSThomas Huth         tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1677fcf5ef2aSThomas Huth     }
1678fcf5ef2aSThomas Huth 
1679efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1680fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, ret);
1681fcf5ef2aSThomas Huth     }
1682efe843d8SDavid Gibson }
1683fcf5ef2aSThomas Huth /* Div functions */
1684fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov)                      \
1685fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1686fcf5ef2aSThomas Huth {                                                                             \
1687fcf5ef2aSThomas Huth     gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)],                          \
1688fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
1689fcf5ef2aSThomas Huth                      sign, compute_ov);                                       \
1690fcf5ef2aSThomas Huth }
1691fcf5ef2aSThomas Huth /* divwu  divwu.  divwuo  divwuo.   */
1692fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0);
1693fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1);
1694fcf5ef2aSThomas Huth /* divw  divw.  divwo  divwo.   */
1695fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0);
1696fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1);
1697fcf5ef2aSThomas Huth 
1698fcf5ef2aSThomas Huth /* div[wd]eu[o][.] */
1699fcf5ef2aSThomas Huth #define GEN_DIVE(name, hlpr, compute_ov)                                      \
1700fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx)                                     \
1701fcf5ef2aSThomas Huth {                                                                             \
17027058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(compute_ov);                               \
1703fcf5ef2aSThomas Huth     gen_helper_##hlpr(cpu_gpr[rD(ctx->opcode)], cpu_env,                      \
1704fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0); \
1705fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {                                     \
1706fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);                           \
1707fcf5ef2aSThomas Huth     }                                                                         \
1708fcf5ef2aSThomas Huth }
1709fcf5ef2aSThomas Huth 
1710fcf5ef2aSThomas Huth GEN_DIVE(divweu, divweu, 0);
1711fcf5ef2aSThomas Huth GEN_DIVE(divweuo, divweu, 1);
1712fcf5ef2aSThomas Huth GEN_DIVE(divwe, divwe, 0);
1713fcf5ef2aSThomas Huth GEN_DIVE(divweo, divwe, 1);
1714fcf5ef2aSThomas Huth 
1715fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1716fcf5ef2aSThomas Huth static inline void gen_op_arith_divd(DisasContext *ctx, TCGv ret, TCGv arg1,
1717fcf5ef2aSThomas Huth                                      TCGv arg2, int sign, int compute_ov)
1718fcf5ef2aSThomas Huth {
1719fcf5ef2aSThomas Huth     TCGv_i64 t0 = tcg_temp_new_i64();
1720fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
1721fcf5ef2aSThomas Huth     TCGv_i64 t2 = tcg_temp_new_i64();
1722fcf5ef2aSThomas Huth     TCGv_i64 t3 = tcg_temp_new_i64();
1723fcf5ef2aSThomas Huth 
1724fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t0, arg1);
1725fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t1, arg2);
1726fcf5ef2aSThomas Huth     if (sign) {
1727fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t0, INT64_MIN);
1728fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, -1);
1729fcf5ef2aSThomas Huth         tcg_gen_and_i64(t2, t2, t3);
1730fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, 0);
1731fcf5ef2aSThomas Huth         tcg_gen_or_i64(t2, t2, t3);
1732fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t3, 0);
1733fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1);
1734fcf5ef2aSThomas Huth         tcg_gen_div_i64(ret, t0, t1);
1735fcf5ef2aSThomas Huth     } else {
1736fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t1, 0);
1737fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t3, 0);
1738fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1);
1739fcf5ef2aSThomas Huth         tcg_gen_divu_i64(ret, t0, t1);
1740fcf5ef2aSThomas Huth     }
1741fcf5ef2aSThomas Huth     if (compute_ov) {
1742fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_ov, t2);
1743c44027ffSNikunj A Dadhania         if (is_isa300(ctx)) {
1744c44027ffSNikunj A Dadhania             tcg_gen_mov_tl(cpu_ov32, t2);
1745c44027ffSNikunj A Dadhania         }
1746fcf5ef2aSThomas Huth         tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1747fcf5ef2aSThomas Huth     }
1748fcf5ef2aSThomas Huth 
1749efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1750fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, ret);
1751fcf5ef2aSThomas Huth     }
1752efe843d8SDavid Gibson }
1753fcf5ef2aSThomas Huth 
1754fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov)                      \
1755fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
1756fcf5ef2aSThomas Huth {                                                                             \
1757fcf5ef2aSThomas Huth     gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)],                          \
1758fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
1759fcf5ef2aSThomas Huth                       sign, compute_ov);                                      \
1760fcf5ef2aSThomas Huth }
1761c44027ffSNikunj A Dadhania /* divdu  divdu.  divduo  divduo.   */
1762fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
1763fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
1764c44027ffSNikunj A Dadhania /* divd  divd.  divdo  divdo.   */
1765fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
1766fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
1767fcf5ef2aSThomas Huth 
1768fcf5ef2aSThomas Huth GEN_DIVE(divdeu, divdeu, 0);
1769fcf5ef2aSThomas Huth GEN_DIVE(divdeuo, divdeu, 1);
1770fcf5ef2aSThomas Huth GEN_DIVE(divde, divde, 0);
1771fcf5ef2aSThomas Huth GEN_DIVE(divdeo, divde, 1);
1772fcf5ef2aSThomas Huth #endif
1773fcf5ef2aSThomas Huth 
1774fcf5ef2aSThomas Huth static inline void gen_op_arith_modw(DisasContext *ctx, TCGv ret, TCGv arg1,
1775fcf5ef2aSThomas Huth                                      TCGv arg2, int sign)
1776fcf5ef2aSThomas Huth {
1777fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1778fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1779fcf5ef2aSThomas Huth 
1780fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, arg1);
1781fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, arg2);
1782fcf5ef2aSThomas Huth     if (sign) {
1783fcf5ef2aSThomas Huth         TCGv_i32 t2 = tcg_temp_new_i32();
1784fcf5ef2aSThomas Huth         TCGv_i32 t3 = tcg_temp_new_i32();
1785fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t0, INT_MIN);
1786fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, -1);
1787fcf5ef2aSThomas Huth         tcg_gen_and_i32(t2, t2, t3);
1788fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, 0);
1789fcf5ef2aSThomas Huth         tcg_gen_or_i32(t2, t2, t3);
1790fcf5ef2aSThomas Huth         tcg_gen_movi_i32(t3, 0);
1791fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1);
1792fcf5ef2aSThomas Huth         tcg_gen_rem_i32(t3, t0, t1);
1793fcf5ef2aSThomas Huth         tcg_gen_ext_i32_tl(ret, t3);
1794fcf5ef2aSThomas Huth     } else {
17957058ff52SRichard Henderson         TCGv_i32 t2 = tcg_constant_i32(1);
17967058ff52SRichard Henderson         TCGv_i32 t3 = tcg_constant_i32(0);
1797fcf5ef2aSThomas Huth         tcg_gen_movcond_i32(TCG_COND_EQ, t1, t1, t3, t2, t1);
1798a253231fSRichard Henderson         tcg_gen_remu_i32(t0, t0, t1);
1799a253231fSRichard Henderson         tcg_gen_extu_i32_tl(ret, t0);
1800fcf5ef2aSThomas Huth     }
1801fcf5ef2aSThomas Huth }
1802fcf5ef2aSThomas Huth 
1803fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MODW(name, opc3, sign)                                \
1804fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                             \
1805fcf5ef2aSThomas Huth {                                                                           \
1806fcf5ef2aSThomas Huth     gen_op_arith_modw(ctx, cpu_gpr[rD(ctx->opcode)],                        \
1807fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],   \
1808fcf5ef2aSThomas Huth                       sign);                                                \
1809fcf5ef2aSThomas Huth }
1810fcf5ef2aSThomas Huth 
1811fcf5ef2aSThomas Huth GEN_INT_ARITH_MODW(moduw, 0x08, 0);
1812fcf5ef2aSThomas Huth GEN_INT_ARITH_MODW(modsw, 0x18, 1);
1813fcf5ef2aSThomas Huth 
1814fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1815fcf5ef2aSThomas Huth static inline void gen_op_arith_modd(DisasContext *ctx, TCGv ret, TCGv arg1,
1816fcf5ef2aSThomas Huth                                      TCGv arg2, int sign)
1817fcf5ef2aSThomas Huth {
1818fcf5ef2aSThomas Huth     TCGv_i64 t0 = tcg_temp_new_i64();
1819fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
1820fcf5ef2aSThomas Huth 
1821fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t0, arg1);
1822fcf5ef2aSThomas Huth     tcg_gen_mov_i64(t1, arg2);
1823fcf5ef2aSThomas Huth     if (sign) {
1824fcf5ef2aSThomas Huth         TCGv_i64 t2 = tcg_temp_new_i64();
1825fcf5ef2aSThomas Huth         TCGv_i64 t3 = tcg_temp_new_i64();
1826fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t0, INT64_MIN);
1827fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, -1);
1828fcf5ef2aSThomas Huth         tcg_gen_and_i64(t2, t2, t3);
1829fcf5ef2aSThomas Huth         tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, 0);
1830fcf5ef2aSThomas Huth         tcg_gen_or_i64(t2, t2, t3);
1831fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t3, 0);
1832fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1);
1833fcf5ef2aSThomas Huth         tcg_gen_rem_i64(ret, t0, t1);
1834fcf5ef2aSThomas Huth     } else {
18357058ff52SRichard Henderson         TCGv_i64 t2 = tcg_constant_i64(1);
18367058ff52SRichard Henderson         TCGv_i64 t3 = tcg_constant_i64(0);
1837fcf5ef2aSThomas Huth         tcg_gen_movcond_i64(TCG_COND_EQ, t1, t1, t3, t2, t1);
1838fcf5ef2aSThomas Huth         tcg_gen_remu_i64(ret, t0, t1);
1839fcf5ef2aSThomas Huth     }
1840fcf5ef2aSThomas Huth }
1841fcf5ef2aSThomas Huth 
1842fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MODD(name, opc3, sign)                            \
1843fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                           \
1844fcf5ef2aSThomas Huth {                                                                         \
1845fcf5ef2aSThomas Huth   gen_op_arith_modd(ctx, cpu_gpr[rD(ctx->opcode)],                        \
1846fcf5ef2aSThomas Huth                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],   \
1847fcf5ef2aSThomas Huth                     sign);                                                \
1848fcf5ef2aSThomas Huth }
1849fcf5ef2aSThomas Huth 
1850fcf5ef2aSThomas Huth GEN_INT_ARITH_MODD(modud, 0x08, 0);
1851fcf5ef2aSThomas Huth GEN_INT_ARITH_MODD(modsd, 0x18, 1);
1852fcf5ef2aSThomas Huth #endif
1853fcf5ef2aSThomas Huth 
1854fcf5ef2aSThomas Huth /* mulhw  mulhw. */
1855fcf5ef2aSThomas Huth static void gen_mulhw(DisasContext *ctx)
1856fcf5ef2aSThomas Huth {
1857fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1858fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1859fcf5ef2aSThomas Huth 
1860fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
1861fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
1862fcf5ef2aSThomas Huth     tcg_gen_muls2_i32(t0, t1, t0, t1);
1863fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1);
1864efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1865fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1866fcf5ef2aSThomas Huth     }
1867efe843d8SDavid Gibson }
1868fcf5ef2aSThomas Huth 
1869fcf5ef2aSThomas Huth /* mulhwu  mulhwu.  */
1870fcf5ef2aSThomas Huth static void gen_mulhwu(DisasContext *ctx)
1871fcf5ef2aSThomas Huth {
1872fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1873fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1874fcf5ef2aSThomas Huth 
1875fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
1876fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
1877fcf5ef2aSThomas Huth     tcg_gen_mulu2_i32(t0, t1, t0, t1);
1878fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1);
1879efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1880fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1881fcf5ef2aSThomas Huth     }
1882efe843d8SDavid Gibson }
1883fcf5ef2aSThomas Huth 
1884fcf5ef2aSThomas Huth /* mullw  mullw. */
1885fcf5ef2aSThomas Huth static void gen_mullw(DisasContext *ctx)
1886fcf5ef2aSThomas Huth {
1887fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1888fcf5ef2aSThomas Huth     TCGv_i64 t0, t1;
1889fcf5ef2aSThomas Huth     t0 = tcg_temp_new_i64();
1890fcf5ef2aSThomas Huth     t1 = tcg_temp_new_i64();
1891fcf5ef2aSThomas Huth     tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
1892fcf5ef2aSThomas Huth     tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
1893fcf5ef2aSThomas Huth     tcg_gen_mul_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);
1894fcf5ef2aSThomas Huth #else
1895fcf5ef2aSThomas Huth     tcg_gen_mul_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1896fcf5ef2aSThomas Huth                     cpu_gpr[rB(ctx->opcode)]);
1897fcf5ef2aSThomas Huth #endif
1898efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1899fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1900fcf5ef2aSThomas Huth     }
1901efe843d8SDavid Gibson }
1902fcf5ef2aSThomas Huth 
1903fcf5ef2aSThomas Huth /* mullwo  mullwo. */
1904fcf5ef2aSThomas Huth static void gen_mullwo(DisasContext *ctx)
1905fcf5ef2aSThomas Huth {
1906fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
1907fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
1908fcf5ef2aSThomas Huth 
1909fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);
1910fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);
1911fcf5ef2aSThomas Huth     tcg_gen_muls2_i32(t0, t1, t0, t1);
1912fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1913fcf5ef2aSThomas Huth     tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);
1914fcf5ef2aSThomas Huth #else
1915fcf5ef2aSThomas Huth     tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], t0);
1916fcf5ef2aSThomas Huth #endif
1917fcf5ef2aSThomas Huth 
1918fcf5ef2aSThomas Huth     tcg_gen_sari_i32(t0, t0, 31);
1919fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_NE, t0, t0, t1);
1920fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(cpu_ov, t0);
192161aa9a69SNikunj A Dadhania     if (is_isa300(ctx)) {
192261aa9a69SNikunj A Dadhania         tcg_gen_mov_tl(cpu_ov32, cpu_ov);
192361aa9a69SNikunj A Dadhania     }
1924fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1925fcf5ef2aSThomas Huth 
1926efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1927fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1928fcf5ef2aSThomas Huth     }
1929efe843d8SDavid Gibson }
1930fcf5ef2aSThomas Huth 
1931fcf5ef2aSThomas Huth /* mulli */
1932fcf5ef2aSThomas Huth static void gen_mulli(DisasContext *ctx)
1933fcf5ef2aSThomas Huth {
1934fcf5ef2aSThomas Huth     tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1935fcf5ef2aSThomas Huth                     SIMM(ctx->opcode));
1936fcf5ef2aSThomas Huth }
1937fcf5ef2aSThomas Huth 
1938fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
1939fcf5ef2aSThomas Huth /* mulhd  mulhd. */
1940fcf5ef2aSThomas Huth static void gen_mulhd(DisasContext *ctx)
1941fcf5ef2aSThomas Huth {
1942fcf5ef2aSThomas Huth     TCGv lo = tcg_temp_new();
1943fcf5ef2aSThomas Huth     tcg_gen_muls2_tl(lo, cpu_gpr[rD(ctx->opcode)],
1944fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1945fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
1946fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1947fcf5ef2aSThomas Huth     }
1948fcf5ef2aSThomas Huth }
1949fcf5ef2aSThomas Huth 
1950fcf5ef2aSThomas Huth /* mulhdu  mulhdu. */
1951fcf5ef2aSThomas Huth static void gen_mulhdu(DisasContext *ctx)
1952fcf5ef2aSThomas Huth {
1953fcf5ef2aSThomas Huth     TCGv lo = tcg_temp_new();
1954fcf5ef2aSThomas Huth     tcg_gen_mulu2_tl(lo, cpu_gpr[rD(ctx->opcode)],
1955fcf5ef2aSThomas Huth                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1956fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
1957fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1958fcf5ef2aSThomas Huth     }
1959fcf5ef2aSThomas Huth }
1960fcf5ef2aSThomas Huth 
1961fcf5ef2aSThomas Huth /* mulld  mulld. */
1962fcf5ef2aSThomas Huth static void gen_mulld(DisasContext *ctx)
1963fcf5ef2aSThomas Huth {
1964fcf5ef2aSThomas Huth     tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
1965fcf5ef2aSThomas Huth                    cpu_gpr[rB(ctx->opcode)]);
1966efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
1967fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1968fcf5ef2aSThomas Huth     }
1969efe843d8SDavid Gibson }
1970fcf5ef2aSThomas Huth 
1971fcf5ef2aSThomas Huth /* mulldo  mulldo. */
1972fcf5ef2aSThomas Huth static void gen_mulldo(DisasContext *ctx)
1973fcf5ef2aSThomas Huth {
1974fcf5ef2aSThomas Huth     TCGv_i64 t0 = tcg_temp_new_i64();
1975fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
1976fcf5ef2aSThomas Huth 
1977fcf5ef2aSThomas Huth     tcg_gen_muls2_i64(t0, t1, cpu_gpr[rA(ctx->opcode)],
1978fcf5ef2aSThomas Huth                       cpu_gpr[rB(ctx->opcode)]);
1979fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_gpr[rD(ctx->opcode)], t0);
1980fcf5ef2aSThomas Huth 
1981fcf5ef2aSThomas Huth     tcg_gen_sari_i64(t0, t0, 63);
1982fcf5ef2aSThomas Huth     tcg_gen_setcond_i64(TCG_COND_NE, cpu_ov, t0, t1);
198361aa9a69SNikunj A Dadhania     if (is_isa300(ctx)) {
198461aa9a69SNikunj A Dadhania         tcg_gen_mov_tl(cpu_ov32, cpu_ov);
198561aa9a69SNikunj A Dadhania     }
1986fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov);
1987fcf5ef2aSThomas Huth 
1988fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
1989fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1990fcf5ef2aSThomas Huth     }
1991fcf5ef2aSThomas Huth }
1992fcf5ef2aSThomas Huth #endif
1993fcf5ef2aSThomas Huth 
1994fcf5ef2aSThomas Huth /* Common subf function */
1995fcf5ef2aSThomas Huth static inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1,
1996fcf5ef2aSThomas Huth                                      TCGv arg2, bool add_ca, bool compute_ca,
1997fcf5ef2aSThomas Huth                                      bool compute_ov, bool compute_rc0)
1998fcf5ef2aSThomas Huth {
1999fcf5ef2aSThomas Huth     TCGv t0 = ret;
2000fcf5ef2aSThomas Huth 
2001fcf5ef2aSThomas Huth     if (compute_ca || compute_ov) {
2002fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
2003fcf5ef2aSThomas Huth     }
2004fcf5ef2aSThomas Huth 
2005fcf5ef2aSThomas Huth     if (compute_ca) {
2006fcf5ef2aSThomas Huth         /* dest = ~arg1 + arg2 [+ ca].  */
2007fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
2008efe843d8SDavid Gibson             /*
2009efe843d8SDavid Gibson              * Caution: a non-obvious corner case of the spec is that
2010efe843d8SDavid Gibson              * we must produce the *entire* 64-bit addition, but
2011efe843d8SDavid Gibson              * produce the carry into bit 32.
2012efe843d8SDavid Gibson              */
2013fcf5ef2aSThomas Huth             TCGv inv1 = tcg_temp_new();
2014fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
2015fcf5ef2aSThomas Huth             tcg_gen_not_tl(inv1, arg1);
2016fcf5ef2aSThomas Huth             if (add_ca) {
2017fcf5ef2aSThomas Huth                 tcg_gen_add_tl(t0, arg2, cpu_ca);
2018fcf5ef2aSThomas Huth             } else {
2019fcf5ef2aSThomas Huth                 tcg_gen_addi_tl(t0, arg2, 1);
2020fcf5ef2aSThomas Huth             }
2021fcf5ef2aSThomas Huth             tcg_gen_xor_tl(t1, arg2, inv1);         /* add without carry */
2022fcf5ef2aSThomas Huth             tcg_gen_add_tl(t0, t0, inv1);
2023fcf5ef2aSThomas Huth             tcg_gen_xor_tl(cpu_ca, t0, t1);         /* bits changes w/ carry */
2024e2622073SPhilippe Mathieu-Daudé             tcg_gen_extract_tl(cpu_ca, cpu_ca, 32, 1);
202533903d0aSNikunj A Dadhania             if (is_isa300(ctx)) {
202633903d0aSNikunj A Dadhania                 tcg_gen_mov_tl(cpu_ca32, cpu_ca);
202733903d0aSNikunj A Dadhania             }
2028fcf5ef2aSThomas Huth         } else if (add_ca) {
2029fcf5ef2aSThomas Huth             TCGv zero, inv1 = tcg_temp_new();
2030fcf5ef2aSThomas Huth             tcg_gen_not_tl(inv1, arg1);
20317058ff52SRichard Henderson             zero = tcg_constant_tl(0);
2032fcf5ef2aSThomas Huth             tcg_gen_add2_tl(t0, cpu_ca, arg2, zero, cpu_ca, zero);
2033fcf5ef2aSThomas Huth             tcg_gen_add2_tl(t0, cpu_ca, t0, cpu_ca, inv1, zero);
20344c5920afSSuraj Jitindar Singh             gen_op_arith_compute_ca32(ctx, t0, inv1, arg2, cpu_ca32, 0);
2035fcf5ef2aSThomas Huth         } else {
2036fcf5ef2aSThomas Huth             tcg_gen_setcond_tl(TCG_COND_GEU, cpu_ca, arg2, arg1);
2037fcf5ef2aSThomas Huth             tcg_gen_sub_tl(t0, arg2, arg1);
20384c5920afSSuraj Jitindar Singh             gen_op_arith_compute_ca32(ctx, t0, arg1, arg2, cpu_ca32, 1);
2039fcf5ef2aSThomas Huth         }
2040fcf5ef2aSThomas Huth     } else if (add_ca) {
2041efe843d8SDavid Gibson         /*
2042efe843d8SDavid Gibson          * Since we're ignoring carry-out, we can simplify the
2043efe843d8SDavid Gibson          * standard ~arg1 + arg2 + ca to arg2 - arg1 + ca - 1.
2044efe843d8SDavid Gibson          */
2045fcf5ef2aSThomas Huth         tcg_gen_sub_tl(t0, arg2, arg1);
2046fcf5ef2aSThomas Huth         tcg_gen_add_tl(t0, t0, cpu_ca);
2047fcf5ef2aSThomas Huth         tcg_gen_subi_tl(t0, t0, 1);
2048fcf5ef2aSThomas Huth     } else {
2049fcf5ef2aSThomas Huth         tcg_gen_sub_tl(t0, arg2, arg1);
2050fcf5ef2aSThomas Huth     }
2051fcf5ef2aSThomas Huth 
2052fcf5ef2aSThomas Huth     if (compute_ov) {
2053fcf5ef2aSThomas Huth         gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1);
2054fcf5ef2aSThomas Huth     }
2055fcf5ef2aSThomas Huth     if (unlikely(compute_rc0)) {
2056fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t0);
2057fcf5ef2aSThomas Huth     }
2058fcf5ef2aSThomas Huth 
205911f4e8f8SRichard Henderson     if (t0 != ret) {
2060fcf5ef2aSThomas Huth         tcg_gen_mov_tl(ret, t0);
2061fcf5ef2aSThomas Huth     }
2062fcf5ef2aSThomas Huth }
2063fcf5ef2aSThomas Huth /* Sub functions with Two operands functions */
2064fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov)        \
2065fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2066fcf5ef2aSThomas Huth {                                                                             \
2067fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
2068fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
2069fcf5ef2aSThomas Huth                       add_ca, compute_ca, compute_ov, Rc(ctx->opcode));       \
2070fcf5ef2aSThomas Huth }
2071fcf5ef2aSThomas Huth /* Sub functions with one operand and one immediate */
2072fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val,                       \
2073fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
2074fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2075fcf5ef2aSThomas Huth {                                                                             \
20767058ff52SRichard Henderson     TCGv t0 = tcg_constant_tl(const_val);                                     \
2077fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
2078fcf5ef2aSThomas Huth                       cpu_gpr[rA(ctx->opcode)], t0,                           \
2079fcf5ef2aSThomas Huth                       add_ca, compute_ca, compute_ov, Rc(ctx->opcode));       \
2080fcf5ef2aSThomas Huth }
2081fcf5ef2aSThomas Huth /* subf  subf.  subfo  subfo. */
2082fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
2083fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
2084fcf5ef2aSThomas Huth /* subfc  subfc.  subfco  subfco. */
2085fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
2086fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
2087fcf5ef2aSThomas Huth /* subfe  subfe.  subfeo  subfo. */
2088fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
2089fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
2090fcf5ef2aSThomas Huth /* subfme  subfme.  subfmeo  subfmeo.  */
2091fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
2092fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
2093fcf5ef2aSThomas Huth /* subfze  subfze.  subfzeo  subfzeo.*/
2094fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
2095fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
2096fcf5ef2aSThomas Huth 
2097fcf5ef2aSThomas Huth /* subfic */
2098fcf5ef2aSThomas Huth static void gen_subfic(DisasContext *ctx)
2099fcf5ef2aSThomas Huth {
21007058ff52SRichard Henderson     TCGv c = tcg_constant_tl(SIMM(ctx->opcode));
2101fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
2102fcf5ef2aSThomas Huth                       c, 0, 1, 0, 0);
2103fcf5ef2aSThomas Huth }
2104fcf5ef2aSThomas Huth 
2105fcf5ef2aSThomas Huth /* neg neg. nego nego. */
2106fcf5ef2aSThomas Huth static inline void gen_op_arith_neg(DisasContext *ctx, bool compute_ov)
2107fcf5ef2aSThomas Huth {
21087058ff52SRichard Henderson     TCGv zero = tcg_constant_tl(0);
2109fcf5ef2aSThomas Huth     gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
2110fcf5ef2aSThomas Huth                       zero, 0, 0, compute_ov, Rc(ctx->opcode));
2111fcf5ef2aSThomas Huth }
2112fcf5ef2aSThomas Huth 
2113fcf5ef2aSThomas Huth static void gen_neg(DisasContext *ctx)
2114fcf5ef2aSThomas Huth {
21151480d71cSNikunj A Dadhania     tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
21161480d71cSNikunj A Dadhania     if (unlikely(Rc(ctx->opcode))) {
21171480d71cSNikunj A Dadhania         gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
21181480d71cSNikunj A Dadhania     }
2119fcf5ef2aSThomas Huth }
2120fcf5ef2aSThomas Huth 
2121fcf5ef2aSThomas Huth static void gen_nego(DisasContext *ctx)
2122fcf5ef2aSThomas Huth {
2123fcf5ef2aSThomas Huth     gen_op_arith_neg(ctx, 1);
2124fcf5ef2aSThomas Huth }
2125fcf5ef2aSThomas Huth 
2126fcf5ef2aSThomas Huth /***                            Integer logical                            ***/
2127fcf5ef2aSThomas Huth #define GEN_LOGICAL2(name, tcg_op, opc, type)                                 \
2128fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2129fcf5ef2aSThomas Huth {                                                                             \
2130fcf5ef2aSThomas Huth     tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],                \
2131fcf5ef2aSThomas Huth        cpu_gpr[rB(ctx->opcode)]);                                             \
2132fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0))                                       \
2133fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
2134fcf5ef2aSThomas Huth }
2135fcf5ef2aSThomas Huth 
2136fcf5ef2aSThomas Huth #define GEN_LOGICAL1(name, tcg_op, opc, type)                                 \
2137fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
2138fcf5ef2aSThomas Huth {                                                                             \
2139fcf5ef2aSThomas Huth     tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);               \
2140fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0))                                       \
2141fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
2142fcf5ef2aSThomas Huth }
2143fcf5ef2aSThomas Huth 
2144fcf5ef2aSThomas Huth /* and & and. */
2145fcf5ef2aSThomas Huth GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER);
2146fcf5ef2aSThomas Huth /* andc & andc. */
2147fcf5ef2aSThomas Huth GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER);
2148fcf5ef2aSThomas Huth 
2149fcf5ef2aSThomas Huth /* andi. */
2150fcf5ef2aSThomas Huth static void gen_andi_(DisasContext *ctx)
2151fcf5ef2aSThomas Huth {
2152efe843d8SDavid Gibson     tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2153efe843d8SDavid Gibson                     UIMM(ctx->opcode));
2154fcf5ef2aSThomas Huth     gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2155fcf5ef2aSThomas Huth }
2156fcf5ef2aSThomas Huth 
2157fcf5ef2aSThomas Huth /* andis. */
2158fcf5ef2aSThomas Huth static void gen_andis_(DisasContext *ctx)
2159fcf5ef2aSThomas Huth {
2160efe843d8SDavid Gibson     tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2161efe843d8SDavid Gibson                     UIMM(ctx->opcode) << 16);
2162fcf5ef2aSThomas Huth     gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2163fcf5ef2aSThomas Huth }
2164fcf5ef2aSThomas Huth 
2165fcf5ef2aSThomas Huth /* cntlzw */
2166fcf5ef2aSThomas Huth static void gen_cntlzw(DisasContext *ctx)
2167fcf5ef2aSThomas Huth {
21689b8514e5SRichard Henderson     TCGv_i32 t = tcg_temp_new_i32();
21699b8514e5SRichard Henderson 
21709b8514e5SRichard Henderson     tcg_gen_trunc_tl_i32(t, cpu_gpr[rS(ctx->opcode)]);
21719b8514e5SRichard Henderson     tcg_gen_clzi_i32(t, t, 32);
21729b8514e5SRichard Henderson     tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t);
21739b8514e5SRichard Henderson 
2174efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2175fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2176fcf5ef2aSThomas Huth     }
2177efe843d8SDavid Gibson }
2178fcf5ef2aSThomas Huth 
2179fcf5ef2aSThomas Huth /* cnttzw */
2180fcf5ef2aSThomas Huth static void gen_cnttzw(DisasContext *ctx)
2181fcf5ef2aSThomas Huth {
21829b8514e5SRichard Henderson     TCGv_i32 t = tcg_temp_new_i32();
21839b8514e5SRichard Henderson 
21849b8514e5SRichard Henderson     tcg_gen_trunc_tl_i32(t, cpu_gpr[rS(ctx->opcode)]);
21859b8514e5SRichard Henderson     tcg_gen_ctzi_i32(t, t, 32);
21869b8514e5SRichard Henderson     tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t);
21879b8514e5SRichard Henderson 
2188fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2189fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2190fcf5ef2aSThomas Huth     }
2191fcf5ef2aSThomas Huth }
2192fcf5ef2aSThomas Huth 
2193fcf5ef2aSThomas Huth /* eqv & eqv. */
2194fcf5ef2aSThomas Huth GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER);
2195fcf5ef2aSThomas Huth /* extsb & extsb. */
2196fcf5ef2aSThomas Huth GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER);
2197fcf5ef2aSThomas Huth /* extsh & extsh. */
2198fcf5ef2aSThomas Huth GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER);
2199fcf5ef2aSThomas Huth /* nand & nand. */
2200fcf5ef2aSThomas Huth GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER);
2201fcf5ef2aSThomas Huth /* nor & nor. */
2202fcf5ef2aSThomas Huth GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER);
2203fcf5ef2aSThomas Huth 
2204fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
2205fcf5ef2aSThomas Huth static void gen_pause(DisasContext *ctx)
2206fcf5ef2aSThomas Huth {
22077058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(0);
2208fcf5ef2aSThomas Huth     tcg_gen_st_i32(t0, cpu_env,
2209fcf5ef2aSThomas Huth                    -offsetof(PowerPCCPU, env) + offsetof(CPUState, halted));
2210fcf5ef2aSThomas Huth 
2211fcf5ef2aSThomas Huth     /* Stop translation, this gives other CPUs a chance to run */
2212b6bac4bcSEmilio G. Cota     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
2213fcf5ef2aSThomas Huth }
2214fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
2215fcf5ef2aSThomas Huth 
2216fcf5ef2aSThomas Huth /* or & or. */
2217fcf5ef2aSThomas Huth static void gen_or(DisasContext *ctx)
2218fcf5ef2aSThomas Huth {
2219fcf5ef2aSThomas Huth     int rs, ra, rb;
2220fcf5ef2aSThomas Huth 
2221fcf5ef2aSThomas Huth     rs = rS(ctx->opcode);
2222fcf5ef2aSThomas Huth     ra = rA(ctx->opcode);
2223fcf5ef2aSThomas Huth     rb = rB(ctx->opcode);
2224fcf5ef2aSThomas Huth     /* Optimisation for mr. ri case */
2225fcf5ef2aSThomas Huth     if (rs != ra || rs != rb) {
2226efe843d8SDavid Gibson         if (rs != rb) {
2227fcf5ef2aSThomas Huth             tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]);
2228efe843d8SDavid Gibson         } else {
2229fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]);
2230efe843d8SDavid Gibson         }
2231efe843d8SDavid Gibson         if (unlikely(Rc(ctx->opcode) != 0)) {
2232fcf5ef2aSThomas Huth             gen_set_Rc0(ctx, cpu_gpr[ra]);
2233efe843d8SDavid Gibson         }
2234fcf5ef2aSThomas Huth     } else if (unlikely(Rc(ctx->opcode) != 0)) {
2235fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rs]);
2236fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2237fcf5ef2aSThomas Huth     } else if (rs != 0) { /* 0 is nop */
2238fcf5ef2aSThomas Huth         int prio = 0;
2239fcf5ef2aSThomas Huth 
2240fcf5ef2aSThomas Huth         switch (rs) {
2241fcf5ef2aSThomas Huth         case 1:
2242fcf5ef2aSThomas Huth             /* Set process priority to low */
2243fcf5ef2aSThomas Huth             prio = 2;
2244fcf5ef2aSThomas Huth             break;
2245fcf5ef2aSThomas Huth         case 6:
2246fcf5ef2aSThomas Huth             /* Set process priority to medium-low */
2247fcf5ef2aSThomas Huth             prio = 3;
2248fcf5ef2aSThomas Huth             break;
2249fcf5ef2aSThomas Huth         case 2:
2250fcf5ef2aSThomas Huth             /* Set process priority to normal */
2251fcf5ef2aSThomas Huth             prio = 4;
2252fcf5ef2aSThomas Huth             break;
2253fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
2254fcf5ef2aSThomas Huth         case 31:
2255fcf5ef2aSThomas Huth             if (!ctx->pr) {
2256fcf5ef2aSThomas Huth                 /* Set process priority to very low */
2257fcf5ef2aSThomas Huth                 prio = 1;
2258fcf5ef2aSThomas Huth             }
2259fcf5ef2aSThomas Huth             break;
2260fcf5ef2aSThomas Huth         case 5:
2261fcf5ef2aSThomas Huth             if (!ctx->pr) {
2262fcf5ef2aSThomas Huth                 /* Set process priority to medium-hight */
2263fcf5ef2aSThomas Huth                 prio = 5;
2264fcf5ef2aSThomas Huth             }
2265fcf5ef2aSThomas Huth             break;
2266fcf5ef2aSThomas Huth         case 3:
2267fcf5ef2aSThomas Huth             if (!ctx->pr) {
2268fcf5ef2aSThomas Huth                 /* Set process priority to high */
2269fcf5ef2aSThomas Huth                 prio = 6;
2270fcf5ef2aSThomas Huth             }
2271fcf5ef2aSThomas Huth             break;
2272fcf5ef2aSThomas Huth         case 7:
2273fcf5ef2aSThomas Huth             if (ctx->hv && !ctx->pr) {
2274fcf5ef2aSThomas Huth                 /* Set process priority to very high */
2275fcf5ef2aSThomas Huth                 prio = 7;
2276fcf5ef2aSThomas Huth             }
2277fcf5ef2aSThomas Huth             break;
2278fcf5ef2aSThomas Huth #endif
2279fcf5ef2aSThomas Huth         default:
2280fcf5ef2aSThomas Huth             break;
2281fcf5ef2aSThomas Huth         }
2282fcf5ef2aSThomas Huth         if (prio) {
2283fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
2284fcf5ef2aSThomas Huth             gen_load_spr(t0, SPR_PPR);
2285fcf5ef2aSThomas Huth             tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL);
2286fcf5ef2aSThomas Huth             tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50);
2287fcf5ef2aSThomas Huth             gen_store_spr(SPR_PPR, t0);
2288fcf5ef2aSThomas Huth         }
2289fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
2290efe843d8SDavid Gibson         /*
2291efe843d8SDavid Gibson          * Pause out of TCG otherwise spin loops with smt_low eat too
2292efe843d8SDavid Gibson          * much CPU and the kernel hangs.  This applies to all
2293efe843d8SDavid Gibson          * encodings other than no-op, e.g., miso(rs=26), yield(27),
2294efe843d8SDavid Gibson          * mdoio(29), mdoom(30), and all currently undefined.
2295fcf5ef2aSThomas Huth          */
2296fcf5ef2aSThomas Huth         gen_pause(ctx);
2297fcf5ef2aSThomas Huth #endif
2298fcf5ef2aSThomas Huth #endif
2299fcf5ef2aSThomas Huth     }
2300fcf5ef2aSThomas Huth }
2301fcf5ef2aSThomas Huth /* orc & orc. */
2302fcf5ef2aSThomas Huth GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER);
2303fcf5ef2aSThomas Huth 
2304fcf5ef2aSThomas Huth /* xor & xor. */
2305fcf5ef2aSThomas Huth static void gen_xor(DisasContext *ctx)
2306fcf5ef2aSThomas Huth {
2307fcf5ef2aSThomas Huth     /* Optimisation for "set to zero" case */
2308efe843d8SDavid Gibson     if (rS(ctx->opcode) != rB(ctx->opcode)) {
2309efe843d8SDavid Gibson         tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2310efe843d8SDavid Gibson                        cpu_gpr[rB(ctx->opcode)]);
2311efe843d8SDavid Gibson     } else {
2312fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
2313efe843d8SDavid Gibson     }
2314efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2315fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2316fcf5ef2aSThomas Huth     }
2317efe843d8SDavid Gibson }
2318fcf5ef2aSThomas Huth 
2319fcf5ef2aSThomas Huth /* ori */
2320fcf5ef2aSThomas Huth static void gen_ori(DisasContext *ctx)
2321fcf5ef2aSThomas Huth {
2322fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2323fcf5ef2aSThomas Huth 
2324fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2325fcf5ef2aSThomas Huth         return;
2326fcf5ef2aSThomas Huth     }
2327fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
2328fcf5ef2aSThomas Huth }
2329fcf5ef2aSThomas Huth 
2330fcf5ef2aSThomas Huth /* oris */
2331fcf5ef2aSThomas Huth static void gen_oris(DisasContext *ctx)
2332fcf5ef2aSThomas Huth {
2333fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2334fcf5ef2aSThomas Huth 
2335fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2336fcf5ef2aSThomas Huth         /* NOP */
2337fcf5ef2aSThomas Huth         return;
2338fcf5ef2aSThomas Huth     }
2339efe843d8SDavid Gibson     tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2340efe843d8SDavid Gibson                    uimm << 16);
2341fcf5ef2aSThomas Huth }
2342fcf5ef2aSThomas Huth 
2343fcf5ef2aSThomas Huth /* xori */
2344fcf5ef2aSThomas Huth static void gen_xori(DisasContext *ctx)
2345fcf5ef2aSThomas Huth {
2346fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2347fcf5ef2aSThomas Huth 
2348fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2349fcf5ef2aSThomas Huth         /* NOP */
2350fcf5ef2aSThomas Huth         return;
2351fcf5ef2aSThomas Huth     }
2352fcf5ef2aSThomas Huth     tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
2353fcf5ef2aSThomas Huth }
2354fcf5ef2aSThomas Huth 
2355fcf5ef2aSThomas Huth /* xoris */
2356fcf5ef2aSThomas Huth static void gen_xoris(DisasContext *ctx)
2357fcf5ef2aSThomas Huth {
2358fcf5ef2aSThomas Huth     target_ulong uimm = UIMM(ctx->opcode);
2359fcf5ef2aSThomas Huth 
2360fcf5ef2aSThomas Huth     if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
2361fcf5ef2aSThomas Huth         /* NOP */
2362fcf5ef2aSThomas Huth         return;
2363fcf5ef2aSThomas Huth     }
2364efe843d8SDavid Gibson     tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
2365efe843d8SDavid Gibson                     uimm << 16);
2366fcf5ef2aSThomas Huth }
2367fcf5ef2aSThomas Huth 
2368fcf5ef2aSThomas Huth /* popcntb : PowerPC 2.03 specification */
2369fcf5ef2aSThomas Huth static void gen_popcntb(DisasContext *ctx)
2370fcf5ef2aSThomas Huth {
2371fcf5ef2aSThomas Huth     gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
2372fcf5ef2aSThomas Huth }
2373fcf5ef2aSThomas Huth 
2374fcf5ef2aSThomas Huth static void gen_popcntw(DisasContext *ctx)
2375fcf5ef2aSThomas Huth {
237679770002SRichard Henderson #if defined(TARGET_PPC64)
2377fcf5ef2aSThomas Huth     gen_helper_popcntw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
237879770002SRichard Henderson #else
237979770002SRichard Henderson     tcg_gen_ctpop_i32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
238079770002SRichard Henderson #endif
2381fcf5ef2aSThomas Huth }
2382fcf5ef2aSThomas Huth 
2383fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2384fcf5ef2aSThomas Huth /* popcntd: PowerPC 2.06 specification */
2385fcf5ef2aSThomas Huth static void gen_popcntd(DisasContext *ctx)
2386fcf5ef2aSThomas Huth {
238779770002SRichard Henderson     tcg_gen_ctpop_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
2388fcf5ef2aSThomas Huth }
2389fcf5ef2aSThomas Huth #endif
2390fcf5ef2aSThomas Huth 
2391fcf5ef2aSThomas Huth /* prtyw: PowerPC 2.05 specification */
2392fcf5ef2aSThomas Huth static void gen_prtyw(DisasContext *ctx)
2393fcf5ef2aSThomas Huth {
2394fcf5ef2aSThomas Huth     TCGv ra = cpu_gpr[rA(ctx->opcode)];
2395fcf5ef2aSThomas Huth     TCGv rs = cpu_gpr[rS(ctx->opcode)];
2396fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
2397fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, rs, 16);
2398fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, rs, t0);
2399fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, ra, 8);
2400fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, ra, t0);
2401fcf5ef2aSThomas Huth     tcg_gen_andi_tl(ra, ra, (target_ulong)0x100000001ULL);
2402fcf5ef2aSThomas Huth }
2403fcf5ef2aSThomas Huth 
2404fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2405fcf5ef2aSThomas Huth /* prtyd: PowerPC 2.05 specification */
2406fcf5ef2aSThomas Huth static void gen_prtyd(DisasContext *ctx)
2407fcf5ef2aSThomas Huth {
2408fcf5ef2aSThomas Huth     TCGv ra = cpu_gpr[rA(ctx->opcode)];
2409fcf5ef2aSThomas Huth     TCGv rs = cpu_gpr[rS(ctx->opcode)];
2410fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
2411fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, rs, 32);
2412fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, rs, t0);
2413fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, ra, 16);
2414fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, ra, t0);
2415fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t0, ra, 8);
2416fcf5ef2aSThomas Huth     tcg_gen_xor_tl(ra, ra, t0);
2417fcf5ef2aSThomas Huth     tcg_gen_andi_tl(ra, ra, 1);
2418fcf5ef2aSThomas Huth }
2419fcf5ef2aSThomas Huth #endif
2420fcf5ef2aSThomas Huth 
2421fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2422fcf5ef2aSThomas Huth /* bpermd */
2423fcf5ef2aSThomas Huth static void gen_bpermd(DisasContext *ctx)
2424fcf5ef2aSThomas Huth {
2425fcf5ef2aSThomas Huth     gen_helper_bpermd(cpu_gpr[rA(ctx->opcode)],
2426fcf5ef2aSThomas Huth                       cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2427fcf5ef2aSThomas Huth }
2428fcf5ef2aSThomas Huth #endif
2429fcf5ef2aSThomas Huth 
2430fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2431fcf5ef2aSThomas Huth /* extsw & extsw. */
2432fcf5ef2aSThomas Huth GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B);
2433fcf5ef2aSThomas Huth 
2434fcf5ef2aSThomas Huth /* cntlzd */
2435fcf5ef2aSThomas Huth static void gen_cntlzd(DisasContext *ctx)
2436fcf5ef2aSThomas Huth {
24379b8514e5SRichard Henderson     tcg_gen_clzi_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 64);
2438efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2439fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2440fcf5ef2aSThomas Huth     }
2441efe843d8SDavid Gibson }
2442fcf5ef2aSThomas Huth 
2443fcf5ef2aSThomas Huth /* cnttzd */
2444fcf5ef2aSThomas Huth static void gen_cnttzd(DisasContext *ctx)
2445fcf5ef2aSThomas Huth {
24469b8514e5SRichard Henderson     tcg_gen_ctzi_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 64);
2447fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2448fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2449fcf5ef2aSThomas Huth     }
2450fcf5ef2aSThomas Huth }
2451fcf5ef2aSThomas Huth 
2452fcf5ef2aSThomas Huth /* darn */
2453fcf5ef2aSThomas Huth static void gen_darn(DisasContext *ctx)
2454fcf5ef2aSThomas Huth {
2455fcf5ef2aSThomas Huth     int l = L(ctx->opcode);
2456fcf5ef2aSThomas Huth 
24577e4357f6SRichard Henderson     if (l > 2) {
24587e4357f6SRichard Henderson         tcg_gen_movi_i64(cpu_gpr[rD(ctx->opcode)], -1);
24597e4357f6SRichard Henderson     } else {
2460*283a9177SPhilippe Mathieu-Daudé         translator_io_start(&ctx->base);
2461fcf5ef2aSThomas Huth         if (l == 0) {
2462fcf5ef2aSThomas Huth             gen_helper_darn32(cpu_gpr[rD(ctx->opcode)]);
24637e4357f6SRichard Henderson         } else {
2464fcf5ef2aSThomas Huth             /* Return 64-bit random for both CRN and RRN */
2465fcf5ef2aSThomas Huth             gen_helper_darn64(cpu_gpr[rD(ctx->opcode)]);
24667e4357f6SRichard Henderson         }
2467fcf5ef2aSThomas Huth     }
2468fcf5ef2aSThomas Huth }
2469fcf5ef2aSThomas Huth #endif
2470fcf5ef2aSThomas Huth 
2471fcf5ef2aSThomas Huth /***                             Integer rotate                            ***/
2472fcf5ef2aSThomas Huth 
2473fcf5ef2aSThomas Huth /* rlwimi & rlwimi. */
2474fcf5ef2aSThomas Huth static void gen_rlwimi(DisasContext *ctx)
2475fcf5ef2aSThomas Huth {
2476fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2477fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2478fcf5ef2aSThomas Huth     uint32_t sh = SH(ctx->opcode);
2479fcf5ef2aSThomas Huth     uint32_t mb = MB(ctx->opcode);
2480fcf5ef2aSThomas Huth     uint32_t me = ME(ctx->opcode);
2481fcf5ef2aSThomas Huth 
2482fcf5ef2aSThomas Huth     if (sh == (31 - me) && mb <= me) {
2483fcf5ef2aSThomas Huth         tcg_gen_deposit_tl(t_ra, t_ra, t_rs, sh, me - mb + 1);
2484fcf5ef2aSThomas Huth     } else {
2485fcf5ef2aSThomas Huth         target_ulong mask;
2486c4f6a4a3SDaniele Buono         bool mask_in_32b = true;
2487fcf5ef2aSThomas Huth         TCGv t1;
2488fcf5ef2aSThomas Huth 
2489fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2490fcf5ef2aSThomas Huth         mb += 32;
2491fcf5ef2aSThomas Huth         me += 32;
2492fcf5ef2aSThomas Huth #endif
2493fcf5ef2aSThomas Huth         mask = MASK(mb, me);
2494fcf5ef2aSThomas Huth 
2495c4f6a4a3SDaniele Buono #if defined(TARGET_PPC64)
2496c4f6a4a3SDaniele Buono         if (mask > 0xffffffffu) {
2497c4f6a4a3SDaniele Buono             mask_in_32b = false;
2498c4f6a4a3SDaniele Buono         }
2499c4f6a4a3SDaniele Buono #endif
2500fcf5ef2aSThomas Huth         t1 = tcg_temp_new();
2501c4f6a4a3SDaniele Buono         if (mask_in_32b) {
2502fcf5ef2aSThomas Huth             TCGv_i32 t0 = tcg_temp_new_i32();
2503fcf5ef2aSThomas Huth             tcg_gen_trunc_tl_i32(t0, t_rs);
2504fcf5ef2aSThomas Huth             tcg_gen_rotli_i32(t0, t0, sh);
2505fcf5ef2aSThomas Huth             tcg_gen_extu_i32_tl(t1, t0);
2506fcf5ef2aSThomas Huth         } else {
2507fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2508fcf5ef2aSThomas Huth             tcg_gen_deposit_i64(t1, t_rs, t_rs, 32, 32);
2509fcf5ef2aSThomas Huth             tcg_gen_rotli_i64(t1, t1, sh);
2510fcf5ef2aSThomas Huth #else
2511fcf5ef2aSThomas Huth             g_assert_not_reached();
2512fcf5ef2aSThomas Huth #endif
2513fcf5ef2aSThomas Huth         }
2514fcf5ef2aSThomas Huth 
2515fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t1, t1, mask);
2516fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t_ra, t_ra, ~mask);
2517fcf5ef2aSThomas Huth         tcg_gen_or_tl(t_ra, t_ra, t1);
2518fcf5ef2aSThomas Huth     }
2519fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2520fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2521fcf5ef2aSThomas Huth     }
2522fcf5ef2aSThomas Huth }
2523fcf5ef2aSThomas Huth 
2524fcf5ef2aSThomas Huth /* rlwinm & rlwinm. */
2525fcf5ef2aSThomas Huth static void gen_rlwinm(DisasContext *ctx)
2526fcf5ef2aSThomas Huth {
2527fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2528fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
25297b4d326fSRichard Henderson     int sh = SH(ctx->opcode);
25307b4d326fSRichard Henderson     int mb = MB(ctx->opcode);
25317b4d326fSRichard Henderson     int me = ME(ctx->opcode);
25327b4d326fSRichard Henderson     int len = me - mb + 1;
25337b4d326fSRichard Henderson     int rsh = (32 - sh) & 31;
2534fcf5ef2aSThomas Huth 
25357b4d326fSRichard Henderson     if (sh != 0 && len > 0 && me == (31 - sh)) {
25367b4d326fSRichard Henderson         tcg_gen_deposit_z_tl(t_ra, t_rs, sh, len);
25377b4d326fSRichard Henderson     } else if (me == 31 && rsh + len <= 32) {
25387b4d326fSRichard Henderson         tcg_gen_extract_tl(t_ra, t_rs, rsh, len);
2539fcf5ef2aSThomas Huth     } else {
2540fcf5ef2aSThomas Huth         target_ulong mask;
2541c4f6a4a3SDaniele Buono         bool mask_in_32b = true;
2542fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2543fcf5ef2aSThomas Huth         mb += 32;
2544fcf5ef2aSThomas Huth         me += 32;
2545fcf5ef2aSThomas Huth #endif
2546fcf5ef2aSThomas Huth         mask = MASK(mb, me);
2547c4f6a4a3SDaniele Buono #if defined(TARGET_PPC64)
2548c4f6a4a3SDaniele Buono         if (mask > 0xffffffffu) {
2549c4f6a4a3SDaniele Buono             mask_in_32b = false;
2550c4f6a4a3SDaniele Buono         }
2551c4f6a4a3SDaniele Buono #endif
2552c4f6a4a3SDaniele Buono         if (mask_in_32b) {
25537b4d326fSRichard Henderson             if (sh == 0) {
25547b4d326fSRichard Henderson                 tcg_gen_andi_tl(t_ra, t_rs, mask);
255594f040aaSVitaly Chikunov             } else {
2556fcf5ef2aSThomas Huth                 TCGv_i32 t0 = tcg_temp_new_i32();
2557fcf5ef2aSThomas Huth                 tcg_gen_trunc_tl_i32(t0, t_rs);
2558fcf5ef2aSThomas Huth                 tcg_gen_rotli_i32(t0, t0, sh);
2559fcf5ef2aSThomas Huth                 tcg_gen_andi_i32(t0, t0, mask);
2560fcf5ef2aSThomas Huth                 tcg_gen_extu_i32_tl(t_ra, t0);
256194f040aaSVitaly Chikunov             }
2562fcf5ef2aSThomas Huth         } else {
2563fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2564fcf5ef2aSThomas Huth             tcg_gen_deposit_i64(t_ra, t_rs, t_rs, 32, 32);
2565fcf5ef2aSThomas Huth             tcg_gen_rotli_i64(t_ra, t_ra, sh);
2566fcf5ef2aSThomas Huth             tcg_gen_andi_i64(t_ra, t_ra, mask);
2567fcf5ef2aSThomas Huth #else
2568fcf5ef2aSThomas Huth             g_assert_not_reached();
2569fcf5ef2aSThomas Huth #endif
2570fcf5ef2aSThomas Huth         }
2571fcf5ef2aSThomas Huth     }
2572fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2573fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2574fcf5ef2aSThomas Huth     }
2575fcf5ef2aSThomas Huth }
2576fcf5ef2aSThomas Huth 
2577fcf5ef2aSThomas Huth /* rlwnm & rlwnm. */
2578fcf5ef2aSThomas Huth static void gen_rlwnm(DisasContext *ctx)
2579fcf5ef2aSThomas Huth {
2580fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2581fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2582fcf5ef2aSThomas Huth     TCGv t_rb = cpu_gpr[rB(ctx->opcode)];
2583fcf5ef2aSThomas Huth     uint32_t mb = MB(ctx->opcode);
2584fcf5ef2aSThomas Huth     uint32_t me = ME(ctx->opcode);
2585fcf5ef2aSThomas Huth     target_ulong mask;
2586c4f6a4a3SDaniele Buono     bool mask_in_32b = true;
2587fcf5ef2aSThomas Huth 
2588fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2589fcf5ef2aSThomas Huth     mb += 32;
2590fcf5ef2aSThomas Huth     me += 32;
2591fcf5ef2aSThomas Huth #endif
2592fcf5ef2aSThomas Huth     mask = MASK(mb, me);
2593fcf5ef2aSThomas Huth 
2594c4f6a4a3SDaniele Buono #if defined(TARGET_PPC64)
2595c4f6a4a3SDaniele Buono     if (mask > 0xffffffffu) {
2596c4f6a4a3SDaniele Buono         mask_in_32b = false;
2597c4f6a4a3SDaniele Buono     }
2598c4f6a4a3SDaniele Buono #endif
2599c4f6a4a3SDaniele Buono     if (mask_in_32b) {
2600fcf5ef2aSThomas Huth         TCGv_i32 t0 = tcg_temp_new_i32();
2601fcf5ef2aSThomas Huth         TCGv_i32 t1 = tcg_temp_new_i32();
2602fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(t0, t_rb);
2603fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(t1, t_rs);
2604fcf5ef2aSThomas Huth         tcg_gen_andi_i32(t0, t0, 0x1f);
2605fcf5ef2aSThomas Huth         tcg_gen_rotl_i32(t1, t1, t0);
2606fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(t_ra, t1);
2607fcf5ef2aSThomas Huth     } else {
2608fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2609fcf5ef2aSThomas Huth         TCGv_i64 t0 = tcg_temp_new_i64();
2610fcf5ef2aSThomas Huth         tcg_gen_andi_i64(t0, t_rb, 0x1f);
2611fcf5ef2aSThomas Huth         tcg_gen_deposit_i64(t_ra, t_rs, t_rs, 32, 32);
2612fcf5ef2aSThomas Huth         tcg_gen_rotl_i64(t_ra, t_ra, t0);
2613fcf5ef2aSThomas Huth #else
2614fcf5ef2aSThomas Huth         g_assert_not_reached();
2615fcf5ef2aSThomas Huth #endif
2616fcf5ef2aSThomas Huth     }
2617fcf5ef2aSThomas Huth 
2618fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t_ra, t_ra, mask);
2619fcf5ef2aSThomas Huth 
2620fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2621fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2622fcf5ef2aSThomas Huth     }
2623fcf5ef2aSThomas Huth }
2624fcf5ef2aSThomas Huth 
2625fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2626fcf5ef2aSThomas Huth #define GEN_PPC64_R2(name, opc1, opc2)                                        \
2627fcf5ef2aSThomas Huth static void glue(gen_, name##0)(DisasContext *ctx)                            \
2628fcf5ef2aSThomas Huth {                                                                             \
2629fcf5ef2aSThomas Huth     gen_##name(ctx, 0);                                                       \
2630fcf5ef2aSThomas Huth }                                                                             \
2631fcf5ef2aSThomas Huth                                                                               \
2632fcf5ef2aSThomas Huth static void glue(gen_, name##1)(DisasContext *ctx)                            \
2633fcf5ef2aSThomas Huth {                                                                             \
2634fcf5ef2aSThomas Huth     gen_##name(ctx, 1);                                                       \
2635fcf5ef2aSThomas Huth }
2636fcf5ef2aSThomas Huth #define GEN_PPC64_R4(name, opc1, opc2)                                        \
2637fcf5ef2aSThomas Huth static void glue(gen_, name##0)(DisasContext *ctx)                            \
2638fcf5ef2aSThomas Huth {                                                                             \
2639fcf5ef2aSThomas Huth     gen_##name(ctx, 0, 0);                                                    \
2640fcf5ef2aSThomas Huth }                                                                             \
2641fcf5ef2aSThomas Huth                                                                               \
2642fcf5ef2aSThomas Huth static void glue(gen_, name##1)(DisasContext *ctx)                            \
2643fcf5ef2aSThomas Huth {                                                                             \
2644fcf5ef2aSThomas Huth     gen_##name(ctx, 0, 1);                                                    \
2645fcf5ef2aSThomas Huth }                                                                             \
2646fcf5ef2aSThomas Huth                                                                               \
2647fcf5ef2aSThomas Huth static void glue(gen_, name##2)(DisasContext *ctx)                            \
2648fcf5ef2aSThomas Huth {                                                                             \
2649fcf5ef2aSThomas Huth     gen_##name(ctx, 1, 0);                                                    \
2650fcf5ef2aSThomas Huth }                                                                             \
2651fcf5ef2aSThomas Huth                                                                               \
2652fcf5ef2aSThomas Huth static void glue(gen_, name##3)(DisasContext *ctx)                            \
2653fcf5ef2aSThomas Huth {                                                                             \
2654fcf5ef2aSThomas Huth     gen_##name(ctx, 1, 1);                                                    \
2655fcf5ef2aSThomas Huth }
2656fcf5ef2aSThomas Huth 
2657fcf5ef2aSThomas Huth static void gen_rldinm(DisasContext *ctx, int mb, int me, int sh)
2658fcf5ef2aSThomas Huth {
2659fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2660fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
26617b4d326fSRichard Henderson     int len = me - mb + 1;
26627b4d326fSRichard Henderson     int rsh = (64 - sh) & 63;
2663fcf5ef2aSThomas Huth 
26647b4d326fSRichard Henderson     if (sh != 0 && len > 0 && me == (63 - sh)) {
26657b4d326fSRichard Henderson         tcg_gen_deposit_z_tl(t_ra, t_rs, sh, len);
26667b4d326fSRichard Henderson     } else if (me == 63 && rsh + len <= 64) {
26677b4d326fSRichard Henderson         tcg_gen_extract_tl(t_ra, t_rs, rsh, len);
2668fcf5ef2aSThomas Huth     } else {
2669fcf5ef2aSThomas Huth         tcg_gen_rotli_tl(t_ra, t_rs, sh);
2670fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t_ra, t_ra, MASK(mb, me));
2671fcf5ef2aSThomas Huth     }
2672fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2673fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2674fcf5ef2aSThomas Huth     }
2675fcf5ef2aSThomas Huth }
2676fcf5ef2aSThomas Huth 
2677fcf5ef2aSThomas Huth /* rldicl - rldicl. */
2678fcf5ef2aSThomas Huth static inline void gen_rldicl(DisasContext *ctx, int mbn, int shn)
2679fcf5ef2aSThomas Huth {
2680fcf5ef2aSThomas Huth     uint32_t sh, mb;
2681fcf5ef2aSThomas Huth 
2682fcf5ef2aSThomas Huth     sh = SH(ctx->opcode) | (shn << 5);
2683fcf5ef2aSThomas Huth     mb = MB(ctx->opcode) | (mbn << 5);
2684fcf5ef2aSThomas Huth     gen_rldinm(ctx, mb, 63, sh);
2685fcf5ef2aSThomas Huth }
2686fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicl, 0x1E, 0x00);
2687fcf5ef2aSThomas Huth 
2688fcf5ef2aSThomas Huth /* rldicr - rldicr. */
2689fcf5ef2aSThomas Huth static inline void gen_rldicr(DisasContext *ctx, int men, int shn)
2690fcf5ef2aSThomas Huth {
2691fcf5ef2aSThomas Huth     uint32_t sh, me;
2692fcf5ef2aSThomas Huth 
2693fcf5ef2aSThomas Huth     sh = SH(ctx->opcode) | (shn << 5);
2694fcf5ef2aSThomas Huth     me = MB(ctx->opcode) | (men << 5);
2695fcf5ef2aSThomas Huth     gen_rldinm(ctx, 0, me, sh);
2696fcf5ef2aSThomas Huth }
2697fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicr, 0x1E, 0x02);
2698fcf5ef2aSThomas Huth 
2699fcf5ef2aSThomas Huth /* rldic - rldic. */
2700fcf5ef2aSThomas Huth static inline void gen_rldic(DisasContext *ctx, int mbn, int shn)
2701fcf5ef2aSThomas Huth {
2702fcf5ef2aSThomas Huth     uint32_t sh, mb;
2703fcf5ef2aSThomas Huth 
2704fcf5ef2aSThomas Huth     sh = SH(ctx->opcode) | (shn << 5);
2705fcf5ef2aSThomas Huth     mb = MB(ctx->opcode) | (mbn << 5);
2706fcf5ef2aSThomas Huth     gen_rldinm(ctx, mb, 63 - sh, sh);
2707fcf5ef2aSThomas Huth }
2708fcf5ef2aSThomas Huth GEN_PPC64_R4(rldic, 0x1E, 0x04);
2709fcf5ef2aSThomas Huth 
2710fcf5ef2aSThomas Huth static void gen_rldnm(DisasContext *ctx, int mb, int me)
2711fcf5ef2aSThomas Huth {
2712fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2713fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2714fcf5ef2aSThomas Huth     TCGv t_rb = cpu_gpr[rB(ctx->opcode)];
2715fcf5ef2aSThomas Huth     TCGv t0;
2716fcf5ef2aSThomas Huth 
2717fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2718fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, t_rb, 0x3f);
2719fcf5ef2aSThomas Huth     tcg_gen_rotl_tl(t_ra, t_rs, t0);
2720fcf5ef2aSThomas Huth 
2721fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t_ra, t_ra, MASK(mb, me));
2722fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2723fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2724fcf5ef2aSThomas Huth     }
2725fcf5ef2aSThomas Huth }
2726fcf5ef2aSThomas Huth 
2727fcf5ef2aSThomas Huth /* rldcl - rldcl. */
2728fcf5ef2aSThomas Huth static inline void gen_rldcl(DisasContext *ctx, int mbn)
2729fcf5ef2aSThomas Huth {
2730fcf5ef2aSThomas Huth     uint32_t mb;
2731fcf5ef2aSThomas Huth 
2732fcf5ef2aSThomas Huth     mb = MB(ctx->opcode) | (mbn << 5);
2733fcf5ef2aSThomas Huth     gen_rldnm(ctx, mb, 63);
2734fcf5ef2aSThomas Huth }
2735fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcl, 0x1E, 0x08);
2736fcf5ef2aSThomas Huth 
2737fcf5ef2aSThomas Huth /* rldcr - rldcr. */
2738fcf5ef2aSThomas Huth static inline void gen_rldcr(DisasContext *ctx, int men)
2739fcf5ef2aSThomas Huth {
2740fcf5ef2aSThomas Huth     uint32_t me;
2741fcf5ef2aSThomas Huth 
2742fcf5ef2aSThomas Huth     me = MB(ctx->opcode) | (men << 5);
2743fcf5ef2aSThomas Huth     gen_rldnm(ctx, 0, me);
2744fcf5ef2aSThomas Huth }
2745fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcr, 0x1E, 0x09);
2746fcf5ef2aSThomas Huth 
2747fcf5ef2aSThomas Huth /* rldimi - rldimi. */
2748fcf5ef2aSThomas Huth static void gen_rldimi(DisasContext *ctx, int mbn, int shn)
2749fcf5ef2aSThomas Huth {
2750fcf5ef2aSThomas Huth     TCGv t_ra = cpu_gpr[rA(ctx->opcode)];
2751fcf5ef2aSThomas Huth     TCGv t_rs = cpu_gpr[rS(ctx->opcode)];
2752fcf5ef2aSThomas Huth     uint32_t sh = SH(ctx->opcode) | (shn << 5);
2753fcf5ef2aSThomas Huth     uint32_t mb = MB(ctx->opcode) | (mbn << 5);
2754fcf5ef2aSThomas Huth     uint32_t me = 63 - sh;
2755fcf5ef2aSThomas Huth 
2756fcf5ef2aSThomas Huth     if (mb <= me) {
2757fcf5ef2aSThomas Huth         tcg_gen_deposit_tl(t_ra, t_ra, t_rs, sh, me - mb + 1);
2758fcf5ef2aSThomas Huth     } else {
2759fcf5ef2aSThomas Huth         target_ulong mask = MASK(mb, me);
2760fcf5ef2aSThomas Huth         TCGv t1 = tcg_temp_new();
2761fcf5ef2aSThomas Huth 
2762fcf5ef2aSThomas Huth         tcg_gen_rotli_tl(t1, t_rs, sh);
2763fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t1, t1, mask);
2764fcf5ef2aSThomas Huth         tcg_gen_andi_tl(t_ra, t_ra, ~mask);
2765fcf5ef2aSThomas Huth         tcg_gen_or_tl(t_ra, t_ra, t1);
2766fcf5ef2aSThomas Huth     }
2767fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2768fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, t_ra);
2769fcf5ef2aSThomas Huth     }
2770fcf5ef2aSThomas Huth }
2771fcf5ef2aSThomas Huth GEN_PPC64_R4(rldimi, 0x1E, 0x06);
2772fcf5ef2aSThomas Huth #endif
2773fcf5ef2aSThomas Huth 
2774fcf5ef2aSThomas Huth /***                             Integer shift                             ***/
2775fcf5ef2aSThomas Huth 
2776fcf5ef2aSThomas Huth /* slw & slw. */
2777fcf5ef2aSThomas Huth static void gen_slw(DisasContext *ctx)
2778fcf5ef2aSThomas Huth {
2779fcf5ef2aSThomas Huth     TCGv t0, t1;
2780fcf5ef2aSThomas Huth 
2781fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2782fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x20 */
2783fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2784fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
2785fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
2786fcf5ef2aSThomas Huth #else
2787fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
2788fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x1f);
2789fcf5ef2aSThomas Huth #endif
2790fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2791fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2792fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
2793fcf5ef2aSThomas Huth     tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2794fcf5ef2aSThomas Huth     tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
2795efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2796fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2797fcf5ef2aSThomas Huth     }
2798efe843d8SDavid Gibson }
2799fcf5ef2aSThomas Huth 
2800fcf5ef2aSThomas Huth /* sraw & sraw. */
2801fcf5ef2aSThomas Huth static void gen_sraw(DisasContext *ctx)
2802fcf5ef2aSThomas Huth {
2803fcf5ef2aSThomas Huth     gen_helper_sraw(cpu_gpr[rA(ctx->opcode)], cpu_env,
2804fcf5ef2aSThomas Huth                     cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2805efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2806fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2807fcf5ef2aSThomas Huth     }
2808efe843d8SDavid Gibson }
2809fcf5ef2aSThomas Huth 
2810fcf5ef2aSThomas Huth /* srawi & srawi. */
2811fcf5ef2aSThomas Huth static void gen_srawi(DisasContext *ctx)
2812fcf5ef2aSThomas Huth {
2813fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode);
2814fcf5ef2aSThomas Huth     TCGv dst = cpu_gpr[rA(ctx->opcode)];
2815fcf5ef2aSThomas Huth     TCGv src = cpu_gpr[rS(ctx->opcode)];
2816fcf5ef2aSThomas Huth     if (sh == 0) {
2817fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(dst, src);
2818fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_ca, 0);
2819af1c259fSSandipan Das         if (is_isa300(ctx)) {
2820af1c259fSSandipan Das             tcg_gen_movi_tl(cpu_ca32, 0);
2821af1c259fSSandipan Das         }
2822fcf5ef2aSThomas Huth     } else {
2823fcf5ef2aSThomas Huth         TCGv t0;
2824fcf5ef2aSThomas Huth         tcg_gen_ext32s_tl(dst, src);
2825fcf5ef2aSThomas Huth         tcg_gen_andi_tl(cpu_ca, dst, (1ULL << sh) - 1);
2826fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
2827fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t0, dst, TARGET_LONG_BITS - 1);
2828fcf5ef2aSThomas Huth         tcg_gen_and_tl(cpu_ca, cpu_ca, t0);
2829fcf5ef2aSThomas Huth         tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0);
2830af1c259fSSandipan Das         if (is_isa300(ctx)) {
2831af1c259fSSandipan Das             tcg_gen_mov_tl(cpu_ca32, cpu_ca);
2832af1c259fSSandipan Das         }
2833fcf5ef2aSThomas Huth         tcg_gen_sari_tl(dst, dst, sh);
2834fcf5ef2aSThomas Huth     }
2835fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2836fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, dst);
2837fcf5ef2aSThomas Huth     }
2838fcf5ef2aSThomas Huth }
2839fcf5ef2aSThomas Huth 
2840fcf5ef2aSThomas Huth /* srw & srw. */
2841fcf5ef2aSThomas Huth static void gen_srw(DisasContext *ctx)
2842fcf5ef2aSThomas Huth {
2843fcf5ef2aSThomas Huth     TCGv t0, t1;
2844fcf5ef2aSThomas Huth 
2845fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2846fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x20 */
2847fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2848fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a);
2849fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
2850fcf5ef2aSThomas Huth #else
2851fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a);
2852fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x1f);
2853fcf5ef2aSThomas Huth #endif
2854fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2855fcf5ef2aSThomas Huth     tcg_gen_ext32u_tl(t0, t0);
2856fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2857fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f);
2858fcf5ef2aSThomas Huth     tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2859efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2860fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2861fcf5ef2aSThomas Huth     }
2862efe843d8SDavid Gibson }
2863fcf5ef2aSThomas Huth 
2864fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
2865fcf5ef2aSThomas Huth /* sld & sld. */
2866fcf5ef2aSThomas Huth static void gen_sld(DisasContext *ctx)
2867fcf5ef2aSThomas Huth {
2868fcf5ef2aSThomas Huth     TCGv t0, t1;
2869fcf5ef2aSThomas Huth 
2870fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2871fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x40 */
2872fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
2873fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
2874fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2875fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2876fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
2877fcf5ef2aSThomas Huth     tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2878efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2879fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2880fcf5ef2aSThomas Huth     }
2881efe843d8SDavid Gibson }
2882fcf5ef2aSThomas Huth 
2883fcf5ef2aSThomas Huth /* srad & srad. */
2884fcf5ef2aSThomas Huth static void gen_srad(DisasContext *ctx)
2885fcf5ef2aSThomas Huth {
2886fcf5ef2aSThomas Huth     gen_helper_srad(cpu_gpr[rA(ctx->opcode)], cpu_env,
2887fcf5ef2aSThomas Huth                     cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2888efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2889fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2890fcf5ef2aSThomas Huth     }
2891efe843d8SDavid Gibson }
2892fcf5ef2aSThomas Huth /* sradi & sradi. */
2893fcf5ef2aSThomas Huth static inline void gen_sradi(DisasContext *ctx, int n)
2894fcf5ef2aSThomas Huth {
2895fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode) + (n << 5);
2896fcf5ef2aSThomas Huth     TCGv dst = cpu_gpr[rA(ctx->opcode)];
2897fcf5ef2aSThomas Huth     TCGv src = cpu_gpr[rS(ctx->opcode)];
2898fcf5ef2aSThomas Huth     if (sh == 0) {
2899fcf5ef2aSThomas Huth         tcg_gen_mov_tl(dst, src);
2900fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_ca, 0);
2901af1c259fSSandipan Das         if (is_isa300(ctx)) {
2902af1c259fSSandipan Das             tcg_gen_movi_tl(cpu_ca32, 0);
2903af1c259fSSandipan Das         }
2904fcf5ef2aSThomas Huth     } else {
2905fcf5ef2aSThomas Huth         TCGv t0;
2906fcf5ef2aSThomas Huth         tcg_gen_andi_tl(cpu_ca, src, (1ULL << sh) - 1);
2907fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
2908fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t0, src, TARGET_LONG_BITS - 1);
2909fcf5ef2aSThomas Huth         tcg_gen_and_tl(cpu_ca, cpu_ca, t0);
2910fcf5ef2aSThomas Huth         tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0);
2911af1c259fSSandipan Das         if (is_isa300(ctx)) {
2912af1c259fSSandipan Das             tcg_gen_mov_tl(cpu_ca32, cpu_ca);
2913af1c259fSSandipan Das         }
2914fcf5ef2aSThomas Huth         tcg_gen_sari_tl(dst, src, sh);
2915fcf5ef2aSThomas Huth     }
2916fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2917fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, dst);
2918fcf5ef2aSThomas Huth     }
2919fcf5ef2aSThomas Huth }
2920fcf5ef2aSThomas Huth 
2921fcf5ef2aSThomas Huth static void gen_sradi0(DisasContext *ctx)
2922fcf5ef2aSThomas Huth {
2923fcf5ef2aSThomas Huth     gen_sradi(ctx, 0);
2924fcf5ef2aSThomas Huth }
2925fcf5ef2aSThomas Huth 
2926fcf5ef2aSThomas Huth static void gen_sradi1(DisasContext *ctx)
2927fcf5ef2aSThomas Huth {
2928fcf5ef2aSThomas Huth     gen_sradi(ctx, 1);
2929fcf5ef2aSThomas Huth }
2930fcf5ef2aSThomas Huth 
2931fcf5ef2aSThomas Huth /* extswsli & extswsli. */
2932fcf5ef2aSThomas Huth static inline void gen_extswsli(DisasContext *ctx, int n)
2933fcf5ef2aSThomas Huth {
2934fcf5ef2aSThomas Huth     int sh = SH(ctx->opcode) + (n << 5);
2935fcf5ef2aSThomas Huth     TCGv dst = cpu_gpr[rA(ctx->opcode)];
2936fcf5ef2aSThomas Huth     TCGv src = cpu_gpr[rS(ctx->opcode)];
2937fcf5ef2aSThomas Huth 
2938fcf5ef2aSThomas Huth     tcg_gen_ext32s_tl(dst, src);
2939fcf5ef2aSThomas Huth     tcg_gen_shli_tl(dst, dst, sh);
2940fcf5ef2aSThomas Huth     if (unlikely(Rc(ctx->opcode) != 0)) {
2941fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, dst);
2942fcf5ef2aSThomas Huth     }
2943fcf5ef2aSThomas Huth }
2944fcf5ef2aSThomas Huth 
2945fcf5ef2aSThomas Huth static void gen_extswsli0(DisasContext *ctx)
2946fcf5ef2aSThomas Huth {
2947fcf5ef2aSThomas Huth     gen_extswsli(ctx, 0);
2948fcf5ef2aSThomas Huth }
2949fcf5ef2aSThomas Huth 
2950fcf5ef2aSThomas Huth static void gen_extswsli1(DisasContext *ctx)
2951fcf5ef2aSThomas Huth {
2952fcf5ef2aSThomas Huth     gen_extswsli(ctx, 1);
2953fcf5ef2aSThomas Huth }
2954fcf5ef2aSThomas Huth 
2955fcf5ef2aSThomas Huth /* srd & srd. */
2956fcf5ef2aSThomas Huth static void gen_srd(DisasContext *ctx)
2957fcf5ef2aSThomas Huth {
2958fcf5ef2aSThomas Huth     TCGv t0, t1;
2959fcf5ef2aSThomas Huth 
2960fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
2961fcf5ef2aSThomas Huth     /* AND rS with a mask that is 0 when rB >= 0x40 */
2962fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39);
2963fcf5ef2aSThomas Huth     tcg_gen_sari_tl(t0, t0, 0x3f);
2964fcf5ef2aSThomas Huth     tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
2965fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2966fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f);
2967fcf5ef2aSThomas Huth     tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
2968efe843d8SDavid Gibson     if (unlikely(Rc(ctx->opcode) != 0)) {
2969fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2970fcf5ef2aSThomas Huth     }
2971efe843d8SDavid Gibson }
2972fcf5ef2aSThomas Huth #endif
2973fcf5ef2aSThomas Huth 
2974fcf5ef2aSThomas Huth /***                           Addressing modes                            ***/
2975fcf5ef2aSThomas Huth /* Register indirect with immediate index : EA = (rA|0) + SIMM */
2976fcf5ef2aSThomas Huth static inline void gen_addr_imm_index(DisasContext *ctx, TCGv EA,
2977fcf5ef2aSThomas Huth                                       target_long maskl)
2978fcf5ef2aSThomas Huth {
2979fcf5ef2aSThomas Huth     target_long simm = SIMM(ctx->opcode);
2980fcf5ef2aSThomas Huth 
2981fcf5ef2aSThomas Huth     simm &= ~maskl;
2982fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
2983fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
2984fcf5ef2aSThomas Huth             simm = (uint32_t)simm;
2985fcf5ef2aSThomas Huth         }
2986fcf5ef2aSThomas Huth         tcg_gen_movi_tl(EA, simm);
2987fcf5ef2aSThomas Huth     } else if (likely(simm != 0)) {
2988fcf5ef2aSThomas Huth         tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm);
2989fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
2990fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, EA);
2991fcf5ef2aSThomas Huth         }
2992fcf5ef2aSThomas Huth     } else {
2993fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
2994fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2995fcf5ef2aSThomas Huth         } else {
2996fcf5ef2aSThomas Huth             tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2997fcf5ef2aSThomas Huth         }
2998fcf5ef2aSThomas Huth     }
2999fcf5ef2aSThomas Huth }
3000fcf5ef2aSThomas Huth 
3001fcf5ef2aSThomas Huth static inline void gen_addr_reg_index(DisasContext *ctx, TCGv EA)
3002fcf5ef2aSThomas Huth {
3003fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
3004fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3005fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, cpu_gpr[rB(ctx->opcode)]);
3006fcf5ef2aSThomas Huth         } else {
3007fcf5ef2aSThomas Huth             tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]);
3008fcf5ef2aSThomas Huth         }
3009fcf5ef2aSThomas Huth     } else {
3010fcf5ef2aSThomas Huth         tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
3011fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
3012fcf5ef2aSThomas Huth             tcg_gen_ext32u_tl(EA, EA);
3013fcf5ef2aSThomas Huth         }
3014fcf5ef2aSThomas Huth     }
3015fcf5ef2aSThomas Huth }
3016fcf5ef2aSThomas Huth 
3017fcf5ef2aSThomas Huth static inline void gen_addr_register(DisasContext *ctx, TCGv EA)
3018fcf5ef2aSThomas Huth {
3019fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
3020fcf5ef2aSThomas Huth         tcg_gen_movi_tl(EA, 0);
3021fcf5ef2aSThomas Huth     } else if (NARROW_MODE(ctx)) {
3022fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
3023fcf5ef2aSThomas Huth     } else {
3024fcf5ef2aSThomas Huth         tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
3025fcf5ef2aSThomas Huth     }
3026fcf5ef2aSThomas Huth }
3027fcf5ef2aSThomas Huth 
3028fcf5ef2aSThomas Huth static inline void gen_addr_add(DisasContext *ctx, TCGv ret, TCGv arg1,
3029fcf5ef2aSThomas Huth                                 target_long val)
3030fcf5ef2aSThomas Huth {
3031fcf5ef2aSThomas Huth     tcg_gen_addi_tl(ret, arg1, val);
3032fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
3033fcf5ef2aSThomas Huth         tcg_gen_ext32u_tl(ret, ret);
3034fcf5ef2aSThomas Huth     }
3035fcf5ef2aSThomas Huth }
3036fcf5ef2aSThomas Huth 
3037fcf5ef2aSThomas Huth static inline void gen_align_no_le(DisasContext *ctx)
3038fcf5ef2aSThomas Huth {
3039fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_EXCP_ALIGN,
3040fcf5ef2aSThomas Huth                       (ctx->opcode & 0x03FF0000) | POWERPC_EXCP_ALIGN_LE);
3041fcf5ef2aSThomas Huth }
3042fcf5ef2aSThomas Huth 
3043eb63efd9SFernando Eckhardt Valle static TCGv do_ea_calc(DisasContext *ctx, int ra, TCGv displ)
3044eb63efd9SFernando Eckhardt Valle {
3045eb63efd9SFernando Eckhardt Valle     TCGv ea = tcg_temp_new();
3046eb63efd9SFernando Eckhardt Valle     if (ra) {
3047eb63efd9SFernando Eckhardt Valle         tcg_gen_add_tl(ea, cpu_gpr[ra], displ);
3048eb63efd9SFernando Eckhardt Valle     } else {
3049eb63efd9SFernando Eckhardt Valle         tcg_gen_mov_tl(ea, displ);
3050eb63efd9SFernando Eckhardt Valle     }
3051eb63efd9SFernando Eckhardt Valle     if (NARROW_MODE(ctx)) {
3052eb63efd9SFernando Eckhardt Valle         tcg_gen_ext32u_tl(ea, ea);
3053eb63efd9SFernando Eckhardt Valle     }
3054eb63efd9SFernando Eckhardt Valle     return ea;
3055eb63efd9SFernando Eckhardt Valle }
3056eb63efd9SFernando Eckhardt Valle 
3057fcf5ef2aSThomas Huth /***                             Integer load                              ***/
3058fcf5ef2aSThomas Huth #define DEF_MEMOP(op) ((op) | ctx->default_tcg_memop_mask)
3059fcf5ef2aSThomas Huth #define BSWAP_MEMOP(op) ((op) | (ctx->default_tcg_memop_mask ^ MO_BSWAP))
3060fcf5ef2aSThomas Huth 
3061fcf5ef2aSThomas Huth #define GEN_QEMU_LOAD_TL(ldop, op)                                      \
3062fcf5ef2aSThomas Huth static void glue(gen_qemu_, ldop)(DisasContext *ctx,                    \
3063fcf5ef2aSThomas Huth                                   TCGv val,                             \
3064fcf5ef2aSThomas Huth                                   TCGv addr)                            \
3065fcf5ef2aSThomas Huth {                                                                       \
3066fcf5ef2aSThomas Huth     tcg_gen_qemu_ld_tl(val, addr, ctx->mem_idx, op);                    \
3067fcf5ef2aSThomas Huth }
3068fcf5ef2aSThomas Huth 
3069fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld8u,  DEF_MEMOP(MO_UB))
3070fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16u, DEF_MEMOP(MO_UW))
3071fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16s, DEF_MEMOP(MO_SW))
3072fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32u, DEF_MEMOP(MO_UL))
3073fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32s, DEF_MEMOP(MO_SL))
3074fcf5ef2aSThomas Huth 
3075fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16ur, BSWAP_MEMOP(MO_UW))
3076fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32ur, BSWAP_MEMOP(MO_UL))
3077fcf5ef2aSThomas Huth 
3078fcf5ef2aSThomas Huth #define GEN_QEMU_LOAD_64(ldop, op)                                  \
3079fcf5ef2aSThomas Huth static void glue(gen_qemu_, glue(ldop, _i64))(DisasContext *ctx,    \
3080fcf5ef2aSThomas Huth                                              TCGv_i64 val,          \
3081fcf5ef2aSThomas Huth                                              TCGv addr)             \
3082fcf5ef2aSThomas Huth {                                                                   \
3083fcf5ef2aSThomas Huth     tcg_gen_qemu_ld_i64(val, addr, ctx->mem_idx, op);               \
3084fcf5ef2aSThomas Huth }
3085fcf5ef2aSThomas Huth 
3086fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld8u,  DEF_MEMOP(MO_UB))
3087fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld16u, DEF_MEMOP(MO_UW))
3088fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld32u, DEF_MEMOP(MO_UL))
3089fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld32s, DEF_MEMOP(MO_SL))
3090fc313c64SFrédéric Pétrot GEN_QEMU_LOAD_64(ld64,  DEF_MEMOP(MO_UQ))
3091fcf5ef2aSThomas Huth 
3092fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3093fc313c64SFrédéric Pétrot GEN_QEMU_LOAD_64(ld64ur, BSWAP_MEMOP(MO_UQ))
3094fcf5ef2aSThomas Huth #endif
3095fcf5ef2aSThomas Huth 
3096fcf5ef2aSThomas Huth #define GEN_QEMU_STORE_TL(stop, op)                                     \
3097fcf5ef2aSThomas Huth static void glue(gen_qemu_, stop)(DisasContext *ctx,                    \
3098fcf5ef2aSThomas Huth                                   TCGv val,                             \
3099fcf5ef2aSThomas Huth                                   TCGv addr)                            \
3100fcf5ef2aSThomas Huth {                                                                       \
3101fcf5ef2aSThomas Huth     tcg_gen_qemu_st_tl(val, addr, ctx->mem_idx, op);                    \
3102fcf5ef2aSThomas Huth }
3103fcf5ef2aSThomas Huth 
3104e8f4c8d6SRichard Henderson #if defined(TARGET_PPC64) || !defined(CONFIG_USER_ONLY)
3105fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st8,  DEF_MEMOP(MO_UB))
3106e8f4c8d6SRichard Henderson #endif
3107fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st16, DEF_MEMOP(MO_UW))
3108fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st32, DEF_MEMOP(MO_UL))
3109fcf5ef2aSThomas Huth 
3110fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st16r, BSWAP_MEMOP(MO_UW))
3111fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st32r, BSWAP_MEMOP(MO_UL))
3112fcf5ef2aSThomas Huth 
3113fcf5ef2aSThomas Huth #define GEN_QEMU_STORE_64(stop, op)                               \
3114fcf5ef2aSThomas Huth static void glue(gen_qemu_, glue(stop, _i64))(DisasContext *ctx,  \
3115fcf5ef2aSThomas Huth                                               TCGv_i64 val,       \
3116fcf5ef2aSThomas Huth                                               TCGv addr)          \
3117fcf5ef2aSThomas Huth {                                                                 \
3118fcf5ef2aSThomas Huth     tcg_gen_qemu_st_i64(val, addr, ctx->mem_idx, op);             \
3119fcf5ef2aSThomas Huth }
3120fcf5ef2aSThomas Huth 
3121fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st8,  DEF_MEMOP(MO_UB))
3122fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st16, DEF_MEMOP(MO_UW))
3123fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st32, DEF_MEMOP(MO_UL))
3124fc313c64SFrédéric Pétrot GEN_QEMU_STORE_64(st64, DEF_MEMOP(MO_UQ))
3125fcf5ef2aSThomas Huth 
3126fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3127fc313c64SFrédéric Pétrot GEN_QEMU_STORE_64(st64r, BSWAP_MEMOP(MO_UQ))
3128fcf5ef2aSThomas Huth #endif
3129fcf5ef2aSThomas Huth 
3130fcf5ef2aSThomas Huth #define GEN_LDX_E(name, ldop, opc2, opc3, type, type2, chk)                   \
3131fcf5ef2aSThomas Huth static void glue(gen_, name##x)(DisasContext *ctx)                            \
3132fcf5ef2aSThomas Huth {                                                                             \
3133fcf5ef2aSThomas Huth     TCGv EA;                                                                  \
31349f0cf041SMatheus Ferst     chk(ctx);                                                                 \
3135fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);                                     \
3136fcf5ef2aSThomas Huth     EA = tcg_temp_new();                                                      \
3137fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);                                              \
3138fcf5ef2aSThomas Huth     gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA);                       \
3139fcf5ef2aSThomas Huth }
3140fcf5ef2aSThomas Huth 
3141fcf5ef2aSThomas Huth #define GEN_LDX(name, ldop, opc2, opc3, type)                                 \
3142fcf5ef2aSThomas Huth     GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE, CHK_NONE)
3143fcf5ef2aSThomas Huth 
3144fcf5ef2aSThomas Huth #define GEN_LDX_HVRM(name, ldop, opc2, opc3, type)                            \
3145fcf5ef2aSThomas Huth     GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE, CHK_HVRM)
3146fcf5ef2aSThomas Huth 
314750728199SRoman Kapl #define GEN_LDEPX(name, ldop, opc2, opc3)                                     \
314850728199SRoman Kapl static void glue(gen_, name##epx)(DisasContext *ctx)                          \
314950728199SRoman Kapl {                                                                             \
315050728199SRoman Kapl     TCGv EA;                                                                  \
31519f0cf041SMatheus Ferst     CHK_SV(ctx);                                                              \
315250728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_INT);                                     \
315350728199SRoman Kapl     EA = tcg_temp_new();                                                      \
315450728199SRoman Kapl     gen_addr_reg_index(ctx, EA);                                              \
315550728199SRoman Kapl     tcg_gen_qemu_ld_tl(cpu_gpr[rD(ctx->opcode)], EA, PPC_TLB_EPID_LOAD, ldop);\
315650728199SRoman Kapl }
315750728199SRoman Kapl 
315850728199SRoman Kapl GEN_LDEPX(lb, DEF_MEMOP(MO_UB), 0x1F, 0x02)
315950728199SRoman Kapl GEN_LDEPX(lh, DEF_MEMOP(MO_UW), 0x1F, 0x08)
316050728199SRoman Kapl GEN_LDEPX(lw, DEF_MEMOP(MO_UL), 0x1F, 0x00)
316150728199SRoman Kapl #if defined(TARGET_PPC64)
3162fc313c64SFrédéric Pétrot GEN_LDEPX(ld, DEF_MEMOP(MO_UQ), 0x1D, 0x00)
316350728199SRoman Kapl #endif
316450728199SRoman Kapl 
3165fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3166fcf5ef2aSThomas Huth /* CI load/store variants */
3167fcf5ef2aSThomas Huth GEN_LDX_HVRM(ldcix, ld64_i64, 0x15, 0x1b, PPC_CILDST)
3168fcf5ef2aSThomas Huth GEN_LDX_HVRM(lwzcix, ld32u, 0x15, 0x15, PPC_CILDST)
3169fcf5ef2aSThomas Huth GEN_LDX_HVRM(lhzcix, ld16u, 0x15, 0x19, PPC_CILDST)
3170fcf5ef2aSThomas Huth GEN_LDX_HVRM(lbzcix, ld8u, 0x15, 0x1a, PPC_CILDST)
3171fcf5ef2aSThomas Huth #endif
3172fcf5ef2aSThomas Huth 
3173fcf5ef2aSThomas Huth /***                              Integer store                            ***/
3174fcf5ef2aSThomas Huth #define GEN_STX_E(name, stop, opc2, opc3, type, type2, chk)                   \
3175fcf5ef2aSThomas Huth static void glue(gen_, name##x)(DisasContext *ctx)                            \
3176fcf5ef2aSThomas Huth {                                                                             \
3177fcf5ef2aSThomas Huth     TCGv EA;                                                                  \
31789f0cf041SMatheus Ferst     chk(ctx);                                                                 \
3179fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);                                     \
3180fcf5ef2aSThomas Huth     EA = tcg_temp_new();                                                      \
3181fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);                                              \
3182fcf5ef2aSThomas Huth     gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA);                       \
3183fcf5ef2aSThomas Huth }
3184fcf5ef2aSThomas Huth #define GEN_STX(name, stop, opc2, opc3, type)                                 \
3185fcf5ef2aSThomas Huth     GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE, CHK_NONE)
3186fcf5ef2aSThomas Huth 
3187fcf5ef2aSThomas Huth #define GEN_STX_HVRM(name, stop, opc2, opc3, type)                            \
3188fcf5ef2aSThomas Huth     GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE, CHK_HVRM)
3189fcf5ef2aSThomas Huth 
319050728199SRoman Kapl #define GEN_STEPX(name, stop, opc2, opc3)                                     \
319150728199SRoman Kapl static void glue(gen_, name##epx)(DisasContext *ctx)                          \
319250728199SRoman Kapl {                                                                             \
319350728199SRoman Kapl     TCGv EA;                                                                  \
31949f0cf041SMatheus Ferst     CHK_SV(ctx);                                                              \
319550728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_INT);                                     \
319650728199SRoman Kapl     EA = tcg_temp_new();                                                      \
319750728199SRoman Kapl     gen_addr_reg_index(ctx, EA);                                              \
319850728199SRoman Kapl     tcg_gen_qemu_st_tl(                                                       \
319950728199SRoman Kapl         cpu_gpr[rD(ctx->opcode)], EA, PPC_TLB_EPID_STORE, stop);              \
320050728199SRoman Kapl }
320150728199SRoman Kapl 
320250728199SRoman Kapl GEN_STEPX(stb, DEF_MEMOP(MO_UB), 0x1F, 0x06)
320350728199SRoman Kapl GEN_STEPX(sth, DEF_MEMOP(MO_UW), 0x1F, 0x0C)
320450728199SRoman Kapl GEN_STEPX(stw, DEF_MEMOP(MO_UL), 0x1F, 0x04)
320550728199SRoman Kapl #if defined(TARGET_PPC64)
3206fc313c64SFrédéric Pétrot GEN_STEPX(std, DEF_MEMOP(MO_UQ), 0x1d, 0x04)
320750728199SRoman Kapl #endif
320850728199SRoman Kapl 
3209fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3210fcf5ef2aSThomas Huth GEN_STX_HVRM(stdcix, st64_i64, 0x15, 0x1f, PPC_CILDST)
3211fcf5ef2aSThomas Huth GEN_STX_HVRM(stwcix, st32, 0x15, 0x1c, PPC_CILDST)
3212fcf5ef2aSThomas Huth GEN_STX_HVRM(sthcix, st16, 0x15, 0x1d, PPC_CILDST)
3213fcf5ef2aSThomas Huth GEN_STX_HVRM(stbcix, st8, 0x15, 0x1e, PPC_CILDST)
3214fcf5ef2aSThomas Huth #endif
3215fcf5ef2aSThomas Huth /***                Integer load and store with byte reverse               ***/
3216fcf5ef2aSThomas Huth 
3217fcf5ef2aSThomas Huth /* lhbrx */
3218fcf5ef2aSThomas Huth GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER);
3219fcf5ef2aSThomas Huth 
3220fcf5ef2aSThomas Huth /* lwbrx */
3221fcf5ef2aSThomas Huth GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER);
3222fcf5ef2aSThomas Huth 
3223fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3224fcf5ef2aSThomas Huth /* ldbrx */
3225fcf5ef2aSThomas Huth GEN_LDX_E(ldbr, ld64ur_i64, 0x14, 0x10, PPC_NONE, PPC2_DBRX, CHK_NONE);
3226fcf5ef2aSThomas Huth /* stdbrx */
3227fcf5ef2aSThomas Huth GEN_STX_E(stdbr, st64r_i64, 0x14, 0x14, PPC_NONE, PPC2_DBRX, CHK_NONE);
3228fcf5ef2aSThomas Huth #endif  /* TARGET_PPC64 */
3229fcf5ef2aSThomas Huth 
3230fcf5ef2aSThomas Huth /* sthbrx */
3231fcf5ef2aSThomas Huth GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER);
3232fcf5ef2aSThomas Huth /* stwbrx */
3233fcf5ef2aSThomas Huth GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER);
3234fcf5ef2aSThomas Huth 
3235fcf5ef2aSThomas Huth /***                    Integer load and store multiple                    ***/
3236fcf5ef2aSThomas Huth 
3237fcf5ef2aSThomas Huth /* lmw */
3238fcf5ef2aSThomas Huth static void gen_lmw(DisasContext *ctx)
3239fcf5ef2aSThomas Huth {
3240fcf5ef2aSThomas Huth     TCGv t0;
3241fcf5ef2aSThomas Huth     TCGv_i32 t1;
3242fcf5ef2aSThomas Huth 
3243fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3244fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3245fcf5ef2aSThomas Huth         return;
3246fcf5ef2aSThomas Huth     }
3247fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3248fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
32497058ff52SRichard Henderson     t1 = tcg_constant_i32(rD(ctx->opcode));
3250fcf5ef2aSThomas Huth     gen_addr_imm_index(ctx, t0, 0);
3251fcf5ef2aSThomas Huth     gen_helper_lmw(cpu_env, t0, t1);
3252fcf5ef2aSThomas Huth }
3253fcf5ef2aSThomas Huth 
3254fcf5ef2aSThomas Huth /* stmw */
3255fcf5ef2aSThomas Huth static void gen_stmw(DisasContext *ctx)
3256fcf5ef2aSThomas Huth {
3257fcf5ef2aSThomas Huth     TCGv t0;
3258fcf5ef2aSThomas Huth     TCGv_i32 t1;
3259fcf5ef2aSThomas Huth 
3260fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3261fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3262fcf5ef2aSThomas Huth         return;
3263fcf5ef2aSThomas Huth     }
3264fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3265fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
32667058ff52SRichard Henderson     t1 = tcg_constant_i32(rS(ctx->opcode));
3267fcf5ef2aSThomas Huth     gen_addr_imm_index(ctx, t0, 0);
3268fcf5ef2aSThomas Huth     gen_helper_stmw(cpu_env, t0, t1);
3269fcf5ef2aSThomas Huth }
3270fcf5ef2aSThomas Huth 
3271fcf5ef2aSThomas Huth /***                    Integer load and store strings                     ***/
3272fcf5ef2aSThomas Huth 
3273fcf5ef2aSThomas Huth /* lswi */
3274efe843d8SDavid Gibson /*
3275efe843d8SDavid Gibson  * PowerPC32 specification says we must generate an exception if rA is
3276efe843d8SDavid Gibson  * in the range of registers to be loaded.  In an other hand, IBM says
3277efe843d8SDavid Gibson  * this is valid, but rA won't be loaded.  For now, I'll follow the
3278efe843d8SDavid Gibson  * spec...
3279fcf5ef2aSThomas Huth  */
3280fcf5ef2aSThomas Huth static void gen_lswi(DisasContext *ctx)
3281fcf5ef2aSThomas Huth {
3282fcf5ef2aSThomas Huth     TCGv t0;
3283fcf5ef2aSThomas Huth     TCGv_i32 t1, t2;
3284fcf5ef2aSThomas Huth     int nb = NB(ctx->opcode);
3285fcf5ef2aSThomas Huth     int start = rD(ctx->opcode);
3286fcf5ef2aSThomas Huth     int ra = rA(ctx->opcode);
3287fcf5ef2aSThomas Huth     int nr;
3288fcf5ef2aSThomas Huth 
3289fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3290fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3291fcf5ef2aSThomas Huth         return;
3292fcf5ef2aSThomas Huth     }
3293efe843d8SDavid Gibson     if (nb == 0) {
3294fcf5ef2aSThomas Huth         nb = 32;
3295efe843d8SDavid Gibson     }
3296f0704d78SMarc-André Lureau     nr = DIV_ROUND_UP(nb, 4);
3297fcf5ef2aSThomas Huth     if (unlikely(lsw_reg_in_range(start, nr, ra))) {
3298fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
3299fcf5ef2aSThomas Huth         return;
3300fcf5ef2aSThomas Huth     }
3301fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3302fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3303fcf5ef2aSThomas Huth     gen_addr_register(ctx, t0);
33047058ff52SRichard Henderson     t1 = tcg_constant_i32(nb);
33057058ff52SRichard Henderson     t2 = tcg_constant_i32(start);
3306fcf5ef2aSThomas Huth     gen_helper_lsw(cpu_env, t0, t1, t2);
3307fcf5ef2aSThomas Huth }
3308fcf5ef2aSThomas Huth 
3309fcf5ef2aSThomas Huth /* lswx */
3310fcf5ef2aSThomas Huth static void gen_lswx(DisasContext *ctx)
3311fcf5ef2aSThomas Huth {
3312fcf5ef2aSThomas Huth     TCGv t0;
3313fcf5ef2aSThomas Huth     TCGv_i32 t1, t2, t3;
3314fcf5ef2aSThomas Huth 
3315fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3316fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3317fcf5ef2aSThomas Huth         return;
3318fcf5ef2aSThomas Huth     }
3319fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3320fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3321fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
33227058ff52SRichard Henderson     t1 = tcg_constant_i32(rD(ctx->opcode));
33237058ff52SRichard Henderson     t2 = tcg_constant_i32(rA(ctx->opcode));
33247058ff52SRichard Henderson     t3 = tcg_constant_i32(rB(ctx->opcode));
3325fcf5ef2aSThomas Huth     gen_helper_lswx(cpu_env, t0, t1, t2, t3);
3326fcf5ef2aSThomas Huth }
3327fcf5ef2aSThomas Huth 
3328fcf5ef2aSThomas Huth /* stswi */
3329fcf5ef2aSThomas Huth static void gen_stswi(DisasContext *ctx)
3330fcf5ef2aSThomas Huth {
3331fcf5ef2aSThomas Huth     TCGv t0;
3332fcf5ef2aSThomas Huth     TCGv_i32 t1, t2;
3333fcf5ef2aSThomas Huth     int nb = NB(ctx->opcode);
3334fcf5ef2aSThomas Huth 
3335fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3336fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3337fcf5ef2aSThomas Huth         return;
3338fcf5ef2aSThomas Huth     }
3339fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3340fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3341fcf5ef2aSThomas Huth     gen_addr_register(ctx, t0);
3342efe843d8SDavid Gibson     if (nb == 0) {
3343fcf5ef2aSThomas Huth         nb = 32;
3344efe843d8SDavid Gibson     }
33457058ff52SRichard Henderson     t1 = tcg_constant_i32(nb);
33467058ff52SRichard Henderson     t2 = tcg_constant_i32(rS(ctx->opcode));
3347fcf5ef2aSThomas Huth     gen_helper_stsw(cpu_env, t0, t1, t2);
3348fcf5ef2aSThomas Huth }
3349fcf5ef2aSThomas Huth 
3350fcf5ef2aSThomas Huth /* stswx */
3351fcf5ef2aSThomas Huth static void gen_stswx(DisasContext *ctx)
3352fcf5ef2aSThomas Huth {
3353fcf5ef2aSThomas Huth     TCGv t0;
3354fcf5ef2aSThomas Huth     TCGv_i32 t1, t2;
3355fcf5ef2aSThomas Huth 
3356fcf5ef2aSThomas Huth     if (ctx->le_mode) {
3357fcf5ef2aSThomas Huth         gen_align_no_le(ctx);
3358fcf5ef2aSThomas Huth         return;
3359fcf5ef2aSThomas Huth     }
3360fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_INT);
3361fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
3362fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
3363fcf5ef2aSThomas Huth     t1 = tcg_temp_new_i32();
3364fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_xer);
3365fcf5ef2aSThomas Huth     tcg_gen_andi_i32(t1, t1, 0x7F);
33667058ff52SRichard Henderson     t2 = tcg_constant_i32(rS(ctx->opcode));
3367fcf5ef2aSThomas Huth     gen_helper_stsw(cpu_env, t0, t1, t2);
3368fcf5ef2aSThomas Huth }
3369fcf5ef2aSThomas Huth 
3370fcf5ef2aSThomas Huth /***                        Memory synchronisation                         ***/
3371fcf5ef2aSThomas Huth /* eieio */
3372fcf5ef2aSThomas Huth static void gen_eieio(DisasContext *ctx)
3373fcf5ef2aSThomas Huth {
3374fcb830afSNicholas Piggin     TCGBar bar = TCG_MO_ALL;
3375fcb830afSNicholas Piggin 
3376fcb830afSNicholas Piggin     /*
3377fcb830afSNicholas Piggin      * eieio has complex semanitcs. It provides memory ordering between
3378fcb830afSNicholas Piggin      * operations in the set:
3379fcb830afSNicholas Piggin      * - loads from CI memory.
3380fcb830afSNicholas Piggin      * - stores to CI memory.
3381fcb830afSNicholas Piggin      * - stores to WT memory.
3382fcb830afSNicholas Piggin      *
3383fcb830afSNicholas Piggin      * It separately also orders memory for operations in the set:
3384fcb830afSNicholas Piggin      * - stores to cacheble memory.
3385fcb830afSNicholas Piggin      *
3386fcb830afSNicholas Piggin      * It also serializes instructions:
3387fcb830afSNicholas Piggin      * - dcbt and dcbst.
3388fcb830afSNicholas Piggin      *
3389fcb830afSNicholas Piggin      * It separately serializes:
3390fcb830afSNicholas Piggin      * - tlbie and tlbsync.
3391fcb830afSNicholas Piggin      *
3392fcb830afSNicholas Piggin      * And separately serializes:
3393fcb830afSNicholas Piggin      * - slbieg, slbiag, and slbsync.
3394fcb830afSNicholas Piggin      *
3395fcb830afSNicholas Piggin      * The end result is that CI memory ordering requires TCG_MO_ALL
3396fcb830afSNicholas Piggin      * and it is not possible to special-case more relaxed ordering for
3397fcb830afSNicholas Piggin      * cacheable accesses. TCG_BAR_SC is required to provide this
3398fcb830afSNicholas Piggin      * serialization.
3399fcb830afSNicholas Piggin      */
3400c8fd8373SCédric Le Goater 
3401c8fd8373SCédric Le Goater     /*
3402c8fd8373SCédric Le Goater      * POWER9 has a eieio instruction variant using bit 6 as a hint to
3403c8fd8373SCédric Le Goater      * tell the CPU it is a store-forwarding barrier.
3404c8fd8373SCédric Le Goater      */
3405c8fd8373SCédric Le Goater     if (ctx->opcode & 0x2000000) {
3406c8fd8373SCédric Le Goater         /*
3407c8fd8373SCédric Le Goater          * ISA says that "Reserved fields in instructions are ignored
3408c8fd8373SCédric Le Goater          * by the processor". So ignore the bit 6 on non-POWER9 CPU but
3409c8fd8373SCédric Le Goater          * as this is not an instruction software should be using,
3410c8fd8373SCédric Le Goater          * complain to the user.
3411c8fd8373SCédric Le Goater          */
3412c8fd8373SCédric Le Goater         if (!(ctx->insns_flags2 & PPC2_ISA300)) {
3413c8fd8373SCédric Le Goater             qemu_log_mask(LOG_GUEST_ERROR, "invalid eieio using bit 6 at @"
34142c2bcb1bSRichard Henderson                           TARGET_FMT_lx "\n", ctx->cia);
3415c8fd8373SCédric Le Goater         } else {
3416c8fd8373SCédric Le Goater             bar = TCG_MO_ST_LD;
3417c8fd8373SCédric Le Goater         }
3418c8fd8373SCédric Le Goater     }
3419c8fd8373SCédric Le Goater 
3420c8fd8373SCédric Le Goater     tcg_gen_mb(bar | TCG_BAR_SC);
3421fcf5ef2aSThomas Huth }
3422fcf5ef2aSThomas Huth 
3423fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
3424fcf5ef2aSThomas Huth static inline void gen_check_tlb_flush(DisasContext *ctx, bool global)
3425fcf5ef2aSThomas Huth {
3426fcf5ef2aSThomas Huth     TCGv_i32 t;
3427fcf5ef2aSThomas Huth     TCGLabel *l;
3428fcf5ef2aSThomas Huth 
3429fcf5ef2aSThomas Huth     if (!ctx->lazy_tlb_flush) {
3430fcf5ef2aSThomas Huth         return;
3431fcf5ef2aSThomas Huth     }
3432fcf5ef2aSThomas Huth     l = gen_new_label();
3433fcf5ef2aSThomas Huth     t = tcg_temp_new_i32();
3434fcf5ef2aSThomas Huth     tcg_gen_ld_i32(t, cpu_env, offsetof(CPUPPCState, tlb_need_flush));
3435fcf5ef2aSThomas Huth     tcg_gen_brcondi_i32(TCG_COND_EQ, t, 0, l);
3436fcf5ef2aSThomas Huth     if (global) {
3437fcf5ef2aSThomas Huth         gen_helper_check_tlb_flush_global(cpu_env);
3438fcf5ef2aSThomas Huth     } else {
3439fcf5ef2aSThomas Huth         gen_helper_check_tlb_flush_local(cpu_env);
3440fcf5ef2aSThomas Huth     }
3441fcf5ef2aSThomas Huth     gen_set_label(l);
3442fcf5ef2aSThomas Huth }
3443fcf5ef2aSThomas Huth #else
3444fcf5ef2aSThomas Huth static inline void gen_check_tlb_flush(DisasContext *ctx, bool global) { }
3445fcf5ef2aSThomas Huth #endif
3446fcf5ef2aSThomas Huth 
3447fcf5ef2aSThomas Huth /* isync */
3448fcf5ef2aSThomas Huth static void gen_isync(DisasContext *ctx)
3449fcf5ef2aSThomas Huth {
3450fcf5ef2aSThomas Huth     /*
3451fcf5ef2aSThomas Huth      * We need to check for a pending TLB flush. This can only happen in
3452fcf5ef2aSThomas Huth      * kernel mode however so check MSR_PR
3453fcf5ef2aSThomas Huth      */
3454fcf5ef2aSThomas Huth     if (!ctx->pr) {
3455fcf5ef2aSThomas Huth         gen_check_tlb_flush(ctx, false);
3456fcf5ef2aSThomas Huth     }
34574771df23SNikunj A Dadhania     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC);
3458d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
3459fcf5ef2aSThomas Huth }
3460fcf5ef2aSThomas Huth 
3461fcf5ef2aSThomas Huth #define MEMOP_GET_SIZE(x)  (1 << ((x) & MO_SIZE))
3462fcf5ef2aSThomas Huth 
346314776ab5STony Nguyen static void gen_load_locked(DisasContext *ctx, MemOp memop)
34642a4e6c1bSRichard Henderson {
34652a4e6c1bSRichard Henderson     TCGv gpr = cpu_gpr[rD(ctx->opcode)];
34662a4e6c1bSRichard Henderson     TCGv t0 = tcg_temp_new();
34672a4e6c1bSRichard Henderson 
34682a4e6c1bSRichard Henderson     gen_set_access_type(ctx, ACCESS_RES);
34692a4e6c1bSRichard Henderson     gen_addr_reg_index(ctx, t0);
34702a4e6c1bSRichard Henderson     tcg_gen_qemu_ld_tl(gpr, t0, ctx->mem_idx, memop | MO_ALIGN);
34712a4e6c1bSRichard Henderson     tcg_gen_mov_tl(cpu_reserve, t0);
34722a4e6c1bSRichard Henderson     tcg_gen_mov_tl(cpu_reserve_val, gpr);
34732a4e6c1bSRichard Henderson     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ);
34742a4e6c1bSRichard Henderson }
34752a4e6c1bSRichard Henderson 
3476fcf5ef2aSThomas Huth #define LARX(name, memop)                  \
3477fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx)  \
3478fcf5ef2aSThomas Huth {                                          \
34792a4e6c1bSRichard Henderson     gen_load_locked(ctx, memop);           \
3480fcf5ef2aSThomas Huth }
3481fcf5ef2aSThomas Huth 
3482fcf5ef2aSThomas Huth /* lwarx */
3483fcf5ef2aSThomas Huth LARX(lbarx, DEF_MEMOP(MO_UB))
3484fcf5ef2aSThomas Huth LARX(lharx, DEF_MEMOP(MO_UW))
3485fcf5ef2aSThomas Huth LARX(lwarx, DEF_MEMOP(MO_UL))
3486fcf5ef2aSThomas Huth 
348714776ab5STony Nguyen static void gen_fetch_inc_conditional(DisasContext *ctx, MemOp memop,
348820923c1dSRichard Henderson                                       TCGv EA, TCGCond cond, int addend)
348920923c1dSRichard Henderson {
349020923c1dSRichard Henderson     TCGv t = tcg_temp_new();
349120923c1dSRichard Henderson     TCGv t2 = tcg_temp_new();
349220923c1dSRichard Henderson     TCGv u = tcg_temp_new();
349320923c1dSRichard Henderson 
349420923c1dSRichard Henderson     tcg_gen_qemu_ld_tl(t, EA, ctx->mem_idx, memop);
349520923c1dSRichard Henderson     tcg_gen_addi_tl(t2, EA, MEMOP_GET_SIZE(memop));
349620923c1dSRichard Henderson     tcg_gen_qemu_ld_tl(t2, t2, ctx->mem_idx, memop);
349720923c1dSRichard Henderson     tcg_gen_addi_tl(u, t, addend);
349820923c1dSRichard Henderson 
349920923c1dSRichard Henderson     /* E.g. for fetch and increment bounded... */
350020923c1dSRichard Henderson     /* mem(EA,s) = (t != t2 ? u = t + 1 : t) */
350120923c1dSRichard Henderson     tcg_gen_movcond_tl(cond, u, t, t2, u, t);
350220923c1dSRichard Henderson     tcg_gen_qemu_st_tl(u, EA, ctx->mem_idx, memop);
350320923c1dSRichard Henderson 
350420923c1dSRichard Henderson     /* RT = (t != t2 ? t : u = 1<<(s*8-1)) */
350520923c1dSRichard Henderson     tcg_gen_movi_tl(u, 1 << (MEMOP_GET_SIZE(memop) * 8 - 1));
350620923c1dSRichard Henderson     tcg_gen_movcond_tl(cond, cpu_gpr[rD(ctx->opcode)], t, t2, t, u);
350720923c1dSRichard Henderson }
350820923c1dSRichard Henderson 
350914776ab5STony Nguyen static void gen_ld_atomic(DisasContext *ctx, MemOp memop)
351020ba8504SRichard Henderson {
351120ba8504SRichard Henderson     uint32_t gpr_FC = FC(ctx->opcode);
351220ba8504SRichard Henderson     TCGv EA = tcg_temp_new();
351320923c1dSRichard Henderson     int rt = rD(ctx->opcode);
351420923c1dSRichard Henderson     bool need_serial;
351520ba8504SRichard Henderson     TCGv src, dst;
351620ba8504SRichard Henderson 
351720ba8504SRichard Henderson     gen_addr_register(ctx, EA);
351820923c1dSRichard Henderson     dst = cpu_gpr[rt];
351920923c1dSRichard Henderson     src = cpu_gpr[(rt + 1) & 31];
352020ba8504SRichard Henderson 
352120923c1dSRichard Henderson     need_serial = false;
352220ba8504SRichard Henderson     memop |= MO_ALIGN;
352320ba8504SRichard Henderson     switch (gpr_FC) {
352420ba8504SRichard Henderson     case 0: /* Fetch and add */
352520ba8504SRichard Henderson         tcg_gen_atomic_fetch_add_tl(dst, EA, src, ctx->mem_idx, memop);
352620ba8504SRichard Henderson         break;
352720ba8504SRichard Henderson     case 1: /* Fetch and xor */
352820ba8504SRichard Henderson         tcg_gen_atomic_fetch_xor_tl(dst, EA, src, ctx->mem_idx, memop);
352920ba8504SRichard Henderson         break;
353020ba8504SRichard Henderson     case 2: /* Fetch and or */
353120ba8504SRichard Henderson         tcg_gen_atomic_fetch_or_tl(dst, EA, src, ctx->mem_idx, memop);
353220ba8504SRichard Henderson         break;
353320ba8504SRichard Henderson     case 3: /* Fetch and 'and' */
353420ba8504SRichard Henderson         tcg_gen_atomic_fetch_and_tl(dst, EA, src, ctx->mem_idx, memop);
353520ba8504SRichard Henderson         break;
3536b8ce0f86SRichard Henderson     case 4:  /* Fetch and max unsigned */
3537b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_umax_tl(dst, EA, src, ctx->mem_idx, memop);
3538b8ce0f86SRichard Henderson         break;
3539b8ce0f86SRichard Henderson     case 5:  /* Fetch and max signed */
3540b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_smax_tl(dst, EA, src, ctx->mem_idx, memop);
3541b8ce0f86SRichard Henderson         break;
3542b8ce0f86SRichard Henderson     case 6:  /* Fetch and min unsigned */
3543b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_umin_tl(dst, EA, src, ctx->mem_idx, memop);
3544b8ce0f86SRichard Henderson         break;
3545b8ce0f86SRichard Henderson     case 7:  /* Fetch and min signed */
3546b8ce0f86SRichard Henderson         tcg_gen_atomic_fetch_smin_tl(dst, EA, src, ctx->mem_idx, memop);
3547b8ce0f86SRichard Henderson         break;
354820ba8504SRichard Henderson     case 8: /* Swap */
354920ba8504SRichard Henderson         tcg_gen_atomic_xchg_tl(dst, EA, src, ctx->mem_idx, memop);
355020ba8504SRichard Henderson         break;
355120923c1dSRichard Henderson 
355220923c1dSRichard Henderson     case 16: /* Compare and swap not equal */
355320923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
355420923c1dSRichard Henderson             need_serial = true;
355520923c1dSRichard Henderson         } else {
355620923c1dSRichard Henderson             TCGv t0 = tcg_temp_new();
355720923c1dSRichard Henderson             TCGv t1 = tcg_temp_new();
355820923c1dSRichard Henderson 
355920923c1dSRichard Henderson             tcg_gen_qemu_ld_tl(t0, EA, ctx->mem_idx, memop);
356020923c1dSRichard Henderson             if ((memop & MO_SIZE) == MO_64 || TARGET_LONG_BITS == 32) {
356120923c1dSRichard Henderson                 tcg_gen_mov_tl(t1, src);
356220923c1dSRichard Henderson             } else {
356320923c1dSRichard Henderson                 tcg_gen_ext32u_tl(t1, src);
356420923c1dSRichard Henderson             }
356520923c1dSRichard Henderson             tcg_gen_movcond_tl(TCG_COND_NE, t1, t0, t1,
356620923c1dSRichard Henderson                                cpu_gpr[(rt + 2) & 31], t0);
356720923c1dSRichard Henderson             tcg_gen_qemu_st_tl(t1, EA, ctx->mem_idx, memop);
356820923c1dSRichard Henderson             tcg_gen_mov_tl(dst, t0);
356920923c1dSRichard Henderson         }
357020ba8504SRichard Henderson         break;
357120923c1dSRichard Henderson 
357220923c1dSRichard Henderson     case 24: /* Fetch and increment bounded */
357320923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
357420923c1dSRichard Henderson             need_serial = true;
357520923c1dSRichard Henderson         } else {
357620923c1dSRichard Henderson             gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_NE, 1);
357720923c1dSRichard Henderson         }
357820923c1dSRichard Henderson         break;
357920923c1dSRichard Henderson     case 25: /* Fetch and increment equal */
358020923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
358120923c1dSRichard Henderson             need_serial = true;
358220923c1dSRichard Henderson         } else {
358320923c1dSRichard Henderson             gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_EQ, 1);
358420923c1dSRichard Henderson         }
358520923c1dSRichard Henderson         break;
358620923c1dSRichard Henderson     case 28: /* Fetch and decrement bounded */
358720923c1dSRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
358820923c1dSRichard Henderson             need_serial = true;
358920923c1dSRichard Henderson         } else {
359020923c1dSRichard Henderson             gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_NE, -1);
359120923c1dSRichard Henderson         }
359220923c1dSRichard Henderson         break;
359320923c1dSRichard Henderson 
359420ba8504SRichard Henderson     default:
359520ba8504SRichard Henderson         /* invoke data storage error handler */
359620ba8504SRichard Henderson         gen_exception_err(ctx, POWERPC_EXCP_DSI, POWERPC_EXCP_INVAL);
359720ba8504SRichard Henderson     }
359820923c1dSRichard Henderson 
359920923c1dSRichard Henderson     if (need_serial) {
360020923c1dSRichard Henderson         /* Restart with exclusive lock.  */
360120923c1dSRichard Henderson         gen_helper_exit_atomic(cpu_env);
360220923c1dSRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
360320923c1dSRichard Henderson     }
3604a68a6146SBalamuruhan S }
3605a68a6146SBalamuruhan S 
360620ba8504SRichard Henderson static void gen_lwat(DisasContext *ctx)
360720ba8504SRichard Henderson {
360820ba8504SRichard Henderson     gen_ld_atomic(ctx, DEF_MEMOP(MO_UL));
360920ba8504SRichard Henderson }
361020ba8504SRichard Henderson 
361120ba8504SRichard Henderson #ifdef TARGET_PPC64
361220ba8504SRichard Henderson static void gen_ldat(DisasContext *ctx)
361320ba8504SRichard Henderson {
3614fc313c64SFrédéric Pétrot     gen_ld_atomic(ctx, DEF_MEMOP(MO_UQ));
361520ba8504SRichard Henderson }
3616a68a6146SBalamuruhan S #endif
3617a68a6146SBalamuruhan S 
361814776ab5STony Nguyen static void gen_st_atomic(DisasContext *ctx, MemOp memop)
36199deb041cSRichard Henderson {
36209deb041cSRichard Henderson     uint32_t gpr_FC = FC(ctx->opcode);
36219deb041cSRichard Henderson     TCGv EA = tcg_temp_new();
36229deb041cSRichard Henderson     TCGv src, discard;
36239deb041cSRichard Henderson 
36249deb041cSRichard Henderson     gen_addr_register(ctx, EA);
36259deb041cSRichard Henderson     src = cpu_gpr[rD(ctx->opcode)];
36269deb041cSRichard Henderson     discard = tcg_temp_new();
36279deb041cSRichard Henderson 
36289deb041cSRichard Henderson     memop |= MO_ALIGN;
36299deb041cSRichard Henderson     switch (gpr_FC) {
36309deb041cSRichard Henderson     case 0: /* add and Store */
36319deb041cSRichard Henderson         tcg_gen_atomic_add_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
36329deb041cSRichard Henderson         break;
36339deb041cSRichard Henderson     case 1: /* xor and Store */
36349deb041cSRichard Henderson         tcg_gen_atomic_xor_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
36359deb041cSRichard Henderson         break;
36369deb041cSRichard Henderson     case 2: /* Or and Store */
36379deb041cSRichard Henderson         tcg_gen_atomic_or_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
36389deb041cSRichard Henderson         break;
36399deb041cSRichard Henderson     case 3: /* 'and' and Store */
36409deb041cSRichard Henderson         tcg_gen_atomic_and_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
36419deb041cSRichard Henderson         break;
36429deb041cSRichard Henderson     case 4:  /* Store max unsigned */
3643b8ce0f86SRichard Henderson         tcg_gen_atomic_umax_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3644b8ce0f86SRichard Henderson         break;
36459deb041cSRichard Henderson     case 5:  /* Store max signed */
3646b8ce0f86SRichard Henderson         tcg_gen_atomic_smax_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3647b8ce0f86SRichard Henderson         break;
36489deb041cSRichard Henderson     case 6:  /* Store min unsigned */
3649b8ce0f86SRichard Henderson         tcg_gen_atomic_umin_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3650b8ce0f86SRichard Henderson         break;
36519deb041cSRichard Henderson     case 7:  /* Store min signed */
3652b8ce0f86SRichard Henderson         tcg_gen_atomic_smin_fetch_tl(discard, EA, src, ctx->mem_idx, memop);
3653b8ce0f86SRichard Henderson         break;
36549deb041cSRichard Henderson     case 24: /* Store twin  */
36557fbc2b20SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
36567fbc2b20SRichard Henderson             /* Restart with exclusive lock.  */
36577fbc2b20SRichard Henderson             gen_helper_exit_atomic(cpu_env);
36587fbc2b20SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
36597fbc2b20SRichard Henderson         } else {
36607fbc2b20SRichard Henderson             TCGv t = tcg_temp_new();
36617fbc2b20SRichard Henderson             TCGv t2 = tcg_temp_new();
36627fbc2b20SRichard Henderson             TCGv s = tcg_temp_new();
36637fbc2b20SRichard Henderson             TCGv s2 = tcg_temp_new();
36647fbc2b20SRichard Henderson             TCGv ea_plus_s = tcg_temp_new();
36657fbc2b20SRichard Henderson 
36667fbc2b20SRichard Henderson             tcg_gen_qemu_ld_tl(t, EA, ctx->mem_idx, memop);
36677fbc2b20SRichard Henderson             tcg_gen_addi_tl(ea_plus_s, EA, MEMOP_GET_SIZE(memop));
36687fbc2b20SRichard Henderson             tcg_gen_qemu_ld_tl(t2, ea_plus_s, ctx->mem_idx, memop);
36697fbc2b20SRichard Henderson             tcg_gen_movcond_tl(TCG_COND_EQ, s, t, t2, src, t);
36707fbc2b20SRichard Henderson             tcg_gen_movcond_tl(TCG_COND_EQ, s2, t, t2, src, t2);
36717fbc2b20SRichard Henderson             tcg_gen_qemu_st_tl(s, EA, ctx->mem_idx, memop);
36727fbc2b20SRichard Henderson             tcg_gen_qemu_st_tl(s2, ea_plus_s, ctx->mem_idx, memop);
36737fbc2b20SRichard Henderson         }
36749deb041cSRichard Henderson         break;
36759deb041cSRichard Henderson     default:
36769deb041cSRichard Henderson         /* invoke data storage error handler */
36779deb041cSRichard Henderson         gen_exception_err(ctx, POWERPC_EXCP_DSI, POWERPC_EXCP_INVAL);
36789deb041cSRichard Henderson     }
3679a3401188SBalamuruhan S }
3680a3401188SBalamuruhan S 
36819deb041cSRichard Henderson static void gen_stwat(DisasContext *ctx)
36829deb041cSRichard Henderson {
36839deb041cSRichard Henderson     gen_st_atomic(ctx, DEF_MEMOP(MO_UL));
36849deb041cSRichard Henderson }
36859deb041cSRichard Henderson 
36869deb041cSRichard Henderson #ifdef TARGET_PPC64
36879deb041cSRichard Henderson static void gen_stdat(DisasContext *ctx)
36889deb041cSRichard Henderson {
3689fc313c64SFrédéric Pétrot     gen_st_atomic(ctx, DEF_MEMOP(MO_UQ));
36909deb041cSRichard Henderson }
3691a3401188SBalamuruhan S #endif
3692a3401188SBalamuruhan S 
369314776ab5STony Nguyen static void gen_conditional_store(DisasContext *ctx, MemOp memop)
3694fcf5ef2aSThomas Huth {
3695253ce7b2SNikunj A Dadhania     TCGLabel *l1 = gen_new_label();
3696253ce7b2SNikunj A Dadhania     TCGLabel *l2 = gen_new_label();
3697d8b86898SRichard Henderson     TCGv t0 = tcg_temp_new();
3698d8b86898SRichard Henderson     int reg = rS(ctx->opcode);
3699fcf5ef2aSThomas Huth 
3700d8b86898SRichard Henderson     gen_set_access_type(ctx, ACCESS_RES);
3701d8b86898SRichard Henderson     gen_addr_reg_index(ctx, t0);
3702d8b86898SRichard Henderson     tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
3703253ce7b2SNikunj A Dadhania 
3704253ce7b2SNikunj A Dadhania     t0 = tcg_temp_new();
3705253ce7b2SNikunj A Dadhania     tcg_gen_atomic_cmpxchg_tl(t0, cpu_reserve, cpu_reserve_val,
3706253ce7b2SNikunj A Dadhania                               cpu_gpr[reg], ctx->mem_idx,
3707253ce7b2SNikunj A Dadhania                               DEF_MEMOP(memop) | MO_ALIGN);
3708253ce7b2SNikunj A Dadhania     tcg_gen_setcond_tl(TCG_COND_EQ, t0, t0, cpu_reserve_val);
3709253ce7b2SNikunj A Dadhania     tcg_gen_shli_tl(t0, t0, CRF_EQ_BIT);
3710253ce7b2SNikunj A Dadhania     tcg_gen_or_tl(t0, t0, cpu_so);
3711253ce7b2SNikunj A Dadhania     tcg_gen_trunc_tl_i32(cpu_crf[0], t0);
3712253ce7b2SNikunj A Dadhania     tcg_gen_br(l2);
3713253ce7b2SNikunj A Dadhania 
3714fcf5ef2aSThomas Huth     gen_set_label(l1);
37154771df23SNikunj A Dadhania 
3716efe843d8SDavid Gibson     /*
3717efe843d8SDavid Gibson      * Address mismatch implies failure.  But we still need to provide
3718efe843d8SDavid Gibson      * the memory barrier semantics of the instruction.
3719efe843d8SDavid Gibson      */
37204771df23SNikunj A Dadhania     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL);
3721253ce7b2SNikunj A Dadhania     tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
3722253ce7b2SNikunj A Dadhania 
3723253ce7b2SNikunj A Dadhania     gen_set_label(l2);
3724fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_reserve, -1);
3725fcf5ef2aSThomas Huth }
3726fcf5ef2aSThomas Huth 
3727fcf5ef2aSThomas Huth #define STCX(name, memop)                  \
3728fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx)  \
3729fcf5ef2aSThomas Huth {                                          \
3730d8b86898SRichard Henderson     gen_conditional_store(ctx, memop);     \
3731fcf5ef2aSThomas Huth }
3732fcf5ef2aSThomas Huth 
3733fcf5ef2aSThomas Huth STCX(stbcx_, DEF_MEMOP(MO_UB))
3734fcf5ef2aSThomas Huth STCX(sthcx_, DEF_MEMOP(MO_UW))
3735fcf5ef2aSThomas Huth STCX(stwcx_, DEF_MEMOP(MO_UL))
3736fcf5ef2aSThomas Huth 
3737fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3738fcf5ef2aSThomas Huth /* ldarx */
3739fc313c64SFrédéric Pétrot LARX(ldarx, DEF_MEMOP(MO_UQ))
3740fcf5ef2aSThomas Huth /* stdcx. */
3741fc313c64SFrédéric Pétrot STCX(stdcx_, DEF_MEMOP(MO_UQ))
3742fcf5ef2aSThomas Huth 
3743fcf5ef2aSThomas Huth /* lqarx */
3744fcf5ef2aSThomas Huth static void gen_lqarx(DisasContext *ctx)
3745fcf5ef2aSThomas Huth {
3746fcf5ef2aSThomas Huth     int rd = rD(ctx->opcode);
374794bf2658SRichard Henderson     TCGv EA, hi, lo;
374857b38ffdSRichard Henderson     TCGv_i128 t16;
3749fcf5ef2aSThomas Huth 
3750fcf5ef2aSThomas Huth     if (unlikely((rd & 1) || (rd == rA(ctx->opcode)) ||
3751fcf5ef2aSThomas Huth                  (rd == rB(ctx->opcode)))) {
3752fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
3753fcf5ef2aSThomas Huth         return;
3754fcf5ef2aSThomas Huth     }
3755fcf5ef2aSThomas Huth 
3756fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_RES);
375794bf2658SRichard Henderson     EA = tcg_temp_new();
3758fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
375994bf2658SRichard Henderson 
376094bf2658SRichard Henderson     /* Note that the low part is always in RD+1, even in LE mode.  */
376194bf2658SRichard Henderson     lo = cpu_gpr[rd + 1];
376294bf2658SRichard Henderson     hi = cpu_gpr[rd];
376394bf2658SRichard Henderson 
376457b38ffdSRichard Henderson     t16 = tcg_temp_new_i128();
376557b38ffdSRichard Henderson     tcg_gen_qemu_ld_i128(t16, EA, ctx->mem_idx, DEF_MEMOP(MO_128 | MO_ALIGN));
376657b38ffdSRichard Henderson     tcg_gen_extr_i128_i64(lo, hi, t16);
376794bf2658SRichard Henderson 
376894bf2658SRichard Henderson     tcg_gen_st_tl(hi, cpu_env, offsetof(CPUPPCState, reserve_val));
376994bf2658SRichard Henderson     tcg_gen_st_tl(lo, cpu_env, offsetof(CPUPPCState, reserve_val2));
3770fcf5ef2aSThomas Huth }
3771fcf5ef2aSThomas Huth 
3772fcf5ef2aSThomas Huth /* stqcx. */
3773fcf5ef2aSThomas Huth static void gen_stqcx_(DisasContext *ctx)
3774fcf5ef2aSThomas Huth {
3775894448aeSRichard Henderson     TCGLabel *lab_fail, *lab_over;
37764a9b3c5dSRichard Henderson     int rs = rS(ctx->opcode);
3777894448aeSRichard Henderson     TCGv EA, t0, t1;
3778894448aeSRichard Henderson     TCGv_i128 cmp, val;
3779fcf5ef2aSThomas Huth 
37804a9b3c5dSRichard Henderson     if (unlikely(rs & 1)) {
3781fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
3782fcf5ef2aSThomas Huth         return;
3783fcf5ef2aSThomas Huth     }
37844a9b3c5dSRichard Henderson 
3785894448aeSRichard Henderson     lab_fail = gen_new_label();
3786894448aeSRichard Henderson     lab_over = gen_new_label();
3787894448aeSRichard Henderson 
3788fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_RES);
37894a9b3c5dSRichard Henderson     EA = tcg_temp_new();
3790fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
3791fcf5ef2aSThomas Huth 
37924a9b3c5dSRichard Henderson     tcg_gen_brcond_tl(TCG_COND_NE, EA, cpu_reserve, lab_fail);
37934a9b3c5dSRichard Henderson 
3794894448aeSRichard Henderson     cmp = tcg_temp_new_i128();
3795894448aeSRichard Henderson     val = tcg_temp_new_i128();
37964a9b3c5dSRichard Henderson 
3797894448aeSRichard Henderson     tcg_gen_concat_i64_i128(cmp, cpu_reserve_val2, cpu_reserve_val);
37984a9b3c5dSRichard Henderson 
3799894448aeSRichard Henderson     /* Note that the low part is always in RS+1, even in LE mode.  */
3800894448aeSRichard Henderson     tcg_gen_concat_i64_i128(val, cpu_gpr[rs + 1], cpu_gpr[rs]);
38014a9b3c5dSRichard Henderson 
3802894448aeSRichard Henderson     tcg_gen_atomic_cmpxchg_i128(val, cpu_reserve, cmp, val, ctx->mem_idx,
3803894448aeSRichard Henderson                                 DEF_MEMOP(MO_128 | MO_ALIGN));
3804894448aeSRichard Henderson 
3805894448aeSRichard Henderson     t0 = tcg_temp_new();
3806894448aeSRichard Henderson     t1 = tcg_temp_new();
3807894448aeSRichard Henderson     tcg_gen_extr_i128_i64(t1, t0, val);
3808894448aeSRichard Henderson 
3809894448aeSRichard Henderson     tcg_gen_xor_tl(t1, t1, cpu_reserve_val2);
3810894448aeSRichard Henderson     tcg_gen_xor_tl(t0, t0, cpu_reserve_val);
3811894448aeSRichard Henderson     tcg_gen_or_tl(t0, t0, t1);
3812894448aeSRichard Henderson 
3813894448aeSRichard Henderson     tcg_gen_setcondi_tl(TCG_COND_EQ, t0, t0, 0);
3814894448aeSRichard Henderson     tcg_gen_shli_tl(t0, t0, CRF_EQ_BIT);
3815894448aeSRichard Henderson     tcg_gen_or_tl(t0, t0, cpu_so);
3816894448aeSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_crf[0], t0);
3817894448aeSRichard Henderson 
38184a9b3c5dSRichard Henderson     tcg_gen_br(lab_over);
38194a9b3c5dSRichard Henderson     gen_set_label(lab_fail);
3820894448aeSRichard Henderson 
3821894448aeSRichard Henderson     /*
3822894448aeSRichard Henderson      * Address mismatch implies failure.  But we still need to provide
3823894448aeSRichard Henderson      * the memory barrier semantics of the instruction.
3824894448aeSRichard Henderson      */
3825894448aeSRichard Henderson     tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL);
38264a9b3c5dSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
38274a9b3c5dSRichard Henderson 
38284a9b3c5dSRichard Henderson     gen_set_label(lab_over);
38294a9b3c5dSRichard Henderson     tcg_gen_movi_tl(cpu_reserve, -1);
38304a9b3c5dSRichard Henderson }
3831fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
3832fcf5ef2aSThomas Huth 
3833fcf5ef2aSThomas Huth /* sync */
3834fcf5ef2aSThomas Huth static void gen_sync(DisasContext *ctx)
3835fcf5ef2aSThomas Huth {
383603abfd90SNicholas Piggin     TCGBar bar = TCG_MO_ALL;
3837fcf5ef2aSThomas Huth     uint32_t l = (ctx->opcode >> 21) & 3;
3838fcf5ef2aSThomas Huth 
383903abfd90SNicholas Piggin     if ((l == 1) && (ctx->insns_flags2 & PPC2_MEM_LWSYNC)) {
384003abfd90SNicholas Piggin         bar = TCG_MO_LD_LD | TCG_MO_LD_ST | TCG_MO_ST_ST;
384103abfd90SNicholas Piggin     }
384203abfd90SNicholas Piggin 
3843fcf5ef2aSThomas Huth     /*
3844fcf5ef2aSThomas Huth      * We may need to check for a pending TLB flush.
3845fcf5ef2aSThomas Huth      *
3846fcf5ef2aSThomas Huth      * We do this on ptesync (l == 2) on ppc64 and any sync pn ppc32.
3847fcf5ef2aSThomas Huth      *
3848fcf5ef2aSThomas Huth      * Additionally, this can only happen in kernel mode however so
3849fcf5ef2aSThomas Huth      * check MSR_PR as well.
3850fcf5ef2aSThomas Huth      */
3851fcf5ef2aSThomas Huth     if (((l == 2) || !(ctx->insns_flags & PPC_64B)) && !ctx->pr) {
3852fcf5ef2aSThomas Huth         gen_check_tlb_flush(ctx, true);
3853fcf5ef2aSThomas Huth     }
385403abfd90SNicholas Piggin 
385503abfd90SNicholas Piggin     tcg_gen_mb(bar | TCG_BAR_SC);
3856fcf5ef2aSThomas Huth }
3857fcf5ef2aSThomas Huth 
3858fcf5ef2aSThomas Huth /* wait */
3859fcf5ef2aSThomas Huth static void gen_wait(DisasContext *ctx)
3860fcf5ef2aSThomas Huth {
38610c9717ffSNicholas Piggin     uint32_t wc;
38620c9717ffSNicholas Piggin 
38630c9717ffSNicholas Piggin     if (ctx->insns_flags & PPC_WAIT) {
38640c9717ffSNicholas Piggin         /* v2.03-v2.07 define an older incompatible 'wait' encoding. */
38650c9717ffSNicholas Piggin 
38660c9717ffSNicholas Piggin         if (ctx->insns_flags2 & PPC2_PM_ISA206) {
38670c9717ffSNicholas Piggin             /* v2.06 introduced the WC field. WC > 0 may be treated as no-op. */
38680c9717ffSNicholas Piggin             wc = WC(ctx->opcode);
38690c9717ffSNicholas Piggin         } else {
38700c9717ffSNicholas Piggin             wc = 0;
38710c9717ffSNicholas Piggin         }
38720c9717ffSNicholas Piggin 
38730c9717ffSNicholas Piggin     } else if (ctx->insns_flags2 & PPC2_ISA300) {
38740c9717ffSNicholas Piggin         /* v3.0 defines a new 'wait' encoding. */
38750c9717ffSNicholas Piggin         wc = WC(ctx->opcode);
38760c9717ffSNicholas Piggin         if (ctx->insns_flags2 & PPC2_ISA310) {
38770c9717ffSNicholas Piggin             uint32_t pl = PL(ctx->opcode);
38780c9717ffSNicholas Piggin 
38790c9717ffSNicholas Piggin             /* WC 1,2 may be treated as no-op. WC 3 is reserved. */
38800c9717ffSNicholas Piggin             if (wc == 3) {
38810c9717ffSNicholas Piggin                 gen_invalid(ctx);
38820c9717ffSNicholas Piggin                 return;
38830c9717ffSNicholas Piggin             }
38840c9717ffSNicholas Piggin 
38850c9717ffSNicholas Piggin             /* PL 1-3 are reserved. If WC=2 then the insn is treated as noop. */
38860c9717ffSNicholas Piggin             if (pl > 0 && wc != 2) {
38870c9717ffSNicholas Piggin                 gen_invalid(ctx);
38880c9717ffSNicholas Piggin                 return;
38890c9717ffSNicholas Piggin             }
38900c9717ffSNicholas Piggin 
38910c9717ffSNicholas Piggin         } else { /* ISA300 */
38920c9717ffSNicholas Piggin             /* WC 1-3 are reserved */
38930c9717ffSNicholas Piggin             if (wc > 0) {
38940c9717ffSNicholas Piggin                 gen_invalid(ctx);
38950c9717ffSNicholas Piggin                 return;
38960c9717ffSNicholas Piggin             }
38970c9717ffSNicholas Piggin         }
38980c9717ffSNicholas Piggin 
38990c9717ffSNicholas Piggin     } else {
39000c9717ffSNicholas Piggin         warn_report("wait instruction decoded with wrong ISA flags.");
39010c9717ffSNicholas Piggin         gen_invalid(ctx);
39020c9717ffSNicholas Piggin         return;
39030c9717ffSNicholas Piggin     }
39040c9717ffSNicholas Piggin 
39050c9717ffSNicholas Piggin     /*
39060c9717ffSNicholas Piggin      * wait without WC field or with WC=0 waits for an exception / interrupt
39070c9717ffSNicholas Piggin      * to occur.
39080c9717ffSNicholas Piggin      */
39090c9717ffSNicholas Piggin     if (wc == 0) {
39107058ff52SRichard Henderson         TCGv_i32 t0 = tcg_constant_i32(1);
3911fcf5ef2aSThomas Huth         tcg_gen_st_i32(t0, cpu_env,
3912fcf5ef2aSThomas Huth                        -offsetof(PowerPCCPU, env) + offsetof(CPUState, halted));
3913fcf5ef2aSThomas Huth         /* Stop translation, as the CPU is supposed to sleep from now */
3914b6bac4bcSEmilio G. Cota         gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
3915fcf5ef2aSThomas Huth     }
3916fcf5ef2aSThomas Huth 
39170c9717ffSNicholas Piggin     /*
39180c9717ffSNicholas Piggin      * Other wait types must not just wait until an exception occurs because
39190c9717ffSNicholas Piggin      * ignoring their other wake-up conditions could cause a hang.
39200c9717ffSNicholas Piggin      *
39210c9717ffSNicholas Piggin      * For v2.06 and 2.07, wc=1,2,3 are architected but may be implemented as
39220c9717ffSNicholas Piggin      * no-ops.
39230c9717ffSNicholas Piggin      *
39240c9717ffSNicholas Piggin      * wc=1 and wc=3 explicitly allow the instruction to be treated as a no-op.
39250c9717ffSNicholas Piggin      *
39260c9717ffSNicholas Piggin      * wc=2 waits for an implementation-specific condition, such could be
39270c9717ffSNicholas Piggin      * always true, so it can be implemented as a no-op.
39280c9717ffSNicholas Piggin      *
39290c9717ffSNicholas Piggin      * For v3.1, wc=1,2 are architected but may be implemented as no-ops.
39300c9717ffSNicholas Piggin      *
39310c9717ffSNicholas Piggin      * wc=1 (waitrsv) waits for an exception or a reservation to be lost.
39320c9717ffSNicholas Piggin      * Reservation-loss may have implementation-specific conditions, so it
39330c9717ffSNicholas Piggin      * can be implemented as a no-op.
39340c9717ffSNicholas Piggin      *
39350c9717ffSNicholas Piggin      * wc=2 waits for an exception or an amount of time to pass. This
39360c9717ffSNicholas Piggin      * amount is implementation-specific so it can be implemented as a
39370c9717ffSNicholas Piggin      * no-op.
39380c9717ffSNicholas Piggin      *
39390c9717ffSNicholas Piggin      * ISA v3.1 allows for execution to resume "in the rare case of
39400c9717ffSNicholas Piggin      * an implementation-dependent event", so in any case software must
39410c9717ffSNicholas Piggin      * not depend on the architected resumption condition to become
39420c9717ffSNicholas Piggin      * true, so no-op implementations should be architecturally correct
39430c9717ffSNicholas Piggin      * (if suboptimal).
39440c9717ffSNicholas Piggin      */
39450c9717ffSNicholas Piggin }
39460c9717ffSNicholas Piggin 
3947fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
3948fcf5ef2aSThomas Huth static void gen_doze(DisasContext *ctx)
3949fcf5ef2aSThomas Huth {
3950fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
39519f0cf041SMatheus Ferst     GEN_PRIV(ctx);
3952fcf5ef2aSThomas Huth #else
3953fcf5ef2aSThomas Huth     TCGv_i32 t;
3954fcf5ef2aSThomas Huth 
39559f0cf041SMatheus Ferst     CHK_HV(ctx);
39567058ff52SRichard Henderson     t = tcg_constant_i32(PPC_PM_DOZE);
3957fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
3958154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
3959154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
3960fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
3961fcf5ef2aSThomas Huth }
3962fcf5ef2aSThomas Huth 
3963fcf5ef2aSThomas Huth static void gen_nap(DisasContext *ctx)
3964fcf5ef2aSThomas Huth {
3965fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
39669f0cf041SMatheus Ferst     GEN_PRIV(ctx);
3967fcf5ef2aSThomas Huth #else
3968fcf5ef2aSThomas Huth     TCGv_i32 t;
3969fcf5ef2aSThomas Huth 
39709f0cf041SMatheus Ferst     CHK_HV(ctx);
39717058ff52SRichard Henderson     t = tcg_constant_i32(PPC_PM_NAP);
3972fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
3973154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
3974154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
3975fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
3976fcf5ef2aSThomas Huth }
3977fcf5ef2aSThomas Huth 
3978cdee0e72SNikunj A Dadhania static void gen_stop(DisasContext *ctx)
3979cdee0e72SNikunj A Dadhania {
398021c0d66aSBenjamin Herrenschmidt #if defined(CONFIG_USER_ONLY)
39819f0cf041SMatheus Ferst     GEN_PRIV(ctx);
398221c0d66aSBenjamin Herrenschmidt #else
398321c0d66aSBenjamin Herrenschmidt     TCGv_i32 t;
398421c0d66aSBenjamin Herrenschmidt 
39859f0cf041SMatheus Ferst     CHK_HV(ctx);
39867058ff52SRichard Henderson     t = tcg_constant_i32(PPC_PM_STOP);
398721c0d66aSBenjamin Herrenschmidt     gen_helper_pminsn(cpu_env, t);
398821c0d66aSBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
398921c0d66aSBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
399021c0d66aSBenjamin Herrenschmidt #endif /* defined(CONFIG_USER_ONLY) */
3991cdee0e72SNikunj A Dadhania }
3992cdee0e72SNikunj A Dadhania 
3993fcf5ef2aSThomas Huth static void gen_sleep(DisasContext *ctx)
3994fcf5ef2aSThomas Huth {
3995fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
39969f0cf041SMatheus Ferst     GEN_PRIV(ctx);
3997fcf5ef2aSThomas Huth #else
3998fcf5ef2aSThomas Huth     TCGv_i32 t;
3999fcf5ef2aSThomas Huth 
40009f0cf041SMatheus Ferst     CHK_HV(ctx);
40017058ff52SRichard Henderson     t = tcg_constant_i32(PPC_PM_SLEEP);
4002fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
4003154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
4004154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
4005fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
4006fcf5ef2aSThomas Huth }
4007fcf5ef2aSThomas Huth 
4008fcf5ef2aSThomas Huth static void gen_rvwinkle(DisasContext *ctx)
4009fcf5ef2aSThomas Huth {
4010fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
40119f0cf041SMatheus Ferst     GEN_PRIV(ctx);
4012fcf5ef2aSThomas Huth #else
4013fcf5ef2aSThomas Huth     TCGv_i32 t;
4014fcf5ef2aSThomas Huth 
40159f0cf041SMatheus Ferst     CHK_HV(ctx);
40167058ff52SRichard Henderson     t = tcg_constant_i32(PPC_PM_RVWINKLE);
4017fcf5ef2aSThomas Huth     gen_helper_pminsn(cpu_env, t);
4018154c69f2SBenjamin Herrenschmidt     /* Stop translation, as the CPU is supposed to sleep from now */
4019154c69f2SBenjamin Herrenschmidt     gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next);
4020fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
4021fcf5ef2aSThomas Huth }
4022fcf5ef2aSThomas Huth #endif /* #if defined(TARGET_PPC64) */
4023fcf5ef2aSThomas Huth 
4024fcf5ef2aSThomas Huth static inline void gen_update_cfar(DisasContext *ctx, target_ulong nip)
4025fcf5ef2aSThomas Huth {
4026fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4027efe843d8SDavid Gibson     if (ctx->has_cfar) {
4028fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_cfar, nip);
4029efe843d8SDavid Gibson     }
4030fcf5ef2aSThomas Huth #endif
4031fcf5ef2aSThomas Huth }
4032fcf5ef2aSThomas Huth 
403346d396bdSDaniel Henrique Barboza #if defined(TARGET_PPC64)
403446d396bdSDaniel Henrique Barboza static void pmu_count_insns(DisasContext *ctx)
403546d396bdSDaniel Henrique Barboza {
403646d396bdSDaniel Henrique Barboza     /*
403746d396bdSDaniel Henrique Barboza      * Do not bother calling the helper if the PMU isn't counting
403846d396bdSDaniel Henrique Barboza      * instructions.
403946d396bdSDaniel Henrique Barboza      */
404046d396bdSDaniel Henrique Barboza     if (!ctx->pmu_insn_cnt) {
404146d396bdSDaniel Henrique Barboza         return;
404246d396bdSDaniel Henrique Barboza     }
404346d396bdSDaniel Henrique Barboza 
404446d396bdSDaniel Henrique Barboza  #if !defined(CONFIG_USER_ONLY)
4045eeaaefe9SLeandro Lupori     TCGLabel *l;
4046eeaaefe9SLeandro Lupori     TCGv t0;
4047eeaaefe9SLeandro Lupori 
404846d396bdSDaniel Henrique Barboza     /*
404946d396bdSDaniel Henrique Barboza      * The PMU insns_inc() helper stops the internal PMU timer if a
405046d396bdSDaniel Henrique Barboza      * counter overflows happens. In that case, if the guest is
405146d396bdSDaniel Henrique Barboza      * running with icount and we do not handle it beforehand,
405246d396bdSDaniel Henrique Barboza      * the helper can trigger a 'bad icount read'.
405346d396bdSDaniel Henrique Barboza      */
4054*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
405546d396bdSDaniel Henrique Barboza 
4056eeaaefe9SLeandro Lupori     /* Avoid helper calls when only PMC5-6 are enabled. */
4057eeaaefe9SLeandro Lupori     if (!ctx->pmc_other) {
4058eeaaefe9SLeandro Lupori         l = gen_new_label();
4059eeaaefe9SLeandro Lupori         t0 = tcg_temp_new();
4060eeaaefe9SLeandro Lupori 
4061eeaaefe9SLeandro Lupori         gen_load_spr(t0, SPR_POWER_PMC5);
4062eeaaefe9SLeandro Lupori         tcg_gen_addi_tl(t0, t0, ctx->base.num_insns);
4063eeaaefe9SLeandro Lupori         gen_store_spr(SPR_POWER_PMC5, t0);
4064eeaaefe9SLeandro Lupori         /* Check for overflow, if it's enabled */
4065eeaaefe9SLeandro Lupori         if (ctx->mmcr0_pmcjce) {
4066eeaaefe9SLeandro Lupori             tcg_gen_brcondi_tl(TCG_COND_LT, t0, PMC_COUNTER_NEGATIVE_VAL, l);
4067eeaaefe9SLeandro Lupori             gen_helper_handle_pmc5_overflow(cpu_env);
4068eeaaefe9SLeandro Lupori         }
4069eeaaefe9SLeandro Lupori 
4070eeaaefe9SLeandro Lupori         gen_set_label(l);
4071eeaaefe9SLeandro Lupori     } else {
407246d396bdSDaniel Henrique Barboza         gen_helper_insns_inc(cpu_env, tcg_constant_i32(ctx->base.num_insns));
4073eeaaefe9SLeandro Lupori     }
407446d396bdSDaniel Henrique Barboza   #else
407546d396bdSDaniel Henrique Barboza     /*
407646d396bdSDaniel Henrique Barboza      * User mode can read (but not write) PMC5 and start/stop
407746d396bdSDaniel Henrique Barboza      * the PMU via MMCR0_FC. In this case just increment
407846d396bdSDaniel Henrique Barboza      * PMC5 with base.num_insns.
407946d396bdSDaniel Henrique Barboza      */
408046d396bdSDaniel Henrique Barboza     TCGv t0 = tcg_temp_new();
408146d396bdSDaniel Henrique Barboza 
408246d396bdSDaniel Henrique Barboza     gen_load_spr(t0, SPR_POWER_PMC5);
408346d396bdSDaniel Henrique Barboza     tcg_gen_addi_tl(t0, t0, ctx->base.num_insns);
408446d396bdSDaniel Henrique Barboza     gen_store_spr(SPR_POWER_PMC5, t0);
408546d396bdSDaniel Henrique Barboza   #endif /* #if !defined(CONFIG_USER_ONLY) */
408646d396bdSDaniel Henrique Barboza }
408746d396bdSDaniel Henrique Barboza #else
408846d396bdSDaniel Henrique Barboza static void pmu_count_insns(DisasContext *ctx)
408946d396bdSDaniel Henrique Barboza {
409046d396bdSDaniel Henrique Barboza     return;
409146d396bdSDaniel Henrique Barboza }
409246d396bdSDaniel Henrique Barboza #endif /* #if defined(TARGET_PPC64) */
409346d396bdSDaniel Henrique Barboza 
4094fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest)
4095fcf5ef2aSThomas Huth {
40966e9cc373SRichard Henderson     return translator_use_goto_tb(&ctx->base, dest);
4097fcf5ef2aSThomas Huth }
4098fcf5ef2aSThomas Huth 
40990e3bf489SRoman Kapl static void gen_lookup_and_goto_ptr(DisasContext *ctx)
41000e3bf489SRoman Kapl {
41019498d103SRichard Henderson     if (unlikely(ctx->singlestep_enabled)) {
41020e3bf489SRoman Kapl         gen_debug_exception(ctx);
41030e3bf489SRoman Kapl     } else {
410446d396bdSDaniel Henrique Barboza         /*
410546d396bdSDaniel Henrique Barboza          * tcg_gen_lookup_and_goto_ptr will exit the TB if
410646d396bdSDaniel Henrique Barboza          * CF_NO_GOTO_PTR is set. Count insns now.
410746d396bdSDaniel Henrique Barboza          */
410846d396bdSDaniel Henrique Barboza         if (ctx->base.tb->flags & CF_NO_GOTO_PTR) {
410946d396bdSDaniel Henrique Barboza             pmu_count_insns(ctx);
411046d396bdSDaniel Henrique Barboza         }
411146d396bdSDaniel Henrique Barboza 
41120e3bf489SRoman Kapl         tcg_gen_lookup_and_goto_ptr();
41130e3bf489SRoman Kapl     }
41140e3bf489SRoman Kapl }
41150e3bf489SRoman Kapl 
4116fcf5ef2aSThomas Huth /***                                Branch                                 ***/
4117c4a2e3a9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
4118fcf5ef2aSThomas Huth {
4119fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
4120fcf5ef2aSThomas Huth         dest = (uint32_t) dest;
4121fcf5ef2aSThomas Huth     }
4122fcf5ef2aSThomas Huth     if (use_goto_tb(ctx, dest)) {
412346d396bdSDaniel Henrique Barboza         pmu_count_insns(ctx);
4124fcf5ef2aSThomas Huth         tcg_gen_goto_tb(n);
4125fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_nip, dest & ~3);
412607ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, n);
4127fcf5ef2aSThomas Huth     } else {
4128fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_nip, dest & ~3);
41290e3bf489SRoman Kapl         gen_lookup_and_goto_ptr(ctx);
4130fcf5ef2aSThomas Huth     }
4131fcf5ef2aSThomas Huth }
4132fcf5ef2aSThomas Huth 
4133fcf5ef2aSThomas Huth static inline void gen_setlr(DisasContext *ctx, target_ulong nip)
4134fcf5ef2aSThomas Huth {
4135fcf5ef2aSThomas Huth     if (NARROW_MODE(ctx)) {
4136fcf5ef2aSThomas Huth         nip = (uint32_t)nip;
4137fcf5ef2aSThomas Huth     }
4138fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_lr, nip);
4139fcf5ef2aSThomas Huth }
4140fcf5ef2aSThomas Huth 
4141fcf5ef2aSThomas Huth /* b ba bl bla */
4142fcf5ef2aSThomas Huth static void gen_b(DisasContext *ctx)
4143fcf5ef2aSThomas Huth {
4144fcf5ef2aSThomas Huth     target_ulong li, target;
4145fcf5ef2aSThomas Huth 
4146fcf5ef2aSThomas Huth     /* sign extend LI */
4147fcf5ef2aSThomas Huth     li = LI(ctx->opcode);
4148fcf5ef2aSThomas Huth     li = (li ^ 0x02000000) - 0x02000000;
4149fcf5ef2aSThomas Huth     if (likely(AA(ctx->opcode) == 0)) {
41502c2bcb1bSRichard Henderson         target = ctx->cia + li;
4151fcf5ef2aSThomas Huth     } else {
4152fcf5ef2aSThomas Huth         target = li;
4153fcf5ef2aSThomas Huth     }
4154fcf5ef2aSThomas Huth     if (LK(ctx->opcode)) {
4155b6bac4bcSEmilio G. Cota         gen_setlr(ctx, ctx->base.pc_next);
4156fcf5ef2aSThomas Huth     }
41572c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4158fcf5ef2aSThomas Huth     gen_goto_tb(ctx, 0, target);
41596086c751SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
4160fcf5ef2aSThomas Huth }
4161fcf5ef2aSThomas Huth 
4162fcf5ef2aSThomas Huth #define BCOND_IM  0
4163fcf5ef2aSThomas Huth #define BCOND_LR  1
4164fcf5ef2aSThomas Huth #define BCOND_CTR 2
4165fcf5ef2aSThomas Huth #define BCOND_TAR 3
4166fcf5ef2aSThomas Huth 
4167c4a2e3a9SRichard Henderson static void gen_bcond(DisasContext *ctx, int type)
4168fcf5ef2aSThomas Huth {
4169fcf5ef2aSThomas Huth     uint32_t bo = BO(ctx->opcode);
4170fcf5ef2aSThomas Huth     TCGLabel *l1;
4171fcf5ef2aSThomas Huth     TCGv target;
41720e3bf489SRoman Kapl 
4173fcf5ef2aSThomas Huth     if (type == BCOND_LR || type == BCOND_CTR || type == BCOND_TAR) {
41749723281fSRichard Henderson         target = tcg_temp_new();
4175efe843d8SDavid Gibson         if (type == BCOND_CTR) {
4176fcf5ef2aSThomas Huth             tcg_gen_mov_tl(target, cpu_ctr);
4177efe843d8SDavid Gibson         } else if (type == BCOND_TAR) {
4178fcf5ef2aSThomas Huth             gen_load_spr(target, SPR_TAR);
4179efe843d8SDavid Gibson         } else {
4180fcf5ef2aSThomas Huth             tcg_gen_mov_tl(target, cpu_lr);
4181efe843d8SDavid Gibson         }
4182fcf5ef2aSThomas Huth     } else {
4183f764718dSRichard Henderson         target = NULL;
4184fcf5ef2aSThomas Huth     }
4185efe843d8SDavid Gibson     if (LK(ctx->opcode)) {
4186b6bac4bcSEmilio G. Cota         gen_setlr(ctx, ctx->base.pc_next);
4187efe843d8SDavid Gibson     }
4188fcf5ef2aSThomas Huth     l1 = gen_new_label();
4189fcf5ef2aSThomas Huth     if ((bo & 0x4) == 0) {
4190fcf5ef2aSThomas Huth         /* Decrement and test CTR */
4191fcf5ef2aSThomas Huth         TCGv temp = tcg_temp_new();
4192fa200c95SGreg Kurz 
4193fa200c95SGreg Kurz         if (type == BCOND_CTR) {
4194fa200c95SGreg Kurz             /*
4195fa200c95SGreg Kurz              * All ISAs up to v3 describe this form of bcctr as invalid but
4196fa200c95SGreg Kurz              * some processors, ie. 64-bit server processors compliant with
4197fa200c95SGreg Kurz              * arch 2.x, do implement a "test and decrement" logic instead,
419815d68c5eSGreg Kurz              * as described in their respective UMs. This logic involves CTR
419915d68c5eSGreg Kurz              * to act as both the branch target and a counter, which makes
420015d68c5eSGreg Kurz              * it basically useless and thus never used in real code.
420115d68c5eSGreg Kurz              *
420215d68c5eSGreg Kurz              * This form was hence chosen to trigger extra micro-architectural
420315d68c5eSGreg Kurz              * side-effect on real HW needed for the Spectre v2 workaround.
420415d68c5eSGreg Kurz              * It is up to guests that implement such workaround, ie. linux, to
420515d68c5eSGreg Kurz              * use this form in a way it just triggers the side-effect without
420615d68c5eSGreg Kurz              * doing anything else harmful.
4207fa200c95SGreg Kurz              */
4208d0db7cadSGreg Kurz             if (unlikely(!is_book3s_arch2x(ctx))) {
4209fcf5ef2aSThomas Huth                 gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
4210fcf5ef2aSThomas Huth                 return;
4211fcf5ef2aSThomas Huth             }
4212fa200c95SGreg Kurz 
4213fa200c95SGreg Kurz             if (NARROW_MODE(ctx)) {
4214fa200c95SGreg Kurz                 tcg_gen_ext32u_tl(temp, cpu_ctr);
4215fa200c95SGreg Kurz             } else {
4216fa200c95SGreg Kurz                 tcg_gen_mov_tl(temp, cpu_ctr);
4217fa200c95SGreg Kurz             }
4218fa200c95SGreg Kurz             if (bo & 0x2) {
4219fa200c95SGreg Kurz                 tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
4220fa200c95SGreg Kurz             } else {
4221fa200c95SGreg Kurz                 tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
4222fa200c95SGreg Kurz             }
4223fa200c95SGreg Kurz             tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
4224fa200c95SGreg Kurz         } else {
4225fcf5ef2aSThomas Huth             tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
4226fcf5ef2aSThomas Huth             if (NARROW_MODE(ctx)) {
4227fcf5ef2aSThomas Huth                 tcg_gen_ext32u_tl(temp, cpu_ctr);
4228fcf5ef2aSThomas Huth             } else {
4229fcf5ef2aSThomas Huth                 tcg_gen_mov_tl(temp, cpu_ctr);
4230fcf5ef2aSThomas Huth             }
4231fcf5ef2aSThomas Huth             if (bo & 0x2) {
4232fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
4233fcf5ef2aSThomas Huth             } else {
4234fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
4235fcf5ef2aSThomas Huth             }
4236fa200c95SGreg Kurz         }
4237fcf5ef2aSThomas Huth     }
4238fcf5ef2aSThomas Huth     if ((bo & 0x10) == 0) {
4239fcf5ef2aSThomas Huth         /* Test CR */
4240fcf5ef2aSThomas Huth         uint32_t bi = BI(ctx->opcode);
4241fcf5ef2aSThomas Huth         uint32_t mask = 0x08 >> (bi & 0x03);
4242fcf5ef2aSThomas Huth         TCGv_i32 temp = tcg_temp_new_i32();
4243fcf5ef2aSThomas Huth 
4244fcf5ef2aSThomas Huth         if (bo & 0x8) {
4245fcf5ef2aSThomas Huth             tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
4246fcf5ef2aSThomas Huth             tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1);
4247fcf5ef2aSThomas Huth         } else {
4248fcf5ef2aSThomas Huth             tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
4249fcf5ef2aSThomas Huth             tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1);
4250fcf5ef2aSThomas Huth         }
4251fcf5ef2aSThomas Huth     }
42522c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4253fcf5ef2aSThomas Huth     if (type == BCOND_IM) {
4254fcf5ef2aSThomas Huth         target_ulong li = (target_long)((int16_t)(BD(ctx->opcode)));
4255fcf5ef2aSThomas Huth         if (likely(AA(ctx->opcode) == 0)) {
42562c2bcb1bSRichard Henderson             gen_goto_tb(ctx, 0, ctx->cia + li);
4257fcf5ef2aSThomas Huth         } else {
4258fcf5ef2aSThomas Huth             gen_goto_tb(ctx, 0, li);
4259fcf5ef2aSThomas Huth         }
4260fcf5ef2aSThomas Huth     } else {
4261fcf5ef2aSThomas Huth         if (NARROW_MODE(ctx)) {
4262fcf5ef2aSThomas Huth             tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3);
4263fcf5ef2aSThomas Huth         } else {
4264fcf5ef2aSThomas Huth             tcg_gen_andi_tl(cpu_nip, target, ~3);
4265fcf5ef2aSThomas Huth         }
42660e3bf489SRoman Kapl         gen_lookup_and_goto_ptr(ctx);
4267c4a2e3a9SRichard Henderson     }
4268fcf5ef2aSThomas Huth     if ((bo & 0x14) != 0x14) {
42690e3bf489SRoman Kapl         /* fallthrough case */
4270fcf5ef2aSThomas Huth         gen_set_label(l1);
4271b6bac4bcSEmilio G. Cota         gen_goto_tb(ctx, 1, ctx->base.pc_next);
4272fcf5ef2aSThomas Huth     }
42736086c751SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
4274fcf5ef2aSThomas Huth }
4275fcf5ef2aSThomas Huth 
4276fcf5ef2aSThomas Huth static void gen_bc(DisasContext *ctx)
4277fcf5ef2aSThomas Huth {
4278fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_IM);
4279fcf5ef2aSThomas Huth }
4280fcf5ef2aSThomas Huth 
4281fcf5ef2aSThomas Huth static void gen_bcctr(DisasContext *ctx)
4282fcf5ef2aSThomas Huth {
4283fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_CTR);
4284fcf5ef2aSThomas Huth }
4285fcf5ef2aSThomas Huth 
4286fcf5ef2aSThomas Huth static void gen_bclr(DisasContext *ctx)
4287fcf5ef2aSThomas Huth {
4288fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_LR);
4289fcf5ef2aSThomas Huth }
4290fcf5ef2aSThomas Huth 
4291fcf5ef2aSThomas Huth static void gen_bctar(DisasContext *ctx)
4292fcf5ef2aSThomas Huth {
4293fcf5ef2aSThomas Huth     gen_bcond(ctx, BCOND_TAR);
4294fcf5ef2aSThomas Huth }
4295fcf5ef2aSThomas Huth 
4296fcf5ef2aSThomas Huth /***                      Condition register logical                       ***/
4297fcf5ef2aSThomas Huth #define GEN_CRLOGIC(name, tcg_op, opc)                                        \
4298fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
4299fcf5ef2aSThomas Huth {                                                                             \
4300fcf5ef2aSThomas Huth     uint8_t bitmask;                                                          \
4301fcf5ef2aSThomas Huth     int sh;                                                                   \
4302fcf5ef2aSThomas Huth     TCGv_i32 t0, t1;                                                          \
4303fcf5ef2aSThomas Huth     sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03);             \
4304fcf5ef2aSThomas Huth     t0 = tcg_temp_new_i32();                                                  \
4305fcf5ef2aSThomas Huth     if (sh > 0)                                                               \
4306fcf5ef2aSThomas Huth         tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh);            \
4307fcf5ef2aSThomas Huth     else if (sh < 0)                                                          \
4308fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh);           \
4309fcf5ef2aSThomas Huth     else                                                                      \
4310fcf5ef2aSThomas Huth         tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]);                 \
4311fcf5ef2aSThomas Huth     t1 = tcg_temp_new_i32();                                                  \
4312fcf5ef2aSThomas Huth     sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03);             \
4313fcf5ef2aSThomas Huth     if (sh > 0)                                                               \
4314fcf5ef2aSThomas Huth         tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh);            \
4315fcf5ef2aSThomas Huth     else if (sh < 0)                                                          \
4316fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh);           \
4317fcf5ef2aSThomas Huth     else                                                                      \
4318fcf5ef2aSThomas Huth         tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]);                 \
4319fcf5ef2aSThomas Huth     tcg_op(t0, t0, t1);                                                       \
4320fcf5ef2aSThomas Huth     bitmask = 0x08 >> (crbD(ctx->opcode) & 0x03);                             \
4321fcf5ef2aSThomas Huth     tcg_gen_andi_i32(t0, t0, bitmask);                                        \
4322fcf5ef2aSThomas Huth     tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask);          \
4323fcf5ef2aSThomas Huth     tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1);                  \
4324fcf5ef2aSThomas Huth }
4325fcf5ef2aSThomas Huth 
4326fcf5ef2aSThomas Huth /* crand */
4327fcf5ef2aSThomas Huth GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08);
4328fcf5ef2aSThomas Huth /* crandc */
4329fcf5ef2aSThomas Huth GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04);
4330fcf5ef2aSThomas Huth /* creqv */
4331fcf5ef2aSThomas Huth GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09);
4332fcf5ef2aSThomas Huth /* crnand */
4333fcf5ef2aSThomas Huth GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07);
4334fcf5ef2aSThomas Huth /* crnor */
4335fcf5ef2aSThomas Huth GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01);
4336fcf5ef2aSThomas Huth /* cror */
4337fcf5ef2aSThomas Huth GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E);
4338fcf5ef2aSThomas Huth /* crorc */
4339fcf5ef2aSThomas Huth GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D);
4340fcf5ef2aSThomas Huth /* crxor */
4341fcf5ef2aSThomas Huth GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06);
4342fcf5ef2aSThomas Huth 
4343fcf5ef2aSThomas Huth /* mcrf */
4344fcf5ef2aSThomas Huth static void gen_mcrf(DisasContext *ctx)
4345fcf5ef2aSThomas Huth {
4346fcf5ef2aSThomas Huth     tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
4347fcf5ef2aSThomas Huth }
4348fcf5ef2aSThomas Huth 
4349fcf5ef2aSThomas Huth /***                           System linkage                              ***/
4350fcf5ef2aSThomas Huth 
4351fcf5ef2aSThomas Huth /* rfi (supervisor only) */
4352fcf5ef2aSThomas Huth static void gen_rfi(DisasContext *ctx)
4353fcf5ef2aSThomas Huth {
4354fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
43559f0cf041SMatheus Ferst     GEN_PRIV(ctx);
4356fcf5ef2aSThomas Huth #else
4357efe843d8SDavid Gibson     /*
4358efe843d8SDavid Gibson      * This instruction doesn't exist anymore on 64-bit server
4359fcf5ef2aSThomas Huth      * processors compliant with arch 2.x
4360fcf5ef2aSThomas Huth      */
4361d0db7cadSGreg Kurz     if (is_book3s_arch2x(ctx)) {
4362fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
4363fcf5ef2aSThomas Huth         return;
4364fcf5ef2aSThomas Huth     }
4365fcf5ef2aSThomas Huth     /* Restore CPU state */
43669f0cf041SMatheus Ferst     CHK_SV(ctx);
4367*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
43682c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4369fcf5ef2aSThomas Huth     gen_helper_rfi(cpu_env);
437059bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
4371fcf5ef2aSThomas Huth #endif
4372fcf5ef2aSThomas Huth }
4373fcf5ef2aSThomas Huth 
4374fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4375fcf5ef2aSThomas Huth static void gen_rfid(DisasContext *ctx)
4376fcf5ef2aSThomas Huth {
4377fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
43789f0cf041SMatheus Ferst     GEN_PRIV(ctx);
4379fcf5ef2aSThomas Huth #else
4380fcf5ef2aSThomas Huth     /* Restore CPU state */
43819f0cf041SMatheus Ferst     CHK_SV(ctx);
4382*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
43832c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
4384fcf5ef2aSThomas Huth     gen_helper_rfid(cpu_env);
438559bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
4386fcf5ef2aSThomas Huth #endif
4387fcf5ef2aSThomas Huth }
4388fcf5ef2aSThomas Huth 
43893c89b8d6SNicholas Piggin #if !defined(CONFIG_USER_ONLY)
43903c89b8d6SNicholas Piggin static void gen_rfscv(DisasContext *ctx)
43913c89b8d6SNicholas Piggin {
43923c89b8d6SNicholas Piggin #if defined(CONFIG_USER_ONLY)
43939f0cf041SMatheus Ferst     GEN_PRIV(ctx);
43943c89b8d6SNicholas Piggin #else
43953c89b8d6SNicholas Piggin     /* Restore CPU state */
43969f0cf041SMatheus Ferst     CHK_SV(ctx);
4397*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
43982c2bcb1bSRichard Henderson     gen_update_cfar(ctx, ctx->cia);
43993c89b8d6SNicholas Piggin     gen_helper_rfscv(cpu_env);
440059bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
44013c89b8d6SNicholas Piggin #endif
44023c89b8d6SNicholas Piggin }
44033c89b8d6SNicholas Piggin #endif
44043c89b8d6SNicholas Piggin 
4405fcf5ef2aSThomas Huth static void gen_hrfid(DisasContext *ctx)
4406fcf5ef2aSThomas Huth {
4407fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
44089f0cf041SMatheus Ferst     GEN_PRIV(ctx);
4409fcf5ef2aSThomas Huth #else
4410fcf5ef2aSThomas Huth     /* Restore CPU state */
44119f0cf041SMatheus Ferst     CHK_HV(ctx);
4412fcf5ef2aSThomas Huth     gen_helper_hrfid(cpu_env);
441359bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
4414fcf5ef2aSThomas Huth #endif
4415fcf5ef2aSThomas Huth }
4416fcf5ef2aSThomas Huth #endif
4417fcf5ef2aSThomas Huth 
4418fcf5ef2aSThomas Huth /* sc */
4419fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4420fcf5ef2aSThomas Huth #define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
4421fcf5ef2aSThomas Huth #else
4422fcf5ef2aSThomas Huth #define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
44233c89b8d6SNicholas Piggin #define POWERPC_SYSCALL_VECTORED POWERPC_EXCP_SYSCALL_VECTORED
4424fcf5ef2aSThomas Huth #endif
4425fcf5ef2aSThomas Huth static void gen_sc(DisasContext *ctx)
4426fcf5ef2aSThomas Huth {
4427fcf5ef2aSThomas Huth     uint32_t lev;
4428fcf5ef2aSThomas Huth 
4429fcf5ef2aSThomas Huth     lev = (ctx->opcode >> 5) & 0x7F;
4430fcf5ef2aSThomas Huth     gen_exception_err(ctx, POWERPC_SYSCALL, lev);
4431fcf5ef2aSThomas Huth }
4432fcf5ef2aSThomas Huth 
44333c89b8d6SNicholas Piggin #if defined(TARGET_PPC64)
44343c89b8d6SNicholas Piggin #if !defined(CONFIG_USER_ONLY)
44353c89b8d6SNicholas Piggin static void gen_scv(DisasContext *ctx)
44363c89b8d6SNicholas Piggin {
4437f43520e5SRichard Henderson     uint32_t lev = (ctx->opcode >> 5) & 0x7F;
44383c89b8d6SNicholas Piggin 
4439f43520e5SRichard Henderson     /* Set the PC back to the faulting instruction. */
44402c2bcb1bSRichard Henderson     gen_update_nip(ctx, ctx->cia);
4441f43520e5SRichard Henderson     gen_helper_scv(cpu_env, tcg_constant_i32(lev));
44423c89b8d6SNicholas Piggin 
44437a3fe174SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
44443c89b8d6SNicholas Piggin }
44453c89b8d6SNicholas Piggin #endif
44463c89b8d6SNicholas Piggin #endif
44473c89b8d6SNicholas Piggin 
4448fcf5ef2aSThomas Huth /***                                Trap                                   ***/
4449fcf5ef2aSThomas Huth 
4450fcf5ef2aSThomas Huth /* Check for unconditional traps (always or never) */
4451fcf5ef2aSThomas Huth static bool check_unconditional_trap(DisasContext *ctx)
4452fcf5ef2aSThomas Huth {
4453fcf5ef2aSThomas Huth     /* Trap never */
4454fcf5ef2aSThomas Huth     if (TO(ctx->opcode) == 0) {
4455fcf5ef2aSThomas Huth         return true;
4456fcf5ef2aSThomas Huth     }
4457fcf5ef2aSThomas Huth     /* Trap always */
4458fcf5ef2aSThomas Huth     if (TO(ctx->opcode) == 31) {
4459fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_TRAP);
4460fcf5ef2aSThomas Huth         return true;
4461fcf5ef2aSThomas Huth     }
4462fcf5ef2aSThomas Huth     return false;
4463fcf5ef2aSThomas Huth }
4464fcf5ef2aSThomas Huth 
4465fcf5ef2aSThomas Huth /* tw */
4466fcf5ef2aSThomas Huth static void gen_tw(DisasContext *ctx)
4467fcf5ef2aSThomas Huth {
4468fcf5ef2aSThomas Huth     TCGv_i32 t0;
4469fcf5ef2aSThomas Huth 
4470fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4471fcf5ef2aSThomas Huth         return;
4472fcf5ef2aSThomas Huth     }
44737058ff52SRichard Henderson     t0 = tcg_constant_i32(TO(ctx->opcode));
4474fcf5ef2aSThomas Huth     gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
4475fcf5ef2aSThomas Huth                   t0);
4476fcf5ef2aSThomas Huth }
4477fcf5ef2aSThomas Huth 
4478fcf5ef2aSThomas Huth /* twi */
4479fcf5ef2aSThomas Huth static void gen_twi(DisasContext *ctx)
4480fcf5ef2aSThomas Huth {
4481fcf5ef2aSThomas Huth     TCGv t0;
4482fcf5ef2aSThomas Huth     TCGv_i32 t1;
4483fcf5ef2aSThomas Huth 
4484fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4485fcf5ef2aSThomas Huth         return;
4486fcf5ef2aSThomas Huth     }
44877058ff52SRichard Henderson     t0 = tcg_constant_tl(SIMM(ctx->opcode));
44887058ff52SRichard Henderson     t1 = tcg_constant_i32(TO(ctx->opcode));
4489fcf5ef2aSThomas Huth     gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1);
4490fcf5ef2aSThomas Huth }
4491fcf5ef2aSThomas Huth 
4492fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4493fcf5ef2aSThomas Huth /* td */
4494fcf5ef2aSThomas Huth static void gen_td(DisasContext *ctx)
4495fcf5ef2aSThomas Huth {
4496fcf5ef2aSThomas Huth     TCGv_i32 t0;
4497fcf5ef2aSThomas Huth 
4498fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4499fcf5ef2aSThomas Huth         return;
4500fcf5ef2aSThomas Huth     }
45017058ff52SRichard Henderson     t0 = tcg_constant_i32(TO(ctx->opcode));
4502fcf5ef2aSThomas Huth     gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
4503fcf5ef2aSThomas Huth                   t0);
4504fcf5ef2aSThomas Huth }
4505fcf5ef2aSThomas Huth 
4506fcf5ef2aSThomas Huth /* tdi */
4507fcf5ef2aSThomas Huth static void gen_tdi(DisasContext *ctx)
4508fcf5ef2aSThomas Huth {
4509fcf5ef2aSThomas Huth     TCGv t0;
4510fcf5ef2aSThomas Huth     TCGv_i32 t1;
4511fcf5ef2aSThomas Huth 
4512fcf5ef2aSThomas Huth     if (check_unconditional_trap(ctx)) {
4513fcf5ef2aSThomas Huth         return;
4514fcf5ef2aSThomas Huth     }
45157058ff52SRichard Henderson     t0 = tcg_constant_tl(SIMM(ctx->opcode));
45167058ff52SRichard Henderson     t1 = tcg_constant_i32(TO(ctx->opcode));
4517fcf5ef2aSThomas Huth     gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1);
4518fcf5ef2aSThomas Huth }
4519fcf5ef2aSThomas Huth #endif
4520fcf5ef2aSThomas Huth 
4521fcf5ef2aSThomas Huth /***                          Processor control                            ***/
4522fcf5ef2aSThomas Huth 
4523fcf5ef2aSThomas Huth /* mcrxr */
4524fcf5ef2aSThomas Huth static void gen_mcrxr(DisasContext *ctx)
4525fcf5ef2aSThomas Huth {
4526fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
4527fcf5ef2aSThomas Huth     TCGv_i32 t1 = tcg_temp_new_i32();
4528fcf5ef2aSThomas Huth     TCGv_i32 dst = cpu_crf[crfD(ctx->opcode)];
4529fcf5ef2aSThomas Huth 
4530fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t0, cpu_so);
4531fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(t1, cpu_ov);
4532fcf5ef2aSThomas Huth     tcg_gen_trunc_tl_i32(dst, cpu_ca);
4533fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, t0, 3);
4534fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t1, t1, 2);
4535fcf5ef2aSThomas Huth     tcg_gen_shli_i32(dst, dst, 1);
4536fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t0);
4537fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t1);
4538fcf5ef2aSThomas Huth 
4539fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_so, 0);
4540fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ov, 0);
4541fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_ca, 0);
4542fcf5ef2aSThomas Huth }
4543fcf5ef2aSThomas Huth 
4544b63d0434SNikunj A Dadhania #ifdef TARGET_PPC64
4545b63d0434SNikunj A Dadhania /* mcrxrx */
4546b63d0434SNikunj A Dadhania static void gen_mcrxrx(DisasContext *ctx)
4547b63d0434SNikunj A Dadhania {
4548b63d0434SNikunj A Dadhania     TCGv t0 = tcg_temp_new();
4549b63d0434SNikunj A Dadhania     TCGv t1 = tcg_temp_new();
4550b63d0434SNikunj A Dadhania     TCGv_i32 dst = cpu_crf[crfD(ctx->opcode)];
4551b63d0434SNikunj A Dadhania 
4552b63d0434SNikunj A Dadhania     /* copy OV and OV32 */
4553b63d0434SNikunj A Dadhania     tcg_gen_shli_tl(t0, cpu_ov, 1);
4554b63d0434SNikunj A Dadhania     tcg_gen_or_tl(t0, t0, cpu_ov32);
4555b63d0434SNikunj A Dadhania     tcg_gen_shli_tl(t0, t0, 2);
4556b63d0434SNikunj A Dadhania     /* copy CA and CA32 */
4557b63d0434SNikunj A Dadhania     tcg_gen_shli_tl(t1, cpu_ca, 1);
4558b63d0434SNikunj A Dadhania     tcg_gen_or_tl(t1, t1, cpu_ca32);
4559b63d0434SNikunj A Dadhania     tcg_gen_or_tl(t0, t0, t1);
4560b63d0434SNikunj A Dadhania     tcg_gen_trunc_tl_i32(dst, t0);
4561b63d0434SNikunj A Dadhania }
4562b63d0434SNikunj A Dadhania #endif
4563b63d0434SNikunj A Dadhania 
4564fcf5ef2aSThomas Huth /* mfcr mfocrf */
4565fcf5ef2aSThomas Huth static void gen_mfcr(DisasContext *ctx)
4566fcf5ef2aSThomas Huth {
4567fcf5ef2aSThomas Huth     uint32_t crm, crn;
4568fcf5ef2aSThomas Huth 
4569fcf5ef2aSThomas Huth     if (likely(ctx->opcode & 0x00100000)) {
4570fcf5ef2aSThomas Huth         crm = CRM(ctx->opcode);
4571fcf5ef2aSThomas Huth         if (likely(crm && ((crm & (crm - 1)) == 0))) {
4572fcf5ef2aSThomas Huth             crn = ctz32(crm);
4573fcf5ef2aSThomas Huth             tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]);
4574fcf5ef2aSThomas Huth             tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)],
4575fcf5ef2aSThomas Huth                             cpu_gpr[rD(ctx->opcode)], crn * 4);
4576fcf5ef2aSThomas Huth         }
4577fcf5ef2aSThomas Huth     } else {
4578fcf5ef2aSThomas Huth         TCGv_i32 t0 = tcg_temp_new_i32();
4579fcf5ef2aSThomas Huth         tcg_gen_mov_i32(t0, cpu_crf[0]);
4580fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4581fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[1]);
4582fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4583fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[2]);
4584fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4585fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[3]);
4586fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4587fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[4]);
4588fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4589fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[5]);
4590fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4591fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[6]);
4592fcf5ef2aSThomas Huth         tcg_gen_shli_i32(t0, t0, 4);
4593fcf5ef2aSThomas Huth         tcg_gen_or_i32(t0, t0, cpu_crf[7]);
4594fcf5ef2aSThomas Huth         tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0);
4595fcf5ef2aSThomas Huth     }
4596fcf5ef2aSThomas Huth }
4597fcf5ef2aSThomas Huth 
4598fcf5ef2aSThomas Huth /* mfmsr */
4599fcf5ef2aSThomas Huth static void gen_mfmsr(DisasContext *ctx)
4600fcf5ef2aSThomas Huth {
46019f0cf041SMatheus Ferst     CHK_SV(ctx);
4602fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_msr);
4603fcf5ef2aSThomas Huth }
4604fcf5ef2aSThomas Huth 
4605fcf5ef2aSThomas Huth /* mfspr */
4606fcf5ef2aSThomas Huth static inline void gen_op_mfspr(DisasContext *ctx)
4607fcf5ef2aSThomas Huth {
4608fcf5ef2aSThomas Huth     void (*read_cb)(DisasContext *ctx, int gprn, int sprn);
4609fcf5ef2aSThomas Huth     uint32_t sprn = SPR(ctx->opcode);
4610fcf5ef2aSThomas Huth 
4611fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4612fcf5ef2aSThomas Huth     read_cb = ctx->spr_cb[sprn].uea_read;
4613fcf5ef2aSThomas Huth #else
4614fcf5ef2aSThomas Huth     if (ctx->pr) {
4615fcf5ef2aSThomas Huth         read_cb = ctx->spr_cb[sprn].uea_read;
4616fcf5ef2aSThomas Huth     } else if (ctx->hv) {
4617fcf5ef2aSThomas Huth         read_cb = ctx->spr_cb[sprn].hea_read;
4618fcf5ef2aSThomas Huth     } else {
4619fcf5ef2aSThomas Huth         read_cb = ctx->spr_cb[sprn].oea_read;
4620fcf5ef2aSThomas Huth     }
4621fcf5ef2aSThomas Huth #endif
4622fcf5ef2aSThomas Huth     if (likely(read_cb != NULL)) {
4623fcf5ef2aSThomas Huth         if (likely(read_cb != SPR_NOACCESS)) {
4624fcf5ef2aSThomas Huth             (*read_cb)(ctx, rD(ctx->opcode), sprn);
4625fcf5ef2aSThomas Huth         } else {
4626fcf5ef2aSThomas Huth             /* Privilege exception */
4627efe843d8SDavid Gibson             /*
4628efe843d8SDavid Gibson              * This is a hack to avoid warnings when running Linux:
4629fcf5ef2aSThomas Huth              * this OS breaks the PowerPC virtualisation model,
4630fcf5ef2aSThomas Huth              * allowing userland application to read the PVR
4631fcf5ef2aSThomas Huth              */
4632fcf5ef2aSThomas Huth             if (sprn != SPR_PVR) {
463331085338SThomas Huth                 qemu_log_mask(LOG_GUEST_ERROR, "Trying to read privileged spr "
463431085338SThomas Huth                               "%d (0x%03x) at " TARGET_FMT_lx "\n", sprn, sprn,
46352c2bcb1bSRichard Henderson                               ctx->cia);
4636fcf5ef2aSThomas Huth             }
4637fcf5ef2aSThomas Huth             gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4638fcf5ef2aSThomas Huth         }
4639fcf5ef2aSThomas Huth     } else {
4640fcf5ef2aSThomas Huth         /* ISA 2.07 defines these as no-ops */
4641fcf5ef2aSThomas Huth         if ((ctx->insns_flags2 & PPC2_ISA207S) &&
4642fcf5ef2aSThomas Huth             (sprn >= 808 && sprn <= 811)) {
4643fcf5ef2aSThomas Huth             /* This is a nop */
4644fcf5ef2aSThomas Huth             return;
4645fcf5ef2aSThomas Huth         }
4646fcf5ef2aSThomas Huth         /* Not defined */
464731085338SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR,
464831085338SThomas Huth                       "Trying to read invalid spr %d (0x%03x) at "
46492c2bcb1bSRichard Henderson                       TARGET_FMT_lx "\n", sprn, sprn, ctx->cia);
4650fcf5ef2aSThomas Huth 
4651efe843d8SDavid Gibson         /*
4652efe843d8SDavid Gibson          * The behaviour depends on MSR:PR and SPR# bit 0x10, it can
4653efe843d8SDavid Gibson          * generate a priv, a hv emu or a no-op
4654fcf5ef2aSThomas Huth          */
4655fcf5ef2aSThomas Huth         if (sprn & 0x10) {
4656fcf5ef2aSThomas Huth             if (ctx->pr) {
46571315eed6SMatheus Ferst                 gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4658fcf5ef2aSThomas Huth             }
4659fcf5ef2aSThomas Huth         } else {
4660fcf5ef2aSThomas Huth             if (ctx->pr || sprn == 0 || sprn == 4 || sprn == 5 || sprn == 6) {
46611315eed6SMatheus Ferst                 gen_hvpriv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4662fcf5ef2aSThomas Huth             }
4663fcf5ef2aSThomas Huth         }
4664fcf5ef2aSThomas Huth     }
4665fcf5ef2aSThomas Huth }
4666fcf5ef2aSThomas Huth 
4667fcf5ef2aSThomas Huth static void gen_mfspr(DisasContext *ctx)
4668fcf5ef2aSThomas Huth {
4669fcf5ef2aSThomas Huth     gen_op_mfspr(ctx);
4670fcf5ef2aSThomas Huth }
4671fcf5ef2aSThomas Huth 
4672fcf5ef2aSThomas Huth /* mftb */
4673fcf5ef2aSThomas Huth static void gen_mftb(DisasContext *ctx)
4674fcf5ef2aSThomas Huth {
4675fcf5ef2aSThomas Huth     gen_op_mfspr(ctx);
4676fcf5ef2aSThomas Huth }
4677fcf5ef2aSThomas Huth 
4678fcf5ef2aSThomas Huth /* mtcrf mtocrf*/
4679fcf5ef2aSThomas Huth static void gen_mtcrf(DisasContext *ctx)
4680fcf5ef2aSThomas Huth {
4681fcf5ef2aSThomas Huth     uint32_t crm, crn;
4682fcf5ef2aSThomas Huth 
4683fcf5ef2aSThomas Huth     crm = CRM(ctx->opcode);
4684fcf5ef2aSThomas Huth     if (likely((ctx->opcode & 0x00100000))) {
4685fcf5ef2aSThomas Huth         if (crm && ((crm & (crm - 1)) == 0)) {
4686fcf5ef2aSThomas Huth             TCGv_i32 temp = tcg_temp_new_i32();
4687fcf5ef2aSThomas Huth             crn = ctz32(crm);
4688fcf5ef2aSThomas Huth             tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
4689fcf5ef2aSThomas Huth             tcg_gen_shri_i32(temp, temp, crn * 4);
4690fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_crf[7 - crn], temp, 0xf);
4691fcf5ef2aSThomas Huth         }
4692fcf5ef2aSThomas Huth     } else {
4693fcf5ef2aSThomas Huth         TCGv_i32 temp = tcg_temp_new_i32();
4694fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
4695fcf5ef2aSThomas Huth         for (crn = 0 ; crn < 8 ; crn++) {
4696fcf5ef2aSThomas Huth             if (crm & (1 << crn)) {
4697fcf5ef2aSThomas Huth                     tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4);
4698fcf5ef2aSThomas Huth                     tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf);
4699fcf5ef2aSThomas Huth             }
4700fcf5ef2aSThomas Huth         }
4701fcf5ef2aSThomas Huth     }
4702fcf5ef2aSThomas Huth }
4703fcf5ef2aSThomas Huth 
4704fcf5ef2aSThomas Huth /* mtmsr */
4705fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4706fcf5ef2aSThomas Huth static void gen_mtmsrd(DisasContext *ctx)
4707fcf5ef2aSThomas Huth {
4708caf590ddSNicholas Piggin     if (unlikely(!is_book3s_arch2x(ctx))) {
4709caf590ddSNicholas Piggin         gen_invalid(ctx);
4710caf590ddSNicholas Piggin         return;
4711caf590ddSNicholas Piggin     }
4712caf590ddSNicholas Piggin 
47139f0cf041SMatheus Ferst     CHK_SV(ctx);
4714fcf5ef2aSThomas Huth 
4715fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
47166fa5726bSMatheus Ferst     TCGv t0, t1;
47176fa5726bSMatheus Ferst     target_ulong mask;
47186fa5726bSMatheus Ferst 
47196fa5726bSMatheus Ferst     t0 = tcg_temp_new();
47206fa5726bSMatheus Ferst     t1 = tcg_temp_new();
47216fa5726bSMatheus Ferst 
4722*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
47236fa5726bSMatheus Ferst 
4724fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00010000) {
47255ed19506SNicholas Piggin         /* L=1 form only updates EE and RI */
47266fa5726bSMatheus Ferst         mask = (1ULL << MSR_RI) | (1ULL << MSR_EE);
4727fcf5ef2aSThomas Huth     } else {
47286fa5726bSMatheus Ferst         /* mtmsrd does not alter HV, S, ME, or LE */
47296fa5726bSMatheus Ferst         mask = ~((1ULL << MSR_LE) | (1ULL << MSR_ME) | (1ULL << MSR_S) |
47306fa5726bSMatheus Ferst                  (1ULL << MSR_HV));
4731efe843d8SDavid Gibson         /*
4732efe843d8SDavid Gibson          * XXX: we need to update nip before the store if we enter
4733efe843d8SDavid Gibson          *      power saving mode, we will exit the loop directly from
4734efe843d8SDavid Gibson          *      ppc_store_msr
4735fcf5ef2aSThomas Huth          */
4736b6bac4bcSEmilio G. Cota         gen_update_nip(ctx, ctx->base.pc_next);
4737fcf5ef2aSThomas Huth     }
47386fa5726bSMatheus Ferst 
47396fa5726bSMatheus Ferst     tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], mask);
47406fa5726bSMatheus Ferst     tcg_gen_andi_tl(t1, cpu_msr, ~mask);
47416fa5726bSMatheus Ferst     tcg_gen_or_tl(t0, t0, t1);
47426fa5726bSMatheus Ferst 
47436fa5726bSMatheus Ferst     gen_helper_store_msr(cpu_env, t0);
47446fa5726bSMatheus Ferst 
47455ed19506SNicholas Piggin     /* Must stop the translation as machine state (may have) changed */
4746d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
4747fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) */
4748fcf5ef2aSThomas Huth }
4749fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
4750fcf5ef2aSThomas Huth 
4751fcf5ef2aSThomas Huth static void gen_mtmsr(DisasContext *ctx)
4752fcf5ef2aSThomas Huth {
47539f0cf041SMatheus Ferst     CHK_SV(ctx);
4754fcf5ef2aSThomas Huth 
4755fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
47566fa5726bSMatheus Ferst     TCGv t0, t1;
47576fa5726bSMatheus Ferst     target_ulong mask = 0xFFFFFFFF;
47586fa5726bSMatheus Ferst 
47596fa5726bSMatheus Ferst     t0 = tcg_temp_new();
47606fa5726bSMatheus Ferst     t1 = tcg_temp_new();
47616fa5726bSMatheus Ferst 
4762*283a9177SPhilippe Mathieu-Daudé     translator_io_start(&ctx->base);
4763fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00010000) {
47645ed19506SNicholas Piggin         /* L=1 form only updates EE and RI */
47656fa5726bSMatheus Ferst         mask &= (1ULL << MSR_RI) | (1ULL << MSR_EE);
4766fcf5ef2aSThomas Huth     } else {
47676fa5726bSMatheus Ferst         /* mtmsr does not alter S, ME, or LE */
47686fa5726bSMatheus Ferst         mask &= ~((1ULL << MSR_LE) | (1ULL << MSR_ME) | (1ULL << MSR_S));
4769fcf5ef2aSThomas Huth 
4770efe843d8SDavid Gibson         /*
4771efe843d8SDavid Gibson          * XXX: we need to update nip before the store if we enter
4772efe843d8SDavid Gibson          *      power saving mode, we will exit the loop directly from
4773efe843d8SDavid Gibson          *      ppc_store_msr
4774fcf5ef2aSThomas Huth          */
4775b6bac4bcSEmilio G. Cota         gen_update_nip(ctx, ctx->base.pc_next);
4776fcf5ef2aSThomas Huth     }
47776fa5726bSMatheus Ferst 
47786fa5726bSMatheus Ferst     tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], mask);
47796fa5726bSMatheus Ferst     tcg_gen_andi_tl(t1, cpu_msr, ~mask);
47806fa5726bSMatheus Ferst     tcg_gen_or_tl(t0, t0, t1);
47816fa5726bSMatheus Ferst 
47826fa5726bSMatheus Ferst     gen_helper_store_msr(cpu_env, t0);
47836fa5726bSMatheus Ferst 
47845ed19506SNicholas Piggin     /* Must stop the translation as machine state (may have) changed */
4785d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
4786fcf5ef2aSThomas Huth #endif
4787fcf5ef2aSThomas Huth }
4788fcf5ef2aSThomas Huth 
4789fcf5ef2aSThomas Huth /* mtspr */
4790fcf5ef2aSThomas Huth static void gen_mtspr(DisasContext *ctx)
4791fcf5ef2aSThomas Huth {
4792fcf5ef2aSThomas Huth     void (*write_cb)(DisasContext *ctx, int sprn, int gprn);
4793fcf5ef2aSThomas Huth     uint32_t sprn = SPR(ctx->opcode);
4794fcf5ef2aSThomas Huth 
4795fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
4796fcf5ef2aSThomas Huth     write_cb = ctx->spr_cb[sprn].uea_write;
4797fcf5ef2aSThomas Huth #else
4798fcf5ef2aSThomas Huth     if (ctx->pr) {
4799fcf5ef2aSThomas Huth         write_cb = ctx->spr_cb[sprn].uea_write;
4800fcf5ef2aSThomas Huth     } else if (ctx->hv) {
4801fcf5ef2aSThomas Huth         write_cb = ctx->spr_cb[sprn].hea_write;
4802fcf5ef2aSThomas Huth     } else {
4803fcf5ef2aSThomas Huth         write_cb = ctx->spr_cb[sprn].oea_write;
4804fcf5ef2aSThomas Huth     }
4805fcf5ef2aSThomas Huth #endif
4806fcf5ef2aSThomas Huth     if (likely(write_cb != NULL)) {
4807fcf5ef2aSThomas Huth         if (likely(write_cb != SPR_NOACCESS)) {
4808fcf5ef2aSThomas Huth             (*write_cb)(ctx, sprn, rS(ctx->opcode));
4809fcf5ef2aSThomas Huth         } else {
4810fcf5ef2aSThomas Huth             /* Privilege exception */
481131085338SThomas Huth             qemu_log_mask(LOG_GUEST_ERROR, "Trying to write privileged spr "
481231085338SThomas Huth                           "%d (0x%03x) at " TARGET_FMT_lx "\n", sprn, sprn,
48132c2bcb1bSRichard Henderson                           ctx->cia);
4814fcf5ef2aSThomas Huth             gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4815fcf5ef2aSThomas Huth         }
4816fcf5ef2aSThomas Huth     } else {
4817fcf5ef2aSThomas Huth         /* ISA 2.07 defines these as no-ops */
4818fcf5ef2aSThomas Huth         if ((ctx->insns_flags2 & PPC2_ISA207S) &&
4819fcf5ef2aSThomas Huth             (sprn >= 808 && sprn <= 811)) {
4820fcf5ef2aSThomas Huth             /* This is a nop */
4821fcf5ef2aSThomas Huth             return;
4822fcf5ef2aSThomas Huth         }
4823fcf5ef2aSThomas Huth 
4824fcf5ef2aSThomas Huth         /* Not defined */
482531085338SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR,
482631085338SThomas Huth                       "Trying to write invalid spr %d (0x%03x) at "
48272c2bcb1bSRichard Henderson                       TARGET_FMT_lx "\n", sprn, sprn, ctx->cia);
4828fcf5ef2aSThomas Huth 
4829fcf5ef2aSThomas Huth 
4830efe843d8SDavid Gibson         /*
4831efe843d8SDavid Gibson          * The behaviour depends on MSR:PR and SPR# bit 0x10, it can
4832efe843d8SDavid Gibson          * generate a priv, a hv emu or a no-op
4833fcf5ef2aSThomas Huth          */
4834fcf5ef2aSThomas Huth         if (sprn & 0x10) {
4835fcf5ef2aSThomas Huth             if (ctx->pr) {
48361315eed6SMatheus Ferst                 gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4837fcf5ef2aSThomas Huth             }
4838fcf5ef2aSThomas Huth         } else {
4839fcf5ef2aSThomas Huth             if (ctx->pr || sprn == 0) {
48401315eed6SMatheus Ferst                 gen_hvpriv_exception(ctx, POWERPC_EXCP_PRIV_REG);
4841fcf5ef2aSThomas Huth             }
4842fcf5ef2aSThomas Huth         }
4843fcf5ef2aSThomas Huth     }
4844fcf5ef2aSThomas Huth }
4845fcf5ef2aSThomas Huth 
4846fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
4847fcf5ef2aSThomas Huth /* setb */
4848fcf5ef2aSThomas Huth static void gen_setb(DisasContext *ctx)
4849fcf5ef2aSThomas Huth {
4850fcf5ef2aSThomas Huth     TCGv_i32 t0 = tcg_temp_new_i32();
48516f4912a4SPhilippe Mathieu-Daudé     TCGv_i32 t8 = tcg_constant_i32(8);
48526f4912a4SPhilippe Mathieu-Daudé     TCGv_i32 tm1 = tcg_constant_i32(-1);
4853fcf5ef2aSThomas Huth     int crf = crfS(ctx->opcode);
4854fcf5ef2aSThomas Huth 
4855fcf5ef2aSThomas Huth     tcg_gen_setcondi_i32(TCG_COND_GEU, t0, cpu_crf[crf], 4);
4856fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_GEU, t0, cpu_crf[crf], t8, tm1, t0);
4857fcf5ef2aSThomas Huth     tcg_gen_ext_i32_tl(cpu_gpr[rD(ctx->opcode)], t0);
4858fcf5ef2aSThomas Huth }
4859fcf5ef2aSThomas Huth #endif
4860fcf5ef2aSThomas Huth 
4861fcf5ef2aSThomas Huth /***                         Cache management                              ***/
4862fcf5ef2aSThomas Huth 
4863fcf5ef2aSThomas Huth /* dcbf */
4864fcf5ef2aSThomas Huth static void gen_dcbf(DisasContext *ctx)
4865fcf5ef2aSThomas Huth {
4866fcf5ef2aSThomas Huth     /* XXX: specification says this is treated as a load by the MMU */
4867fcf5ef2aSThomas Huth     TCGv t0;
4868fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
4869fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
4870fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
4871fcf5ef2aSThomas Huth     gen_qemu_ld8u(ctx, t0, t0);
4872fcf5ef2aSThomas Huth }
4873fcf5ef2aSThomas Huth 
487450728199SRoman Kapl /* dcbfep (external PID dcbf) */
487550728199SRoman Kapl static void gen_dcbfep(DisasContext *ctx)
487650728199SRoman Kapl {
487750728199SRoman Kapl     /* XXX: specification says this is treated as a load by the MMU */
487850728199SRoman Kapl     TCGv t0;
48799f0cf041SMatheus Ferst     CHK_SV(ctx);
488050728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
488150728199SRoman Kapl     t0 = tcg_temp_new();
488250728199SRoman Kapl     gen_addr_reg_index(ctx, t0);
488350728199SRoman Kapl     tcg_gen_qemu_ld_tl(t0, t0, PPC_TLB_EPID_LOAD, DEF_MEMOP(MO_UB));
488450728199SRoman Kapl }
488550728199SRoman Kapl 
4886fcf5ef2aSThomas Huth /* dcbi (Supervisor only) */
4887fcf5ef2aSThomas Huth static void gen_dcbi(DisasContext *ctx)
4888fcf5ef2aSThomas Huth {
4889fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
48909f0cf041SMatheus Ferst     GEN_PRIV(ctx);
4891fcf5ef2aSThomas Huth #else
4892fcf5ef2aSThomas Huth     TCGv EA, val;
4893fcf5ef2aSThomas Huth 
48949f0cf041SMatheus Ferst     CHK_SV(ctx);
4895fcf5ef2aSThomas Huth     EA = tcg_temp_new();
4896fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
4897fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
4898fcf5ef2aSThomas Huth     val = tcg_temp_new();
4899fcf5ef2aSThomas Huth     /* XXX: specification says this should be treated as a store by the MMU */
4900fcf5ef2aSThomas Huth     gen_qemu_ld8u(ctx, val, EA);
4901fcf5ef2aSThomas Huth     gen_qemu_st8(ctx, val, EA);
4902fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
4903fcf5ef2aSThomas Huth }
4904fcf5ef2aSThomas Huth 
4905fcf5ef2aSThomas Huth /* dcdst */
4906fcf5ef2aSThomas Huth static void gen_dcbst(DisasContext *ctx)
4907fcf5ef2aSThomas Huth {
4908fcf5ef2aSThomas Huth     /* XXX: specification say this is treated as a load by the MMU */
4909fcf5ef2aSThomas Huth     TCGv t0;
4910fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
4911fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
4912fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
4913fcf5ef2aSThomas Huth     gen_qemu_ld8u(ctx, t0, t0);
4914fcf5ef2aSThomas Huth }
4915fcf5ef2aSThomas Huth 
491650728199SRoman Kapl /* dcbstep (dcbstep External PID version) */
491750728199SRoman Kapl static void gen_dcbstep(DisasContext *ctx)
491850728199SRoman Kapl {
491950728199SRoman Kapl     /* XXX: specification say this is treated as a load by the MMU */
492050728199SRoman Kapl     TCGv t0;
492150728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
492250728199SRoman Kapl     t0 = tcg_temp_new();
492350728199SRoman Kapl     gen_addr_reg_index(ctx, t0);
492450728199SRoman Kapl     tcg_gen_qemu_ld_tl(t0, t0, PPC_TLB_EPID_LOAD, DEF_MEMOP(MO_UB));
492550728199SRoman Kapl }
492650728199SRoman Kapl 
4927fcf5ef2aSThomas Huth /* dcbt */
4928fcf5ef2aSThomas Huth static void gen_dcbt(DisasContext *ctx)
4929fcf5ef2aSThomas Huth {
4930efe843d8SDavid Gibson     /*
4931efe843d8SDavid Gibson      * interpreted as no-op
4932efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
4933efe843d8SDavid Gibson      *      does not generate any exception
4934fcf5ef2aSThomas Huth      */
4935fcf5ef2aSThomas Huth }
4936fcf5ef2aSThomas Huth 
493750728199SRoman Kapl /* dcbtep */
493850728199SRoman Kapl static void gen_dcbtep(DisasContext *ctx)
493950728199SRoman Kapl {
4940efe843d8SDavid Gibson     /*
4941efe843d8SDavid Gibson      * interpreted as no-op
4942efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
4943efe843d8SDavid Gibson      *      does not generate any exception
494450728199SRoman Kapl      */
494550728199SRoman Kapl }
494650728199SRoman Kapl 
4947fcf5ef2aSThomas Huth /* dcbtst */
4948fcf5ef2aSThomas Huth static void gen_dcbtst(DisasContext *ctx)
4949fcf5ef2aSThomas Huth {
4950efe843d8SDavid Gibson     /*
4951efe843d8SDavid Gibson      * interpreted as no-op
4952efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
4953efe843d8SDavid Gibson      *      does not generate any exception
4954fcf5ef2aSThomas Huth      */
4955fcf5ef2aSThomas Huth }
4956fcf5ef2aSThomas Huth 
495750728199SRoman Kapl /* dcbtstep */
495850728199SRoman Kapl static void gen_dcbtstep(DisasContext *ctx)
495950728199SRoman Kapl {
4960efe843d8SDavid Gibson     /*
4961efe843d8SDavid Gibson      * interpreted as no-op
4962efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
4963efe843d8SDavid Gibson      *      does not generate any exception
496450728199SRoman Kapl      */
496550728199SRoman Kapl }
496650728199SRoman Kapl 
4967fcf5ef2aSThomas Huth /* dcbtls */
4968fcf5ef2aSThomas Huth static void gen_dcbtls(DisasContext *ctx)
4969fcf5ef2aSThomas Huth {
4970fcf5ef2aSThomas Huth     /* Always fails locking the cache */
4971fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
4972fcf5ef2aSThomas Huth     gen_load_spr(t0, SPR_Exxx_L1CSR0);
4973fcf5ef2aSThomas Huth     tcg_gen_ori_tl(t0, t0, L1CSR0_CUL);
4974fcf5ef2aSThomas Huth     gen_store_spr(SPR_Exxx_L1CSR0, t0);
4975fcf5ef2aSThomas Huth }
4976fcf5ef2aSThomas Huth 
4977e64645baSBernhard Beschow /* dcblc */
4978e64645baSBernhard Beschow static void gen_dcblc(DisasContext *ctx)
4979e64645baSBernhard Beschow {
4980e64645baSBernhard Beschow     /*
4981e64645baSBernhard Beschow      * interpreted as no-op
4982e64645baSBernhard Beschow      */
4983e64645baSBernhard Beschow }
4984e64645baSBernhard Beschow 
4985fcf5ef2aSThomas Huth /* dcbz */
4986fcf5ef2aSThomas Huth static void gen_dcbz(DisasContext *ctx)
4987fcf5ef2aSThomas Huth {
4988fcf5ef2aSThomas Huth     TCGv tcgv_addr;
4989fcf5ef2aSThomas Huth     TCGv_i32 tcgv_op;
4990fcf5ef2aSThomas Huth 
4991fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
4992fcf5ef2aSThomas Huth     tcgv_addr = tcg_temp_new();
49937058ff52SRichard Henderson     tcgv_op = tcg_constant_i32(ctx->opcode & 0x03FF000);
4994fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, tcgv_addr);
4995fcf5ef2aSThomas Huth     gen_helper_dcbz(cpu_env, tcgv_addr, tcgv_op);
4996fcf5ef2aSThomas Huth }
4997fcf5ef2aSThomas Huth 
499850728199SRoman Kapl /* dcbzep */
499950728199SRoman Kapl static void gen_dcbzep(DisasContext *ctx)
500050728199SRoman Kapl {
500150728199SRoman Kapl     TCGv tcgv_addr;
500250728199SRoman Kapl     TCGv_i32 tcgv_op;
500350728199SRoman Kapl 
500450728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
500550728199SRoman Kapl     tcgv_addr = tcg_temp_new();
50067058ff52SRichard Henderson     tcgv_op = tcg_constant_i32(ctx->opcode & 0x03FF000);
500750728199SRoman Kapl     gen_addr_reg_index(ctx, tcgv_addr);
500850728199SRoman Kapl     gen_helper_dcbzep(cpu_env, tcgv_addr, tcgv_op);
500950728199SRoman Kapl }
501050728199SRoman Kapl 
5011fcf5ef2aSThomas Huth /* dst / dstt */
5012fcf5ef2aSThomas Huth static void gen_dst(DisasContext *ctx)
5013fcf5ef2aSThomas Huth {
5014fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
5015fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5016fcf5ef2aSThomas Huth     } else {
5017fcf5ef2aSThomas Huth         /* interpreted as no-op */
5018fcf5ef2aSThomas Huth     }
5019fcf5ef2aSThomas Huth }
5020fcf5ef2aSThomas Huth 
5021fcf5ef2aSThomas Huth /* dstst /dststt */
5022fcf5ef2aSThomas Huth static void gen_dstst(DisasContext *ctx)
5023fcf5ef2aSThomas Huth {
5024fcf5ef2aSThomas Huth     if (rA(ctx->opcode) == 0) {
5025fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5026fcf5ef2aSThomas Huth     } else {
5027fcf5ef2aSThomas Huth         /* interpreted as no-op */
5028fcf5ef2aSThomas Huth     }
5029fcf5ef2aSThomas Huth 
5030fcf5ef2aSThomas Huth }
5031fcf5ef2aSThomas Huth 
5032fcf5ef2aSThomas Huth /* dss / dssall */
5033fcf5ef2aSThomas Huth static void gen_dss(DisasContext *ctx)
5034fcf5ef2aSThomas Huth {
5035fcf5ef2aSThomas Huth     /* interpreted as no-op */
5036fcf5ef2aSThomas Huth }
5037fcf5ef2aSThomas Huth 
5038fcf5ef2aSThomas Huth /* icbi */
5039fcf5ef2aSThomas Huth static void gen_icbi(DisasContext *ctx)
5040fcf5ef2aSThomas Huth {
5041fcf5ef2aSThomas Huth     TCGv t0;
5042fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
5043fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5044fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5045fcf5ef2aSThomas Huth     gen_helper_icbi(cpu_env, t0);
5046fcf5ef2aSThomas Huth }
5047fcf5ef2aSThomas Huth 
504850728199SRoman Kapl /* icbiep */
504950728199SRoman Kapl static void gen_icbiep(DisasContext *ctx)
505050728199SRoman Kapl {
505150728199SRoman Kapl     TCGv t0;
505250728199SRoman Kapl     gen_set_access_type(ctx, ACCESS_CACHE);
505350728199SRoman Kapl     t0 = tcg_temp_new();
505450728199SRoman Kapl     gen_addr_reg_index(ctx, t0);
505550728199SRoman Kapl     gen_helper_icbiep(cpu_env, t0);
505650728199SRoman Kapl }
505750728199SRoman Kapl 
5058fcf5ef2aSThomas Huth /* Optional: */
5059fcf5ef2aSThomas Huth /* dcba */
5060fcf5ef2aSThomas Huth static void gen_dcba(DisasContext *ctx)
5061fcf5ef2aSThomas Huth {
5062efe843d8SDavid Gibson     /*
5063efe843d8SDavid Gibson      * interpreted as no-op
5064efe843d8SDavid Gibson      * XXX: specification say this is treated as a store by the MMU
5065fcf5ef2aSThomas Huth      *      but does not generate any exception
5066fcf5ef2aSThomas Huth      */
5067fcf5ef2aSThomas Huth }
5068fcf5ef2aSThomas Huth 
5069fcf5ef2aSThomas Huth /***                    Segment register manipulation                      ***/
5070fcf5ef2aSThomas Huth /* Supervisor only: */
5071fcf5ef2aSThomas Huth 
5072fcf5ef2aSThomas Huth /* mfsr */
5073fcf5ef2aSThomas Huth static void gen_mfsr(DisasContext *ctx)
5074fcf5ef2aSThomas Huth {
5075fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
50769f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5077fcf5ef2aSThomas Huth #else
5078fcf5ef2aSThomas Huth     TCGv t0;
5079fcf5ef2aSThomas Huth 
50809f0cf041SMatheus Ferst     CHK_SV(ctx);
50817058ff52SRichard Henderson     t0 = tcg_constant_tl(SR(ctx->opcode));
5082fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5083fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5084fcf5ef2aSThomas Huth }
5085fcf5ef2aSThomas Huth 
5086fcf5ef2aSThomas Huth /* mfsrin */
5087fcf5ef2aSThomas Huth static void gen_mfsrin(DisasContext *ctx)
5088fcf5ef2aSThomas Huth {
5089fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
50909f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5091fcf5ef2aSThomas Huth #else
5092fcf5ef2aSThomas Huth     TCGv t0;
5093fcf5ef2aSThomas Huth 
50949f0cf041SMatheus Ferst     CHK_SV(ctx);
5095fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5096e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5097fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5098fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5099fcf5ef2aSThomas Huth }
5100fcf5ef2aSThomas Huth 
5101fcf5ef2aSThomas Huth /* mtsr */
5102fcf5ef2aSThomas Huth static void gen_mtsr(DisasContext *ctx)
5103fcf5ef2aSThomas Huth {
5104fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51059f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5106fcf5ef2aSThomas Huth #else
5107fcf5ef2aSThomas Huth     TCGv t0;
5108fcf5ef2aSThomas Huth 
51099f0cf041SMatheus Ferst     CHK_SV(ctx);
51107058ff52SRichard Henderson     t0 = tcg_constant_tl(SR(ctx->opcode));
5111fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
5112fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5113fcf5ef2aSThomas Huth }
5114fcf5ef2aSThomas Huth 
5115fcf5ef2aSThomas Huth /* mtsrin */
5116fcf5ef2aSThomas Huth static void gen_mtsrin(DisasContext *ctx)
5117fcf5ef2aSThomas Huth {
5118fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51199f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5120fcf5ef2aSThomas Huth #else
5121fcf5ef2aSThomas Huth     TCGv t0;
51229f0cf041SMatheus Ferst     CHK_SV(ctx);
5123fcf5ef2aSThomas Huth 
5124fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5125e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5126fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rD(ctx->opcode)]);
5127fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5128fcf5ef2aSThomas Huth }
5129fcf5ef2aSThomas Huth 
5130fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
5131fcf5ef2aSThomas Huth /* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
5132fcf5ef2aSThomas Huth 
5133fcf5ef2aSThomas Huth /* mfsr */
5134fcf5ef2aSThomas Huth static void gen_mfsr_64b(DisasContext *ctx)
5135fcf5ef2aSThomas Huth {
5136fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51379f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5138fcf5ef2aSThomas Huth #else
5139fcf5ef2aSThomas Huth     TCGv t0;
5140fcf5ef2aSThomas Huth 
51419f0cf041SMatheus Ferst     CHK_SV(ctx);
51427058ff52SRichard Henderson     t0 = tcg_constant_tl(SR(ctx->opcode));
5143fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5144fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5145fcf5ef2aSThomas Huth }
5146fcf5ef2aSThomas Huth 
5147fcf5ef2aSThomas Huth /* mfsrin */
5148fcf5ef2aSThomas Huth static void gen_mfsrin_64b(DisasContext *ctx)
5149fcf5ef2aSThomas Huth {
5150fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51519f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5152fcf5ef2aSThomas Huth #else
5153fcf5ef2aSThomas Huth     TCGv t0;
5154fcf5ef2aSThomas Huth 
51559f0cf041SMatheus Ferst     CHK_SV(ctx);
5156fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5157e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5158fcf5ef2aSThomas Huth     gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5159fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5160fcf5ef2aSThomas Huth }
5161fcf5ef2aSThomas Huth 
5162fcf5ef2aSThomas Huth /* mtsr */
5163fcf5ef2aSThomas Huth static void gen_mtsr_64b(DisasContext *ctx)
5164fcf5ef2aSThomas Huth {
5165fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51669f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5167fcf5ef2aSThomas Huth #else
5168fcf5ef2aSThomas Huth     TCGv t0;
5169fcf5ef2aSThomas Huth 
51709f0cf041SMatheus Ferst     CHK_SV(ctx);
51717058ff52SRichard Henderson     t0 = tcg_constant_tl(SR(ctx->opcode));
5172fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
5173fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5174fcf5ef2aSThomas Huth }
5175fcf5ef2aSThomas Huth 
5176fcf5ef2aSThomas Huth /* mtsrin */
5177fcf5ef2aSThomas Huth static void gen_mtsrin_64b(DisasContext *ctx)
5178fcf5ef2aSThomas Huth {
5179fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
51809f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5181fcf5ef2aSThomas Huth #else
5182fcf5ef2aSThomas Huth     TCGv t0;
5183fcf5ef2aSThomas Huth 
51849f0cf041SMatheus Ferst     CHK_SV(ctx);
5185fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5186e2622073SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4);
5187fcf5ef2aSThomas Huth     gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]);
5188fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5189fcf5ef2aSThomas Huth }
5190fcf5ef2aSThomas Huth 
5191fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
5192fcf5ef2aSThomas Huth 
5193fcf5ef2aSThomas Huth /***                      Lookaside buffer management                      ***/
5194fcf5ef2aSThomas Huth /* Optional & supervisor only: */
5195fcf5ef2aSThomas Huth 
5196fcf5ef2aSThomas Huth /* tlbia */
5197fcf5ef2aSThomas Huth static void gen_tlbia(DisasContext *ctx)
5198fcf5ef2aSThomas Huth {
5199fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
52009f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5201fcf5ef2aSThomas Huth #else
52029f0cf041SMatheus Ferst     CHK_HV(ctx);
5203fcf5ef2aSThomas Huth 
5204fcf5ef2aSThomas Huth     gen_helper_tlbia(cpu_env);
5205fcf5ef2aSThomas Huth #endif  /* defined(CONFIG_USER_ONLY) */
5206fcf5ef2aSThomas Huth }
5207fcf5ef2aSThomas Huth 
5208fcf5ef2aSThomas Huth /* tlbsync */
5209fcf5ef2aSThomas Huth static void gen_tlbsync(DisasContext *ctx)
5210fcf5ef2aSThomas Huth {
5211fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
52129f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5213fcf5ef2aSThomas Huth #else
521491c60f12SCédric Le Goater 
521591c60f12SCédric Le Goater     if (ctx->gtse) {
52169f0cf041SMatheus Ferst         CHK_SV(ctx); /* If gtse is set then tlbsync is supervisor privileged */
521791c60f12SCédric Le Goater     } else {
52189f0cf041SMatheus Ferst         CHK_HV(ctx); /* Else hypervisor privileged */
521991c60f12SCédric Le Goater     }
5220fcf5ef2aSThomas Huth 
5221fcf5ef2aSThomas Huth     /* BookS does both ptesync and tlbsync make tlbsync a nop for server */
5222fcf5ef2aSThomas Huth     if (ctx->insns_flags & PPC_BOOKE) {
5223fcf5ef2aSThomas Huth         gen_check_tlb_flush(ctx, true);
5224fcf5ef2aSThomas Huth     }
5225fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5226fcf5ef2aSThomas Huth }
5227fcf5ef2aSThomas Huth 
5228fcf5ef2aSThomas Huth /***                              External control                         ***/
5229fcf5ef2aSThomas Huth /* Optional: */
5230fcf5ef2aSThomas Huth 
5231fcf5ef2aSThomas Huth /* eciwx */
5232fcf5ef2aSThomas Huth static void gen_eciwx(DisasContext *ctx)
5233fcf5ef2aSThomas Huth {
5234fcf5ef2aSThomas Huth     TCGv t0;
5235fcf5ef2aSThomas Huth     /* Should check EAR[E] ! */
5236fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_EXT);
5237fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5238fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5239c674a983SRichard Henderson     tcg_gen_qemu_ld_tl(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx,
5240c674a983SRichard Henderson                        DEF_MEMOP(MO_UL | MO_ALIGN));
5241fcf5ef2aSThomas Huth }
5242fcf5ef2aSThomas Huth 
5243fcf5ef2aSThomas Huth /* ecowx */
5244fcf5ef2aSThomas Huth static void gen_ecowx(DisasContext *ctx)
5245fcf5ef2aSThomas Huth {
5246fcf5ef2aSThomas Huth     TCGv t0;
5247fcf5ef2aSThomas Huth     /* Should check EAR[E] ! */
5248fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_EXT);
5249fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5250fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5251c674a983SRichard Henderson     tcg_gen_qemu_st_tl(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx,
5252c674a983SRichard Henderson                        DEF_MEMOP(MO_UL | MO_ALIGN));
5253fcf5ef2aSThomas Huth }
5254fcf5ef2aSThomas Huth 
5255fcf5ef2aSThomas Huth /* 602 - 603 - G2 TLB management */
5256fcf5ef2aSThomas Huth 
5257fcf5ef2aSThomas Huth /* tlbld */
5258fcf5ef2aSThomas Huth static void gen_tlbld_6xx(DisasContext *ctx)
5259fcf5ef2aSThomas Huth {
5260fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
52619f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5262fcf5ef2aSThomas Huth #else
52639f0cf041SMatheus Ferst     CHK_SV(ctx);
5264fcf5ef2aSThomas Huth     gen_helper_6xx_tlbd(cpu_env, cpu_gpr[rB(ctx->opcode)]);
5265fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5266fcf5ef2aSThomas Huth }
5267fcf5ef2aSThomas Huth 
5268fcf5ef2aSThomas Huth /* tlbli */
5269fcf5ef2aSThomas Huth static void gen_tlbli_6xx(DisasContext *ctx)
5270fcf5ef2aSThomas Huth {
5271fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
52729f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5273fcf5ef2aSThomas Huth #else
52749f0cf041SMatheus Ferst     CHK_SV(ctx);
5275fcf5ef2aSThomas Huth     gen_helper_6xx_tlbi(cpu_env, cpu_gpr[rB(ctx->opcode)]);
5276fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5277fcf5ef2aSThomas Huth }
5278fcf5ef2aSThomas Huth 
5279fcf5ef2aSThomas Huth /* BookE specific instructions */
5280fcf5ef2aSThomas Huth 
5281fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5282fcf5ef2aSThomas Huth static void gen_mfapidi(DisasContext *ctx)
5283fcf5ef2aSThomas Huth {
5284fcf5ef2aSThomas Huth     /* XXX: TODO */
5285fcf5ef2aSThomas Huth     gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5286fcf5ef2aSThomas Huth }
5287fcf5ef2aSThomas Huth 
5288fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5289fcf5ef2aSThomas Huth static void gen_tlbiva(DisasContext *ctx)
5290fcf5ef2aSThomas Huth {
5291fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
52929f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5293fcf5ef2aSThomas Huth #else
5294fcf5ef2aSThomas Huth     TCGv t0;
5295fcf5ef2aSThomas Huth 
52969f0cf041SMatheus Ferst     CHK_SV(ctx);
5297fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5298fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5299fcf5ef2aSThomas Huth     gen_helper_tlbiva(cpu_env, cpu_gpr[rB(ctx->opcode)]);
5300fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5301fcf5ef2aSThomas Huth }
5302fcf5ef2aSThomas Huth 
5303fcf5ef2aSThomas Huth /* All 405 MAC instructions are translated here */
5304fcf5ef2aSThomas Huth static inline void gen_405_mulladd_insn(DisasContext *ctx, int opc2, int opc3,
5305fcf5ef2aSThomas Huth                                         int ra, int rb, int rt, int Rc)
5306fcf5ef2aSThomas Huth {
5307fcf5ef2aSThomas Huth     TCGv t0, t1;
5308fcf5ef2aSThomas Huth 
53099723281fSRichard Henderson     t0 = tcg_temp_new();
53109723281fSRichard Henderson     t1 = tcg_temp_new();
5311fcf5ef2aSThomas Huth 
5312fcf5ef2aSThomas Huth     switch (opc3 & 0x0D) {
5313fcf5ef2aSThomas Huth     case 0x05:
5314fcf5ef2aSThomas Huth         /* macchw    - macchw.    - macchwo   - macchwo.   */
5315fcf5ef2aSThomas Huth         /* macchws   - macchws.   - macchwso  - macchwso.  */
5316fcf5ef2aSThomas Huth         /* nmacchw   - nmacchw.   - nmacchwo  - nmacchwo.  */
5317fcf5ef2aSThomas Huth         /* nmacchws  - nmacchws.  - nmacchwso - nmacchwso. */
5318fcf5ef2aSThomas Huth         /* mulchw - mulchw. */
5319fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5320fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5321fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t1, t1);
5322fcf5ef2aSThomas Huth         break;
5323fcf5ef2aSThomas Huth     case 0x04:
5324fcf5ef2aSThomas Huth         /* macchwu   - macchwu.   - macchwuo  - macchwuo.  */
5325fcf5ef2aSThomas Huth         /* macchwsu  - macchwsu.  - macchwsuo - macchwsuo. */
5326fcf5ef2aSThomas Huth         /* mulchwu - mulchwu. */
5327fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5328fcf5ef2aSThomas Huth         tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5329fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t1, t1);
5330fcf5ef2aSThomas Huth         break;
5331fcf5ef2aSThomas Huth     case 0x01:
5332fcf5ef2aSThomas Huth         /* machhw    - machhw.    - machhwo   - machhwo.   */
5333fcf5ef2aSThomas Huth         /* machhws   - machhws.   - machhwso  - machhwso.  */
5334fcf5ef2aSThomas Huth         /* nmachhw   - nmachhw.   - nmachhwo  - nmachhwo.  */
5335fcf5ef2aSThomas Huth         /* nmachhws  - nmachhws.  - nmachhwso - nmachhwso. */
5336fcf5ef2aSThomas Huth         /* mulhhw - mulhhw. */
5337fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t0, cpu_gpr[ra], 16);
5338fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t0, t0);
5339fcf5ef2aSThomas Huth         tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
5340fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t1, t1);
5341fcf5ef2aSThomas Huth         break;
5342fcf5ef2aSThomas Huth     case 0x00:
5343fcf5ef2aSThomas Huth         /* machhwu   - machhwu.   - machhwuo  - machhwuo.  */
5344fcf5ef2aSThomas Huth         /* machhwsu  - machhwsu.  - machhwsuo - machhwsuo. */
5345fcf5ef2aSThomas Huth         /* mulhhwu - mulhhwu. */
5346fcf5ef2aSThomas Huth         tcg_gen_shri_tl(t0, cpu_gpr[ra], 16);
5347fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t0, t0);
5348fcf5ef2aSThomas Huth         tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
5349fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t1, t1);
5350fcf5ef2aSThomas Huth         break;
5351fcf5ef2aSThomas Huth     case 0x0D:
5352fcf5ef2aSThomas Huth         /* maclhw    - maclhw.    - maclhwo   - maclhwo.   */
5353fcf5ef2aSThomas Huth         /* maclhws   - maclhws.   - maclhwso  - maclhwso.  */
5354fcf5ef2aSThomas Huth         /* nmaclhw   - nmaclhw.   - nmaclhwo  - nmaclhwo.  */
5355fcf5ef2aSThomas Huth         /* nmaclhws  - nmaclhws.  - nmaclhwso - nmaclhwso. */
5356fcf5ef2aSThomas Huth         /* mullhw - mullhw. */
5357fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
5358fcf5ef2aSThomas Huth         tcg_gen_ext16s_tl(t1, cpu_gpr[rb]);
5359fcf5ef2aSThomas Huth         break;
5360fcf5ef2aSThomas Huth     case 0x0C:
5361fcf5ef2aSThomas Huth         /* maclhwu   - maclhwu.   - maclhwuo  - maclhwuo.  */
5362fcf5ef2aSThomas Huth         /* maclhwsu  - maclhwsu.  - maclhwsuo - maclhwsuo. */
5363fcf5ef2aSThomas Huth         /* mullhwu - mullhwu. */
5364fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
5365fcf5ef2aSThomas Huth         tcg_gen_ext16u_tl(t1, cpu_gpr[rb]);
5366fcf5ef2aSThomas Huth         break;
5367fcf5ef2aSThomas Huth     }
5368fcf5ef2aSThomas Huth     if (opc2 & 0x04) {
5369fcf5ef2aSThomas Huth         /* (n)multiply-and-accumulate (0x0C / 0x0E) */
5370fcf5ef2aSThomas Huth         tcg_gen_mul_tl(t1, t0, t1);
5371fcf5ef2aSThomas Huth         if (opc2 & 0x02) {
5372fcf5ef2aSThomas Huth             /* nmultiply-and-accumulate (0x0E) */
5373fcf5ef2aSThomas Huth             tcg_gen_sub_tl(t0, cpu_gpr[rt], t1);
5374fcf5ef2aSThomas Huth         } else {
5375fcf5ef2aSThomas Huth             /* multiply-and-accumulate (0x0C) */
5376fcf5ef2aSThomas Huth             tcg_gen_add_tl(t0, cpu_gpr[rt], t1);
5377fcf5ef2aSThomas Huth         }
5378fcf5ef2aSThomas Huth 
5379fcf5ef2aSThomas Huth         if (opc3 & 0x12) {
5380fcf5ef2aSThomas Huth             /* Check overflow and/or saturate */
5381fcf5ef2aSThomas Huth             TCGLabel *l1 = gen_new_label();
5382fcf5ef2aSThomas Huth 
5383fcf5ef2aSThomas Huth             if (opc3 & 0x10) {
5384fcf5ef2aSThomas Huth                 /* Start with XER OV disabled, the most likely case */
5385fcf5ef2aSThomas Huth                 tcg_gen_movi_tl(cpu_ov, 0);
5386fcf5ef2aSThomas Huth             }
5387fcf5ef2aSThomas Huth             if (opc3 & 0x01) {
5388fcf5ef2aSThomas Huth                 /* Signed */
5389fcf5ef2aSThomas Huth                 tcg_gen_xor_tl(t1, cpu_gpr[rt], t1);
5390fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1);
5391fcf5ef2aSThomas Huth                 tcg_gen_xor_tl(t1, cpu_gpr[rt], t0);
5392fcf5ef2aSThomas Huth                 tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1);
5393fcf5ef2aSThomas Huth                 if (opc3 & 0x02) {
5394fcf5ef2aSThomas Huth                     /* Saturate */
5395fcf5ef2aSThomas Huth                     tcg_gen_sari_tl(t0, cpu_gpr[rt], 31);
5396fcf5ef2aSThomas Huth                     tcg_gen_xori_tl(t0, t0, 0x7fffffff);
5397fcf5ef2aSThomas Huth                 }
5398fcf5ef2aSThomas Huth             } else {
5399fcf5ef2aSThomas Huth                 /* Unsigned */
5400fcf5ef2aSThomas Huth                 tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
5401fcf5ef2aSThomas Huth                 if (opc3 & 0x02) {
5402fcf5ef2aSThomas Huth                     /* Saturate */
5403fcf5ef2aSThomas Huth                     tcg_gen_movi_tl(t0, UINT32_MAX);
5404fcf5ef2aSThomas Huth                 }
5405fcf5ef2aSThomas Huth             }
5406fcf5ef2aSThomas Huth             if (opc3 & 0x10) {
5407fcf5ef2aSThomas Huth                 /* Check overflow */
5408fcf5ef2aSThomas Huth                 tcg_gen_movi_tl(cpu_ov, 1);
5409fcf5ef2aSThomas Huth                 tcg_gen_movi_tl(cpu_so, 1);
5410fcf5ef2aSThomas Huth             }
5411fcf5ef2aSThomas Huth             gen_set_label(l1);
5412fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_gpr[rt], t0);
5413fcf5ef2aSThomas Huth         }
5414fcf5ef2aSThomas Huth     } else {
5415fcf5ef2aSThomas Huth         tcg_gen_mul_tl(cpu_gpr[rt], t0, t1);
5416fcf5ef2aSThomas Huth     }
5417fcf5ef2aSThomas Huth     if (unlikely(Rc) != 0) {
5418fcf5ef2aSThomas Huth         /* Update Rc0 */
5419fcf5ef2aSThomas Huth         gen_set_Rc0(ctx, cpu_gpr[rt]);
5420fcf5ef2aSThomas Huth     }
5421fcf5ef2aSThomas Huth }
5422fcf5ef2aSThomas Huth 
5423fcf5ef2aSThomas Huth #define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
5424fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx)                               \
5425fcf5ef2aSThomas Huth {                                                                             \
5426fcf5ef2aSThomas Huth     gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode),   \
5427fcf5ef2aSThomas Huth                          rD(ctx->opcode), Rc(ctx->opcode));                   \
5428fcf5ef2aSThomas Huth }
5429fcf5ef2aSThomas Huth 
5430fcf5ef2aSThomas Huth /* macchw    - macchw.    */
5431fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
5432fcf5ef2aSThomas Huth /* macchwo   - macchwo.   */
5433fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
5434fcf5ef2aSThomas Huth /* macchws   - macchws.   */
5435fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
5436fcf5ef2aSThomas Huth /* macchwso  - macchwso.  */
5437fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
5438fcf5ef2aSThomas Huth /* macchwsu  - macchwsu.  */
5439fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
5440fcf5ef2aSThomas Huth /* macchwsuo - macchwsuo. */
5441fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
5442fcf5ef2aSThomas Huth /* macchwu   - macchwu.   */
5443fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
5444fcf5ef2aSThomas Huth /* macchwuo  - macchwuo.  */
5445fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
5446fcf5ef2aSThomas Huth /* machhw    - machhw.    */
5447fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
5448fcf5ef2aSThomas Huth /* machhwo   - machhwo.   */
5449fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
5450fcf5ef2aSThomas Huth /* machhws   - machhws.   */
5451fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
5452fcf5ef2aSThomas Huth /* machhwso  - machhwso.  */
5453fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
5454fcf5ef2aSThomas Huth /* machhwsu  - machhwsu.  */
5455fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
5456fcf5ef2aSThomas Huth /* machhwsuo - machhwsuo. */
5457fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
5458fcf5ef2aSThomas Huth /* machhwu   - machhwu.   */
5459fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
5460fcf5ef2aSThomas Huth /* machhwuo  - machhwuo.  */
5461fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
5462fcf5ef2aSThomas Huth /* maclhw    - maclhw.    */
5463fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
5464fcf5ef2aSThomas Huth /* maclhwo   - maclhwo.   */
5465fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
5466fcf5ef2aSThomas Huth /* maclhws   - maclhws.   */
5467fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
5468fcf5ef2aSThomas Huth /* maclhwso  - maclhwso.  */
5469fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
5470fcf5ef2aSThomas Huth /* maclhwu   - maclhwu.   */
5471fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
5472fcf5ef2aSThomas Huth /* maclhwuo  - maclhwuo.  */
5473fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
5474fcf5ef2aSThomas Huth /* maclhwsu  - maclhwsu.  */
5475fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
5476fcf5ef2aSThomas Huth /* maclhwsuo - maclhwsuo. */
5477fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
5478fcf5ef2aSThomas Huth /* nmacchw   - nmacchw.   */
5479fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
5480fcf5ef2aSThomas Huth /* nmacchwo  - nmacchwo.  */
5481fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
5482fcf5ef2aSThomas Huth /* nmacchws  - nmacchws.  */
5483fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
5484fcf5ef2aSThomas Huth /* nmacchwso - nmacchwso. */
5485fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
5486fcf5ef2aSThomas Huth /* nmachhw   - nmachhw.   */
5487fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
5488fcf5ef2aSThomas Huth /* nmachhwo  - nmachhwo.  */
5489fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
5490fcf5ef2aSThomas Huth /* nmachhws  - nmachhws.  */
5491fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
5492fcf5ef2aSThomas Huth /* nmachhwso - nmachhwso. */
5493fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
5494fcf5ef2aSThomas Huth /* nmaclhw   - nmaclhw.   */
5495fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
5496fcf5ef2aSThomas Huth /* nmaclhwo  - nmaclhwo.  */
5497fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
5498fcf5ef2aSThomas Huth /* nmaclhws  - nmaclhws.  */
5499fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
5500fcf5ef2aSThomas Huth /* nmaclhwso - nmaclhwso. */
5501fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
5502fcf5ef2aSThomas Huth 
5503fcf5ef2aSThomas Huth /* mulchw  - mulchw.  */
5504fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
5505fcf5ef2aSThomas Huth /* mulchwu - mulchwu. */
5506fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
5507fcf5ef2aSThomas Huth /* mulhhw  - mulhhw.  */
5508fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
5509fcf5ef2aSThomas Huth /* mulhhwu - mulhhwu. */
5510fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
5511fcf5ef2aSThomas Huth /* mullhw  - mullhw.  */
5512fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
5513fcf5ef2aSThomas Huth /* mullhwu - mullhwu. */
5514fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
5515fcf5ef2aSThomas Huth 
5516fcf5ef2aSThomas Huth /* mfdcr */
5517fcf5ef2aSThomas Huth static void gen_mfdcr(DisasContext *ctx)
5518fcf5ef2aSThomas Huth {
5519fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
55209f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5521fcf5ef2aSThomas Huth #else
5522fcf5ef2aSThomas Huth     TCGv dcrn;
5523fcf5ef2aSThomas Huth 
55249f0cf041SMatheus Ferst     CHK_SV(ctx);
55257058ff52SRichard Henderson     dcrn = tcg_constant_tl(SPR(ctx->opcode));
5526fcf5ef2aSThomas Huth     gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env, dcrn);
5527fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5528fcf5ef2aSThomas Huth }
5529fcf5ef2aSThomas Huth 
5530fcf5ef2aSThomas Huth /* mtdcr */
5531fcf5ef2aSThomas Huth static void gen_mtdcr(DisasContext *ctx)
5532fcf5ef2aSThomas Huth {
5533fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
55349f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5535fcf5ef2aSThomas Huth #else
5536fcf5ef2aSThomas Huth     TCGv dcrn;
5537fcf5ef2aSThomas Huth 
55389f0cf041SMatheus Ferst     CHK_SV(ctx);
55397058ff52SRichard Henderson     dcrn = tcg_constant_tl(SPR(ctx->opcode));
5540fcf5ef2aSThomas Huth     gen_helper_store_dcr(cpu_env, dcrn, cpu_gpr[rS(ctx->opcode)]);
5541fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5542fcf5ef2aSThomas Huth }
5543fcf5ef2aSThomas Huth 
5544fcf5ef2aSThomas Huth /* mfdcrx */
5545fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5546fcf5ef2aSThomas Huth static void gen_mfdcrx(DisasContext *ctx)
5547fcf5ef2aSThomas Huth {
5548fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
55499f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5550fcf5ef2aSThomas Huth #else
55519f0cf041SMatheus Ferst     CHK_SV(ctx);
5552fcf5ef2aSThomas Huth     gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env,
5553fcf5ef2aSThomas Huth                         cpu_gpr[rA(ctx->opcode)]);
5554fcf5ef2aSThomas Huth     /* Note: Rc update flag set leads to undefined state of Rc0 */
5555fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5556fcf5ef2aSThomas Huth }
5557fcf5ef2aSThomas Huth 
5558fcf5ef2aSThomas Huth /* mtdcrx */
5559fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5560fcf5ef2aSThomas Huth static void gen_mtdcrx(DisasContext *ctx)
5561fcf5ef2aSThomas Huth {
5562fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
55639f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5564fcf5ef2aSThomas Huth #else
55659f0cf041SMatheus Ferst     CHK_SV(ctx);
5566fcf5ef2aSThomas Huth     gen_helper_store_dcr(cpu_env, cpu_gpr[rA(ctx->opcode)],
5567fcf5ef2aSThomas Huth                          cpu_gpr[rS(ctx->opcode)]);
5568fcf5ef2aSThomas Huth     /* Note: Rc update flag set leads to undefined state of Rc0 */
5569fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5570fcf5ef2aSThomas Huth }
5571fcf5ef2aSThomas Huth 
5572fcf5ef2aSThomas Huth /* dccci */
5573fcf5ef2aSThomas Huth static void gen_dccci(DisasContext *ctx)
5574fcf5ef2aSThomas Huth {
55759f0cf041SMatheus Ferst     CHK_SV(ctx);
5576fcf5ef2aSThomas Huth     /* interpreted as no-op */
5577fcf5ef2aSThomas Huth }
5578fcf5ef2aSThomas Huth 
5579fcf5ef2aSThomas Huth /* dcread */
5580fcf5ef2aSThomas Huth static void gen_dcread(DisasContext *ctx)
5581fcf5ef2aSThomas Huth {
5582fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
55839f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5584fcf5ef2aSThomas Huth #else
5585fcf5ef2aSThomas Huth     TCGv EA, val;
5586fcf5ef2aSThomas Huth 
55879f0cf041SMatheus Ferst     CHK_SV(ctx);
5588fcf5ef2aSThomas Huth     gen_set_access_type(ctx, ACCESS_CACHE);
5589fcf5ef2aSThomas Huth     EA = tcg_temp_new();
5590fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, EA);
5591fcf5ef2aSThomas Huth     val = tcg_temp_new();
5592fcf5ef2aSThomas Huth     gen_qemu_ld32u(ctx, val, EA);
5593fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA);
5594fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5595fcf5ef2aSThomas Huth }
5596fcf5ef2aSThomas Huth 
5597fcf5ef2aSThomas Huth /* icbt */
5598fcf5ef2aSThomas Huth static void gen_icbt_40x(DisasContext *ctx)
5599fcf5ef2aSThomas Huth {
5600efe843d8SDavid Gibson     /*
5601efe843d8SDavid Gibson      * interpreted as no-op
5602efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
5603efe843d8SDavid Gibson      *      does not generate any exception
5604fcf5ef2aSThomas Huth      */
5605fcf5ef2aSThomas Huth }
5606fcf5ef2aSThomas Huth 
5607fcf5ef2aSThomas Huth /* iccci */
5608fcf5ef2aSThomas Huth static void gen_iccci(DisasContext *ctx)
5609fcf5ef2aSThomas Huth {
56109f0cf041SMatheus Ferst     CHK_SV(ctx);
5611fcf5ef2aSThomas Huth     /* interpreted as no-op */
5612fcf5ef2aSThomas Huth }
5613fcf5ef2aSThomas Huth 
5614fcf5ef2aSThomas Huth /* icread */
5615fcf5ef2aSThomas Huth static void gen_icread(DisasContext *ctx)
5616fcf5ef2aSThomas Huth {
56179f0cf041SMatheus Ferst     CHK_SV(ctx);
5618fcf5ef2aSThomas Huth     /* interpreted as no-op */
5619fcf5ef2aSThomas Huth }
5620fcf5ef2aSThomas Huth 
5621fcf5ef2aSThomas Huth /* rfci (supervisor only) */
5622fcf5ef2aSThomas Huth static void gen_rfci_40x(DisasContext *ctx)
5623fcf5ef2aSThomas Huth {
5624fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
56259f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5626fcf5ef2aSThomas Huth #else
56279f0cf041SMatheus Ferst     CHK_SV(ctx);
5628fcf5ef2aSThomas Huth     /* Restore CPU state */
5629fcf5ef2aSThomas Huth     gen_helper_40x_rfci(cpu_env);
563059bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
5631fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5632fcf5ef2aSThomas Huth }
5633fcf5ef2aSThomas Huth 
5634fcf5ef2aSThomas Huth static void gen_rfci(DisasContext *ctx)
5635fcf5ef2aSThomas Huth {
5636fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
56379f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5638fcf5ef2aSThomas Huth #else
56399f0cf041SMatheus Ferst     CHK_SV(ctx);
5640fcf5ef2aSThomas Huth     /* Restore CPU state */
5641fcf5ef2aSThomas Huth     gen_helper_rfci(cpu_env);
564259bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
5643fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5644fcf5ef2aSThomas Huth }
5645fcf5ef2aSThomas Huth 
5646fcf5ef2aSThomas Huth /* BookE specific */
5647fcf5ef2aSThomas Huth 
5648fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5649fcf5ef2aSThomas Huth static void gen_rfdi(DisasContext *ctx)
5650fcf5ef2aSThomas Huth {
5651fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
56529f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5653fcf5ef2aSThomas Huth #else
56549f0cf041SMatheus Ferst     CHK_SV(ctx);
5655fcf5ef2aSThomas Huth     /* Restore CPU state */
5656fcf5ef2aSThomas Huth     gen_helper_rfdi(cpu_env);
565759bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
5658fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5659fcf5ef2aSThomas Huth }
5660fcf5ef2aSThomas Huth 
5661fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */
5662fcf5ef2aSThomas Huth static void gen_rfmci(DisasContext *ctx)
5663fcf5ef2aSThomas Huth {
5664fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
56659f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5666fcf5ef2aSThomas Huth #else
56679f0cf041SMatheus Ferst     CHK_SV(ctx);
5668fcf5ef2aSThomas Huth     /* Restore CPU state */
5669fcf5ef2aSThomas Huth     gen_helper_rfmci(cpu_env);
567059bf23faSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT;
5671fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5672fcf5ef2aSThomas Huth }
5673fcf5ef2aSThomas Huth 
5674fcf5ef2aSThomas Huth /* TLB management - PowerPC 405 implementation */
5675fcf5ef2aSThomas Huth 
5676fcf5ef2aSThomas Huth /* tlbre */
5677fcf5ef2aSThomas Huth static void gen_tlbre_40x(DisasContext *ctx)
5678fcf5ef2aSThomas Huth {
5679fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
56809f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5681fcf5ef2aSThomas Huth #else
56829f0cf041SMatheus Ferst     CHK_SV(ctx);
5683fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
5684fcf5ef2aSThomas Huth     case 0:
5685fcf5ef2aSThomas Huth         gen_helper_4xx_tlbre_hi(cpu_gpr[rD(ctx->opcode)], cpu_env,
5686fcf5ef2aSThomas Huth                                 cpu_gpr[rA(ctx->opcode)]);
5687fcf5ef2aSThomas Huth         break;
5688fcf5ef2aSThomas Huth     case 1:
5689fcf5ef2aSThomas Huth         gen_helper_4xx_tlbre_lo(cpu_gpr[rD(ctx->opcode)], cpu_env,
5690fcf5ef2aSThomas Huth                                 cpu_gpr[rA(ctx->opcode)]);
5691fcf5ef2aSThomas Huth         break;
5692fcf5ef2aSThomas Huth     default:
5693fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5694fcf5ef2aSThomas Huth         break;
5695fcf5ef2aSThomas Huth     }
5696fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5697fcf5ef2aSThomas Huth }
5698fcf5ef2aSThomas Huth 
5699fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */
5700fcf5ef2aSThomas Huth static void gen_tlbsx_40x(DisasContext *ctx)
5701fcf5ef2aSThomas Huth {
5702fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
57039f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5704fcf5ef2aSThomas Huth #else
5705fcf5ef2aSThomas Huth     TCGv t0;
5706fcf5ef2aSThomas Huth 
57079f0cf041SMatheus Ferst     CHK_SV(ctx);
5708fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5709fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5710fcf5ef2aSThomas Huth     gen_helper_4xx_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5711fcf5ef2aSThomas Huth     if (Rc(ctx->opcode)) {
5712fcf5ef2aSThomas Huth         TCGLabel *l1 = gen_new_label();
5713fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
5714fcf5ef2aSThomas Huth         tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
5715fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
5716fcf5ef2aSThomas Huth         gen_set_label(l1);
5717fcf5ef2aSThomas Huth     }
5718fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5719fcf5ef2aSThomas Huth }
5720fcf5ef2aSThomas Huth 
5721fcf5ef2aSThomas Huth /* tlbwe */
5722fcf5ef2aSThomas Huth static void gen_tlbwe_40x(DisasContext *ctx)
5723fcf5ef2aSThomas Huth {
5724fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
57259f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5726fcf5ef2aSThomas Huth #else
57279f0cf041SMatheus Ferst     CHK_SV(ctx);
5728fcf5ef2aSThomas Huth 
5729fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
5730fcf5ef2aSThomas Huth     case 0:
5731fcf5ef2aSThomas Huth         gen_helper_4xx_tlbwe_hi(cpu_env, cpu_gpr[rA(ctx->opcode)],
5732fcf5ef2aSThomas Huth                                 cpu_gpr[rS(ctx->opcode)]);
5733fcf5ef2aSThomas Huth         break;
5734fcf5ef2aSThomas Huth     case 1:
5735fcf5ef2aSThomas Huth         gen_helper_4xx_tlbwe_lo(cpu_env, cpu_gpr[rA(ctx->opcode)],
5736fcf5ef2aSThomas Huth                                 cpu_gpr[rS(ctx->opcode)]);
5737fcf5ef2aSThomas Huth         break;
5738fcf5ef2aSThomas Huth     default:
5739fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5740fcf5ef2aSThomas Huth         break;
5741fcf5ef2aSThomas Huth     }
5742fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5743fcf5ef2aSThomas Huth }
5744fcf5ef2aSThomas Huth 
5745fcf5ef2aSThomas Huth /* TLB management - PowerPC 440 implementation */
5746fcf5ef2aSThomas Huth 
5747fcf5ef2aSThomas Huth /* tlbre */
5748fcf5ef2aSThomas Huth static void gen_tlbre_440(DisasContext *ctx)
5749fcf5ef2aSThomas Huth {
5750fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
57519f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5752fcf5ef2aSThomas Huth #else
57539f0cf041SMatheus Ferst     CHK_SV(ctx);
5754fcf5ef2aSThomas Huth 
5755fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
5756fcf5ef2aSThomas Huth     case 0:
5757fcf5ef2aSThomas Huth     case 1:
5758fcf5ef2aSThomas Huth     case 2:
5759fcf5ef2aSThomas Huth         {
57607058ff52SRichard Henderson             TCGv_i32 t0 = tcg_constant_i32(rB(ctx->opcode));
5761fcf5ef2aSThomas Huth             gen_helper_440_tlbre(cpu_gpr[rD(ctx->opcode)], cpu_env,
5762fcf5ef2aSThomas Huth                                  t0, cpu_gpr[rA(ctx->opcode)]);
5763fcf5ef2aSThomas Huth         }
5764fcf5ef2aSThomas Huth         break;
5765fcf5ef2aSThomas Huth     default:
5766fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5767fcf5ef2aSThomas Huth         break;
5768fcf5ef2aSThomas Huth     }
5769fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5770fcf5ef2aSThomas Huth }
5771fcf5ef2aSThomas Huth 
5772fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */
5773fcf5ef2aSThomas Huth static void gen_tlbsx_440(DisasContext *ctx)
5774fcf5ef2aSThomas Huth {
5775fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
57769f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5777fcf5ef2aSThomas Huth #else
5778fcf5ef2aSThomas Huth     TCGv t0;
5779fcf5ef2aSThomas Huth 
57809f0cf041SMatheus Ferst     CHK_SV(ctx);
5781fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5782fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5783fcf5ef2aSThomas Huth     gen_helper_440_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0);
5784fcf5ef2aSThomas Huth     if (Rc(ctx->opcode)) {
5785fcf5ef2aSThomas Huth         TCGLabel *l1 = gen_new_label();
5786fcf5ef2aSThomas Huth         tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so);
5787fcf5ef2aSThomas Huth         tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
5788fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
5789fcf5ef2aSThomas Huth         gen_set_label(l1);
5790fcf5ef2aSThomas Huth     }
5791fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5792fcf5ef2aSThomas Huth }
5793fcf5ef2aSThomas Huth 
5794fcf5ef2aSThomas Huth /* tlbwe */
5795fcf5ef2aSThomas Huth static void gen_tlbwe_440(DisasContext *ctx)
5796fcf5ef2aSThomas Huth {
5797fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
57989f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5799fcf5ef2aSThomas Huth #else
58009f0cf041SMatheus Ferst     CHK_SV(ctx);
5801fcf5ef2aSThomas Huth     switch (rB(ctx->opcode)) {
5802fcf5ef2aSThomas Huth     case 0:
5803fcf5ef2aSThomas Huth     case 1:
5804fcf5ef2aSThomas Huth     case 2:
5805fcf5ef2aSThomas Huth         {
58067058ff52SRichard Henderson             TCGv_i32 t0 = tcg_constant_i32(rB(ctx->opcode));
5807fcf5ef2aSThomas Huth             gen_helper_440_tlbwe(cpu_env, t0, cpu_gpr[rA(ctx->opcode)],
5808fcf5ef2aSThomas Huth                                  cpu_gpr[rS(ctx->opcode)]);
5809fcf5ef2aSThomas Huth         }
5810fcf5ef2aSThomas Huth         break;
5811fcf5ef2aSThomas Huth     default:
5812fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5813fcf5ef2aSThomas Huth         break;
5814fcf5ef2aSThomas Huth     }
5815fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5816fcf5ef2aSThomas Huth }
5817fcf5ef2aSThomas Huth 
5818fcf5ef2aSThomas Huth /* TLB management - PowerPC BookE 2.06 implementation */
5819fcf5ef2aSThomas Huth 
5820fcf5ef2aSThomas Huth /* tlbre */
5821fcf5ef2aSThomas Huth static void gen_tlbre_booke206(DisasContext *ctx)
5822fcf5ef2aSThomas Huth {
5823fcf5ef2aSThomas Huth  #if defined(CONFIG_USER_ONLY)
58249f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5825fcf5ef2aSThomas Huth #else
58269f0cf041SMatheus Ferst    CHK_SV(ctx);
5827fcf5ef2aSThomas Huth     gen_helper_booke206_tlbre(cpu_env);
5828fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5829fcf5ef2aSThomas Huth }
5830fcf5ef2aSThomas Huth 
5831fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */
5832fcf5ef2aSThomas Huth static void gen_tlbsx_booke206(DisasContext *ctx)
5833fcf5ef2aSThomas Huth {
5834fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
58359f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5836fcf5ef2aSThomas Huth #else
5837fcf5ef2aSThomas Huth     TCGv t0;
5838fcf5ef2aSThomas Huth 
58399f0cf041SMatheus Ferst     CHK_SV(ctx);
5840fcf5ef2aSThomas Huth     if (rA(ctx->opcode)) {
5841fcf5ef2aSThomas Huth         t0 = tcg_temp_new();
58429d15d8e1SRichard Henderson         tcg_gen_add_tl(t0, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
5843fcf5ef2aSThomas Huth     } else {
58449d15d8e1SRichard Henderson         t0 = cpu_gpr[rB(ctx->opcode)];
5845fcf5ef2aSThomas Huth     }
5846fcf5ef2aSThomas Huth     gen_helper_booke206_tlbsx(cpu_env, t0);
5847fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5848fcf5ef2aSThomas Huth }
5849fcf5ef2aSThomas Huth 
5850fcf5ef2aSThomas Huth /* tlbwe */
5851fcf5ef2aSThomas Huth static void gen_tlbwe_booke206(DisasContext *ctx)
5852fcf5ef2aSThomas Huth {
5853fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
58549f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5855fcf5ef2aSThomas Huth #else
58569f0cf041SMatheus Ferst     CHK_SV(ctx);
5857fcf5ef2aSThomas Huth     gen_helper_booke206_tlbwe(cpu_env);
5858fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5859fcf5ef2aSThomas Huth }
5860fcf5ef2aSThomas Huth 
5861fcf5ef2aSThomas Huth static void gen_tlbivax_booke206(DisasContext *ctx)
5862fcf5ef2aSThomas Huth {
5863fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
58649f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5865fcf5ef2aSThomas Huth #else
5866fcf5ef2aSThomas Huth     TCGv t0;
5867fcf5ef2aSThomas Huth 
58689f0cf041SMatheus Ferst     CHK_SV(ctx);
5869fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5870fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5871fcf5ef2aSThomas Huth     gen_helper_booke206_tlbivax(cpu_env, t0);
5872fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5873fcf5ef2aSThomas Huth }
5874fcf5ef2aSThomas Huth 
5875fcf5ef2aSThomas Huth static void gen_tlbilx_booke206(DisasContext *ctx)
5876fcf5ef2aSThomas Huth {
5877fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
58789f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5879fcf5ef2aSThomas Huth #else
5880fcf5ef2aSThomas Huth     TCGv t0;
5881fcf5ef2aSThomas Huth 
58829f0cf041SMatheus Ferst     CHK_SV(ctx);
5883fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5884fcf5ef2aSThomas Huth     gen_addr_reg_index(ctx, t0);
5885fcf5ef2aSThomas Huth 
5886fcf5ef2aSThomas Huth     switch ((ctx->opcode >> 21) & 0x3) {
5887fcf5ef2aSThomas Huth     case 0:
5888fcf5ef2aSThomas Huth         gen_helper_booke206_tlbilx0(cpu_env, t0);
5889fcf5ef2aSThomas Huth         break;
5890fcf5ef2aSThomas Huth     case 1:
5891fcf5ef2aSThomas Huth         gen_helper_booke206_tlbilx1(cpu_env, t0);
5892fcf5ef2aSThomas Huth         break;
5893fcf5ef2aSThomas Huth     case 3:
5894fcf5ef2aSThomas Huth         gen_helper_booke206_tlbilx3(cpu_env, t0);
5895fcf5ef2aSThomas Huth         break;
5896fcf5ef2aSThomas Huth     default:
5897fcf5ef2aSThomas Huth         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5898fcf5ef2aSThomas Huth         break;
5899fcf5ef2aSThomas Huth     }
5900fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5901fcf5ef2aSThomas Huth }
5902fcf5ef2aSThomas Huth 
5903fcf5ef2aSThomas Huth /* wrtee */
5904fcf5ef2aSThomas Huth static void gen_wrtee(DisasContext *ctx)
5905fcf5ef2aSThomas Huth {
5906fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
59079f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5908fcf5ef2aSThomas Huth #else
5909fcf5ef2aSThomas Huth     TCGv t0;
5910fcf5ef2aSThomas Huth 
59119f0cf041SMatheus Ferst     CHK_SV(ctx);
5912fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
5913fcf5ef2aSThomas Huth     tcg_gen_andi_tl(t0, cpu_gpr[rD(ctx->opcode)], (1 << MSR_EE));
5914fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
5915fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
59162fdedcbcSMatheus Ferst     gen_ppc_maybe_interrupt(ctx);
5917efe843d8SDavid Gibson     /*
5918efe843d8SDavid Gibson      * Stop translation to have a chance to raise an exception if we
5919efe843d8SDavid Gibson      * just set msr_ee to 1
5920fcf5ef2aSThomas Huth      */
5921d736de8fSRichard Henderson     ctx->base.is_jmp = DISAS_EXIT_UPDATE;
5922fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5923fcf5ef2aSThomas Huth }
5924fcf5ef2aSThomas Huth 
5925fcf5ef2aSThomas Huth /* wrteei */
5926fcf5ef2aSThomas Huth static void gen_wrteei(DisasContext *ctx)
5927fcf5ef2aSThomas Huth {
5928fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
59299f0cf041SMatheus Ferst     GEN_PRIV(ctx);
5930fcf5ef2aSThomas Huth #else
59319f0cf041SMatheus Ferst     CHK_SV(ctx);
5932fcf5ef2aSThomas Huth     if (ctx->opcode & 0x00008000) {
5933fcf5ef2aSThomas Huth         tcg_gen_ori_tl(cpu_msr, cpu_msr, (1 << MSR_EE));
59342fdedcbcSMatheus Ferst         gen_ppc_maybe_interrupt(ctx);
5935fcf5ef2aSThomas Huth         /* Stop translation to have a chance to raise an exception */
5936d736de8fSRichard Henderson         ctx->base.is_jmp = DISAS_EXIT_UPDATE;
5937fcf5ef2aSThomas Huth     } else {
5938fcf5ef2aSThomas Huth         tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
5939fcf5ef2aSThomas Huth     }
5940fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */
5941fcf5ef2aSThomas Huth }
5942fcf5ef2aSThomas Huth 
5943fcf5ef2aSThomas Huth /* PowerPC 440 specific instructions */
5944fcf5ef2aSThomas Huth 
5945fcf5ef2aSThomas Huth /* dlmzb */
5946fcf5ef2aSThomas Huth static void gen_dlmzb(DisasContext *ctx)
5947fcf5ef2aSThomas Huth {
59487058ff52SRichard Henderson     TCGv_i32 t0 = tcg_constant_i32(Rc(ctx->opcode));
5949fcf5ef2aSThomas Huth     gen_helper_dlmzb(cpu_gpr[rA(ctx->opcode)], cpu_env,
5950fcf5ef2aSThomas Huth                      cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
5951fcf5ef2aSThomas Huth }
5952fcf5ef2aSThomas Huth 
5953fcf5ef2aSThomas Huth /* mbar replaces eieio on 440 */
5954fcf5ef2aSThomas Huth static void gen_mbar(DisasContext *ctx)
5955fcf5ef2aSThomas Huth {
5956fcf5ef2aSThomas Huth     /* interpreted as no-op */
5957fcf5ef2aSThomas Huth }
5958fcf5ef2aSThomas Huth 
5959fcf5ef2aSThomas Huth /* msync replaces sync on 440 */
5960fcf5ef2aSThomas Huth static void gen_msync_4xx(DisasContext *ctx)
5961fcf5ef2aSThomas Huth {
596227a3ea7eSBALATON Zoltan     /* Only e500 seems to treat reserved bits as invalid */
596327a3ea7eSBALATON Zoltan     if ((ctx->insns_flags2 & PPC2_BOOKE206) &&
596427a3ea7eSBALATON Zoltan         (ctx->opcode & 0x03FFF801)) {
596527a3ea7eSBALATON Zoltan         gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
596627a3ea7eSBALATON Zoltan     }
596727a3ea7eSBALATON Zoltan     /* otherwise interpreted as no-op */
5968fcf5ef2aSThomas Huth }
5969fcf5ef2aSThomas Huth 
5970fcf5ef2aSThomas Huth /* icbt */
5971fcf5ef2aSThomas Huth static void gen_icbt_440(DisasContext *ctx)
5972fcf5ef2aSThomas Huth {
5973efe843d8SDavid Gibson     /*
5974efe843d8SDavid Gibson      * interpreted as no-op
5975efe843d8SDavid Gibson      * XXX: specification say this is treated as a load by the MMU but
5976efe843d8SDavid Gibson      *      does not generate any exception
5977fcf5ef2aSThomas Huth      */
5978fcf5ef2aSThomas Huth }
5979fcf5ef2aSThomas Huth 
5980fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
5981fcf5ef2aSThomas Huth static void gen_maddld(DisasContext *ctx)
5982fcf5ef2aSThomas Huth {
5983fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
5984fcf5ef2aSThomas Huth 
5985fcf5ef2aSThomas Huth     tcg_gen_mul_i64(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
5986fcf5ef2aSThomas Huth     tcg_gen_add_i64(cpu_gpr[rD(ctx->opcode)], t1, cpu_gpr[rC(ctx->opcode)]);
5987fcf5ef2aSThomas Huth }
5988fcf5ef2aSThomas Huth 
5989fcf5ef2aSThomas Huth /* maddhd maddhdu */
5990fcf5ef2aSThomas Huth static void gen_maddhd_maddhdu(DisasContext *ctx)
5991fcf5ef2aSThomas Huth {
5992fcf5ef2aSThomas Huth     TCGv_i64 lo = tcg_temp_new_i64();
5993fcf5ef2aSThomas Huth     TCGv_i64 hi = tcg_temp_new_i64();
5994fcf5ef2aSThomas Huth     TCGv_i64 t1 = tcg_temp_new_i64();
5995fcf5ef2aSThomas Huth 
5996fcf5ef2aSThomas Huth     if (Rc(ctx->opcode)) {
5997fcf5ef2aSThomas Huth         tcg_gen_mulu2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)],
5998fcf5ef2aSThomas Huth                           cpu_gpr[rB(ctx->opcode)]);
5999fcf5ef2aSThomas Huth         tcg_gen_movi_i64(t1, 0);
6000fcf5ef2aSThomas Huth     } else {
6001fcf5ef2aSThomas Huth         tcg_gen_muls2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)],
6002fcf5ef2aSThomas Huth                           cpu_gpr[rB(ctx->opcode)]);
6003fcf5ef2aSThomas Huth         tcg_gen_sari_i64(t1, cpu_gpr[rC(ctx->opcode)], 63);
6004fcf5ef2aSThomas Huth     }
6005fcf5ef2aSThomas Huth     tcg_gen_add2_i64(t1, cpu_gpr[rD(ctx->opcode)], lo, hi,
6006fcf5ef2aSThomas Huth                      cpu_gpr[rC(ctx->opcode)], t1);
6007fcf5ef2aSThomas Huth }
6008fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */
6009fcf5ef2aSThomas Huth 
6010fcf5ef2aSThomas Huth static void gen_tbegin(DisasContext *ctx)
6011fcf5ef2aSThomas Huth {
6012fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {
6013fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);
6014fcf5ef2aSThomas Huth         return;
6015fcf5ef2aSThomas Huth     }
6016fcf5ef2aSThomas Huth     gen_helper_tbegin(cpu_env);
6017fcf5ef2aSThomas Huth }
6018fcf5ef2aSThomas Huth 
6019fcf5ef2aSThomas Huth #define GEN_TM_NOOP(name)                                      \
6020fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx)               \
6021fcf5ef2aSThomas Huth {                                                              \
6022fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {                          \
6023fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);   \
6024fcf5ef2aSThomas Huth         return;                                                \
6025fcf5ef2aSThomas Huth     }                                                          \
6026efe843d8SDavid Gibson     /*                                                         \
6027efe843d8SDavid Gibson      * Because tbegin always fails in QEMU, these user         \
6028fcf5ef2aSThomas Huth      * space instructions all have a simple implementation:    \
6029fcf5ef2aSThomas Huth      *                                                         \
6030fcf5ef2aSThomas Huth      *     CR[0] = 0b0 || MSR[TS] || 0b0                       \
6031fcf5ef2aSThomas Huth      *           = 0b0 || 0b00    || 0b0                       \
6032fcf5ef2aSThomas Huth      */                                                        \
6033fcf5ef2aSThomas Huth     tcg_gen_movi_i32(cpu_crf[0], 0);                           \
6034fcf5ef2aSThomas Huth }
6035fcf5ef2aSThomas Huth 
6036fcf5ef2aSThomas Huth GEN_TM_NOOP(tend);
6037fcf5ef2aSThomas Huth GEN_TM_NOOP(tabort);
6038fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortwc);
6039fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortwci);
6040fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortdc);
6041fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortdci);
6042fcf5ef2aSThomas Huth GEN_TM_NOOP(tsr);
6043efe843d8SDavid Gibson 
6044b8b4576eSSuraj Jitindar Singh static inline void gen_cp_abort(DisasContext *ctx)
6045b8b4576eSSuraj Jitindar Singh {
6046efe843d8SDavid Gibson     /* Do Nothing */
6047b8b4576eSSuraj Jitindar Singh }
6048fcf5ef2aSThomas Huth 
604980b8c1eeSNikunj A Dadhania #define GEN_CP_PASTE_NOOP(name)                           \
605080b8c1eeSNikunj A Dadhania static inline void gen_##name(DisasContext *ctx)          \
605180b8c1eeSNikunj A Dadhania {                                                         \
6052efe843d8SDavid Gibson     /*                                                    \
6053efe843d8SDavid Gibson      * Generate invalid exception until we have an        \
6054efe843d8SDavid Gibson      * implementation of the copy paste facility          \
605580b8c1eeSNikunj A Dadhania      */                                                   \
605680b8c1eeSNikunj A Dadhania     gen_invalid(ctx);                                     \
605780b8c1eeSNikunj A Dadhania }
605880b8c1eeSNikunj A Dadhania 
605980b8c1eeSNikunj A Dadhania GEN_CP_PASTE_NOOP(copy)
606080b8c1eeSNikunj A Dadhania GEN_CP_PASTE_NOOP(paste)
606180b8c1eeSNikunj A Dadhania 
6062fcf5ef2aSThomas Huth static void gen_tcheck(DisasContext *ctx)
6063fcf5ef2aSThomas Huth {
6064fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {
6065fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);
6066fcf5ef2aSThomas Huth         return;
6067fcf5ef2aSThomas Huth     }
6068efe843d8SDavid Gibson     /*
6069efe843d8SDavid Gibson      * Because tbegin always fails, the tcheck implementation is
6070efe843d8SDavid Gibson      * simple:
6071fcf5ef2aSThomas Huth      *
6072fcf5ef2aSThomas Huth      * CR[CRF] = TDOOMED || MSR[TS] || 0b0
6073fcf5ef2aSThomas Huth      *         = 0b1 || 0b00 || 0b0
6074fcf5ef2aSThomas Huth      */
6075fcf5ef2aSThomas Huth     tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0x8);
6076fcf5ef2aSThomas Huth }
6077fcf5ef2aSThomas Huth 
6078fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
6079fcf5ef2aSThomas Huth #define GEN_TM_PRIV_NOOP(name)                                 \
6080fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx)               \
6081fcf5ef2aSThomas Huth {                                                              \
60829f0cf041SMatheus Ferst     gen_priv_opc(ctx);                                         \
6083fcf5ef2aSThomas Huth }
6084fcf5ef2aSThomas Huth 
6085fcf5ef2aSThomas Huth #else
6086fcf5ef2aSThomas Huth 
6087fcf5ef2aSThomas Huth #define GEN_TM_PRIV_NOOP(name)                                 \
6088fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx)               \
6089fcf5ef2aSThomas Huth {                                                              \
60909f0cf041SMatheus Ferst     CHK_SV(ctx);                                               \
6091fcf5ef2aSThomas Huth     if (unlikely(!ctx->tm_enabled)) {                          \
6092fcf5ef2aSThomas Huth         gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM);   \
6093fcf5ef2aSThomas Huth         return;                                                \
6094fcf5ef2aSThomas Huth     }                                                          \
6095efe843d8SDavid Gibson     /*                                                         \
6096efe843d8SDavid Gibson      * Because tbegin always fails, the implementation is      \
6097fcf5ef2aSThomas Huth      * simple:                                                 \
6098fcf5ef2aSThomas Huth      *                                                         \
6099fcf5ef2aSThomas Huth      *   CR[0] = 0b0 || MSR[TS] || 0b0                         \
6100fcf5ef2aSThomas Huth      *         = 0b0 || 0b00 | 0b0                             \
6101fcf5ef2aSThomas Huth      */                                                        \
6102fcf5ef2aSThomas Huth     tcg_gen_movi_i32(cpu_crf[0], 0);                           \
6103fcf5ef2aSThomas Huth }
6104fcf5ef2aSThomas Huth 
6105fcf5ef2aSThomas Huth #endif
6106fcf5ef2aSThomas Huth 
6107fcf5ef2aSThomas Huth GEN_TM_PRIV_NOOP(treclaim);
6108fcf5ef2aSThomas Huth GEN_TM_PRIV_NOOP(trechkpt);
6109fcf5ef2aSThomas Huth 
61101a404c91SMark Cave-Ayland static inline void get_fpr(TCGv_i64 dst, int regno)
61111a404c91SMark Cave-Ayland {
6112e7d3b272SMark Cave-Ayland     tcg_gen_ld_i64(dst, cpu_env, fpr_offset(regno));
61131a404c91SMark Cave-Ayland }
61141a404c91SMark Cave-Ayland 
61151a404c91SMark Cave-Ayland static inline void set_fpr(int regno, TCGv_i64 src)
61161a404c91SMark Cave-Ayland {
6117e7d3b272SMark Cave-Ayland     tcg_gen_st_i64(src, cpu_env, fpr_offset(regno));
61184b65b6e7SVíctor Colombo     /*
61194b65b6e7SVíctor Colombo      * Before PowerISA v3.1 the result of doubleword 1 of the VSR
61204b65b6e7SVíctor Colombo      * corresponding to the target FPR was undefined. However,
61214b65b6e7SVíctor Colombo      * most (if not all) real hardware were setting the result to 0.
61224b65b6e7SVíctor Colombo      * Starting at ISA v3.1, the result for doubleword 1 is now defined
61234b65b6e7SVíctor Colombo      * to be 0.
61244b65b6e7SVíctor Colombo      */
61254b65b6e7SVíctor Colombo     tcg_gen_st_i64(tcg_constant_i64(0), cpu_env, vsr64_offset(regno, false));
61261a404c91SMark Cave-Ayland }
61271a404c91SMark Cave-Ayland 
6128c4a18dbfSMark Cave-Ayland static inline void get_avr64(TCGv_i64 dst, int regno, bool high)
6129c4a18dbfSMark Cave-Ayland {
613037da91f1SMark Cave-Ayland     tcg_gen_ld_i64(dst, cpu_env, avr64_offset(regno, high));
6131c4a18dbfSMark Cave-Ayland }
6132c4a18dbfSMark Cave-Ayland 
6133c4a18dbfSMark Cave-Ayland static inline void set_avr64(int regno, TCGv_i64 src, bool high)
6134c4a18dbfSMark Cave-Ayland {
613537da91f1SMark Cave-Ayland     tcg_gen_st_i64(src, cpu_env, avr64_offset(regno, high));
6136c4a18dbfSMark Cave-Ayland }
6137c4a18dbfSMark Cave-Ayland 
6138c9826ae9SRichard Henderson /*
6139f2aabda8SRichard Henderson  * Helpers for decodetree used by !function for decoding arguments.
6140f2aabda8SRichard Henderson  */
6141d39b2cc7SLuis Pires static int times_2(DisasContext *ctx, int x)
6142d39b2cc7SLuis Pires {
6143d39b2cc7SLuis Pires     return x * 2;
6144d39b2cc7SLuis Pires }
6145d39b2cc7SLuis Pires 
6146f2aabda8SRichard Henderson static int times_4(DisasContext *ctx, int x)
6147f2aabda8SRichard Henderson {
6148f2aabda8SRichard Henderson     return x * 4;
6149f2aabda8SRichard Henderson }
6150f2aabda8SRichard Henderson 
6151e10271e1SMatheus Ferst static int times_16(DisasContext *ctx, int x)
6152e10271e1SMatheus Ferst {
6153e10271e1SMatheus Ferst     return x * 16;
6154e10271e1SMatheus Ferst }
6155e10271e1SMatheus Ferst 
6156670f1da3SVíctor Colombo static int64_t dw_compose_ea(DisasContext *ctx, int x)
6157670f1da3SVíctor Colombo {
6158670f1da3SVíctor Colombo     return deposit64(0xfffffffffffffe00, 3, 6, x);
6159670f1da3SVíctor Colombo }
6160670f1da3SVíctor Colombo 
6161f2aabda8SRichard Henderson /*
6162c9826ae9SRichard Henderson  * Helpers for trans_* functions to check for specific insns flags.
6163c9826ae9SRichard Henderson  * Use token pasting to ensure that we use the proper flag with the
6164c9826ae9SRichard Henderson  * proper variable.
6165c9826ae9SRichard Henderson  */
6166c9826ae9SRichard Henderson #define REQUIRE_INSNS_FLAGS(CTX, NAME) \
6167c9826ae9SRichard Henderson     do {                                                \
6168c9826ae9SRichard Henderson         if (((CTX)->insns_flags & PPC_##NAME) == 0) {   \
6169c9826ae9SRichard Henderson             return false;                               \
6170c9826ae9SRichard Henderson         }                                               \
6171c9826ae9SRichard Henderson     } while (0)
6172c9826ae9SRichard Henderson 
6173c9826ae9SRichard Henderson #define REQUIRE_INSNS_FLAGS2(CTX, NAME) \
6174c9826ae9SRichard Henderson     do {                                                \
6175c9826ae9SRichard Henderson         if (((CTX)->insns_flags2 & PPC2_##NAME) == 0) { \
6176c9826ae9SRichard Henderson             return false;                               \
6177c9826ae9SRichard Henderson         }                                               \
6178c9826ae9SRichard Henderson     } while (0)
6179c9826ae9SRichard Henderson 
6180c9826ae9SRichard Henderson /* Then special-case the check for 64-bit so that we elide code for ppc32. */
6181c9826ae9SRichard Henderson #if TARGET_LONG_BITS == 32
6182c9826ae9SRichard Henderson # define REQUIRE_64BIT(CTX)  return false
6183c9826ae9SRichard Henderson #else
6184c9826ae9SRichard Henderson # define REQUIRE_64BIT(CTX)  REQUIRE_INSNS_FLAGS(CTX, 64B)
6185c9826ae9SRichard Henderson #endif
6186c9826ae9SRichard Henderson 
6187e2205a46SBruno Larsen #define REQUIRE_VECTOR(CTX)                             \
6188e2205a46SBruno Larsen     do {                                                \
6189e2205a46SBruno Larsen         if (unlikely(!(CTX)->altivec_enabled)) {        \
6190e2205a46SBruno Larsen             gen_exception((CTX), POWERPC_EXCP_VPU);     \
6191e2205a46SBruno Larsen             return true;                                \
6192e2205a46SBruno Larsen         }                                               \
6193e2205a46SBruno Larsen     } while (0)
6194e2205a46SBruno Larsen 
61958226cb2dSBruno Larsen (billionai) #define REQUIRE_VSX(CTX)                                \
61968226cb2dSBruno Larsen (billionai)     do {                                                \
61978226cb2dSBruno Larsen (billionai)         if (unlikely(!(CTX)->vsx_enabled)) {            \
61988226cb2dSBruno Larsen (billionai)             gen_exception((CTX), POWERPC_EXCP_VSXU);    \
61998226cb2dSBruno Larsen (billionai)             return true;                                \
62008226cb2dSBruno Larsen (billionai)         }                                               \
62018226cb2dSBruno Larsen (billionai)     } while (0)
62028226cb2dSBruno Larsen (billionai) 
620386057426SFernando Valle #define REQUIRE_FPU(ctx)                                \
620486057426SFernando Valle     do {                                                \
620586057426SFernando Valle         if (unlikely(!(ctx)->fpu_enabled)) {            \
620686057426SFernando Valle             gen_exception((ctx), POWERPC_EXCP_FPU);     \
620786057426SFernando Valle             return true;                                \
620886057426SFernando Valle         }                                               \
620986057426SFernando Valle     } while (0)
621086057426SFernando Valle 
6211fc34e81aSMatheus Ferst #if !defined(CONFIG_USER_ONLY)
6212fc34e81aSMatheus Ferst #define REQUIRE_SV(CTX)             \
6213fc34e81aSMatheus Ferst     do {                            \
6214fc34e81aSMatheus Ferst         if (unlikely((CTX)->pr)) {  \
6215fc34e81aSMatheus Ferst             gen_priv_opc(CTX);      \
6216fc34e81aSMatheus Ferst             return true;            \
6217fc34e81aSMatheus Ferst         }                           \
6218fc34e81aSMatheus Ferst     } while (0)
6219fc34e81aSMatheus Ferst 
6220fc34e81aSMatheus Ferst #define REQUIRE_HV(CTX)                             \
6221fc34e81aSMatheus Ferst     do {                                            \
6222e8db3cc7SMatheus Ferst         if (unlikely((CTX)->pr || !(CTX)->hv)) {    \
6223fc34e81aSMatheus Ferst             gen_priv_opc(CTX);                      \
6224fc34e81aSMatheus Ferst             return true;                            \
6225fc34e81aSMatheus Ferst         }                                           \
6226fc34e81aSMatheus Ferst     } while (0)
6227fc34e81aSMatheus Ferst #else
6228fc34e81aSMatheus Ferst #define REQUIRE_SV(CTX) do { gen_priv_opc(CTX); return true; } while (0)
6229fc34e81aSMatheus Ferst #define REQUIRE_HV(CTX) do { gen_priv_opc(CTX); return true; } while (0)
6230fc34e81aSMatheus Ferst #endif
6231fc34e81aSMatheus Ferst 
6232f2aabda8SRichard Henderson /*
6233f2aabda8SRichard Henderson  * Helpers for implementing sets of trans_* functions.
6234f2aabda8SRichard Henderson  * Defer the implementation of NAME to FUNC, with optional extra arguments.
6235f2aabda8SRichard Henderson  */
6236f2aabda8SRichard Henderson #define TRANS(NAME, FUNC, ...) \
6237f2aabda8SRichard Henderson     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
6238f2aabda8SRichard Henderson     { return FUNC(ctx, a, __VA_ARGS__); }
623919f0862dSLuis Pires #define TRANS_FLAGS(FLAGS, NAME, FUNC, ...) \
624019f0862dSLuis Pires     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
624119f0862dSLuis Pires     {                                                          \
624219f0862dSLuis Pires         REQUIRE_INSNS_FLAGS(ctx, FLAGS);                       \
624319f0862dSLuis Pires         return FUNC(ctx, a, __VA_ARGS__);                      \
624419f0862dSLuis Pires     }
624519f0862dSLuis Pires #define TRANS_FLAGS2(FLAGS2, NAME, FUNC, ...) \
624619f0862dSLuis Pires     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
624719f0862dSLuis Pires     {                                                          \
624819f0862dSLuis Pires         REQUIRE_INSNS_FLAGS2(ctx, FLAGS2);                     \
624919f0862dSLuis Pires         return FUNC(ctx, a, __VA_ARGS__);                      \
625019f0862dSLuis Pires     }
6251f2aabda8SRichard Henderson 
6252f2aabda8SRichard Henderson #define TRANS64(NAME, FUNC, ...) \
6253f2aabda8SRichard Henderson     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
6254f2aabda8SRichard Henderson     { REQUIRE_64BIT(ctx); return FUNC(ctx, a, __VA_ARGS__); }
625519f0862dSLuis Pires #define TRANS64_FLAGS2(FLAGS2, NAME, FUNC, ...) \
625619f0862dSLuis Pires     static bool trans_##NAME(DisasContext *ctx, arg_##NAME *a) \
625719f0862dSLuis Pires     {                                                          \
625819f0862dSLuis Pires         REQUIRE_64BIT(ctx);                                    \
625919f0862dSLuis Pires         REQUIRE_INSNS_FLAGS2(ctx, FLAGS2);                     \
626019f0862dSLuis Pires         return FUNC(ctx, a, __VA_ARGS__);                      \
626119f0862dSLuis Pires     }
6262f2aabda8SRichard Henderson 
6263f2aabda8SRichard Henderson /* TODO: More TRANS* helpers for extra insn_flags checks. */
6264f2aabda8SRichard Henderson 
6265f2aabda8SRichard Henderson 
626699082815SRichard Henderson #include "decode-insn32.c.inc"
626799082815SRichard Henderson #include "decode-insn64.c.inc"
6268565cb109SGustavo Romero #include "power8-pmu-regs.c.inc"
6269565cb109SGustavo Romero 
6270725b2d4dSFernando Eckhardt Valle /*
6271725b2d4dSFernando Eckhardt Valle  * Incorporate CIA into the constant when R=1.
6272725b2d4dSFernando Eckhardt Valle  * Validate that when R=1, RA=0.
6273725b2d4dSFernando Eckhardt Valle  */
6274725b2d4dSFernando Eckhardt Valle static bool resolve_PLS_D(DisasContext *ctx, arg_D *d, arg_PLS_D *a)
6275725b2d4dSFernando Eckhardt Valle {
6276725b2d4dSFernando Eckhardt Valle     d->rt = a->rt;
6277725b2d4dSFernando Eckhardt Valle     d->ra = a->ra;
6278725b2d4dSFernando Eckhardt Valle     d->si = a->si;
6279725b2d4dSFernando Eckhardt Valle     if (a->r) {
6280725b2d4dSFernando Eckhardt Valle         if (unlikely(a->ra != 0)) {
6281725b2d4dSFernando Eckhardt Valle             gen_invalid(ctx);
6282725b2d4dSFernando Eckhardt Valle             return false;
6283725b2d4dSFernando Eckhardt Valle         }
6284725b2d4dSFernando Eckhardt Valle         d->si += ctx->cia;
6285725b2d4dSFernando Eckhardt Valle     }
6286725b2d4dSFernando Eckhardt Valle     return true;
6287725b2d4dSFernando Eckhardt Valle }
6288725b2d4dSFernando Eckhardt Valle 
628999082815SRichard Henderson #include "translate/fixedpoint-impl.c.inc"
629099082815SRichard Henderson 
6291139c1837SPaolo Bonzini #include "translate/fp-impl.c.inc"
6292fcf5ef2aSThomas Huth 
6293139c1837SPaolo Bonzini #include "translate/vmx-impl.c.inc"
6294fcf5ef2aSThomas Huth 
6295139c1837SPaolo Bonzini #include "translate/vsx-impl.c.inc"
6296fcf5ef2aSThomas Huth 
6297139c1837SPaolo Bonzini #include "translate/dfp-impl.c.inc"
6298fcf5ef2aSThomas Huth 
6299139c1837SPaolo Bonzini #include "translate/spe-impl.c.inc"
6300fcf5ef2aSThomas Huth 
63011f26c751SDaniel Henrique Barboza #include "translate/branch-impl.c.inc"
63021f26c751SDaniel Henrique Barboza 
630398f43417SMatheus Ferst #include "translate/processor-ctrl-impl.c.inc"
630498f43417SMatheus Ferst 
6305016b6e1dSLeandro Lupori #include "translate/storage-ctrl-impl.c.inc"
6306016b6e1dSLeandro Lupori 
630720e2d04eSLeandro Lupori /* Handles lfdp */
63085cb091a4SNikunj A Dadhania static void gen_dform39(DisasContext *ctx)
63095cb091a4SNikunj A Dadhania {
631020e2d04eSLeandro Lupori     if ((ctx->opcode & 0x3) == 0) {
63115cb091a4SNikunj A Dadhania         if (ctx->insns_flags2 & PPC2_ISA205) {
63125cb091a4SNikunj A Dadhania             return gen_lfdp(ctx);
63135cb091a4SNikunj A Dadhania         }
63145cb091a4SNikunj A Dadhania     }
63155cb091a4SNikunj A Dadhania     return gen_invalid(ctx);
63165cb091a4SNikunj A Dadhania }
63175cb091a4SNikunj A Dadhania 
631820e2d04eSLeandro Lupori /* Handles stfdp */
6319e3001664SNikunj A Dadhania static void gen_dform3D(DisasContext *ctx)
6320e3001664SNikunj A Dadhania {
632120e2d04eSLeandro Lupori     if ((ctx->opcode & 3) == 0) { /* DS-FORM */
632220e2d04eSLeandro Lupori         /* stfdp */
6323e3001664SNikunj A Dadhania         if (ctx->insns_flags2 & PPC2_ISA205) {
6324e3001664SNikunj A Dadhania             return gen_stfdp(ctx);
6325e3001664SNikunj A Dadhania         }
6326e3001664SNikunj A Dadhania     }
6327e3001664SNikunj A Dadhania     return gen_invalid(ctx);
6328e3001664SNikunj A Dadhania }
6329e3001664SNikunj A Dadhania 
63309d69cfa2SLijun Pan #if defined(TARGET_PPC64)
63319d69cfa2SLijun Pan /* brd */
63329d69cfa2SLijun Pan static void gen_brd(DisasContext *ctx)
63339d69cfa2SLijun Pan {
63349d69cfa2SLijun Pan     tcg_gen_bswap64_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
63359d69cfa2SLijun Pan }
63369d69cfa2SLijun Pan 
63379d69cfa2SLijun Pan /* brw */
63389d69cfa2SLijun Pan static void gen_brw(DisasContext *ctx)
63399d69cfa2SLijun Pan {
63409d69cfa2SLijun Pan     tcg_gen_bswap64_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
63419d69cfa2SLijun Pan     tcg_gen_rotli_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 32);
63429d69cfa2SLijun Pan 
63439d69cfa2SLijun Pan }
63449d69cfa2SLijun Pan 
63459d69cfa2SLijun Pan /* brh */
63469d69cfa2SLijun Pan static void gen_brh(DisasContext *ctx)
63479d69cfa2SLijun Pan {
6348491b3ccaSPhilippe Mathieu-Daudé     TCGv_i64 mask = tcg_constant_i64(0x00ff00ff00ff00ffull);
63499d69cfa2SLijun Pan     TCGv_i64 t1 = tcg_temp_new_i64();
63509d69cfa2SLijun Pan     TCGv_i64 t2 = tcg_temp_new_i64();
63519d69cfa2SLijun Pan 
63529d69cfa2SLijun Pan     tcg_gen_shri_i64(t1, cpu_gpr[rS(ctx->opcode)], 8);
6353491b3ccaSPhilippe Mathieu-Daudé     tcg_gen_and_i64(t2, t1, mask);
6354491b3ccaSPhilippe Mathieu-Daudé     tcg_gen_and_i64(t1, cpu_gpr[rS(ctx->opcode)], mask);
63559d69cfa2SLijun Pan     tcg_gen_shli_i64(t1, t1, 8);
63569d69cfa2SLijun Pan     tcg_gen_or_i64(cpu_gpr[rA(ctx->opcode)], t1, t2);
63579d69cfa2SLijun Pan }
63589d69cfa2SLijun Pan #endif
63599d69cfa2SLijun Pan 
6360fcf5ef2aSThomas Huth static opcode_t opcodes[] = {
63619d69cfa2SLijun Pan #if defined(TARGET_PPC64)
63629d69cfa2SLijun Pan GEN_HANDLER_E(brd, 0x1F, 0x1B, 0x05, 0x0000F801, PPC_NONE, PPC2_ISA310),
63639d69cfa2SLijun Pan GEN_HANDLER_E(brw, 0x1F, 0x1B, 0x04, 0x0000F801, PPC_NONE, PPC2_ISA310),
63649d69cfa2SLijun Pan GEN_HANDLER_E(brh, 0x1F, 0x1B, 0x06, 0x0000F801, PPC_NONE, PPC2_ISA310),
63659d69cfa2SLijun Pan #endif
6366fcf5ef2aSThomas Huth GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE),
6367fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6368fcf5ef2aSThomas Huth GEN_HANDLER_E(cmpeqb, 0x1F, 0x00, 0x07, 0x00600000, PPC_NONE, PPC2_ISA300),
6369fcf5ef2aSThomas Huth #endif
6370fcf5ef2aSThomas Huth GEN_HANDLER_E(cmpb, 0x1F, 0x1C, 0x0F, 0x00000001, PPC_NONE, PPC2_ISA205),
6371fcf5ef2aSThomas Huth GEN_HANDLER_E(cmprb, 0x1F, 0x00, 0x06, 0x00400001, PPC_NONE, PPC2_ISA300),
6372fcf5ef2aSThomas Huth GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL),
6373fcf5ef2aSThomas Huth GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6374fcf5ef2aSThomas Huth GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6375fcf5ef2aSThomas Huth GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER),
6376fcf5ef2aSThomas Huth GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER),
6377fcf5ef2aSThomas Huth GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER),
6378fcf5ef2aSThomas Huth GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER),
6379fcf5ef2aSThomas Huth GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6380fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6381fcf5ef2aSThomas Huth GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B),
6382fcf5ef2aSThomas Huth #endif
6383fcf5ef2aSThomas Huth GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER),
6384fcf5ef2aSThomas Huth GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER),
6385fcf5ef2aSThomas Huth GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6386fcf5ef2aSThomas Huth GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6387fcf5ef2aSThomas Huth GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6388fcf5ef2aSThomas Huth GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER),
6389fcf5ef2aSThomas Huth GEN_HANDLER_E(cnttzw, 0x1F, 0x1A, 0x10, 0x00000000, PPC_NONE, PPC2_ISA300),
639080b8c1eeSNikunj A Dadhania GEN_HANDLER_E(copy, 0x1F, 0x06, 0x18, 0x03C00001, PPC_NONE, PPC2_ISA300),
6391b8b4576eSSuraj Jitindar Singh GEN_HANDLER_E(cp_abort, 0x1F, 0x06, 0x1A, 0x03FFF801, PPC_NONE, PPC2_ISA300),
639280b8c1eeSNikunj A Dadhania GEN_HANDLER_E(paste, 0x1F, 0x06, 0x1C, 0x03C00000, PPC_NONE, PPC2_ISA300),
6393fcf5ef2aSThomas Huth GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER),
6394fcf5ef2aSThomas Huth GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER),
6395fcf5ef2aSThomas Huth GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6396fcf5ef2aSThomas Huth GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6397fcf5ef2aSThomas Huth GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6398fcf5ef2aSThomas Huth GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6399fcf5ef2aSThomas Huth GEN_HANDLER(popcntb, 0x1F, 0x1A, 0x03, 0x0000F801, PPC_POPCNTB),
6400fcf5ef2aSThomas Huth GEN_HANDLER(popcntw, 0x1F, 0x1A, 0x0b, 0x0000F801, PPC_POPCNTWD),
6401fcf5ef2aSThomas Huth GEN_HANDLER_E(prtyw, 0x1F, 0x1A, 0x04, 0x0000F801, PPC_NONE, PPC2_ISA205),
6402fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6403fcf5ef2aSThomas Huth GEN_HANDLER(popcntd, 0x1F, 0x1A, 0x0F, 0x0000F801, PPC_POPCNTWD),
6404fcf5ef2aSThomas Huth GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B),
6405fcf5ef2aSThomas Huth GEN_HANDLER_E(cnttzd, 0x1F, 0x1A, 0x11, 0x00000000, PPC_NONE, PPC2_ISA300),
6406fcf5ef2aSThomas Huth GEN_HANDLER_E(darn, 0x1F, 0x13, 0x17, 0x001CF801, PPC_NONE, PPC2_ISA300),
6407fcf5ef2aSThomas Huth GEN_HANDLER_E(prtyd, 0x1F, 0x1A, 0x05, 0x0000F801, PPC_NONE, PPC2_ISA205),
6408fcf5ef2aSThomas Huth GEN_HANDLER_E(bpermd, 0x1F, 0x1C, 0x07, 0x00000001, PPC_NONE, PPC2_PERM_ISA206),
6409fcf5ef2aSThomas Huth #endif
6410fcf5ef2aSThomas Huth GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6411fcf5ef2aSThomas Huth GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6412fcf5ef2aSThomas Huth GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6413fcf5ef2aSThomas Huth GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER),
6414fcf5ef2aSThomas Huth GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER),
6415fcf5ef2aSThomas Huth GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER),
6416fcf5ef2aSThomas Huth GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER),
6417fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6418fcf5ef2aSThomas Huth GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B),
6419fcf5ef2aSThomas Huth GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B),
6420fcf5ef2aSThomas Huth GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B),
6421fcf5ef2aSThomas Huth GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B),
6422fcf5ef2aSThomas Huth GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B),
6423fcf5ef2aSThomas Huth GEN_HANDLER2_E(extswsli0, "extswsli", 0x1F, 0x1A, 0x1B, 0x00000000,
6424fcf5ef2aSThomas Huth                PPC_NONE, PPC2_ISA300),
6425fcf5ef2aSThomas Huth GEN_HANDLER2_E(extswsli1, "extswsli", 0x1F, 0x1B, 0x1B, 0x00000000,
6426fcf5ef2aSThomas Huth                PPC_NONE, PPC2_ISA300),
6427fcf5ef2aSThomas Huth #endif
64285cb091a4SNikunj A Dadhania /* handles lfdp, lxsd, lxssp */
64295cb091a4SNikunj A Dadhania GEN_HANDLER_E(dform39, 0x39, 0xFF, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA205),
643072b70d5cSLucas Mateus Castro (alqotel) /* handles stfdp, stxsd, stxssp */
6431e3001664SNikunj A Dadhania GEN_HANDLER_E(dform3D, 0x3D, 0xFF, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA205),
6432fcf5ef2aSThomas Huth GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6433fcf5ef2aSThomas Huth GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER),
6434fcf5ef2aSThomas Huth GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING),
6435fcf5ef2aSThomas Huth GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING),
6436fcf5ef2aSThomas Huth GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING),
6437fcf5ef2aSThomas Huth GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING),
6438c8fd8373SCédric Le Goater GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x01FFF801, PPC_MEM_EIEIO),
6439fcf5ef2aSThomas Huth GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM),
6440fcf5ef2aSThomas Huth GEN_HANDLER_E(lbarx, 0x1F, 0x14, 0x01, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
6441fcf5ef2aSThomas Huth GEN_HANDLER_E(lharx, 0x1F, 0x14, 0x03, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
6442fcf5ef2aSThomas Huth GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000000, PPC_RES),
6443a68a6146SBalamuruhan S GEN_HANDLER_E(lwat, 0x1F, 0x06, 0x12, 0x00000001, PPC_NONE, PPC2_ISA300),
6444a3401188SBalamuruhan S GEN_HANDLER_E(stwat, 0x1F, 0x06, 0x16, 0x00000001, PPC_NONE, PPC2_ISA300),
6445fcf5ef2aSThomas Huth GEN_HANDLER_E(stbcx_, 0x1F, 0x16, 0x15, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
6446fcf5ef2aSThomas Huth GEN_HANDLER_E(sthcx_, 0x1F, 0x16, 0x16, 0, PPC_NONE, PPC2_ATOMIC_ISA206),
6447fcf5ef2aSThomas Huth GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES),
6448fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6449a68a6146SBalamuruhan S GEN_HANDLER_E(ldat, 0x1F, 0x06, 0x13, 0x00000001, PPC_NONE, PPC2_ISA300),
6450a3401188SBalamuruhan S GEN_HANDLER_E(stdat, 0x1F, 0x06, 0x17, 0x00000001, PPC_NONE, PPC2_ISA300),
6451fcf5ef2aSThomas Huth GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000000, PPC_64B),
6452fcf5ef2aSThomas Huth GEN_HANDLER_E(lqarx, 0x1F, 0x14, 0x08, 0, PPC_NONE, PPC2_LSQ_ISA207),
6453fcf5ef2aSThomas Huth GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B),
6454fcf5ef2aSThomas Huth GEN_HANDLER_E(stqcx_, 0x1F, 0x16, 0x05, 0, PPC_NONE, PPC2_LSQ_ISA207),
6455fcf5ef2aSThomas Huth #endif
6456fcf5ef2aSThomas Huth GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC),
64570c9717ffSNicholas Piggin /* ISA v3.0 changed the extended opcode from 62 to 30 */
64580c9717ffSNicholas Piggin GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x039FF801, PPC_WAIT),
64590c9717ffSNicholas Piggin GEN_HANDLER_E(wait, 0x1F, 0x1E, 0x00, 0x039CF801, PPC_NONE, PPC2_ISA300),
6460fcf5ef2aSThomas Huth GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
6461fcf5ef2aSThomas Huth GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
6462fcf5ef2aSThomas Huth GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW),
6463fcf5ef2aSThomas Huth GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW),
6464fcf5ef2aSThomas Huth GEN_HANDLER_E(bctar, 0x13, 0x10, 0x11, 0x0000E000, PPC_NONE, PPC2_BCTAR_ISA207),
6465fcf5ef2aSThomas Huth GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER),
6466fcf5ef2aSThomas Huth GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW),
6467fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6468fcf5ef2aSThomas Huth GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B),
64693c89b8d6SNicholas Piggin #if !defined(CONFIG_USER_ONLY)
64703c89b8d6SNicholas Piggin /* Top bit of opc2 corresponds with low bit of LEV, so use two handlers */
64713c89b8d6SNicholas Piggin GEN_HANDLER_E(scv, 0x11, 0x10, 0xFF, 0x03FFF01E, PPC_NONE, PPC2_ISA300),
64723c89b8d6SNicholas Piggin GEN_HANDLER_E(scv, 0x11, 0x00, 0xFF, 0x03FFF01E, PPC_NONE, PPC2_ISA300),
64733c89b8d6SNicholas Piggin GEN_HANDLER_E(rfscv, 0x13, 0x12, 0x02, 0x03FF8001, PPC_NONE, PPC2_ISA300),
64743c89b8d6SNicholas Piggin #endif
6475cdee0e72SNikunj A Dadhania GEN_HANDLER_E(stop, 0x13, 0x12, 0x0b, 0x03FFF801, PPC_NONE, PPC2_ISA300),
6476fcf5ef2aSThomas Huth GEN_HANDLER_E(doze, 0x13, 0x12, 0x0c, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
6477fcf5ef2aSThomas Huth GEN_HANDLER_E(nap, 0x13, 0x12, 0x0d, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
6478fcf5ef2aSThomas Huth GEN_HANDLER_E(sleep, 0x13, 0x12, 0x0e, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
6479fcf5ef2aSThomas Huth GEN_HANDLER_E(rvwinkle, 0x13, 0x12, 0x0f, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206),
6480fcf5ef2aSThomas Huth GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H),
6481fcf5ef2aSThomas Huth #endif
64823c89b8d6SNicholas Piggin /* Top bit of opc2 corresponds with low bit of LEV, so use two handlers */
64833c89b8d6SNicholas Piggin GEN_HANDLER(sc, 0x11, 0x11, 0xFF, 0x03FFF01D, PPC_FLOW),
64843c89b8d6SNicholas Piggin GEN_HANDLER(sc, 0x11, 0x01, 0xFF, 0x03FFF01D, PPC_FLOW),
6485fcf5ef2aSThomas Huth GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW),
6486fcf5ef2aSThomas Huth GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW),
6487fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6488fcf5ef2aSThomas Huth GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B),
6489fcf5ef2aSThomas Huth GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B),
6490fcf5ef2aSThomas Huth #endif
6491fcf5ef2aSThomas Huth GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC),
6492fcf5ef2aSThomas Huth GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC),
6493fcf5ef2aSThomas Huth GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC),
6494fcf5ef2aSThomas Huth GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC),
6495fcf5ef2aSThomas Huth GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB),
6496fcf5ef2aSThomas Huth GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC),
6497fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6498fcf5ef2aSThomas Huth GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B),
6499fcf5ef2aSThomas Huth GEN_HANDLER_E(setb, 0x1F, 0x00, 0x04, 0x0003F801, PPC_NONE, PPC2_ISA300),
6500b63d0434SNikunj A Dadhania GEN_HANDLER_E(mcrxrx, 0x1F, 0x00, 0x12, 0x007FF801, PPC_NONE, PPC2_ISA300),
6501fcf5ef2aSThomas Huth #endif
6502fcf5ef2aSThomas Huth GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001EF801, PPC_MISC),
6503fcf5ef2aSThomas Huth GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000000, PPC_MISC),
6504fcf5ef2aSThomas Huth GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE),
650550728199SRoman Kapl GEN_HANDLER_E(dcbfep, 0x1F, 0x1F, 0x03, 0x03C00001, PPC_NONE, PPC2_BOOKE206),
6506fcf5ef2aSThomas Huth GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE),
6507fcf5ef2aSThomas Huth GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE),
650850728199SRoman Kapl GEN_HANDLER_E(dcbstep, 0x1F, 0x1F, 0x01, 0x03E00001, PPC_NONE, PPC2_BOOKE206),
6509fcf5ef2aSThomas Huth GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x00000001, PPC_CACHE),
651050728199SRoman Kapl GEN_HANDLER_E(dcbtep, 0x1F, 0x1F, 0x09, 0x00000001, PPC_NONE, PPC2_BOOKE206),
6511fcf5ef2aSThomas Huth GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x00000001, PPC_CACHE),
651250728199SRoman Kapl GEN_HANDLER_E(dcbtstep, 0x1F, 0x1F, 0x07, 0x00000001, PPC_NONE, PPC2_BOOKE206),
6513fcf5ef2aSThomas Huth GEN_HANDLER_E(dcbtls, 0x1F, 0x06, 0x05, 0x02000001, PPC_BOOKE, PPC2_BOOKE206),
6514e64645baSBernhard Beschow GEN_HANDLER_E(dcblc, 0x1F, 0x06, 0x0c, 0x02000001, PPC_BOOKE, PPC2_BOOKE206),
6515fcf5ef2aSThomas Huth GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZ),
651650728199SRoman Kapl GEN_HANDLER_E(dcbzep, 0x1F, 0x1F, 0x1F, 0x03C00001, PPC_NONE, PPC2_BOOKE206),
6517fcf5ef2aSThomas Huth GEN_HANDLER(dst, 0x1F, 0x16, 0x0A, 0x01800001, PPC_ALTIVEC),
651899d45f8fSBALATON Zoltan GEN_HANDLER(dstst, 0x1F, 0x16, 0x0B, 0x01800001, PPC_ALTIVEC),
6519fcf5ef2aSThomas Huth GEN_HANDLER(dss, 0x1F, 0x16, 0x19, 0x019FF801, PPC_ALTIVEC),
6520fcf5ef2aSThomas Huth GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI),
652150728199SRoman Kapl GEN_HANDLER_E(icbiep, 0x1F, 0x1F, 0x1E, 0x03E00001, PPC_NONE, PPC2_BOOKE206),
6522fcf5ef2aSThomas Huth GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA),
6523fcf5ef2aSThomas Huth GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT),
6524fcf5ef2aSThomas Huth GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT),
6525fcf5ef2aSThomas Huth GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT),
6526fcf5ef2aSThomas Huth GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT),
6527fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6528fcf5ef2aSThomas Huth GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B),
6529fcf5ef2aSThomas Huth GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
6530fcf5ef2aSThomas Huth              PPC_SEGMENT_64B),
6531fcf5ef2aSThomas Huth GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B),
6532fcf5ef2aSThomas Huth GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
6533fcf5ef2aSThomas Huth              PPC_SEGMENT_64B),
6534fcf5ef2aSThomas Huth #endif
6535fcf5ef2aSThomas Huth GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA),
6536efe843d8SDavid Gibson /*
6537efe843d8SDavid Gibson  * XXX Those instructions will need to be handled differently for
6538efe843d8SDavid Gibson  * different ISA versions
6539efe843d8SDavid Gibson  */
6540fcf5ef2aSThomas Huth GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC),
6541fcf5ef2aSThomas Huth GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN),
6542fcf5ef2aSThomas Huth GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN),
6543fcf5ef2aSThomas Huth GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB),
6544fcf5ef2aSThomas Huth GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB),
6545fcf5ef2aSThomas Huth GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI),
6546fcf5ef2aSThomas Huth GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA),
6547fcf5ef2aSThomas Huth GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR),
6548fcf5ef2aSThomas Huth GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR),
6549fcf5ef2aSThomas Huth GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX),
6550fcf5ef2aSThomas Huth GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX),
6551fcf5ef2aSThomas Huth GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON),
6552fcf5ef2aSThomas Huth GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON),
6553fcf5ef2aSThomas Huth GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT),
6554fcf5ef2aSThomas Huth GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON),
6555fcf5ef2aSThomas Huth GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON),
6556fcf5ef2aSThomas Huth GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP),
6557fcf5ef2aSThomas Huth GEN_HANDLER_E(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE, PPC2_BOOKE206),
6558fcf5ef2aSThomas Huth GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI),
6559fcf5ef2aSThomas Huth GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI),
6560fcf5ef2aSThomas Huth GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB),
6561fcf5ef2aSThomas Huth GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB),
6562fcf5ef2aSThomas Huth GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB),
6563fcf5ef2aSThomas Huth GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE),
6564fcf5ef2aSThomas Huth GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE),
6565fcf5ef2aSThomas Huth GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE),
6566fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbre_booke206, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001,
6567fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
6568fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbsx_booke206, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000,
6569fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
6570fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbwe_booke206, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001,
6571fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
6572fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbivax_booke206, "tlbivax", 0x1F, 0x12, 0x18, 0x00000001,
6573fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
6574fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbilx_booke206, "tlbilx", 0x1F, 0x12, 0x00, 0x03800001,
6575fcf5ef2aSThomas Huth                PPC_NONE, PPC2_BOOKE206),
6576fcf5ef2aSThomas Huth GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE),
6577fcf5ef2aSThomas Huth GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000E7C01, PPC_WRTEE),
6578fcf5ef2aSThomas Huth GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC),
6579fcf5ef2aSThomas Huth GEN_HANDLER_E(mbar, 0x1F, 0x16, 0x1a, 0x001FF801,
6580fcf5ef2aSThomas Huth               PPC_BOOKE, PPC2_BOOKE206),
658127a3ea7eSBALATON Zoltan GEN_HANDLER(msync_4xx, 0x1F, 0x16, 0x12, 0x039FF801, PPC_BOOKE),
6582fcf5ef2aSThomas Huth GEN_HANDLER2_E(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001,
6583fcf5ef2aSThomas Huth                PPC_BOOKE, PPC2_BOOKE206),
65840c8d8c8bSBALATON Zoltan GEN_HANDLER2(icbt_440, "icbt", 0x1F, 0x06, 0x08, 0x03E00001,
65850c8d8c8bSBALATON Zoltan              PPC_440_SPEC),
6586fcf5ef2aSThomas Huth GEN_HANDLER(lvsl, 0x1f, 0x06, 0x00, 0x00000001, PPC_ALTIVEC),
6587fcf5ef2aSThomas Huth GEN_HANDLER(lvsr, 0x1f, 0x06, 0x01, 0x00000001, PPC_ALTIVEC),
6588fcf5ef2aSThomas Huth GEN_HANDLER(mfvscr, 0x04, 0x2, 0x18, 0x001ff800, PPC_ALTIVEC),
6589fcf5ef2aSThomas Huth GEN_HANDLER(mtvscr, 0x04, 0x2, 0x19, 0x03ff0000, PPC_ALTIVEC),
6590fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6591fcf5ef2aSThomas Huth GEN_HANDLER_E(maddhd_maddhdu, 0x04, 0x18, 0xFF, 0x00000000, PPC_NONE,
6592fcf5ef2aSThomas Huth               PPC2_ISA300),
6593fcf5ef2aSThomas Huth GEN_HANDLER_E(maddld, 0x04, 0x19, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA300),
6594fcf5ef2aSThomas Huth #endif
6595fcf5ef2aSThomas Huth 
6596fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_ADD
6597fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_ADD_CONST
6598fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov)         \
6599fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER),
6600fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val,                        \
6601fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
6602fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER),
6603fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
6604fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
6605fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
6606fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
6607fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
6608fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
6609fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
6610fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
66114c5920afSSuraj Jitindar Singh GEN_HANDLER_E(addex, 0x1F, 0x0A, 0x05, 0x00000000, PPC_NONE, PPC2_ISA300),
6612fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
6613fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
6614fcf5ef2aSThomas Huth 
6615fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_DIVW
6616fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov)                      \
6617fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER)
6618fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0),
6619fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1),
6620fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0),
6621fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1),
6622fcf5ef2aSThomas Huth GEN_HANDLER_E(divwe, 0x1F, 0x0B, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206),
6623fcf5ef2aSThomas Huth GEN_HANDLER_E(divweo, 0x1F, 0x0B, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206),
6624fcf5ef2aSThomas Huth GEN_HANDLER_E(divweu, 0x1F, 0x0B, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206),
6625fcf5ef2aSThomas Huth GEN_HANDLER_E(divweuo, 0x1F, 0x0B, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206),
6626fcf5ef2aSThomas Huth GEN_HANDLER_E(modsw, 0x1F, 0x0B, 0x18, 0x00000001, PPC_NONE, PPC2_ISA300),
6627fcf5ef2aSThomas Huth GEN_HANDLER_E(moduw, 0x1F, 0x0B, 0x08, 0x00000001, PPC_NONE, PPC2_ISA300),
6628fcf5ef2aSThomas Huth 
6629fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6630fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_DIVD
6631fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov)                      \
6632fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
6633fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0),
6634fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1),
6635fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0),
6636fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1),
6637fcf5ef2aSThomas Huth 
6638fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeu, 0x1F, 0x09, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206),
6639fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeuo, 0x1F, 0x09, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206),
6640fcf5ef2aSThomas Huth GEN_HANDLER_E(divde, 0x1F, 0x09, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206),
6641fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeo, 0x1F, 0x09, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206),
6642fcf5ef2aSThomas Huth GEN_HANDLER_E(modsd, 0x1F, 0x09, 0x18, 0x00000001, PPC_NONE, PPC2_ISA300),
6643fcf5ef2aSThomas Huth GEN_HANDLER_E(modud, 0x1F, 0x09, 0x08, 0x00000001, PPC_NONE, PPC2_ISA300),
6644fcf5ef2aSThomas Huth 
6645fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_MUL_HELPER
6646fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MUL_HELPER(name, opc3)                                  \
6647fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)
6648fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00),
6649fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02),
6650fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17),
6651fcf5ef2aSThomas Huth #endif
6652fcf5ef2aSThomas Huth 
6653fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_SUBF
6654fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_SUBF_CONST
6655fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov)        \
6656fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER),
6657fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val,                       \
6658fcf5ef2aSThomas Huth                                 add_ca, compute_ca, compute_ov)               \
6659fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER),
6660fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
6661fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
6662fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
6663fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
6664fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
6665fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
6666fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
6667fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
6668fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
6669fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
6670fcf5ef2aSThomas Huth 
6671fcf5ef2aSThomas Huth #undef GEN_LOGICAL1
6672fcf5ef2aSThomas Huth #undef GEN_LOGICAL2
6673fcf5ef2aSThomas Huth #define GEN_LOGICAL2(name, tcg_op, opc, type)                                 \
6674fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type)
6675fcf5ef2aSThomas Huth #define GEN_LOGICAL1(name, tcg_op, opc, type)                                 \
6676fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)
6677fcf5ef2aSThomas Huth GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER),
6678fcf5ef2aSThomas Huth GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER),
6679fcf5ef2aSThomas Huth GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER),
6680fcf5ef2aSThomas Huth GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER),
6681fcf5ef2aSThomas Huth GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER),
6682fcf5ef2aSThomas Huth GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER),
6683fcf5ef2aSThomas Huth GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER),
6684fcf5ef2aSThomas Huth GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER),
6685fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6686fcf5ef2aSThomas Huth GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B),
6687fcf5ef2aSThomas Huth #endif
6688fcf5ef2aSThomas Huth 
6689fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6690fcf5ef2aSThomas Huth #undef GEN_PPC64_R2
6691fcf5ef2aSThomas Huth #undef GEN_PPC64_R4
6692fcf5ef2aSThomas Huth #define GEN_PPC64_R2(name, opc1, opc2)                                        \
6693fcf5ef2aSThomas Huth GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
6694fcf5ef2aSThomas Huth GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
6695fcf5ef2aSThomas Huth              PPC_64B)
6696fcf5ef2aSThomas Huth #define GEN_PPC64_R4(name, opc1, opc2)                                        \
6697fcf5ef2aSThomas Huth GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\
6698fcf5ef2aSThomas Huth GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000,   \
6699fcf5ef2aSThomas Huth              PPC_64B),                                                        \
6700fcf5ef2aSThomas Huth GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
6701fcf5ef2aSThomas Huth              PPC_64B),                                                        \
6702fcf5ef2aSThomas Huth GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000,   \
6703fcf5ef2aSThomas Huth              PPC_64B)
6704fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicl, 0x1E, 0x00),
6705fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicr, 0x1E, 0x02),
6706fcf5ef2aSThomas Huth GEN_PPC64_R4(rldic, 0x1E, 0x04),
6707fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcl, 0x1E, 0x08),
6708fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcr, 0x1E, 0x09),
6709fcf5ef2aSThomas Huth GEN_PPC64_R4(rldimi, 0x1E, 0x06),
6710fcf5ef2aSThomas Huth #endif
6711fcf5ef2aSThomas Huth 
6712fcf5ef2aSThomas Huth #undef GEN_LDX_E
6713fcf5ef2aSThomas Huth #define GEN_LDX_E(name, ldop, opc2, opc3, type, type2, chk)                   \
6714fcf5ef2aSThomas Huth GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000001, type, type2),
6715fcf5ef2aSThomas Huth 
6716fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6717fcf5ef2aSThomas Huth GEN_LDX_E(ldbr, ld64ur_i64, 0x14, 0x10, PPC_NONE, PPC2_DBRX, CHK_NONE)
6718fcf5ef2aSThomas Huth 
6719fcf5ef2aSThomas Huth /* HV/P7 and later only */
6720fcf5ef2aSThomas Huth GEN_LDX_HVRM(ldcix, ld64_i64, 0x15, 0x1b, PPC_CILDST)
6721fcf5ef2aSThomas Huth GEN_LDX_HVRM(lwzcix, ld32u, 0x15, 0x18, PPC_CILDST)
6722fcf5ef2aSThomas Huth GEN_LDX_HVRM(lhzcix, ld16u, 0x15, 0x19, PPC_CILDST)
6723fcf5ef2aSThomas Huth GEN_LDX_HVRM(lbzcix, ld8u, 0x15, 0x1a, PPC_CILDST)
6724fcf5ef2aSThomas Huth #endif
6725fcf5ef2aSThomas Huth GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER)
6726fcf5ef2aSThomas Huth GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER)
6727fcf5ef2aSThomas Huth 
672850728199SRoman Kapl /* External PID based load */
672950728199SRoman Kapl #undef GEN_LDEPX
673050728199SRoman Kapl #define GEN_LDEPX(name, ldop, opc2, opc3)                                     \
673150728199SRoman Kapl GEN_HANDLER_E(name##epx, 0x1F, opc2, opc3,                                    \
673250728199SRoman Kapl               0x00000001, PPC_NONE, PPC2_BOOKE206),
673350728199SRoman Kapl 
673450728199SRoman Kapl GEN_LDEPX(lb, DEF_MEMOP(MO_UB), 0x1F, 0x02)
673550728199SRoman Kapl GEN_LDEPX(lh, DEF_MEMOP(MO_UW), 0x1F, 0x08)
673650728199SRoman Kapl GEN_LDEPX(lw, DEF_MEMOP(MO_UL), 0x1F, 0x00)
673750728199SRoman Kapl #if defined(TARGET_PPC64)
6738fc313c64SFrédéric Pétrot GEN_LDEPX(ld, DEF_MEMOP(MO_UQ), 0x1D, 0x00)
673950728199SRoman Kapl #endif
674050728199SRoman Kapl 
6741fcf5ef2aSThomas Huth #undef GEN_STX_E
6742fcf5ef2aSThomas Huth #define GEN_STX_E(name, stop, opc2, opc3, type, type2, chk)                   \
67430123d3cbSBALATON Zoltan GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000000, type, type2),
6744fcf5ef2aSThomas Huth 
6745fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
6746fcf5ef2aSThomas Huth GEN_STX_E(stdbr, st64r_i64, 0x14, 0x14, PPC_NONE, PPC2_DBRX, CHK_NONE)
6747fcf5ef2aSThomas Huth GEN_STX_HVRM(stdcix, st64_i64, 0x15, 0x1f, PPC_CILDST)
6748fcf5ef2aSThomas Huth GEN_STX_HVRM(stwcix, st32, 0x15, 0x1c, PPC_CILDST)
6749fcf5ef2aSThomas Huth GEN_STX_HVRM(sthcix, st16, 0x15, 0x1d, PPC_CILDST)
6750fcf5ef2aSThomas Huth GEN_STX_HVRM(stbcix, st8, 0x15, 0x1e, PPC_CILDST)
6751fcf5ef2aSThomas Huth #endif
6752fcf5ef2aSThomas Huth GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER)
6753fcf5ef2aSThomas Huth GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER)
6754fcf5ef2aSThomas Huth 
675550728199SRoman Kapl #undef GEN_STEPX
675650728199SRoman Kapl #define GEN_STEPX(name, ldop, opc2, opc3)                                     \
675750728199SRoman Kapl GEN_HANDLER_E(name##epx, 0x1F, opc2, opc3,                                    \
675850728199SRoman Kapl               0x00000001, PPC_NONE, PPC2_BOOKE206),
675950728199SRoman Kapl 
676050728199SRoman Kapl GEN_STEPX(stb, DEF_MEMOP(MO_UB), 0x1F, 0x06)
676150728199SRoman Kapl GEN_STEPX(sth, DEF_MEMOP(MO_UW), 0x1F, 0x0C)
676250728199SRoman Kapl GEN_STEPX(stw, DEF_MEMOP(MO_UL), 0x1F, 0x04)
676350728199SRoman Kapl #if defined(TARGET_PPC64)
6764fc313c64SFrédéric Pétrot GEN_STEPX(std, DEF_MEMOP(MO_UQ), 0x1D, 0x04)
676550728199SRoman Kapl #endif
676650728199SRoman Kapl 
6767fcf5ef2aSThomas Huth #undef GEN_CRLOGIC
6768fcf5ef2aSThomas Huth #define GEN_CRLOGIC(name, tcg_op, opc)                                        \
6769fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)
6770fcf5ef2aSThomas Huth GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08),
6771fcf5ef2aSThomas Huth GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04),
6772fcf5ef2aSThomas Huth GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09),
6773fcf5ef2aSThomas Huth GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07),
6774fcf5ef2aSThomas Huth GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01),
6775fcf5ef2aSThomas Huth GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E),
6776fcf5ef2aSThomas Huth GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D),
6777fcf5ef2aSThomas Huth GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06),
6778fcf5ef2aSThomas Huth 
6779fcf5ef2aSThomas Huth #undef GEN_MAC_HANDLER
6780fcf5ef2aSThomas Huth #define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
6781fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)
6782fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchw, 0x0C, 0x05),
6783fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwo, 0x0C, 0x15),
6784fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchws, 0x0C, 0x07),
6785fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwso, 0x0C, 0x17),
6786fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06),
6787fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16),
6788fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwu, 0x0C, 0x04),
6789fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14),
6790fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhw, 0x0C, 0x01),
6791fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwo, 0x0C, 0x11),
6792fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhws, 0x0C, 0x03),
6793fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwso, 0x0C, 0x13),
6794fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02),
6795fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12),
6796fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwu, 0x0C, 0x00),
6797fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10),
6798fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D),
6799fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D),
6800fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F),
6801fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F),
6802fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C),
6803fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C),
6804fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E),
6805fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E),
6806fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05),
6807fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15),
6808fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07),
6809fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17),
6810fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01),
6811fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11),
6812fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03),
6813fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13),
6814fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D),
6815fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D),
6816fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F),
6817fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F),
6818fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchw, 0x08, 0x05),
6819fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchwu, 0x08, 0x04),
6820fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhw, 0x08, 0x01),
6821fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00),
6822fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhw, 0x08, 0x0D),
6823fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C),
6824fcf5ef2aSThomas Huth 
6825fcf5ef2aSThomas Huth GEN_HANDLER2_E(tbegin, "tbegin", 0x1F, 0x0E, 0x14, 0x01DFF800, \
6826fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6827fcf5ef2aSThomas Huth GEN_HANDLER2_E(tend,   "tend",   0x1F, 0x0E, 0x15, 0x01FFF800, \
6828fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6829fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabort, "tabort", 0x1F, 0x0E, 0x1C, 0x03E0F800, \
6830fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6831fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortwc, "tabortwc", 0x1F, 0x0E, 0x18, 0x00000000, \
6832fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6833fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortwci, "tabortwci", 0x1F, 0x0E, 0x1A, 0x00000000, \
6834fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6835fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortdc, "tabortdc", 0x1F, 0x0E, 0x19, 0x00000000, \
6836fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6837fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortdci, "tabortdci", 0x1F, 0x0E, 0x1B, 0x00000000, \
6838fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6839fcf5ef2aSThomas Huth GEN_HANDLER2_E(tsr, "tsr", 0x1F, 0x0E, 0x17, 0x03DFF800, \
6840fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6841fcf5ef2aSThomas Huth GEN_HANDLER2_E(tcheck, "tcheck", 0x1F, 0x0E, 0x16, 0x007FF800, \
6842fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6843fcf5ef2aSThomas Huth GEN_HANDLER2_E(treclaim, "treclaim", 0x1F, 0x0E, 0x1D, 0x03E0F800, \
6844fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6845fcf5ef2aSThomas Huth GEN_HANDLER2_E(trechkpt, "trechkpt", 0x1F, 0x0E, 0x1F, 0x03FFF800, \
6846fcf5ef2aSThomas Huth                PPC_NONE, PPC2_TM),
6847fcf5ef2aSThomas Huth 
6848139c1837SPaolo Bonzini #include "translate/fp-ops.c.inc"
6849fcf5ef2aSThomas Huth 
6850139c1837SPaolo Bonzini #include "translate/vmx-ops.c.inc"
6851fcf5ef2aSThomas Huth 
6852139c1837SPaolo Bonzini #include "translate/vsx-ops.c.inc"
6853fcf5ef2aSThomas Huth 
6854139c1837SPaolo Bonzini #include "translate/spe-ops.c.inc"
6855fcf5ef2aSThomas Huth };
6856fcf5ef2aSThomas Huth 
68577468e2c8SBruno Larsen (billionai) /*****************************************************************************/
68587468e2c8SBruno Larsen (billionai) /* Opcode types */
68597468e2c8SBruno Larsen (billionai) enum {
68607468e2c8SBruno Larsen (billionai)     PPC_DIRECT   = 0, /* Opcode routine        */
68617468e2c8SBruno Larsen (billionai)     PPC_INDIRECT = 1, /* Indirect opcode table */
68627468e2c8SBruno Larsen (billionai) };
68637468e2c8SBruno Larsen (billionai) 
68647468e2c8SBruno Larsen (billionai) #define PPC_OPCODE_MASK 0x3
68657468e2c8SBruno Larsen (billionai) 
68667468e2c8SBruno Larsen (billionai) static inline int is_indirect_opcode(void *handler)
68677468e2c8SBruno Larsen (billionai) {
68687468e2c8SBruno Larsen (billionai)     return ((uintptr_t)handler & PPC_OPCODE_MASK) == PPC_INDIRECT;
68697468e2c8SBruno Larsen (billionai) }
68707468e2c8SBruno Larsen (billionai) 
68717468e2c8SBruno Larsen (billionai) static inline opc_handler_t **ind_table(void *handler)
68727468e2c8SBruno Larsen (billionai) {
68737468e2c8SBruno Larsen (billionai)     return (opc_handler_t **)((uintptr_t)handler & ~PPC_OPCODE_MASK);
68747468e2c8SBruno Larsen (billionai) }
68757468e2c8SBruno Larsen (billionai) 
68767468e2c8SBruno Larsen (billionai) /* Instruction table creation */
68777468e2c8SBruno Larsen (billionai) /* Opcodes tables creation */
68787468e2c8SBruno Larsen (billionai) static void fill_new_table(opc_handler_t **table, int len)
68797468e2c8SBruno Larsen (billionai) {
68807468e2c8SBruno Larsen (billionai)     int i;
68817468e2c8SBruno Larsen (billionai) 
68827468e2c8SBruno Larsen (billionai)     for (i = 0; i < len; i++) {
68837468e2c8SBruno Larsen (billionai)         table[i] = &invalid_handler;
68847468e2c8SBruno Larsen (billionai)     }
68857468e2c8SBruno Larsen (billionai) }
68867468e2c8SBruno Larsen (billionai) 
68877468e2c8SBruno Larsen (billionai) static int create_new_table(opc_handler_t **table, unsigned char idx)
68887468e2c8SBruno Larsen (billionai) {
68897468e2c8SBruno Larsen (billionai)     opc_handler_t **tmp;
68907468e2c8SBruno Larsen (billionai) 
68917468e2c8SBruno Larsen (billionai)     tmp = g_new(opc_handler_t *, PPC_CPU_INDIRECT_OPCODES_LEN);
68927468e2c8SBruno Larsen (billionai)     fill_new_table(tmp, PPC_CPU_INDIRECT_OPCODES_LEN);
68937468e2c8SBruno Larsen (billionai)     table[idx] = (opc_handler_t *)((uintptr_t)tmp | PPC_INDIRECT);
68947468e2c8SBruno Larsen (billionai) 
68957468e2c8SBruno Larsen (billionai)     return 0;
68967468e2c8SBruno Larsen (billionai) }
68977468e2c8SBruno Larsen (billionai) 
68987468e2c8SBruno Larsen (billionai) static int insert_in_table(opc_handler_t **table, unsigned char idx,
68997468e2c8SBruno Larsen (billionai)                             opc_handler_t *handler)
69007468e2c8SBruno Larsen (billionai) {
69017468e2c8SBruno Larsen (billionai)     if (table[idx] != &invalid_handler) {
69027468e2c8SBruno Larsen (billionai)         return -1;
69037468e2c8SBruno Larsen (billionai)     }
69047468e2c8SBruno Larsen (billionai)     table[idx] = handler;
69057468e2c8SBruno Larsen (billionai) 
69067468e2c8SBruno Larsen (billionai)     return 0;
69077468e2c8SBruno Larsen (billionai) }
69087468e2c8SBruno Larsen (billionai) 
69097468e2c8SBruno Larsen (billionai) static int register_direct_insn(opc_handler_t **ppc_opcodes,
69107468e2c8SBruno Larsen (billionai)                                 unsigned char idx, opc_handler_t *handler)
69117468e2c8SBruno Larsen (billionai) {
69127468e2c8SBruno Larsen (billionai)     if (insert_in_table(ppc_opcodes, idx, handler) < 0) {
69137468e2c8SBruno Larsen (billionai)         printf("*** ERROR: opcode %02x already assigned in main "
69147468e2c8SBruno Larsen (billionai)                "opcode table\n", idx);
69157468e2c8SBruno Larsen (billionai)         return -1;
69167468e2c8SBruno Larsen (billionai)     }
69177468e2c8SBruno Larsen (billionai) 
69187468e2c8SBruno Larsen (billionai)     return 0;
69197468e2c8SBruno Larsen (billionai) }
69207468e2c8SBruno Larsen (billionai) 
69217468e2c8SBruno Larsen (billionai) static int register_ind_in_table(opc_handler_t **table,
69227468e2c8SBruno Larsen (billionai)                                  unsigned char idx1, unsigned char idx2,
69237468e2c8SBruno Larsen (billionai)                                  opc_handler_t *handler)
69247468e2c8SBruno Larsen (billionai) {
69257468e2c8SBruno Larsen (billionai)     if (table[idx1] == &invalid_handler) {
69267468e2c8SBruno Larsen (billionai)         if (create_new_table(table, idx1) < 0) {
69277468e2c8SBruno Larsen (billionai)             printf("*** ERROR: unable to create indirect table "
69287468e2c8SBruno Larsen (billionai)                    "idx=%02x\n", idx1);
69297468e2c8SBruno Larsen (billionai)             return -1;
69307468e2c8SBruno Larsen (billionai)         }
69317468e2c8SBruno Larsen (billionai)     } else {
69327468e2c8SBruno Larsen (billionai)         if (!is_indirect_opcode(table[idx1])) {
69337468e2c8SBruno Larsen (billionai)             printf("*** ERROR: idx %02x already assigned to a direct "
69347468e2c8SBruno Larsen (billionai)                    "opcode\n", idx1);
69357468e2c8SBruno Larsen (billionai)             return -1;
69367468e2c8SBruno Larsen (billionai)         }
69377468e2c8SBruno Larsen (billionai)     }
69387468e2c8SBruno Larsen (billionai)     if (handler != NULL &&
69397468e2c8SBruno Larsen (billionai)         insert_in_table(ind_table(table[idx1]), idx2, handler) < 0) {
69407468e2c8SBruno Larsen (billionai)         printf("*** ERROR: opcode %02x already assigned in "
69417468e2c8SBruno Larsen (billionai)                "opcode table %02x\n", idx2, idx1);
69427468e2c8SBruno Larsen (billionai)         return -1;
69437468e2c8SBruno Larsen (billionai)     }
69447468e2c8SBruno Larsen (billionai) 
69457468e2c8SBruno Larsen (billionai)     return 0;
69467468e2c8SBruno Larsen (billionai) }
69477468e2c8SBruno Larsen (billionai) 
69487468e2c8SBruno Larsen (billionai) static int register_ind_insn(opc_handler_t **ppc_opcodes,
69497468e2c8SBruno Larsen (billionai)                              unsigned char idx1, unsigned char idx2,
69507468e2c8SBruno Larsen (billionai)                              opc_handler_t *handler)
69517468e2c8SBruno Larsen (billionai) {
69527468e2c8SBruno Larsen (billionai)     return register_ind_in_table(ppc_opcodes, idx1, idx2, handler);
69537468e2c8SBruno Larsen (billionai) }
69547468e2c8SBruno Larsen (billionai) 
69557468e2c8SBruno Larsen (billionai) static int register_dblind_insn(opc_handler_t **ppc_opcodes,
69567468e2c8SBruno Larsen (billionai)                                 unsigned char idx1, unsigned char idx2,
69577468e2c8SBruno Larsen (billionai)                                 unsigned char idx3, opc_handler_t *handler)
69587468e2c8SBruno Larsen (billionai) {
69597468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(ppc_opcodes, idx1, idx2, NULL) < 0) {
69607468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to join indirect table idx "
69617468e2c8SBruno Larsen (billionai)                "[%02x-%02x]\n", idx1, idx2);
69627468e2c8SBruno Larsen (billionai)         return -1;
69637468e2c8SBruno Larsen (billionai)     }
69647468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(ind_table(ppc_opcodes[idx1]), idx2, idx3,
69657468e2c8SBruno Larsen (billionai)                               handler) < 0) {
69667468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to insert opcode "
69677468e2c8SBruno Larsen (billionai)                "[%02x-%02x-%02x]\n", idx1, idx2, idx3);
69687468e2c8SBruno Larsen (billionai)         return -1;
69697468e2c8SBruno Larsen (billionai)     }
69707468e2c8SBruno Larsen (billionai) 
69717468e2c8SBruno Larsen (billionai)     return 0;
69727468e2c8SBruno Larsen (billionai) }
69737468e2c8SBruno Larsen (billionai) 
69747468e2c8SBruno Larsen (billionai) static int register_trplind_insn(opc_handler_t **ppc_opcodes,
69757468e2c8SBruno Larsen (billionai)                                  unsigned char idx1, unsigned char idx2,
69767468e2c8SBruno Larsen (billionai)                                  unsigned char idx3, unsigned char idx4,
69777468e2c8SBruno Larsen (billionai)                                  opc_handler_t *handler)
69787468e2c8SBruno Larsen (billionai) {
69797468e2c8SBruno Larsen (billionai)     opc_handler_t **table;
69807468e2c8SBruno Larsen (billionai) 
69817468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(ppc_opcodes, idx1, idx2, NULL) < 0) {
69827468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to join indirect table idx "
69837468e2c8SBruno Larsen (billionai)                "[%02x-%02x]\n", idx1, idx2);
69847468e2c8SBruno Larsen (billionai)         return -1;
69857468e2c8SBruno Larsen (billionai)     }
69867468e2c8SBruno Larsen (billionai)     table = ind_table(ppc_opcodes[idx1]);
69877468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(table, idx2, idx3, NULL) < 0) {
69887468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to join 2nd-level indirect table idx "
69897468e2c8SBruno Larsen (billionai)                "[%02x-%02x-%02x]\n", idx1, idx2, idx3);
69907468e2c8SBruno Larsen (billionai)         return -1;
69917468e2c8SBruno Larsen (billionai)     }
69927468e2c8SBruno Larsen (billionai)     table = ind_table(table[idx2]);
69937468e2c8SBruno Larsen (billionai)     if (register_ind_in_table(table, idx3, idx4, handler) < 0) {
69947468e2c8SBruno Larsen (billionai)         printf("*** ERROR: unable to insert opcode "
69957468e2c8SBruno Larsen (billionai)                "[%02x-%02x-%02x-%02x]\n", idx1, idx2, idx3, idx4);
69967468e2c8SBruno Larsen (billionai)         return -1;
69977468e2c8SBruno Larsen (billionai)     }
69987468e2c8SBruno Larsen (billionai)     return 0;
69997468e2c8SBruno Larsen (billionai) }
70007468e2c8SBruno Larsen (billionai) static int register_insn(opc_handler_t **ppc_opcodes, opcode_t *insn)
70017468e2c8SBruno Larsen (billionai) {
70027468e2c8SBruno Larsen (billionai)     if (insn->opc2 != 0xFF) {
70037468e2c8SBruno Larsen (billionai)         if (insn->opc3 != 0xFF) {
70047468e2c8SBruno Larsen (billionai)             if (insn->opc4 != 0xFF) {
70057468e2c8SBruno Larsen (billionai)                 if (register_trplind_insn(ppc_opcodes, insn->opc1, insn->opc2,
70067468e2c8SBruno Larsen (billionai)                                           insn->opc3, insn->opc4,
70077468e2c8SBruno Larsen (billionai)                                           &insn->handler) < 0) {
70087468e2c8SBruno Larsen (billionai)                     return -1;
70097468e2c8SBruno Larsen (billionai)                 }
70107468e2c8SBruno Larsen (billionai)             } else {
70117468e2c8SBruno Larsen (billionai)                 if (register_dblind_insn(ppc_opcodes, insn->opc1, insn->opc2,
70127468e2c8SBruno Larsen (billionai)                                          insn->opc3, &insn->handler) < 0) {
70137468e2c8SBruno Larsen (billionai)                     return -1;
70147468e2c8SBruno Larsen (billionai)                 }
70157468e2c8SBruno Larsen (billionai)             }
70167468e2c8SBruno Larsen (billionai)         } else {
70177468e2c8SBruno Larsen (billionai)             if (register_ind_insn(ppc_opcodes, insn->opc1,
70187468e2c8SBruno Larsen (billionai)                                   insn->opc2, &insn->handler) < 0) {
70197468e2c8SBruno Larsen (billionai)                 return -1;
70207468e2c8SBruno Larsen (billionai)             }
70217468e2c8SBruno Larsen (billionai)         }
70227468e2c8SBruno Larsen (billionai)     } else {
70237468e2c8SBruno Larsen (billionai)         if (register_direct_insn(ppc_opcodes, insn->opc1, &insn->handler) < 0) {
70247468e2c8SBruno Larsen (billionai)             return -1;
70257468e2c8SBruno Larsen (billionai)         }
70267468e2c8SBruno Larsen (billionai)     }
70277468e2c8SBruno Larsen (billionai) 
70287468e2c8SBruno Larsen (billionai)     return 0;
70297468e2c8SBruno Larsen (billionai) }
70307468e2c8SBruno Larsen (billionai) 
70317468e2c8SBruno Larsen (billionai) static int test_opcode_table(opc_handler_t **table, int len)
70327468e2c8SBruno Larsen (billionai) {
70337468e2c8SBruno Larsen (billionai)     int i, count, tmp;
70347468e2c8SBruno Larsen (billionai) 
70357468e2c8SBruno Larsen (billionai)     for (i = 0, count = 0; i < len; i++) {
70367468e2c8SBruno Larsen (billionai)         /* Consistency fixup */
70377468e2c8SBruno Larsen (billionai)         if (table[i] == NULL) {
70387468e2c8SBruno Larsen (billionai)             table[i] = &invalid_handler;
70397468e2c8SBruno Larsen (billionai)         }
70407468e2c8SBruno Larsen (billionai)         if (table[i] != &invalid_handler) {
70417468e2c8SBruno Larsen (billionai)             if (is_indirect_opcode(table[i])) {
70427468e2c8SBruno Larsen (billionai)                 tmp = test_opcode_table(ind_table(table[i]),
70437468e2c8SBruno Larsen (billionai)                     PPC_CPU_INDIRECT_OPCODES_LEN);
70447468e2c8SBruno Larsen (billionai)                 if (tmp == 0) {
70457468e2c8SBruno Larsen (billionai)                     free(table[i]);
70467468e2c8SBruno Larsen (billionai)                     table[i] = &invalid_handler;
70477468e2c8SBruno Larsen (billionai)                 } else {
70487468e2c8SBruno Larsen (billionai)                     count++;
70497468e2c8SBruno Larsen (billionai)                 }
70507468e2c8SBruno Larsen (billionai)             } else {
70517468e2c8SBruno Larsen (billionai)                 count++;
70527468e2c8SBruno Larsen (billionai)             }
70537468e2c8SBruno Larsen (billionai)         }
70547468e2c8SBruno Larsen (billionai)     }
70557468e2c8SBruno Larsen (billionai) 
70567468e2c8SBruno Larsen (billionai)     return count;
70577468e2c8SBruno Larsen (billionai) }
70587468e2c8SBruno Larsen (billionai) 
70597468e2c8SBruno Larsen (billionai) static void fix_opcode_tables(opc_handler_t **ppc_opcodes)
70607468e2c8SBruno Larsen (billionai) {
70617468e2c8SBruno Larsen (billionai)     if (test_opcode_table(ppc_opcodes, PPC_CPU_OPCODES_LEN) == 0) {
70627468e2c8SBruno Larsen (billionai)         printf("*** WARNING: no opcode defined !\n");
70637468e2c8SBruno Larsen (billionai)     }
70647468e2c8SBruno Larsen (billionai) }
70657468e2c8SBruno Larsen (billionai) 
70667468e2c8SBruno Larsen (billionai) /*****************************************************************************/
70677468e2c8SBruno Larsen (billionai) void create_ppc_opcodes(PowerPCCPU *cpu, Error **errp)
70687468e2c8SBruno Larsen (billionai) {
70697468e2c8SBruno Larsen (billionai)     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
70707468e2c8SBruno Larsen (billionai)     opcode_t *opc;
70717468e2c8SBruno Larsen (billionai) 
70727468e2c8SBruno Larsen (billionai)     fill_new_table(cpu->opcodes, PPC_CPU_OPCODES_LEN);
70737468e2c8SBruno Larsen (billionai)     for (opc = opcodes; opc < &opcodes[ARRAY_SIZE(opcodes)]; opc++) {
70747468e2c8SBruno Larsen (billionai)         if (((opc->handler.type & pcc->insns_flags) != 0) ||
70757468e2c8SBruno Larsen (billionai)             ((opc->handler.type2 & pcc->insns_flags2) != 0)) {
70767468e2c8SBruno Larsen (billionai)             if (register_insn(cpu->opcodes, opc) < 0) {
70777468e2c8SBruno Larsen (billionai)                 error_setg(errp, "ERROR initializing PowerPC instruction "
70787468e2c8SBruno Larsen (billionai)                            "0x%02x 0x%02x 0x%02x", opc->opc1, opc->opc2,
70797468e2c8SBruno Larsen (billionai)                            opc->opc3);
70807468e2c8SBruno Larsen (billionai)                 return;
70817468e2c8SBruno Larsen (billionai)             }
70827468e2c8SBruno Larsen (billionai)         }
70837468e2c8SBruno Larsen (billionai)     }
70847468e2c8SBruno Larsen (billionai)     fix_opcode_tables(cpu->opcodes);
70857468e2c8SBruno Larsen (billionai)     fflush(stdout);
70867468e2c8SBruno Larsen (billionai)     fflush(stderr);
70877468e2c8SBruno Larsen (billionai) }
70887468e2c8SBruno Larsen (billionai) 
70897468e2c8SBruno Larsen (billionai) void destroy_ppc_opcodes(PowerPCCPU *cpu)
70907468e2c8SBruno Larsen (billionai) {
70917468e2c8SBruno Larsen (billionai)     opc_handler_t **table, **table_2;
70927468e2c8SBruno Larsen (billionai)     int i, j, k;
70937468e2c8SBruno Larsen (billionai) 
70947468e2c8SBruno Larsen (billionai)     for (i = 0; i < PPC_CPU_OPCODES_LEN; i++) {
70957468e2c8SBruno Larsen (billionai)         if (cpu->opcodes[i] == &invalid_handler) {
70967468e2c8SBruno Larsen (billionai)             continue;
70977468e2c8SBruno Larsen (billionai)         }
70987468e2c8SBruno Larsen (billionai)         if (is_indirect_opcode(cpu->opcodes[i])) {
70997468e2c8SBruno Larsen (billionai)             table = ind_table(cpu->opcodes[i]);
71007468e2c8SBruno Larsen (billionai)             for (j = 0; j < PPC_CPU_INDIRECT_OPCODES_LEN; j++) {
71017468e2c8SBruno Larsen (billionai)                 if (table[j] == &invalid_handler) {
71027468e2c8SBruno Larsen (billionai)                     continue;
71037468e2c8SBruno Larsen (billionai)                 }
71047468e2c8SBruno Larsen (billionai)                 if (is_indirect_opcode(table[j])) {
71057468e2c8SBruno Larsen (billionai)                     table_2 = ind_table(table[j]);
71067468e2c8SBruno Larsen (billionai)                     for (k = 0; k < PPC_CPU_INDIRECT_OPCODES_LEN; k++) {
71077468e2c8SBruno Larsen (billionai)                         if (table_2[k] != &invalid_handler &&
71087468e2c8SBruno Larsen (billionai)                             is_indirect_opcode(table_2[k])) {
71097468e2c8SBruno Larsen (billionai)                             g_free((opc_handler_t *)((uintptr_t)table_2[k] &
71107468e2c8SBruno Larsen (billionai)                                                      ~PPC_INDIRECT));
71117468e2c8SBruno Larsen (billionai)                         }
71127468e2c8SBruno Larsen (billionai)                     }
71137468e2c8SBruno Larsen (billionai)                     g_free((opc_handler_t *)((uintptr_t)table[j] &
71147468e2c8SBruno Larsen (billionai)                                              ~PPC_INDIRECT));
71157468e2c8SBruno Larsen (billionai)                 }
71167468e2c8SBruno Larsen (billionai)             }
71177468e2c8SBruno Larsen (billionai)             g_free((opc_handler_t *)((uintptr_t)cpu->opcodes[i] &
71187468e2c8SBruno Larsen (billionai)                 ~PPC_INDIRECT));
71197468e2c8SBruno Larsen (billionai)         }
71207468e2c8SBruno Larsen (billionai)     }
71217468e2c8SBruno Larsen (billionai) }
71227468e2c8SBruno Larsen (billionai) 
71237468e2c8SBruno Larsen (billionai) int ppc_fixup_cpu(PowerPCCPU *cpu)
71247468e2c8SBruno Larsen (billionai) {
71257468e2c8SBruno Larsen (billionai)     CPUPPCState *env = &cpu->env;
71267468e2c8SBruno Larsen (billionai) 
71277468e2c8SBruno Larsen (billionai)     /*
71287468e2c8SBruno Larsen (billionai)      * TCG doesn't (yet) emulate some groups of instructions that are
71297468e2c8SBruno Larsen (billionai)      * implemented on some otherwise supported CPUs (e.g. VSX and
71307468e2c8SBruno Larsen (billionai)      * decimal floating point instructions on POWER7).  We remove
71317468e2c8SBruno Larsen (billionai)      * unsupported instruction groups from the cpu state's instruction
71327468e2c8SBruno Larsen (billionai)      * masks and hope the guest can cope.  For at least the pseries
71337468e2c8SBruno Larsen (billionai)      * machine, the unavailability of these instructions can be
71347468e2c8SBruno Larsen (billionai)      * advertised to the guest via the device tree.
71357468e2c8SBruno Larsen (billionai)      */
71367468e2c8SBruno Larsen (billionai)     if ((env->insns_flags & ~PPC_TCG_INSNS)
71377468e2c8SBruno Larsen (billionai)         || (env->insns_flags2 & ~PPC_TCG_INSNS2)) {
71387468e2c8SBruno Larsen (billionai)         warn_report("Disabling some instructions which are not "
71397468e2c8SBruno Larsen (billionai)                     "emulated by TCG (0x%" PRIx64 ", 0x%" PRIx64 ")",
71407468e2c8SBruno Larsen (billionai)                     env->insns_flags & ~PPC_TCG_INSNS,
71417468e2c8SBruno Larsen (billionai)                     env->insns_flags2 & ~PPC_TCG_INSNS2);
71427468e2c8SBruno Larsen (billionai)     }
71437468e2c8SBruno Larsen (billionai)     env->insns_flags &= PPC_TCG_INSNS;
71447468e2c8SBruno Larsen (billionai)     env->insns_flags2 &= PPC_TCG_INSNS2;
71457468e2c8SBruno Larsen (billionai)     return 0;
71467468e2c8SBruno Larsen (billionai) }
71477468e2c8SBruno Larsen (billionai) 
7148624cb07fSRichard Henderson static bool decode_legacy(PowerPCCPU *cpu, DisasContext *ctx, uint32_t insn)
7149624cb07fSRichard Henderson {
7150624cb07fSRichard Henderson     opc_handler_t **table, *handler;
7151624cb07fSRichard Henderson     uint32_t inval;
7152624cb07fSRichard Henderson 
7153624cb07fSRichard Henderson     ctx->opcode = insn;
7154624cb07fSRichard Henderson 
7155624cb07fSRichard Henderson     LOG_DISAS("translate opcode %08x (%02x %02x %02x %02x) (%s)\n",
7156624cb07fSRichard Henderson               insn, opc1(insn), opc2(insn), opc3(insn), opc4(insn),
7157624cb07fSRichard Henderson               ctx->le_mode ? "little" : "big");
7158624cb07fSRichard Henderson 
7159624cb07fSRichard Henderson     table = cpu->opcodes;
7160624cb07fSRichard Henderson     handler = table[opc1(insn)];
7161624cb07fSRichard Henderson     if (is_indirect_opcode(handler)) {
7162624cb07fSRichard Henderson         table = ind_table(handler);
7163624cb07fSRichard Henderson         handler = table[opc2(insn)];
7164624cb07fSRichard Henderson         if (is_indirect_opcode(handler)) {
7165624cb07fSRichard Henderson             table = ind_table(handler);
7166624cb07fSRichard Henderson             handler = table[opc3(insn)];
7167624cb07fSRichard Henderson             if (is_indirect_opcode(handler)) {
7168624cb07fSRichard Henderson                 table = ind_table(handler);
7169624cb07fSRichard Henderson                 handler = table[opc4(insn)];
7170624cb07fSRichard Henderson             }
7171624cb07fSRichard Henderson         }
7172624cb07fSRichard Henderson     }
7173624cb07fSRichard Henderson 
7174624cb07fSRichard Henderson     /* Is opcode *REALLY* valid ? */
7175624cb07fSRichard Henderson     if (unlikely(handler->handler == &gen_invalid)) {
7176624cb07fSRichard Henderson         qemu_log_mask(LOG_GUEST_ERROR, "invalid/unsupported opcode: "
7177624cb07fSRichard Henderson                       "%02x - %02x - %02x - %02x (%08x) "
7178624cb07fSRichard Henderson                       TARGET_FMT_lx "\n",
7179624cb07fSRichard Henderson                       opc1(insn), opc2(insn), opc3(insn), opc4(insn),
7180624cb07fSRichard Henderson                       insn, ctx->cia);
7181624cb07fSRichard Henderson         return false;
7182624cb07fSRichard Henderson     }
7183624cb07fSRichard Henderson 
7184624cb07fSRichard Henderson     if (unlikely(handler->type & (PPC_SPE | PPC_SPE_SINGLE | PPC_SPE_DOUBLE)
7185624cb07fSRichard Henderson                  && Rc(insn))) {
7186624cb07fSRichard Henderson         inval = handler->inval2;
7187624cb07fSRichard Henderson     } else {
7188624cb07fSRichard Henderson         inval = handler->inval1;
7189624cb07fSRichard Henderson     }
7190624cb07fSRichard Henderson 
7191624cb07fSRichard Henderson     if (unlikely((insn & inval) != 0)) {
7192624cb07fSRichard Henderson         qemu_log_mask(LOG_GUEST_ERROR, "invalid bits: %08x for opcode: "
7193624cb07fSRichard Henderson                       "%02x - %02x - %02x - %02x (%08x) "
7194624cb07fSRichard Henderson                       TARGET_FMT_lx "\n", insn & inval,
7195624cb07fSRichard Henderson                       opc1(insn), opc2(insn), opc3(insn), opc4(insn),
7196624cb07fSRichard Henderson                       insn, ctx->cia);
7197624cb07fSRichard Henderson         return false;
7198624cb07fSRichard Henderson     }
7199624cb07fSRichard Henderson 
7200624cb07fSRichard Henderson     handler->handler(ctx);
7201624cb07fSRichard Henderson     return true;
7202624cb07fSRichard Henderson }
7203624cb07fSRichard Henderson 
7204b542683dSEmilio G. Cota static void ppc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
7205fcf5ef2aSThomas Huth {
7206b0c2d521SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
72079c489ea6SLluís Vilanova     CPUPPCState *env = cs->env_ptr;
72082df4fe7aSRichard Henderson     uint32_t hflags = ctx->base.tb->flags;
7209fcf5ef2aSThomas Huth 
7210b0c2d521SEmilio G. Cota     ctx->spr_cb = env->spr_cb;
72112df4fe7aSRichard Henderson     ctx->pr = (hflags >> HFLAGS_PR) & 1;
7212d764184dSRichard Henderson     ctx->mem_idx = (hflags >> HFLAGS_DMMU_IDX) & 7;
72132df4fe7aSRichard Henderson     ctx->dr = (hflags >> HFLAGS_DR) & 1;
72142df4fe7aSRichard Henderson     ctx->hv = (hflags >> HFLAGS_HV) & 1;
7215b0c2d521SEmilio G. Cota     ctx->insns_flags = env->insns_flags;
7216b0c2d521SEmilio G. Cota     ctx->insns_flags2 = env->insns_flags2;
7217b0c2d521SEmilio G. Cota     ctx->access_type = -1;
7218d57d72a8SGreg Kurz     ctx->need_access_type = !mmu_is_64bit(env->mmu_model);
72192df4fe7aSRichard Henderson     ctx->le_mode = (hflags >> HFLAGS_LE) & 1;
7220b0c2d521SEmilio G. Cota     ctx->default_tcg_memop_mask = ctx->le_mode ? MO_LE : MO_BE;
72210e3bf489SRoman Kapl     ctx->flags = env->flags;
7222fcf5ef2aSThomas Huth #if defined(TARGET_PPC64)
72232df4fe7aSRichard Henderson     ctx->sf_mode = (hflags >> HFLAGS_64) & 1;
7224b0c2d521SEmilio G. Cota     ctx->has_cfar = !!(env->flags & POWERPC_FLAG_CFAR);
7225fcf5ef2aSThomas Huth #endif
7226e69ba2b4SDavid Gibson     ctx->lazy_tlb_flush = env->mmu_model == POWERPC_MMU_32B
7227d55dfd44SStephane Duverger         || env->mmu_model & POWERPC_MMU_64;
7228fcf5ef2aSThomas Huth 
72292df4fe7aSRichard Henderson     ctx->fpu_enabled = (hflags >> HFLAGS_FP) & 1;
72302df4fe7aSRichard Henderson     ctx->spe_enabled = (hflags >> HFLAGS_SPE) & 1;
72312df4fe7aSRichard Henderson     ctx->altivec_enabled = (hflags >> HFLAGS_VR) & 1;
72322df4fe7aSRichard Henderson     ctx->vsx_enabled = (hflags >> HFLAGS_VSX) & 1;
72332df4fe7aSRichard Henderson     ctx->tm_enabled = (hflags >> HFLAGS_TM) & 1;
7234f03de3b4SRichard Henderson     ctx->gtse = (hflags >> HFLAGS_GTSE) & 1;
72351db3632aSMatheus Ferst     ctx->hr = (hflags >> HFLAGS_HR) & 1;
7236f7460df2SDaniel Henrique Barboza     ctx->mmcr0_pmcc0 = (hflags >> HFLAGS_PMCC0) & 1;
7237f7460df2SDaniel Henrique Barboza     ctx->mmcr0_pmcc1 = (hflags >> HFLAGS_PMCC1) & 1;
72388b3d1c49SLeandro Lupori     ctx->mmcr0_pmcjce = (hflags >> HFLAGS_PMCJCE) & 1;
72398b3d1c49SLeandro Lupori     ctx->pmc_other = (hflags >> HFLAGS_PMC_OTHER) & 1;
724046d396bdSDaniel Henrique Barboza     ctx->pmu_insn_cnt = (hflags >> HFLAGS_INSN_CNT) & 1;
72412df4fe7aSRichard Henderson 
7242b0c2d521SEmilio G. Cota     ctx->singlestep_enabled = 0;
72432df4fe7aSRichard Henderson     if ((hflags >> HFLAGS_SE) & 1) {
72442df4fe7aSRichard Henderson         ctx->singlestep_enabled |= CPU_SINGLE_STEP;
72459498d103SRichard Henderson         ctx->base.max_insns = 1;
7246efe843d8SDavid Gibson     }
72472df4fe7aSRichard Henderson     if ((hflags >> HFLAGS_BE) & 1) {
7248b0c2d521SEmilio G. Cota         ctx->singlestep_enabled |= CPU_BRANCH_STEP;
7249efe843d8SDavid Gibson     }
725013b45575SRichard Henderson }
7251fcf5ef2aSThomas Huth 
7252b0c2d521SEmilio G. Cota static void ppc_tr_tb_start(DisasContextBase *db, CPUState *cs)
7253b0c2d521SEmilio G. Cota {
7254b0c2d521SEmilio G. Cota }
7255fcf5ef2aSThomas Huth 
7256b0c2d521SEmilio G. Cota static void ppc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
7257b0c2d521SEmilio G. Cota {
7258b0c2d521SEmilio G. Cota     tcg_gen_insn_start(dcbase->pc_next);
7259b0c2d521SEmilio G. Cota }
7260b0c2d521SEmilio G. Cota 
726199082815SRichard Henderson static bool is_prefix_insn(DisasContext *ctx, uint32_t insn)
726299082815SRichard Henderson {
726399082815SRichard Henderson     REQUIRE_INSNS_FLAGS2(ctx, ISA310);
726499082815SRichard Henderson     return opc1(insn) == 1;
726599082815SRichard Henderson }
726699082815SRichard Henderson 
7267b0c2d521SEmilio G. Cota static void ppc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
7268b0c2d521SEmilio G. Cota {
7269b0c2d521SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
727028876bf2SAlex Bennée     PowerPCCPU *cpu = POWERPC_CPU(cs);
7271b0c2d521SEmilio G. Cota     CPUPPCState *env = cs->env_ptr;
727299082815SRichard Henderson     target_ulong pc;
7273624cb07fSRichard Henderson     uint32_t insn;
7274624cb07fSRichard Henderson     bool ok;
7275b0c2d521SEmilio G. Cota 
7276fcf5ef2aSThomas Huth     LOG_DISAS("----------------\n");
7277fcf5ef2aSThomas Huth     LOG_DISAS("nip=" TARGET_FMT_lx " super=%d ir=%d\n",
7278b0c2d521SEmilio G. Cota               ctx->base.pc_next, ctx->mem_idx, (int)msr_ir);
7279b0c2d521SEmilio G. Cota 
728099082815SRichard Henderson     ctx->cia = pc = ctx->base.pc_next;
72814e116893SIlya Leoshkevich     insn = translator_ldl_swap(env, dcbase, pc, need_byteswap(ctx));
728299082815SRichard Henderson     ctx->base.pc_next = pc += 4;
7283fcf5ef2aSThomas Huth 
728499082815SRichard Henderson     if (!is_prefix_insn(ctx, insn)) {
728599082815SRichard Henderson         ok = (decode_insn32(ctx, insn) ||
728699082815SRichard Henderson               decode_legacy(cpu, ctx, insn));
728799082815SRichard Henderson     } else if ((pc & 63) == 0) {
728899082815SRichard Henderson         /*
728999082815SRichard Henderson          * Power v3.1, section 1.9 Exceptions:
729099082815SRichard Henderson          * attempt to execute a prefixed instruction that crosses a
729199082815SRichard Henderson          * 64-byte address boundary (system alignment error).
729299082815SRichard Henderson          */
729399082815SRichard Henderson         gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_INSN);
729499082815SRichard Henderson         ok = true;
729599082815SRichard Henderson     } else {
72964e116893SIlya Leoshkevich         uint32_t insn2 = translator_ldl_swap(env, dcbase, pc,
72974e116893SIlya Leoshkevich                                              need_byteswap(ctx));
729899082815SRichard Henderson         ctx->base.pc_next = pc += 4;
729999082815SRichard Henderson         ok = decode_insn64(ctx, deposit64(insn2, 32, 32, insn));
730099082815SRichard Henderson     }
7301624cb07fSRichard Henderson     if (!ok) {
7302624cb07fSRichard Henderson         gen_invalid(ctx);
7303fcf5ef2aSThomas Huth     }
7304624cb07fSRichard Henderson 
730564a0f644SRichard Henderson     /* End the TB when crossing a page boundary. */
730699082815SRichard Henderson     if (ctx->base.is_jmp == DISAS_NEXT && !(pc & ~TARGET_PAGE_MASK)) {
730764a0f644SRichard Henderson         ctx->base.is_jmp = DISAS_TOO_MANY;
730864a0f644SRichard Henderson     }
7309fcf5ef2aSThomas Huth }
7310b0c2d521SEmilio G. Cota 
7311b0c2d521SEmilio G. Cota static void ppc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
7312b0c2d521SEmilio G. Cota {
7313b0c2d521SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
7314a9b5b3d0SRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
7315a9b5b3d0SRichard Henderson     target_ulong nip = ctx->base.pc_next;
7316b0c2d521SEmilio G. Cota 
7317a9b5b3d0SRichard Henderson     if (is_jmp == DISAS_NORETURN) {
7318a9b5b3d0SRichard Henderson         /* We have already exited the TB. */
73193d8a5b69SRichard Henderson         return;
73203d8a5b69SRichard Henderson     }
73213d8a5b69SRichard Henderson 
7322a9b5b3d0SRichard Henderson     /* Honor single stepping. */
73239498d103SRichard Henderson     if (unlikely(ctx->singlestep_enabled & CPU_SINGLE_STEP)
73249498d103SRichard Henderson         && (nip <= 0x100 || nip > 0xf00)) {
7325a9b5b3d0SRichard Henderson         switch (is_jmp) {
7326a9b5b3d0SRichard Henderson         case DISAS_TOO_MANY:
7327a9b5b3d0SRichard Henderson         case DISAS_EXIT_UPDATE:
7328a9b5b3d0SRichard Henderson         case DISAS_CHAIN_UPDATE:
7329a9b5b3d0SRichard Henderson             gen_update_nip(ctx, nip);
7330a9b5b3d0SRichard Henderson             break;
7331a9b5b3d0SRichard Henderson         case DISAS_EXIT:
7332a9b5b3d0SRichard Henderson         case DISAS_CHAIN:
7333a9b5b3d0SRichard Henderson             break;
7334a9b5b3d0SRichard Henderson         default:
7335a9b5b3d0SRichard Henderson             g_assert_not_reached();
7336fcf5ef2aSThomas Huth         }
733713b45575SRichard Henderson 
7338a9b5b3d0SRichard Henderson         gen_debug_exception(ctx);
7339a9b5b3d0SRichard Henderson         return;
7340a9b5b3d0SRichard Henderson     }
7341a9b5b3d0SRichard Henderson 
7342a9b5b3d0SRichard Henderson     switch (is_jmp) {
7343a9b5b3d0SRichard Henderson     case DISAS_TOO_MANY:
7344a9b5b3d0SRichard Henderson         if (use_goto_tb(ctx, nip)) {
734546d396bdSDaniel Henrique Barboza             pmu_count_insns(ctx);
7346a9b5b3d0SRichard Henderson             tcg_gen_goto_tb(0);
7347a9b5b3d0SRichard Henderson             gen_update_nip(ctx, nip);
7348a9b5b3d0SRichard Henderson             tcg_gen_exit_tb(ctx->base.tb, 0);
7349a9b5b3d0SRichard Henderson             break;
7350a9b5b3d0SRichard Henderson         }
7351a9b5b3d0SRichard Henderson         /* fall through */
7352a9b5b3d0SRichard Henderson     case DISAS_CHAIN_UPDATE:
7353a9b5b3d0SRichard Henderson         gen_update_nip(ctx, nip);
7354a9b5b3d0SRichard Henderson         /* fall through */
7355a9b5b3d0SRichard Henderson     case DISAS_CHAIN:
735646d396bdSDaniel Henrique Barboza         /*
735746d396bdSDaniel Henrique Barboza          * tcg_gen_lookup_and_goto_ptr will exit the TB if
735846d396bdSDaniel Henrique Barboza          * CF_NO_GOTO_PTR is set. Count insns now.
735946d396bdSDaniel Henrique Barboza          */
736046d396bdSDaniel Henrique Barboza         if (ctx->base.tb->flags & CF_NO_GOTO_PTR) {
736146d396bdSDaniel Henrique Barboza             pmu_count_insns(ctx);
736246d396bdSDaniel Henrique Barboza         }
736346d396bdSDaniel Henrique Barboza 
7364a9b5b3d0SRichard Henderson         tcg_gen_lookup_and_goto_ptr();
7365a9b5b3d0SRichard Henderson         break;
7366a9b5b3d0SRichard Henderson 
7367a9b5b3d0SRichard Henderson     case DISAS_EXIT_UPDATE:
7368a9b5b3d0SRichard Henderson         gen_update_nip(ctx, nip);
7369a9b5b3d0SRichard Henderson         /* fall through */
7370a9b5b3d0SRichard Henderson     case DISAS_EXIT:
737146d396bdSDaniel Henrique Barboza         pmu_count_insns(ctx);
737207ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
7373a9b5b3d0SRichard Henderson         break;
7374a9b5b3d0SRichard Henderson 
7375a9b5b3d0SRichard Henderson     default:
7376a9b5b3d0SRichard Henderson         g_assert_not_reached();
7377fcf5ef2aSThomas Huth     }
7378fcf5ef2aSThomas Huth }
7379b0c2d521SEmilio G. Cota 
73808eb806a7SRichard Henderson static void ppc_tr_disas_log(const DisasContextBase *dcbase,
73818eb806a7SRichard Henderson                              CPUState *cs, FILE *logfile)
7382b0c2d521SEmilio G. Cota {
73838eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
73848eb806a7SRichard Henderson     target_disas(logfile, cs, dcbase->pc_first, dcbase->tb->size);
7385b0c2d521SEmilio G. Cota }
7386b0c2d521SEmilio G. Cota 
7387b0c2d521SEmilio G. Cota static const TranslatorOps ppc_tr_ops = {
7388b0c2d521SEmilio G. Cota     .init_disas_context = ppc_tr_init_disas_context,
7389b0c2d521SEmilio G. Cota     .tb_start           = ppc_tr_tb_start,
7390b0c2d521SEmilio G. Cota     .insn_start         = ppc_tr_insn_start,
7391b0c2d521SEmilio G. Cota     .translate_insn     = ppc_tr_translate_insn,
7392b0c2d521SEmilio G. Cota     .tb_stop            = ppc_tr_tb_stop,
7393b0c2d521SEmilio G. Cota     .disas_log          = ppc_tr_disas_log,
7394b0c2d521SEmilio G. Cota };
7395b0c2d521SEmilio G. Cota 
7396597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
7397306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
7398b0c2d521SEmilio G. Cota {
7399b0c2d521SEmilio G. Cota     DisasContext ctx;
7400b0c2d521SEmilio G. Cota 
7401306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &ppc_tr_ops, &ctx.base);
7402fcf5ef2aSThomas Huth }
7403