1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * PowerPC emulation for qemu: main translation routines. 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2003-2007 Jocelyn Mayer 5fcf5ef2aSThomas Huth * Copyright (C) 2011 Freescale Semiconductor, Inc. 6fcf5ef2aSThomas Huth * 7fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 10fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth * 12fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth * Lesser General Public License for more details. 16fcf5ef2aSThomas Huth * 17fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth #include "cpu.h" 23fcf5ef2aSThomas Huth #include "internal.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26fcf5ef2aSThomas Huth #include "tcg-op.h" 27fcf5ef2aSThomas Huth #include "qemu/host-utils.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 31fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 32fcf5ef2aSThomas Huth 33fcf5ef2aSThomas Huth #include "trace-tcg.h" 34b6bac4bcSEmilio G. Cota #include "exec/translator.h" 35fcf5ef2aSThomas Huth #include "exec/log.h" 36fcf5ef2aSThomas Huth 37fcf5ef2aSThomas Huth 38fcf5ef2aSThomas Huth #define CPU_SINGLE_STEP 0x1 39fcf5ef2aSThomas Huth #define CPU_BRANCH_STEP 0x2 40fcf5ef2aSThomas Huth #define GDBSTUB_SINGLE_STEP 0x4 41fcf5ef2aSThomas Huth 42fcf5ef2aSThomas Huth /* Include definitions for instructions classes and implementations flags */ 43fcf5ef2aSThomas Huth //#define PPC_DEBUG_DISAS 44fcf5ef2aSThomas Huth //#define DO_PPC_STATISTICS 45fcf5ef2aSThomas Huth 46fcf5ef2aSThomas Huth #ifdef PPC_DEBUG_DISAS 47fcf5ef2aSThomas Huth # define LOG_DISAS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__) 48fcf5ef2aSThomas Huth #else 49fcf5ef2aSThomas Huth # define LOG_DISAS(...) do { } while (0) 50fcf5ef2aSThomas Huth #endif 51fcf5ef2aSThomas Huth /*****************************************************************************/ 52fcf5ef2aSThomas Huth /* Code translation helpers */ 53fcf5ef2aSThomas Huth 54fcf5ef2aSThomas Huth /* global register indexes */ 55fcf5ef2aSThomas Huth static char cpu_reg_names[10*3 + 22*4 /* GPR */ 56fcf5ef2aSThomas Huth + 10*4 + 22*5 /* SPE GPRh */ 57fcf5ef2aSThomas Huth + 10*4 + 22*5 /* FPR */ 58fcf5ef2aSThomas Huth + 2*(10*6 + 22*7) /* AVRh, AVRl */ 59fcf5ef2aSThomas Huth + 10*5 + 22*6 /* VSR */ 60fcf5ef2aSThomas Huth + 8*5 /* CRF */]; 61fcf5ef2aSThomas Huth static TCGv cpu_gpr[32]; 62fcf5ef2aSThomas Huth static TCGv cpu_gprh[32]; 63fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[32]; 64fcf5ef2aSThomas Huth static TCGv_i64 cpu_avrh[32], cpu_avrl[32]; 65fcf5ef2aSThomas Huth static TCGv_i64 cpu_vsr[32]; 66fcf5ef2aSThomas Huth static TCGv_i32 cpu_crf[8]; 67fcf5ef2aSThomas Huth static TCGv cpu_nip; 68fcf5ef2aSThomas Huth static TCGv cpu_msr; 69fcf5ef2aSThomas Huth static TCGv cpu_ctr; 70fcf5ef2aSThomas Huth static TCGv cpu_lr; 71fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 72fcf5ef2aSThomas Huth static TCGv cpu_cfar; 73fcf5ef2aSThomas Huth #endif 74dd09c361SNikunj A Dadhania static TCGv cpu_xer, cpu_so, cpu_ov, cpu_ca, cpu_ov32, cpu_ca32; 75fcf5ef2aSThomas Huth static TCGv cpu_reserve; 76253ce7b2SNikunj A Dadhania static TCGv cpu_reserve_val; 77fcf5ef2aSThomas Huth static TCGv cpu_fpscr; 78fcf5ef2aSThomas Huth static TCGv_i32 cpu_access_type; 79fcf5ef2aSThomas Huth 80fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 81fcf5ef2aSThomas Huth 82fcf5ef2aSThomas Huth void ppc_translate_init(void) 83fcf5ef2aSThomas Huth { 84fcf5ef2aSThomas Huth int i; 85fcf5ef2aSThomas Huth char* p; 86fcf5ef2aSThomas Huth size_t cpu_reg_names_size; 87fcf5ef2aSThomas Huth 88fcf5ef2aSThomas Huth p = cpu_reg_names; 89fcf5ef2aSThomas Huth cpu_reg_names_size = sizeof(cpu_reg_names); 90fcf5ef2aSThomas Huth 91fcf5ef2aSThomas Huth for (i = 0; i < 8; i++) { 92fcf5ef2aSThomas Huth snprintf(p, cpu_reg_names_size, "crf%d", i); 93fcf5ef2aSThomas Huth cpu_crf[i] = tcg_global_mem_new_i32(cpu_env, 94fcf5ef2aSThomas Huth offsetof(CPUPPCState, crf[i]), p); 95fcf5ef2aSThomas Huth p += 5; 96fcf5ef2aSThomas Huth cpu_reg_names_size -= 5; 97fcf5ef2aSThomas Huth } 98fcf5ef2aSThomas Huth 99fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) { 100fcf5ef2aSThomas Huth snprintf(p, cpu_reg_names_size, "r%d", i); 101fcf5ef2aSThomas Huth cpu_gpr[i] = tcg_global_mem_new(cpu_env, 102fcf5ef2aSThomas Huth offsetof(CPUPPCState, gpr[i]), p); 103fcf5ef2aSThomas Huth p += (i < 10) ? 3 : 4; 104fcf5ef2aSThomas Huth cpu_reg_names_size -= (i < 10) ? 3 : 4; 105fcf5ef2aSThomas Huth snprintf(p, cpu_reg_names_size, "r%dH", i); 106fcf5ef2aSThomas Huth cpu_gprh[i] = tcg_global_mem_new(cpu_env, 107fcf5ef2aSThomas Huth offsetof(CPUPPCState, gprh[i]), p); 108fcf5ef2aSThomas Huth p += (i < 10) ? 4 : 5; 109fcf5ef2aSThomas Huth cpu_reg_names_size -= (i < 10) ? 4 : 5; 110fcf5ef2aSThomas Huth 111fcf5ef2aSThomas Huth snprintf(p, cpu_reg_names_size, "fp%d", i); 112fcf5ef2aSThomas Huth cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env, 113fcf5ef2aSThomas Huth offsetof(CPUPPCState, fpr[i]), p); 114fcf5ef2aSThomas Huth p += (i < 10) ? 4 : 5; 115fcf5ef2aSThomas Huth cpu_reg_names_size -= (i < 10) ? 4 : 5; 116fcf5ef2aSThomas Huth 117fcf5ef2aSThomas Huth snprintf(p, cpu_reg_names_size, "avr%dH", i); 118fcf5ef2aSThomas Huth #ifdef HOST_WORDS_BIGENDIAN 119fcf5ef2aSThomas Huth cpu_avrh[i] = tcg_global_mem_new_i64(cpu_env, 120fcf5ef2aSThomas Huth offsetof(CPUPPCState, avr[i].u64[0]), p); 121fcf5ef2aSThomas Huth #else 122fcf5ef2aSThomas Huth cpu_avrh[i] = tcg_global_mem_new_i64(cpu_env, 123fcf5ef2aSThomas Huth offsetof(CPUPPCState, avr[i].u64[1]), p); 124fcf5ef2aSThomas Huth #endif 125fcf5ef2aSThomas Huth p += (i < 10) ? 6 : 7; 126fcf5ef2aSThomas Huth cpu_reg_names_size -= (i < 10) ? 6 : 7; 127fcf5ef2aSThomas Huth 128fcf5ef2aSThomas Huth snprintf(p, cpu_reg_names_size, "avr%dL", i); 129fcf5ef2aSThomas Huth #ifdef HOST_WORDS_BIGENDIAN 130fcf5ef2aSThomas Huth cpu_avrl[i] = tcg_global_mem_new_i64(cpu_env, 131fcf5ef2aSThomas Huth offsetof(CPUPPCState, avr[i].u64[1]), p); 132fcf5ef2aSThomas Huth #else 133fcf5ef2aSThomas Huth cpu_avrl[i] = tcg_global_mem_new_i64(cpu_env, 134fcf5ef2aSThomas Huth offsetof(CPUPPCState, avr[i].u64[0]), p); 135fcf5ef2aSThomas Huth #endif 136fcf5ef2aSThomas Huth p += (i < 10) ? 6 : 7; 137fcf5ef2aSThomas Huth cpu_reg_names_size -= (i < 10) ? 6 : 7; 138fcf5ef2aSThomas Huth snprintf(p, cpu_reg_names_size, "vsr%d", i); 139fcf5ef2aSThomas Huth cpu_vsr[i] = tcg_global_mem_new_i64(cpu_env, 140fcf5ef2aSThomas Huth offsetof(CPUPPCState, vsr[i]), p); 141fcf5ef2aSThomas Huth p += (i < 10) ? 5 : 6; 142fcf5ef2aSThomas Huth cpu_reg_names_size -= (i < 10) ? 5 : 6; 143fcf5ef2aSThomas Huth } 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth cpu_nip = tcg_global_mem_new(cpu_env, 146fcf5ef2aSThomas Huth offsetof(CPUPPCState, nip), "nip"); 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth cpu_msr = tcg_global_mem_new(cpu_env, 149fcf5ef2aSThomas Huth offsetof(CPUPPCState, msr), "msr"); 150fcf5ef2aSThomas Huth 151fcf5ef2aSThomas Huth cpu_ctr = tcg_global_mem_new(cpu_env, 152fcf5ef2aSThomas Huth offsetof(CPUPPCState, ctr), "ctr"); 153fcf5ef2aSThomas Huth 154fcf5ef2aSThomas Huth cpu_lr = tcg_global_mem_new(cpu_env, 155fcf5ef2aSThomas Huth offsetof(CPUPPCState, lr), "lr"); 156fcf5ef2aSThomas Huth 157fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 158fcf5ef2aSThomas Huth cpu_cfar = tcg_global_mem_new(cpu_env, 159fcf5ef2aSThomas Huth offsetof(CPUPPCState, cfar), "cfar"); 160fcf5ef2aSThomas Huth #endif 161fcf5ef2aSThomas Huth 162fcf5ef2aSThomas Huth cpu_xer = tcg_global_mem_new(cpu_env, 163fcf5ef2aSThomas Huth offsetof(CPUPPCState, xer), "xer"); 164fcf5ef2aSThomas Huth cpu_so = tcg_global_mem_new(cpu_env, 165fcf5ef2aSThomas Huth offsetof(CPUPPCState, so), "SO"); 166fcf5ef2aSThomas Huth cpu_ov = tcg_global_mem_new(cpu_env, 167fcf5ef2aSThomas Huth offsetof(CPUPPCState, ov), "OV"); 168fcf5ef2aSThomas Huth cpu_ca = tcg_global_mem_new(cpu_env, 169fcf5ef2aSThomas Huth offsetof(CPUPPCState, ca), "CA"); 170dd09c361SNikunj A Dadhania cpu_ov32 = tcg_global_mem_new(cpu_env, 171dd09c361SNikunj A Dadhania offsetof(CPUPPCState, ov32), "OV32"); 172dd09c361SNikunj A Dadhania cpu_ca32 = tcg_global_mem_new(cpu_env, 173dd09c361SNikunj A Dadhania offsetof(CPUPPCState, ca32), "CA32"); 174fcf5ef2aSThomas Huth 175fcf5ef2aSThomas Huth cpu_reserve = tcg_global_mem_new(cpu_env, 176fcf5ef2aSThomas Huth offsetof(CPUPPCState, reserve_addr), 177fcf5ef2aSThomas Huth "reserve_addr"); 178253ce7b2SNikunj A Dadhania cpu_reserve_val = tcg_global_mem_new(cpu_env, 179253ce7b2SNikunj A Dadhania offsetof(CPUPPCState, reserve_val), 180253ce7b2SNikunj A Dadhania "reserve_val"); 181fcf5ef2aSThomas Huth 182fcf5ef2aSThomas Huth cpu_fpscr = tcg_global_mem_new(cpu_env, 183fcf5ef2aSThomas Huth offsetof(CPUPPCState, fpscr), "fpscr"); 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth cpu_access_type = tcg_global_mem_new_i32(cpu_env, 186fcf5ef2aSThomas Huth offsetof(CPUPPCState, access_type), "access_type"); 187fcf5ef2aSThomas Huth } 188fcf5ef2aSThomas Huth 189fcf5ef2aSThomas Huth /* internal defines */ 190fcf5ef2aSThomas Huth struct DisasContext { 191b6bac4bcSEmilio G. Cota DisasContextBase base; 192fcf5ef2aSThomas Huth uint32_t opcode; 193fcf5ef2aSThomas Huth uint32_t exception; 194fcf5ef2aSThomas Huth /* Routine used to access memory */ 195fcf5ef2aSThomas Huth bool pr, hv, dr, le_mode; 196fcf5ef2aSThomas Huth bool lazy_tlb_flush; 197fcf5ef2aSThomas Huth bool need_access_type; 198fcf5ef2aSThomas Huth int mem_idx; 199fcf5ef2aSThomas Huth int access_type; 200fcf5ef2aSThomas Huth /* Translation flags */ 201fcf5ef2aSThomas Huth TCGMemOp default_tcg_memop_mask; 202fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 203fcf5ef2aSThomas Huth bool sf_mode; 204fcf5ef2aSThomas Huth bool has_cfar; 205fcf5ef2aSThomas Huth #endif 206fcf5ef2aSThomas Huth bool fpu_enabled; 207fcf5ef2aSThomas Huth bool altivec_enabled; 208fcf5ef2aSThomas Huth bool vsx_enabled; 209fcf5ef2aSThomas Huth bool spe_enabled; 210fcf5ef2aSThomas Huth bool tm_enabled; 211c6fd28fdSSuraj Jitindar Singh bool gtse; 212fcf5ef2aSThomas Huth ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */ 213fcf5ef2aSThomas Huth int singlestep_enabled; 214fcf5ef2aSThomas Huth uint64_t insns_flags; 215fcf5ef2aSThomas Huth uint64_t insns_flags2; 216fcf5ef2aSThomas Huth }; 217fcf5ef2aSThomas Huth 218fcf5ef2aSThomas Huth /* Return true iff byteswap is needed in a scalar memop */ 219fcf5ef2aSThomas Huth static inline bool need_byteswap(const DisasContext *ctx) 220fcf5ef2aSThomas Huth { 221fcf5ef2aSThomas Huth #if defined(TARGET_WORDS_BIGENDIAN) 222fcf5ef2aSThomas Huth return ctx->le_mode; 223fcf5ef2aSThomas Huth #else 224fcf5ef2aSThomas Huth return !ctx->le_mode; 225fcf5ef2aSThomas Huth #endif 226fcf5ef2aSThomas Huth } 227fcf5ef2aSThomas Huth 228fcf5ef2aSThomas Huth /* True when active word size < size of target_long. */ 229fcf5ef2aSThomas Huth #ifdef TARGET_PPC64 230fcf5ef2aSThomas Huth # define NARROW_MODE(C) (!(C)->sf_mode) 231fcf5ef2aSThomas Huth #else 232fcf5ef2aSThomas Huth # define NARROW_MODE(C) 0 233fcf5ef2aSThomas Huth #endif 234fcf5ef2aSThomas Huth 235fcf5ef2aSThomas Huth struct opc_handler_t { 236fcf5ef2aSThomas Huth /* invalid bits for instruction 1 (Rc(opcode) == 0) */ 237fcf5ef2aSThomas Huth uint32_t inval1; 238fcf5ef2aSThomas Huth /* invalid bits for instruction 2 (Rc(opcode) == 1) */ 239fcf5ef2aSThomas Huth uint32_t inval2; 240fcf5ef2aSThomas Huth /* instruction type */ 241fcf5ef2aSThomas Huth uint64_t type; 242fcf5ef2aSThomas Huth /* extended instruction type */ 243fcf5ef2aSThomas Huth uint64_t type2; 244fcf5ef2aSThomas Huth /* handler */ 245fcf5ef2aSThomas Huth void (*handler)(DisasContext *ctx); 246fcf5ef2aSThomas Huth #if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU) 247fcf5ef2aSThomas Huth const char *oname; 248fcf5ef2aSThomas Huth #endif 249fcf5ef2aSThomas Huth #if defined(DO_PPC_STATISTICS) 250fcf5ef2aSThomas Huth uint64_t count; 251fcf5ef2aSThomas Huth #endif 252fcf5ef2aSThomas Huth }; 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth static inline void gen_set_access_type(DisasContext *ctx, int access_type) 255fcf5ef2aSThomas Huth { 256fcf5ef2aSThomas Huth if (ctx->need_access_type && ctx->access_type != access_type) { 257fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_access_type, access_type); 258fcf5ef2aSThomas Huth ctx->access_type = access_type; 259fcf5ef2aSThomas Huth } 260fcf5ef2aSThomas Huth } 261fcf5ef2aSThomas Huth 262fcf5ef2aSThomas Huth static inline void gen_update_nip(DisasContext *ctx, target_ulong nip) 263fcf5ef2aSThomas Huth { 264fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 265fcf5ef2aSThomas Huth nip = (uint32_t)nip; 266fcf5ef2aSThomas Huth } 267fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_nip, nip); 268fcf5ef2aSThomas Huth } 269fcf5ef2aSThomas Huth 270fcf5ef2aSThomas Huth static void gen_exception_err(DisasContext *ctx, uint32_t excp, uint32_t error) 271fcf5ef2aSThomas Huth { 272fcf5ef2aSThomas Huth TCGv_i32 t0, t1; 273fcf5ef2aSThomas Huth 274fcf5ef2aSThomas Huth /* These are all synchronous exceptions, we set the PC back to 275fcf5ef2aSThomas Huth * the faulting instruction 276fcf5ef2aSThomas Huth */ 277fcf5ef2aSThomas Huth if (ctx->exception == POWERPC_EXCP_NONE) { 278b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next - 4); 279fcf5ef2aSThomas Huth } 280fcf5ef2aSThomas Huth t0 = tcg_const_i32(excp); 281fcf5ef2aSThomas Huth t1 = tcg_const_i32(error); 282fcf5ef2aSThomas Huth gen_helper_raise_exception_err(cpu_env, t0, t1); 283fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 284fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 285fcf5ef2aSThomas Huth ctx->exception = (excp); 286fcf5ef2aSThomas Huth } 287fcf5ef2aSThomas Huth 288fcf5ef2aSThomas Huth static void gen_exception(DisasContext *ctx, uint32_t excp) 289fcf5ef2aSThomas Huth { 290fcf5ef2aSThomas Huth TCGv_i32 t0; 291fcf5ef2aSThomas Huth 292fcf5ef2aSThomas Huth /* These are all synchronous exceptions, we set the PC back to 293fcf5ef2aSThomas Huth * the faulting instruction 294fcf5ef2aSThomas Huth */ 295fcf5ef2aSThomas Huth if (ctx->exception == POWERPC_EXCP_NONE) { 296b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next - 4); 297fcf5ef2aSThomas Huth } 298fcf5ef2aSThomas Huth t0 = tcg_const_i32(excp); 299fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, t0); 300fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 301fcf5ef2aSThomas Huth ctx->exception = (excp); 302fcf5ef2aSThomas Huth } 303fcf5ef2aSThomas Huth 304fcf5ef2aSThomas Huth static void gen_exception_nip(DisasContext *ctx, uint32_t excp, 305fcf5ef2aSThomas Huth target_ulong nip) 306fcf5ef2aSThomas Huth { 307fcf5ef2aSThomas Huth TCGv_i32 t0; 308fcf5ef2aSThomas Huth 309fcf5ef2aSThomas Huth gen_update_nip(ctx, nip); 310fcf5ef2aSThomas Huth t0 = tcg_const_i32(excp); 311fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, t0); 312fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 313fcf5ef2aSThomas Huth ctx->exception = (excp); 314fcf5ef2aSThomas Huth } 315fcf5ef2aSThomas Huth 316fcf5ef2aSThomas Huth static void gen_debug_exception(DisasContext *ctx) 317fcf5ef2aSThomas Huth { 318fcf5ef2aSThomas Huth TCGv_i32 t0; 319fcf5ef2aSThomas Huth 320fcf5ef2aSThomas Huth /* These are all synchronous exceptions, we set the PC back to 321fcf5ef2aSThomas Huth * the faulting instruction 322fcf5ef2aSThomas Huth */ 323fcf5ef2aSThomas Huth if ((ctx->exception != POWERPC_EXCP_BRANCH) && 324fcf5ef2aSThomas Huth (ctx->exception != POWERPC_EXCP_SYNC)) { 325b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next); 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth t0 = tcg_const_i32(EXCP_DEBUG); 328fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, t0); 329fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 330fcf5ef2aSThomas Huth } 331fcf5ef2aSThomas Huth 332fcf5ef2aSThomas Huth static inline void gen_inval_exception(DisasContext *ctx, uint32_t error) 333fcf5ef2aSThomas Huth { 334fcf5ef2aSThomas Huth /* Will be converted to program check if needed */ 335fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_HV_EMU, POWERPC_EXCP_INVAL | error); 336fcf5ef2aSThomas Huth } 337fcf5ef2aSThomas Huth 338fcf5ef2aSThomas Huth static inline void gen_priv_exception(DisasContext *ctx, uint32_t error) 339fcf5ef2aSThomas Huth { 340fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_PRIV | error); 341fcf5ef2aSThomas Huth } 342fcf5ef2aSThomas Huth 343fcf5ef2aSThomas Huth static inline void gen_hvpriv_exception(DisasContext *ctx, uint32_t error) 344fcf5ef2aSThomas Huth { 345fcf5ef2aSThomas Huth /* Will be converted to program check if needed */ 346fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_HV_EMU, POWERPC_EXCP_PRIV | error); 347fcf5ef2aSThomas Huth } 348fcf5ef2aSThomas Huth 349fcf5ef2aSThomas Huth /* Stop translation */ 350fcf5ef2aSThomas Huth static inline void gen_stop_exception(DisasContext *ctx) 351fcf5ef2aSThomas Huth { 352b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next); 353fcf5ef2aSThomas Huth ctx->exception = POWERPC_EXCP_STOP; 354fcf5ef2aSThomas Huth } 355fcf5ef2aSThomas Huth 356fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 357fcf5ef2aSThomas Huth /* No need to update nip here, as execution flow will change */ 358fcf5ef2aSThomas Huth static inline void gen_sync_exception(DisasContext *ctx) 359fcf5ef2aSThomas Huth { 360fcf5ef2aSThomas Huth ctx->exception = POWERPC_EXCP_SYNC; 361fcf5ef2aSThomas Huth } 362fcf5ef2aSThomas Huth #endif 363fcf5ef2aSThomas Huth 364fcf5ef2aSThomas Huth #define GEN_HANDLER(name, opc1, opc2, opc3, inval, type) \ 365fcf5ef2aSThomas Huth GEN_OPCODE(name, opc1, opc2, opc3, inval, type, PPC_NONE) 366fcf5ef2aSThomas Huth 367fcf5ef2aSThomas Huth #define GEN_HANDLER_E(name, opc1, opc2, opc3, inval, type, type2) \ 368fcf5ef2aSThomas Huth GEN_OPCODE(name, opc1, opc2, opc3, inval, type, type2) 369fcf5ef2aSThomas Huth 370fcf5ef2aSThomas Huth #define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type) \ 371fcf5ef2aSThomas Huth GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, PPC_NONE) 372fcf5ef2aSThomas Huth 373fcf5ef2aSThomas Huth #define GEN_HANDLER2_E(name, onam, opc1, opc2, opc3, inval, type, type2) \ 374fcf5ef2aSThomas Huth GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type, type2) 375fcf5ef2aSThomas Huth 376fcf5ef2aSThomas Huth #define GEN_HANDLER_E_2(name, opc1, opc2, opc3, opc4, inval, type, type2) \ 377fcf5ef2aSThomas Huth GEN_OPCODE3(name, opc1, opc2, opc3, opc4, inval, type, type2) 378fcf5ef2aSThomas Huth 379fcf5ef2aSThomas Huth #define GEN_HANDLER2_E_2(name, onam, opc1, opc2, opc3, opc4, inval, typ, typ2) \ 380fcf5ef2aSThomas Huth GEN_OPCODE4(name, onam, opc1, opc2, opc3, opc4, inval, typ, typ2) 381fcf5ef2aSThomas Huth 382fcf5ef2aSThomas Huth typedef struct opcode_t { 383fcf5ef2aSThomas Huth unsigned char opc1, opc2, opc3, opc4; 384fcf5ef2aSThomas Huth #if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */ 385fcf5ef2aSThomas Huth unsigned char pad[4]; 386fcf5ef2aSThomas Huth #endif 387fcf5ef2aSThomas Huth opc_handler_t handler; 388fcf5ef2aSThomas Huth const char *oname; 389fcf5ef2aSThomas Huth } opcode_t; 390fcf5ef2aSThomas Huth 391fcf5ef2aSThomas Huth /* Helpers for priv. check */ 392fcf5ef2aSThomas Huth #define GEN_PRIV \ 393fcf5ef2aSThomas Huth do { \ 394fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC); return; \ 395fcf5ef2aSThomas Huth } while (0) 396fcf5ef2aSThomas Huth 397fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 398fcf5ef2aSThomas Huth #define CHK_HV GEN_PRIV 399fcf5ef2aSThomas Huth #define CHK_SV GEN_PRIV 400fcf5ef2aSThomas Huth #define CHK_HVRM GEN_PRIV 401fcf5ef2aSThomas Huth #else 402fcf5ef2aSThomas Huth #define CHK_HV \ 403fcf5ef2aSThomas Huth do { \ 404fcf5ef2aSThomas Huth if (unlikely(ctx->pr || !ctx->hv)) { \ 405fcf5ef2aSThomas Huth GEN_PRIV; \ 406fcf5ef2aSThomas Huth } \ 407fcf5ef2aSThomas Huth } while (0) 408fcf5ef2aSThomas Huth #define CHK_SV \ 409fcf5ef2aSThomas Huth do { \ 410fcf5ef2aSThomas Huth if (unlikely(ctx->pr)) { \ 411fcf5ef2aSThomas Huth GEN_PRIV; \ 412fcf5ef2aSThomas Huth } \ 413fcf5ef2aSThomas Huth } while (0) 414fcf5ef2aSThomas Huth #define CHK_HVRM \ 415fcf5ef2aSThomas Huth do { \ 416fcf5ef2aSThomas Huth if (unlikely(ctx->pr || !ctx->hv || ctx->dr)) { \ 417fcf5ef2aSThomas Huth GEN_PRIV; \ 418fcf5ef2aSThomas Huth } \ 419fcf5ef2aSThomas Huth } while (0) 420fcf5ef2aSThomas Huth #endif 421fcf5ef2aSThomas Huth 422fcf5ef2aSThomas Huth #define CHK_NONE 423fcf5ef2aSThomas Huth 424fcf5ef2aSThomas Huth /*****************************************************************************/ 425fcf5ef2aSThomas Huth /* PowerPC instructions table */ 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth #if defined(DO_PPC_STATISTICS) 428fcf5ef2aSThomas Huth #define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2) \ 429fcf5ef2aSThomas Huth { \ 430fcf5ef2aSThomas Huth .opc1 = op1, \ 431fcf5ef2aSThomas Huth .opc2 = op2, \ 432fcf5ef2aSThomas Huth .opc3 = op3, \ 433fcf5ef2aSThomas Huth .opc4 = 0xff, \ 434fcf5ef2aSThomas Huth .handler = { \ 435fcf5ef2aSThomas Huth .inval1 = invl, \ 436fcf5ef2aSThomas Huth .type = _typ, \ 437fcf5ef2aSThomas Huth .type2 = _typ2, \ 438fcf5ef2aSThomas Huth .handler = &gen_##name, \ 439fcf5ef2aSThomas Huth .oname = stringify(name), \ 440fcf5ef2aSThomas Huth }, \ 441fcf5ef2aSThomas Huth .oname = stringify(name), \ 442fcf5ef2aSThomas Huth } 443fcf5ef2aSThomas Huth #define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2) \ 444fcf5ef2aSThomas Huth { \ 445fcf5ef2aSThomas Huth .opc1 = op1, \ 446fcf5ef2aSThomas Huth .opc2 = op2, \ 447fcf5ef2aSThomas Huth .opc3 = op3, \ 448fcf5ef2aSThomas Huth .opc4 = 0xff, \ 449fcf5ef2aSThomas Huth .handler = { \ 450fcf5ef2aSThomas Huth .inval1 = invl1, \ 451fcf5ef2aSThomas Huth .inval2 = invl2, \ 452fcf5ef2aSThomas Huth .type = _typ, \ 453fcf5ef2aSThomas Huth .type2 = _typ2, \ 454fcf5ef2aSThomas Huth .handler = &gen_##name, \ 455fcf5ef2aSThomas Huth .oname = stringify(name), \ 456fcf5ef2aSThomas Huth }, \ 457fcf5ef2aSThomas Huth .oname = stringify(name), \ 458fcf5ef2aSThomas Huth } 459fcf5ef2aSThomas Huth #define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2) \ 460fcf5ef2aSThomas Huth { \ 461fcf5ef2aSThomas Huth .opc1 = op1, \ 462fcf5ef2aSThomas Huth .opc2 = op2, \ 463fcf5ef2aSThomas Huth .opc3 = op3, \ 464fcf5ef2aSThomas Huth .opc4 = 0xff, \ 465fcf5ef2aSThomas Huth .handler = { \ 466fcf5ef2aSThomas Huth .inval1 = invl, \ 467fcf5ef2aSThomas Huth .type = _typ, \ 468fcf5ef2aSThomas Huth .type2 = _typ2, \ 469fcf5ef2aSThomas Huth .handler = &gen_##name, \ 470fcf5ef2aSThomas Huth .oname = onam, \ 471fcf5ef2aSThomas Huth }, \ 472fcf5ef2aSThomas Huth .oname = onam, \ 473fcf5ef2aSThomas Huth } 474fcf5ef2aSThomas Huth #define GEN_OPCODE3(name, op1, op2, op3, op4, invl, _typ, _typ2) \ 475fcf5ef2aSThomas Huth { \ 476fcf5ef2aSThomas Huth .opc1 = op1, \ 477fcf5ef2aSThomas Huth .opc2 = op2, \ 478fcf5ef2aSThomas Huth .opc3 = op3, \ 479fcf5ef2aSThomas Huth .opc4 = op4, \ 480fcf5ef2aSThomas Huth .handler = { \ 481fcf5ef2aSThomas Huth .inval1 = invl, \ 482fcf5ef2aSThomas Huth .type = _typ, \ 483fcf5ef2aSThomas Huth .type2 = _typ2, \ 484fcf5ef2aSThomas Huth .handler = &gen_##name, \ 485fcf5ef2aSThomas Huth .oname = stringify(name), \ 486fcf5ef2aSThomas Huth }, \ 487fcf5ef2aSThomas Huth .oname = stringify(name), \ 488fcf5ef2aSThomas Huth } 489fcf5ef2aSThomas Huth #define GEN_OPCODE4(name, onam, op1, op2, op3, op4, invl, _typ, _typ2) \ 490fcf5ef2aSThomas Huth { \ 491fcf5ef2aSThomas Huth .opc1 = op1, \ 492fcf5ef2aSThomas Huth .opc2 = op2, \ 493fcf5ef2aSThomas Huth .opc3 = op3, \ 494fcf5ef2aSThomas Huth .opc4 = op4, \ 495fcf5ef2aSThomas Huth .handler = { \ 496fcf5ef2aSThomas Huth .inval1 = invl, \ 497fcf5ef2aSThomas Huth .type = _typ, \ 498fcf5ef2aSThomas Huth .type2 = _typ2, \ 499fcf5ef2aSThomas Huth .handler = &gen_##name, \ 500fcf5ef2aSThomas Huth .oname = onam, \ 501fcf5ef2aSThomas Huth }, \ 502fcf5ef2aSThomas Huth .oname = onam, \ 503fcf5ef2aSThomas Huth } 504fcf5ef2aSThomas Huth #else 505fcf5ef2aSThomas Huth #define GEN_OPCODE(name, op1, op2, op3, invl, _typ, _typ2) \ 506fcf5ef2aSThomas Huth { \ 507fcf5ef2aSThomas Huth .opc1 = op1, \ 508fcf5ef2aSThomas Huth .opc2 = op2, \ 509fcf5ef2aSThomas Huth .opc3 = op3, \ 510fcf5ef2aSThomas Huth .opc4 = 0xff, \ 511fcf5ef2aSThomas Huth .handler = { \ 512fcf5ef2aSThomas Huth .inval1 = invl, \ 513fcf5ef2aSThomas Huth .type = _typ, \ 514fcf5ef2aSThomas Huth .type2 = _typ2, \ 515fcf5ef2aSThomas Huth .handler = &gen_##name, \ 516fcf5ef2aSThomas Huth }, \ 517fcf5ef2aSThomas Huth .oname = stringify(name), \ 518fcf5ef2aSThomas Huth } 519fcf5ef2aSThomas Huth #define GEN_OPCODE_DUAL(name, op1, op2, op3, invl1, invl2, _typ, _typ2) \ 520fcf5ef2aSThomas Huth { \ 521fcf5ef2aSThomas Huth .opc1 = op1, \ 522fcf5ef2aSThomas Huth .opc2 = op2, \ 523fcf5ef2aSThomas Huth .opc3 = op3, \ 524fcf5ef2aSThomas Huth .opc4 = 0xff, \ 525fcf5ef2aSThomas Huth .handler = { \ 526fcf5ef2aSThomas Huth .inval1 = invl1, \ 527fcf5ef2aSThomas Huth .inval2 = invl2, \ 528fcf5ef2aSThomas Huth .type = _typ, \ 529fcf5ef2aSThomas Huth .type2 = _typ2, \ 530fcf5ef2aSThomas Huth .handler = &gen_##name, \ 531fcf5ef2aSThomas Huth }, \ 532fcf5ef2aSThomas Huth .oname = stringify(name), \ 533fcf5ef2aSThomas Huth } 534fcf5ef2aSThomas Huth #define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ, _typ2) \ 535fcf5ef2aSThomas Huth { \ 536fcf5ef2aSThomas Huth .opc1 = op1, \ 537fcf5ef2aSThomas Huth .opc2 = op2, \ 538fcf5ef2aSThomas Huth .opc3 = op3, \ 539fcf5ef2aSThomas Huth .opc4 = 0xff, \ 540fcf5ef2aSThomas Huth .handler = { \ 541fcf5ef2aSThomas Huth .inval1 = invl, \ 542fcf5ef2aSThomas Huth .type = _typ, \ 543fcf5ef2aSThomas Huth .type2 = _typ2, \ 544fcf5ef2aSThomas Huth .handler = &gen_##name, \ 545fcf5ef2aSThomas Huth }, \ 546fcf5ef2aSThomas Huth .oname = onam, \ 547fcf5ef2aSThomas Huth } 548fcf5ef2aSThomas Huth #define GEN_OPCODE3(name, op1, op2, op3, op4, invl, _typ, _typ2) \ 549fcf5ef2aSThomas Huth { \ 550fcf5ef2aSThomas Huth .opc1 = op1, \ 551fcf5ef2aSThomas Huth .opc2 = op2, \ 552fcf5ef2aSThomas Huth .opc3 = op3, \ 553fcf5ef2aSThomas Huth .opc4 = op4, \ 554fcf5ef2aSThomas Huth .handler = { \ 555fcf5ef2aSThomas Huth .inval1 = invl, \ 556fcf5ef2aSThomas Huth .type = _typ, \ 557fcf5ef2aSThomas Huth .type2 = _typ2, \ 558fcf5ef2aSThomas Huth .handler = &gen_##name, \ 559fcf5ef2aSThomas Huth }, \ 560fcf5ef2aSThomas Huth .oname = stringify(name), \ 561fcf5ef2aSThomas Huth } 562fcf5ef2aSThomas Huth #define GEN_OPCODE4(name, onam, op1, op2, op3, op4, invl, _typ, _typ2) \ 563fcf5ef2aSThomas Huth { \ 564fcf5ef2aSThomas Huth .opc1 = op1, \ 565fcf5ef2aSThomas Huth .opc2 = op2, \ 566fcf5ef2aSThomas Huth .opc3 = op3, \ 567fcf5ef2aSThomas Huth .opc4 = op4, \ 568fcf5ef2aSThomas Huth .handler = { \ 569fcf5ef2aSThomas Huth .inval1 = invl, \ 570fcf5ef2aSThomas Huth .type = _typ, \ 571fcf5ef2aSThomas Huth .type2 = _typ2, \ 572fcf5ef2aSThomas Huth .handler = &gen_##name, \ 573fcf5ef2aSThomas Huth }, \ 574fcf5ef2aSThomas Huth .oname = onam, \ 575fcf5ef2aSThomas Huth } 576fcf5ef2aSThomas Huth #endif 577fcf5ef2aSThomas Huth 578fcf5ef2aSThomas Huth /* SPR load/store helpers */ 579fcf5ef2aSThomas Huth static inline void gen_load_spr(TCGv t, int reg) 580fcf5ef2aSThomas Huth { 581fcf5ef2aSThomas Huth tcg_gen_ld_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg])); 582fcf5ef2aSThomas Huth } 583fcf5ef2aSThomas Huth 584fcf5ef2aSThomas Huth static inline void gen_store_spr(int reg, TCGv t) 585fcf5ef2aSThomas Huth { 586fcf5ef2aSThomas Huth tcg_gen_st_tl(t, cpu_env, offsetof(CPUPPCState, spr[reg])); 587fcf5ef2aSThomas Huth } 588fcf5ef2aSThomas Huth 589fcf5ef2aSThomas Huth /* Invalid instruction */ 590fcf5ef2aSThomas Huth static void gen_invalid(DisasContext *ctx) 591fcf5ef2aSThomas Huth { 592fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 593fcf5ef2aSThomas Huth } 594fcf5ef2aSThomas Huth 595fcf5ef2aSThomas Huth static opc_handler_t invalid_handler = { 596fcf5ef2aSThomas Huth .inval1 = 0xFFFFFFFF, 597fcf5ef2aSThomas Huth .inval2 = 0xFFFFFFFF, 598fcf5ef2aSThomas Huth .type = PPC_NONE, 599fcf5ef2aSThomas Huth .type2 = PPC_NONE, 600fcf5ef2aSThomas Huth .handler = gen_invalid, 601fcf5ef2aSThomas Huth }; 602fcf5ef2aSThomas Huth 603fcf5ef2aSThomas Huth /*** Integer comparison ***/ 604fcf5ef2aSThomas Huth 605fcf5ef2aSThomas Huth static inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf) 606fcf5ef2aSThomas Huth { 607fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 608b62b3686Spbonzini@redhat.com TCGv t1 = tcg_temp_new(); 609b62b3686Spbonzini@redhat.com TCGv_i32 t = tcg_temp_new_i32(); 610fcf5ef2aSThomas Huth 611b62b3686Spbonzini@redhat.com tcg_gen_movi_tl(t0, CRF_EQ); 612b62b3686Spbonzini@redhat.com tcg_gen_movi_tl(t1, CRF_LT); 613b62b3686Spbonzini@redhat.com tcg_gen_movcond_tl((s ? TCG_COND_LT : TCG_COND_LTU), t0, arg0, arg1, t1, t0); 614b62b3686Spbonzini@redhat.com tcg_gen_movi_tl(t1, CRF_GT); 615b62b3686Spbonzini@redhat.com tcg_gen_movcond_tl((s ? TCG_COND_GT : TCG_COND_GTU), t0, arg0, arg1, t1, t0); 616b62b3686Spbonzini@redhat.com 617b62b3686Spbonzini@redhat.com tcg_gen_trunc_tl_i32(t, t0); 618fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_so); 619b62b3686Spbonzini@redhat.com tcg_gen_or_i32(cpu_crf[crf], cpu_crf[crf], t); 620fcf5ef2aSThomas Huth 621fcf5ef2aSThomas Huth tcg_temp_free(t0); 622b62b3686Spbonzini@redhat.com tcg_temp_free(t1); 623b62b3686Spbonzini@redhat.com tcg_temp_free_i32(t); 624fcf5ef2aSThomas Huth } 625fcf5ef2aSThomas Huth 626fcf5ef2aSThomas Huth static inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf) 627fcf5ef2aSThomas Huth { 628fcf5ef2aSThomas Huth TCGv t0 = tcg_const_tl(arg1); 629fcf5ef2aSThomas Huth gen_op_cmp(arg0, t0, s, crf); 630fcf5ef2aSThomas Huth tcg_temp_free(t0); 631fcf5ef2aSThomas Huth } 632fcf5ef2aSThomas Huth 633fcf5ef2aSThomas Huth static inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf) 634fcf5ef2aSThomas Huth { 635fcf5ef2aSThomas Huth TCGv t0, t1; 636fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 637fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 638fcf5ef2aSThomas Huth if (s) { 639fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(t0, arg0); 640fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(t1, arg1); 641fcf5ef2aSThomas Huth } else { 642fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(t0, arg0); 643fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(t1, arg1); 644fcf5ef2aSThomas Huth } 645fcf5ef2aSThomas Huth gen_op_cmp(t0, t1, s, crf); 646fcf5ef2aSThomas Huth tcg_temp_free(t1); 647fcf5ef2aSThomas Huth tcg_temp_free(t0); 648fcf5ef2aSThomas Huth } 649fcf5ef2aSThomas Huth 650fcf5ef2aSThomas Huth static inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf) 651fcf5ef2aSThomas Huth { 652fcf5ef2aSThomas Huth TCGv t0 = tcg_const_tl(arg1); 653fcf5ef2aSThomas Huth gen_op_cmp32(arg0, t0, s, crf); 654fcf5ef2aSThomas Huth tcg_temp_free(t0); 655fcf5ef2aSThomas Huth } 656fcf5ef2aSThomas Huth 657fcf5ef2aSThomas Huth static inline void gen_set_Rc0(DisasContext *ctx, TCGv reg) 658fcf5ef2aSThomas Huth { 659fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 660fcf5ef2aSThomas Huth gen_op_cmpi32(reg, 0, 1, 0); 661fcf5ef2aSThomas Huth } else { 662fcf5ef2aSThomas Huth gen_op_cmpi(reg, 0, 1, 0); 663fcf5ef2aSThomas Huth } 664fcf5ef2aSThomas Huth } 665fcf5ef2aSThomas Huth 666fcf5ef2aSThomas Huth /* cmp */ 667fcf5ef2aSThomas Huth static void gen_cmp(DisasContext *ctx) 668fcf5ef2aSThomas Huth { 669fcf5ef2aSThomas Huth if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) { 670fcf5ef2aSThomas Huth gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 671fcf5ef2aSThomas Huth 1, crfD(ctx->opcode)); 672fcf5ef2aSThomas Huth } else { 673fcf5ef2aSThomas Huth gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 674fcf5ef2aSThomas Huth 1, crfD(ctx->opcode)); 675fcf5ef2aSThomas Huth } 676fcf5ef2aSThomas Huth } 677fcf5ef2aSThomas Huth 678fcf5ef2aSThomas Huth /* cmpi */ 679fcf5ef2aSThomas Huth static void gen_cmpi(DisasContext *ctx) 680fcf5ef2aSThomas Huth { 681fcf5ef2aSThomas Huth if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) { 682fcf5ef2aSThomas Huth gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode), 683fcf5ef2aSThomas Huth 1, crfD(ctx->opcode)); 684fcf5ef2aSThomas Huth } else { 685fcf5ef2aSThomas Huth gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode), 686fcf5ef2aSThomas Huth 1, crfD(ctx->opcode)); 687fcf5ef2aSThomas Huth } 688fcf5ef2aSThomas Huth } 689fcf5ef2aSThomas Huth 690fcf5ef2aSThomas Huth /* cmpl */ 691fcf5ef2aSThomas Huth static void gen_cmpl(DisasContext *ctx) 692fcf5ef2aSThomas Huth { 693fcf5ef2aSThomas Huth if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) { 694fcf5ef2aSThomas Huth gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 695fcf5ef2aSThomas Huth 0, crfD(ctx->opcode)); 696fcf5ef2aSThomas Huth } else { 697fcf5ef2aSThomas Huth gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 698fcf5ef2aSThomas Huth 0, crfD(ctx->opcode)); 699fcf5ef2aSThomas Huth } 700fcf5ef2aSThomas Huth } 701fcf5ef2aSThomas Huth 702fcf5ef2aSThomas Huth /* cmpli */ 703fcf5ef2aSThomas Huth static void gen_cmpli(DisasContext *ctx) 704fcf5ef2aSThomas Huth { 705fcf5ef2aSThomas Huth if ((ctx->opcode & 0x00200000) && (ctx->insns_flags & PPC_64B)) { 706fcf5ef2aSThomas Huth gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode), 707fcf5ef2aSThomas Huth 0, crfD(ctx->opcode)); 708fcf5ef2aSThomas Huth } else { 709fcf5ef2aSThomas Huth gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode), 710fcf5ef2aSThomas Huth 0, crfD(ctx->opcode)); 711fcf5ef2aSThomas Huth } 712fcf5ef2aSThomas Huth } 713fcf5ef2aSThomas Huth 714fcf5ef2aSThomas Huth /* cmprb - range comparison: isupper, isaplha, islower*/ 715fcf5ef2aSThomas Huth static void gen_cmprb(DisasContext *ctx) 716fcf5ef2aSThomas Huth { 717fcf5ef2aSThomas Huth TCGv_i32 src1 = tcg_temp_new_i32(); 718fcf5ef2aSThomas Huth TCGv_i32 src2 = tcg_temp_new_i32(); 719fcf5ef2aSThomas Huth TCGv_i32 src2lo = tcg_temp_new_i32(); 720fcf5ef2aSThomas Huth TCGv_i32 src2hi = tcg_temp_new_i32(); 721fcf5ef2aSThomas Huth TCGv_i32 crf = cpu_crf[crfD(ctx->opcode)]; 722fcf5ef2aSThomas Huth 723fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(src1, cpu_gpr[rA(ctx->opcode)]); 724fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(src2, cpu_gpr[rB(ctx->opcode)]); 725fcf5ef2aSThomas Huth 726fcf5ef2aSThomas Huth tcg_gen_andi_i32(src1, src1, 0xFF); 727fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(src2lo, src2); 728fcf5ef2aSThomas Huth tcg_gen_shri_i32(src2, src2, 8); 729fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(src2hi, src2); 730fcf5ef2aSThomas Huth 731fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LEU, src2lo, src2lo, src1); 732fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LEU, src2hi, src1, src2hi); 733fcf5ef2aSThomas Huth tcg_gen_and_i32(crf, src2lo, src2hi); 734fcf5ef2aSThomas Huth 735fcf5ef2aSThomas Huth if (ctx->opcode & 0x00200000) { 736fcf5ef2aSThomas Huth tcg_gen_shri_i32(src2, src2, 8); 737fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(src2lo, src2); 738fcf5ef2aSThomas Huth tcg_gen_shri_i32(src2, src2, 8); 739fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(src2hi, src2); 740fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LEU, src2lo, src2lo, src1); 741fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LEU, src2hi, src1, src2hi); 742fcf5ef2aSThomas Huth tcg_gen_and_i32(src2lo, src2lo, src2hi); 743fcf5ef2aSThomas Huth tcg_gen_or_i32(crf, crf, src2lo); 744fcf5ef2aSThomas Huth } 745efa73196SNikunj A Dadhania tcg_gen_shli_i32(crf, crf, CRF_GT_BIT); 746fcf5ef2aSThomas Huth tcg_temp_free_i32(src1); 747fcf5ef2aSThomas Huth tcg_temp_free_i32(src2); 748fcf5ef2aSThomas Huth tcg_temp_free_i32(src2lo); 749fcf5ef2aSThomas Huth tcg_temp_free_i32(src2hi); 750fcf5ef2aSThomas Huth } 751fcf5ef2aSThomas Huth 752fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 753fcf5ef2aSThomas Huth /* cmpeqb */ 754fcf5ef2aSThomas Huth static void gen_cmpeqb(DisasContext *ctx) 755fcf5ef2aSThomas Huth { 756fcf5ef2aSThomas Huth gen_helper_cmpeqb(cpu_crf[crfD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 757fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 758fcf5ef2aSThomas Huth } 759fcf5ef2aSThomas Huth #endif 760fcf5ef2aSThomas Huth 761fcf5ef2aSThomas Huth /* isel (PowerPC 2.03 specification) */ 762fcf5ef2aSThomas Huth static void gen_isel(DisasContext *ctx) 763fcf5ef2aSThomas Huth { 764fcf5ef2aSThomas Huth uint32_t bi = rC(ctx->opcode); 765fcf5ef2aSThomas Huth uint32_t mask = 0x08 >> (bi & 0x03); 766fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 767fcf5ef2aSThomas Huth TCGv zr; 768fcf5ef2aSThomas Huth 769fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(t0, cpu_crf[bi >> 2]); 770fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t0, mask); 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth zr = tcg_const_tl(0); 773fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_gpr[rD(ctx->opcode)], t0, zr, 774fcf5ef2aSThomas Huth rA(ctx->opcode) ? cpu_gpr[rA(ctx->opcode)] : zr, 775fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 776fcf5ef2aSThomas Huth tcg_temp_free(zr); 777fcf5ef2aSThomas Huth tcg_temp_free(t0); 778fcf5ef2aSThomas Huth } 779fcf5ef2aSThomas Huth 780fcf5ef2aSThomas Huth /* cmpb: PowerPC 2.05 specification */ 781fcf5ef2aSThomas Huth static void gen_cmpb(DisasContext *ctx) 782fcf5ef2aSThomas Huth { 783fcf5ef2aSThomas Huth gen_helper_cmpb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 784fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth 787fcf5ef2aSThomas Huth /*** Integer arithmetic ***/ 788fcf5ef2aSThomas Huth 789fcf5ef2aSThomas Huth static inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0, 790fcf5ef2aSThomas Huth TCGv arg1, TCGv arg2, int sub) 791fcf5ef2aSThomas Huth { 792fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 793fcf5ef2aSThomas Huth 794fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_ov, arg0, arg2); 795fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, arg1, arg2); 796fcf5ef2aSThomas Huth if (sub) { 797fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_ov, cpu_ov, t0); 798fcf5ef2aSThomas Huth } else { 799fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_ov, cpu_ov, t0); 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth tcg_temp_free(t0); 802fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 803dc0ad844SNikunj A Dadhania tcg_gen_extract_tl(cpu_ov, cpu_ov, 31, 1); 804dc0ad844SNikunj A Dadhania if (is_isa300(ctx)) { 805dc0ad844SNikunj A Dadhania tcg_gen_mov_tl(cpu_ov32, cpu_ov); 806fcf5ef2aSThomas Huth } 807dc0ad844SNikunj A Dadhania } else { 808dc0ad844SNikunj A Dadhania if (is_isa300(ctx)) { 809dc0ad844SNikunj A Dadhania tcg_gen_extract_tl(cpu_ov32, cpu_ov, 31, 1); 810dc0ad844SNikunj A Dadhania } 81138a61d34SNikunj A Dadhania tcg_gen_extract_tl(cpu_ov, cpu_ov, TARGET_LONG_BITS - 1, 1); 812dc0ad844SNikunj A Dadhania } 813fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov); 814fcf5ef2aSThomas Huth } 815fcf5ef2aSThomas Huth 8166b10d008SNikunj A Dadhania static inline void gen_op_arith_compute_ca32(DisasContext *ctx, 8176b10d008SNikunj A Dadhania TCGv res, TCGv arg0, TCGv arg1, 8186b10d008SNikunj A Dadhania int sub) 8196b10d008SNikunj A Dadhania { 8206b10d008SNikunj A Dadhania TCGv t0; 8216b10d008SNikunj A Dadhania 8226b10d008SNikunj A Dadhania if (!is_isa300(ctx)) { 8236b10d008SNikunj A Dadhania return; 8246b10d008SNikunj A Dadhania } 8256b10d008SNikunj A Dadhania 8266b10d008SNikunj A Dadhania t0 = tcg_temp_new(); 82733903d0aSNikunj A Dadhania if (sub) { 82833903d0aSNikunj A Dadhania tcg_gen_eqv_tl(t0, arg0, arg1); 82933903d0aSNikunj A Dadhania } else { 8306b10d008SNikunj A Dadhania tcg_gen_xor_tl(t0, arg0, arg1); 83133903d0aSNikunj A Dadhania } 8326b10d008SNikunj A Dadhania tcg_gen_xor_tl(t0, t0, res); 8336b10d008SNikunj A Dadhania tcg_gen_extract_tl(cpu_ca32, t0, 32, 1); 8346b10d008SNikunj A Dadhania tcg_temp_free(t0); 8356b10d008SNikunj A Dadhania } 8366b10d008SNikunj A Dadhania 837fcf5ef2aSThomas Huth /* Common add function */ 838fcf5ef2aSThomas Huth static inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1, 839fcf5ef2aSThomas Huth TCGv arg2, bool add_ca, bool compute_ca, 840fcf5ef2aSThomas Huth bool compute_ov, bool compute_rc0) 841fcf5ef2aSThomas Huth { 842fcf5ef2aSThomas Huth TCGv t0 = ret; 843fcf5ef2aSThomas Huth 844fcf5ef2aSThomas Huth if (compute_ca || compute_ov) { 845fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 846fcf5ef2aSThomas Huth } 847fcf5ef2aSThomas Huth 848fcf5ef2aSThomas Huth if (compute_ca) { 849fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 850fcf5ef2aSThomas Huth /* Caution: a non-obvious corner case of the spec is that we 851fcf5ef2aSThomas Huth must produce the *entire* 64-bit addition, but produce the 852fcf5ef2aSThomas Huth carry into bit 32. */ 853fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 854fcf5ef2aSThomas Huth tcg_gen_xor_tl(t1, arg1, arg2); /* add without carry */ 855fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, arg1, arg2); 856fcf5ef2aSThomas Huth if (add_ca) { 857fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, t0, cpu_ca); 858fcf5ef2aSThomas Huth } 859fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_ca, t0, t1); /* bits changed w/ carry */ 860fcf5ef2aSThomas Huth tcg_temp_free(t1); 861e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(cpu_ca, cpu_ca, 32, 1); 8626b10d008SNikunj A Dadhania if (is_isa300(ctx)) { 8636b10d008SNikunj A Dadhania tcg_gen_mov_tl(cpu_ca32, cpu_ca); 8646b10d008SNikunj A Dadhania } 865fcf5ef2aSThomas Huth } else { 866fcf5ef2aSThomas Huth TCGv zero = tcg_const_tl(0); 867fcf5ef2aSThomas Huth if (add_ca) { 868fcf5ef2aSThomas Huth tcg_gen_add2_tl(t0, cpu_ca, arg1, zero, cpu_ca, zero); 869fcf5ef2aSThomas Huth tcg_gen_add2_tl(t0, cpu_ca, t0, cpu_ca, arg2, zero); 870fcf5ef2aSThomas Huth } else { 871fcf5ef2aSThomas Huth tcg_gen_add2_tl(t0, cpu_ca, arg1, zero, arg2, zero); 872fcf5ef2aSThomas Huth } 8736b10d008SNikunj A Dadhania gen_op_arith_compute_ca32(ctx, t0, arg1, arg2, 0); 874fcf5ef2aSThomas Huth tcg_temp_free(zero); 875fcf5ef2aSThomas Huth } 876fcf5ef2aSThomas Huth } else { 877fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, arg1, arg2); 878fcf5ef2aSThomas Huth if (add_ca) { 879fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, t0, cpu_ca); 880fcf5ef2aSThomas Huth } 881fcf5ef2aSThomas Huth } 882fcf5ef2aSThomas Huth 883fcf5ef2aSThomas Huth if (compute_ov) { 884fcf5ef2aSThomas Huth gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0); 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth if (unlikely(compute_rc0)) { 887fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t0); 888fcf5ef2aSThomas Huth } 889fcf5ef2aSThomas Huth 89011f4e8f8SRichard Henderson if (t0 != ret) { 891fcf5ef2aSThomas Huth tcg_gen_mov_tl(ret, t0); 892fcf5ef2aSThomas Huth tcg_temp_free(t0); 893fcf5ef2aSThomas Huth } 894fcf5ef2aSThomas Huth } 895fcf5ef2aSThomas Huth /* Add functions with two operands */ 896fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov) \ 897fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 898fcf5ef2aSThomas Huth { \ 899fcf5ef2aSThomas Huth gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \ 900fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 901fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \ 902fcf5ef2aSThomas Huth } 903fcf5ef2aSThomas Huth /* Add functions with one operand and one immediate */ 904fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, \ 905fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov) \ 906fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 907fcf5ef2aSThomas Huth { \ 908fcf5ef2aSThomas Huth TCGv t0 = tcg_const_tl(const_val); \ 909fcf5ef2aSThomas Huth gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], \ 910fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], t0, \ 911fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \ 912fcf5ef2aSThomas Huth tcg_temp_free(t0); \ 913fcf5ef2aSThomas Huth } 914fcf5ef2aSThomas Huth 915fcf5ef2aSThomas Huth /* add add. addo addo. */ 916fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0) 917fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1) 918fcf5ef2aSThomas Huth /* addc addc. addco addco. */ 919fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0) 920fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1) 921fcf5ef2aSThomas Huth /* adde adde. addeo addeo. */ 922fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0) 923fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1) 924fcf5ef2aSThomas Huth /* addme addme. addmeo addmeo. */ 925fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0) 926fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1) 927fcf5ef2aSThomas Huth /* addze addze. addzeo addzeo.*/ 928fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0) 929fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1) 930fcf5ef2aSThomas Huth /* addi */ 931fcf5ef2aSThomas Huth static void gen_addi(DisasContext *ctx) 932fcf5ef2aSThomas Huth { 933fcf5ef2aSThomas Huth target_long simm = SIMM(ctx->opcode); 934fcf5ef2aSThomas Huth 935fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 936fcf5ef2aSThomas Huth /* li case */ 937fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm); 938fcf5ef2aSThomas Huth } else { 939fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], 940fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], simm); 941fcf5ef2aSThomas Huth } 942fcf5ef2aSThomas Huth } 943fcf5ef2aSThomas Huth /* addic addic.*/ 944fcf5ef2aSThomas Huth static inline void gen_op_addic(DisasContext *ctx, bool compute_rc0) 945fcf5ef2aSThomas Huth { 946fcf5ef2aSThomas Huth TCGv c = tcg_const_tl(SIMM(ctx->opcode)); 947fcf5ef2aSThomas Huth gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 948fcf5ef2aSThomas Huth c, 0, 1, 0, compute_rc0); 949fcf5ef2aSThomas Huth tcg_temp_free(c); 950fcf5ef2aSThomas Huth } 951fcf5ef2aSThomas Huth 952fcf5ef2aSThomas Huth static void gen_addic(DisasContext *ctx) 953fcf5ef2aSThomas Huth { 954fcf5ef2aSThomas Huth gen_op_addic(ctx, 0); 955fcf5ef2aSThomas Huth } 956fcf5ef2aSThomas Huth 957fcf5ef2aSThomas Huth static void gen_addic_(DisasContext *ctx) 958fcf5ef2aSThomas Huth { 959fcf5ef2aSThomas Huth gen_op_addic(ctx, 1); 960fcf5ef2aSThomas Huth } 961fcf5ef2aSThomas Huth 962fcf5ef2aSThomas Huth /* addis */ 963fcf5ef2aSThomas Huth static void gen_addis(DisasContext *ctx) 964fcf5ef2aSThomas Huth { 965fcf5ef2aSThomas Huth target_long simm = SIMM(ctx->opcode); 966fcf5ef2aSThomas Huth 967fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 968fcf5ef2aSThomas Huth /* lis case */ 969fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm << 16); 970fcf5ef2aSThomas Huth } else { 971fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], 972fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], simm << 16); 973fcf5ef2aSThomas Huth } 974fcf5ef2aSThomas Huth } 975fcf5ef2aSThomas Huth 976fcf5ef2aSThomas Huth /* addpcis */ 977fcf5ef2aSThomas Huth static void gen_addpcis(DisasContext *ctx) 978fcf5ef2aSThomas Huth { 979fcf5ef2aSThomas Huth target_long d = DX(ctx->opcode); 980fcf5ef2aSThomas Huth 981b6bac4bcSEmilio G. Cota tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], ctx->base.pc_next + (d << 16)); 982fcf5ef2aSThomas Huth } 983fcf5ef2aSThomas Huth 984fcf5ef2aSThomas Huth static inline void gen_op_arith_divw(DisasContext *ctx, TCGv ret, TCGv arg1, 985fcf5ef2aSThomas Huth TCGv arg2, int sign, int compute_ov) 986fcf5ef2aSThomas Huth { 987fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 988fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 989fcf5ef2aSThomas Huth TCGv_i32 t2 = tcg_temp_new_i32(); 990fcf5ef2aSThomas Huth TCGv_i32 t3 = tcg_temp_new_i32(); 991fcf5ef2aSThomas Huth 992fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, arg1); 993fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, arg2); 994fcf5ef2aSThomas Huth if (sign) { 995fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t0, INT_MIN); 996fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, -1); 997fcf5ef2aSThomas Huth tcg_gen_and_i32(t2, t2, t3); 998fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, 0); 999fcf5ef2aSThomas Huth tcg_gen_or_i32(t2, t2, t3); 1000fcf5ef2aSThomas Huth tcg_gen_movi_i32(t3, 0); 1001fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1); 1002fcf5ef2aSThomas Huth tcg_gen_div_i32(t3, t0, t1); 1003fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(ret, t3); 1004fcf5ef2aSThomas Huth } else { 1005fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t1, 0); 1006fcf5ef2aSThomas Huth tcg_gen_movi_i32(t3, 0); 1007fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1); 1008fcf5ef2aSThomas Huth tcg_gen_divu_i32(t3, t0, t1); 1009fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(ret, t3); 1010fcf5ef2aSThomas Huth } 1011fcf5ef2aSThomas Huth if (compute_ov) { 1012fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_ov, t2); 1013c44027ffSNikunj A Dadhania if (is_isa300(ctx)) { 1014c44027ffSNikunj A Dadhania tcg_gen_extu_i32_tl(cpu_ov32, t2); 1015c44027ffSNikunj A Dadhania } 1016fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov); 1017fcf5ef2aSThomas Huth } 1018fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1019fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1020fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 1021fcf5ef2aSThomas Huth tcg_temp_free_i32(t3); 1022fcf5ef2aSThomas Huth 1023fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1024fcf5ef2aSThomas Huth gen_set_Rc0(ctx, ret); 1025fcf5ef2aSThomas Huth } 1026fcf5ef2aSThomas Huth /* Div functions */ 1027fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \ 1028fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1029fcf5ef2aSThomas Huth { \ 1030fcf5ef2aSThomas Huth gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)], \ 1031fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 1032fcf5ef2aSThomas Huth sign, compute_ov); \ 1033fcf5ef2aSThomas Huth } 1034fcf5ef2aSThomas Huth /* divwu divwu. divwuo divwuo. */ 1035fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0); 1036fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1); 1037fcf5ef2aSThomas Huth /* divw divw. divwo divwo. */ 1038fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0); 1039fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1); 1040fcf5ef2aSThomas Huth 1041fcf5ef2aSThomas Huth /* div[wd]eu[o][.] */ 1042fcf5ef2aSThomas Huth #define GEN_DIVE(name, hlpr, compute_ov) \ 1043fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx) \ 1044fcf5ef2aSThomas Huth { \ 1045fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(compute_ov); \ 1046fcf5ef2aSThomas Huth gen_helper_##hlpr(cpu_gpr[rD(ctx->opcode)], cpu_env, \ 1047fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0); \ 1048fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); \ 1049fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { \ 1050fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); \ 1051fcf5ef2aSThomas Huth } \ 1052fcf5ef2aSThomas Huth } 1053fcf5ef2aSThomas Huth 1054fcf5ef2aSThomas Huth GEN_DIVE(divweu, divweu, 0); 1055fcf5ef2aSThomas Huth GEN_DIVE(divweuo, divweu, 1); 1056fcf5ef2aSThomas Huth GEN_DIVE(divwe, divwe, 0); 1057fcf5ef2aSThomas Huth GEN_DIVE(divweo, divwe, 1); 1058fcf5ef2aSThomas Huth 1059fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1060fcf5ef2aSThomas Huth static inline void gen_op_arith_divd(DisasContext *ctx, TCGv ret, TCGv arg1, 1061fcf5ef2aSThomas Huth TCGv arg2, int sign, int compute_ov) 1062fcf5ef2aSThomas Huth { 1063fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 1064fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 1065fcf5ef2aSThomas Huth TCGv_i64 t2 = tcg_temp_new_i64(); 1066fcf5ef2aSThomas Huth TCGv_i64 t3 = tcg_temp_new_i64(); 1067fcf5ef2aSThomas Huth 1068fcf5ef2aSThomas Huth tcg_gen_mov_i64(t0, arg1); 1069fcf5ef2aSThomas Huth tcg_gen_mov_i64(t1, arg2); 1070fcf5ef2aSThomas Huth if (sign) { 1071fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t0, INT64_MIN); 1072fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, -1); 1073fcf5ef2aSThomas Huth tcg_gen_and_i64(t2, t2, t3); 1074fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, 0); 1075fcf5ef2aSThomas Huth tcg_gen_or_i64(t2, t2, t3); 1076fcf5ef2aSThomas Huth tcg_gen_movi_i64(t3, 0); 1077fcf5ef2aSThomas Huth tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1); 1078fcf5ef2aSThomas Huth tcg_gen_div_i64(ret, t0, t1); 1079fcf5ef2aSThomas Huth } else { 1080fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t1, 0); 1081fcf5ef2aSThomas Huth tcg_gen_movi_i64(t3, 0); 1082fcf5ef2aSThomas Huth tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1); 1083fcf5ef2aSThomas Huth tcg_gen_divu_i64(ret, t0, t1); 1084fcf5ef2aSThomas Huth } 1085fcf5ef2aSThomas Huth if (compute_ov) { 1086fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ov, t2); 1087c44027ffSNikunj A Dadhania if (is_isa300(ctx)) { 1088c44027ffSNikunj A Dadhania tcg_gen_mov_tl(cpu_ov32, t2); 1089c44027ffSNikunj A Dadhania } 1090fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov); 1091fcf5ef2aSThomas Huth } 1092fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 1093fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 1094fcf5ef2aSThomas Huth tcg_temp_free_i64(t2); 1095fcf5ef2aSThomas Huth tcg_temp_free_i64(t3); 1096fcf5ef2aSThomas Huth 1097fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1098fcf5ef2aSThomas Huth gen_set_Rc0(ctx, ret); 1099fcf5ef2aSThomas Huth } 1100fcf5ef2aSThomas Huth 1101fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \ 1102fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1103fcf5ef2aSThomas Huth { \ 1104fcf5ef2aSThomas Huth gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)], \ 1105fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 1106fcf5ef2aSThomas Huth sign, compute_ov); \ 1107fcf5ef2aSThomas Huth } 1108c44027ffSNikunj A Dadhania /* divdu divdu. divduo divduo. */ 1109fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0); 1110fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1); 1111c44027ffSNikunj A Dadhania /* divd divd. divdo divdo. */ 1112fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0); 1113fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1); 1114fcf5ef2aSThomas Huth 1115fcf5ef2aSThomas Huth GEN_DIVE(divdeu, divdeu, 0); 1116fcf5ef2aSThomas Huth GEN_DIVE(divdeuo, divdeu, 1); 1117fcf5ef2aSThomas Huth GEN_DIVE(divde, divde, 0); 1118fcf5ef2aSThomas Huth GEN_DIVE(divdeo, divde, 1); 1119fcf5ef2aSThomas Huth #endif 1120fcf5ef2aSThomas Huth 1121fcf5ef2aSThomas Huth static inline void gen_op_arith_modw(DisasContext *ctx, TCGv ret, TCGv arg1, 1122fcf5ef2aSThomas Huth TCGv arg2, int sign) 1123fcf5ef2aSThomas Huth { 1124fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1125fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 1126fcf5ef2aSThomas Huth 1127fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, arg1); 1128fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, arg2); 1129fcf5ef2aSThomas Huth if (sign) { 1130fcf5ef2aSThomas Huth TCGv_i32 t2 = tcg_temp_new_i32(); 1131fcf5ef2aSThomas Huth TCGv_i32 t3 = tcg_temp_new_i32(); 1132fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t2, t0, INT_MIN); 1133fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, -1); 1134fcf5ef2aSThomas Huth tcg_gen_and_i32(t2, t2, t3); 1135fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, t3, t1, 0); 1136fcf5ef2aSThomas Huth tcg_gen_or_i32(t2, t2, t3); 1137fcf5ef2aSThomas Huth tcg_gen_movi_i32(t3, 0); 1138fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, t1, t2, t3, t2, t1); 1139fcf5ef2aSThomas Huth tcg_gen_rem_i32(t3, t0, t1); 1140fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(ret, t3); 1141fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 1142fcf5ef2aSThomas Huth tcg_temp_free_i32(t3); 1143fcf5ef2aSThomas Huth } else { 1144fcf5ef2aSThomas Huth TCGv_i32 t2 = tcg_const_i32(1); 1145fcf5ef2aSThomas Huth TCGv_i32 t3 = tcg_const_i32(0); 1146fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_EQ, t1, t1, t3, t2, t1); 1147fcf5ef2aSThomas Huth tcg_gen_remu_i32(t3, t0, t1); 1148fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(ret, t3); 1149fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 1150fcf5ef2aSThomas Huth tcg_temp_free_i32(t3); 1151fcf5ef2aSThomas Huth } 1152fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1153fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1154fcf5ef2aSThomas Huth } 1155fcf5ef2aSThomas Huth 1156fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MODW(name, opc3, sign) \ 1157fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1158fcf5ef2aSThomas Huth { \ 1159fcf5ef2aSThomas Huth gen_op_arith_modw(ctx, cpu_gpr[rD(ctx->opcode)], \ 1160fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 1161fcf5ef2aSThomas Huth sign); \ 1162fcf5ef2aSThomas Huth } 1163fcf5ef2aSThomas Huth 1164fcf5ef2aSThomas Huth GEN_INT_ARITH_MODW(moduw, 0x08, 0); 1165fcf5ef2aSThomas Huth GEN_INT_ARITH_MODW(modsw, 0x18, 1); 1166fcf5ef2aSThomas Huth 1167fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1168fcf5ef2aSThomas Huth static inline void gen_op_arith_modd(DisasContext *ctx, TCGv ret, TCGv arg1, 1169fcf5ef2aSThomas Huth TCGv arg2, int sign) 1170fcf5ef2aSThomas Huth { 1171fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 1172fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 1173fcf5ef2aSThomas Huth 1174fcf5ef2aSThomas Huth tcg_gen_mov_i64(t0, arg1); 1175fcf5ef2aSThomas Huth tcg_gen_mov_i64(t1, arg2); 1176fcf5ef2aSThomas Huth if (sign) { 1177fcf5ef2aSThomas Huth TCGv_i64 t2 = tcg_temp_new_i64(); 1178fcf5ef2aSThomas Huth TCGv_i64 t3 = tcg_temp_new_i64(); 1179fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t2, t0, INT64_MIN); 1180fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, -1); 1181fcf5ef2aSThomas Huth tcg_gen_and_i64(t2, t2, t3); 1182fcf5ef2aSThomas Huth tcg_gen_setcondi_i64(TCG_COND_EQ, t3, t1, 0); 1183fcf5ef2aSThomas Huth tcg_gen_or_i64(t2, t2, t3); 1184fcf5ef2aSThomas Huth tcg_gen_movi_i64(t3, 0); 1185fcf5ef2aSThomas Huth tcg_gen_movcond_i64(TCG_COND_NE, t1, t2, t3, t2, t1); 1186fcf5ef2aSThomas Huth tcg_gen_rem_i64(ret, t0, t1); 1187fcf5ef2aSThomas Huth tcg_temp_free_i64(t2); 1188fcf5ef2aSThomas Huth tcg_temp_free_i64(t3); 1189fcf5ef2aSThomas Huth } else { 1190fcf5ef2aSThomas Huth TCGv_i64 t2 = tcg_const_i64(1); 1191fcf5ef2aSThomas Huth TCGv_i64 t3 = tcg_const_i64(0); 1192fcf5ef2aSThomas Huth tcg_gen_movcond_i64(TCG_COND_EQ, t1, t1, t3, t2, t1); 1193fcf5ef2aSThomas Huth tcg_gen_remu_i64(ret, t0, t1); 1194fcf5ef2aSThomas Huth tcg_temp_free_i64(t2); 1195fcf5ef2aSThomas Huth tcg_temp_free_i64(t3); 1196fcf5ef2aSThomas Huth } 1197fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 1198fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 1199fcf5ef2aSThomas Huth } 1200fcf5ef2aSThomas Huth 1201fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MODD(name, opc3, sign) \ 1202fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1203fcf5ef2aSThomas Huth { \ 1204fcf5ef2aSThomas Huth gen_op_arith_modd(ctx, cpu_gpr[rD(ctx->opcode)], \ 1205fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 1206fcf5ef2aSThomas Huth sign); \ 1207fcf5ef2aSThomas Huth } 1208fcf5ef2aSThomas Huth 1209fcf5ef2aSThomas Huth GEN_INT_ARITH_MODD(modud, 0x08, 0); 1210fcf5ef2aSThomas Huth GEN_INT_ARITH_MODD(modsd, 0x18, 1); 1211fcf5ef2aSThomas Huth #endif 1212fcf5ef2aSThomas Huth 1213fcf5ef2aSThomas Huth /* mulhw mulhw. */ 1214fcf5ef2aSThomas Huth static void gen_mulhw(DisasContext *ctx) 1215fcf5ef2aSThomas Huth { 1216fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1217fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 1218fcf5ef2aSThomas Huth 1219fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); 1220fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); 1221fcf5ef2aSThomas Huth tcg_gen_muls2_i32(t0, t1, t0, t1); 1222fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1); 1223fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1224fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1225fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1226fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1227fcf5ef2aSThomas Huth } 1228fcf5ef2aSThomas Huth 1229fcf5ef2aSThomas Huth /* mulhwu mulhwu. */ 1230fcf5ef2aSThomas Huth static void gen_mulhwu(DisasContext *ctx) 1231fcf5ef2aSThomas Huth { 1232fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1233fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 1234fcf5ef2aSThomas Huth 1235fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); 1236fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); 1237fcf5ef2aSThomas Huth tcg_gen_mulu2_i32(t0, t1, t0, t1); 1238fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t1); 1239fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1240fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1241fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1242fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1243fcf5ef2aSThomas Huth } 1244fcf5ef2aSThomas Huth 1245fcf5ef2aSThomas Huth /* mullw mullw. */ 1246fcf5ef2aSThomas Huth static void gen_mullw(DisasContext *ctx) 1247fcf5ef2aSThomas Huth { 1248fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1249fcf5ef2aSThomas Huth TCGv_i64 t0, t1; 1250fcf5ef2aSThomas Huth t0 = tcg_temp_new_i64(); 1251fcf5ef2aSThomas Huth t1 = tcg_temp_new_i64(); 1252fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]); 1253fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]); 1254fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); 1255fcf5ef2aSThomas Huth tcg_temp_free(t0); 1256fcf5ef2aSThomas Huth tcg_temp_free(t1); 1257fcf5ef2aSThomas Huth #else 1258fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1259fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 1260fcf5ef2aSThomas Huth #endif 1261fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1262fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1263fcf5ef2aSThomas Huth } 1264fcf5ef2aSThomas Huth 1265fcf5ef2aSThomas Huth /* mullwo mullwo. */ 1266fcf5ef2aSThomas Huth static void gen_mullwo(DisasContext *ctx) 1267fcf5ef2aSThomas Huth { 1268fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1269fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 1270fcf5ef2aSThomas Huth 1271fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]); 1272fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]); 1273fcf5ef2aSThomas Huth tcg_gen_muls2_i32(t0, t1, t0, t1); 1274fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1275fcf5ef2aSThomas Huth tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1); 1276fcf5ef2aSThomas Huth #else 1277fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], t0); 1278fcf5ef2aSThomas Huth #endif 1279fcf5ef2aSThomas Huth 1280fcf5ef2aSThomas Huth tcg_gen_sari_i32(t0, t0, 31); 1281fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_NE, t0, t0, t1); 1282fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_ov, t0); 128361aa9a69SNikunj A Dadhania if (is_isa300(ctx)) { 128461aa9a69SNikunj A Dadhania tcg_gen_mov_tl(cpu_ov32, cpu_ov); 128561aa9a69SNikunj A Dadhania } 1286fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov); 1287fcf5ef2aSThomas Huth 1288fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1289fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1290fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1291fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1292fcf5ef2aSThomas Huth } 1293fcf5ef2aSThomas Huth 1294fcf5ef2aSThomas Huth /* mulli */ 1295fcf5ef2aSThomas Huth static void gen_mulli(DisasContext *ctx) 1296fcf5ef2aSThomas Huth { 1297fcf5ef2aSThomas Huth tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1298fcf5ef2aSThomas Huth SIMM(ctx->opcode)); 1299fcf5ef2aSThomas Huth } 1300fcf5ef2aSThomas Huth 1301fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1302fcf5ef2aSThomas Huth /* mulhd mulhd. */ 1303fcf5ef2aSThomas Huth static void gen_mulhd(DisasContext *ctx) 1304fcf5ef2aSThomas Huth { 1305fcf5ef2aSThomas Huth TCGv lo = tcg_temp_new(); 1306fcf5ef2aSThomas Huth tcg_gen_muls2_tl(lo, cpu_gpr[rD(ctx->opcode)], 1307fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 1308fcf5ef2aSThomas Huth tcg_temp_free(lo); 1309fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1310fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1311fcf5ef2aSThomas Huth } 1312fcf5ef2aSThomas Huth } 1313fcf5ef2aSThomas Huth 1314fcf5ef2aSThomas Huth /* mulhdu mulhdu. */ 1315fcf5ef2aSThomas Huth static void gen_mulhdu(DisasContext *ctx) 1316fcf5ef2aSThomas Huth { 1317fcf5ef2aSThomas Huth TCGv lo = tcg_temp_new(); 1318fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(lo, cpu_gpr[rD(ctx->opcode)], 1319fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 1320fcf5ef2aSThomas Huth tcg_temp_free(lo); 1321fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1322fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1323fcf5ef2aSThomas Huth } 1324fcf5ef2aSThomas Huth } 1325fcf5ef2aSThomas Huth 1326fcf5ef2aSThomas Huth /* mulld mulld. */ 1327fcf5ef2aSThomas Huth static void gen_mulld(DisasContext *ctx) 1328fcf5ef2aSThomas Huth { 1329fcf5ef2aSThomas Huth tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1330fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 1331fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1332fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1333fcf5ef2aSThomas Huth } 1334fcf5ef2aSThomas Huth 1335fcf5ef2aSThomas Huth /* mulldo mulldo. */ 1336fcf5ef2aSThomas Huth static void gen_mulldo(DisasContext *ctx) 1337fcf5ef2aSThomas Huth { 1338fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 1339fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 1340fcf5ef2aSThomas Huth 1341fcf5ef2aSThomas Huth tcg_gen_muls2_i64(t0, t1, cpu_gpr[rA(ctx->opcode)], 1342fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 1343fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_gpr[rD(ctx->opcode)], t0); 1344fcf5ef2aSThomas Huth 1345fcf5ef2aSThomas Huth tcg_gen_sari_i64(t0, t0, 63); 1346fcf5ef2aSThomas Huth tcg_gen_setcond_i64(TCG_COND_NE, cpu_ov, t0, t1); 134761aa9a69SNikunj A Dadhania if (is_isa300(ctx)) { 134861aa9a69SNikunj A Dadhania tcg_gen_mov_tl(cpu_ov32, cpu_ov); 134961aa9a69SNikunj A Dadhania } 1350fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_so, cpu_so, cpu_ov); 1351fcf5ef2aSThomas Huth 1352fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 1353fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 1354fcf5ef2aSThomas Huth 1355fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1356fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 1357fcf5ef2aSThomas Huth } 1358fcf5ef2aSThomas Huth } 1359fcf5ef2aSThomas Huth #endif 1360fcf5ef2aSThomas Huth 1361fcf5ef2aSThomas Huth /* Common subf function */ 1362fcf5ef2aSThomas Huth static inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1, 1363fcf5ef2aSThomas Huth TCGv arg2, bool add_ca, bool compute_ca, 1364fcf5ef2aSThomas Huth bool compute_ov, bool compute_rc0) 1365fcf5ef2aSThomas Huth { 1366fcf5ef2aSThomas Huth TCGv t0 = ret; 1367fcf5ef2aSThomas Huth 1368fcf5ef2aSThomas Huth if (compute_ca || compute_ov) { 1369fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 1370fcf5ef2aSThomas Huth } 1371fcf5ef2aSThomas Huth 1372fcf5ef2aSThomas Huth if (compute_ca) { 1373fcf5ef2aSThomas Huth /* dest = ~arg1 + arg2 [+ ca]. */ 1374fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 1375fcf5ef2aSThomas Huth /* Caution: a non-obvious corner case of the spec is that we 1376fcf5ef2aSThomas Huth must produce the *entire* 64-bit addition, but produce the 1377fcf5ef2aSThomas Huth carry into bit 32. */ 1378fcf5ef2aSThomas Huth TCGv inv1 = tcg_temp_new(); 1379fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 1380fcf5ef2aSThomas Huth tcg_gen_not_tl(inv1, arg1); 1381fcf5ef2aSThomas Huth if (add_ca) { 1382fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, arg2, cpu_ca); 1383fcf5ef2aSThomas Huth } else { 1384fcf5ef2aSThomas Huth tcg_gen_addi_tl(t0, arg2, 1); 1385fcf5ef2aSThomas Huth } 1386fcf5ef2aSThomas Huth tcg_gen_xor_tl(t1, arg2, inv1); /* add without carry */ 1387fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, t0, inv1); 1388fcf5ef2aSThomas Huth tcg_temp_free(inv1); 1389fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_ca, t0, t1); /* bits changes w/ carry */ 1390fcf5ef2aSThomas Huth tcg_temp_free(t1); 1391e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(cpu_ca, cpu_ca, 32, 1); 139233903d0aSNikunj A Dadhania if (is_isa300(ctx)) { 139333903d0aSNikunj A Dadhania tcg_gen_mov_tl(cpu_ca32, cpu_ca); 139433903d0aSNikunj A Dadhania } 1395fcf5ef2aSThomas Huth } else if (add_ca) { 1396fcf5ef2aSThomas Huth TCGv zero, inv1 = tcg_temp_new(); 1397fcf5ef2aSThomas Huth tcg_gen_not_tl(inv1, arg1); 1398fcf5ef2aSThomas Huth zero = tcg_const_tl(0); 1399fcf5ef2aSThomas Huth tcg_gen_add2_tl(t0, cpu_ca, arg2, zero, cpu_ca, zero); 1400fcf5ef2aSThomas Huth tcg_gen_add2_tl(t0, cpu_ca, t0, cpu_ca, inv1, zero); 140133903d0aSNikunj A Dadhania gen_op_arith_compute_ca32(ctx, t0, inv1, arg2, 0); 1402fcf5ef2aSThomas Huth tcg_temp_free(zero); 1403fcf5ef2aSThomas Huth tcg_temp_free(inv1); 1404fcf5ef2aSThomas Huth } else { 1405fcf5ef2aSThomas Huth tcg_gen_setcond_tl(TCG_COND_GEU, cpu_ca, arg2, arg1); 1406fcf5ef2aSThomas Huth tcg_gen_sub_tl(t0, arg2, arg1); 140733903d0aSNikunj A Dadhania gen_op_arith_compute_ca32(ctx, t0, arg1, arg2, 1); 1408fcf5ef2aSThomas Huth } 1409fcf5ef2aSThomas Huth } else if (add_ca) { 1410fcf5ef2aSThomas Huth /* Since we're ignoring carry-out, we can simplify the 1411fcf5ef2aSThomas Huth standard ~arg1 + arg2 + ca to arg2 - arg1 + ca - 1. */ 1412fcf5ef2aSThomas Huth tcg_gen_sub_tl(t0, arg2, arg1); 1413fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, t0, cpu_ca); 1414fcf5ef2aSThomas Huth tcg_gen_subi_tl(t0, t0, 1); 1415fcf5ef2aSThomas Huth } else { 1416fcf5ef2aSThomas Huth tcg_gen_sub_tl(t0, arg2, arg1); 1417fcf5ef2aSThomas Huth } 1418fcf5ef2aSThomas Huth 1419fcf5ef2aSThomas Huth if (compute_ov) { 1420fcf5ef2aSThomas Huth gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1); 1421fcf5ef2aSThomas Huth } 1422fcf5ef2aSThomas Huth if (unlikely(compute_rc0)) { 1423fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t0); 1424fcf5ef2aSThomas Huth } 1425fcf5ef2aSThomas Huth 142611f4e8f8SRichard Henderson if (t0 != ret) { 1427fcf5ef2aSThomas Huth tcg_gen_mov_tl(ret, t0); 1428fcf5ef2aSThomas Huth tcg_temp_free(t0); 1429fcf5ef2aSThomas Huth } 1430fcf5ef2aSThomas Huth } 1431fcf5ef2aSThomas Huth /* Sub functions with Two operands functions */ 1432fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \ 1433fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1434fcf5ef2aSThomas Huth { \ 1435fcf5ef2aSThomas Huth gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \ 1436fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], \ 1437fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \ 1438fcf5ef2aSThomas Huth } 1439fcf5ef2aSThomas Huth /* Sub functions with one operand and one immediate */ 1440fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \ 1441fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov) \ 1442fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1443fcf5ef2aSThomas Huth { \ 1444fcf5ef2aSThomas Huth TCGv t0 = tcg_const_tl(const_val); \ 1445fcf5ef2aSThomas Huth gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], \ 1446fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], t0, \ 1447fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov, Rc(ctx->opcode)); \ 1448fcf5ef2aSThomas Huth tcg_temp_free(t0); \ 1449fcf5ef2aSThomas Huth } 1450fcf5ef2aSThomas Huth /* subf subf. subfo subfo. */ 1451fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0) 1452fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1) 1453fcf5ef2aSThomas Huth /* subfc subfc. subfco subfco. */ 1454fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0) 1455fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1) 1456fcf5ef2aSThomas Huth /* subfe subfe. subfeo subfo. */ 1457fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0) 1458fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1) 1459fcf5ef2aSThomas Huth /* subfme subfme. subfmeo subfmeo. */ 1460fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0) 1461fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1) 1462fcf5ef2aSThomas Huth /* subfze subfze. subfzeo subfzeo.*/ 1463fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0) 1464fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1) 1465fcf5ef2aSThomas Huth 1466fcf5ef2aSThomas Huth /* subfic */ 1467fcf5ef2aSThomas Huth static void gen_subfic(DisasContext *ctx) 1468fcf5ef2aSThomas Huth { 1469fcf5ef2aSThomas Huth TCGv c = tcg_const_tl(SIMM(ctx->opcode)); 1470fcf5ef2aSThomas Huth gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1471fcf5ef2aSThomas Huth c, 0, 1, 0, 0); 1472fcf5ef2aSThomas Huth tcg_temp_free(c); 1473fcf5ef2aSThomas Huth } 1474fcf5ef2aSThomas Huth 1475fcf5ef2aSThomas Huth /* neg neg. nego nego. */ 1476fcf5ef2aSThomas Huth static inline void gen_op_arith_neg(DisasContext *ctx, bool compute_ov) 1477fcf5ef2aSThomas Huth { 1478fcf5ef2aSThomas Huth TCGv zero = tcg_const_tl(0); 1479fcf5ef2aSThomas Huth gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1480fcf5ef2aSThomas Huth zero, 0, 0, compute_ov, Rc(ctx->opcode)); 1481fcf5ef2aSThomas Huth tcg_temp_free(zero); 1482fcf5ef2aSThomas Huth } 1483fcf5ef2aSThomas Huth 1484fcf5ef2aSThomas Huth static void gen_neg(DisasContext *ctx) 1485fcf5ef2aSThomas Huth { 14861480d71cSNikunj A Dadhania tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 14871480d71cSNikunj A Dadhania if (unlikely(Rc(ctx->opcode))) { 14881480d71cSNikunj A Dadhania gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 14891480d71cSNikunj A Dadhania } 1490fcf5ef2aSThomas Huth } 1491fcf5ef2aSThomas Huth 1492fcf5ef2aSThomas Huth static void gen_nego(DisasContext *ctx) 1493fcf5ef2aSThomas Huth { 1494fcf5ef2aSThomas Huth gen_op_arith_neg(ctx, 1); 1495fcf5ef2aSThomas Huth } 1496fcf5ef2aSThomas Huth 1497fcf5ef2aSThomas Huth /*** Integer logical ***/ 1498fcf5ef2aSThomas Huth #define GEN_LOGICAL2(name, tcg_op, opc, type) \ 1499fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1500fcf5ef2aSThomas Huth { \ 1501fcf5ef2aSThomas Huth tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], \ 1502fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); \ 1503fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) \ 1504fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \ 1505fcf5ef2aSThomas Huth } 1506fcf5ef2aSThomas Huth 1507fcf5ef2aSThomas Huth #define GEN_LOGICAL1(name, tcg_op, opc, type) \ 1508fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 1509fcf5ef2aSThomas Huth { \ 1510fcf5ef2aSThomas Huth tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); \ 1511fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) \ 1512fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); \ 1513fcf5ef2aSThomas Huth } 1514fcf5ef2aSThomas Huth 1515fcf5ef2aSThomas Huth /* and & and. */ 1516fcf5ef2aSThomas Huth GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER); 1517fcf5ef2aSThomas Huth /* andc & andc. */ 1518fcf5ef2aSThomas Huth GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER); 1519fcf5ef2aSThomas Huth 1520fcf5ef2aSThomas Huth /* andi. */ 1521fcf5ef2aSThomas Huth static void gen_andi_(DisasContext *ctx) 1522fcf5ef2aSThomas Huth { 1523fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode)); 1524fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1525fcf5ef2aSThomas Huth } 1526fcf5ef2aSThomas Huth 1527fcf5ef2aSThomas Huth /* andis. */ 1528fcf5ef2aSThomas Huth static void gen_andis_(DisasContext *ctx) 1529fcf5ef2aSThomas Huth { 1530fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode) << 16); 1531fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1532fcf5ef2aSThomas Huth } 1533fcf5ef2aSThomas Huth 1534fcf5ef2aSThomas Huth /* cntlzw */ 1535fcf5ef2aSThomas Huth static void gen_cntlzw(DisasContext *ctx) 1536fcf5ef2aSThomas Huth { 15379b8514e5SRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 15389b8514e5SRichard Henderson 15399b8514e5SRichard Henderson tcg_gen_trunc_tl_i32(t, cpu_gpr[rS(ctx->opcode)]); 15409b8514e5SRichard Henderson tcg_gen_clzi_i32(t, t, 32); 15419b8514e5SRichard Henderson tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t); 15429b8514e5SRichard Henderson tcg_temp_free_i32(t); 15439b8514e5SRichard Henderson 1544fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1545fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1546fcf5ef2aSThomas Huth } 1547fcf5ef2aSThomas Huth 1548fcf5ef2aSThomas Huth /* cnttzw */ 1549fcf5ef2aSThomas Huth static void gen_cnttzw(DisasContext *ctx) 1550fcf5ef2aSThomas Huth { 15519b8514e5SRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 15529b8514e5SRichard Henderson 15539b8514e5SRichard Henderson tcg_gen_trunc_tl_i32(t, cpu_gpr[rS(ctx->opcode)]); 15549b8514e5SRichard Henderson tcg_gen_ctzi_i32(t, t, 32); 15559b8514e5SRichard Henderson tcg_gen_extu_i32_tl(cpu_gpr[rA(ctx->opcode)], t); 15569b8514e5SRichard Henderson tcg_temp_free_i32(t); 15579b8514e5SRichard Henderson 1558fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1559fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1560fcf5ef2aSThomas Huth } 1561fcf5ef2aSThomas Huth } 1562fcf5ef2aSThomas Huth 1563fcf5ef2aSThomas Huth /* eqv & eqv. */ 1564fcf5ef2aSThomas Huth GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER); 1565fcf5ef2aSThomas Huth /* extsb & extsb. */ 1566fcf5ef2aSThomas Huth GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER); 1567fcf5ef2aSThomas Huth /* extsh & extsh. */ 1568fcf5ef2aSThomas Huth GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER); 1569fcf5ef2aSThomas Huth /* nand & nand. */ 1570fcf5ef2aSThomas Huth GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER); 1571fcf5ef2aSThomas Huth /* nor & nor. */ 1572fcf5ef2aSThomas Huth GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER); 1573fcf5ef2aSThomas Huth 1574fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY) 1575fcf5ef2aSThomas Huth static void gen_pause(DisasContext *ctx) 1576fcf5ef2aSThomas Huth { 1577fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(0); 1578fcf5ef2aSThomas Huth tcg_gen_st_i32(t0, cpu_env, 1579fcf5ef2aSThomas Huth -offsetof(PowerPCCPU, env) + offsetof(CPUState, halted)); 1580fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1581fcf5ef2aSThomas Huth 1582fcf5ef2aSThomas Huth /* Stop translation, this gives other CPUs a chance to run */ 1583b6bac4bcSEmilio G. Cota gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next); 1584fcf5ef2aSThomas Huth } 1585fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 1586fcf5ef2aSThomas Huth 1587fcf5ef2aSThomas Huth /* or & or. */ 1588fcf5ef2aSThomas Huth static void gen_or(DisasContext *ctx) 1589fcf5ef2aSThomas Huth { 1590fcf5ef2aSThomas Huth int rs, ra, rb; 1591fcf5ef2aSThomas Huth 1592fcf5ef2aSThomas Huth rs = rS(ctx->opcode); 1593fcf5ef2aSThomas Huth ra = rA(ctx->opcode); 1594fcf5ef2aSThomas Huth rb = rB(ctx->opcode); 1595fcf5ef2aSThomas Huth /* Optimisation for mr. ri case */ 1596fcf5ef2aSThomas Huth if (rs != ra || rs != rb) { 1597fcf5ef2aSThomas Huth if (rs != rb) 1598fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]); 1599fcf5ef2aSThomas Huth else 1600fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]); 1601fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1602fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[ra]); 1603fcf5ef2aSThomas Huth } else if (unlikely(Rc(ctx->opcode) != 0)) { 1604fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rs]); 1605fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1606fcf5ef2aSThomas Huth } else if (rs != 0) { /* 0 is nop */ 1607fcf5ef2aSThomas Huth int prio = 0; 1608fcf5ef2aSThomas Huth 1609fcf5ef2aSThomas Huth switch (rs) { 1610fcf5ef2aSThomas Huth case 1: 1611fcf5ef2aSThomas Huth /* Set process priority to low */ 1612fcf5ef2aSThomas Huth prio = 2; 1613fcf5ef2aSThomas Huth break; 1614fcf5ef2aSThomas Huth case 6: 1615fcf5ef2aSThomas Huth /* Set process priority to medium-low */ 1616fcf5ef2aSThomas Huth prio = 3; 1617fcf5ef2aSThomas Huth break; 1618fcf5ef2aSThomas Huth case 2: 1619fcf5ef2aSThomas Huth /* Set process priority to normal */ 1620fcf5ef2aSThomas Huth prio = 4; 1621fcf5ef2aSThomas Huth break; 1622fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1623fcf5ef2aSThomas Huth case 31: 1624fcf5ef2aSThomas Huth if (!ctx->pr) { 1625fcf5ef2aSThomas Huth /* Set process priority to very low */ 1626fcf5ef2aSThomas Huth prio = 1; 1627fcf5ef2aSThomas Huth } 1628fcf5ef2aSThomas Huth break; 1629fcf5ef2aSThomas Huth case 5: 1630fcf5ef2aSThomas Huth if (!ctx->pr) { 1631fcf5ef2aSThomas Huth /* Set process priority to medium-hight */ 1632fcf5ef2aSThomas Huth prio = 5; 1633fcf5ef2aSThomas Huth } 1634fcf5ef2aSThomas Huth break; 1635fcf5ef2aSThomas Huth case 3: 1636fcf5ef2aSThomas Huth if (!ctx->pr) { 1637fcf5ef2aSThomas Huth /* Set process priority to high */ 1638fcf5ef2aSThomas Huth prio = 6; 1639fcf5ef2aSThomas Huth } 1640fcf5ef2aSThomas Huth break; 1641fcf5ef2aSThomas Huth case 7: 1642fcf5ef2aSThomas Huth if (ctx->hv && !ctx->pr) { 1643fcf5ef2aSThomas Huth /* Set process priority to very high */ 1644fcf5ef2aSThomas Huth prio = 7; 1645fcf5ef2aSThomas Huth } 1646fcf5ef2aSThomas Huth break; 1647fcf5ef2aSThomas Huth #endif 1648fcf5ef2aSThomas Huth default: 1649fcf5ef2aSThomas Huth break; 1650fcf5ef2aSThomas Huth } 1651fcf5ef2aSThomas Huth if (prio) { 1652fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1653fcf5ef2aSThomas Huth gen_load_spr(t0, SPR_PPR); 1654fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL); 1655fcf5ef2aSThomas Huth tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50); 1656fcf5ef2aSThomas Huth gen_store_spr(SPR_PPR, t0); 1657fcf5ef2aSThomas Huth tcg_temp_free(t0); 1658fcf5ef2aSThomas Huth } 1659fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1660fcf5ef2aSThomas Huth /* Pause out of TCG otherwise spin loops with smt_low eat too much 1661fcf5ef2aSThomas Huth * CPU and the kernel hangs. This applies to all encodings other 1662fcf5ef2aSThomas Huth * than no-op, e.g., miso(rs=26), yield(27), mdoio(29), mdoom(30), 1663fcf5ef2aSThomas Huth * and all currently undefined. 1664fcf5ef2aSThomas Huth */ 1665fcf5ef2aSThomas Huth gen_pause(ctx); 1666fcf5ef2aSThomas Huth #endif 1667fcf5ef2aSThomas Huth #endif 1668fcf5ef2aSThomas Huth } 1669fcf5ef2aSThomas Huth } 1670fcf5ef2aSThomas Huth /* orc & orc. */ 1671fcf5ef2aSThomas Huth GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER); 1672fcf5ef2aSThomas Huth 1673fcf5ef2aSThomas Huth /* xor & xor. */ 1674fcf5ef2aSThomas Huth static void gen_xor(DisasContext *ctx) 1675fcf5ef2aSThomas Huth { 1676fcf5ef2aSThomas Huth /* Optimisation for "set to zero" case */ 1677fcf5ef2aSThomas Huth if (rS(ctx->opcode) != rB(ctx->opcode)) 1678fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 1679fcf5ef2aSThomas Huth else 1680fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0); 1681fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1682fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1683fcf5ef2aSThomas Huth } 1684fcf5ef2aSThomas Huth 1685fcf5ef2aSThomas Huth /* ori */ 1686fcf5ef2aSThomas Huth static void gen_ori(DisasContext *ctx) 1687fcf5ef2aSThomas Huth { 1688fcf5ef2aSThomas Huth target_ulong uimm = UIMM(ctx->opcode); 1689fcf5ef2aSThomas Huth 1690fcf5ef2aSThomas Huth if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) { 1691fcf5ef2aSThomas Huth return; 1692fcf5ef2aSThomas Huth } 1693fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm); 1694fcf5ef2aSThomas Huth } 1695fcf5ef2aSThomas Huth 1696fcf5ef2aSThomas Huth /* oris */ 1697fcf5ef2aSThomas Huth static void gen_oris(DisasContext *ctx) 1698fcf5ef2aSThomas Huth { 1699fcf5ef2aSThomas Huth target_ulong uimm = UIMM(ctx->opcode); 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) { 1702fcf5ef2aSThomas Huth /* NOP */ 1703fcf5ef2aSThomas Huth return; 1704fcf5ef2aSThomas Huth } 1705fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16); 1706fcf5ef2aSThomas Huth } 1707fcf5ef2aSThomas Huth 1708fcf5ef2aSThomas Huth /* xori */ 1709fcf5ef2aSThomas Huth static void gen_xori(DisasContext *ctx) 1710fcf5ef2aSThomas Huth { 1711fcf5ef2aSThomas Huth target_ulong uimm = UIMM(ctx->opcode); 1712fcf5ef2aSThomas Huth 1713fcf5ef2aSThomas Huth if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) { 1714fcf5ef2aSThomas Huth /* NOP */ 1715fcf5ef2aSThomas Huth return; 1716fcf5ef2aSThomas Huth } 1717fcf5ef2aSThomas Huth tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm); 1718fcf5ef2aSThomas Huth } 1719fcf5ef2aSThomas Huth 1720fcf5ef2aSThomas Huth /* xoris */ 1721fcf5ef2aSThomas Huth static void gen_xoris(DisasContext *ctx) 1722fcf5ef2aSThomas Huth { 1723fcf5ef2aSThomas Huth target_ulong uimm = UIMM(ctx->opcode); 1724fcf5ef2aSThomas Huth 1725fcf5ef2aSThomas Huth if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) { 1726fcf5ef2aSThomas Huth /* NOP */ 1727fcf5ef2aSThomas Huth return; 1728fcf5ef2aSThomas Huth } 1729fcf5ef2aSThomas Huth tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16); 1730fcf5ef2aSThomas Huth } 1731fcf5ef2aSThomas Huth 1732fcf5ef2aSThomas Huth /* popcntb : PowerPC 2.03 specification */ 1733fcf5ef2aSThomas Huth static void gen_popcntb(DisasContext *ctx) 1734fcf5ef2aSThomas Huth { 1735fcf5ef2aSThomas Huth gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); 1736fcf5ef2aSThomas Huth } 1737fcf5ef2aSThomas Huth 1738fcf5ef2aSThomas Huth static void gen_popcntw(DisasContext *ctx) 1739fcf5ef2aSThomas Huth { 174079770002SRichard Henderson #if defined(TARGET_PPC64) 1741fcf5ef2aSThomas Huth gen_helper_popcntw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); 174279770002SRichard Henderson #else 174379770002SRichard Henderson tcg_gen_ctpop_i32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); 174479770002SRichard Henderson #endif 1745fcf5ef2aSThomas Huth } 1746fcf5ef2aSThomas Huth 1747fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1748fcf5ef2aSThomas Huth /* popcntd: PowerPC 2.06 specification */ 1749fcf5ef2aSThomas Huth static void gen_popcntd(DisasContext *ctx) 1750fcf5ef2aSThomas Huth { 175179770002SRichard Henderson tcg_gen_ctpop_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]); 1752fcf5ef2aSThomas Huth } 1753fcf5ef2aSThomas Huth #endif 1754fcf5ef2aSThomas Huth 1755fcf5ef2aSThomas Huth /* prtyw: PowerPC 2.05 specification */ 1756fcf5ef2aSThomas Huth static void gen_prtyw(DisasContext *ctx) 1757fcf5ef2aSThomas Huth { 1758fcf5ef2aSThomas Huth TCGv ra = cpu_gpr[rA(ctx->opcode)]; 1759fcf5ef2aSThomas Huth TCGv rs = cpu_gpr[rS(ctx->opcode)]; 1760fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1761fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, rs, 16); 1762fcf5ef2aSThomas Huth tcg_gen_xor_tl(ra, rs, t0); 1763fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, ra, 8); 1764fcf5ef2aSThomas Huth tcg_gen_xor_tl(ra, ra, t0); 1765fcf5ef2aSThomas Huth tcg_gen_andi_tl(ra, ra, (target_ulong)0x100000001ULL); 1766fcf5ef2aSThomas Huth tcg_temp_free(t0); 1767fcf5ef2aSThomas Huth } 1768fcf5ef2aSThomas Huth 1769fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1770fcf5ef2aSThomas Huth /* prtyd: PowerPC 2.05 specification */ 1771fcf5ef2aSThomas Huth static void gen_prtyd(DisasContext *ctx) 1772fcf5ef2aSThomas Huth { 1773fcf5ef2aSThomas Huth TCGv ra = cpu_gpr[rA(ctx->opcode)]; 1774fcf5ef2aSThomas Huth TCGv rs = cpu_gpr[rS(ctx->opcode)]; 1775fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1776fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, rs, 32); 1777fcf5ef2aSThomas Huth tcg_gen_xor_tl(ra, rs, t0); 1778fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, ra, 16); 1779fcf5ef2aSThomas Huth tcg_gen_xor_tl(ra, ra, t0); 1780fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, ra, 8); 1781fcf5ef2aSThomas Huth tcg_gen_xor_tl(ra, ra, t0); 1782fcf5ef2aSThomas Huth tcg_gen_andi_tl(ra, ra, 1); 1783fcf5ef2aSThomas Huth tcg_temp_free(t0); 1784fcf5ef2aSThomas Huth } 1785fcf5ef2aSThomas Huth #endif 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1788fcf5ef2aSThomas Huth /* bpermd */ 1789fcf5ef2aSThomas Huth static void gen_bpermd(DisasContext *ctx) 1790fcf5ef2aSThomas Huth { 1791fcf5ef2aSThomas Huth gen_helper_bpermd(cpu_gpr[rA(ctx->opcode)], 1792fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 1793fcf5ef2aSThomas Huth } 1794fcf5ef2aSThomas Huth #endif 1795fcf5ef2aSThomas Huth 1796fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1797fcf5ef2aSThomas Huth /* extsw & extsw. */ 1798fcf5ef2aSThomas Huth GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B); 1799fcf5ef2aSThomas Huth 1800fcf5ef2aSThomas Huth /* cntlzd */ 1801fcf5ef2aSThomas Huth static void gen_cntlzd(DisasContext *ctx) 1802fcf5ef2aSThomas Huth { 18039b8514e5SRichard Henderson tcg_gen_clzi_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 64); 1804fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 1805fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1806fcf5ef2aSThomas Huth } 1807fcf5ef2aSThomas Huth 1808fcf5ef2aSThomas Huth /* cnttzd */ 1809fcf5ef2aSThomas Huth static void gen_cnttzd(DisasContext *ctx) 1810fcf5ef2aSThomas Huth { 18119b8514e5SRichard Henderson tcg_gen_ctzi_i64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], 64); 1812fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1813fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 1814fcf5ef2aSThomas Huth } 1815fcf5ef2aSThomas Huth } 1816fcf5ef2aSThomas Huth 1817fcf5ef2aSThomas Huth /* darn */ 1818fcf5ef2aSThomas Huth static void gen_darn(DisasContext *ctx) 1819fcf5ef2aSThomas Huth { 1820fcf5ef2aSThomas Huth int l = L(ctx->opcode); 1821fcf5ef2aSThomas Huth 1822fcf5ef2aSThomas Huth if (l == 0) { 1823fcf5ef2aSThomas Huth gen_helper_darn32(cpu_gpr[rD(ctx->opcode)]); 1824fcf5ef2aSThomas Huth } else if (l <= 2) { 1825fcf5ef2aSThomas Huth /* Return 64-bit random for both CRN and RRN */ 1826fcf5ef2aSThomas Huth gen_helper_darn64(cpu_gpr[rD(ctx->opcode)]); 1827fcf5ef2aSThomas Huth } else { 1828fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_gpr[rD(ctx->opcode)], -1); 1829fcf5ef2aSThomas Huth } 1830fcf5ef2aSThomas Huth } 1831fcf5ef2aSThomas Huth #endif 1832fcf5ef2aSThomas Huth 1833fcf5ef2aSThomas Huth /*** Integer rotate ***/ 1834fcf5ef2aSThomas Huth 1835fcf5ef2aSThomas Huth /* rlwimi & rlwimi. */ 1836fcf5ef2aSThomas Huth static void gen_rlwimi(DisasContext *ctx) 1837fcf5ef2aSThomas Huth { 1838fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 1839fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 1840fcf5ef2aSThomas Huth uint32_t sh = SH(ctx->opcode); 1841fcf5ef2aSThomas Huth uint32_t mb = MB(ctx->opcode); 1842fcf5ef2aSThomas Huth uint32_t me = ME(ctx->opcode); 1843fcf5ef2aSThomas Huth 1844fcf5ef2aSThomas Huth if (sh == (31-me) && mb <= me) { 1845fcf5ef2aSThomas Huth tcg_gen_deposit_tl(t_ra, t_ra, t_rs, sh, me - mb + 1); 1846fcf5ef2aSThomas Huth } else { 1847fcf5ef2aSThomas Huth target_ulong mask; 1848fcf5ef2aSThomas Huth TCGv t1; 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1851fcf5ef2aSThomas Huth mb += 32; 1852fcf5ef2aSThomas Huth me += 32; 1853fcf5ef2aSThomas Huth #endif 1854fcf5ef2aSThomas Huth mask = MASK(mb, me); 1855fcf5ef2aSThomas Huth 1856fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 1857fcf5ef2aSThomas Huth if (mask <= 0xffffffffu) { 1858fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1859fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, t_rs); 1860fcf5ef2aSThomas Huth tcg_gen_rotli_i32(t0, t0, sh); 1861fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(t1, t0); 1862fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1863fcf5ef2aSThomas Huth } else { 1864fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1865fcf5ef2aSThomas Huth tcg_gen_deposit_i64(t1, t_rs, t_rs, 32, 32); 1866fcf5ef2aSThomas Huth tcg_gen_rotli_i64(t1, t1, sh); 1867fcf5ef2aSThomas Huth #else 1868fcf5ef2aSThomas Huth g_assert_not_reached(); 1869fcf5ef2aSThomas Huth #endif 1870fcf5ef2aSThomas Huth } 1871fcf5ef2aSThomas Huth 1872fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, t1, mask); 1873fcf5ef2aSThomas Huth tcg_gen_andi_tl(t_ra, t_ra, ~mask); 1874fcf5ef2aSThomas Huth tcg_gen_or_tl(t_ra, t_ra, t1); 1875fcf5ef2aSThomas Huth tcg_temp_free(t1); 1876fcf5ef2aSThomas Huth } 1877fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1878fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 1879fcf5ef2aSThomas Huth } 1880fcf5ef2aSThomas Huth } 1881fcf5ef2aSThomas Huth 1882fcf5ef2aSThomas Huth /* rlwinm & rlwinm. */ 1883fcf5ef2aSThomas Huth static void gen_rlwinm(DisasContext *ctx) 1884fcf5ef2aSThomas Huth { 1885fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 1886fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 18877b4d326fSRichard Henderson int sh = SH(ctx->opcode); 18887b4d326fSRichard Henderson int mb = MB(ctx->opcode); 18897b4d326fSRichard Henderson int me = ME(ctx->opcode); 18907b4d326fSRichard Henderson int len = me - mb + 1; 18917b4d326fSRichard Henderson int rsh = (32 - sh) & 31; 1892fcf5ef2aSThomas Huth 18937b4d326fSRichard Henderson if (sh != 0 && len > 0 && me == (31 - sh)) { 18947b4d326fSRichard Henderson tcg_gen_deposit_z_tl(t_ra, t_rs, sh, len); 18957b4d326fSRichard Henderson } else if (me == 31 && rsh + len <= 32) { 18967b4d326fSRichard Henderson tcg_gen_extract_tl(t_ra, t_rs, rsh, len); 1897fcf5ef2aSThomas Huth } else { 1898fcf5ef2aSThomas Huth target_ulong mask; 1899fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1900fcf5ef2aSThomas Huth mb += 32; 1901fcf5ef2aSThomas Huth me += 32; 1902fcf5ef2aSThomas Huth #endif 1903fcf5ef2aSThomas Huth mask = MASK(mb, me); 19047b4d326fSRichard Henderson if (sh == 0) { 19057b4d326fSRichard Henderson tcg_gen_andi_tl(t_ra, t_rs, mask); 19067b4d326fSRichard Henderson } else if (mask <= 0xffffffffu) { 1907fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1908fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, t_rs); 1909fcf5ef2aSThomas Huth tcg_gen_rotli_i32(t0, t0, sh); 1910fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, t0, mask); 1911fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(t_ra, t0); 1912fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1913fcf5ef2aSThomas Huth } else { 1914fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1915fcf5ef2aSThomas Huth tcg_gen_deposit_i64(t_ra, t_rs, t_rs, 32, 32); 1916fcf5ef2aSThomas Huth tcg_gen_rotli_i64(t_ra, t_ra, sh); 1917fcf5ef2aSThomas Huth tcg_gen_andi_i64(t_ra, t_ra, mask); 1918fcf5ef2aSThomas Huth #else 1919fcf5ef2aSThomas Huth g_assert_not_reached(); 1920fcf5ef2aSThomas Huth #endif 1921fcf5ef2aSThomas Huth } 1922fcf5ef2aSThomas Huth } 1923fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1924fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 1925fcf5ef2aSThomas Huth } 1926fcf5ef2aSThomas Huth } 1927fcf5ef2aSThomas Huth 1928fcf5ef2aSThomas Huth /* rlwnm & rlwnm. */ 1929fcf5ef2aSThomas Huth static void gen_rlwnm(DisasContext *ctx) 1930fcf5ef2aSThomas Huth { 1931fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 1932fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 1933fcf5ef2aSThomas Huth TCGv t_rb = cpu_gpr[rB(ctx->opcode)]; 1934fcf5ef2aSThomas Huth uint32_t mb = MB(ctx->opcode); 1935fcf5ef2aSThomas Huth uint32_t me = ME(ctx->opcode); 1936fcf5ef2aSThomas Huth target_ulong mask; 1937fcf5ef2aSThomas Huth 1938fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1939fcf5ef2aSThomas Huth mb += 32; 1940fcf5ef2aSThomas Huth me += 32; 1941fcf5ef2aSThomas Huth #endif 1942fcf5ef2aSThomas Huth mask = MASK(mb, me); 1943fcf5ef2aSThomas Huth 1944fcf5ef2aSThomas Huth if (mask <= 0xffffffffu) { 1945fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 1946fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 1947fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, t_rb); 1948fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, t_rs); 1949fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, t0, 0x1f); 1950fcf5ef2aSThomas Huth tcg_gen_rotl_i32(t1, t1, t0); 1951fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(t_ra, t1); 1952fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 1953fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 1954fcf5ef2aSThomas Huth } else { 1955fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1956fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 1957fcf5ef2aSThomas Huth tcg_gen_andi_i64(t0, t_rb, 0x1f); 1958fcf5ef2aSThomas Huth tcg_gen_deposit_i64(t_ra, t_rs, t_rs, 32, 32); 1959fcf5ef2aSThomas Huth tcg_gen_rotl_i64(t_ra, t_ra, t0); 1960fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 1961fcf5ef2aSThomas Huth #else 1962fcf5ef2aSThomas Huth g_assert_not_reached(); 1963fcf5ef2aSThomas Huth #endif 1964fcf5ef2aSThomas Huth } 1965fcf5ef2aSThomas Huth 1966fcf5ef2aSThomas Huth tcg_gen_andi_tl(t_ra, t_ra, mask); 1967fcf5ef2aSThomas Huth 1968fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 1969fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 1970fcf5ef2aSThomas Huth } 1971fcf5ef2aSThomas Huth } 1972fcf5ef2aSThomas Huth 1973fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 1974fcf5ef2aSThomas Huth #define GEN_PPC64_R2(name, opc1, opc2) \ 1975fcf5ef2aSThomas Huth static void glue(gen_, name##0)(DisasContext *ctx) \ 1976fcf5ef2aSThomas Huth { \ 1977fcf5ef2aSThomas Huth gen_##name(ctx, 0); \ 1978fcf5ef2aSThomas Huth } \ 1979fcf5ef2aSThomas Huth \ 1980fcf5ef2aSThomas Huth static void glue(gen_, name##1)(DisasContext *ctx) \ 1981fcf5ef2aSThomas Huth { \ 1982fcf5ef2aSThomas Huth gen_##name(ctx, 1); \ 1983fcf5ef2aSThomas Huth } 1984fcf5ef2aSThomas Huth #define GEN_PPC64_R4(name, opc1, opc2) \ 1985fcf5ef2aSThomas Huth static void glue(gen_, name##0)(DisasContext *ctx) \ 1986fcf5ef2aSThomas Huth { \ 1987fcf5ef2aSThomas Huth gen_##name(ctx, 0, 0); \ 1988fcf5ef2aSThomas Huth } \ 1989fcf5ef2aSThomas Huth \ 1990fcf5ef2aSThomas Huth static void glue(gen_, name##1)(DisasContext *ctx) \ 1991fcf5ef2aSThomas Huth { \ 1992fcf5ef2aSThomas Huth gen_##name(ctx, 0, 1); \ 1993fcf5ef2aSThomas Huth } \ 1994fcf5ef2aSThomas Huth \ 1995fcf5ef2aSThomas Huth static void glue(gen_, name##2)(DisasContext *ctx) \ 1996fcf5ef2aSThomas Huth { \ 1997fcf5ef2aSThomas Huth gen_##name(ctx, 1, 0); \ 1998fcf5ef2aSThomas Huth } \ 1999fcf5ef2aSThomas Huth \ 2000fcf5ef2aSThomas Huth static void glue(gen_, name##3)(DisasContext *ctx) \ 2001fcf5ef2aSThomas Huth { \ 2002fcf5ef2aSThomas Huth gen_##name(ctx, 1, 1); \ 2003fcf5ef2aSThomas Huth } 2004fcf5ef2aSThomas Huth 2005fcf5ef2aSThomas Huth static void gen_rldinm(DisasContext *ctx, int mb, int me, int sh) 2006fcf5ef2aSThomas Huth { 2007fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 2008fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 20097b4d326fSRichard Henderson int len = me - mb + 1; 20107b4d326fSRichard Henderson int rsh = (64 - sh) & 63; 2011fcf5ef2aSThomas Huth 20127b4d326fSRichard Henderson if (sh != 0 && len > 0 && me == (63 - sh)) { 20137b4d326fSRichard Henderson tcg_gen_deposit_z_tl(t_ra, t_rs, sh, len); 20147b4d326fSRichard Henderson } else if (me == 63 && rsh + len <= 64) { 20157b4d326fSRichard Henderson tcg_gen_extract_tl(t_ra, t_rs, rsh, len); 2016fcf5ef2aSThomas Huth } else { 2017fcf5ef2aSThomas Huth tcg_gen_rotli_tl(t_ra, t_rs, sh); 2018fcf5ef2aSThomas Huth tcg_gen_andi_tl(t_ra, t_ra, MASK(mb, me)); 2019fcf5ef2aSThomas Huth } 2020fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2021fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 2022fcf5ef2aSThomas Huth } 2023fcf5ef2aSThomas Huth } 2024fcf5ef2aSThomas Huth 2025fcf5ef2aSThomas Huth /* rldicl - rldicl. */ 2026fcf5ef2aSThomas Huth static inline void gen_rldicl(DisasContext *ctx, int mbn, int shn) 2027fcf5ef2aSThomas Huth { 2028fcf5ef2aSThomas Huth uint32_t sh, mb; 2029fcf5ef2aSThomas Huth 2030fcf5ef2aSThomas Huth sh = SH(ctx->opcode) | (shn << 5); 2031fcf5ef2aSThomas Huth mb = MB(ctx->opcode) | (mbn << 5); 2032fcf5ef2aSThomas Huth gen_rldinm(ctx, mb, 63, sh); 2033fcf5ef2aSThomas Huth } 2034fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicl, 0x1E, 0x00); 2035fcf5ef2aSThomas Huth 2036fcf5ef2aSThomas Huth /* rldicr - rldicr. */ 2037fcf5ef2aSThomas Huth static inline void gen_rldicr(DisasContext *ctx, int men, int shn) 2038fcf5ef2aSThomas Huth { 2039fcf5ef2aSThomas Huth uint32_t sh, me; 2040fcf5ef2aSThomas Huth 2041fcf5ef2aSThomas Huth sh = SH(ctx->opcode) | (shn << 5); 2042fcf5ef2aSThomas Huth me = MB(ctx->opcode) | (men << 5); 2043fcf5ef2aSThomas Huth gen_rldinm(ctx, 0, me, sh); 2044fcf5ef2aSThomas Huth } 2045fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicr, 0x1E, 0x02); 2046fcf5ef2aSThomas Huth 2047fcf5ef2aSThomas Huth /* rldic - rldic. */ 2048fcf5ef2aSThomas Huth static inline void gen_rldic(DisasContext *ctx, int mbn, int shn) 2049fcf5ef2aSThomas Huth { 2050fcf5ef2aSThomas Huth uint32_t sh, mb; 2051fcf5ef2aSThomas Huth 2052fcf5ef2aSThomas Huth sh = SH(ctx->opcode) | (shn << 5); 2053fcf5ef2aSThomas Huth mb = MB(ctx->opcode) | (mbn << 5); 2054fcf5ef2aSThomas Huth gen_rldinm(ctx, mb, 63 - sh, sh); 2055fcf5ef2aSThomas Huth } 2056fcf5ef2aSThomas Huth GEN_PPC64_R4(rldic, 0x1E, 0x04); 2057fcf5ef2aSThomas Huth 2058fcf5ef2aSThomas Huth static void gen_rldnm(DisasContext *ctx, int mb, int me) 2059fcf5ef2aSThomas Huth { 2060fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 2061fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 2062fcf5ef2aSThomas Huth TCGv t_rb = cpu_gpr[rB(ctx->opcode)]; 2063fcf5ef2aSThomas Huth TCGv t0; 2064fcf5ef2aSThomas Huth 2065fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2066fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t_rb, 0x3f); 2067fcf5ef2aSThomas Huth tcg_gen_rotl_tl(t_ra, t_rs, t0); 2068fcf5ef2aSThomas Huth tcg_temp_free(t0); 2069fcf5ef2aSThomas Huth 2070fcf5ef2aSThomas Huth tcg_gen_andi_tl(t_ra, t_ra, MASK(mb, me)); 2071fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2072fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 2073fcf5ef2aSThomas Huth } 2074fcf5ef2aSThomas Huth } 2075fcf5ef2aSThomas Huth 2076fcf5ef2aSThomas Huth /* rldcl - rldcl. */ 2077fcf5ef2aSThomas Huth static inline void gen_rldcl(DisasContext *ctx, int mbn) 2078fcf5ef2aSThomas Huth { 2079fcf5ef2aSThomas Huth uint32_t mb; 2080fcf5ef2aSThomas Huth 2081fcf5ef2aSThomas Huth mb = MB(ctx->opcode) | (mbn << 5); 2082fcf5ef2aSThomas Huth gen_rldnm(ctx, mb, 63); 2083fcf5ef2aSThomas Huth } 2084fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcl, 0x1E, 0x08); 2085fcf5ef2aSThomas Huth 2086fcf5ef2aSThomas Huth /* rldcr - rldcr. */ 2087fcf5ef2aSThomas Huth static inline void gen_rldcr(DisasContext *ctx, int men) 2088fcf5ef2aSThomas Huth { 2089fcf5ef2aSThomas Huth uint32_t me; 2090fcf5ef2aSThomas Huth 2091fcf5ef2aSThomas Huth me = MB(ctx->opcode) | (men << 5); 2092fcf5ef2aSThomas Huth gen_rldnm(ctx, 0, me); 2093fcf5ef2aSThomas Huth } 2094fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcr, 0x1E, 0x09); 2095fcf5ef2aSThomas Huth 2096fcf5ef2aSThomas Huth /* rldimi - rldimi. */ 2097fcf5ef2aSThomas Huth static void gen_rldimi(DisasContext *ctx, int mbn, int shn) 2098fcf5ef2aSThomas Huth { 2099fcf5ef2aSThomas Huth TCGv t_ra = cpu_gpr[rA(ctx->opcode)]; 2100fcf5ef2aSThomas Huth TCGv t_rs = cpu_gpr[rS(ctx->opcode)]; 2101fcf5ef2aSThomas Huth uint32_t sh = SH(ctx->opcode) | (shn << 5); 2102fcf5ef2aSThomas Huth uint32_t mb = MB(ctx->opcode) | (mbn << 5); 2103fcf5ef2aSThomas Huth uint32_t me = 63 - sh; 2104fcf5ef2aSThomas Huth 2105fcf5ef2aSThomas Huth if (mb <= me) { 2106fcf5ef2aSThomas Huth tcg_gen_deposit_tl(t_ra, t_ra, t_rs, sh, me - mb + 1); 2107fcf5ef2aSThomas Huth } else { 2108fcf5ef2aSThomas Huth target_ulong mask = MASK(mb, me); 2109fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 2110fcf5ef2aSThomas Huth 2111fcf5ef2aSThomas Huth tcg_gen_rotli_tl(t1, t_rs, sh); 2112fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, t1, mask); 2113fcf5ef2aSThomas Huth tcg_gen_andi_tl(t_ra, t_ra, ~mask); 2114fcf5ef2aSThomas Huth tcg_gen_or_tl(t_ra, t_ra, t1); 2115fcf5ef2aSThomas Huth tcg_temp_free(t1); 2116fcf5ef2aSThomas Huth } 2117fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2118fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t_ra); 2119fcf5ef2aSThomas Huth } 2120fcf5ef2aSThomas Huth } 2121fcf5ef2aSThomas Huth GEN_PPC64_R4(rldimi, 0x1E, 0x06); 2122fcf5ef2aSThomas Huth #endif 2123fcf5ef2aSThomas Huth 2124fcf5ef2aSThomas Huth /*** Integer shift ***/ 2125fcf5ef2aSThomas Huth 2126fcf5ef2aSThomas Huth /* slw & slw. */ 2127fcf5ef2aSThomas Huth static void gen_slw(DisasContext *ctx) 2128fcf5ef2aSThomas Huth { 2129fcf5ef2aSThomas Huth TCGv t0, t1; 2130fcf5ef2aSThomas Huth 2131fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2132fcf5ef2aSThomas Huth /* AND rS with a mask that is 0 when rB >= 0x20 */ 2133fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2134fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a); 2135fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x3f); 2136fcf5ef2aSThomas Huth #else 2137fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a); 2138fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x1f); 2139fcf5ef2aSThomas Huth #endif 2140fcf5ef2aSThomas Huth tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 2141fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2142fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f); 2143fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 2144fcf5ef2aSThomas Huth tcg_temp_free(t1); 2145fcf5ef2aSThomas Huth tcg_temp_free(t0); 2146fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 2147fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2148fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2149fcf5ef2aSThomas Huth } 2150fcf5ef2aSThomas Huth 2151fcf5ef2aSThomas Huth /* sraw & sraw. */ 2152fcf5ef2aSThomas Huth static void gen_sraw(DisasContext *ctx) 2153fcf5ef2aSThomas Huth { 2154fcf5ef2aSThomas Huth gen_helper_sraw(cpu_gpr[rA(ctx->opcode)], cpu_env, 2155fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 2156fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2157fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2158fcf5ef2aSThomas Huth } 2159fcf5ef2aSThomas Huth 2160fcf5ef2aSThomas Huth /* srawi & srawi. */ 2161fcf5ef2aSThomas Huth static void gen_srawi(DisasContext *ctx) 2162fcf5ef2aSThomas Huth { 2163fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 2164fcf5ef2aSThomas Huth TCGv dst = cpu_gpr[rA(ctx->opcode)]; 2165fcf5ef2aSThomas Huth TCGv src = cpu_gpr[rS(ctx->opcode)]; 2166fcf5ef2aSThomas Huth if (sh == 0) { 2167fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(dst, src); 2168fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 0); 2169af1c259fSSandipan Das if (is_isa300(ctx)) { 2170af1c259fSSandipan Das tcg_gen_movi_tl(cpu_ca32, 0); 2171af1c259fSSandipan Das } 2172fcf5ef2aSThomas Huth } else { 2173fcf5ef2aSThomas Huth TCGv t0; 2174fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(dst, src); 2175fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_ca, dst, (1ULL << sh) - 1); 2176fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2177fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, dst, TARGET_LONG_BITS - 1); 2178fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_ca, cpu_ca, t0); 2179fcf5ef2aSThomas Huth tcg_temp_free(t0); 2180fcf5ef2aSThomas Huth tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0); 2181af1c259fSSandipan Das if (is_isa300(ctx)) { 2182af1c259fSSandipan Das tcg_gen_mov_tl(cpu_ca32, cpu_ca); 2183af1c259fSSandipan Das } 2184fcf5ef2aSThomas Huth tcg_gen_sari_tl(dst, dst, sh); 2185fcf5ef2aSThomas Huth } 2186fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2187fcf5ef2aSThomas Huth gen_set_Rc0(ctx, dst); 2188fcf5ef2aSThomas Huth } 2189fcf5ef2aSThomas Huth } 2190fcf5ef2aSThomas Huth 2191fcf5ef2aSThomas Huth /* srw & srw. */ 2192fcf5ef2aSThomas Huth static void gen_srw(DisasContext *ctx) 2193fcf5ef2aSThomas Huth { 2194fcf5ef2aSThomas Huth TCGv t0, t1; 2195fcf5ef2aSThomas Huth 2196fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2197fcf5ef2aSThomas Huth /* AND rS with a mask that is 0 when rB >= 0x20 */ 2198fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2199fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3a); 2200fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x3f); 2201fcf5ef2aSThomas Huth #else 2202fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1a); 2203fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x1f); 2204fcf5ef2aSThomas Huth #endif 2205fcf5ef2aSThomas Huth tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 2206fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(t0, t0); 2207fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2208fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1f); 2209fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 2210fcf5ef2aSThomas Huth tcg_temp_free(t1); 2211fcf5ef2aSThomas Huth tcg_temp_free(t0); 2212fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2213fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2214fcf5ef2aSThomas Huth } 2215fcf5ef2aSThomas Huth 2216fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2217fcf5ef2aSThomas Huth /* sld & sld. */ 2218fcf5ef2aSThomas Huth static void gen_sld(DisasContext *ctx) 2219fcf5ef2aSThomas Huth { 2220fcf5ef2aSThomas Huth TCGv t0, t1; 2221fcf5ef2aSThomas Huth 2222fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2223fcf5ef2aSThomas Huth /* AND rS with a mask that is 0 when rB >= 0x40 */ 2224fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39); 2225fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x3f); 2226fcf5ef2aSThomas Huth tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 2227fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2228fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f); 2229fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 2230fcf5ef2aSThomas Huth tcg_temp_free(t1); 2231fcf5ef2aSThomas Huth tcg_temp_free(t0); 2232fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2233fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2234fcf5ef2aSThomas Huth } 2235fcf5ef2aSThomas Huth 2236fcf5ef2aSThomas Huth /* srad & srad. */ 2237fcf5ef2aSThomas Huth static void gen_srad(DisasContext *ctx) 2238fcf5ef2aSThomas Huth { 2239fcf5ef2aSThomas Huth gen_helper_srad(cpu_gpr[rA(ctx->opcode)], cpu_env, 2240fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 2241fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2242fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2243fcf5ef2aSThomas Huth } 2244fcf5ef2aSThomas Huth /* sradi & sradi. */ 2245fcf5ef2aSThomas Huth static inline void gen_sradi(DisasContext *ctx, int n) 2246fcf5ef2aSThomas Huth { 2247fcf5ef2aSThomas Huth int sh = SH(ctx->opcode) + (n << 5); 2248fcf5ef2aSThomas Huth TCGv dst = cpu_gpr[rA(ctx->opcode)]; 2249fcf5ef2aSThomas Huth TCGv src = cpu_gpr[rS(ctx->opcode)]; 2250fcf5ef2aSThomas Huth if (sh == 0) { 2251fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, src); 2252fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 0); 2253af1c259fSSandipan Das if (is_isa300(ctx)) { 2254af1c259fSSandipan Das tcg_gen_movi_tl(cpu_ca32, 0); 2255af1c259fSSandipan Das } 2256fcf5ef2aSThomas Huth } else { 2257fcf5ef2aSThomas Huth TCGv t0; 2258fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_ca, src, (1ULL << sh) - 1); 2259fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2260fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, src, TARGET_LONG_BITS - 1); 2261fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_ca, cpu_ca, t0); 2262fcf5ef2aSThomas Huth tcg_temp_free(t0); 2263fcf5ef2aSThomas Huth tcg_gen_setcondi_tl(TCG_COND_NE, cpu_ca, cpu_ca, 0); 2264af1c259fSSandipan Das if (is_isa300(ctx)) { 2265af1c259fSSandipan Das tcg_gen_mov_tl(cpu_ca32, cpu_ca); 2266af1c259fSSandipan Das } 2267fcf5ef2aSThomas Huth tcg_gen_sari_tl(dst, src, sh); 2268fcf5ef2aSThomas Huth } 2269fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2270fcf5ef2aSThomas Huth gen_set_Rc0(ctx, dst); 2271fcf5ef2aSThomas Huth } 2272fcf5ef2aSThomas Huth } 2273fcf5ef2aSThomas Huth 2274fcf5ef2aSThomas Huth static void gen_sradi0(DisasContext *ctx) 2275fcf5ef2aSThomas Huth { 2276fcf5ef2aSThomas Huth gen_sradi(ctx, 0); 2277fcf5ef2aSThomas Huth } 2278fcf5ef2aSThomas Huth 2279fcf5ef2aSThomas Huth static void gen_sradi1(DisasContext *ctx) 2280fcf5ef2aSThomas Huth { 2281fcf5ef2aSThomas Huth gen_sradi(ctx, 1); 2282fcf5ef2aSThomas Huth } 2283fcf5ef2aSThomas Huth 2284fcf5ef2aSThomas Huth /* extswsli & extswsli. */ 2285fcf5ef2aSThomas Huth static inline void gen_extswsli(DisasContext *ctx, int n) 2286fcf5ef2aSThomas Huth { 2287fcf5ef2aSThomas Huth int sh = SH(ctx->opcode) + (n << 5); 2288fcf5ef2aSThomas Huth TCGv dst = cpu_gpr[rA(ctx->opcode)]; 2289fcf5ef2aSThomas Huth TCGv src = cpu_gpr[rS(ctx->opcode)]; 2290fcf5ef2aSThomas Huth 2291fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(dst, src); 2292fcf5ef2aSThomas Huth tcg_gen_shli_tl(dst, dst, sh); 2293fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) { 2294fcf5ef2aSThomas Huth gen_set_Rc0(ctx, dst); 2295fcf5ef2aSThomas Huth } 2296fcf5ef2aSThomas Huth } 2297fcf5ef2aSThomas Huth 2298fcf5ef2aSThomas Huth static void gen_extswsli0(DisasContext *ctx) 2299fcf5ef2aSThomas Huth { 2300fcf5ef2aSThomas Huth gen_extswsli(ctx, 0); 2301fcf5ef2aSThomas Huth } 2302fcf5ef2aSThomas Huth 2303fcf5ef2aSThomas Huth static void gen_extswsli1(DisasContext *ctx) 2304fcf5ef2aSThomas Huth { 2305fcf5ef2aSThomas Huth gen_extswsli(ctx, 1); 2306fcf5ef2aSThomas Huth } 2307fcf5ef2aSThomas Huth 2308fcf5ef2aSThomas Huth /* srd & srd. */ 2309fcf5ef2aSThomas Huth static void gen_srd(DisasContext *ctx) 2310fcf5ef2aSThomas Huth { 2311fcf5ef2aSThomas Huth TCGv t0, t1; 2312fcf5ef2aSThomas Huth 2313fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2314fcf5ef2aSThomas Huth /* AND rS with a mask that is 0 when rB >= 0x40 */ 2315fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x39); 2316fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, t0, 0x3f); 2317fcf5ef2aSThomas Huth tcg_gen_andc_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 2318fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2319fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x3f); 2320fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 2321fcf5ef2aSThomas Huth tcg_temp_free(t1); 2322fcf5ef2aSThomas Huth tcg_temp_free(t0); 2323fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 2324fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 2325fcf5ef2aSThomas Huth } 2326fcf5ef2aSThomas Huth #endif 2327fcf5ef2aSThomas Huth 2328fcf5ef2aSThomas Huth /*** Addressing modes ***/ 2329fcf5ef2aSThomas Huth /* Register indirect with immediate index : EA = (rA|0) + SIMM */ 2330fcf5ef2aSThomas Huth static inline void gen_addr_imm_index(DisasContext *ctx, TCGv EA, 2331fcf5ef2aSThomas Huth target_long maskl) 2332fcf5ef2aSThomas Huth { 2333fcf5ef2aSThomas Huth target_long simm = SIMM(ctx->opcode); 2334fcf5ef2aSThomas Huth 2335fcf5ef2aSThomas Huth simm &= ~maskl; 2336fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 2337fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2338fcf5ef2aSThomas Huth simm = (uint32_t)simm; 2339fcf5ef2aSThomas Huth } 2340fcf5ef2aSThomas Huth tcg_gen_movi_tl(EA, simm); 2341fcf5ef2aSThomas Huth } else if (likely(simm != 0)) { 2342fcf5ef2aSThomas Huth tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm); 2343fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2344fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(EA, EA); 2345fcf5ef2aSThomas Huth } 2346fcf5ef2aSThomas Huth } else { 2347fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2348fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]); 2349fcf5ef2aSThomas Huth } else { 2350fcf5ef2aSThomas Huth tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]); 2351fcf5ef2aSThomas Huth } 2352fcf5ef2aSThomas Huth } 2353fcf5ef2aSThomas Huth } 2354fcf5ef2aSThomas Huth 2355fcf5ef2aSThomas Huth static inline void gen_addr_reg_index(DisasContext *ctx, TCGv EA) 2356fcf5ef2aSThomas Huth { 2357fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 2358fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2359fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(EA, cpu_gpr[rB(ctx->opcode)]); 2360fcf5ef2aSThomas Huth } else { 2361fcf5ef2aSThomas Huth tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]); 2362fcf5ef2aSThomas Huth } 2363fcf5ef2aSThomas Huth } else { 2364fcf5ef2aSThomas Huth tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 2365fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2366fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(EA, EA); 2367fcf5ef2aSThomas Huth } 2368fcf5ef2aSThomas Huth } 2369fcf5ef2aSThomas Huth } 2370fcf5ef2aSThomas Huth 2371fcf5ef2aSThomas Huth static inline void gen_addr_register(DisasContext *ctx, TCGv EA) 2372fcf5ef2aSThomas Huth { 2373fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 2374fcf5ef2aSThomas Huth tcg_gen_movi_tl(EA, 0); 2375fcf5ef2aSThomas Huth } else if (NARROW_MODE(ctx)) { 2376fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]); 2377fcf5ef2aSThomas Huth } else { 2378fcf5ef2aSThomas Huth tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]); 2379fcf5ef2aSThomas Huth } 2380fcf5ef2aSThomas Huth } 2381fcf5ef2aSThomas Huth 2382fcf5ef2aSThomas Huth static inline void gen_addr_add(DisasContext *ctx, TCGv ret, TCGv arg1, 2383fcf5ef2aSThomas Huth target_long val) 2384fcf5ef2aSThomas Huth { 2385fcf5ef2aSThomas Huth tcg_gen_addi_tl(ret, arg1, val); 2386fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 2387fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(ret, ret); 2388fcf5ef2aSThomas Huth } 2389fcf5ef2aSThomas Huth } 2390fcf5ef2aSThomas Huth 2391fcf5ef2aSThomas Huth static inline void gen_align_no_le(DisasContext *ctx) 2392fcf5ef2aSThomas Huth { 2393fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_ALIGN, 2394fcf5ef2aSThomas Huth (ctx->opcode & 0x03FF0000) | POWERPC_EXCP_ALIGN_LE); 2395fcf5ef2aSThomas Huth } 2396fcf5ef2aSThomas Huth 2397fcf5ef2aSThomas Huth /*** Integer load ***/ 2398fcf5ef2aSThomas Huth #define DEF_MEMOP(op) ((op) | ctx->default_tcg_memop_mask) 2399fcf5ef2aSThomas Huth #define BSWAP_MEMOP(op) ((op) | (ctx->default_tcg_memop_mask ^ MO_BSWAP)) 2400fcf5ef2aSThomas Huth 2401fcf5ef2aSThomas Huth #define GEN_QEMU_LOAD_TL(ldop, op) \ 2402fcf5ef2aSThomas Huth static void glue(gen_qemu_, ldop)(DisasContext *ctx, \ 2403fcf5ef2aSThomas Huth TCGv val, \ 2404fcf5ef2aSThomas Huth TCGv addr) \ 2405fcf5ef2aSThomas Huth { \ 2406fcf5ef2aSThomas Huth tcg_gen_qemu_ld_tl(val, addr, ctx->mem_idx, op); \ 2407fcf5ef2aSThomas Huth } 2408fcf5ef2aSThomas Huth 2409fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld8u, DEF_MEMOP(MO_UB)) 2410fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16u, DEF_MEMOP(MO_UW)) 2411fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16s, DEF_MEMOP(MO_SW)) 2412fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32u, DEF_MEMOP(MO_UL)) 2413fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32s, DEF_MEMOP(MO_SL)) 2414fcf5ef2aSThomas Huth 2415fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld16ur, BSWAP_MEMOP(MO_UW)) 2416fcf5ef2aSThomas Huth GEN_QEMU_LOAD_TL(ld32ur, BSWAP_MEMOP(MO_UL)) 2417fcf5ef2aSThomas Huth 2418fcf5ef2aSThomas Huth #define GEN_QEMU_LOAD_64(ldop, op) \ 2419fcf5ef2aSThomas Huth static void glue(gen_qemu_, glue(ldop, _i64))(DisasContext *ctx, \ 2420fcf5ef2aSThomas Huth TCGv_i64 val, \ 2421fcf5ef2aSThomas Huth TCGv addr) \ 2422fcf5ef2aSThomas Huth { \ 2423fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(val, addr, ctx->mem_idx, op); \ 2424fcf5ef2aSThomas Huth } 2425fcf5ef2aSThomas Huth 2426fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld8u, DEF_MEMOP(MO_UB)) 2427fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld16u, DEF_MEMOP(MO_UW)) 2428fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld32u, DEF_MEMOP(MO_UL)) 2429fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld32s, DEF_MEMOP(MO_SL)) 2430fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld64, DEF_MEMOP(MO_Q)) 2431fcf5ef2aSThomas Huth 2432fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2433fcf5ef2aSThomas Huth GEN_QEMU_LOAD_64(ld64ur, BSWAP_MEMOP(MO_Q)) 2434fcf5ef2aSThomas Huth #endif 2435fcf5ef2aSThomas Huth 2436fcf5ef2aSThomas Huth #define GEN_QEMU_STORE_TL(stop, op) \ 2437fcf5ef2aSThomas Huth static void glue(gen_qemu_, stop)(DisasContext *ctx, \ 2438fcf5ef2aSThomas Huth TCGv val, \ 2439fcf5ef2aSThomas Huth TCGv addr) \ 2440fcf5ef2aSThomas Huth { \ 2441fcf5ef2aSThomas Huth tcg_gen_qemu_st_tl(val, addr, ctx->mem_idx, op); \ 2442fcf5ef2aSThomas Huth } 2443fcf5ef2aSThomas Huth 2444fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st8, DEF_MEMOP(MO_UB)) 2445fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st16, DEF_MEMOP(MO_UW)) 2446fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st32, DEF_MEMOP(MO_UL)) 2447fcf5ef2aSThomas Huth 2448fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st16r, BSWAP_MEMOP(MO_UW)) 2449fcf5ef2aSThomas Huth GEN_QEMU_STORE_TL(st32r, BSWAP_MEMOP(MO_UL)) 2450fcf5ef2aSThomas Huth 2451fcf5ef2aSThomas Huth #define GEN_QEMU_STORE_64(stop, op) \ 2452fcf5ef2aSThomas Huth static void glue(gen_qemu_, glue(stop, _i64))(DisasContext *ctx, \ 2453fcf5ef2aSThomas Huth TCGv_i64 val, \ 2454fcf5ef2aSThomas Huth TCGv addr) \ 2455fcf5ef2aSThomas Huth { \ 2456fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(val, addr, ctx->mem_idx, op); \ 2457fcf5ef2aSThomas Huth } 2458fcf5ef2aSThomas Huth 2459fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st8, DEF_MEMOP(MO_UB)) 2460fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st16, DEF_MEMOP(MO_UW)) 2461fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st32, DEF_MEMOP(MO_UL)) 2462fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st64, DEF_MEMOP(MO_Q)) 2463fcf5ef2aSThomas Huth 2464fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2465fcf5ef2aSThomas Huth GEN_QEMU_STORE_64(st64r, BSWAP_MEMOP(MO_Q)) 2466fcf5ef2aSThomas Huth #endif 2467fcf5ef2aSThomas Huth 2468fcf5ef2aSThomas Huth #define GEN_LD(name, ldop, opc, type) \ 2469fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 2470fcf5ef2aSThomas Huth { \ 2471fcf5ef2aSThomas Huth TCGv EA; \ 2472fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2473fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2474fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0); \ 2475fcf5ef2aSThomas Huth gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \ 2476fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2477fcf5ef2aSThomas Huth } 2478fcf5ef2aSThomas Huth 2479fcf5ef2aSThomas Huth #define GEN_LDU(name, ldop, opc, type) \ 2480fcf5ef2aSThomas Huth static void glue(gen_, name##u)(DisasContext *ctx) \ 2481fcf5ef2aSThomas Huth { \ 2482fcf5ef2aSThomas Huth TCGv EA; \ 2483fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0 || \ 2484fcf5ef2aSThomas Huth rA(ctx->opcode) == rD(ctx->opcode))) { \ 2485fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \ 2486fcf5ef2aSThomas Huth return; \ 2487fcf5ef2aSThomas Huth } \ 2488fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2489fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2490fcf5ef2aSThomas Huth if (type == PPC_64B) \ 2491fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x03); \ 2492fcf5ef2aSThomas Huth else \ 2493fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0); \ 2494fcf5ef2aSThomas Huth gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \ 2495fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \ 2496fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2497fcf5ef2aSThomas Huth } 2498fcf5ef2aSThomas Huth 2499fcf5ef2aSThomas Huth #define GEN_LDUX(name, ldop, opc2, opc3, type) \ 2500fcf5ef2aSThomas Huth static void glue(gen_, name##ux)(DisasContext *ctx) \ 2501fcf5ef2aSThomas Huth { \ 2502fcf5ef2aSThomas Huth TCGv EA; \ 2503fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0 || \ 2504fcf5ef2aSThomas Huth rA(ctx->opcode) == rD(ctx->opcode))) { \ 2505fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \ 2506fcf5ef2aSThomas Huth return; \ 2507fcf5ef2aSThomas Huth } \ 2508fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2509fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2510fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); \ 2511fcf5ef2aSThomas Huth gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \ 2512fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \ 2513fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2514fcf5ef2aSThomas Huth } 2515fcf5ef2aSThomas Huth 2516fcf5ef2aSThomas Huth #define GEN_LDX_E(name, ldop, opc2, opc3, type, type2, chk) \ 2517fcf5ef2aSThomas Huth static void glue(gen_, name##x)(DisasContext *ctx) \ 2518fcf5ef2aSThomas Huth { \ 2519fcf5ef2aSThomas Huth TCGv EA; \ 2520fcf5ef2aSThomas Huth chk; \ 2521fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2522fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2523fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); \ 2524fcf5ef2aSThomas Huth gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA); \ 2525fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2526fcf5ef2aSThomas Huth } 2527fcf5ef2aSThomas Huth 2528fcf5ef2aSThomas Huth #define GEN_LDX(name, ldop, opc2, opc3, type) \ 2529fcf5ef2aSThomas Huth GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE, CHK_NONE) 2530fcf5ef2aSThomas Huth 2531fcf5ef2aSThomas Huth #define GEN_LDX_HVRM(name, ldop, opc2, opc3, type) \ 2532fcf5ef2aSThomas Huth GEN_LDX_E(name, ldop, opc2, opc3, type, PPC_NONE, CHK_HVRM) 2533fcf5ef2aSThomas Huth 2534fcf5ef2aSThomas Huth #define GEN_LDS(name, ldop, op, type) \ 2535fcf5ef2aSThomas Huth GEN_LD(name, ldop, op | 0x20, type); \ 2536fcf5ef2aSThomas Huth GEN_LDU(name, ldop, op | 0x21, type); \ 2537fcf5ef2aSThomas Huth GEN_LDUX(name, ldop, 0x17, op | 0x01, type); \ 2538fcf5ef2aSThomas Huth GEN_LDX(name, ldop, 0x17, op | 0x00, type) 2539fcf5ef2aSThomas Huth 2540fcf5ef2aSThomas Huth /* lbz lbzu lbzux lbzx */ 2541fcf5ef2aSThomas Huth GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER); 2542fcf5ef2aSThomas Huth /* lha lhau lhaux lhax */ 2543fcf5ef2aSThomas Huth GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER); 2544fcf5ef2aSThomas Huth /* lhz lhzu lhzux lhzx */ 2545fcf5ef2aSThomas Huth GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER); 2546fcf5ef2aSThomas Huth /* lwz lwzu lwzux lwzx */ 2547fcf5ef2aSThomas Huth GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER); 2548fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2549fcf5ef2aSThomas Huth /* lwaux */ 2550fcf5ef2aSThomas Huth GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B); 2551fcf5ef2aSThomas Huth /* lwax */ 2552fcf5ef2aSThomas Huth GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B); 2553fcf5ef2aSThomas Huth /* ldux */ 2554fcf5ef2aSThomas Huth GEN_LDUX(ld, ld64_i64, 0x15, 0x01, PPC_64B); 2555fcf5ef2aSThomas Huth /* ldx */ 2556fcf5ef2aSThomas Huth GEN_LDX(ld, ld64_i64, 0x15, 0x00, PPC_64B); 2557fcf5ef2aSThomas Huth 2558fcf5ef2aSThomas Huth /* CI load/store variants */ 2559fcf5ef2aSThomas Huth GEN_LDX_HVRM(ldcix, ld64_i64, 0x15, 0x1b, PPC_CILDST) 2560fcf5ef2aSThomas Huth GEN_LDX_HVRM(lwzcix, ld32u, 0x15, 0x15, PPC_CILDST) 2561fcf5ef2aSThomas Huth GEN_LDX_HVRM(lhzcix, ld16u, 0x15, 0x19, PPC_CILDST) 2562fcf5ef2aSThomas Huth GEN_LDX_HVRM(lbzcix, ld8u, 0x15, 0x1a, PPC_CILDST) 2563fcf5ef2aSThomas Huth 2564fcf5ef2aSThomas Huth static void gen_ld(DisasContext *ctx) 2565fcf5ef2aSThomas Huth { 2566fcf5ef2aSThomas Huth TCGv EA; 2567fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) { 2568fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0 || 2569fcf5ef2aSThomas Huth rA(ctx->opcode) == rD(ctx->opcode))) { 2570fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 2571fcf5ef2aSThomas Huth return; 2572fcf5ef2aSThomas Huth } 2573fcf5ef2aSThomas Huth } 2574fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2575fcf5ef2aSThomas Huth EA = tcg_temp_new(); 2576fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x03); 2577fcf5ef2aSThomas Huth if (ctx->opcode & 0x02) { 2578fcf5ef2aSThomas Huth /* lwa (lwau is undefined) */ 2579fcf5ef2aSThomas Huth gen_qemu_ld32s(ctx, cpu_gpr[rD(ctx->opcode)], EA); 2580fcf5ef2aSThomas Huth } else { 2581fcf5ef2aSThomas Huth /* ld - ldu */ 2582fcf5ef2aSThomas Huth gen_qemu_ld64_i64(ctx, cpu_gpr[rD(ctx->opcode)], EA); 2583fcf5ef2aSThomas Huth } 2584fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) 2585fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); 2586fcf5ef2aSThomas Huth tcg_temp_free(EA); 2587fcf5ef2aSThomas Huth } 2588fcf5ef2aSThomas Huth 2589fcf5ef2aSThomas Huth /* lq */ 2590fcf5ef2aSThomas Huth static void gen_lq(DisasContext *ctx) 2591fcf5ef2aSThomas Huth { 2592fcf5ef2aSThomas Huth int ra, rd; 259394bf2658SRichard Henderson TCGv EA, hi, lo; 2594fcf5ef2aSThomas Huth 2595fcf5ef2aSThomas Huth /* lq is a legal user mode instruction starting in ISA 2.07 */ 2596fcf5ef2aSThomas Huth bool legal_in_user_mode = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0; 2597fcf5ef2aSThomas Huth bool le_is_supported = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0; 2598fcf5ef2aSThomas Huth 2599fcf5ef2aSThomas Huth if (!legal_in_user_mode && ctx->pr) { 2600fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC); 2601fcf5ef2aSThomas Huth return; 2602fcf5ef2aSThomas Huth } 2603fcf5ef2aSThomas Huth 2604fcf5ef2aSThomas Huth if (!le_is_supported && ctx->le_mode) { 2605fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2606fcf5ef2aSThomas Huth return; 2607fcf5ef2aSThomas Huth } 2608fcf5ef2aSThomas Huth ra = rA(ctx->opcode); 2609fcf5ef2aSThomas Huth rd = rD(ctx->opcode); 2610fcf5ef2aSThomas Huth if (unlikely((rd & 1) || rd == ra)) { 2611fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 2612fcf5ef2aSThomas Huth return; 2613fcf5ef2aSThomas Huth } 2614fcf5ef2aSThomas Huth 2615fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2616fcf5ef2aSThomas Huth EA = tcg_temp_new(); 2617fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x0F); 2618fcf5ef2aSThomas Huth 261994bf2658SRichard Henderson /* Note that the low part is always in RD+1, even in LE mode. */ 262094bf2658SRichard Henderson lo = cpu_gpr[rd + 1]; 262194bf2658SRichard Henderson hi = cpu_gpr[rd]; 262294bf2658SRichard Henderson 262394bf2658SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 262494bf2658SRichard Henderson #ifdef CONFIG_ATOMIC128 262594bf2658SRichard Henderson TCGv_i32 oi = tcg_temp_new_i32(); 262694bf2658SRichard Henderson if (ctx->le_mode) { 262794bf2658SRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_LEQ, ctx->mem_idx)); 262894bf2658SRichard Henderson gen_helper_lq_le_parallel(lo, cpu_env, EA, oi); 2629fcf5ef2aSThomas Huth } else { 263094bf2658SRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_BEQ, ctx->mem_idx)); 263194bf2658SRichard Henderson gen_helper_lq_be_parallel(lo, cpu_env, EA, oi); 263294bf2658SRichard Henderson } 263394bf2658SRichard Henderson tcg_temp_free_i32(oi); 263494bf2658SRichard Henderson tcg_gen_ld_i64(hi, cpu_env, offsetof(CPUPPCState, retxh)); 263594bf2658SRichard Henderson #else 263694bf2658SRichard Henderson /* Restart with exclusive lock. */ 263794bf2658SRichard Henderson gen_helper_exit_atomic(cpu_env); 263894bf2658SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 263994bf2658SRichard Henderson #endif 264094bf2658SRichard Henderson } else if (ctx->le_mode) { 264194bf2658SRichard Henderson tcg_gen_qemu_ld_i64(lo, EA, ctx->mem_idx, MO_LEQ); 2642fcf5ef2aSThomas Huth gen_addr_add(ctx, EA, EA, 8); 264394bf2658SRichard Henderson tcg_gen_qemu_ld_i64(hi, EA, ctx->mem_idx, MO_LEQ); 264494bf2658SRichard Henderson } else { 264594bf2658SRichard Henderson tcg_gen_qemu_ld_i64(hi, EA, ctx->mem_idx, MO_BEQ); 264694bf2658SRichard Henderson gen_addr_add(ctx, EA, EA, 8); 264794bf2658SRichard Henderson tcg_gen_qemu_ld_i64(lo, EA, ctx->mem_idx, MO_BEQ); 2648fcf5ef2aSThomas Huth } 2649fcf5ef2aSThomas Huth tcg_temp_free(EA); 2650fcf5ef2aSThomas Huth } 2651fcf5ef2aSThomas Huth #endif 2652fcf5ef2aSThomas Huth 2653fcf5ef2aSThomas Huth /*** Integer store ***/ 2654fcf5ef2aSThomas Huth #define GEN_ST(name, stop, opc, type) \ 2655fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 2656fcf5ef2aSThomas Huth { \ 2657fcf5ef2aSThomas Huth TCGv EA; \ 2658fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2659fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2660fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0); \ 2661fcf5ef2aSThomas Huth gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \ 2662fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2663fcf5ef2aSThomas Huth } 2664fcf5ef2aSThomas Huth 2665fcf5ef2aSThomas Huth #define GEN_STU(name, stop, opc, type) \ 2666fcf5ef2aSThomas Huth static void glue(gen_, stop##u)(DisasContext *ctx) \ 2667fcf5ef2aSThomas Huth { \ 2668fcf5ef2aSThomas Huth TCGv EA; \ 2669fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0)) { \ 2670fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \ 2671fcf5ef2aSThomas Huth return; \ 2672fcf5ef2aSThomas Huth } \ 2673fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2674fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2675fcf5ef2aSThomas Huth if (type == PPC_64B) \ 2676fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x03); \ 2677fcf5ef2aSThomas Huth else \ 2678fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0); \ 2679fcf5ef2aSThomas Huth gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \ 2680fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \ 2681fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2682fcf5ef2aSThomas Huth } 2683fcf5ef2aSThomas Huth 2684fcf5ef2aSThomas Huth #define GEN_STUX(name, stop, opc2, opc3, type) \ 2685fcf5ef2aSThomas Huth static void glue(gen_, name##ux)(DisasContext *ctx) \ 2686fcf5ef2aSThomas Huth { \ 2687fcf5ef2aSThomas Huth TCGv EA; \ 2688fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0)) { \ 2689fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); \ 2690fcf5ef2aSThomas Huth return; \ 2691fcf5ef2aSThomas Huth } \ 2692fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2693fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2694fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); \ 2695fcf5ef2aSThomas Huth gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \ 2696fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); \ 2697fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2698fcf5ef2aSThomas Huth } 2699fcf5ef2aSThomas Huth 2700fcf5ef2aSThomas Huth #define GEN_STX_E(name, stop, opc2, opc3, type, type2, chk) \ 2701fcf5ef2aSThomas Huth static void glue(gen_, name##x)(DisasContext *ctx) \ 2702fcf5ef2aSThomas Huth { \ 2703fcf5ef2aSThomas Huth TCGv EA; \ 2704fcf5ef2aSThomas Huth chk; \ 2705fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); \ 2706fcf5ef2aSThomas Huth EA = tcg_temp_new(); \ 2707fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); \ 2708fcf5ef2aSThomas Huth gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA); \ 2709fcf5ef2aSThomas Huth tcg_temp_free(EA); \ 2710fcf5ef2aSThomas Huth } 2711fcf5ef2aSThomas Huth #define GEN_STX(name, stop, opc2, opc3, type) \ 2712fcf5ef2aSThomas Huth GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE, CHK_NONE) 2713fcf5ef2aSThomas Huth 2714fcf5ef2aSThomas Huth #define GEN_STX_HVRM(name, stop, opc2, opc3, type) \ 2715fcf5ef2aSThomas Huth GEN_STX_E(name, stop, opc2, opc3, type, PPC_NONE, CHK_HVRM) 2716fcf5ef2aSThomas Huth 2717fcf5ef2aSThomas Huth #define GEN_STS(name, stop, op, type) \ 2718fcf5ef2aSThomas Huth GEN_ST(name, stop, op | 0x20, type); \ 2719fcf5ef2aSThomas Huth GEN_STU(name, stop, op | 0x21, type); \ 2720fcf5ef2aSThomas Huth GEN_STUX(name, stop, 0x17, op | 0x01, type); \ 2721fcf5ef2aSThomas Huth GEN_STX(name, stop, 0x17, op | 0x00, type) 2722fcf5ef2aSThomas Huth 2723fcf5ef2aSThomas Huth /* stb stbu stbux stbx */ 2724fcf5ef2aSThomas Huth GEN_STS(stb, st8, 0x06, PPC_INTEGER); 2725fcf5ef2aSThomas Huth /* sth sthu sthux sthx */ 2726fcf5ef2aSThomas Huth GEN_STS(sth, st16, 0x0C, PPC_INTEGER); 2727fcf5ef2aSThomas Huth /* stw stwu stwux stwx */ 2728fcf5ef2aSThomas Huth GEN_STS(stw, st32, 0x04, PPC_INTEGER); 2729fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2730fcf5ef2aSThomas Huth GEN_STUX(std, st64_i64, 0x15, 0x05, PPC_64B); 2731fcf5ef2aSThomas Huth GEN_STX(std, st64_i64, 0x15, 0x04, PPC_64B); 2732fcf5ef2aSThomas Huth GEN_STX_HVRM(stdcix, st64_i64, 0x15, 0x1f, PPC_CILDST) 2733fcf5ef2aSThomas Huth GEN_STX_HVRM(stwcix, st32, 0x15, 0x1c, PPC_CILDST) 2734fcf5ef2aSThomas Huth GEN_STX_HVRM(sthcix, st16, 0x15, 0x1d, PPC_CILDST) 2735fcf5ef2aSThomas Huth GEN_STX_HVRM(stbcix, st8, 0x15, 0x1e, PPC_CILDST) 2736fcf5ef2aSThomas Huth 2737fcf5ef2aSThomas Huth static void gen_std(DisasContext *ctx) 2738fcf5ef2aSThomas Huth { 2739fcf5ef2aSThomas Huth int rs; 2740fcf5ef2aSThomas Huth TCGv EA; 2741fcf5ef2aSThomas Huth 2742fcf5ef2aSThomas Huth rs = rS(ctx->opcode); 2743fcf5ef2aSThomas Huth if ((ctx->opcode & 0x3) == 0x2) { /* stq */ 2744fcf5ef2aSThomas Huth bool legal_in_user_mode = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0; 2745fcf5ef2aSThomas Huth bool le_is_supported = (ctx->insns_flags2 & PPC2_LSQ_ISA207) != 0; 2746f89ced5fSRichard Henderson TCGv hi, lo; 2747fcf5ef2aSThomas Huth 2748fcf5ef2aSThomas Huth if (!(ctx->insns_flags & PPC_64BX)) { 2749fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 2750fcf5ef2aSThomas Huth } 2751fcf5ef2aSThomas Huth 2752fcf5ef2aSThomas Huth if (!legal_in_user_mode && ctx->pr) { 2753fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC); 2754fcf5ef2aSThomas Huth return; 2755fcf5ef2aSThomas Huth } 2756fcf5ef2aSThomas Huth 2757fcf5ef2aSThomas Huth if (!le_is_supported && ctx->le_mode) { 2758fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2759fcf5ef2aSThomas Huth return; 2760fcf5ef2aSThomas Huth } 2761fcf5ef2aSThomas Huth 2762fcf5ef2aSThomas Huth if (unlikely(rs & 1)) { 2763fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 2764fcf5ef2aSThomas Huth return; 2765fcf5ef2aSThomas Huth } 2766fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2767fcf5ef2aSThomas Huth EA = tcg_temp_new(); 2768fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x03); 2769fcf5ef2aSThomas Huth 2770f89ced5fSRichard Henderson /* Note that the low part is always in RS+1, even in LE mode. */ 2771f89ced5fSRichard Henderson lo = cpu_gpr[rs + 1]; 2772f89ced5fSRichard Henderson hi = cpu_gpr[rs]; 2773f89ced5fSRichard Henderson 2774f89ced5fSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2775f89ced5fSRichard Henderson #ifdef CONFIG_ATOMIC128 2776f89ced5fSRichard Henderson TCGv_i32 oi = tcg_temp_new_i32(); 2777f89ced5fSRichard Henderson if (ctx->le_mode) { 2778f89ced5fSRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_LEQ, ctx->mem_idx)); 2779f89ced5fSRichard Henderson gen_helper_stq_le_parallel(cpu_env, EA, lo, hi, oi); 2780fcf5ef2aSThomas Huth } else { 2781f89ced5fSRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_BEQ, ctx->mem_idx)); 2782f89ced5fSRichard Henderson gen_helper_stq_be_parallel(cpu_env, EA, lo, hi, oi); 2783f89ced5fSRichard Henderson } 2784f89ced5fSRichard Henderson tcg_temp_free_i32(oi); 2785f89ced5fSRichard Henderson #else 2786f89ced5fSRichard Henderson /* Restart with exclusive lock. */ 2787f89ced5fSRichard Henderson gen_helper_exit_atomic(cpu_env); 2788f89ced5fSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2789f89ced5fSRichard Henderson #endif 2790f89ced5fSRichard Henderson } else if (ctx->le_mode) { 2791f89ced5fSRichard Henderson tcg_gen_qemu_st_i64(lo, EA, ctx->mem_idx, MO_LEQ); 2792fcf5ef2aSThomas Huth gen_addr_add(ctx, EA, EA, 8); 2793f89ced5fSRichard Henderson tcg_gen_qemu_st_i64(hi, EA, ctx->mem_idx, MO_LEQ); 2794f89ced5fSRichard Henderson } else { 2795f89ced5fSRichard Henderson tcg_gen_qemu_st_i64(hi, EA, ctx->mem_idx, MO_BEQ); 2796f89ced5fSRichard Henderson gen_addr_add(ctx, EA, EA, 8); 2797f89ced5fSRichard Henderson tcg_gen_qemu_st_i64(lo, EA, ctx->mem_idx, MO_BEQ); 2798fcf5ef2aSThomas Huth } 2799fcf5ef2aSThomas Huth tcg_temp_free(EA); 2800fcf5ef2aSThomas Huth } else { 2801fcf5ef2aSThomas Huth /* std / stdu */ 2802fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) { 2803fcf5ef2aSThomas Huth if (unlikely(rA(ctx->opcode) == 0)) { 2804fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 2805fcf5ef2aSThomas Huth return; 2806fcf5ef2aSThomas Huth } 2807fcf5ef2aSThomas Huth } 2808fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2809fcf5ef2aSThomas Huth EA = tcg_temp_new(); 2810fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, EA, 0x03); 2811fcf5ef2aSThomas Huth gen_qemu_st64_i64(ctx, cpu_gpr[rs], EA); 2812fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) 2813fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA); 2814fcf5ef2aSThomas Huth tcg_temp_free(EA); 2815fcf5ef2aSThomas Huth } 2816fcf5ef2aSThomas Huth } 2817fcf5ef2aSThomas Huth #endif 2818fcf5ef2aSThomas Huth /*** Integer load and store with byte reverse ***/ 2819fcf5ef2aSThomas Huth 2820fcf5ef2aSThomas Huth /* lhbrx */ 2821fcf5ef2aSThomas Huth GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER); 2822fcf5ef2aSThomas Huth 2823fcf5ef2aSThomas Huth /* lwbrx */ 2824fcf5ef2aSThomas Huth GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER); 2825fcf5ef2aSThomas Huth 2826fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 2827fcf5ef2aSThomas Huth /* ldbrx */ 2828fcf5ef2aSThomas Huth GEN_LDX_E(ldbr, ld64ur_i64, 0x14, 0x10, PPC_NONE, PPC2_DBRX, CHK_NONE); 2829fcf5ef2aSThomas Huth /* stdbrx */ 2830fcf5ef2aSThomas Huth GEN_STX_E(stdbr, st64r_i64, 0x14, 0x14, PPC_NONE, PPC2_DBRX, CHK_NONE); 2831fcf5ef2aSThomas Huth #endif /* TARGET_PPC64 */ 2832fcf5ef2aSThomas Huth 2833fcf5ef2aSThomas Huth /* sthbrx */ 2834fcf5ef2aSThomas Huth GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER); 2835fcf5ef2aSThomas Huth /* stwbrx */ 2836fcf5ef2aSThomas Huth GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER); 2837fcf5ef2aSThomas Huth 2838fcf5ef2aSThomas Huth /*** Integer load and store multiple ***/ 2839fcf5ef2aSThomas Huth 2840fcf5ef2aSThomas Huth /* lmw */ 2841fcf5ef2aSThomas Huth static void gen_lmw(DisasContext *ctx) 2842fcf5ef2aSThomas Huth { 2843fcf5ef2aSThomas Huth TCGv t0; 2844fcf5ef2aSThomas Huth TCGv_i32 t1; 2845fcf5ef2aSThomas Huth 2846fcf5ef2aSThomas Huth if (ctx->le_mode) { 2847fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2848fcf5ef2aSThomas Huth return; 2849fcf5ef2aSThomas Huth } 2850fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2851fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2852fcf5ef2aSThomas Huth t1 = tcg_const_i32(rD(ctx->opcode)); 2853fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, t0, 0); 2854fcf5ef2aSThomas Huth gen_helper_lmw(cpu_env, t0, t1); 2855fcf5ef2aSThomas Huth tcg_temp_free(t0); 2856fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 2857fcf5ef2aSThomas Huth } 2858fcf5ef2aSThomas Huth 2859fcf5ef2aSThomas Huth /* stmw */ 2860fcf5ef2aSThomas Huth static void gen_stmw(DisasContext *ctx) 2861fcf5ef2aSThomas Huth { 2862fcf5ef2aSThomas Huth TCGv t0; 2863fcf5ef2aSThomas Huth TCGv_i32 t1; 2864fcf5ef2aSThomas Huth 2865fcf5ef2aSThomas Huth if (ctx->le_mode) { 2866fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2867fcf5ef2aSThomas Huth return; 2868fcf5ef2aSThomas Huth } 2869fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2870fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2871fcf5ef2aSThomas Huth t1 = tcg_const_i32(rS(ctx->opcode)); 2872fcf5ef2aSThomas Huth gen_addr_imm_index(ctx, t0, 0); 2873fcf5ef2aSThomas Huth gen_helper_stmw(cpu_env, t0, t1); 2874fcf5ef2aSThomas Huth tcg_temp_free(t0); 2875fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 2876fcf5ef2aSThomas Huth } 2877fcf5ef2aSThomas Huth 2878fcf5ef2aSThomas Huth /*** Integer load and store strings ***/ 2879fcf5ef2aSThomas Huth 2880fcf5ef2aSThomas Huth /* lswi */ 2881fcf5ef2aSThomas Huth /* PowerPC32 specification says we must generate an exception if 2882fcf5ef2aSThomas Huth * rA is in the range of registers to be loaded. 2883fcf5ef2aSThomas Huth * In an other hand, IBM says this is valid, but rA won't be loaded. 2884fcf5ef2aSThomas Huth * For now, I'll follow the spec... 2885fcf5ef2aSThomas Huth */ 2886fcf5ef2aSThomas Huth static void gen_lswi(DisasContext *ctx) 2887fcf5ef2aSThomas Huth { 2888fcf5ef2aSThomas Huth TCGv t0; 2889fcf5ef2aSThomas Huth TCGv_i32 t1, t2; 2890fcf5ef2aSThomas Huth int nb = NB(ctx->opcode); 2891fcf5ef2aSThomas Huth int start = rD(ctx->opcode); 2892fcf5ef2aSThomas Huth int ra = rA(ctx->opcode); 2893fcf5ef2aSThomas Huth int nr; 2894fcf5ef2aSThomas Huth 2895fcf5ef2aSThomas Huth if (ctx->le_mode) { 2896fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2897fcf5ef2aSThomas Huth return; 2898fcf5ef2aSThomas Huth } 2899fcf5ef2aSThomas Huth if (nb == 0) 2900fcf5ef2aSThomas Huth nb = 32; 2901f0704d78SMarc-André Lureau nr = DIV_ROUND_UP(nb, 4); 2902fcf5ef2aSThomas Huth if (unlikely(lsw_reg_in_range(start, nr, ra))) { 2903fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX); 2904fcf5ef2aSThomas Huth return; 2905fcf5ef2aSThomas Huth } 2906fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2907fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2908fcf5ef2aSThomas Huth gen_addr_register(ctx, t0); 2909fcf5ef2aSThomas Huth t1 = tcg_const_i32(nb); 2910fcf5ef2aSThomas Huth t2 = tcg_const_i32(start); 2911fcf5ef2aSThomas Huth gen_helper_lsw(cpu_env, t0, t1, t2); 2912fcf5ef2aSThomas Huth tcg_temp_free(t0); 2913fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 2914fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 2915fcf5ef2aSThomas Huth } 2916fcf5ef2aSThomas Huth 2917fcf5ef2aSThomas Huth /* lswx */ 2918fcf5ef2aSThomas Huth static void gen_lswx(DisasContext *ctx) 2919fcf5ef2aSThomas Huth { 2920fcf5ef2aSThomas Huth TCGv t0; 2921fcf5ef2aSThomas Huth TCGv_i32 t1, t2, t3; 2922fcf5ef2aSThomas Huth 2923fcf5ef2aSThomas Huth if (ctx->le_mode) { 2924fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2925fcf5ef2aSThomas Huth return; 2926fcf5ef2aSThomas Huth } 2927fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2928fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2929fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 2930fcf5ef2aSThomas Huth t1 = tcg_const_i32(rD(ctx->opcode)); 2931fcf5ef2aSThomas Huth t2 = tcg_const_i32(rA(ctx->opcode)); 2932fcf5ef2aSThomas Huth t3 = tcg_const_i32(rB(ctx->opcode)); 2933fcf5ef2aSThomas Huth gen_helper_lswx(cpu_env, t0, t1, t2, t3); 2934fcf5ef2aSThomas Huth tcg_temp_free(t0); 2935fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 2936fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 2937fcf5ef2aSThomas Huth tcg_temp_free_i32(t3); 2938fcf5ef2aSThomas Huth } 2939fcf5ef2aSThomas Huth 2940fcf5ef2aSThomas Huth /* stswi */ 2941fcf5ef2aSThomas Huth static void gen_stswi(DisasContext *ctx) 2942fcf5ef2aSThomas Huth { 2943fcf5ef2aSThomas Huth TCGv t0; 2944fcf5ef2aSThomas Huth TCGv_i32 t1, t2; 2945fcf5ef2aSThomas Huth int nb = NB(ctx->opcode); 2946fcf5ef2aSThomas Huth 2947fcf5ef2aSThomas Huth if (ctx->le_mode) { 2948fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2949fcf5ef2aSThomas Huth return; 2950fcf5ef2aSThomas Huth } 2951fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2952fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2953fcf5ef2aSThomas Huth gen_addr_register(ctx, t0); 2954fcf5ef2aSThomas Huth if (nb == 0) 2955fcf5ef2aSThomas Huth nb = 32; 2956fcf5ef2aSThomas Huth t1 = tcg_const_i32(nb); 2957fcf5ef2aSThomas Huth t2 = tcg_const_i32(rS(ctx->opcode)); 2958fcf5ef2aSThomas Huth gen_helper_stsw(cpu_env, t0, t1, t2); 2959fcf5ef2aSThomas Huth tcg_temp_free(t0); 2960fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 2961fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 2962fcf5ef2aSThomas Huth } 2963fcf5ef2aSThomas Huth 2964fcf5ef2aSThomas Huth /* stswx */ 2965fcf5ef2aSThomas Huth static void gen_stswx(DisasContext *ctx) 2966fcf5ef2aSThomas Huth { 2967fcf5ef2aSThomas Huth TCGv t0; 2968fcf5ef2aSThomas Huth TCGv_i32 t1, t2; 2969fcf5ef2aSThomas Huth 2970fcf5ef2aSThomas Huth if (ctx->le_mode) { 2971fcf5ef2aSThomas Huth gen_align_no_le(ctx); 2972fcf5ef2aSThomas Huth return; 2973fcf5ef2aSThomas Huth } 2974fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_INT); 2975fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 2976fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 2977fcf5ef2aSThomas Huth t1 = tcg_temp_new_i32(); 2978fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, cpu_xer); 2979fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, t1, 0x7F); 2980fcf5ef2aSThomas Huth t2 = tcg_const_i32(rS(ctx->opcode)); 2981fcf5ef2aSThomas Huth gen_helper_stsw(cpu_env, t0, t1, t2); 2982fcf5ef2aSThomas Huth tcg_temp_free(t0); 2983fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 2984fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 2985fcf5ef2aSThomas Huth } 2986fcf5ef2aSThomas Huth 2987fcf5ef2aSThomas Huth /*** Memory synchronisation ***/ 2988fcf5ef2aSThomas Huth /* eieio */ 2989fcf5ef2aSThomas Huth static void gen_eieio(DisasContext *ctx) 2990fcf5ef2aSThomas Huth { 2991c8fd8373SCédric Le Goater TCGBar bar = TCG_MO_LD_ST; 2992c8fd8373SCédric Le Goater 2993c8fd8373SCédric Le Goater /* 2994c8fd8373SCédric Le Goater * POWER9 has a eieio instruction variant using bit 6 as a hint to 2995c8fd8373SCédric Le Goater * tell the CPU it is a store-forwarding barrier. 2996c8fd8373SCédric Le Goater */ 2997c8fd8373SCédric Le Goater if (ctx->opcode & 0x2000000) { 2998c8fd8373SCédric Le Goater /* 2999c8fd8373SCédric Le Goater * ISA says that "Reserved fields in instructions are ignored 3000c8fd8373SCédric Le Goater * by the processor". So ignore the bit 6 on non-POWER9 CPU but 3001c8fd8373SCédric Le Goater * as this is not an instruction software should be using, 3002c8fd8373SCédric Le Goater * complain to the user. 3003c8fd8373SCédric Le Goater */ 3004c8fd8373SCédric Le Goater if (!(ctx->insns_flags2 & PPC2_ISA300)) { 3005c8fd8373SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "invalid eieio using bit 6 at @" 3006c8fd8373SCédric Le Goater TARGET_FMT_lx "\n", ctx->base.pc_next - 4); 3007c8fd8373SCédric Le Goater } else { 3008c8fd8373SCédric Le Goater bar = TCG_MO_ST_LD; 3009c8fd8373SCédric Le Goater } 3010c8fd8373SCédric Le Goater } 3011c8fd8373SCédric Le Goater 3012c8fd8373SCédric Le Goater tcg_gen_mb(bar | TCG_BAR_SC); 3013fcf5ef2aSThomas Huth } 3014fcf5ef2aSThomas Huth 3015fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3016fcf5ef2aSThomas Huth static inline void gen_check_tlb_flush(DisasContext *ctx, bool global) 3017fcf5ef2aSThomas Huth { 3018fcf5ef2aSThomas Huth TCGv_i32 t; 3019fcf5ef2aSThomas Huth TCGLabel *l; 3020fcf5ef2aSThomas Huth 3021fcf5ef2aSThomas Huth if (!ctx->lazy_tlb_flush) { 3022fcf5ef2aSThomas Huth return; 3023fcf5ef2aSThomas Huth } 3024fcf5ef2aSThomas Huth l = gen_new_label(); 3025fcf5ef2aSThomas Huth t = tcg_temp_new_i32(); 3026fcf5ef2aSThomas Huth tcg_gen_ld_i32(t, cpu_env, offsetof(CPUPPCState, tlb_need_flush)); 3027fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_EQ, t, 0, l); 3028fcf5ef2aSThomas Huth if (global) { 3029fcf5ef2aSThomas Huth gen_helper_check_tlb_flush_global(cpu_env); 3030fcf5ef2aSThomas Huth } else { 3031fcf5ef2aSThomas Huth gen_helper_check_tlb_flush_local(cpu_env); 3032fcf5ef2aSThomas Huth } 3033fcf5ef2aSThomas Huth gen_set_label(l); 3034fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 3035fcf5ef2aSThomas Huth } 3036fcf5ef2aSThomas Huth #else 3037fcf5ef2aSThomas Huth static inline void gen_check_tlb_flush(DisasContext *ctx, bool global) { } 3038fcf5ef2aSThomas Huth #endif 3039fcf5ef2aSThomas Huth 3040fcf5ef2aSThomas Huth /* isync */ 3041fcf5ef2aSThomas Huth static void gen_isync(DisasContext *ctx) 3042fcf5ef2aSThomas Huth { 3043fcf5ef2aSThomas Huth /* 3044fcf5ef2aSThomas Huth * We need to check for a pending TLB flush. This can only happen in 3045fcf5ef2aSThomas Huth * kernel mode however so check MSR_PR 3046fcf5ef2aSThomas Huth */ 3047fcf5ef2aSThomas Huth if (!ctx->pr) { 3048fcf5ef2aSThomas Huth gen_check_tlb_flush(ctx, false); 3049fcf5ef2aSThomas Huth } 30504771df23SNikunj A Dadhania tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); 3051fcf5ef2aSThomas Huth gen_stop_exception(ctx); 3052fcf5ef2aSThomas Huth } 3053fcf5ef2aSThomas Huth 3054fcf5ef2aSThomas Huth #define MEMOP_GET_SIZE(x) (1 << ((x) & MO_SIZE)) 3055fcf5ef2aSThomas Huth 30562a4e6c1bSRichard Henderson static void gen_load_locked(DisasContext *ctx, TCGMemOp memop) 30572a4e6c1bSRichard Henderson { 30582a4e6c1bSRichard Henderson TCGv gpr = cpu_gpr[rD(ctx->opcode)]; 30592a4e6c1bSRichard Henderson TCGv t0 = tcg_temp_new(); 30602a4e6c1bSRichard Henderson 30612a4e6c1bSRichard Henderson gen_set_access_type(ctx, ACCESS_RES); 30622a4e6c1bSRichard Henderson gen_addr_reg_index(ctx, t0); 30632a4e6c1bSRichard Henderson tcg_gen_qemu_ld_tl(gpr, t0, ctx->mem_idx, memop | MO_ALIGN); 30642a4e6c1bSRichard Henderson tcg_gen_mov_tl(cpu_reserve, t0); 30652a4e6c1bSRichard Henderson tcg_gen_mov_tl(cpu_reserve_val, gpr); 30662a4e6c1bSRichard Henderson tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); 30672a4e6c1bSRichard Henderson tcg_temp_free(t0); 30682a4e6c1bSRichard Henderson } 30692a4e6c1bSRichard Henderson 3070fcf5ef2aSThomas Huth #define LARX(name, memop) \ 3071fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx) \ 3072fcf5ef2aSThomas Huth { \ 30732a4e6c1bSRichard Henderson gen_load_locked(ctx, memop); \ 3074fcf5ef2aSThomas Huth } 3075fcf5ef2aSThomas Huth 3076fcf5ef2aSThomas Huth /* lwarx */ 3077fcf5ef2aSThomas Huth LARX(lbarx, DEF_MEMOP(MO_UB)) 3078fcf5ef2aSThomas Huth LARX(lharx, DEF_MEMOP(MO_UW)) 3079fcf5ef2aSThomas Huth LARX(lwarx, DEF_MEMOP(MO_UL)) 3080fcf5ef2aSThomas Huth 3081*20923c1dSRichard Henderson static void gen_fetch_inc_conditional(DisasContext *ctx, TCGMemOp memop, 3082*20923c1dSRichard Henderson TCGv EA, TCGCond cond, int addend) 3083*20923c1dSRichard Henderson { 3084*20923c1dSRichard Henderson TCGv t = tcg_temp_new(); 3085*20923c1dSRichard Henderson TCGv t2 = tcg_temp_new(); 3086*20923c1dSRichard Henderson TCGv u = tcg_temp_new(); 3087*20923c1dSRichard Henderson 3088*20923c1dSRichard Henderson tcg_gen_qemu_ld_tl(t, EA, ctx->mem_idx, memop); 3089*20923c1dSRichard Henderson tcg_gen_addi_tl(t2, EA, MEMOP_GET_SIZE(memop)); 3090*20923c1dSRichard Henderson tcg_gen_qemu_ld_tl(t2, t2, ctx->mem_idx, memop); 3091*20923c1dSRichard Henderson tcg_gen_addi_tl(u, t, addend); 3092*20923c1dSRichard Henderson 3093*20923c1dSRichard Henderson /* E.g. for fetch and increment bounded... */ 3094*20923c1dSRichard Henderson /* mem(EA,s) = (t != t2 ? u = t + 1 : t) */ 3095*20923c1dSRichard Henderson tcg_gen_movcond_tl(cond, u, t, t2, u, t); 3096*20923c1dSRichard Henderson tcg_gen_qemu_st_tl(u, EA, ctx->mem_idx, memop); 3097*20923c1dSRichard Henderson 3098*20923c1dSRichard Henderson /* RT = (t != t2 ? t : u = 1<<(s*8-1)) */ 3099*20923c1dSRichard Henderson tcg_gen_movi_tl(u, 1 << (MEMOP_GET_SIZE(memop) * 8 - 1)); 3100*20923c1dSRichard Henderson tcg_gen_movcond_tl(cond, cpu_gpr[rD(ctx->opcode)], t, t2, t, u); 3101*20923c1dSRichard Henderson 3102*20923c1dSRichard Henderson tcg_temp_free(t); 3103*20923c1dSRichard Henderson tcg_temp_free(t2); 3104*20923c1dSRichard Henderson tcg_temp_free(u); 3105*20923c1dSRichard Henderson } 3106*20923c1dSRichard Henderson 310720ba8504SRichard Henderson static void gen_ld_atomic(DisasContext *ctx, TCGMemOp memop) 310820ba8504SRichard Henderson { 310920ba8504SRichard Henderson uint32_t gpr_FC = FC(ctx->opcode); 311020ba8504SRichard Henderson TCGv EA = tcg_temp_new(); 3111*20923c1dSRichard Henderson int rt = rD(ctx->opcode); 3112*20923c1dSRichard Henderson bool need_serial; 311320ba8504SRichard Henderson TCGv src, dst; 311420ba8504SRichard Henderson 311520ba8504SRichard Henderson gen_addr_register(ctx, EA); 3116*20923c1dSRichard Henderson dst = cpu_gpr[rt]; 3117*20923c1dSRichard Henderson src = cpu_gpr[(rt + 1) & 31]; 311820ba8504SRichard Henderson 3119*20923c1dSRichard Henderson need_serial = false; 312020ba8504SRichard Henderson memop |= MO_ALIGN; 312120ba8504SRichard Henderson switch (gpr_FC) { 312220ba8504SRichard Henderson case 0: /* Fetch and add */ 312320ba8504SRichard Henderson tcg_gen_atomic_fetch_add_tl(dst, EA, src, ctx->mem_idx, memop); 312420ba8504SRichard Henderson break; 312520ba8504SRichard Henderson case 1: /* Fetch and xor */ 312620ba8504SRichard Henderson tcg_gen_atomic_fetch_xor_tl(dst, EA, src, ctx->mem_idx, memop); 312720ba8504SRichard Henderson break; 312820ba8504SRichard Henderson case 2: /* Fetch and or */ 312920ba8504SRichard Henderson tcg_gen_atomic_fetch_or_tl(dst, EA, src, ctx->mem_idx, memop); 313020ba8504SRichard Henderson break; 313120ba8504SRichard Henderson case 3: /* Fetch and 'and' */ 313220ba8504SRichard Henderson tcg_gen_atomic_fetch_and_tl(dst, EA, src, ctx->mem_idx, memop); 313320ba8504SRichard Henderson break; 3134b8ce0f86SRichard Henderson case 4: /* Fetch and max unsigned */ 3135b8ce0f86SRichard Henderson tcg_gen_atomic_fetch_umax_tl(dst, EA, src, ctx->mem_idx, memop); 3136b8ce0f86SRichard Henderson break; 3137b8ce0f86SRichard Henderson case 5: /* Fetch and max signed */ 3138b8ce0f86SRichard Henderson tcg_gen_atomic_fetch_smax_tl(dst, EA, src, ctx->mem_idx, memop); 3139b8ce0f86SRichard Henderson break; 3140b8ce0f86SRichard Henderson case 6: /* Fetch and min unsigned */ 3141b8ce0f86SRichard Henderson tcg_gen_atomic_fetch_umin_tl(dst, EA, src, ctx->mem_idx, memop); 3142b8ce0f86SRichard Henderson break; 3143b8ce0f86SRichard Henderson case 7: /* Fetch and min signed */ 3144b8ce0f86SRichard Henderson tcg_gen_atomic_fetch_smin_tl(dst, EA, src, ctx->mem_idx, memop); 3145b8ce0f86SRichard Henderson break; 314620ba8504SRichard Henderson case 8: /* Swap */ 314720ba8504SRichard Henderson tcg_gen_atomic_xchg_tl(dst, EA, src, ctx->mem_idx, memop); 314820ba8504SRichard Henderson break; 3149*20923c1dSRichard Henderson 3150*20923c1dSRichard Henderson case 16: /* Compare and swap not equal */ 3151*20923c1dSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3152*20923c1dSRichard Henderson need_serial = true; 3153*20923c1dSRichard Henderson } else { 3154*20923c1dSRichard Henderson TCGv t0 = tcg_temp_new(); 3155*20923c1dSRichard Henderson TCGv t1 = tcg_temp_new(); 3156*20923c1dSRichard Henderson 3157*20923c1dSRichard Henderson tcg_gen_qemu_ld_tl(t0, EA, ctx->mem_idx, memop); 3158*20923c1dSRichard Henderson if ((memop & MO_SIZE) == MO_64 || TARGET_LONG_BITS == 32) { 3159*20923c1dSRichard Henderson tcg_gen_mov_tl(t1, src); 3160*20923c1dSRichard Henderson } else { 3161*20923c1dSRichard Henderson tcg_gen_ext32u_tl(t1, src); 3162*20923c1dSRichard Henderson } 3163*20923c1dSRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t0, t1, 3164*20923c1dSRichard Henderson cpu_gpr[(rt + 2) & 31], t0); 3165*20923c1dSRichard Henderson tcg_gen_qemu_st_tl(t1, EA, ctx->mem_idx, memop); 3166*20923c1dSRichard Henderson tcg_gen_mov_tl(dst, t0); 3167*20923c1dSRichard Henderson 3168*20923c1dSRichard Henderson tcg_temp_free(t0); 3169*20923c1dSRichard Henderson tcg_temp_free(t1); 3170*20923c1dSRichard Henderson } 317120ba8504SRichard Henderson break; 3172*20923c1dSRichard Henderson 3173*20923c1dSRichard Henderson case 24: /* Fetch and increment bounded */ 3174*20923c1dSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3175*20923c1dSRichard Henderson need_serial = true; 3176*20923c1dSRichard Henderson } else { 3177*20923c1dSRichard Henderson gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_NE, 1); 3178*20923c1dSRichard Henderson } 3179*20923c1dSRichard Henderson break; 3180*20923c1dSRichard Henderson case 25: /* Fetch and increment equal */ 3181*20923c1dSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3182*20923c1dSRichard Henderson need_serial = true; 3183*20923c1dSRichard Henderson } else { 3184*20923c1dSRichard Henderson gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_EQ, 1); 3185*20923c1dSRichard Henderson } 3186*20923c1dSRichard Henderson break; 3187*20923c1dSRichard Henderson case 28: /* Fetch and decrement bounded */ 3188*20923c1dSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3189*20923c1dSRichard Henderson need_serial = true; 3190*20923c1dSRichard Henderson } else { 3191*20923c1dSRichard Henderson gen_fetch_inc_conditional(ctx, memop, EA, TCG_COND_NE, -1); 3192*20923c1dSRichard Henderson } 3193*20923c1dSRichard Henderson break; 3194*20923c1dSRichard Henderson 319520ba8504SRichard Henderson default: 319620ba8504SRichard Henderson /* invoke data storage error handler */ 319720ba8504SRichard Henderson gen_exception_err(ctx, POWERPC_EXCP_DSI, POWERPC_EXCP_INVAL); 319820ba8504SRichard Henderson } 319920ba8504SRichard Henderson tcg_temp_free(EA); 3200*20923c1dSRichard Henderson 3201*20923c1dSRichard Henderson if (need_serial) { 3202*20923c1dSRichard Henderson /* Restart with exclusive lock. */ 3203*20923c1dSRichard Henderson gen_helper_exit_atomic(cpu_env); 3204*20923c1dSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 3205*20923c1dSRichard Henderson } 3206a68a6146SBalamuruhan S } 3207a68a6146SBalamuruhan S 320820ba8504SRichard Henderson static void gen_lwat(DisasContext *ctx) 320920ba8504SRichard Henderson { 321020ba8504SRichard Henderson gen_ld_atomic(ctx, DEF_MEMOP(MO_UL)); 321120ba8504SRichard Henderson } 321220ba8504SRichard Henderson 321320ba8504SRichard Henderson #ifdef TARGET_PPC64 321420ba8504SRichard Henderson static void gen_ldat(DisasContext *ctx) 321520ba8504SRichard Henderson { 321620ba8504SRichard Henderson gen_ld_atomic(ctx, DEF_MEMOP(MO_Q)); 321720ba8504SRichard Henderson } 3218a68a6146SBalamuruhan S #endif 3219a68a6146SBalamuruhan S 32209deb041cSRichard Henderson static void gen_st_atomic(DisasContext *ctx, TCGMemOp memop) 32219deb041cSRichard Henderson { 32229deb041cSRichard Henderson uint32_t gpr_FC = FC(ctx->opcode); 32239deb041cSRichard Henderson TCGv EA = tcg_temp_new(); 32249deb041cSRichard Henderson TCGv src, discard; 32259deb041cSRichard Henderson 32269deb041cSRichard Henderson gen_addr_register(ctx, EA); 32279deb041cSRichard Henderson src = cpu_gpr[rD(ctx->opcode)]; 32289deb041cSRichard Henderson discard = tcg_temp_new(); 32299deb041cSRichard Henderson 32309deb041cSRichard Henderson memop |= MO_ALIGN; 32319deb041cSRichard Henderson switch (gpr_FC) { 32329deb041cSRichard Henderson case 0: /* add and Store */ 32339deb041cSRichard Henderson tcg_gen_atomic_add_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 32349deb041cSRichard Henderson break; 32359deb041cSRichard Henderson case 1: /* xor and Store */ 32369deb041cSRichard Henderson tcg_gen_atomic_xor_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 32379deb041cSRichard Henderson break; 32389deb041cSRichard Henderson case 2: /* Or and Store */ 32399deb041cSRichard Henderson tcg_gen_atomic_or_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 32409deb041cSRichard Henderson break; 32419deb041cSRichard Henderson case 3: /* 'and' and Store */ 32429deb041cSRichard Henderson tcg_gen_atomic_and_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 32439deb041cSRichard Henderson break; 32449deb041cSRichard Henderson case 4: /* Store max unsigned */ 3245b8ce0f86SRichard Henderson tcg_gen_atomic_umax_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 3246b8ce0f86SRichard Henderson break; 32479deb041cSRichard Henderson case 5: /* Store max signed */ 3248b8ce0f86SRichard Henderson tcg_gen_atomic_smax_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 3249b8ce0f86SRichard Henderson break; 32509deb041cSRichard Henderson case 6: /* Store min unsigned */ 3251b8ce0f86SRichard Henderson tcg_gen_atomic_umin_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 3252b8ce0f86SRichard Henderson break; 32539deb041cSRichard Henderson case 7: /* Store min signed */ 3254b8ce0f86SRichard Henderson tcg_gen_atomic_smin_fetch_tl(discard, EA, src, ctx->mem_idx, memop); 3255b8ce0f86SRichard Henderson break; 32569deb041cSRichard Henderson case 24: /* Store twin */ 32579deb041cSRichard Henderson gen_invalid(ctx); 32589deb041cSRichard Henderson break; 32599deb041cSRichard Henderson default: 32609deb041cSRichard Henderson /* invoke data storage error handler */ 32619deb041cSRichard Henderson gen_exception_err(ctx, POWERPC_EXCP_DSI, POWERPC_EXCP_INVAL); 32629deb041cSRichard Henderson } 32639deb041cSRichard Henderson tcg_temp_free(discard); 32649deb041cSRichard Henderson tcg_temp_free(EA); 3265a3401188SBalamuruhan S } 3266a3401188SBalamuruhan S 32679deb041cSRichard Henderson static void gen_stwat(DisasContext *ctx) 32689deb041cSRichard Henderson { 32699deb041cSRichard Henderson gen_st_atomic(ctx, DEF_MEMOP(MO_UL)); 32709deb041cSRichard Henderson } 32719deb041cSRichard Henderson 32729deb041cSRichard Henderson #ifdef TARGET_PPC64 32739deb041cSRichard Henderson static void gen_stdat(DisasContext *ctx) 32749deb041cSRichard Henderson { 32759deb041cSRichard Henderson gen_st_atomic(ctx, DEF_MEMOP(MO_Q)); 32769deb041cSRichard Henderson } 3277a3401188SBalamuruhan S #endif 3278a3401188SBalamuruhan S 3279d8b86898SRichard Henderson static void gen_conditional_store(DisasContext *ctx, TCGMemOp memop) 3280fcf5ef2aSThomas Huth { 3281253ce7b2SNikunj A Dadhania TCGLabel *l1 = gen_new_label(); 3282253ce7b2SNikunj A Dadhania TCGLabel *l2 = gen_new_label(); 3283d8b86898SRichard Henderson TCGv t0 = tcg_temp_new(); 3284d8b86898SRichard Henderson int reg = rS(ctx->opcode); 3285fcf5ef2aSThomas Huth 3286d8b86898SRichard Henderson gen_set_access_type(ctx, ACCESS_RES); 3287d8b86898SRichard Henderson gen_addr_reg_index(ctx, t0); 3288d8b86898SRichard Henderson tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1); 3289d8b86898SRichard Henderson tcg_temp_free(t0); 3290253ce7b2SNikunj A Dadhania 3291253ce7b2SNikunj A Dadhania t0 = tcg_temp_new(); 3292253ce7b2SNikunj A Dadhania tcg_gen_atomic_cmpxchg_tl(t0, cpu_reserve, cpu_reserve_val, 3293253ce7b2SNikunj A Dadhania cpu_gpr[reg], ctx->mem_idx, 3294253ce7b2SNikunj A Dadhania DEF_MEMOP(memop) | MO_ALIGN); 3295253ce7b2SNikunj A Dadhania tcg_gen_setcond_tl(TCG_COND_EQ, t0, t0, cpu_reserve_val); 3296253ce7b2SNikunj A Dadhania tcg_gen_shli_tl(t0, t0, CRF_EQ_BIT); 3297253ce7b2SNikunj A Dadhania tcg_gen_or_tl(t0, t0, cpu_so); 3298253ce7b2SNikunj A Dadhania tcg_gen_trunc_tl_i32(cpu_crf[0], t0); 3299253ce7b2SNikunj A Dadhania tcg_temp_free(t0); 3300253ce7b2SNikunj A Dadhania tcg_gen_br(l2); 3301253ce7b2SNikunj A Dadhania 3302fcf5ef2aSThomas Huth gen_set_label(l1); 33034771df23SNikunj A Dadhania 33044771df23SNikunj A Dadhania /* Address mismatch implies failure. But we still need to provide the 33054771df23SNikunj A Dadhania memory barrier semantics of the instruction. */ 33064771df23SNikunj A Dadhania tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); 3307253ce7b2SNikunj A Dadhania tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 3308253ce7b2SNikunj A Dadhania 3309253ce7b2SNikunj A Dadhania gen_set_label(l2); 3310fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_reserve, -1); 3311fcf5ef2aSThomas Huth } 3312fcf5ef2aSThomas Huth 3313fcf5ef2aSThomas Huth #define STCX(name, memop) \ 3314fcf5ef2aSThomas Huth static void gen_##name(DisasContext *ctx) \ 3315fcf5ef2aSThomas Huth { \ 3316d8b86898SRichard Henderson gen_conditional_store(ctx, memop); \ 3317fcf5ef2aSThomas Huth } 3318fcf5ef2aSThomas Huth 3319fcf5ef2aSThomas Huth STCX(stbcx_, DEF_MEMOP(MO_UB)) 3320fcf5ef2aSThomas Huth STCX(sthcx_, DEF_MEMOP(MO_UW)) 3321fcf5ef2aSThomas Huth STCX(stwcx_, DEF_MEMOP(MO_UL)) 3322fcf5ef2aSThomas Huth 3323fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 3324fcf5ef2aSThomas Huth /* ldarx */ 3325fcf5ef2aSThomas Huth LARX(ldarx, DEF_MEMOP(MO_Q)) 3326fcf5ef2aSThomas Huth /* stdcx. */ 3327fcf5ef2aSThomas Huth STCX(stdcx_, DEF_MEMOP(MO_Q)) 3328fcf5ef2aSThomas Huth 3329fcf5ef2aSThomas Huth /* lqarx */ 3330fcf5ef2aSThomas Huth static void gen_lqarx(DisasContext *ctx) 3331fcf5ef2aSThomas Huth { 3332fcf5ef2aSThomas Huth int rd = rD(ctx->opcode); 333394bf2658SRichard Henderson TCGv EA, hi, lo; 3334fcf5ef2aSThomas Huth 3335fcf5ef2aSThomas Huth if (unlikely((rd & 1) || (rd == rA(ctx->opcode)) || 3336fcf5ef2aSThomas Huth (rd == rB(ctx->opcode)))) { 3337fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 3338fcf5ef2aSThomas Huth return; 3339fcf5ef2aSThomas Huth } 3340fcf5ef2aSThomas Huth 3341fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_RES); 334294bf2658SRichard Henderson EA = tcg_temp_new(); 3343fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); 334494bf2658SRichard Henderson 334594bf2658SRichard Henderson /* Note that the low part is always in RD+1, even in LE mode. */ 334694bf2658SRichard Henderson lo = cpu_gpr[rd + 1]; 334794bf2658SRichard Henderson hi = cpu_gpr[rd]; 334894bf2658SRichard Henderson 334994bf2658SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 335094bf2658SRichard Henderson #ifdef CONFIG_ATOMIC128 335194bf2658SRichard Henderson TCGv_i32 oi = tcg_temp_new_i32(); 335294bf2658SRichard Henderson if (ctx->le_mode) { 335394bf2658SRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_LEQ | MO_ALIGN_16, 335494bf2658SRichard Henderson ctx->mem_idx)); 335594bf2658SRichard Henderson gen_helper_lq_le_parallel(lo, cpu_env, EA, oi); 3356fcf5ef2aSThomas Huth } else { 335794bf2658SRichard Henderson tcg_gen_movi_i32(oi, make_memop_idx(MO_BEQ | MO_ALIGN_16, 335894bf2658SRichard Henderson ctx->mem_idx)); 335994bf2658SRichard Henderson gen_helper_lq_be_parallel(lo, cpu_env, EA, oi); 3360fcf5ef2aSThomas Huth } 336194bf2658SRichard Henderson tcg_temp_free_i32(oi); 336294bf2658SRichard Henderson tcg_gen_ld_i64(hi, cpu_env, offsetof(CPUPPCState, retxh)); 336394bf2658SRichard Henderson #else 336494bf2658SRichard Henderson /* Restart with exclusive lock. */ 336594bf2658SRichard Henderson gen_helper_exit_atomic(cpu_env); 336694bf2658SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 336794bf2658SRichard Henderson tcg_temp_free(EA); 336894bf2658SRichard Henderson return; 336994bf2658SRichard Henderson #endif 337094bf2658SRichard Henderson } else if (ctx->le_mode) { 337194bf2658SRichard Henderson tcg_gen_qemu_ld_i64(lo, EA, ctx->mem_idx, MO_LEQ | MO_ALIGN_16); 3372fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_reserve, EA); 3373fcf5ef2aSThomas Huth gen_addr_add(ctx, EA, EA, 8); 337494bf2658SRichard Henderson tcg_gen_qemu_ld_i64(hi, EA, ctx->mem_idx, MO_LEQ); 337594bf2658SRichard Henderson } else { 337694bf2658SRichard Henderson tcg_gen_qemu_ld_i64(hi, EA, ctx->mem_idx, MO_BEQ | MO_ALIGN_16); 337794bf2658SRichard Henderson tcg_gen_mov_tl(cpu_reserve, EA); 337894bf2658SRichard Henderson gen_addr_add(ctx, EA, EA, 8); 337994bf2658SRichard Henderson tcg_gen_qemu_ld_i64(lo, EA, ctx->mem_idx, MO_BEQ); 338094bf2658SRichard Henderson } 3381fcf5ef2aSThomas Huth tcg_temp_free(EA); 338294bf2658SRichard Henderson 338394bf2658SRichard Henderson tcg_gen_st_tl(hi, cpu_env, offsetof(CPUPPCState, reserve_val)); 338494bf2658SRichard Henderson tcg_gen_st_tl(lo, cpu_env, offsetof(CPUPPCState, reserve_val2)); 3385fcf5ef2aSThomas Huth } 3386fcf5ef2aSThomas Huth 3387fcf5ef2aSThomas Huth /* stqcx. */ 3388fcf5ef2aSThomas Huth static void gen_stqcx_(DisasContext *ctx) 3389fcf5ef2aSThomas Huth { 33904a9b3c5dSRichard Henderson int rs = rS(ctx->opcode); 33914a9b3c5dSRichard Henderson TCGv EA, hi, lo; 3392fcf5ef2aSThomas Huth 33934a9b3c5dSRichard Henderson if (unlikely(rs & 1)) { 3394fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 3395fcf5ef2aSThomas Huth return; 3396fcf5ef2aSThomas Huth } 33974a9b3c5dSRichard Henderson 3398fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_RES); 33994a9b3c5dSRichard Henderson EA = tcg_temp_new(); 3400fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); 3401fcf5ef2aSThomas Huth 34024a9b3c5dSRichard Henderson /* Note that the low part is always in RS+1, even in LE mode. */ 34034a9b3c5dSRichard Henderson lo = cpu_gpr[rs + 1]; 34044a9b3c5dSRichard Henderson hi = cpu_gpr[rs]; 3405fcf5ef2aSThomas Huth 34064a9b3c5dSRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 34074a9b3c5dSRichard Henderson TCGv_i32 oi = tcg_const_i32(DEF_MEMOP(MO_Q) | MO_ALIGN_16); 34084a9b3c5dSRichard Henderson #ifdef CONFIG_ATOMIC128 34094a9b3c5dSRichard Henderson if (ctx->le_mode) { 34104a9b3c5dSRichard Henderson gen_helper_stqcx_le_parallel(cpu_crf[0], cpu_env, EA, lo, hi, oi); 3411fcf5ef2aSThomas Huth } else { 34124a9b3c5dSRichard Henderson gen_helper_stqcx_le_parallel(cpu_crf[0], cpu_env, EA, lo, hi, oi); 3413fcf5ef2aSThomas Huth } 34144a9b3c5dSRichard Henderson #else 34154a9b3c5dSRichard Henderson /* Restart with exclusive lock. */ 34164a9b3c5dSRichard Henderson gen_helper_exit_atomic(cpu_env); 34174a9b3c5dSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 3418fcf5ef2aSThomas Huth #endif 3419fcf5ef2aSThomas Huth tcg_temp_free(EA); 34204a9b3c5dSRichard Henderson tcg_temp_free_i32(oi); 34214a9b3c5dSRichard Henderson } else { 34224a9b3c5dSRichard Henderson TCGLabel *lab_fail = gen_new_label(); 34234a9b3c5dSRichard Henderson TCGLabel *lab_over = gen_new_label(); 34244a9b3c5dSRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 34254a9b3c5dSRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 3426fcf5ef2aSThomas Huth 34274a9b3c5dSRichard Henderson tcg_gen_brcond_tl(TCG_COND_NE, EA, cpu_reserve, lab_fail); 34284a9b3c5dSRichard Henderson tcg_temp_free(EA); 34294a9b3c5dSRichard Henderson 34304a9b3c5dSRichard Henderson gen_qemu_ld64_i64(ctx, t0, cpu_reserve); 34314a9b3c5dSRichard Henderson tcg_gen_ld_i64(t1, cpu_env, (ctx->le_mode 34324a9b3c5dSRichard Henderson ? offsetof(CPUPPCState, reserve_val2) 34334a9b3c5dSRichard Henderson : offsetof(CPUPPCState, reserve_val))); 34344a9b3c5dSRichard Henderson tcg_gen_brcond_i64(TCG_COND_NE, t0, t1, lab_fail); 34354a9b3c5dSRichard Henderson 34364a9b3c5dSRichard Henderson tcg_gen_addi_i64(t0, cpu_reserve, 8); 34374a9b3c5dSRichard Henderson gen_qemu_ld64_i64(ctx, t0, t0); 34384a9b3c5dSRichard Henderson tcg_gen_ld_i64(t1, cpu_env, (ctx->le_mode 34394a9b3c5dSRichard Henderson ? offsetof(CPUPPCState, reserve_val) 34404a9b3c5dSRichard Henderson : offsetof(CPUPPCState, reserve_val2))); 34414a9b3c5dSRichard Henderson tcg_gen_brcond_i64(TCG_COND_NE, t0, t1, lab_fail); 34424a9b3c5dSRichard Henderson 34434a9b3c5dSRichard Henderson /* Success */ 34444a9b3c5dSRichard Henderson gen_qemu_st64_i64(ctx, ctx->le_mode ? lo : hi, cpu_reserve); 34454a9b3c5dSRichard Henderson tcg_gen_addi_i64(t0, cpu_reserve, 8); 34464a9b3c5dSRichard Henderson gen_qemu_st64_i64(ctx, ctx->le_mode ? hi : lo, t0); 34474a9b3c5dSRichard Henderson 34484a9b3c5dSRichard Henderson tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 34494a9b3c5dSRichard Henderson tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], CRF_EQ); 34504a9b3c5dSRichard Henderson tcg_gen_br(lab_over); 34514a9b3c5dSRichard Henderson 34524a9b3c5dSRichard Henderson gen_set_label(lab_fail); 34534a9b3c5dSRichard Henderson tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 34544a9b3c5dSRichard Henderson 34554a9b3c5dSRichard Henderson gen_set_label(lab_over); 34564a9b3c5dSRichard Henderson tcg_gen_movi_tl(cpu_reserve, -1); 34574a9b3c5dSRichard Henderson tcg_temp_free_i64(t0); 34584a9b3c5dSRichard Henderson tcg_temp_free_i64(t1); 34594a9b3c5dSRichard Henderson } 34604a9b3c5dSRichard Henderson } 3461fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 3462fcf5ef2aSThomas Huth 3463fcf5ef2aSThomas Huth /* sync */ 3464fcf5ef2aSThomas Huth static void gen_sync(DisasContext *ctx) 3465fcf5ef2aSThomas Huth { 3466fcf5ef2aSThomas Huth uint32_t l = (ctx->opcode >> 21) & 3; 3467fcf5ef2aSThomas Huth 3468fcf5ef2aSThomas Huth /* 3469fcf5ef2aSThomas Huth * We may need to check for a pending TLB flush. 3470fcf5ef2aSThomas Huth * 3471fcf5ef2aSThomas Huth * We do this on ptesync (l == 2) on ppc64 and any sync pn ppc32. 3472fcf5ef2aSThomas Huth * 3473fcf5ef2aSThomas Huth * Additionally, this can only happen in kernel mode however so 3474fcf5ef2aSThomas Huth * check MSR_PR as well. 3475fcf5ef2aSThomas Huth */ 3476fcf5ef2aSThomas Huth if (((l == 2) || !(ctx->insns_flags & PPC_64B)) && !ctx->pr) { 3477fcf5ef2aSThomas Huth gen_check_tlb_flush(ctx, true); 3478fcf5ef2aSThomas Huth } 34794771df23SNikunj A Dadhania tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); 3480fcf5ef2aSThomas Huth } 3481fcf5ef2aSThomas Huth 3482fcf5ef2aSThomas Huth /* wait */ 3483fcf5ef2aSThomas Huth static void gen_wait(DisasContext *ctx) 3484fcf5ef2aSThomas Huth { 3485fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(1); 3486fcf5ef2aSThomas Huth tcg_gen_st_i32(t0, cpu_env, 3487fcf5ef2aSThomas Huth -offsetof(PowerPCCPU, env) + offsetof(CPUState, halted)); 3488fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 3489fcf5ef2aSThomas Huth /* Stop translation, as the CPU is supposed to sleep from now */ 3490b6bac4bcSEmilio G. Cota gen_exception_nip(ctx, EXCP_HLT, ctx->base.pc_next); 3491fcf5ef2aSThomas Huth } 3492fcf5ef2aSThomas Huth 3493fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 3494fcf5ef2aSThomas Huth static void gen_doze(DisasContext *ctx) 3495fcf5ef2aSThomas Huth { 3496fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3497fcf5ef2aSThomas Huth GEN_PRIV; 3498fcf5ef2aSThomas Huth #else 3499fcf5ef2aSThomas Huth TCGv_i32 t; 3500fcf5ef2aSThomas Huth 3501fcf5ef2aSThomas Huth CHK_HV; 3502fcf5ef2aSThomas Huth t = tcg_const_i32(PPC_PM_DOZE); 3503fcf5ef2aSThomas Huth gen_helper_pminsn(cpu_env, t); 3504fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 3505fcf5ef2aSThomas Huth gen_stop_exception(ctx); 3506fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 3507fcf5ef2aSThomas Huth } 3508fcf5ef2aSThomas Huth 3509fcf5ef2aSThomas Huth static void gen_nap(DisasContext *ctx) 3510fcf5ef2aSThomas Huth { 3511fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3512fcf5ef2aSThomas Huth GEN_PRIV; 3513fcf5ef2aSThomas Huth #else 3514fcf5ef2aSThomas Huth TCGv_i32 t; 3515fcf5ef2aSThomas Huth 3516fcf5ef2aSThomas Huth CHK_HV; 3517fcf5ef2aSThomas Huth t = tcg_const_i32(PPC_PM_NAP); 3518fcf5ef2aSThomas Huth gen_helper_pminsn(cpu_env, t); 3519fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 3520fcf5ef2aSThomas Huth gen_stop_exception(ctx); 3521fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 3522fcf5ef2aSThomas Huth } 3523fcf5ef2aSThomas Huth 3524cdee0e72SNikunj A Dadhania static void gen_stop(DisasContext *ctx) 3525cdee0e72SNikunj A Dadhania { 3526cdee0e72SNikunj A Dadhania gen_nap(ctx); 3527cdee0e72SNikunj A Dadhania } 3528cdee0e72SNikunj A Dadhania 3529fcf5ef2aSThomas Huth static void gen_sleep(DisasContext *ctx) 3530fcf5ef2aSThomas Huth { 3531fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3532fcf5ef2aSThomas Huth GEN_PRIV; 3533fcf5ef2aSThomas Huth #else 3534fcf5ef2aSThomas Huth TCGv_i32 t; 3535fcf5ef2aSThomas Huth 3536fcf5ef2aSThomas Huth CHK_HV; 3537fcf5ef2aSThomas Huth t = tcg_const_i32(PPC_PM_SLEEP); 3538fcf5ef2aSThomas Huth gen_helper_pminsn(cpu_env, t); 3539fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 3540fcf5ef2aSThomas Huth gen_stop_exception(ctx); 3541fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 3542fcf5ef2aSThomas Huth } 3543fcf5ef2aSThomas Huth 3544fcf5ef2aSThomas Huth static void gen_rvwinkle(DisasContext *ctx) 3545fcf5ef2aSThomas Huth { 3546fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3547fcf5ef2aSThomas Huth GEN_PRIV; 3548fcf5ef2aSThomas Huth #else 3549fcf5ef2aSThomas Huth TCGv_i32 t; 3550fcf5ef2aSThomas Huth 3551fcf5ef2aSThomas Huth CHK_HV; 3552fcf5ef2aSThomas Huth t = tcg_const_i32(PPC_PM_RVWINKLE); 3553fcf5ef2aSThomas Huth gen_helper_pminsn(cpu_env, t); 3554fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 3555fcf5ef2aSThomas Huth gen_stop_exception(ctx); 3556fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 3557fcf5ef2aSThomas Huth } 3558fcf5ef2aSThomas Huth #endif /* #if defined(TARGET_PPC64) */ 3559fcf5ef2aSThomas Huth 3560fcf5ef2aSThomas Huth static inline void gen_update_cfar(DisasContext *ctx, target_ulong nip) 3561fcf5ef2aSThomas Huth { 3562fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 3563fcf5ef2aSThomas Huth if (ctx->has_cfar) 3564fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_cfar, nip); 3565fcf5ef2aSThomas Huth #endif 3566fcf5ef2aSThomas Huth } 3567fcf5ef2aSThomas Huth 3568fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest) 3569fcf5ef2aSThomas Huth { 3570fcf5ef2aSThomas Huth if (unlikely(ctx->singlestep_enabled)) { 3571fcf5ef2aSThomas Huth return false; 3572fcf5ef2aSThomas Huth } 3573fcf5ef2aSThomas Huth 3574fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 3575b6bac4bcSEmilio G. Cota return (ctx->base.tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); 3576fcf5ef2aSThomas Huth #else 3577fcf5ef2aSThomas Huth return true; 3578fcf5ef2aSThomas Huth #endif 3579fcf5ef2aSThomas Huth } 3580fcf5ef2aSThomas Huth 3581fcf5ef2aSThomas Huth /*** Branch ***/ 3582c4a2e3a9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) 3583fcf5ef2aSThomas Huth { 3584fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 3585fcf5ef2aSThomas Huth dest = (uint32_t) dest; 3586fcf5ef2aSThomas Huth } 3587fcf5ef2aSThomas Huth if (use_goto_tb(ctx, dest)) { 3588fcf5ef2aSThomas Huth tcg_gen_goto_tb(n); 3589fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_nip, dest & ~3); 359007ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, n); 3591fcf5ef2aSThomas Huth } else { 3592fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_nip, dest & ~3); 3593fcf5ef2aSThomas Huth if (unlikely(ctx->singlestep_enabled)) { 3594fcf5ef2aSThomas Huth if ((ctx->singlestep_enabled & 3595fcf5ef2aSThomas Huth (CPU_BRANCH_STEP | CPU_SINGLE_STEP)) && 3596fcf5ef2aSThomas Huth (ctx->exception == POWERPC_EXCP_BRANCH || 3597fcf5ef2aSThomas Huth ctx->exception == POWERPC_EXCP_TRACE)) { 3598fcf5ef2aSThomas Huth gen_exception_nip(ctx, POWERPC_EXCP_TRACE, dest); 3599fcf5ef2aSThomas Huth } 3600fcf5ef2aSThomas Huth if (ctx->singlestep_enabled & GDBSTUB_SINGLE_STEP) { 3601fcf5ef2aSThomas Huth gen_debug_exception(ctx); 3602fcf5ef2aSThomas Huth } 3603fcf5ef2aSThomas Huth } 3604c4a2e3a9SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 3605fcf5ef2aSThomas Huth } 3606fcf5ef2aSThomas Huth } 3607fcf5ef2aSThomas Huth 3608fcf5ef2aSThomas Huth static inline void gen_setlr(DisasContext *ctx, target_ulong nip) 3609fcf5ef2aSThomas Huth { 3610fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 3611fcf5ef2aSThomas Huth nip = (uint32_t)nip; 3612fcf5ef2aSThomas Huth } 3613fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_lr, nip); 3614fcf5ef2aSThomas Huth } 3615fcf5ef2aSThomas Huth 3616fcf5ef2aSThomas Huth /* b ba bl bla */ 3617fcf5ef2aSThomas Huth static void gen_b(DisasContext *ctx) 3618fcf5ef2aSThomas Huth { 3619fcf5ef2aSThomas Huth target_ulong li, target; 3620fcf5ef2aSThomas Huth 3621fcf5ef2aSThomas Huth ctx->exception = POWERPC_EXCP_BRANCH; 3622fcf5ef2aSThomas Huth /* sign extend LI */ 3623fcf5ef2aSThomas Huth li = LI(ctx->opcode); 3624fcf5ef2aSThomas Huth li = (li ^ 0x02000000) - 0x02000000; 3625fcf5ef2aSThomas Huth if (likely(AA(ctx->opcode) == 0)) { 3626b6bac4bcSEmilio G. Cota target = ctx->base.pc_next + li - 4; 3627fcf5ef2aSThomas Huth } else { 3628fcf5ef2aSThomas Huth target = li; 3629fcf5ef2aSThomas Huth } 3630fcf5ef2aSThomas Huth if (LK(ctx->opcode)) { 3631b6bac4bcSEmilio G. Cota gen_setlr(ctx, ctx->base.pc_next); 3632fcf5ef2aSThomas Huth } 3633b6bac4bcSEmilio G. Cota gen_update_cfar(ctx, ctx->base.pc_next - 4); 3634fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, target); 3635fcf5ef2aSThomas Huth } 3636fcf5ef2aSThomas Huth 3637fcf5ef2aSThomas Huth #define BCOND_IM 0 3638fcf5ef2aSThomas Huth #define BCOND_LR 1 3639fcf5ef2aSThomas Huth #define BCOND_CTR 2 3640fcf5ef2aSThomas Huth #define BCOND_TAR 3 3641fcf5ef2aSThomas Huth 3642c4a2e3a9SRichard Henderson static void gen_bcond(DisasContext *ctx, int type) 3643fcf5ef2aSThomas Huth { 3644fcf5ef2aSThomas Huth uint32_t bo = BO(ctx->opcode); 3645fcf5ef2aSThomas Huth TCGLabel *l1; 3646fcf5ef2aSThomas Huth TCGv target; 3647fcf5ef2aSThomas Huth 3648fcf5ef2aSThomas Huth ctx->exception = POWERPC_EXCP_BRANCH; 3649fcf5ef2aSThomas Huth if (type == BCOND_LR || type == BCOND_CTR || type == BCOND_TAR) { 3650fcf5ef2aSThomas Huth target = tcg_temp_local_new(); 3651fcf5ef2aSThomas Huth if (type == BCOND_CTR) 3652fcf5ef2aSThomas Huth tcg_gen_mov_tl(target, cpu_ctr); 3653fcf5ef2aSThomas Huth else if (type == BCOND_TAR) 3654fcf5ef2aSThomas Huth gen_load_spr(target, SPR_TAR); 3655fcf5ef2aSThomas Huth else 3656fcf5ef2aSThomas Huth tcg_gen_mov_tl(target, cpu_lr); 3657fcf5ef2aSThomas Huth } else { 3658f764718dSRichard Henderson target = NULL; 3659fcf5ef2aSThomas Huth } 3660fcf5ef2aSThomas Huth if (LK(ctx->opcode)) 3661b6bac4bcSEmilio G. Cota gen_setlr(ctx, ctx->base.pc_next); 3662fcf5ef2aSThomas Huth l1 = gen_new_label(); 3663fcf5ef2aSThomas Huth if ((bo & 0x4) == 0) { 3664fcf5ef2aSThomas Huth /* Decrement and test CTR */ 3665fcf5ef2aSThomas Huth TCGv temp = tcg_temp_new(); 3666fcf5ef2aSThomas Huth if (unlikely(type == BCOND_CTR)) { 3667fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 3668fcf5ef2aSThomas Huth return; 3669fcf5ef2aSThomas Huth } 3670fcf5ef2aSThomas Huth tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1); 3671fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 3672fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(temp, cpu_ctr); 3673fcf5ef2aSThomas Huth } else { 3674fcf5ef2aSThomas Huth tcg_gen_mov_tl(temp, cpu_ctr); 3675fcf5ef2aSThomas Huth } 3676fcf5ef2aSThomas Huth if (bo & 0x2) { 3677fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1); 3678fcf5ef2aSThomas Huth } else { 3679fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1); 3680fcf5ef2aSThomas Huth } 3681fcf5ef2aSThomas Huth tcg_temp_free(temp); 3682fcf5ef2aSThomas Huth } 3683fcf5ef2aSThomas Huth if ((bo & 0x10) == 0) { 3684fcf5ef2aSThomas Huth /* Test CR */ 3685fcf5ef2aSThomas Huth uint32_t bi = BI(ctx->opcode); 3686fcf5ef2aSThomas Huth uint32_t mask = 0x08 >> (bi & 0x03); 3687fcf5ef2aSThomas Huth TCGv_i32 temp = tcg_temp_new_i32(); 3688fcf5ef2aSThomas Huth 3689fcf5ef2aSThomas Huth if (bo & 0x8) { 3690fcf5ef2aSThomas Huth tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask); 3691fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1); 3692fcf5ef2aSThomas Huth } else { 3693fcf5ef2aSThomas Huth tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask); 3694fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1); 3695fcf5ef2aSThomas Huth } 3696fcf5ef2aSThomas Huth tcg_temp_free_i32(temp); 3697fcf5ef2aSThomas Huth } 3698b6bac4bcSEmilio G. Cota gen_update_cfar(ctx, ctx->base.pc_next - 4); 3699fcf5ef2aSThomas Huth if (type == BCOND_IM) { 3700fcf5ef2aSThomas Huth target_ulong li = (target_long)((int16_t)(BD(ctx->opcode))); 3701fcf5ef2aSThomas Huth if (likely(AA(ctx->opcode) == 0)) { 3702b6bac4bcSEmilio G. Cota gen_goto_tb(ctx, 0, ctx->base.pc_next + li - 4); 3703fcf5ef2aSThomas Huth } else { 3704fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, li); 3705fcf5ef2aSThomas Huth } 3706fcf5ef2aSThomas Huth } else { 3707fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 3708fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3); 3709fcf5ef2aSThomas Huth } else { 3710fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_nip, target, ~3); 3711fcf5ef2aSThomas Huth } 3712c4a2e3a9SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 3713c4a2e3a9SRichard Henderson tcg_temp_free(target); 3714c4a2e3a9SRichard Henderson } 3715fcf5ef2aSThomas Huth if ((bo & 0x14) != 0x14) { 3716fcf5ef2aSThomas Huth gen_set_label(l1); 3717b6bac4bcSEmilio G. Cota gen_goto_tb(ctx, 1, ctx->base.pc_next); 3718fcf5ef2aSThomas Huth } 3719fcf5ef2aSThomas Huth } 3720fcf5ef2aSThomas Huth 3721fcf5ef2aSThomas Huth static void gen_bc(DisasContext *ctx) 3722fcf5ef2aSThomas Huth { 3723fcf5ef2aSThomas Huth gen_bcond(ctx, BCOND_IM); 3724fcf5ef2aSThomas Huth } 3725fcf5ef2aSThomas Huth 3726fcf5ef2aSThomas Huth static void gen_bcctr(DisasContext *ctx) 3727fcf5ef2aSThomas Huth { 3728fcf5ef2aSThomas Huth gen_bcond(ctx, BCOND_CTR); 3729fcf5ef2aSThomas Huth } 3730fcf5ef2aSThomas Huth 3731fcf5ef2aSThomas Huth static void gen_bclr(DisasContext *ctx) 3732fcf5ef2aSThomas Huth { 3733fcf5ef2aSThomas Huth gen_bcond(ctx, BCOND_LR); 3734fcf5ef2aSThomas Huth } 3735fcf5ef2aSThomas Huth 3736fcf5ef2aSThomas Huth static void gen_bctar(DisasContext *ctx) 3737fcf5ef2aSThomas Huth { 3738fcf5ef2aSThomas Huth gen_bcond(ctx, BCOND_TAR); 3739fcf5ef2aSThomas Huth } 3740fcf5ef2aSThomas Huth 3741fcf5ef2aSThomas Huth /*** Condition register logical ***/ 3742fcf5ef2aSThomas Huth #define GEN_CRLOGIC(name, tcg_op, opc) \ 3743fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 3744fcf5ef2aSThomas Huth { \ 3745fcf5ef2aSThomas Huth uint8_t bitmask; \ 3746fcf5ef2aSThomas Huth int sh; \ 3747fcf5ef2aSThomas Huth TCGv_i32 t0, t1; \ 3748fcf5ef2aSThomas Huth sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03); \ 3749fcf5ef2aSThomas Huth t0 = tcg_temp_new_i32(); \ 3750fcf5ef2aSThomas Huth if (sh > 0) \ 3751fcf5ef2aSThomas Huth tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh); \ 3752fcf5ef2aSThomas Huth else if (sh < 0) \ 3753fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh); \ 3754fcf5ef2aSThomas Huth else \ 3755fcf5ef2aSThomas Huth tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]); \ 3756fcf5ef2aSThomas Huth t1 = tcg_temp_new_i32(); \ 3757fcf5ef2aSThomas Huth sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03); \ 3758fcf5ef2aSThomas Huth if (sh > 0) \ 3759fcf5ef2aSThomas Huth tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh); \ 3760fcf5ef2aSThomas Huth else if (sh < 0) \ 3761fcf5ef2aSThomas Huth tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh); \ 3762fcf5ef2aSThomas Huth else \ 3763fcf5ef2aSThomas Huth tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]); \ 3764fcf5ef2aSThomas Huth tcg_op(t0, t0, t1); \ 3765fcf5ef2aSThomas Huth bitmask = 0x08 >> (crbD(ctx->opcode) & 0x03); \ 3766fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, t0, bitmask); \ 3767fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask); \ 3768fcf5ef2aSThomas Huth tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1); \ 3769fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); \ 3770fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); \ 3771fcf5ef2aSThomas Huth } 3772fcf5ef2aSThomas Huth 3773fcf5ef2aSThomas Huth /* crand */ 3774fcf5ef2aSThomas Huth GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08); 3775fcf5ef2aSThomas Huth /* crandc */ 3776fcf5ef2aSThomas Huth GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04); 3777fcf5ef2aSThomas Huth /* creqv */ 3778fcf5ef2aSThomas Huth GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09); 3779fcf5ef2aSThomas Huth /* crnand */ 3780fcf5ef2aSThomas Huth GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07); 3781fcf5ef2aSThomas Huth /* crnor */ 3782fcf5ef2aSThomas Huth GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01); 3783fcf5ef2aSThomas Huth /* cror */ 3784fcf5ef2aSThomas Huth GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E); 3785fcf5ef2aSThomas Huth /* crorc */ 3786fcf5ef2aSThomas Huth GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D); 3787fcf5ef2aSThomas Huth /* crxor */ 3788fcf5ef2aSThomas Huth GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06); 3789fcf5ef2aSThomas Huth 3790fcf5ef2aSThomas Huth /* mcrf */ 3791fcf5ef2aSThomas Huth static void gen_mcrf(DisasContext *ctx) 3792fcf5ef2aSThomas Huth { 3793fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]); 3794fcf5ef2aSThomas Huth } 3795fcf5ef2aSThomas Huth 3796fcf5ef2aSThomas Huth /*** System linkage ***/ 3797fcf5ef2aSThomas Huth 3798fcf5ef2aSThomas Huth /* rfi (supervisor only) */ 3799fcf5ef2aSThomas Huth static void gen_rfi(DisasContext *ctx) 3800fcf5ef2aSThomas Huth { 3801fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3802fcf5ef2aSThomas Huth GEN_PRIV; 3803fcf5ef2aSThomas Huth #else 3804fcf5ef2aSThomas Huth /* This instruction doesn't exist anymore on 64-bit server 3805fcf5ef2aSThomas Huth * processors compliant with arch 2.x 3806fcf5ef2aSThomas Huth */ 3807fcf5ef2aSThomas Huth if (ctx->insns_flags & PPC_SEGMENT_64B) { 3808fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 3809fcf5ef2aSThomas Huth return; 3810fcf5ef2aSThomas Huth } 3811fcf5ef2aSThomas Huth /* Restore CPU state */ 3812fcf5ef2aSThomas Huth CHK_SV; 3813b6bac4bcSEmilio G. Cota gen_update_cfar(ctx, ctx->base.pc_next - 4); 3814fcf5ef2aSThomas Huth gen_helper_rfi(cpu_env); 3815fcf5ef2aSThomas Huth gen_sync_exception(ctx); 3816fcf5ef2aSThomas Huth #endif 3817fcf5ef2aSThomas Huth } 3818fcf5ef2aSThomas Huth 3819fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 3820fcf5ef2aSThomas Huth static void gen_rfid(DisasContext *ctx) 3821fcf5ef2aSThomas Huth { 3822fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3823fcf5ef2aSThomas Huth GEN_PRIV; 3824fcf5ef2aSThomas Huth #else 3825fcf5ef2aSThomas Huth /* Restore CPU state */ 3826fcf5ef2aSThomas Huth CHK_SV; 3827b6bac4bcSEmilio G. Cota gen_update_cfar(ctx, ctx->base.pc_next - 4); 3828fcf5ef2aSThomas Huth gen_helper_rfid(cpu_env); 3829fcf5ef2aSThomas Huth gen_sync_exception(ctx); 3830fcf5ef2aSThomas Huth #endif 3831fcf5ef2aSThomas Huth } 3832fcf5ef2aSThomas Huth 3833fcf5ef2aSThomas Huth static void gen_hrfid(DisasContext *ctx) 3834fcf5ef2aSThomas Huth { 3835fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3836fcf5ef2aSThomas Huth GEN_PRIV; 3837fcf5ef2aSThomas Huth #else 3838fcf5ef2aSThomas Huth /* Restore CPU state */ 3839fcf5ef2aSThomas Huth CHK_HV; 3840fcf5ef2aSThomas Huth gen_helper_hrfid(cpu_env); 3841fcf5ef2aSThomas Huth gen_sync_exception(ctx); 3842fcf5ef2aSThomas Huth #endif 3843fcf5ef2aSThomas Huth } 3844fcf5ef2aSThomas Huth #endif 3845fcf5ef2aSThomas Huth 3846fcf5ef2aSThomas Huth /* sc */ 3847fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 3848fcf5ef2aSThomas Huth #define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER 3849fcf5ef2aSThomas Huth #else 3850fcf5ef2aSThomas Huth #define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL 3851fcf5ef2aSThomas Huth #endif 3852fcf5ef2aSThomas Huth static void gen_sc(DisasContext *ctx) 3853fcf5ef2aSThomas Huth { 3854fcf5ef2aSThomas Huth uint32_t lev; 3855fcf5ef2aSThomas Huth 3856fcf5ef2aSThomas Huth lev = (ctx->opcode >> 5) & 0x7F; 3857fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_SYSCALL, lev); 3858fcf5ef2aSThomas Huth } 3859fcf5ef2aSThomas Huth 3860fcf5ef2aSThomas Huth /*** Trap ***/ 3861fcf5ef2aSThomas Huth 3862fcf5ef2aSThomas Huth /* Check for unconditional traps (always or never) */ 3863fcf5ef2aSThomas Huth static bool check_unconditional_trap(DisasContext *ctx) 3864fcf5ef2aSThomas Huth { 3865fcf5ef2aSThomas Huth /* Trap never */ 3866fcf5ef2aSThomas Huth if (TO(ctx->opcode) == 0) { 3867fcf5ef2aSThomas Huth return true; 3868fcf5ef2aSThomas Huth } 3869fcf5ef2aSThomas Huth /* Trap always */ 3870fcf5ef2aSThomas Huth if (TO(ctx->opcode) == 31) { 3871fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_TRAP); 3872fcf5ef2aSThomas Huth return true; 3873fcf5ef2aSThomas Huth } 3874fcf5ef2aSThomas Huth return false; 3875fcf5ef2aSThomas Huth } 3876fcf5ef2aSThomas Huth 3877fcf5ef2aSThomas Huth /* tw */ 3878fcf5ef2aSThomas Huth static void gen_tw(DisasContext *ctx) 3879fcf5ef2aSThomas Huth { 3880fcf5ef2aSThomas Huth TCGv_i32 t0; 3881fcf5ef2aSThomas Huth 3882fcf5ef2aSThomas Huth if (check_unconditional_trap(ctx)) { 3883fcf5ef2aSThomas Huth return; 3884fcf5ef2aSThomas Huth } 3885fcf5ef2aSThomas Huth t0 = tcg_const_i32(TO(ctx->opcode)); 3886fcf5ef2aSThomas Huth gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 3887fcf5ef2aSThomas Huth t0); 3888fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 3889fcf5ef2aSThomas Huth } 3890fcf5ef2aSThomas Huth 3891fcf5ef2aSThomas Huth /* twi */ 3892fcf5ef2aSThomas Huth static void gen_twi(DisasContext *ctx) 3893fcf5ef2aSThomas Huth { 3894fcf5ef2aSThomas Huth TCGv t0; 3895fcf5ef2aSThomas Huth TCGv_i32 t1; 3896fcf5ef2aSThomas Huth 3897fcf5ef2aSThomas Huth if (check_unconditional_trap(ctx)) { 3898fcf5ef2aSThomas Huth return; 3899fcf5ef2aSThomas Huth } 3900fcf5ef2aSThomas Huth t0 = tcg_const_tl(SIMM(ctx->opcode)); 3901fcf5ef2aSThomas Huth t1 = tcg_const_i32(TO(ctx->opcode)); 3902fcf5ef2aSThomas Huth gen_helper_tw(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1); 3903fcf5ef2aSThomas Huth tcg_temp_free(t0); 3904fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 3905fcf5ef2aSThomas Huth } 3906fcf5ef2aSThomas Huth 3907fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 3908fcf5ef2aSThomas Huth /* td */ 3909fcf5ef2aSThomas Huth static void gen_td(DisasContext *ctx) 3910fcf5ef2aSThomas Huth { 3911fcf5ef2aSThomas Huth TCGv_i32 t0; 3912fcf5ef2aSThomas Huth 3913fcf5ef2aSThomas Huth if (check_unconditional_trap(ctx)) { 3914fcf5ef2aSThomas Huth return; 3915fcf5ef2aSThomas Huth } 3916fcf5ef2aSThomas Huth t0 = tcg_const_i32(TO(ctx->opcode)); 3917fcf5ef2aSThomas Huth gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], 3918fcf5ef2aSThomas Huth t0); 3919fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 3920fcf5ef2aSThomas Huth } 3921fcf5ef2aSThomas Huth 3922fcf5ef2aSThomas Huth /* tdi */ 3923fcf5ef2aSThomas Huth static void gen_tdi(DisasContext *ctx) 3924fcf5ef2aSThomas Huth { 3925fcf5ef2aSThomas Huth TCGv t0; 3926fcf5ef2aSThomas Huth TCGv_i32 t1; 3927fcf5ef2aSThomas Huth 3928fcf5ef2aSThomas Huth if (check_unconditional_trap(ctx)) { 3929fcf5ef2aSThomas Huth return; 3930fcf5ef2aSThomas Huth } 3931fcf5ef2aSThomas Huth t0 = tcg_const_tl(SIMM(ctx->opcode)); 3932fcf5ef2aSThomas Huth t1 = tcg_const_i32(TO(ctx->opcode)); 3933fcf5ef2aSThomas Huth gen_helper_td(cpu_env, cpu_gpr[rA(ctx->opcode)], t0, t1); 3934fcf5ef2aSThomas Huth tcg_temp_free(t0); 3935fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 3936fcf5ef2aSThomas Huth } 3937fcf5ef2aSThomas Huth #endif 3938fcf5ef2aSThomas Huth 3939fcf5ef2aSThomas Huth /*** Processor control ***/ 3940fcf5ef2aSThomas Huth 3941dd09c361SNikunj A Dadhania static void gen_read_xer(DisasContext *ctx, TCGv dst) 3942fcf5ef2aSThomas Huth { 3943fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 3944fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 3945fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 3946fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_xer); 3947fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_so, XER_SO); 3948fcf5ef2aSThomas Huth tcg_gen_shli_tl(t1, cpu_ov, XER_OV); 3949fcf5ef2aSThomas Huth tcg_gen_shli_tl(t2, cpu_ca, XER_CA); 3950fcf5ef2aSThomas Huth tcg_gen_or_tl(t0, t0, t1); 3951fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t2); 3952fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 3953dd09c361SNikunj A Dadhania if (is_isa300(ctx)) { 3954dd09c361SNikunj A Dadhania tcg_gen_shli_tl(t0, cpu_ov32, XER_OV32); 3955dd09c361SNikunj A Dadhania tcg_gen_or_tl(dst, dst, t0); 3956dd09c361SNikunj A Dadhania tcg_gen_shli_tl(t0, cpu_ca32, XER_CA32); 3957dd09c361SNikunj A Dadhania tcg_gen_or_tl(dst, dst, t0); 3958dd09c361SNikunj A Dadhania } 3959fcf5ef2aSThomas Huth tcg_temp_free(t0); 3960fcf5ef2aSThomas Huth tcg_temp_free(t1); 3961fcf5ef2aSThomas Huth tcg_temp_free(t2); 3962fcf5ef2aSThomas Huth } 3963fcf5ef2aSThomas Huth 3964fcf5ef2aSThomas Huth static void gen_write_xer(TCGv src) 3965fcf5ef2aSThomas Huth { 3966dd09c361SNikunj A Dadhania /* Write all flags, while reading back check for isa300 */ 3967fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_xer, src, 3968dd09c361SNikunj A Dadhania ~((1u << XER_SO) | 3969dd09c361SNikunj A Dadhania (1u << XER_OV) | (1u << XER_OV32) | 3970dd09c361SNikunj A Dadhania (1u << XER_CA) | (1u << XER_CA32))); 3971dd09c361SNikunj A Dadhania tcg_gen_extract_tl(cpu_ov32, src, XER_OV32, 1); 3972dd09c361SNikunj A Dadhania tcg_gen_extract_tl(cpu_ca32, src, XER_CA32, 1); 39731bd33d0dSNikunj A Dadhania tcg_gen_extract_tl(cpu_so, src, XER_SO, 1); 39741bd33d0dSNikunj A Dadhania tcg_gen_extract_tl(cpu_ov, src, XER_OV, 1); 39751bd33d0dSNikunj A Dadhania tcg_gen_extract_tl(cpu_ca, src, XER_CA, 1); 3976fcf5ef2aSThomas Huth } 3977fcf5ef2aSThomas Huth 3978fcf5ef2aSThomas Huth /* mcrxr */ 3979fcf5ef2aSThomas Huth static void gen_mcrxr(DisasContext *ctx) 3980fcf5ef2aSThomas Huth { 3981fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 3982fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_temp_new_i32(); 3983fcf5ef2aSThomas Huth TCGv_i32 dst = cpu_crf[crfD(ctx->opcode)]; 3984fcf5ef2aSThomas Huth 3985fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t0, cpu_so); 3986fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(t1, cpu_ov); 3987fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(dst, cpu_ca); 3988fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 3); 3989fcf5ef2aSThomas Huth tcg_gen_shli_i32(t1, t1, 2); 3990fcf5ef2aSThomas Huth tcg_gen_shli_i32(dst, dst, 1); 3991fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 3992fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t1); 3993fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 3994fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 3995fcf5ef2aSThomas Huth 3996fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_so, 0); 3997fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 3998fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 0); 3999fcf5ef2aSThomas Huth } 4000fcf5ef2aSThomas Huth 4001b63d0434SNikunj A Dadhania #ifdef TARGET_PPC64 4002b63d0434SNikunj A Dadhania /* mcrxrx */ 4003b63d0434SNikunj A Dadhania static void gen_mcrxrx(DisasContext *ctx) 4004b63d0434SNikunj A Dadhania { 4005b63d0434SNikunj A Dadhania TCGv t0 = tcg_temp_new(); 4006b63d0434SNikunj A Dadhania TCGv t1 = tcg_temp_new(); 4007b63d0434SNikunj A Dadhania TCGv_i32 dst = cpu_crf[crfD(ctx->opcode)]; 4008b63d0434SNikunj A Dadhania 4009b63d0434SNikunj A Dadhania /* copy OV and OV32 */ 4010b63d0434SNikunj A Dadhania tcg_gen_shli_tl(t0, cpu_ov, 1); 4011b63d0434SNikunj A Dadhania tcg_gen_or_tl(t0, t0, cpu_ov32); 4012b63d0434SNikunj A Dadhania tcg_gen_shli_tl(t0, t0, 2); 4013b63d0434SNikunj A Dadhania /* copy CA and CA32 */ 4014b63d0434SNikunj A Dadhania tcg_gen_shli_tl(t1, cpu_ca, 1); 4015b63d0434SNikunj A Dadhania tcg_gen_or_tl(t1, t1, cpu_ca32); 4016b63d0434SNikunj A Dadhania tcg_gen_or_tl(t0, t0, t1); 4017b63d0434SNikunj A Dadhania tcg_gen_trunc_tl_i32(dst, t0); 4018b63d0434SNikunj A Dadhania tcg_temp_free(t0); 4019b63d0434SNikunj A Dadhania tcg_temp_free(t1); 4020b63d0434SNikunj A Dadhania } 4021b63d0434SNikunj A Dadhania #endif 4022b63d0434SNikunj A Dadhania 4023fcf5ef2aSThomas Huth /* mfcr mfocrf */ 4024fcf5ef2aSThomas Huth static void gen_mfcr(DisasContext *ctx) 4025fcf5ef2aSThomas Huth { 4026fcf5ef2aSThomas Huth uint32_t crm, crn; 4027fcf5ef2aSThomas Huth 4028fcf5ef2aSThomas Huth if (likely(ctx->opcode & 0x00100000)) { 4029fcf5ef2aSThomas Huth crm = CRM(ctx->opcode); 4030fcf5ef2aSThomas Huth if (likely(crm && ((crm & (crm - 1)) == 0))) { 4031fcf5ef2aSThomas Huth crn = ctz32 (crm); 4032fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]); 4033fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], 4034fcf5ef2aSThomas Huth cpu_gpr[rD(ctx->opcode)], crn * 4); 4035fcf5ef2aSThomas Huth } 4036fcf5ef2aSThomas Huth } else { 4037fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 4038fcf5ef2aSThomas Huth tcg_gen_mov_i32(t0, cpu_crf[0]); 4039fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4040fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[1]); 4041fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4042fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[2]); 4043fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4044fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[3]); 4045fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4046fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[4]); 4047fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4048fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[5]); 4049fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4050fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[6]); 4051fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, t0, 4); 4052fcf5ef2aSThomas Huth tcg_gen_or_i32(t0, t0, cpu_crf[7]); 4053fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], t0); 4054fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 4055fcf5ef2aSThomas Huth } 4056fcf5ef2aSThomas Huth } 4057fcf5ef2aSThomas Huth 4058fcf5ef2aSThomas Huth /* mfmsr */ 4059fcf5ef2aSThomas Huth static void gen_mfmsr(DisasContext *ctx) 4060fcf5ef2aSThomas Huth { 4061fcf5ef2aSThomas Huth CHK_SV; 4062fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_msr); 4063fcf5ef2aSThomas Huth } 4064fcf5ef2aSThomas Huth 4065fcf5ef2aSThomas Huth static void spr_noaccess(DisasContext *ctx, int gprn, int sprn) 4066fcf5ef2aSThomas Huth { 4067fcf5ef2aSThomas Huth #if 0 4068fcf5ef2aSThomas Huth sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5); 4069fcf5ef2aSThomas Huth printf("ERROR: try to access SPR %d !\n", sprn); 4070fcf5ef2aSThomas Huth #endif 4071fcf5ef2aSThomas Huth } 4072fcf5ef2aSThomas Huth #define SPR_NOACCESS (&spr_noaccess) 4073fcf5ef2aSThomas Huth 4074fcf5ef2aSThomas Huth /* mfspr */ 4075fcf5ef2aSThomas Huth static inline void gen_op_mfspr(DisasContext *ctx) 4076fcf5ef2aSThomas Huth { 4077fcf5ef2aSThomas Huth void (*read_cb)(DisasContext *ctx, int gprn, int sprn); 4078fcf5ef2aSThomas Huth uint32_t sprn = SPR(ctx->opcode); 4079fcf5ef2aSThomas Huth 4080fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4081fcf5ef2aSThomas Huth read_cb = ctx->spr_cb[sprn].uea_read; 4082fcf5ef2aSThomas Huth #else 4083fcf5ef2aSThomas Huth if (ctx->pr) { 4084fcf5ef2aSThomas Huth read_cb = ctx->spr_cb[sprn].uea_read; 4085fcf5ef2aSThomas Huth } else if (ctx->hv) { 4086fcf5ef2aSThomas Huth read_cb = ctx->spr_cb[sprn].hea_read; 4087fcf5ef2aSThomas Huth } else { 4088fcf5ef2aSThomas Huth read_cb = ctx->spr_cb[sprn].oea_read; 4089fcf5ef2aSThomas Huth } 4090fcf5ef2aSThomas Huth #endif 4091fcf5ef2aSThomas Huth if (likely(read_cb != NULL)) { 4092fcf5ef2aSThomas Huth if (likely(read_cb != SPR_NOACCESS)) { 4093fcf5ef2aSThomas Huth (*read_cb)(ctx, rD(ctx->opcode), sprn); 4094fcf5ef2aSThomas Huth } else { 4095fcf5ef2aSThomas Huth /* Privilege exception */ 4096fcf5ef2aSThomas Huth /* This is a hack to avoid warnings when running Linux: 4097fcf5ef2aSThomas Huth * this OS breaks the PowerPC virtualisation model, 4098fcf5ef2aSThomas Huth * allowing userland application to read the PVR 4099fcf5ef2aSThomas Huth */ 4100fcf5ef2aSThomas Huth if (sprn != SPR_PVR) { 410131085338SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "Trying to read privileged spr " 410231085338SThomas Huth "%d (0x%03x) at " TARGET_FMT_lx "\n", sprn, sprn, 4103b6bac4bcSEmilio G. Cota ctx->base.pc_next - 4); 4104fcf5ef2aSThomas Huth } 4105fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG); 4106fcf5ef2aSThomas Huth } 4107fcf5ef2aSThomas Huth } else { 4108fcf5ef2aSThomas Huth /* ISA 2.07 defines these as no-ops */ 4109fcf5ef2aSThomas Huth if ((ctx->insns_flags2 & PPC2_ISA207S) && 4110fcf5ef2aSThomas Huth (sprn >= 808 && sprn <= 811)) { 4111fcf5ef2aSThomas Huth /* This is a nop */ 4112fcf5ef2aSThomas Huth return; 4113fcf5ef2aSThomas Huth } 4114fcf5ef2aSThomas Huth /* Not defined */ 411531085338SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, 411631085338SThomas Huth "Trying to read invalid spr %d (0x%03x) at " 4117b6bac4bcSEmilio G. Cota TARGET_FMT_lx "\n", sprn, sprn, ctx->base.pc_next - 4); 4118fcf5ef2aSThomas Huth 4119fcf5ef2aSThomas Huth /* The behaviour depends on MSR:PR and SPR# bit 0x10, 4120fcf5ef2aSThomas Huth * it can generate a priv, a hv emu or a no-op 4121fcf5ef2aSThomas Huth */ 4122fcf5ef2aSThomas Huth if (sprn & 0x10) { 4123fcf5ef2aSThomas Huth if (ctx->pr) { 4124fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_INVAL_SPR); 4125fcf5ef2aSThomas Huth } 4126fcf5ef2aSThomas Huth } else { 4127fcf5ef2aSThomas Huth if (ctx->pr || sprn == 0 || sprn == 4 || sprn == 5 || sprn == 6) { 4128fcf5ef2aSThomas Huth gen_hvpriv_exception(ctx, POWERPC_EXCP_INVAL_SPR); 4129fcf5ef2aSThomas Huth } 4130fcf5ef2aSThomas Huth } 4131fcf5ef2aSThomas Huth } 4132fcf5ef2aSThomas Huth } 4133fcf5ef2aSThomas Huth 4134fcf5ef2aSThomas Huth static void gen_mfspr(DisasContext *ctx) 4135fcf5ef2aSThomas Huth { 4136fcf5ef2aSThomas Huth gen_op_mfspr(ctx); 4137fcf5ef2aSThomas Huth } 4138fcf5ef2aSThomas Huth 4139fcf5ef2aSThomas Huth /* mftb */ 4140fcf5ef2aSThomas Huth static void gen_mftb(DisasContext *ctx) 4141fcf5ef2aSThomas Huth { 4142fcf5ef2aSThomas Huth gen_op_mfspr(ctx); 4143fcf5ef2aSThomas Huth } 4144fcf5ef2aSThomas Huth 4145fcf5ef2aSThomas Huth /* mtcrf mtocrf*/ 4146fcf5ef2aSThomas Huth static void gen_mtcrf(DisasContext *ctx) 4147fcf5ef2aSThomas Huth { 4148fcf5ef2aSThomas Huth uint32_t crm, crn; 4149fcf5ef2aSThomas Huth 4150fcf5ef2aSThomas Huth crm = CRM(ctx->opcode); 4151fcf5ef2aSThomas Huth if (likely((ctx->opcode & 0x00100000))) { 4152fcf5ef2aSThomas Huth if (crm && ((crm & (crm - 1)) == 0)) { 4153fcf5ef2aSThomas Huth TCGv_i32 temp = tcg_temp_new_i32(); 4154fcf5ef2aSThomas Huth crn = ctz32 (crm); 4155fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]); 4156fcf5ef2aSThomas Huth tcg_gen_shri_i32(temp, temp, crn * 4); 4157fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_crf[7 - crn], temp, 0xf); 4158fcf5ef2aSThomas Huth tcg_temp_free_i32(temp); 4159fcf5ef2aSThomas Huth } 4160fcf5ef2aSThomas Huth } else { 4161fcf5ef2aSThomas Huth TCGv_i32 temp = tcg_temp_new_i32(); 4162fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]); 4163fcf5ef2aSThomas Huth for (crn = 0 ; crn < 8 ; crn++) { 4164fcf5ef2aSThomas Huth if (crm & (1 << crn)) { 4165fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4); 4166fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf); 4167fcf5ef2aSThomas Huth } 4168fcf5ef2aSThomas Huth } 4169fcf5ef2aSThomas Huth tcg_temp_free_i32(temp); 4170fcf5ef2aSThomas Huth } 4171fcf5ef2aSThomas Huth } 4172fcf5ef2aSThomas Huth 4173fcf5ef2aSThomas Huth /* mtmsr */ 4174fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 4175fcf5ef2aSThomas Huth static void gen_mtmsrd(DisasContext *ctx) 4176fcf5ef2aSThomas Huth { 4177fcf5ef2aSThomas Huth CHK_SV; 4178fcf5ef2aSThomas Huth 4179fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4180fcf5ef2aSThomas Huth if (ctx->opcode & 0x00010000) { 4181fcf5ef2aSThomas Huth /* Special form that does not need any synchronisation */ 4182fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4183fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE)); 4184fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(target_ulong)((1 << MSR_RI) | (1 << MSR_EE))); 4185fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_msr, cpu_msr, t0); 4186fcf5ef2aSThomas Huth tcg_temp_free(t0); 4187fcf5ef2aSThomas Huth } else { 4188fcf5ef2aSThomas Huth /* XXX: we need to update nip before the store 4189fcf5ef2aSThomas Huth * if we enter power saving mode, we will exit the loop 4190fcf5ef2aSThomas Huth * directly from ppc_store_msr 4191fcf5ef2aSThomas Huth */ 4192b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next); 4193fcf5ef2aSThomas Huth gen_helper_store_msr(cpu_env, cpu_gpr[rS(ctx->opcode)]); 4194fcf5ef2aSThomas Huth /* Must stop the translation as machine state (may have) changed */ 4195fcf5ef2aSThomas Huth /* Note that mtmsr is not always defined as context-synchronizing */ 4196fcf5ef2aSThomas Huth gen_stop_exception(ctx); 4197fcf5ef2aSThomas Huth } 4198fcf5ef2aSThomas Huth #endif /* !defined(CONFIG_USER_ONLY) */ 4199fcf5ef2aSThomas Huth } 4200fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 4201fcf5ef2aSThomas Huth 4202fcf5ef2aSThomas Huth static void gen_mtmsr(DisasContext *ctx) 4203fcf5ef2aSThomas Huth { 4204fcf5ef2aSThomas Huth CHK_SV; 4205fcf5ef2aSThomas Huth 4206fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4207fcf5ef2aSThomas Huth if (ctx->opcode & 0x00010000) { 4208fcf5ef2aSThomas Huth /* Special form that does not need any synchronisation */ 4209fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4210fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE)); 4211fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(target_ulong)((1 << MSR_RI) | (1 << MSR_EE))); 4212fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_msr, cpu_msr, t0); 4213fcf5ef2aSThomas Huth tcg_temp_free(t0); 4214fcf5ef2aSThomas Huth } else { 4215fcf5ef2aSThomas Huth TCGv msr = tcg_temp_new(); 4216fcf5ef2aSThomas Huth 4217fcf5ef2aSThomas Huth /* XXX: we need to update nip before the store 4218fcf5ef2aSThomas Huth * if we enter power saving mode, we will exit the loop 4219fcf5ef2aSThomas Huth * directly from ppc_store_msr 4220fcf5ef2aSThomas Huth */ 4221b6bac4bcSEmilio G. Cota gen_update_nip(ctx, ctx->base.pc_next); 4222fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 4223fcf5ef2aSThomas Huth tcg_gen_deposit_tl(msr, cpu_msr, cpu_gpr[rS(ctx->opcode)], 0, 32); 4224fcf5ef2aSThomas Huth #else 4225fcf5ef2aSThomas Huth tcg_gen_mov_tl(msr, cpu_gpr[rS(ctx->opcode)]); 4226fcf5ef2aSThomas Huth #endif 4227fcf5ef2aSThomas Huth gen_helper_store_msr(cpu_env, msr); 4228fcf5ef2aSThomas Huth tcg_temp_free(msr); 4229fcf5ef2aSThomas Huth /* Must stop the translation as machine state (may have) changed */ 4230fcf5ef2aSThomas Huth /* Note that mtmsr is not always defined as context-synchronizing */ 4231fcf5ef2aSThomas Huth gen_stop_exception(ctx); 4232fcf5ef2aSThomas Huth } 4233fcf5ef2aSThomas Huth #endif 4234fcf5ef2aSThomas Huth } 4235fcf5ef2aSThomas Huth 4236fcf5ef2aSThomas Huth /* mtspr */ 4237fcf5ef2aSThomas Huth static void gen_mtspr(DisasContext *ctx) 4238fcf5ef2aSThomas Huth { 4239fcf5ef2aSThomas Huth void (*write_cb)(DisasContext *ctx, int sprn, int gprn); 4240fcf5ef2aSThomas Huth uint32_t sprn = SPR(ctx->opcode); 4241fcf5ef2aSThomas Huth 4242fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4243fcf5ef2aSThomas Huth write_cb = ctx->spr_cb[sprn].uea_write; 4244fcf5ef2aSThomas Huth #else 4245fcf5ef2aSThomas Huth if (ctx->pr) { 4246fcf5ef2aSThomas Huth write_cb = ctx->spr_cb[sprn].uea_write; 4247fcf5ef2aSThomas Huth } else if (ctx->hv) { 4248fcf5ef2aSThomas Huth write_cb = ctx->spr_cb[sprn].hea_write; 4249fcf5ef2aSThomas Huth } else { 4250fcf5ef2aSThomas Huth write_cb = ctx->spr_cb[sprn].oea_write; 4251fcf5ef2aSThomas Huth } 4252fcf5ef2aSThomas Huth #endif 4253fcf5ef2aSThomas Huth if (likely(write_cb != NULL)) { 4254fcf5ef2aSThomas Huth if (likely(write_cb != SPR_NOACCESS)) { 4255fcf5ef2aSThomas Huth (*write_cb)(ctx, sprn, rS(ctx->opcode)); 4256fcf5ef2aSThomas Huth } else { 4257fcf5ef2aSThomas Huth /* Privilege exception */ 425831085338SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "Trying to write privileged spr " 425931085338SThomas Huth "%d (0x%03x) at " TARGET_FMT_lx "\n", sprn, sprn, 426031085338SThomas Huth ctx->base.pc_next - 4); 4261fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_REG); 4262fcf5ef2aSThomas Huth } 4263fcf5ef2aSThomas Huth } else { 4264fcf5ef2aSThomas Huth /* ISA 2.07 defines these as no-ops */ 4265fcf5ef2aSThomas Huth if ((ctx->insns_flags2 & PPC2_ISA207S) && 4266fcf5ef2aSThomas Huth (sprn >= 808 && sprn <= 811)) { 4267fcf5ef2aSThomas Huth /* This is a nop */ 4268fcf5ef2aSThomas Huth return; 4269fcf5ef2aSThomas Huth } 4270fcf5ef2aSThomas Huth 4271fcf5ef2aSThomas Huth /* Not defined */ 427231085338SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, 427331085338SThomas Huth "Trying to write invalid spr %d (0x%03x) at " 4274b6bac4bcSEmilio G. Cota TARGET_FMT_lx "\n", sprn, sprn, ctx->base.pc_next - 4); 4275fcf5ef2aSThomas Huth 4276fcf5ef2aSThomas Huth 4277fcf5ef2aSThomas Huth /* The behaviour depends on MSR:PR and SPR# bit 0x10, 4278fcf5ef2aSThomas Huth * it can generate a priv, a hv emu or a no-op 4279fcf5ef2aSThomas Huth */ 4280fcf5ef2aSThomas Huth if (sprn & 0x10) { 4281fcf5ef2aSThomas Huth if (ctx->pr) { 4282fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_INVAL_SPR); 4283fcf5ef2aSThomas Huth } 4284fcf5ef2aSThomas Huth } else { 4285fcf5ef2aSThomas Huth if (ctx->pr || sprn == 0) { 4286fcf5ef2aSThomas Huth gen_hvpriv_exception(ctx, POWERPC_EXCP_INVAL_SPR); 4287fcf5ef2aSThomas Huth } 4288fcf5ef2aSThomas Huth } 4289fcf5ef2aSThomas Huth } 4290fcf5ef2aSThomas Huth } 4291fcf5ef2aSThomas Huth 4292fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 4293fcf5ef2aSThomas Huth /* setb */ 4294fcf5ef2aSThomas Huth static void gen_setb(DisasContext *ctx) 4295fcf5ef2aSThomas Huth { 4296fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_temp_new_i32(); 4297fcf5ef2aSThomas Huth TCGv_i32 t8 = tcg_temp_new_i32(); 4298fcf5ef2aSThomas Huth TCGv_i32 tm1 = tcg_temp_new_i32(); 4299fcf5ef2aSThomas Huth int crf = crfS(ctx->opcode); 4300fcf5ef2aSThomas Huth 4301fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GEU, t0, cpu_crf[crf], 4); 4302fcf5ef2aSThomas Huth tcg_gen_movi_i32(t8, 8); 4303fcf5ef2aSThomas Huth tcg_gen_movi_i32(tm1, -1); 4304fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GEU, t0, cpu_crf[crf], t8, tm1, t0); 4305fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_gpr[rD(ctx->opcode)], t0); 4306fcf5ef2aSThomas Huth 4307fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 4308fcf5ef2aSThomas Huth tcg_temp_free_i32(t8); 4309fcf5ef2aSThomas Huth tcg_temp_free_i32(tm1); 4310fcf5ef2aSThomas Huth } 4311fcf5ef2aSThomas Huth #endif 4312fcf5ef2aSThomas Huth 4313fcf5ef2aSThomas Huth /*** Cache management ***/ 4314fcf5ef2aSThomas Huth 4315fcf5ef2aSThomas Huth /* dcbf */ 4316fcf5ef2aSThomas Huth static void gen_dcbf(DisasContext *ctx) 4317fcf5ef2aSThomas Huth { 4318fcf5ef2aSThomas Huth /* XXX: specification says this is treated as a load by the MMU */ 4319fcf5ef2aSThomas Huth TCGv t0; 4320fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 4321fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4322fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 4323fcf5ef2aSThomas Huth gen_qemu_ld8u(ctx, t0, t0); 4324fcf5ef2aSThomas Huth tcg_temp_free(t0); 4325fcf5ef2aSThomas Huth } 4326fcf5ef2aSThomas Huth 4327fcf5ef2aSThomas Huth /* dcbi (Supervisor only) */ 4328fcf5ef2aSThomas Huth static void gen_dcbi(DisasContext *ctx) 4329fcf5ef2aSThomas Huth { 4330fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4331fcf5ef2aSThomas Huth GEN_PRIV; 4332fcf5ef2aSThomas Huth #else 4333fcf5ef2aSThomas Huth TCGv EA, val; 4334fcf5ef2aSThomas Huth 4335fcf5ef2aSThomas Huth CHK_SV; 4336fcf5ef2aSThomas Huth EA = tcg_temp_new(); 4337fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 4338fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); 4339fcf5ef2aSThomas Huth val = tcg_temp_new(); 4340fcf5ef2aSThomas Huth /* XXX: specification says this should be treated as a store by the MMU */ 4341fcf5ef2aSThomas Huth gen_qemu_ld8u(ctx, val, EA); 4342fcf5ef2aSThomas Huth gen_qemu_st8(ctx, val, EA); 4343fcf5ef2aSThomas Huth tcg_temp_free(val); 4344fcf5ef2aSThomas Huth tcg_temp_free(EA); 4345fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4346fcf5ef2aSThomas Huth } 4347fcf5ef2aSThomas Huth 4348fcf5ef2aSThomas Huth /* dcdst */ 4349fcf5ef2aSThomas Huth static void gen_dcbst(DisasContext *ctx) 4350fcf5ef2aSThomas Huth { 4351fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a load by the MMU */ 4352fcf5ef2aSThomas Huth TCGv t0; 4353fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 4354fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4355fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 4356fcf5ef2aSThomas Huth gen_qemu_ld8u(ctx, t0, t0); 4357fcf5ef2aSThomas Huth tcg_temp_free(t0); 4358fcf5ef2aSThomas Huth } 4359fcf5ef2aSThomas Huth 4360fcf5ef2aSThomas Huth /* dcbt */ 4361fcf5ef2aSThomas Huth static void gen_dcbt(DisasContext *ctx) 4362fcf5ef2aSThomas Huth { 4363fcf5ef2aSThomas Huth /* interpreted as no-op */ 4364fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a load by the MMU 4365fcf5ef2aSThomas Huth * but does not generate any exception 4366fcf5ef2aSThomas Huth */ 4367fcf5ef2aSThomas Huth } 4368fcf5ef2aSThomas Huth 4369fcf5ef2aSThomas Huth /* dcbtst */ 4370fcf5ef2aSThomas Huth static void gen_dcbtst(DisasContext *ctx) 4371fcf5ef2aSThomas Huth { 4372fcf5ef2aSThomas Huth /* interpreted as no-op */ 4373fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a load by the MMU 4374fcf5ef2aSThomas Huth * but does not generate any exception 4375fcf5ef2aSThomas Huth */ 4376fcf5ef2aSThomas Huth } 4377fcf5ef2aSThomas Huth 4378fcf5ef2aSThomas Huth /* dcbtls */ 4379fcf5ef2aSThomas Huth static void gen_dcbtls(DisasContext *ctx) 4380fcf5ef2aSThomas Huth { 4381fcf5ef2aSThomas Huth /* Always fails locking the cache */ 4382fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4383fcf5ef2aSThomas Huth gen_load_spr(t0, SPR_Exxx_L1CSR0); 4384fcf5ef2aSThomas Huth tcg_gen_ori_tl(t0, t0, L1CSR0_CUL); 4385fcf5ef2aSThomas Huth gen_store_spr(SPR_Exxx_L1CSR0, t0); 4386fcf5ef2aSThomas Huth tcg_temp_free(t0); 4387fcf5ef2aSThomas Huth } 4388fcf5ef2aSThomas Huth 4389fcf5ef2aSThomas Huth /* dcbz */ 4390fcf5ef2aSThomas Huth static void gen_dcbz(DisasContext *ctx) 4391fcf5ef2aSThomas Huth { 4392fcf5ef2aSThomas Huth TCGv tcgv_addr; 4393fcf5ef2aSThomas Huth TCGv_i32 tcgv_op; 4394fcf5ef2aSThomas Huth 4395fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 4396fcf5ef2aSThomas Huth tcgv_addr = tcg_temp_new(); 4397fcf5ef2aSThomas Huth tcgv_op = tcg_const_i32(ctx->opcode & 0x03FF000); 4398fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, tcgv_addr); 4399fcf5ef2aSThomas Huth gen_helper_dcbz(cpu_env, tcgv_addr, tcgv_op); 4400fcf5ef2aSThomas Huth tcg_temp_free(tcgv_addr); 4401fcf5ef2aSThomas Huth tcg_temp_free_i32(tcgv_op); 4402fcf5ef2aSThomas Huth } 4403fcf5ef2aSThomas Huth 4404fcf5ef2aSThomas Huth /* dst / dstt */ 4405fcf5ef2aSThomas Huth static void gen_dst(DisasContext *ctx) 4406fcf5ef2aSThomas Huth { 4407fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 4408fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 4409fcf5ef2aSThomas Huth } else { 4410fcf5ef2aSThomas Huth /* interpreted as no-op */ 4411fcf5ef2aSThomas Huth } 4412fcf5ef2aSThomas Huth } 4413fcf5ef2aSThomas Huth 4414fcf5ef2aSThomas Huth /* dstst /dststt */ 4415fcf5ef2aSThomas Huth static void gen_dstst(DisasContext *ctx) 4416fcf5ef2aSThomas Huth { 4417fcf5ef2aSThomas Huth if (rA(ctx->opcode) == 0) { 4418fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 4419fcf5ef2aSThomas Huth } else { 4420fcf5ef2aSThomas Huth /* interpreted as no-op */ 4421fcf5ef2aSThomas Huth } 4422fcf5ef2aSThomas Huth 4423fcf5ef2aSThomas Huth } 4424fcf5ef2aSThomas Huth 4425fcf5ef2aSThomas Huth /* dss / dssall */ 4426fcf5ef2aSThomas Huth static void gen_dss(DisasContext *ctx) 4427fcf5ef2aSThomas Huth { 4428fcf5ef2aSThomas Huth /* interpreted as no-op */ 4429fcf5ef2aSThomas Huth } 4430fcf5ef2aSThomas Huth 4431fcf5ef2aSThomas Huth /* icbi */ 4432fcf5ef2aSThomas Huth static void gen_icbi(DisasContext *ctx) 4433fcf5ef2aSThomas Huth { 4434fcf5ef2aSThomas Huth TCGv t0; 4435fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 4436fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4437fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 4438fcf5ef2aSThomas Huth gen_helper_icbi(cpu_env, t0); 4439fcf5ef2aSThomas Huth tcg_temp_free(t0); 4440fcf5ef2aSThomas Huth } 4441fcf5ef2aSThomas Huth 4442fcf5ef2aSThomas Huth /* Optional: */ 4443fcf5ef2aSThomas Huth /* dcba */ 4444fcf5ef2aSThomas Huth static void gen_dcba(DisasContext *ctx) 4445fcf5ef2aSThomas Huth { 4446fcf5ef2aSThomas Huth /* interpreted as no-op */ 4447fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a store by the MMU 4448fcf5ef2aSThomas Huth * but does not generate any exception 4449fcf5ef2aSThomas Huth */ 4450fcf5ef2aSThomas Huth } 4451fcf5ef2aSThomas Huth 4452fcf5ef2aSThomas Huth /*** Segment register manipulation ***/ 4453fcf5ef2aSThomas Huth /* Supervisor only: */ 4454fcf5ef2aSThomas Huth 4455fcf5ef2aSThomas Huth /* mfsr */ 4456fcf5ef2aSThomas Huth static void gen_mfsr(DisasContext *ctx) 4457fcf5ef2aSThomas Huth { 4458fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4459fcf5ef2aSThomas Huth GEN_PRIV; 4460fcf5ef2aSThomas Huth #else 4461fcf5ef2aSThomas Huth TCGv t0; 4462fcf5ef2aSThomas Huth 4463fcf5ef2aSThomas Huth CHK_SV; 4464fcf5ef2aSThomas Huth t0 = tcg_const_tl(SR(ctx->opcode)); 4465fcf5ef2aSThomas Huth gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 4466fcf5ef2aSThomas Huth tcg_temp_free(t0); 4467fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4468fcf5ef2aSThomas Huth } 4469fcf5ef2aSThomas Huth 4470fcf5ef2aSThomas Huth /* mfsrin */ 4471fcf5ef2aSThomas Huth static void gen_mfsrin(DisasContext *ctx) 4472fcf5ef2aSThomas Huth { 4473fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4474fcf5ef2aSThomas Huth GEN_PRIV; 4475fcf5ef2aSThomas Huth #else 4476fcf5ef2aSThomas Huth TCGv t0; 4477fcf5ef2aSThomas Huth 4478fcf5ef2aSThomas Huth CHK_SV; 4479fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4480e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4); 4481fcf5ef2aSThomas Huth gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 4482fcf5ef2aSThomas Huth tcg_temp_free(t0); 4483fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4484fcf5ef2aSThomas Huth } 4485fcf5ef2aSThomas Huth 4486fcf5ef2aSThomas Huth /* mtsr */ 4487fcf5ef2aSThomas Huth static void gen_mtsr(DisasContext *ctx) 4488fcf5ef2aSThomas Huth { 4489fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4490fcf5ef2aSThomas Huth GEN_PRIV; 4491fcf5ef2aSThomas Huth #else 4492fcf5ef2aSThomas Huth TCGv t0; 4493fcf5ef2aSThomas Huth 4494fcf5ef2aSThomas Huth CHK_SV; 4495fcf5ef2aSThomas Huth t0 = tcg_const_tl(SR(ctx->opcode)); 4496fcf5ef2aSThomas Huth gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]); 4497fcf5ef2aSThomas Huth tcg_temp_free(t0); 4498fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4499fcf5ef2aSThomas Huth } 4500fcf5ef2aSThomas Huth 4501fcf5ef2aSThomas Huth /* mtsrin */ 4502fcf5ef2aSThomas Huth static void gen_mtsrin(DisasContext *ctx) 4503fcf5ef2aSThomas Huth { 4504fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4505fcf5ef2aSThomas Huth GEN_PRIV; 4506fcf5ef2aSThomas Huth #else 4507fcf5ef2aSThomas Huth TCGv t0; 4508fcf5ef2aSThomas Huth CHK_SV; 4509fcf5ef2aSThomas Huth 4510fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4511e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4); 4512fcf5ef2aSThomas Huth gen_helper_store_sr(cpu_env, t0, cpu_gpr[rD(ctx->opcode)]); 4513fcf5ef2aSThomas Huth tcg_temp_free(t0); 4514fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4515fcf5ef2aSThomas Huth } 4516fcf5ef2aSThomas Huth 4517fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 4518fcf5ef2aSThomas Huth /* Specific implementation for PowerPC 64 "bridge" emulation using SLB */ 4519fcf5ef2aSThomas Huth 4520fcf5ef2aSThomas Huth /* mfsr */ 4521fcf5ef2aSThomas Huth static void gen_mfsr_64b(DisasContext *ctx) 4522fcf5ef2aSThomas Huth { 4523fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4524fcf5ef2aSThomas Huth GEN_PRIV; 4525fcf5ef2aSThomas Huth #else 4526fcf5ef2aSThomas Huth TCGv t0; 4527fcf5ef2aSThomas Huth 4528fcf5ef2aSThomas Huth CHK_SV; 4529fcf5ef2aSThomas Huth t0 = tcg_const_tl(SR(ctx->opcode)); 4530fcf5ef2aSThomas Huth gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 4531fcf5ef2aSThomas Huth tcg_temp_free(t0); 4532fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4533fcf5ef2aSThomas Huth } 4534fcf5ef2aSThomas Huth 4535fcf5ef2aSThomas Huth /* mfsrin */ 4536fcf5ef2aSThomas Huth static void gen_mfsrin_64b(DisasContext *ctx) 4537fcf5ef2aSThomas Huth { 4538fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4539fcf5ef2aSThomas Huth GEN_PRIV; 4540fcf5ef2aSThomas Huth #else 4541fcf5ef2aSThomas Huth TCGv t0; 4542fcf5ef2aSThomas Huth 4543fcf5ef2aSThomas Huth CHK_SV; 4544fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4545e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4); 4546fcf5ef2aSThomas Huth gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 4547fcf5ef2aSThomas Huth tcg_temp_free(t0); 4548fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4549fcf5ef2aSThomas Huth } 4550fcf5ef2aSThomas Huth 4551fcf5ef2aSThomas Huth /* mtsr */ 4552fcf5ef2aSThomas Huth static void gen_mtsr_64b(DisasContext *ctx) 4553fcf5ef2aSThomas Huth { 4554fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4555fcf5ef2aSThomas Huth GEN_PRIV; 4556fcf5ef2aSThomas Huth #else 4557fcf5ef2aSThomas Huth TCGv t0; 4558fcf5ef2aSThomas Huth 4559fcf5ef2aSThomas Huth CHK_SV; 4560fcf5ef2aSThomas Huth t0 = tcg_const_tl(SR(ctx->opcode)); 4561fcf5ef2aSThomas Huth gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]); 4562fcf5ef2aSThomas Huth tcg_temp_free(t0); 4563fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4564fcf5ef2aSThomas Huth } 4565fcf5ef2aSThomas Huth 4566fcf5ef2aSThomas Huth /* mtsrin */ 4567fcf5ef2aSThomas Huth static void gen_mtsrin_64b(DisasContext *ctx) 4568fcf5ef2aSThomas Huth { 4569fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4570fcf5ef2aSThomas Huth GEN_PRIV; 4571fcf5ef2aSThomas Huth #else 4572fcf5ef2aSThomas Huth TCGv t0; 4573fcf5ef2aSThomas Huth 4574fcf5ef2aSThomas Huth CHK_SV; 4575fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4576e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_gpr[rB(ctx->opcode)], 28, 4); 4577fcf5ef2aSThomas Huth gen_helper_store_sr(cpu_env, t0, cpu_gpr[rS(ctx->opcode)]); 4578fcf5ef2aSThomas Huth tcg_temp_free(t0); 4579fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4580fcf5ef2aSThomas Huth } 4581fcf5ef2aSThomas Huth 4582fcf5ef2aSThomas Huth /* slbmte */ 4583fcf5ef2aSThomas Huth static void gen_slbmte(DisasContext *ctx) 4584fcf5ef2aSThomas Huth { 4585fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4586fcf5ef2aSThomas Huth GEN_PRIV; 4587fcf5ef2aSThomas Huth #else 4588fcf5ef2aSThomas Huth CHK_SV; 4589fcf5ef2aSThomas Huth 4590fcf5ef2aSThomas Huth gen_helper_store_slb(cpu_env, cpu_gpr[rB(ctx->opcode)], 4591fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 4592fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4593fcf5ef2aSThomas Huth } 4594fcf5ef2aSThomas Huth 4595fcf5ef2aSThomas Huth static void gen_slbmfee(DisasContext *ctx) 4596fcf5ef2aSThomas Huth { 4597fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4598fcf5ef2aSThomas Huth GEN_PRIV; 4599fcf5ef2aSThomas Huth #else 4600fcf5ef2aSThomas Huth CHK_SV; 4601fcf5ef2aSThomas Huth 4602fcf5ef2aSThomas Huth gen_helper_load_slb_esid(cpu_gpr[rS(ctx->opcode)], cpu_env, 4603fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 4604fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4605fcf5ef2aSThomas Huth } 4606fcf5ef2aSThomas Huth 4607fcf5ef2aSThomas Huth static void gen_slbmfev(DisasContext *ctx) 4608fcf5ef2aSThomas Huth { 4609fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4610fcf5ef2aSThomas Huth GEN_PRIV; 4611fcf5ef2aSThomas Huth #else 4612fcf5ef2aSThomas Huth CHK_SV; 4613fcf5ef2aSThomas Huth 4614fcf5ef2aSThomas Huth gen_helper_load_slb_vsid(cpu_gpr[rS(ctx->opcode)], cpu_env, 4615fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 4616fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4617fcf5ef2aSThomas Huth } 4618fcf5ef2aSThomas Huth 4619fcf5ef2aSThomas Huth static void gen_slbfee_(DisasContext *ctx) 4620fcf5ef2aSThomas Huth { 4621fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4622fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG); 4623fcf5ef2aSThomas Huth #else 4624fcf5ef2aSThomas Huth TCGLabel *l1, *l2; 4625fcf5ef2aSThomas Huth 4626fcf5ef2aSThomas Huth if (unlikely(ctx->pr)) { 4627fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG); 4628fcf5ef2aSThomas Huth return; 4629fcf5ef2aSThomas Huth } 4630fcf5ef2aSThomas Huth gen_helper_find_slb_vsid(cpu_gpr[rS(ctx->opcode)], cpu_env, 4631fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 4632fcf5ef2aSThomas Huth l1 = gen_new_label(); 4633fcf5ef2aSThomas Huth l2 = gen_new_label(); 4634fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 4635fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rS(ctx->opcode)], -1, l1); 4636efa73196SNikunj A Dadhania tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], CRF_EQ); 4637fcf5ef2aSThomas Huth tcg_gen_br(l2); 4638fcf5ef2aSThomas Huth gen_set_label(l1); 4639fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rS(ctx->opcode)], 0); 4640fcf5ef2aSThomas Huth gen_set_label(l2); 4641fcf5ef2aSThomas Huth #endif 4642fcf5ef2aSThomas Huth } 4643fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 4644fcf5ef2aSThomas Huth 4645fcf5ef2aSThomas Huth /*** Lookaside buffer management ***/ 4646fcf5ef2aSThomas Huth /* Optional & supervisor only: */ 4647fcf5ef2aSThomas Huth 4648fcf5ef2aSThomas Huth /* tlbia */ 4649fcf5ef2aSThomas Huth static void gen_tlbia(DisasContext *ctx) 4650fcf5ef2aSThomas Huth { 4651fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4652fcf5ef2aSThomas Huth GEN_PRIV; 4653fcf5ef2aSThomas Huth #else 4654fcf5ef2aSThomas Huth CHK_HV; 4655fcf5ef2aSThomas Huth 4656fcf5ef2aSThomas Huth gen_helper_tlbia(cpu_env); 4657fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4658fcf5ef2aSThomas Huth } 4659fcf5ef2aSThomas Huth 4660fcf5ef2aSThomas Huth /* tlbiel */ 4661fcf5ef2aSThomas Huth static void gen_tlbiel(DisasContext *ctx) 4662fcf5ef2aSThomas Huth { 4663fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4664fcf5ef2aSThomas Huth GEN_PRIV; 4665fcf5ef2aSThomas Huth #else 4666fcf5ef2aSThomas Huth CHK_SV; 4667fcf5ef2aSThomas Huth 4668fcf5ef2aSThomas Huth gen_helper_tlbie(cpu_env, cpu_gpr[rB(ctx->opcode)]); 4669fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4670fcf5ef2aSThomas Huth } 4671fcf5ef2aSThomas Huth 4672fcf5ef2aSThomas Huth /* tlbie */ 4673fcf5ef2aSThomas Huth static void gen_tlbie(DisasContext *ctx) 4674fcf5ef2aSThomas Huth { 4675fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4676fcf5ef2aSThomas Huth GEN_PRIV; 4677fcf5ef2aSThomas Huth #else 4678fcf5ef2aSThomas Huth TCGv_i32 t1; 4679c6fd28fdSSuraj Jitindar Singh 4680c6fd28fdSSuraj Jitindar Singh if (ctx->gtse) { 468191c60f12SCédric Le Goater CHK_SV; /* If gtse is set then tlbie is supervisor privileged */ 4682c6fd28fdSSuraj Jitindar Singh } else { 4683c6fd28fdSSuraj Jitindar Singh CHK_HV; /* Else hypervisor privileged */ 4684c6fd28fdSSuraj Jitindar Singh } 4685fcf5ef2aSThomas Huth 4686fcf5ef2aSThomas Huth if (NARROW_MODE(ctx)) { 4687fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4688fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]); 4689fcf5ef2aSThomas Huth gen_helper_tlbie(cpu_env, t0); 4690fcf5ef2aSThomas Huth tcg_temp_free(t0); 4691fcf5ef2aSThomas Huth } else { 4692fcf5ef2aSThomas Huth gen_helper_tlbie(cpu_env, cpu_gpr[rB(ctx->opcode)]); 4693fcf5ef2aSThomas Huth } 4694fcf5ef2aSThomas Huth t1 = tcg_temp_new_i32(); 4695fcf5ef2aSThomas Huth tcg_gen_ld_i32(t1, cpu_env, offsetof(CPUPPCState, tlb_need_flush)); 4696fcf5ef2aSThomas Huth tcg_gen_ori_i32(t1, t1, TLB_NEED_GLOBAL_FLUSH); 4697fcf5ef2aSThomas Huth tcg_gen_st_i32(t1, cpu_env, offsetof(CPUPPCState, tlb_need_flush)); 4698fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 4699fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4700fcf5ef2aSThomas Huth } 4701fcf5ef2aSThomas Huth 4702fcf5ef2aSThomas Huth /* tlbsync */ 4703fcf5ef2aSThomas Huth static void gen_tlbsync(DisasContext *ctx) 4704fcf5ef2aSThomas Huth { 4705fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4706fcf5ef2aSThomas Huth GEN_PRIV; 4707fcf5ef2aSThomas Huth #else 470891c60f12SCédric Le Goater 470991c60f12SCédric Le Goater if (ctx->gtse) { 471091c60f12SCédric Le Goater CHK_SV; /* If gtse is set then tlbsync is supervisor privileged */ 471191c60f12SCédric Le Goater } else { 471291c60f12SCédric Le Goater CHK_HV; /* Else hypervisor privileged */ 471391c60f12SCédric Le Goater } 4714fcf5ef2aSThomas Huth 4715fcf5ef2aSThomas Huth /* BookS does both ptesync and tlbsync make tlbsync a nop for server */ 4716fcf5ef2aSThomas Huth if (ctx->insns_flags & PPC_BOOKE) { 4717fcf5ef2aSThomas Huth gen_check_tlb_flush(ctx, true); 4718fcf5ef2aSThomas Huth } 4719fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4720fcf5ef2aSThomas Huth } 4721fcf5ef2aSThomas Huth 4722fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 4723fcf5ef2aSThomas Huth /* slbia */ 4724fcf5ef2aSThomas Huth static void gen_slbia(DisasContext *ctx) 4725fcf5ef2aSThomas Huth { 4726fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4727fcf5ef2aSThomas Huth GEN_PRIV; 4728fcf5ef2aSThomas Huth #else 4729fcf5ef2aSThomas Huth CHK_SV; 4730fcf5ef2aSThomas Huth 4731fcf5ef2aSThomas Huth gen_helper_slbia(cpu_env); 4732fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4733fcf5ef2aSThomas Huth } 4734fcf5ef2aSThomas Huth 4735fcf5ef2aSThomas Huth /* slbie */ 4736fcf5ef2aSThomas Huth static void gen_slbie(DisasContext *ctx) 4737fcf5ef2aSThomas Huth { 4738fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 4739fcf5ef2aSThomas Huth GEN_PRIV; 4740fcf5ef2aSThomas Huth #else 4741fcf5ef2aSThomas Huth CHK_SV; 4742fcf5ef2aSThomas Huth 4743fcf5ef2aSThomas Huth gen_helper_slbie(cpu_env, cpu_gpr[rB(ctx->opcode)]); 4744fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 4745fcf5ef2aSThomas Huth } 4746a63f1dfcSNikunj A Dadhania 4747a63f1dfcSNikunj A Dadhania /* slbieg */ 4748a63f1dfcSNikunj A Dadhania static void gen_slbieg(DisasContext *ctx) 4749a63f1dfcSNikunj A Dadhania { 4750a63f1dfcSNikunj A Dadhania #if defined(CONFIG_USER_ONLY) 4751a63f1dfcSNikunj A Dadhania GEN_PRIV; 4752a63f1dfcSNikunj A Dadhania #else 4753a63f1dfcSNikunj A Dadhania CHK_SV; 4754a63f1dfcSNikunj A Dadhania 4755a63f1dfcSNikunj A Dadhania gen_helper_slbieg(cpu_env, cpu_gpr[rB(ctx->opcode)]); 4756a63f1dfcSNikunj A Dadhania #endif /* defined(CONFIG_USER_ONLY) */ 4757a63f1dfcSNikunj A Dadhania } 4758a63f1dfcSNikunj A Dadhania 475962d897caSNikunj A Dadhania /* slbsync */ 476062d897caSNikunj A Dadhania static void gen_slbsync(DisasContext *ctx) 476162d897caSNikunj A Dadhania { 476262d897caSNikunj A Dadhania #if defined(CONFIG_USER_ONLY) 476362d897caSNikunj A Dadhania GEN_PRIV; 476462d897caSNikunj A Dadhania #else 476562d897caSNikunj A Dadhania CHK_SV; 476662d897caSNikunj A Dadhania gen_check_tlb_flush(ctx, true); 476762d897caSNikunj A Dadhania #endif /* defined(CONFIG_USER_ONLY) */ 476862d897caSNikunj A Dadhania } 476962d897caSNikunj A Dadhania 4770fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 4771fcf5ef2aSThomas Huth 4772fcf5ef2aSThomas Huth /*** External control ***/ 4773fcf5ef2aSThomas Huth /* Optional: */ 4774fcf5ef2aSThomas Huth 4775fcf5ef2aSThomas Huth /* eciwx */ 4776fcf5ef2aSThomas Huth static void gen_eciwx(DisasContext *ctx) 4777fcf5ef2aSThomas Huth { 4778fcf5ef2aSThomas Huth TCGv t0; 4779fcf5ef2aSThomas Huth /* Should check EAR[E] ! */ 4780fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_EXT); 4781fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4782fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 4783c674a983SRichard Henderson tcg_gen_qemu_ld_tl(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx, 4784c674a983SRichard Henderson DEF_MEMOP(MO_UL | MO_ALIGN)); 4785fcf5ef2aSThomas Huth tcg_temp_free(t0); 4786fcf5ef2aSThomas Huth } 4787fcf5ef2aSThomas Huth 4788fcf5ef2aSThomas Huth /* ecowx */ 4789fcf5ef2aSThomas Huth static void gen_ecowx(DisasContext *ctx) 4790fcf5ef2aSThomas Huth { 4791fcf5ef2aSThomas Huth TCGv t0; 4792fcf5ef2aSThomas Huth /* Should check EAR[E] ! */ 4793fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_EXT); 4794fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 4795fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 4796c674a983SRichard Henderson tcg_gen_qemu_st_tl(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx, 4797c674a983SRichard Henderson DEF_MEMOP(MO_UL | MO_ALIGN)); 4798fcf5ef2aSThomas Huth tcg_temp_free(t0); 4799fcf5ef2aSThomas Huth } 4800fcf5ef2aSThomas Huth 4801fcf5ef2aSThomas Huth /* PowerPC 601 specific instructions */ 4802fcf5ef2aSThomas Huth 4803fcf5ef2aSThomas Huth /* abs - abs. */ 4804fcf5ef2aSThomas Huth static void gen_abs(DisasContext *ctx) 4805fcf5ef2aSThomas Huth { 4806fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 4807fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 4808fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l1); 4809fcf5ef2aSThomas Huth tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4810fcf5ef2aSThomas Huth tcg_gen_br(l2); 4811fcf5ef2aSThomas Huth gen_set_label(l1); 4812fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4813fcf5ef2aSThomas Huth gen_set_label(l2); 4814fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4815fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 4816fcf5ef2aSThomas Huth } 4817fcf5ef2aSThomas Huth 4818fcf5ef2aSThomas Huth /* abso - abso. */ 4819fcf5ef2aSThomas Huth static void gen_abso(DisasContext *ctx) 4820fcf5ef2aSThomas Huth { 4821fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 4822fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 4823fcf5ef2aSThomas Huth TCGLabel *l3 = gen_new_label(); 4824fcf5ef2aSThomas Huth /* Start with XER OV disabled, the most likely case */ 4825fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 4826fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l2); 4827fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_NE, cpu_gpr[rA(ctx->opcode)], 0x80000000, l1); 4828fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 1); 4829fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_so, 1); 4830fcf5ef2aSThomas Huth tcg_gen_br(l2); 4831fcf5ef2aSThomas Huth gen_set_label(l1); 4832fcf5ef2aSThomas Huth tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4833fcf5ef2aSThomas Huth tcg_gen_br(l3); 4834fcf5ef2aSThomas Huth gen_set_label(l2); 4835fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4836fcf5ef2aSThomas Huth gen_set_label(l3); 4837fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4838fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 4839fcf5ef2aSThomas Huth } 4840fcf5ef2aSThomas Huth 4841fcf5ef2aSThomas Huth /* clcs */ 4842fcf5ef2aSThomas Huth static void gen_clcs(DisasContext *ctx) 4843fcf5ef2aSThomas Huth { 4844fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(rA(ctx->opcode)); 4845fcf5ef2aSThomas Huth gen_helper_clcs(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 4846fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 4847fcf5ef2aSThomas Huth /* Rc=1 sets CR0 to an undefined state */ 4848fcf5ef2aSThomas Huth } 4849fcf5ef2aSThomas Huth 4850fcf5ef2aSThomas Huth /* div - div. */ 4851fcf5ef2aSThomas Huth static void gen_div(DisasContext *ctx) 4852fcf5ef2aSThomas Huth { 4853fcf5ef2aSThomas Huth gen_helper_div(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)], 4854fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 4855fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4856fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 4857fcf5ef2aSThomas Huth } 4858fcf5ef2aSThomas Huth 4859fcf5ef2aSThomas Huth /* divo - divo. */ 4860fcf5ef2aSThomas Huth static void gen_divo(DisasContext *ctx) 4861fcf5ef2aSThomas Huth { 4862fcf5ef2aSThomas Huth gen_helper_divo(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)], 4863fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 4864fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4865fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 4866fcf5ef2aSThomas Huth } 4867fcf5ef2aSThomas Huth 4868fcf5ef2aSThomas Huth /* divs - divs. */ 4869fcf5ef2aSThomas Huth static void gen_divs(DisasContext *ctx) 4870fcf5ef2aSThomas Huth { 4871fcf5ef2aSThomas Huth gen_helper_divs(cpu_gpr[rD(ctx->opcode)], cpu_env, cpu_gpr[rA(ctx->opcode)], 4872fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 4873fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4874fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 4875fcf5ef2aSThomas Huth } 4876fcf5ef2aSThomas Huth 4877fcf5ef2aSThomas Huth /* divso - divso. */ 4878fcf5ef2aSThomas Huth static void gen_divso(DisasContext *ctx) 4879fcf5ef2aSThomas Huth { 4880fcf5ef2aSThomas Huth gen_helper_divso(cpu_gpr[rD(ctx->opcode)], cpu_env, 4881fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 4882fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4883fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 4884fcf5ef2aSThomas Huth } 4885fcf5ef2aSThomas Huth 4886fcf5ef2aSThomas Huth /* doz - doz. */ 4887fcf5ef2aSThomas Huth static void gen_doz(DisasContext *ctx) 4888fcf5ef2aSThomas Huth { 4889fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 4890fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 4891fcf5ef2aSThomas Huth tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1); 4892fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4893fcf5ef2aSThomas Huth tcg_gen_br(l2); 4894fcf5ef2aSThomas Huth gen_set_label(l1); 4895fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0); 4896fcf5ef2aSThomas Huth gen_set_label(l2); 4897fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4898fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 4899fcf5ef2aSThomas Huth } 4900fcf5ef2aSThomas Huth 4901fcf5ef2aSThomas Huth /* dozo - dozo. */ 4902fcf5ef2aSThomas Huth static void gen_dozo(DisasContext *ctx) 4903fcf5ef2aSThomas Huth { 4904fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 4905fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 4906fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4907fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 4908fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 4909fcf5ef2aSThomas Huth /* Start with XER OV disabled, the most likely case */ 4910fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 4911fcf5ef2aSThomas Huth tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1); 4912fcf5ef2aSThomas Huth tcg_gen_sub_tl(t0, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4913fcf5ef2aSThomas Huth tcg_gen_xor_tl(t1, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4914fcf5ef2aSThomas Huth tcg_gen_xor_tl(t2, cpu_gpr[rA(ctx->opcode)], t0); 4915fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, t1, t2); 4916fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0); 4917fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2); 4918fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 1); 4919fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_so, 1); 4920fcf5ef2aSThomas Huth tcg_gen_br(l2); 4921fcf5ef2aSThomas Huth gen_set_label(l1); 4922fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0); 4923fcf5ef2aSThomas Huth gen_set_label(l2); 4924fcf5ef2aSThomas Huth tcg_temp_free(t0); 4925fcf5ef2aSThomas Huth tcg_temp_free(t1); 4926fcf5ef2aSThomas Huth tcg_temp_free(t2); 4927fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4928fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 4929fcf5ef2aSThomas Huth } 4930fcf5ef2aSThomas Huth 4931fcf5ef2aSThomas Huth /* dozi */ 4932fcf5ef2aSThomas Huth static void gen_dozi(DisasContext *ctx) 4933fcf5ef2aSThomas Huth { 4934fcf5ef2aSThomas Huth target_long simm = SIMM(ctx->opcode); 4935fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 4936fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 4937fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_LT, cpu_gpr[rA(ctx->opcode)], simm, l1); 4938fcf5ef2aSThomas Huth tcg_gen_subfi_tl(cpu_gpr[rD(ctx->opcode)], simm, cpu_gpr[rA(ctx->opcode)]); 4939fcf5ef2aSThomas Huth tcg_gen_br(l2); 4940fcf5ef2aSThomas Huth gen_set_label(l1); 4941fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0); 4942fcf5ef2aSThomas Huth gen_set_label(l2); 4943fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4944fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 4945fcf5ef2aSThomas Huth } 4946fcf5ef2aSThomas Huth 4947fcf5ef2aSThomas Huth /* lscbx - lscbx. */ 4948fcf5ef2aSThomas Huth static void gen_lscbx(DisasContext *ctx) 4949fcf5ef2aSThomas Huth { 4950fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4951fcf5ef2aSThomas Huth TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode)); 4952fcf5ef2aSThomas Huth TCGv_i32 t2 = tcg_const_i32(rA(ctx->opcode)); 4953fcf5ef2aSThomas Huth TCGv_i32 t3 = tcg_const_i32(rB(ctx->opcode)); 4954fcf5ef2aSThomas Huth 4955fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 4956fcf5ef2aSThomas Huth gen_helper_lscbx(t0, cpu_env, t0, t1, t2, t3); 4957fcf5ef2aSThomas Huth tcg_temp_free_i32(t1); 4958fcf5ef2aSThomas Huth tcg_temp_free_i32(t2); 4959fcf5ef2aSThomas Huth tcg_temp_free_i32(t3); 4960fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F); 4961fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_xer, cpu_xer, t0); 4962fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4963fcf5ef2aSThomas Huth gen_set_Rc0(ctx, t0); 4964fcf5ef2aSThomas Huth tcg_temp_free(t0); 4965fcf5ef2aSThomas Huth } 4966fcf5ef2aSThomas Huth 4967fcf5ef2aSThomas Huth /* maskg - maskg. */ 4968fcf5ef2aSThomas Huth static void gen_maskg(DisasContext *ctx) 4969fcf5ef2aSThomas Huth { 4970fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 4971fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4972fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 4973fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 4974fcf5ef2aSThomas Huth TCGv t3 = tcg_temp_new(); 4975fcf5ef2aSThomas Huth tcg_gen_movi_tl(t3, 0xFFFFFFFF); 4976fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F); 4977fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rS(ctx->opcode)], 0x1F); 4978fcf5ef2aSThomas Huth tcg_gen_addi_tl(t2, t0, 1); 4979fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, t3, t2); 4980fcf5ef2aSThomas Huth tcg_gen_shr_tl(t3, t3, t1); 4981fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], t2, t3); 4982fcf5ef2aSThomas Huth tcg_gen_brcond_tl(TCG_COND_GE, t0, t1, l1); 4983fcf5ef2aSThomas Huth tcg_gen_neg_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 4984fcf5ef2aSThomas Huth gen_set_label(l1); 4985fcf5ef2aSThomas Huth tcg_temp_free(t0); 4986fcf5ef2aSThomas Huth tcg_temp_free(t1); 4987fcf5ef2aSThomas Huth tcg_temp_free(t2); 4988fcf5ef2aSThomas Huth tcg_temp_free(t3); 4989fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 4990fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 4991fcf5ef2aSThomas Huth } 4992fcf5ef2aSThomas Huth 4993fcf5ef2aSThomas Huth /* maskir - maskir. */ 4994fcf5ef2aSThomas Huth static void gen_maskir(DisasContext *ctx) 4995fcf5ef2aSThomas Huth { 4996fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 4997fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 4998fcf5ef2aSThomas Huth tcg_gen_and_tl(t0, cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 4999fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 5000fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5001fcf5ef2aSThomas Huth tcg_temp_free(t0); 5002fcf5ef2aSThomas Huth tcg_temp_free(t1); 5003fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5004fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5005fcf5ef2aSThomas Huth } 5006fcf5ef2aSThomas Huth 5007fcf5ef2aSThomas Huth /* mul - mul. */ 5008fcf5ef2aSThomas Huth static void gen_mul(DisasContext *ctx) 5009fcf5ef2aSThomas Huth { 5010fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 5011fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 5012fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 5013fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]); 5014fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]); 5015fcf5ef2aSThomas Huth tcg_gen_mul_i64(t0, t0, t1); 5016fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(t2, t0); 5017fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t2); 5018fcf5ef2aSThomas Huth tcg_gen_shri_i64(t1, t0, 32); 5019fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1); 5020fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 5021fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 5022fcf5ef2aSThomas Huth tcg_temp_free(t2); 5023fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5024fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5025fcf5ef2aSThomas Huth } 5026fcf5ef2aSThomas Huth 5027fcf5ef2aSThomas Huth /* mulo - mulo. */ 5028fcf5ef2aSThomas Huth static void gen_mulo(DisasContext *ctx) 5029fcf5ef2aSThomas Huth { 5030fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5031fcf5ef2aSThomas Huth TCGv_i64 t0 = tcg_temp_new_i64(); 5032fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 5033fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 5034fcf5ef2aSThomas Huth /* Start with XER OV disabled, the most likely case */ 5035fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 5036fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]); 5037fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]); 5038fcf5ef2aSThomas Huth tcg_gen_mul_i64(t0, t0, t1); 5039fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(t2, t0); 5040fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t2); 5041fcf5ef2aSThomas Huth tcg_gen_shri_i64(t1, t0, 32); 5042fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1); 5043fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, t0); 5044fcf5ef2aSThomas Huth tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1); 5045fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 1); 5046fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_so, 1); 5047fcf5ef2aSThomas Huth gen_set_label(l1); 5048fcf5ef2aSThomas Huth tcg_temp_free_i64(t0); 5049fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 5050fcf5ef2aSThomas Huth tcg_temp_free(t2); 5051fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5052fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5053fcf5ef2aSThomas Huth } 5054fcf5ef2aSThomas Huth 5055fcf5ef2aSThomas Huth /* nabs - nabs. */ 5056fcf5ef2aSThomas Huth static void gen_nabs(DisasContext *ctx) 5057fcf5ef2aSThomas Huth { 5058fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5059fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5060fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1); 5061fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5062fcf5ef2aSThomas Huth tcg_gen_br(l2); 5063fcf5ef2aSThomas Huth gen_set_label(l1); 5064fcf5ef2aSThomas Huth tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5065fcf5ef2aSThomas Huth gen_set_label(l2); 5066fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5067fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5068fcf5ef2aSThomas Huth } 5069fcf5ef2aSThomas Huth 5070fcf5ef2aSThomas Huth /* nabso - nabso. */ 5071fcf5ef2aSThomas Huth static void gen_nabso(DisasContext *ctx) 5072fcf5ef2aSThomas Huth { 5073fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5074fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5075fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1); 5076fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5077fcf5ef2aSThomas Huth tcg_gen_br(l2); 5078fcf5ef2aSThomas Huth gen_set_label(l1); 5079fcf5ef2aSThomas Huth tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5080fcf5ef2aSThomas Huth gen_set_label(l2); 5081fcf5ef2aSThomas Huth /* nabs never overflows */ 5082fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 5083fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5084fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]); 5085fcf5ef2aSThomas Huth } 5086fcf5ef2aSThomas Huth 5087fcf5ef2aSThomas Huth /* rlmi - rlmi. */ 5088fcf5ef2aSThomas Huth static void gen_rlmi(DisasContext *ctx) 5089fcf5ef2aSThomas Huth { 5090fcf5ef2aSThomas Huth uint32_t mb = MB(ctx->opcode); 5091fcf5ef2aSThomas Huth uint32_t me = ME(ctx->opcode); 5092fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5093fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F); 5094fcf5ef2aSThomas Huth tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 5095fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t0, MASK(mb, me)); 5096fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~MASK(mb, me)); 5097fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], t0); 5098fcf5ef2aSThomas Huth tcg_temp_free(t0); 5099fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5100fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5101fcf5ef2aSThomas Huth } 5102fcf5ef2aSThomas Huth 5103fcf5ef2aSThomas Huth /* rrib - rrib. */ 5104fcf5ef2aSThomas Huth static void gen_rrib(DisasContext *ctx) 5105fcf5ef2aSThomas Huth { 5106fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5107fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5108fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F); 5109fcf5ef2aSThomas Huth tcg_gen_movi_tl(t1, 0x80000000); 5110fcf5ef2aSThomas Huth tcg_gen_shr_tl(t1, t1, t0); 5111fcf5ef2aSThomas Huth tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 5112fcf5ef2aSThomas Huth tcg_gen_and_tl(t0, t0, t1); 5113fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], t1); 5114fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5115fcf5ef2aSThomas Huth tcg_temp_free(t0); 5116fcf5ef2aSThomas Huth tcg_temp_free(t1); 5117fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5118fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5119fcf5ef2aSThomas Huth } 5120fcf5ef2aSThomas Huth 5121fcf5ef2aSThomas Huth /* sle - sle. */ 5122fcf5ef2aSThomas Huth static void gen_sle(DisasContext *ctx) 5123fcf5ef2aSThomas Huth { 5124fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5125fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5126fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F); 5127fcf5ef2aSThomas Huth tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1); 5128fcf5ef2aSThomas Huth tcg_gen_subfi_tl(t1, 32, t1); 5129fcf5ef2aSThomas Huth tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1); 5130fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5131fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5132fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5133fcf5ef2aSThomas Huth tcg_temp_free(t0); 5134fcf5ef2aSThomas Huth tcg_temp_free(t1); 5135fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5136fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5137fcf5ef2aSThomas Huth } 5138fcf5ef2aSThomas Huth 5139fcf5ef2aSThomas Huth /* sleq - sleq. */ 5140fcf5ef2aSThomas Huth static void gen_sleq(DisasContext *ctx) 5141fcf5ef2aSThomas Huth { 5142fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5143fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5144fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 5145fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F); 5146fcf5ef2aSThomas Huth tcg_gen_movi_tl(t2, 0xFFFFFFFF); 5147fcf5ef2aSThomas Huth tcg_gen_shl_tl(t2, t2, t0); 5148fcf5ef2aSThomas Huth tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 5149fcf5ef2aSThomas Huth gen_load_spr(t1, SPR_MQ); 5150fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5151fcf5ef2aSThomas Huth tcg_gen_and_tl(t0, t0, t2); 5152fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, t1, t2); 5153fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5154fcf5ef2aSThomas Huth tcg_temp_free(t0); 5155fcf5ef2aSThomas Huth tcg_temp_free(t1); 5156fcf5ef2aSThomas Huth tcg_temp_free(t2); 5157fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5158fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5159fcf5ef2aSThomas Huth } 5160fcf5ef2aSThomas Huth 5161fcf5ef2aSThomas Huth /* sliq - sliq. */ 5162fcf5ef2aSThomas Huth static void gen_sliq(DisasContext *ctx) 5163fcf5ef2aSThomas Huth { 5164fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 5165fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5166fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5167fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh); 5168fcf5ef2aSThomas Huth tcg_gen_shri_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh); 5169fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5170fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5171fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5172fcf5ef2aSThomas Huth tcg_temp_free(t0); 5173fcf5ef2aSThomas Huth tcg_temp_free(t1); 5174fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5175fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5176fcf5ef2aSThomas Huth } 5177fcf5ef2aSThomas Huth 5178fcf5ef2aSThomas Huth /* slliq - slliq. */ 5179fcf5ef2aSThomas Huth static void gen_slliq(DisasContext *ctx) 5180fcf5ef2aSThomas Huth { 5181fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 5182fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5183fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5184fcf5ef2aSThomas Huth tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh); 5185fcf5ef2aSThomas Huth gen_load_spr(t1, SPR_MQ); 5186fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5187fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU << sh)); 5188fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU << sh)); 5189fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5190fcf5ef2aSThomas Huth tcg_temp_free(t0); 5191fcf5ef2aSThomas Huth tcg_temp_free(t1); 5192fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5193fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5194fcf5ef2aSThomas Huth } 5195fcf5ef2aSThomas Huth 5196fcf5ef2aSThomas Huth /* sllq - sllq. */ 5197fcf5ef2aSThomas Huth static void gen_sllq(DisasContext *ctx) 5198fcf5ef2aSThomas Huth { 5199fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5200fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5201fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_local_new(); 5202fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_local_new(); 5203fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_local_new(); 5204fcf5ef2aSThomas Huth tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F); 5205fcf5ef2aSThomas Huth tcg_gen_movi_tl(t1, 0xFFFFFFFF); 5206fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, t1, t2); 5207fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20); 5208fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1); 5209fcf5ef2aSThomas Huth gen_load_spr(t0, SPR_MQ); 5210fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5211fcf5ef2aSThomas Huth tcg_gen_br(l2); 5212fcf5ef2aSThomas Huth gen_set_label(l1); 5213fcf5ef2aSThomas Huth tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t2); 5214fcf5ef2aSThomas Huth gen_load_spr(t2, SPR_MQ); 5215fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, t2, t1); 5216fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5217fcf5ef2aSThomas Huth gen_set_label(l2); 5218fcf5ef2aSThomas Huth tcg_temp_free(t0); 5219fcf5ef2aSThomas Huth tcg_temp_free(t1); 5220fcf5ef2aSThomas Huth tcg_temp_free(t2); 5221fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5222fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5223fcf5ef2aSThomas Huth } 5224fcf5ef2aSThomas Huth 5225fcf5ef2aSThomas Huth /* slq - slq. */ 5226fcf5ef2aSThomas Huth static void gen_slq(DisasContext *ctx) 5227fcf5ef2aSThomas Huth { 5228fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5229fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5230fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5231fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F); 5232fcf5ef2aSThomas Huth tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1); 5233fcf5ef2aSThomas Huth tcg_gen_subfi_tl(t1, 32, t1); 5234fcf5ef2aSThomas Huth tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1); 5235fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5236fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5237fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20); 5238fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5239fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1); 5240fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0); 5241fcf5ef2aSThomas Huth gen_set_label(l1); 5242fcf5ef2aSThomas Huth tcg_temp_free(t0); 5243fcf5ef2aSThomas Huth tcg_temp_free(t1); 5244fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5245fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5246fcf5ef2aSThomas Huth } 5247fcf5ef2aSThomas Huth 5248fcf5ef2aSThomas Huth /* sraiq - sraiq. */ 5249fcf5ef2aSThomas Huth static void gen_sraiq(DisasContext *ctx) 5250fcf5ef2aSThomas Huth { 5251fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 5252fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5253fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5254fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5255fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh); 5256fcf5ef2aSThomas Huth tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh); 5257fcf5ef2aSThomas Huth tcg_gen_or_tl(t0, t0, t1); 5258fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5259fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 0); 5260fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1); 5261fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1); 5262fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 1); 5263fcf5ef2aSThomas Huth gen_set_label(l1); 5264fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh); 5265fcf5ef2aSThomas Huth tcg_temp_free(t0); 5266fcf5ef2aSThomas Huth tcg_temp_free(t1); 5267fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5268fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5269fcf5ef2aSThomas Huth } 5270fcf5ef2aSThomas Huth 5271fcf5ef2aSThomas Huth /* sraq - sraq. */ 5272fcf5ef2aSThomas Huth static void gen_sraq(DisasContext *ctx) 5273fcf5ef2aSThomas Huth { 5274fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5275fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5276fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5277fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_local_new(); 5278fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_local_new(); 5279fcf5ef2aSThomas Huth tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F); 5280fcf5ef2aSThomas Huth tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2); 5281fcf5ef2aSThomas Huth tcg_gen_sar_tl(t1, cpu_gpr[rS(ctx->opcode)], t2); 5282fcf5ef2aSThomas Huth tcg_gen_subfi_tl(t2, 32, t2); 5283fcf5ef2aSThomas Huth tcg_gen_shl_tl(t2, cpu_gpr[rS(ctx->opcode)], t2); 5284fcf5ef2aSThomas Huth tcg_gen_or_tl(t0, t0, t2); 5285fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5286fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20); 5287fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l1); 5288fcf5ef2aSThomas Huth tcg_gen_mov_tl(t2, cpu_gpr[rS(ctx->opcode)]); 5289fcf5ef2aSThomas Huth tcg_gen_sari_tl(t1, cpu_gpr[rS(ctx->opcode)], 31); 5290fcf5ef2aSThomas Huth gen_set_label(l1); 5291fcf5ef2aSThomas Huth tcg_temp_free(t0); 5292fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t1); 5293fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 0); 5294fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2); 5295fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l2); 5296fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ca, 1); 5297fcf5ef2aSThomas Huth gen_set_label(l2); 5298fcf5ef2aSThomas Huth tcg_temp_free(t1); 5299fcf5ef2aSThomas Huth tcg_temp_free(t2); 5300fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5301fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5302fcf5ef2aSThomas Huth } 5303fcf5ef2aSThomas Huth 5304fcf5ef2aSThomas Huth /* sre - sre. */ 5305fcf5ef2aSThomas Huth static void gen_sre(DisasContext *ctx) 5306fcf5ef2aSThomas Huth { 5307fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5308fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5309fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F); 5310fcf5ef2aSThomas Huth tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1); 5311fcf5ef2aSThomas Huth tcg_gen_subfi_tl(t1, 32, t1); 5312fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1); 5313fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5314fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5315fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5316fcf5ef2aSThomas Huth tcg_temp_free(t0); 5317fcf5ef2aSThomas Huth tcg_temp_free(t1); 5318fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5319fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5320fcf5ef2aSThomas Huth } 5321fcf5ef2aSThomas Huth 5322fcf5ef2aSThomas Huth /* srea - srea. */ 5323fcf5ef2aSThomas Huth static void gen_srea(DisasContext *ctx) 5324fcf5ef2aSThomas Huth { 5325fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5326fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5327fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F); 5328fcf5ef2aSThomas Huth tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1); 5329fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5330fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t1); 5331fcf5ef2aSThomas Huth tcg_temp_free(t0); 5332fcf5ef2aSThomas Huth tcg_temp_free(t1); 5333fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5334fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5335fcf5ef2aSThomas Huth } 5336fcf5ef2aSThomas Huth 5337fcf5ef2aSThomas Huth /* sreq */ 5338fcf5ef2aSThomas Huth static void gen_sreq(DisasContext *ctx) 5339fcf5ef2aSThomas Huth { 5340fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5341fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5342fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 5343fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F); 5344fcf5ef2aSThomas Huth tcg_gen_movi_tl(t1, 0xFFFFFFFF); 5345fcf5ef2aSThomas Huth tcg_gen_shr_tl(t1, t1, t0); 5346fcf5ef2aSThomas Huth tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0); 5347fcf5ef2aSThomas Huth gen_load_spr(t2, SPR_MQ); 5348fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5349fcf5ef2aSThomas Huth tcg_gen_and_tl(t0, t0, t1); 5350fcf5ef2aSThomas Huth tcg_gen_andc_tl(t2, t2, t1); 5351fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t2); 5352fcf5ef2aSThomas Huth tcg_temp_free(t0); 5353fcf5ef2aSThomas Huth tcg_temp_free(t1); 5354fcf5ef2aSThomas Huth tcg_temp_free(t2); 5355fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5356fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5357fcf5ef2aSThomas Huth } 5358fcf5ef2aSThomas Huth 5359fcf5ef2aSThomas Huth /* sriq */ 5360fcf5ef2aSThomas Huth static void gen_sriq(DisasContext *ctx) 5361fcf5ef2aSThomas Huth { 5362fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 5363fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5364fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5365fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh); 5366fcf5ef2aSThomas Huth tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh); 5367fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5368fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5369fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5370fcf5ef2aSThomas Huth tcg_temp_free(t0); 5371fcf5ef2aSThomas Huth tcg_temp_free(t1); 5372fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5373fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5374fcf5ef2aSThomas Huth } 5375fcf5ef2aSThomas Huth 5376fcf5ef2aSThomas Huth /* srliq */ 5377fcf5ef2aSThomas Huth static void gen_srliq(DisasContext *ctx) 5378fcf5ef2aSThomas Huth { 5379fcf5ef2aSThomas Huth int sh = SH(ctx->opcode); 5380fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5381fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5382fcf5ef2aSThomas Huth tcg_gen_rotri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh); 5383fcf5ef2aSThomas Huth gen_load_spr(t1, SPR_MQ); 5384fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t0); 5385fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t0, (0xFFFFFFFFU >> sh)); 5386fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU >> sh)); 5387fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5388fcf5ef2aSThomas Huth tcg_temp_free(t0); 5389fcf5ef2aSThomas Huth tcg_temp_free(t1); 5390fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5391fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5392fcf5ef2aSThomas Huth } 5393fcf5ef2aSThomas Huth 5394fcf5ef2aSThomas Huth /* srlq */ 5395fcf5ef2aSThomas Huth static void gen_srlq(DisasContext *ctx) 5396fcf5ef2aSThomas Huth { 5397fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5398fcf5ef2aSThomas Huth TCGLabel *l2 = gen_new_label(); 5399fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_local_new(); 5400fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_local_new(); 5401fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_local_new(); 5402fcf5ef2aSThomas Huth tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F); 5403fcf5ef2aSThomas Huth tcg_gen_movi_tl(t1, 0xFFFFFFFF); 5404fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, t1, t2); 5405fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20); 5406fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1); 5407fcf5ef2aSThomas Huth gen_load_spr(t0, SPR_MQ); 5408fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t2); 5409fcf5ef2aSThomas Huth tcg_gen_br(l2); 5410fcf5ef2aSThomas Huth gen_set_label(l1); 5411fcf5ef2aSThomas Huth tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2); 5412fcf5ef2aSThomas Huth tcg_gen_and_tl(t0, t0, t2); 5413fcf5ef2aSThomas Huth gen_load_spr(t1, SPR_MQ); 5414fcf5ef2aSThomas Huth tcg_gen_andc_tl(t1, t1, t2); 5415fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1); 5416fcf5ef2aSThomas Huth gen_set_label(l2); 5417fcf5ef2aSThomas Huth tcg_temp_free(t0); 5418fcf5ef2aSThomas Huth tcg_temp_free(t1); 5419fcf5ef2aSThomas Huth tcg_temp_free(t2); 5420fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5421fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5422fcf5ef2aSThomas Huth } 5423fcf5ef2aSThomas Huth 5424fcf5ef2aSThomas Huth /* srq */ 5425fcf5ef2aSThomas Huth static void gen_srq(DisasContext *ctx) 5426fcf5ef2aSThomas Huth { 5427fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5428fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 5429fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 5430fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F); 5431fcf5ef2aSThomas Huth tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1); 5432fcf5ef2aSThomas Huth tcg_gen_subfi_tl(t1, 32, t1); 5433fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1); 5434fcf5ef2aSThomas Huth tcg_gen_or_tl(t1, t0, t1); 5435fcf5ef2aSThomas Huth gen_store_spr(SPR_MQ, t1); 5436fcf5ef2aSThomas Huth tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20); 5437fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0); 5438fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1); 5439fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0); 5440fcf5ef2aSThomas Huth gen_set_label(l1); 5441fcf5ef2aSThomas Huth tcg_temp_free(t0); 5442fcf5ef2aSThomas Huth tcg_temp_free(t1); 5443fcf5ef2aSThomas Huth if (unlikely(Rc(ctx->opcode) != 0)) 5444fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]); 5445fcf5ef2aSThomas Huth } 5446fcf5ef2aSThomas Huth 5447fcf5ef2aSThomas Huth /* PowerPC 602 specific instructions */ 5448fcf5ef2aSThomas Huth 5449fcf5ef2aSThomas Huth /* dsa */ 5450fcf5ef2aSThomas Huth static void gen_dsa(DisasContext *ctx) 5451fcf5ef2aSThomas Huth { 5452fcf5ef2aSThomas Huth /* XXX: TODO */ 5453fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 5454fcf5ef2aSThomas Huth } 5455fcf5ef2aSThomas Huth 5456fcf5ef2aSThomas Huth /* esa */ 5457fcf5ef2aSThomas Huth static void gen_esa(DisasContext *ctx) 5458fcf5ef2aSThomas Huth { 5459fcf5ef2aSThomas Huth /* XXX: TODO */ 5460fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 5461fcf5ef2aSThomas Huth } 5462fcf5ef2aSThomas Huth 5463fcf5ef2aSThomas Huth /* mfrom */ 5464fcf5ef2aSThomas Huth static void gen_mfrom(DisasContext *ctx) 5465fcf5ef2aSThomas Huth { 5466fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5467fcf5ef2aSThomas Huth GEN_PRIV; 5468fcf5ef2aSThomas Huth #else 5469fcf5ef2aSThomas Huth CHK_SV; 5470fcf5ef2aSThomas Huth gen_helper_602_mfrom(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]); 5471fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5472fcf5ef2aSThomas Huth } 5473fcf5ef2aSThomas Huth 5474fcf5ef2aSThomas Huth /* 602 - 603 - G2 TLB management */ 5475fcf5ef2aSThomas Huth 5476fcf5ef2aSThomas Huth /* tlbld */ 5477fcf5ef2aSThomas Huth static void gen_tlbld_6xx(DisasContext *ctx) 5478fcf5ef2aSThomas Huth { 5479fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5480fcf5ef2aSThomas Huth GEN_PRIV; 5481fcf5ef2aSThomas Huth #else 5482fcf5ef2aSThomas Huth CHK_SV; 5483fcf5ef2aSThomas Huth gen_helper_6xx_tlbd(cpu_env, cpu_gpr[rB(ctx->opcode)]); 5484fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5485fcf5ef2aSThomas Huth } 5486fcf5ef2aSThomas Huth 5487fcf5ef2aSThomas Huth /* tlbli */ 5488fcf5ef2aSThomas Huth static void gen_tlbli_6xx(DisasContext *ctx) 5489fcf5ef2aSThomas Huth { 5490fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5491fcf5ef2aSThomas Huth GEN_PRIV; 5492fcf5ef2aSThomas Huth #else 5493fcf5ef2aSThomas Huth CHK_SV; 5494fcf5ef2aSThomas Huth gen_helper_6xx_tlbi(cpu_env, cpu_gpr[rB(ctx->opcode)]); 5495fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5496fcf5ef2aSThomas Huth } 5497fcf5ef2aSThomas Huth 5498fcf5ef2aSThomas Huth /* 74xx TLB management */ 5499fcf5ef2aSThomas Huth 5500fcf5ef2aSThomas Huth /* tlbld */ 5501fcf5ef2aSThomas Huth static void gen_tlbld_74xx(DisasContext *ctx) 5502fcf5ef2aSThomas Huth { 5503fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5504fcf5ef2aSThomas Huth GEN_PRIV; 5505fcf5ef2aSThomas Huth #else 5506fcf5ef2aSThomas Huth CHK_SV; 5507fcf5ef2aSThomas Huth gen_helper_74xx_tlbd(cpu_env, cpu_gpr[rB(ctx->opcode)]); 5508fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5509fcf5ef2aSThomas Huth } 5510fcf5ef2aSThomas Huth 5511fcf5ef2aSThomas Huth /* tlbli */ 5512fcf5ef2aSThomas Huth static void gen_tlbli_74xx(DisasContext *ctx) 5513fcf5ef2aSThomas Huth { 5514fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5515fcf5ef2aSThomas Huth GEN_PRIV; 5516fcf5ef2aSThomas Huth #else 5517fcf5ef2aSThomas Huth CHK_SV; 5518fcf5ef2aSThomas Huth gen_helper_74xx_tlbi(cpu_env, cpu_gpr[rB(ctx->opcode)]); 5519fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5520fcf5ef2aSThomas Huth } 5521fcf5ef2aSThomas Huth 5522fcf5ef2aSThomas Huth /* POWER instructions not in PowerPC 601 */ 5523fcf5ef2aSThomas Huth 5524fcf5ef2aSThomas Huth /* clf */ 5525fcf5ef2aSThomas Huth static void gen_clf(DisasContext *ctx) 5526fcf5ef2aSThomas Huth { 5527fcf5ef2aSThomas Huth /* Cache line flush: implemented as no-op */ 5528fcf5ef2aSThomas Huth } 5529fcf5ef2aSThomas Huth 5530fcf5ef2aSThomas Huth /* cli */ 5531fcf5ef2aSThomas Huth static void gen_cli(DisasContext *ctx) 5532fcf5ef2aSThomas Huth { 5533fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5534fcf5ef2aSThomas Huth GEN_PRIV; 5535fcf5ef2aSThomas Huth #else 5536fcf5ef2aSThomas Huth /* Cache line invalidate: privileged and treated as no-op */ 5537fcf5ef2aSThomas Huth CHK_SV; 5538fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5539fcf5ef2aSThomas Huth } 5540fcf5ef2aSThomas Huth 5541fcf5ef2aSThomas Huth /* dclst */ 5542fcf5ef2aSThomas Huth static void gen_dclst(DisasContext *ctx) 5543fcf5ef2aSThomas Huth { 5544fcf5ef2aSThomas Huth /* Data cache line store: treated as no-op */ 5545fcf5ef2aSThomas Huth } 5546fcf5ef2aSThomas Huth 5547fcf5ef2aSThomas Huth static void gen_mfsri(DisasContext *ctx) 5548fcf5ef2aSThomas Huth { 5549fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5550fcf5ef2aSThomas Huth GEN_PRIV; 5551fcf5ef2aSThomas Huth #else 5552fcf5ef2aSThomas Huth int ra = rA(ctx->opcode); 5553fcf5ef2aSThomas Huth int rd = rD(ctx->opcode); 5554fcf5ef2aSThomas Huth TCGv t0; 5555fcf5ef2aSThomas Huth 5556fcf5ef2aSThomas Huth CHK_SV; 5557fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 5558fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 5559e2622073SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, t0, 28, 4); 5560fcf5ef2aSThomas Huth gen_helper_load_sr(cpu_gpr[rd], cpu_env, t0); 5561fcf5ef2aSThomas Huth tcg_temp_free(t0); 5562fcf5ef2aSThomas Huth if (ra != 0 && ra != rd) 5563fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rd]); 5564fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5565fcf5ef2aSThomas Huth } 5566fcf5ef2aSThomas Huth 5567fcf5ef2aSThomas Huth static void gen_rac(DisasContext *ctx) 5568fcf5ef2aSThomas Huth { 5569fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5570fcf5ef2aSThomas Huth GEN_PRIV; 5571fcf5ef2aSThomas Huth #else 5572fcf5ef2aSThomas Huth TCGv t0; 5573fcf5ef2aSThomas Huth 5574fcf5ef2aSThomas Huth CHK_SV; 5575fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 5576fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 5577fcf5ef2aSThomas Huth gen_helper_rac(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 5578fcf5ef2aSThomas Huth tcg_temp_free(t0); 5579fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5580fcf5ef2aSThomas Huth } 5581fcf5ef2aSThomas Huth 5582fcf5ef2aSThomas Huth static void gen_rfsvc(DisasContext *ctx) 5583fcf5ef2aSThomas Huth { 5584fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5585fcf5ef2aSThomas Huth GEN_PRIV; 5586fcf5ef2aSThomas Huth #else 5587fcf5ef2aSThomas Huth CHK_SV; 5588fcf5ef2aSThomas Huth 5589fcf5ef2aSThomas Huth gen_helper_rfsvc(cpu_env); 5590fcf5ef2aSThomas Huth gen_sync_exception(ctx); 5591fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5592fcf5ef2aSThomas Huth } 5593fcf5ef2aSThomas Huth 5594fcf5ef2aSThomas Huth /* svc is not implemented for now */ 5595fcf5ef2aSThomas Huth 5596fcf5ef2aSThomas Huth /* BookE specific instructions */ 5597fcf5ef2aSThomas Huth 5598fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 5599fcf5ef2aSThomas Huth static void gen_mfapidi(DisasContext *ctx) 5600fcf5ef2aSThomas Huth { 5601fcf5ef2aSThomas Huth /* XXX: TODO */ 5602fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 5603fcf5ef2aSThomas Huth } 5604fcf5ef2aSThomas Huth 5605fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 5606fcf5ef2aSThomas Huth static void gen_tlbiva(DisasContext *ctx) 5607fcf5ef2aSThomas Huth { 5608fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5609fcf5ef2aSThomas Huth GEN_PRIV; 5610fcf5ef2aSThomas Huth #else 5611fcf5ef2aSThomas Huth TCGv t0; 5612fcf5ef2aSThomas Huth 5613fcf5ef2aSThomas Huth CHK_SV; 5614fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 5615fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 5616fcf5ef2aSThomas Huth gen_helper_tlbiva(cpu_env, cpu_gpr[rB(ctx->opcode)]); 5617fcf5ef2aSThomas Huth tcg_temp_free(t0); 5618fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5619fcf5ef2aSThomas Huth } 5620fcf5ef2aSThomas Huth 5621fcf5ef2aSThomas Huth /* All 405 MAC instructions are translated here */ 5622fcf5ef2aSThomas Huth static inline void gen_405_mulladd_insn(DisasContext *ctx, int opc2, int opc3, 5623fcf5ef2aSThomas Huth int ra, int rb, int rt, int Rc) 5624fcf5ef2aSThomas Huth { 5625fcf5ef2aSThomas Huth TCGv t0, t1; 5626fcf5ef2aSThomas Huth 5627fcf5ef2aSThomas Huth t0 = tcg_temp_local_new(); 5628fcf5ef2aSThomas Huth t1 = tcg_temp_local_new(); 5629fcf5ef2aSThomas Huth 5630fcf5ef2aSThomas Huth switch (opc3 & 0x0D) { 5631fcf5ef2aSThomas Huth case 0x05: 5632fcf5ef2aSThomas Huth /* macchw - macchw. - macchwo - macchwo. */ 5633fcf5ef2aSThomas Huth /* macchws - macchws. - macchwso - macchwso. */ 5634fcf5ef2aSThomas Huth /* nmacchw - nmacchw. - nmacchwo - nmacchwo. */ 5635fcf5ef2aSThomas Huth /* nmacchws - nmacchws. - nmacchwso - nmacchwso. */ 5636fcf5ef2aSThomas Huth /* mulchw - mulchw. */ 5637fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t0, cpu_gpr[ra]); 5638fcf5ef2aSThomas Huth tcg_gen_sari_tl(t1, cpu_gpr[rb], 16); 5639fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t1, t1); 5640fcf5ef2aSThomas Huth break; 5641fcf5ef2aSThomas Huth case 0x04: 5642fcf5ef2aSThomas Huth /* macchwu - macchwu. - macchwuo - macchwuo. */ 5643fcf5ef2aSThomas Huth /* macchwsu - macchwsu. - macchwsuo - macchwsuo. */ 5644fcf5ef2aSThomas Huth /* mulchwu - mulchwu. */ 5645fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t0, cpu_gpr[ra]); 5646fcf5ef2aSThomas Huth tcg_gen_shri_tl(t1, cpu_gpr[rb], 16); 5647fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t1, t1); 5648fcf5ef2aSThomas Huth break; 5649fcf5ef2aSThomas Huth case 0x01: 5650fcf5ef2aSThomas Huth /* machhw - machhw. - machhwo - machhwo. */ 5651fcf5ef2aSThomas Huth /* machhws - machhws. - machhwso - machhwso. */ 5652fcf5ef2aSThomas Huth /* nmachhw - nmachhw. - nmachhwo - nmachhwo. */ 5653fcf5ef2aSThomas Huth /* nmachhws - nmachhws. - nmachhwso - nmachhwso. */ 5654fcf5ef2aSThomas Huth /* mulhhw - mulhhw. */ 5655fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, cpu_gpr[ra], 16); 5656fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t0, t0); 5657fcf5ef2aSThomas Huth tcg_gen_sari_tl(t1, cpu_gpr[rb], 16); 5658fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t1, t1); 5659fcf5ef2aSThomas Huth break; 5660fcf5ef2aSThomas Huth case 0x00: 5661fcf5ef2aSThomas Huth /* machhwu - machhwu. - machhwuo - machhwuo. */ 5662fcf5ef2aSThomas Huth /* machhwsu - machhwsu. - machhwsuo - machhwsuo. */ 5663fcf5ef2aSThomas Huth /* mulhhwu - mulhhwu. */ 5664fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, cpu_gpr[ra], 16); 5665fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t0, t0); 5666fcf5ef2aSThomas Huth tcg_gen_shri_tl(t1, cpu_gpr[rb], 16); 5667fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t1, t1); 5668fcf5ef2aSThomas Huth break; 5669fcf5ef2aSThomas Huth case 0x0D: 5670fcf5ef2aSThomas Huth /* maclhw - maclhw. - maclhwo - maclhwo. */ 5671fcf5ef2aSThomas Huth /* maclhws - maclhws. - maclhwso - maclhwso. */ 5672fcf5ef2aSThomas Huth /* nmaclhw - nmaclhw. - nmaclhwo - nmaclhwo. */ 5673fcf5ef2aSThomas Huth /* nmaclhws - nmaclhws. - nmaclhwso - nmaclhwso. */ 5674fcf5ef2aSThomas Huth /* mullhw - mullhw. */ 5675fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t0, cpu_gpr[ra]); 5676fcf5ef2aSThomas Huth tcg_gen_ext16s_tl(t1, cpu_gpr[rb]); 5677fcf5ef2aSThomas Huth break; 5678fcf5ef2aSThomas Huth case 0x0C: 5679fcf5ef2aSThomas Huth /* maclhwu - maclhwu. - maclhwuo - maclhwuo. */ 5680fcf5ef2aSThomas Huth /* maclhwsu - maclhwsu. - maclhwsuo - maclhwsuo. */ 5681fcf5ef2aSThomas Huth /* mullhwu - mullhwu. */ 5682fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t0, cpu_gpr[ra]); 5683fcf5ef2aSThomas Huth tcg_gen_ext16u_tl(t1, cpu_gpr[rb]); 5684fcf5ef2aSThomas Huth break; 5685fcf5ef2aSThomas Huth } 5686fcf5ef2aSThomas Huth if (opc2 & 0x04) { 5687fcf5ef2aSThomas Huth /* (n)multiply-and-accumulate (0x0C / 0x0E) */ 5688fcf5ef2aSThomas Huth tcg_gen_mul_tl(t1, t0, t1); 5689fcf5ef2aSThomas Huth if (opc2 & 0x02) { 5690fcf5ef2aSThomas Huth /* nmultiply-and-accumulate (0x0E) */ 5691fcf5ef2aSThomas Huth tcg_gen_sub_tl(t0, cpu_gpr[rt], t1); 5692fcf5ef2aSThomas Huth } else { 5693fcf5ef2aSThomas Huth /* multiply-and-accumulate (0x0C) */ 5694fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, cpu_gpr[rt], t1); 5695fcf5ef2aSThomas Huth } 5696fcf5ef2aSThomas Huth 5697fcf5ef2aSThomas Huth if (opc3 & 0x12) { 5698fcf5ef2aSThomas Huth /* Check overflow and/or saturate */ 5699fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 5700fcf5ef2aSThomas Huth 5701fcf5ef2aSThomas Huth if (opc3 & 0x10) { 5702fcf5ef2aSThomas Huth /* Start with XER OV disabled, the most likely case */ 5703fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 0); 5704fcf5ef2aSThomas Huth } 5705fcf5ef2aSThomas Huth if (opc3 & 0x01) { 5706fcf5ef2aSThomas Huth /* Signed */ 5707fcf5ef2aSThomas Huth tcg_gen_xor_tl(t1, cpu_gpr[rt], t1); 5708fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1); 5709fcf5ef2aSThomas Huth tcg_gen_xor_tl(t1, cpu_gpr[rt], t0); 5710fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1); 5711fcf5ef2aSThomas Huth if (opc3 & 0x02) { 5712fcf5ef2aSThomas Huth /* Saturate */ 5713fcf5ef2aSThomas Huth tcg_gen_sari_tl(t0, cpu_gpr[rt], 31); 5714fcf5ef2aSThomas Huth tcg_gen_xori_tl(t0, t0, 0x7fffffff); 5715fcf5ef2aSThomas Huth } 5716fcf5ef2aSThomas Huth } else { 5717fcf5ef2aSThomas Huth /* Unsigned */ 5718fcf5ef2aSThomas Huth tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1); 5719fcf5ef2aSThomas Huth if (opc3 & 0x02) { 5720fcf5ef2aSThomas Huth /* Saturate */ 5721fcf5ef2aSThomas Huth tcg_gen_movi_tl(t0, UINT32_MAX); 5722fcf5ef2aSThomas Huth } 5723fcf5ef2aSThomas Huth } 5724fcf5ef2aSThomas Huth if (opc3 & 0x10) { 5725fcf5ef2aSThomas Huth /* Check overflow */ 5726fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_ov, 1); 5727fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_so, 1); 5728fcf5ef2aSThomas Huth } 5729fcf5ef2aSThomas Huth gen_set_label(l1); 5730fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rt], t0); 5731fcf5ef2aSThomas Huth } 5732fcf5ef2aSThomas Huth } else { 5733fcf5ef2aSThomas Huth tcg_gen_mul_tl(cpu_gpr[rt], t0, t1); 5734fcf5ef2aSThomas Huth } 5735fcf5ef2aSThomas Huth tcg_temp_free(t0); 5736fcf5ef2aSThomas Huth tcg_temp_free(t1); 5737fcf5ef2aSThomas Huth if (unlikely(Rc) != 0) { 5738fcf5ef2aSThomas Huth /* Update Rc0 */ 5739fcf5ef2aSThomas Huth gen_set_Rc0(ctx, cpu_gpr[rt]); 5740fcf5ef2aSThomas Huth } 5741fcf5ef2aSThomas Huth } 5742fcf5ef2aSThomas Huth 5743fcf5ef2aSThomas Huth #define GEN_MAC_HANDLER(name, opc2, opc3) \ 5744fcf5ef2aSThomas Huth static void glue(gen_, name)(DisasContext *ctx) \ 5745fcf5ef2aSThomas Huth { \ 5746fcf5ef2aSThomas Huth gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode), \ 5747fcf5ef2aSThomas Huth rD(ctx->opcode), Rc(ctx->opcode)); \ 5748fcf5ef2aSThomas Huth } 5749fcf5ef2aSThomas Huth 5750fcf5ef2aSThomas Huth /* macchw - macchw. */ 5751fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchw, 0x0C, 0x05); 5752fcf5ef2aSThomas Huth /* macchwo - macchwo. */ 5753fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwo, 0x0C, 0x15); 5754fcf5ef2aSThomas Huth /* macchws - macchws. */ 5755fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchws, 0x0C, 0x07); 5756fcf5ef2aSThomas Huth /* macchwso - macchwso. */ 5757fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwso, 0x0C, 0x17); 5758fcf5ef2aSThomas Huth /* macchwsu - macchwsu. */ 5759fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06); 5760fcf5ef2aSThomas Huth /* macchwsuo - macchwsuo. */ 5761fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16); 5762fcf5ef2aSThomas Huth /* macchwu - macchwu. */ 5763fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwu, 0x0C, 0x04); 5764fcf5ef2aSThomas Huth /* macchwuo - macchwuo. */ 5765fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14); 5766fcf5ef2aSThomas Huth /* machhw - machhw. */ 5767fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhw, 0x0C, 0x01); 5768fcf5ef2aSThomas Huth /* machhwo - machhwo. */ 5769fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwo, 0x0C, 0x11); 5770fcf5ef2aSThomas Huth /* machhws - machhws. */ 5771fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhws, 0x0C, 0x03); 5772fcf5ef2aSThomas Huth /* machhwso - machhwso. */ 5773fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwso, 0x0C, 0x13); 5774fcf5ef2aSThomas Huth /* machhwsu - machhwsu. */ 5775fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02); 5776fcf5ef2aSThomas Huth /* machhwsuo - machhwsuo. */ 5777fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12); 5778fcf5ef2aSThomas Huth /* machhwu - machhwu. */ 5779fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwu, 0x0C, 0x00); 5780fcf5ef2aSThomas Huth /* machhwuo - machhwuo. */ 5781fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10); 5782fcf5ef2aSThomas Huth /* maclhw - maclhw. */ 5783fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D); 5784fcf5ef2aSThomas Huth /* maclhwo - maclhwo. */ 5785fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D); 5786fcf5ef2aSThomas Huth /* maclhws - maclhws. */ 5787fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F); 5788fcf5ef2aSThomas Huth /* maclhwso - maclhwso. */ 5789fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F); 5790fcf5ef2aSThomas Huth /* maclhwu - maclhwu. */ 5791fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C); 5792fcf5ef2aSThomas Huth /* maclhwuo - maclhwuo. */ 5793fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C); 5794fcf5ef2aSThomas Huth /* maclhwsu - maclhwsu. */ 5795fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E); 5796fcf5ef2aSThomas Huth /* maclhwsuo - maclhwsuo. */ 5797fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E); 5798fcf5ef2aSThomas Huth /* nmacchw - nmacchw. */ 5799fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05); 5800fcf5ef2aSThomas Huth /* nmacchwo - nmacchwo. */ 5801fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15); 5802fcf5ef2aSThomas Huth /* nmacchws - nmacchws. */ 5803fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07); 5804fcf5ef2aSThomas Huth /* nmacchwso - nmacchwso. */ 5805fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17); 5806fcf5ef2aSThomas Huth /* nmachhw - nmachhw. */ 5807fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01); 5808fcf5ef2aSThomas Huth /* nmachhwo - nmachhwo. */ 5809fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11); 5810fcf5ef2aSThomas Huth /* nmachhws - nmachhws. */ 5811fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03); 5812fcf5ef2aSThomas Huth /* nmachhwso - nmachhwso. */ 5813fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13); 5814fcf5ef2aSThomas Huth /* nmaclhw - nmaclhw. */ 5815fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D); 5816fcf5ef2aSThomas Huth /* nmaclhwo - nmaclhwo. */ 5817fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D); 5818fcf5ef2aSThomas Huth /* nmaclhws - nmaclhws. */ 5819fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F); 5820fcf5ef2aSThomas Huth /* nmaclhwso - nmaclhwso. */ 5821fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F); 5822fcf5ef2aSThomas Huth 5823fcf5ef2aSThomas Huth /* mulchw - mulchw. */ 5824fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchw, 0x08, 0x05); 5825fcf5ef2aSThomas Huth /* mulchwu - mulchwu. */ 5826fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchwu, 0x08, 0x04); 5827fcf5ef2aSThomas Huth /* mulhhw - mulhhw. */ 5828fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhw, 0x08, 0x01); 5829fcf5ef2aSThomas Huth /* mulhhwu - mulhhwu. */ 5830fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00); 5831fcf5ef2aSThomas Huth /* mullhw - mullhw. */ 5832fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhw, 0x08, 0x0D); 5833fcf5ef2aSThomas Huth /* mullhwu - mullhwu. */ 5834fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C); 5835fcf5ef2aSThomas Huth 5836fcf5ef2aSThomas Huth /* mfdcr */ 5837fcf5ef2aSThomas Huth static void gen_mfdcr(DisasContext *ctx) 5838fcf5ef2aSThomas Huth { 5839fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5840fcf5ef2aSThomas Huth GEN_PRIV; 5841fcf5ef2aSThomas Huth #else 5842fcf5ef2aSThomas Huth TCGv dcrn; 5843fcf5ef2aSThomas Huth 5844fcf5ef2aSThomas Huth CHK_SV; 5845fcf5ef2aSThomas Huth dcrn = tcg_const_tl(SPR(ctx->opcode)); 5846fcf5ef2aSThomas Huth gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env, dcrn); 5847fcf5ef2aSThomas Huth tcg_temp_free(dcrn); 5848fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5849fcf5ef2aSThomas Huth } 5850fcf5ef2aSThomas Huth 5851fcf5ef2aSThomas Huth /* mtdcr */ 5852fcf5ef2aSThomas Huth static void gen_mtdcr(DisasContext *ctx) 5853fcf5ef2aSThomas Huth { 5854fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5855fcf5ef2aSThomas Huth GEN_PRIV; 5856fcf5ef2aSThomas Huth #else 5857fcf5ef2aSThomas Huth TCGv dcrn; 5858fcf5ef2aSThomas Huth 5859fcf5ef2aSThomas Huth CHK_SV; 5860fcf5ef2aSThomas Huth dcrn = tcg_const_tl(SPR(ctx->opcode)); 5861fcf5ef2aSThomas Huth gen_helper_store_dcr(cpu_env, dcrn, cpu_gpr[rS(ctx->opcode)]); 5862fcf5ef2aSThomas Huth tcg_temp_free(dcrn); 5863fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5864fcf5ef2aSThomas Huth } 5865fcf5ef2aSThomas Huth 5866fcf5ef2aSThomas Huth /* mfdcrx */ 5867fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 5868fcf5ef2aSThomas Huth static void gen_mfdcrx(DisasContext *ctx) 5869fcf5ef2aSThomas Huth { 5870fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5871fcf5ef2aSThomas Huth GEN_PRIV; 5872fcf5ef2aSThomas Huth #else 5873fcf5ef2aSThomas Huth CHK_SV; 5874fcf5ef2aSThomas Huth gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env, 5875fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)]); 5876fcf5ef2aSThomas Huth /* Note: Rc update flag set leads to undefined state of Rc0 */ 5877fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5878fcf5ef2aSThomas Huth } 5879fcf5ef2aSThomas Huth 5880fcf5ef2aSThomas Huth /* mtdcrx */ 5881fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 5882fcf5ef2aSThomas Huth static void gen_mtdcrx(DisasContext *ctx) 5883fcf5ef2aSThomas Huth { 5884fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5885fcf5ef2aSThomas Huth GEN_PRIV; 5886fcf5ef2aSThomas Huth #else 5887fcf5ef2aSThomas Huth CHK_SV; 5888fcf5ef2aSThomas Huth gen_helper_store_dcr(cpu_env, cpu_gpr[rA(ctx->opcode)], 5889fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 5890fcf5ef2aSThomas Huth /* Note: Rc update flag set leads to undefined state of Rc0 */ 5891fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5892fcf5ef2aSThomas Huth } 5893fcf5ef2aSThomas Huth 5894fcf5ef2aSThomas Huth /* mfdcrux (PPC 460) : user-mode access to DCR */ 5895fcf5ef2aSThomas Huth static void gen_mfdcrux(DisasContext *ctx) 5896fcf5ef2aSThomas Huth { 5897fcf5ef2aSThomas Huth gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_env, 5898fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)]); 5899fcf5ef2aSThomas Huth /* Note: Rc update flag set leads to undefined state of Rc0 */ 5900fcf5ef2aSThomas Huth } 5901fcf5ef2aSThomas Huth 5902fcf5ef2aSThomas Huth /* mtdcrux (PPC 460) : user-mode access to DCR */ 5903fcf5ef2aSThomas Huth static void gen_mtdcrux(DisasContext *ctx) 5904fcf5ef2aSThomas Huth { 5905fcf5ef2aSThomas Huth gen_helper_store_dcr(cpu_env, cpu_gpr[rA(ctx->opcode)], 5906fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 5907fcf5ef2aSThomas Huth /* Note: Rc update flag set leads to undefined state of Rc0 */ 5908fcf5ef2aSThomas Huth } 5909fcf5ef2aSThomas Huth 5910fcf5ef2aSThomas Huth /* dccci */ 5911fcf5ef2aSThomas Huth static void gen_dccci(DisasContext *ctx) 5912fcf5ef2aSThomas Huth { 5913fcf5ef2aSThomas Huth CHK_SV; 5914fcf5ef2aSThomas Huth /* interpreted as no-op */ 5915fcf5ef2aSThomas Huth } 5916fcf5ef2aSThomas Huth 5917fcf5ef2aSThomas Huth /* dcread */ 5918fcf5ef2aSThomas Huth static void gen_dcread(DisasContext *ctx) 5919fcf5ef2aSThomas Huth { 5920fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5921fcf5ef2aSThomas Huth GEN_PRIV; 5922fcf5ef2aSThomas Huth #else 5923fcf5ef2aSThomas Huth TCGv EA, val; 5924fcf5ef2aSThomas Huth 5925fcf5ef2aSThomas Huth CHK_SV; 5926fcf5ef2aSThomas Huth gen_set_access_type(ctx, ACCESS_CACHE); 5927fcf5ef2aSThomas Huth EA = tcg_temp_new(); 5928fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, EA); 5929fcf5ef2aSThomas Huth val = tcg_temp_new(); 5930fcf5ef2aSThomas Huth gen_qemu_ld32u(ctx, val, EA); 5931fcf5ef2aSThomas Huth tcg_temp_free(val); 5932fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA); 5933fcf5ef2aSThomas Huth tcg_temp_free(EA); 5934fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5935fcf5ef2aSThomas Huth } 5936fcf5ef2aSThomas Huth 5937fcf5ef2aSThomas Huth /* icbt */ 5938fcf5ef2aSThomas Huth static void gen_icbt_40x(DisasContext *ctx) 5939fcf5ef2aSThomas Huth { 5940fcf5ef2aSThomas Huth /* interpreted as no-op */ 5941fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a load by the MMU 5942fcf5ef2aSThomas Huth * but does not generate any exception 5943fcf5ef2aSThomas Huth */ 5944fcf5ef2aSThomas Huth } 5945fcf5ef2aSThomas Huth 5946fcf5ef2aSThomas Huth /* iccci */ 5947fcf5ef2aSThomas Huth static void gen_iccci(DisasContext *ctx) 5948fcf5ef2aSThomas Huth { 5949fcf5ef2aSThomas Huth CHK_SV; 5950fcf5ef2aSThomas Huth /* interpreted as no-op */ 5951fcf5ef2aSThomas Huth } 5952fcf5ef2aSThomas Huth 5953fcf5ef2aSThomas Huth /* icread */ 5954fcf5ef2aSThomas Huth static void gen_icread(DisasContext *ctx) 5955fcf5ef2aSThomas Huth { 5956fcf5ef2aSThomas Huth CHK_SV; 5957fcf5ef2aSThomas Huth /* interpreted as no-op */ 5958fcf5ef2aSThomas Huth } 5959fcf5ef2aSThomas Huth 5960fcf5ef2aSThomas Huth /* rfci (supervisor only) */ 5961fcf5ef2aSThomas Huth static void gen_rfci_40x(DisasContext *ctx) 5962fcf5ef2aSThomas Huth { 5963fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5964fcf5ef2aSThomas Huth GEN_PRIV; 5965fcf5ef2aSThomas Huth #else 5966fcf5ef2aSThomas Huth CHK_SV; 5967fcf5ef2aSThomas Huth /* Restore CPU state */ 5968fcf5ef2aSThomas Huth gen_helper_40x_rfci(cpu_env); 5969fcf5ef2aSThomas Huth gen_sync_exception(ctx); 5970fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5971fcf5ef2aSThomas Huth } 5972fcf5ef2aSThomas Huth 5973fcf5ef2aSThomas Huth static void gen_rfci(DisasContext *ctx) 5974fcf5ef2aSThomas Huth { 5975fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5976fcf5ef2aSThomas Huth GEN_PRIV; 5977fcf5ef2aSThomas Huth #else 5978fcf5ef2aSThomas Huth CHK_SV; 5979fcf5ef2aSThomas Huth /* Restore CPU state */ 5980fcf5ef2aSThomas Huth gen_helper_rfci(cpu_env); 5981fcf5ef2aSThomas Huth gen_sync_exception(ctx); 5982fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5983fcf5ef2aSThomas Huth } 5984fcf5ef2aSThomas Huth 5985fcf5ef2aSThomas Huth /* BookE specific */ 5986fcf5ef2aSThomas Huth 5987fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 5988fcf5ef2aSThomas Huth static void gen_rfdi(DisasContext *ctx) 5989fcf5ef2aSThomas Huth { 5990fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5991fcf5ef2aSThomas Huth GEN_PRIV; 5992fcf5ef2aSThomas Huth #else 5993fcf5ef2aSThomas Huth CHK_SV; 5994fcf5ef2aSThomas Huth /* Restore CPU state */ 5995fcf5ef2aSThomas Huth gen_helper_rfdi(cpu_env); 5996fcf5ef2aSThomas Huth gen_sync_exception(ctx); 5997fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 5998fcf5ef2aSThomas Huth } 5999fcf5ef2aSThomas Huth 6000fcf5ef2aSThomas Huth /* XXX: not implemented on 440 ? */ 6001fcf5ef2aSThomas Huth static void gen_rfmci(DisasContext *ctx) 6002fcf5ef2aSThomas Huth { 6003fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6004fcf5ef2aSThomas Huth GEN_PRIV; 6005fcf5ef2aSThomas Huth #else 6006fcf5ef2aSThomas Huth CHK_SV; 6007fcf5ef2aSThomas Huth /* Restore CPU state */ 6008fcf5ef2aSThomas Huth gen_helper_rfmci(cpu_env); 6009fcf5ef2aSThomas Huth gen_sync_exception(ctx); 6010fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6011fcf5ef2aSThomas Huth } 6012fcf5ef2aSThomas Huth 6013fcf5ef2aSThomas Huth /* TLB management - PowerPC 405 implementation */ 6014fcf5ef2aSThomas Huth 6015fcf5ef2aSThomas Huth /* tlbre */ 6016fcf5ef2aSThomas Huth static void gen_tlbre_40x(DisasContext *ctx) 6017fcf5ef2aSThomas Huth { 6018fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6019fcf5ef2aSThomas Huth GEN_PRIV; 6020fcf5ef2aSThomas Huth #else 6021fcf5ef2aSThomas Huth CHK_SV; 6022fcf5ef2aSThomas Huth switch (rB(ctx->opcode)) { 6023fcf5ef2aSThomas Huth case 0: 6024fcf5ef2aSThomas Huth gen_helper_4xx_tlbre_hi(cpu_gpr[rD(ctx->opcode)], cpu_env, 6025fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)]); 6026fcf5ef2aSThomas Huth break; 6027fcf5ef2aSThomas Huth case 1: 6028fcf5ef2aSThomas Huth gen_helper_4xx_tlbre_lo(cpu_gpr[rD(ctx->opcode)], cpu_env, 6029fcf5ef2aSThomas Huth cpu_gpr[rA(ctx->opcode)]); 6030fcf5ef2aSThomas Huth break; 6031fcf5ef2aSThomas Huth default: 6032fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 6033fcf5ef2aSThomas Huth break; 6034fcf5ef2aSThomas Huth } 6035fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6036fcf5ef2aSThomas Huth } 6037fcf5ef2aSThomas Huth 6038fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */ 6039fcf5ef2aSThomas Huth static void gen_tlbsx_40x(DisasContext *ctx) 6040fcf5ef2aSThomas Huth { 6041fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6042fcf5ef2aSThomas Huth GEN_PRIV; 6043fcf5ef2aSThomas Huth #else 6044fcf5ef2aSThomas Huth TCGv t0; 6045fcf5ef2aSThomas Huth 6046fcf5ef2aSThomas Huth CHK_SV; 6047fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6048fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 6049fcf5ef2aSThomas Huth gen_helper_4xx_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 6050fcf5ef2aSThomas Huth tcg_temp_free(t0); 6051fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) { 6052fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 6053fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 6054fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1); 6055fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02); 6056fcf5ef2aSThomas Huth gen_set_label(l1); 6057fcf5ef2aSThomas Huth } 6058fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6059fcf5ef2aSThomas Huth } 6060fcf5ef2aSThomas Huth 6061fcf5ef2aSThomas Huth /* tlbwe */ 6062fcf5ef2aSThomas Huth static void gen_tlbwe_40x(DisasContext *ctx) 6063fcf5ef2aSThomas Huth { 6064fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6065fcf5ef2aSThomas Huth GEN_PRIV; 6066fcf5ef2aSThomas Huth #else 6067fcf5ef2aSThomas Huth CHK_SV; 6068fcf5ef2aSThomas Huth 6069fcf5ef2aSThomas Huth switch (rB(ctx->opcode)) { 6070fcf5ef2aSThomas Huth case 0: 6071fcf5ef2aSThomas Huth gen_helper_4xx_tlbwe_hi(cpu_env, cpu_gpr[rA(ctx->opcode)], 6072fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 6073fcf5ef2aSThomas Huth break; 6074fcf5ef2aSThomas Huth case 1: 6075fcf5ef2aSThomas Huth gen_helper_4xx_tlbwe_lo(cpu_env, cpu_gpr[rA(ctx->opcode)], 6076fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 6077fcf5ef2aSThomas Huth break; 6078fcf5ef2aSThomas Huth default: 6079fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 6080fcf5ef2aSThomas Huth break; 6081fcf5ef2aSThomas Huth } 6082fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6083fcf5ef2aSThomas Huth } 6084fcf5ef2aSThomas Huth 6085fcf5ef2aSThomas Huth /* TLB management - PowerPC 440 implementation */ 6086fcf5ef2aSThomas Huth 6087fcf5ef2aSThomas Huth /* tlbre */ 6088fcf5ef2aSThomas Huth static void gen_tlbre_440(DisasContext *ctx) 6089fcf5ef2aSThomas Huth { 6090fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6091fcf5ef2aSThomas Huth GEN_PRIV; 6092fcf5ef2aSThomas Huth #else 6093fcf5ef2aSThomas Huth CHK_SV; 6094fcf5ef2aSThomas Huth 6095fcf5ef2aSThomas Huth switch (rB(ctx->opcode)) { 6096fcf5ef2aSThomas Huth case 0: 6097fcf5ef2aSThomas Huth case 1: 6098fcf5ef2aSThomas Huth case 2: 6099fcf5ef2aSThomas Huth { 6100fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode)); 6101fcf5ef2aSThomas Huth gen_helper_440_tlbre(cpu_gpr[rD(ctx->opcode)], cpu_env, 6102fcf5ef2aSThomas Huth t0, cpu_gpr[rA(ctx->opcode)]); 6103fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 6104fcf5ef2aSThomas Huth } 6105fcf5ef2aSThomas Huth break; 6106fcf5ef2aSThomas Huth default: 6107fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 6108fcf5ef2aSThomas Huth break; 6109fcf5ef2aSThomas Huth } 6110fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6111fcf5ef2aSThomas Huth } 6112fcf5ef2aSThomas Huth 6113fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */ 6114fcf5ef2aSThomas Huth static void gen_tlbsx_440(DisasContext *ctx) 6115fcf5ef2aSThomas Huth { 6116fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6117fcf5ef2aSThomas Huth GEN_PRIV; 6118fcf5ef2aSThomas Huth #else 6119fcf5ef2aSThomas Huth TCGv t0; 6120fcf5ef2aSThomas Huth 6121fcf5ef2aSThomas Huth CHK_SV; 6122fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6123fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 6124fcf5ef2aSThomas Huth gen_helper_440_tlbsx(cpu_gpr[rD(ctx->opcode)], cpu_env, t0); 6125fcf5ef2aSThomas Huth tcg_temp_free(t0); 6126fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) { 6127fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 6128fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_so); 6129fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1); 6130fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02); 6131fcf5ef2aSThomas Huth gen_set_label(l1); 6132fcf5ef2aSThomas Huth } 6133fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6134fcf5ef2aSThomas Huth } 6135fcf5ef2aSThomas Huth 6136fcf5ef2aSThomas Huth /* tlbwe */ 6137fcf5ef2aSThomas Huth static void gen_tlbwe_440(DisasContext *ctx) 6138fcf5ef2aSThomas Huth { 6139fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6140fcf5ef2aSThomas Huth GEN_PRIV; 6141fcf5ef2aSThomas Huth #else 6142fcf5ef2aSThomas Huth CHK_SV; 6143fcf5ef2aSThomas Huth switch (rB(ctx->opcode)) { 6144fcf5ef2aSThomas Huth case 0: 6145fcf5ef2aSThomas Huth case 1: 6146fcf5ef2aSThomas Huth case 2: 6147fcf5ef2aSThomas Huth { 6148fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode)); 6149fcf5ef2aSThomas Huth gen_helper_440_tlbwe(cpu_env, t0, cpu_gpr[rA(ctx->opcode)], 6150fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)]); 6151fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 6152fcf5ef2aSThomas Huth } 6153fcf5ef2aSThomas Huth break; 6154fcf5ef2aSThomas Huth default: 6155fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 6156fcf5ef2aSThomas Huth break; 6157fcf5ef2aSThomas Huth } 6158fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6159fcf5ef2aSThomas Huth } 6160fcf5ef2aSThomas Huth 6161fcf5ef2aSThomas Huth /* TLB management - PowerPC BookE 2.06 implementation */ 6162fcf5ef2aSThomas Huth 6163fcf5ef2aSThomas Huth /* tlbre */ 6164fcf5ef2aSThomas Huth static void gen_tlbre_booke206(DisasContext *ctx) 6165fcf5ef2aSThomas Huth { 6166fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6167fcf5ef2aSThomas Huth GEN_PRIV; 6168fcf5ef2aSThomas Huth #else 6169fcf5ef2aSThomas Huth CHK_SV; 6170fcf5ef2aSThomas Huth gen_helper_booke206_tlbre(cpu_env); 6171fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6172fcf5ef2aSThomas Huth } 6173fcf5ef2aSThomas Huth 6174fcf5ef2aSThomas Huth /* tlbsx - tlbsx. */ 6175fcf5ef2aSThomas Huth static void gen_tlbsx_booke206(DisasContext *ctx) 6176fcf5ef2aSThomas Huth { 6177fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6178fcf5ef2aSThomas Huth GEN_PRIV; 6179fcf5ef2aSThomas Huth #else 6180fcf5ef2aSThomas Huth TCGv t0; 6181fcf5ef2aSThomas Huth 6182fcf5ef2aSThomas Huth CHK_SV; 6183fcf5ef2aSThomas Huth if (rA(ctx->opcode)) { 6184fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6185fcf5ef2aSThomas Huth tcg_gen_mov_tl(t0, cpu_gpr[rD(ctx->opcode)]); 6186fcf5ef2aSThomas Huth } else { 6187fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 6188fcf5ef2aSThomas Huth } 6189fcf5ef2aSThomas Huth 6190fcf5ef2aSThomas Huth tcg_gen_add_tl(t0, t0, cpu_gpr[rB(ctx->opcode)]); 6191fcf5ef2aSThomas Huth gen_helper_booke206_tlbsx(cpu_env, t0); 6192fcf5ef2aSThomas Huth tcg_temp_free(t0); 6193fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6194fcf5ef2aSThomas Huth } 6195fcf5ef2aSThomas Huth 6196fcf5ef2aSThomas Huth /* tlbwe */ 6197fcf5ef2aSThomas Huth static void gen_tlbwe_booke206(DisasContext *ctx) 6198fcf5ef2aSThomas Huth { 6199fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6200fcf5ef2aSThomas Huth GEN_PRIV; 6201fcf5ef2aSThomas Huth #else 6202fcf5ef2aSThomas Huth CHK_SV; 6203fcf5ef2aSThomas Huth gen_helper_booke206_tlbwe(cpu_env); 6204fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6205fcf5ef2aSThomas Huth } 6206fcf5ef2aSThomas Huth 6207fcf5ef2aSThomas Huth static void gen_tlbivax_booke206(DisasContext *ctx) 6208fcf5ef2aSThomas Huth { 6209fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6210fcf5ef2aSThomas Huth GEN_PRIV; 6211fcf5ef2aSThomas Huth #else 6212fcf5ef2aSThomas Huth TCGv t0; 6213fcf5ef2aSThomas Huth 6214fcf5ef2aSThomas Huth CHK_SV; 6215fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6216fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 6217fcf5ef2aSThomas Huth gen_helper_booke206_tlbivax(cpu_env, t0); 6218fcf5ef2aSThomas Huth tcg_temp_free(t0); 6219fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6220fcf5ef2aSThomas Huth } 6221fcf5ef2aSThomas Huth 6222fcf5ef2aSThomas Huth static void gen_tlbilx_booke206(DisasContext *ctx) 6223fcf5ef2aSThomas Huth { 6224fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6225fcf5ef2aSThomas Huth GEN_PRIV; 6226fcf5ef2aSThomas Huth #else 6227fcf5ef2aSThomas Huth TCGv t0; 6228fcf5ef2aSThomas Huth 6229fcf5ef2aSThomas Huth CHK_SV; 6230fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6231fcf5ef2aSThomas Huth gen_addr_reg_index(ctx, t0); 6232fcf5ef2aSThomas Huth 6233fcf5ef2aSThomas Huth switch((ctx->opcode >> 21) & 0x3) { 6234fcf5ef2aSThomas Huth case 0: 6235fcf5ef2aSThomas Huth gen_helper_booke206_tlbilx0(cpu_env, t0); 6236fcf5ef2aSThomas Huth break; 6237fcf5ef2aSThomas Huth case 1: 6238fcf5ef2aSThomas Huth gen_helper_booke206_tlbilx1(cpu_env, t0); 6239fcf5ef2aSThomas Huth break; 6240fcf5ef2aSThomas Huth case 3: 6241fcf5ef2aSThomas Huth gen_helper_booke206_tlbilx3(cpu_env, t0); 6242fcf5ef2aSThomas Huth break; 6243fcf5ef2aSThomas Huth default: 6244fcf5ef2aSThomas Huth gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 6245fcf5ef2aSThomas Huth break; 6246fcf5ef2aSThomas Huth } 6247fcf5ef2aSThomas Huth 6248fcf5ef2aSThomas Huth tcg_temp_free(t0); 6249fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6250fcf5ef2aSThomas Huth } 6251fcf5ef2aSThomas Huth 6252fcf5ef2aSThomas Huth 6253fcf5ef2aSThomas Huth /* wrtee */ 6254fcf5ef2aSThomas Huth static void gen_wrtee(DisasContext *ctx) 6255fcf5ef2aSThomas Huth { 6256fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6257fcf5ef2aSThomas Huth GEN_PRIV; 6258fcf5ef2aSThomas Huth #else 6259fcf5ef2aSThomas Huth TCGv t0; 6260fcf5ef2aSThomas Huth 6261fcf5ef2aSThomas Huth CHK_SV; 6262fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 6263fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, cpu_gpr[rD(ctx->opcode)], (1 << MSR_EE)); 6264fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE)); 6265fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_msr, cpu_msr, t0); 6266fcf5ef2aSThomas Huth tcg_temp_free(t0); 6267fcf5ef2aSThomas Huth /* Stop translation to have a chance to raise an exception 6268fcf5ef2aSThomas Huth * if we just set msr_ee to 1 6269fcf5ef2aSThomas Huth */ 6270fcf5ef2aSThomas Huth gen_stop_exception(ctx); 6271fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6272fcf5ef2aSThomas Huth } 6273fcf5ef2aSThomas Huth 6274fcf5ef2aSThomas Huth /* wrteei */ 6275fcf5ef2aSThomas Huth static void gen_wrteei(DisasContext *ctx) 6276fcf5ef2aSThomas Huth { 6277fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6278fcf5ef2aSThomas Huth GEN_PRIV; 6279fcf5ef2aSThomas Huth #else 6280fcf5ef2aSThomas Huth CHK_SV; 6281fcf5ef2aSThomas Huth if (ctx->opcode & 0x00008000) { 6282fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_msr, cpu_msr, (1 << MSR_EE)); 6283fcf5ef2aSThomas Huth /* Stop translation to have a chance to raise an exception */ 6284fcf5ef2aSThomas Huth gen_stop_exception(ctx); 6285fcf5ef2aSThomas Huth } else { 6286fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE)); 6287fcf5ef2aSThomas Huth } 6288fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6289fcf5ef2aSThomas Huth } 6290fcf5ef2aSThomas Huth 6291fcf5ef2aSThomas Huth /* PowerPC 440 specific instructions */ 6292fcf5ef2aSThomas Huth 6293fcf5ef2aSThomas Huth /* dlmzb */ 6294fcf5ef2aSThomas Huth static void gen_dlmzb(DisasContext *ctx) 6295fcf5ef2aSThomas Huth { 6296fcf5ef2aSThomas Huth TCGv_i32 t0 = tcg_const_i32(Rc(ctx->opcode)); 6297fcf5ef2aSThomas Huth gen_helper_dlmzb(cpu_gpr[rA(ctx->opcode)], cpu_env, 6298fcf5ef2aSThomas Huth cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0); 6299fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 6300fcf5ef2aSThomas Huth } 6301fcf5ef2aSThomas Huth 6302fcf5ef2aSThomas Huth /* mbar replaces eieio on 440 */ 6303fcf5ef2aSThomas Huth static void gen_mbar(DisasContext *ctx) 6304fcf5ef2aSThomas Huth { 6305fcf5ef2aSThomas Huth /* interpreted as no-op */ 6306fcf5ef2aSThomas Huth } 6307fcf5ef2aSThomas Huth 6308fcf5ef2aSThomas Huth /* msync replaces sync on 440 */ 6309fcf5ef2aSThomas Huth static void gen_msync_4xx(DisasContext *ctx) 6310fcf5ef2aSThomas Huth { 6311fcf5ef2aSThomas Huth /* interpreted as no-op */ 6312fcf5ef2aSThomas Huth } 6313fcf5ef2aSThomas Huth 6314fcf5ef2aSThomas Huth /* icbt */ 6315fcf5ef2aSThomas Huth static void gen_icbt_440(DisasContext *ctx) 6316fcf5ef2aSThomas Huth { 6317fcf5ef2aSThomas Huth /* interpreted as no-op */ 6318fcf5ef2aSThomas Huth /* XXX: specification say this is treated as a load by the MMU 6319fcf5ef2aSThomas Huth * but does not generate any exception 6320fcf5ef2aSThomas Huth */ 6321fcf5ef2aSThomas Huth } 6322fcf5ef2aSThomas Huth 6323fcf5ef2aSThomas Huth /* Embedded.Processor Control */ 6324fcf5ef2aSThomas Huth 6325fcf5ef2aSThomas Huth static void gen_msgclr(DisasContext *ctx) 6326fcf5ef2aSThomas Huth { 6327fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6328fcf5ef2aSThomas Huth GEN_PRIV; 6329fcf5ef2aSThomas Huth #else 6330ebca5e6dSCédric Le Goater CHK_HV; 63317af1e7b0SCédric Le Goater /* 64-bit server processors compliant with arch 2.x */ 63327af1e7b0SCédric Le Goater if (ctx->insns_flags & PPC_SEGMENT_64B) { 63337af1e7b0SCédric Le Goater gen_helper_book3s_msgclr(cpu_env, cpu_gpr[rB(ctx->opcode)]); 63347af1e7b0SCédric Le Goater } else { 6335fcf5ef2aSThomas Huth gen_helper_msgclr(cpu_env, cpu_gpr[rB(ctx->opcode)]); 63367af1e7b0SCédric Le Goater } 6337fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6338fcf5ef2aSThomas Huth } 6339fcf5ef2aSThomas Huth 6340fcf5ef2aSThomas Huth static void gen_msgsnd(DisasContext *ctx) 6341fcf5ef2aSThomas Huth { 6342fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6343fcf5ef2aSThomas Huth GEN_PRIV; 6344fcf5ef2aSThomas Huth #else 6345ebca5e6dSCédric Le Goater CHK_HV; 63467af1e7b0SCédric Le Goater /* 64-bit server processors compliant with arch 2.x */ 63477af1e7b0SCédric Le Goater if (ctx->insns_flags & PPC_SEGMENT_64B) { 63487af1e7b0SCédric Le Goater gen_helper_book3s_msgsnd(cpu_gpr[rB(ctx->opcode)]); 63497af1e7b0SCédric Le Goater } else { 6350fcf5ef2aSThomas Huth gen_helper_msgsnd(cpu_gpr[rB(ctx->opcode)]); 63517af1e7b0SCédric Le Goater } 6352fcf5ef2aSThomas Huth #endif /* defined(CONFIG_USER_ONLY) */ 6353fcf5ef2aSThomas Huth } 6354fcf5ef2aSThomas Huth 63557af1e7b0SCédric Le Goater static void gen_msgsync(DisasContext *ctx) 63567af1e7b0SCédric Le Goater { 63577af1e7b0SCédric Le Goater #if defined(CONFIG_USER_ONLY) 63587af1e7b0SCédric Le Goater GEN_PRIV; 63597af1e7b0SCédric Le Goater #else 63607af1e7b0SCédric Le Goater CHK_HV; 63617af1e7b0SCédric Le Goater #endif /* defined(CONFIG_USER_ONLY) */ 63627af1e7b0SCédric Le Goater /* interpreted as no-op */ 63637af1e7b0SCédric Le Goater } 6364fcf5ef2aSThomas Huth 6365fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6366fcf5ef2aSThomas Huth static void gen_maddld(DisasContext *ctx) 6367fcf5ef2aSThomas Huth { 6368fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 6369fcf5ef2aSThomas Huth 6370fcf5ef2aSThomas Huth tcg_gen_mul_i64(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]); 6371fcf5ef2aSThomas Huth tcg_gen_add_i64(cpu_gpr[rD(ctx->opcode)], t1, cpu_gpr[rC(ctx->opcode)]); 6372fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 6373fcf5ef2aSThomas Huth } 6374fcf5ef2aSThomas Huth 6375fcf5ef2aSThomas Huth /* maddhd maddhdu */ 6376fcf5ef2aSThomas Huth static void gen_maddhd_maddhdu(DisasContext *ctx) 6377fcf5ef2aSThomas Huth { 6378fcf5ef2aSThomas Huth TCGv_i64 lo = tcg_temp_new_i64(); 6379fcf5ef2aSThomas Huth TCGv_i64 hi = tcg_temp_new_i64(); 6380fcf5ef2aSThomas Huth TCGv_i64 t1 = tcg_temp_new_i64(); 6381fcf5ef2aSThomas Huth 6382fcf5ef2aSThomas Huth if (Rc(ctx->opcode)) { 6383fcf5ef2aSThomas Huth tcg_gen_mulu2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)], 6384fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 6385fcf5ef2aSThomas Huth tcg_gen_movi_i64(t1, 0); 6386fcf5ef2aSThomas Huth } else { 6387fcf5ef2aSThomas Huth tcg_gen_muls2_i64(lo, hi, cpu_gpr[rA(ctx->opcode)], 6388fcf5ef2aSThomas Huth cpu_gpr[rB(ctx->opcode)]); 6389fcf5ef2aSThomas Huth tcg_gen_sari_i64(t1, cpu_gpr[rC(ctx->opcode)], 63); 6390fcf5ef2aSThomas Huth } 6391fcf5ef2aSThomas Huth tcg_gen_add2_i64(t1, cpu_gpr[rD(ctx->opcode)], lo, hi, 6392fcf5ef2aSThomas Huth cpu_gpr[rC(ctx->opcode)], t1); 6393fcf5ef2aSThomas Huth tcg_temp_free_i64(lo); 6394fcf5ef2aSThomas Huth tcg_temp_free_i64(hi); 6395fcf5ef2aSThomas Huth tcg_temp_free_i64(t1); 6396fcf5ef2aSThomas Huth } 6397fcf5ef2aSThomas Huth #endif /* defined(TARGET_PPC64) */ 6398fcf5ef2aSThomas Huth 6399fcf5ef2aSThomas Huth static void gen_tbegin(DisasContext *ctx) 6400fcf5ef2aSThomas Huth { 6401fcf5ef2aSThomas Huth if (unlikely(!ctx->tm_enabled)) { 6402fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM); 6403fcf5ef2aSThomas Huth return; 6404fcf5ef2aSThomas Huth } 6405fcf5ef2aSThomas Huth gen_helper_tbegin(cpu_env); 6406fcf5ef2aSThomas Huth } 6407fcf5ef2aSThomas Huth 6408fcf5ef2aSThomas Huth #define GEN_TM_NOOP(name) \ 6409fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx) \ 6410fcf5ef2aSThomas Huth { \ 6411fcf5ef2aSThomas Huth if (unlikely(!ctx->tm_enabled)) { \ 6412fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM); \ 6413fcf5ef2aSThomas Huth return; \ 6414fcf5ef2aSThomas Huth } \ 6415fcf5ef2aSThomas Huth /* Because tbegin always fails in QEMU, these user \ 6416fcf5ef2aSThomas Huth * space instructions all have a simple implementation: \ 6417fcf5ef2aSThomas Huth * \ 6418fcf5ef2aSThomas Huth * CR[0] = 0b0 || MSR[TS] || 0b0 \ 6419fcf5ef2aSThomas Huth * = 0b0 || 0b00 || 0b0 \ 6420fcf5ef2aSThomas Huth */ \ 6421fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_crf[0], 0); \ 6422fcf5ef2aSThomas Huth } 6423fcf5ef2aSThomas Huth 6424fcf5ef2aSThomas Huth GEN_TM_NOOP(tend); 6425fcf5ef2aSThomas Huth GEN_TM_NOOP(tabort); 6426fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortwc); 6427fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortwci); 6428fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortdc); 6429fcf5ef2aSThomas Huth GEN_TM_NOOP(tabortdci); 6430fcf5ef2aSThomas Huth GEN_TM_NOOP(tsr); 6431b8b4576eSSuraj Jitindar Singh static inline void gen_cp_abort(DisasContext *ctx) 6432b8b4576eSSuraj Jitindar Singh { 6433b8b4576eSSuraj Jitindar Singh // Do Nothing 6434b8b4576eSSuraj Jitindar Singh } 6435fcf5ef2aSThomas Huth 643680b8c1eeSNikunj A Dadhania #define GEN_CP_PASTE_NOOP(name) \ 643780b8c1eeSNikunj A Dadhania static inline void gen_##name(DisasContext *ctx) \ 643880b8c1eeSNikunj A Dadhania { \ 643980b8c1eeSNikunj A Dadhania /* Generate invalid exception until \ 644080b8c1eeSNikunj A Dadhania * we have an implementation of the copy \ 644180b8c1eeSNikunj A Dadhania * paste facility \ 644280b8c1eeSNikunj A Dadhania */ \ 644380b8c1eeSNikunj A Dadhania gen_invalid(ctx); \ 644480b8c1eeSNikunj A Dadhania } 644580b8c1eeSNikunj A Dadhania 644680b8c1eeSNikunj A Dadhania GEN_CP_PASTE_NOOP(copy) 644780b8c1eeSNikunj A Dadhania GEN_CP_PASTE_NOOP(paste) 644880b8c1eeSNikunj A Dadhania 6449fcf5ef2aSThomas Huth static void gen_tcheck(DisasContext *ctx) 6450fcf5ef2aSThomas Huth { 6451fcf5ef2aSThomas Huth if (unlikely(!ctx->tm_enabled)) { 6452fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM); 6453fcf5ef2aSThomas Huth return; 6454fcf5ef2aSThomas Huth } 6455fcf5ef2aSThomas Huth /* Because tbegin always fails, the tcheck implementation 6456fcf5ef2aSThomas Huth * is simple: 6457fcf5ef2aSThomas Huth * 6458fcf5ef2aSThomas Huth * CR[CRF] = TDOOMED || MSR[TS] || 0b0 6459fcf5ef2aSThomas Huth * = 0b1 || 0b00 || 0b0 6460fcf5ef2aSThomas Huth */ 6461fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0x8); 6462fcf5ef2aSThomas Huth } 6463fcf5ef2aSThomas Huth 6464fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 6465fcf5ef2aSThomas Huth #define GEN_TM_PRIV_NOOP(name) \ 6466fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx) \ 6467fcf5ef2aSThomas Huth { \ 6468fcf5ef2aSThomas Huth gen_priv_exception(ctx, POWERPC_EXCP_PRIV_OPC); \ 6469fcf5ef2aSThomas Huth } 6470fcf5ef2aSThomas Huth 6471fcf5ef2aSThomas Huth #else 6472fcf5ef2aSThomas Huth 6473fcf5ef2aSThomas Huth #define GEN_TM_PRIV_NOOP(name) \ 6474fcf5ef2aSThomas Huth static inline void gen_##name(DisasContext *ctx) \ 6475fcf5ef2aSThomas Huth { \ 6476fcf5ef2aSThomas Huth CHK_SV; \ 6477fcf5ef2aSThomas Huth if (unlikely(!ctx->tm_enabled)) { \ 6478fcf5ef2aSThomas Huth gen_exception_err(ctx, POWERPC_EXCP_FU, FSCR_IC_TM); \ 6479fcf5ef2aSThomas Huth return; \ 6480fcf5ef2aSThomas Huth } \ 6481fcf5ef2aSThomas Huth /* Because tbegin always fails, the implementation is \ 6482fcf5ef2aSThomas Huth * simple: \ 6483fcf5ef2aSThomas Huth * \ 6484fcf5ef2aSThomas Huth * CR[0] = 0b0 || MSR[TS] || 0b0 \ 6485fcf5ef2aSThomas Huth * = 0b0 || 0b00 | 0b0 \ 6486fcf5ef2aSThomas Huth */ \ 6487fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_crf[0], 0); \ 6488fcf5ef2aSThomas Huth } 6489fcf5ef2aSThomas Huth 6490fcf5ef2aSThomas Huth #endif 6491fcf5ef2aSThomas Huth 6492fcf5ef2aSThomas Huth GEN_TM_PRIV_NOOP(treclaim); 6493fcf5ef2aSThomas Huth GEN_TM_PRIV_NOOP(trechkpt); 6494fcf5ef2aSThomas Huth 6495fcf5ef2aSThomas Huth #include "translate/fp-impl.inc.c" 6496fcf5ef2aSThomas Huth 6497fcf5ef2aSThomas Huth #include "translate/vmx-impl.inc.c" 6498fcf5ef2aSThomas Huth 6499fcf5ef2aSThomas Huth #include "translate/vsx-impl.inc.c" 6500fcf5ef2aSThomas Huth 6501fcf5ef2aSThomas Huth #include "translate/dfp-impl.inc.c" 6502fcf5ef2aSThomas Huth 6503fcf5ef2aSThomas Huth #include "translate/spe-impl.inc.c" 6504fcf5ef2aSThomas Huth 65055cb091a4SNikunj A Dadhania /* Handles lfdp, lxsd, lxssp */ 65065cb091a4SNikunj A Dadhania static void gen_dform39(DisasContext *ctx) 65075cb091a4SNikunj A Dadhania { 65085cb091a4SNikunj A Dadhania switch (ctx->opcode & 0x3) { 65095cb091a4SNikunj A Dadhania case 0: /* lfdp */ 65105cb091a4SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA205) { 65115cb091a4SNikunj A Dadhania return gen_lfdp(ctx); 65125cb091a4SNikunj A Dadhania } 65135cb091a4SNikunj A Dadhania break; 65145cb091a4SNikunj A Dadhania case 2: /* lxsd */ 65155cb091a4SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 65165cb091a4SNikunj A Dadhania return gen_lxsd(ctx); 65175cb091a4SNikunj A Dadhania } 65185cb091a4SNikunj A Dadhania break; 65195cb091a4SNikunj A Dadhania case 3: /* lxssp */ 65205cb091a4SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 65215cb091a4SNikunj A Dadhania return gen_lxssp(ctx); 65225cb091a4SNikunj A Dadhania } 65235cb091a4SNikunj A Dadhania break; 65245cb091a4SNikunj A Dadhania } 65255cb091a4SNikunj A Dadhania return gen_invalid(ctx); 65265cb091a4SNikunj A Dadhania } 65275cb091a4SNikunj A Dadhania 6528d59ba583SNikunj A Dadhania /* handles stfdp, lxv, stxsd, stxssp lxvx */ 6529e3001664SNikunj A Dadhania static void gen_dform3D(DisasContext *ctx) 6530e3001664SNikunj A Dadhania { 6531e3001664SNikunj A Dadhania if ((ctx->opcode & 3) == 1) { /* DQ-FORM */ 6532e3001664SNikunj A Dadhania switch (ctx->opcode & 0x7) { 6533e3001664SNikunj A Dadhania case 1: /* lxv */ 6534d59ba583SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 6535d59ba583SNikunj A Dadhania return gen_lxv(ctx); 6536d59ba583SNikunj A Dadhania } 6537e3001664SNikunj A Dadhania break; 6538e3001664SNikunj A Dadhania case 5: /* stxv */ 6539d59ba583SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 6540d59ba583SNikunj A Dadhania return gen_stxv(ctx); 6541d59ba583SNikunj A Dadhania } 6542e3001664SNikunj A Dadhania break; 6543e3001664SNikunj A Dadhania } 6544e3001664SNikunj A Dadhania } else { /* DS-FORM */ 6545e3001664SNikunj A Dadhania switch (ctx->opcode & 0x3) { 6546e3001664SNikunj A Dadhania case 0: /* stfdp */ 6547e3001664SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA205) { 6548e3001664SNikunj A Dadhania return gen_stfdp(ctx); 6549e3001664SNikunj A Dadhania } 6550e3001664SNikunj A Dadhania break; 6551e3001664SNikunj A Dadhania case 2: /* stxsd */ 6552e3001664SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 6553e3001664SNikunj A Dadhania return gen_stxsd(ctx); 6554e3001664SNikunj A Dadhania } 6555e3001664SNikunj A Dadhania break; 6556e3001664SNikunj A Dadhania case 3: /* stxssp */ 6557e3001664SNikunj A Dadhania if (ctx->insns_flags2 & PPC2_ISA300) { 6558e3001664SNikunj A Dadhania return gen_stxssp(ctx); 6559e3001664SNikunj A Dadhania } 6560e3001664SNikunj A Dadhania break; 6561e3001664SNikunj A Dadhania } 6562e3001664SNikunj A Dadhania } 6563e3001664SNikunj A Dadhania return gen_invalid(ctx); 6564e3001664SNikunj A Dadhania } 6565e3001664SNikunj A Dadhania 6566fcf5ef2aSThomas Huth static opcode_t opcodes[] = { 6567fcf5ef2aSThomas Huth GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE), 6568fcf5ef2aSThomas Huth GEN_HANDLER(cmp, 0x1F, 0x00, 0x00, 0x00400000, PPC_INTEGER), 6569fcf5ef2aSThomas Huth GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER), 6570fcf5ef2aSThomas Huth GEN_HANDLER(cmpl, 0x1F, 0x00, 0x01, 0x00400001, PPC_INTEGER), 6571fcf5ef2aSThomas Huth GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER), 6572fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6573fcf5ef2aSThomas Huth GEN_HANDLER_E(cmpeqb, 0x1F, 0x00, 0x07, 0x00600000, PPC_NONE, PPC2_ISA300), 6574fcf5ef2aSThomas Huth #endif 6575fcf5ef2aSThomas Huth GEN_HANDLER_E(cmpb, 0x1F, 0x1C, 0x0F, 0x00000001, PPC_NONE, PPC2_ISA205), 6576fcf5ef2aSThomas Huth GEN_HANDLER_E(cmprb, 0x1F, 0x00, 0x06, 0x00400001, PPC_NONE, PPC2_ISA300), 6577fcf5ef2aSThomas Huth GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL), 6578fcf5ef2aSThomas Huth GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6579fcf5ef2aSThomas Huth GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6580fcf5ef2aSThomas Huth GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6581fcf5ef2aSThomas Huth GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6582fcf5ef2aSThomas Huth GEN_HANDLER_E(addpcis, 0x13, 0x2, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA300), 6583fcf5ef2aSThomas Huth GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER), 6584fcf5ef2aSThomas Huth GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER), 6585fcf5ef2aSThomas Huth GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER), 6586fcf5ef2aSThomas Huth GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER), 6587fcf5ef2aSThomas Huth GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6588fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6589fcf5ef2aSThomas Huth GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B), 6590fcf5ef2aSThomas Huth #endif 6591fcf5ef2aSThomas Huth GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER), 6592fcf5ef2aSThomas Huth GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER), 6593fcf5ef2aSThomas Huth GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6594fcf5ef2aSThomas Huth GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6595fcf5ef2aSThomas Huth GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6596fcf5ef2aSThomas Huth GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER), 6597fcf5ef2aSThomas Huth GEN_HANDLER_E(cnttzw, 0x1F, 0x1A, 0x10, 0x00000000, PPC_NONE, PPC2_ISA300), 659880b8c1eeSNikunj A Dadhania GEN_HANDLER_E(copy, 0x1F, 0x06, 0x18, 0x03C00001, PPC_NONE, PPC2_ISA300), 6599b8b4576eSSuraj Jitindar Singh GEN_HANDLER_E(cp_abort, 0x1F, 0x06, 0x1A, 0x03FFF801, PPC_NONE, PPC2_ISA300), 660080b8c1eeSNikunj A Dadhania GEN_HANDLER_E(paste, 0x1F, 0x06, 0x1C, 0x03C00000, PPC_NONE, PPC2_ISA300), 6601fcf5ef2aSThomas Huth GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER), 6602fcf5ef2aSThomas Huth GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER), 6603fcf5ef2aSThomas Huth GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6604fcf5ef2aSThomas Huth GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6605fcf5ef2aSThomas Huth GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6606fcf5ef2aSThomas Huth GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6607fcf5ef2aSThomas Huth GEN_HANDLER(popcntb, 0x1F, 0x1A, 0x03, 0x0000F801, PPC_POPCNTB), 6608fcf5ef2aSThomas Huth GEN_HANDLER(popcntw, 0x1F, 0x1A, 0x0b, 0x0000F801, PPC_POPCNTWD), 6609fcf5ef2aSThomas Huth GEN_HANDLER_E(prtyw, 0x1F, 0x1A, 0x04, 0x0000F801, PPC_NONE, PPC2_ISA205), 6610fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6611fcf5ef2aSThomas Huth GEN_HANDLER(popcntd, 0x1F, 0x1A, 0x0F, 0x0000F801, PPC_POPCNTWD), 6612fcf5ef2aSThomas Huth GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B), 6613fcf5ef2aSThomas Huth GEN_HANDLER_E(cnttzd, 0x1F, 0x1A, 0x11, 0x00000000, PPC_NONE, PPC2_ISA300), 6614fcf5ef2aSThomas Huth GEN_HANDLER_E(darn, 0x1F, 0x13, 0x17, 0x001CF801, PPC_NONE, PPC2_ISA300), 6615fcf5ef2aSThomas Huth GEN_HANDLER_E(prtyd, 0x1F, 0x1A, 0x05, 0x0000F801, PPC_NONE, PPC2_ISA205), 6616fcf5ef2aSThomas Huth GEN_HANDLER_E(bpermd, 0x1F, 0x1C, 0x07, 0x00000001, PPC_NONE, PPC2_PERM_ISA206), 6617fcf5ef2aSThomas Huth #endif 6618fcf5ef2aSThomas Huth GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6619fcf5ef2aSThomas Huth GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6620fcf5ef2aSThomas Huth GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6621fcf5ef2aSThomas Huth GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER), 6622fcf5ef2aSThomas Huth GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER), 6623fcf5ef2aSThomas Huth GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER), 6624fcf5ef2aSThomas Huth GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER), 6625fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6626fcf5ef2aSThomas Huth GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B), 6627fcf5ef2aSThomas Huth GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B), 6628fcf5ef2aSThomas Huth GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B), 6629fcf5ef2aSThomas Huth GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B), 6630fcf5ef2aSThomas Huth GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B), 6631fcf5ef2aSThomas Huth GEN_HANDLER2_E(extswsli0, "extswsli", 0x1F, 0x1A, 0x1B, 0x00000000, 6632fcf5ef2aSThomas Huth PPC_NONE, PPC2_ISA300), 6633fcf5ef2aSThomas Huth GEN_HANDLER2_E(extswsli1, "extswsli", 0x1F, 0x1B, 0x1B, 0x00000000, 6634fcf5ef2aSThomas Huth PPC_NONE, PPC2_ISA300), 6635fcf5ef2aSThomas Huth #endif 6636fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6637fcf5ef2aSThomas Huth GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B), 6638fcf5ef2aSThomas Huth GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX), 6639fcf5ef2aSThomas Huth GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B), 6640fcf5ef2aSThomas Huth #endif 66415cb091a4SNikunj A Dadhania /* handles lfdp, lxsd, lxssp */ 66425cb091a4SNikunj A Dadhania GEN_HANDLER_E(dform39, 0x39, 0xFF, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA205), 6643d59ba583SNikunj A Dadhania /* handles stfdp, lxv, stxsd, stxssp, stxv */ 6644e3001664SNikunj A Dadhania GEN_HANDLER_E(dform3D, 0x3D, 0xFF, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA205), 6645fcf5ef2aSThomas Huth GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6646fcf5ef2aSThomas Huth GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER), 6647fcf5ef2aSThomas Huth GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING), 6648fcf5ef2aSThomas Huth GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING), 6649fcf5ef2aSThomas Huth GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING), 6650fcf5ef2aSThomas Huth GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING), 6651c8fd8373SCédric Le Goater GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x01FFF801, PPC_MEM_EIEIO), 6652fcf5ef2aSThomas Huth GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM), 6653fcf5ef2aSThomas Huth GEN_HANDLER_E(lbarx, 0x1F, 0x14, 0x01, 0, PPC_NONE, PPC2_ATOMIC_ISA206), 6654fcf5ef2aSThomas Huth GEN_HANDLER_E(lharx, 0x1F, 0x14, 0x03, 0, PPC_NONE, PPC2_ATOMIC_ISA206), 6655fcf5ef2aSThomas Huth GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000000, PPC_RES), 6656a68a6146SBalamuruhan S GEN_HANDLER_E(lwat, 0x1F, 0x06, 0x12, 0x00000001, PPC_NONE, PPC2_ISA300), 6657a3401188SBalamuruhan S GEN_HANDLER_E(stwat, 0x1F, 0x06, 0x16, 0x00000001, PPC_NONE, PPC2_ISA300), 6658fcf5ef2aSThomas Huth GEN_HANDLER_E(stbcx_, 0x1F, 0x16, 0x15, 0, PPC_NONE, PPC2_ATOMIC_ISA206), 6659fcf5ef2aSThomas Huth GEN_HANDLER_E(sthcx_, 0x1F, 0x16, 0x16, 0, PPC_NONE, PPC2_ATOMIC_ISA206), 6660fcf5ef2aSThomas Huth GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES), 6661fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6662a68a6146SBalamuruhan S GEN_HANDLER_E(ldat, 0x1F, 0x06, 0x13, 0x00000001, PPC_NONE, PPC2_ISA300), 6663a3401188SBalamuruhan S GEN_HANDLER_E(stdat, 0x1F, 0x06, 0x17, 0x00000001, PPC_NONE, PPC2_ISA300), 6664fcf5ef2aSThomas Huth GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000000, PPC_64B), 6665fcf5ef2aSThomas Huth GEN_HANDLER_E(lqarx, 0x1F, 0x14, 0x08, 0, PPC_NONE, PPC2_LSQ_ISA207), 6666fcf5ef2aSThomas Huth GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B), 6667fcf5ef2aSThomas Huth GEN_HANDLER_E(stqcx_, 0x1F, 0x16, 0x05, 0, PPC_NONE, PPC2_LSQ_ISA207), 6668fcf5ef2aSThomas Huth #endif 6669fcf5ef2aSThomas Huth GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC), 6670fcf5ef2aSThomas Huth GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT), 6671c09cec68SNikunj A Dadhania GEN_HANDLER_E(wait, 0x1F, 0x1E, 0x00, 0x039FF801, PPC_NONE, PPC2_ISA300), 6672fcf5ef2aSThomas Huth GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW), 6673fcf5ef2aSThomas Huth GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW), 6674fcf5ef2aSThomas Huth GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW), 6675fcf5ef2aSThomas Huth GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW), 6676fcf5ef2aSThomas Huth GEN_HANDLER_E(bctar, 0x13, 0x10, 0x11, 0x0000E000, PPC_NONE, PPC2_BCTAR_ISA207), 6677fcf5ef2aSThomas Huth GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER), 6678fcf5ef2aSThomas Huth GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW), 6679fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6680fcf5ef2aSThomas Huth GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B), 6681cdee0e72SNikunj A Dadhania GEN_HANDLER_E(stop, 0x13, 0x12, 0x0b, 0x03FFF801, PPC_NONE, PPC2_ISA300), 6682fcf5ef2aSThomas Huth GEN_HANDLER_E(doze, 0x13, 0x12, 0x0c, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206), 6683fcf5ef2aSThomas Huth GEN_HANDLER_E(nap, 0x13, 0x12, 0x0d, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206), 6684fcf5ef2aSThomas Huth GEN_HANDLER_E(sleep, 0x13, 0x12, 0x0e, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206), 6685fcf5ef2aSThomas Huth GEN_HANDLER_E(rvwinkle, 0x13, 0x12, 0x0f, 0x03FFF801, PPC_NONE, PPC2_PM_ISA206), 6686fcf5ef2aSThomas Huth GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H), 6687fcf5ef2aSThomas Huth #endif 6688fcf5ef2aSThomas Huth GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW), 6689fcf5ef2aSThomas Huth GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW), 6690fcf5ef2aSThomas Huth GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW), 6691fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6692fcf5ef2aSThomas Huth GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B), 6693fcf5ef2aSThomas Huth GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B), 6694fcf5ef2aSThomas Huth #endif 6695fcf5ef2aSThomas Huth GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC), 6696fcf5ef2aSThomas Huth GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC), 6697fcf5ef2aSThomas Huth GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC), 6698fcf5ef2aSThomas Huth GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC), 6699fcf5ef2aSThomas Huth GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB), 6700fcf5ef2aSThomas Huth GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC), 6701fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6702fcf5ef2aSThomas Huth GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B), 6703fcf5ef2aSThomas Huth GEN_HANDLER_E(setb, 0x1F, 0x00, 0x04, 0x0003F801, PPC_NONE, PPC2_ISA300), 6704b63d0434SNikunj A Dadhania GEN_HANDLER_E(mcrxrx, 0x1F, 0x00, 0x12, 0x007FF801, PPC_NONE, PPC2_ISA300), 6705fcf5ef2aSThomas Huth #endif 6706fcf5ef2aSThomas Huth GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001EF801, PPC_MISC), 6707fcf5ef2aSThomas Huth GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000000, PPC_MISC), 6708fcf5ef2aSThomas Huth GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE), 6709fcf5ef2aSThomas Huth GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE), 6710fcf5ef2aSThomas Huth GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE), 6711fcf5ef2aSThomas Huth GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x00000001, PPC_CACHE), 6712fcf5ef2aSThomas Huth GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x00000001, PPC_CACHE), 6713fcf5ef2aSThomas Huth GEN_HANDLER_E(dcbtls, 0x1F, 0x06, 0x05, 0x02000001, PPC_BOOKE, PPC2_BOOKE206), 6714fcf5ef2aSThomas Huth GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZ), 6715fcf5ef2aSThomas Huth GEN_HANDLER(dst, 0x1F, 0x16, 0x0A, 0x01800001, PPC_ALTIVEC), 671699d45f8fSBALATON Zoltan GEN_HANDLER(dstst, 0x1F, 0x16, 0x0B, 0x01800001, PPC_ALTIVEC), 6717fcf5ef2aSThomas Huth GEN_HANDLER(dss, 0x1F, 0x16, 0x19, 0x019FF801, PPC_ALTIVEC), 6718fcf5ef2aSThomas Huth GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI), 6719fcf5ef2aSThomas Huth GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA), 6720fcf5ef2aSThomas Huth GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT), 6721fcf5ef2aSThomas Huth GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT), 6722fcf5ef2aSThomas Huth GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT), 6723fcf5ef2aSThomas Huth GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT), 6724fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6725fcf5ef2aSThomas Huth GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B), 6726fcf5ef2aSThomas Huth GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001, 6727fcf5ef2aSThomas Huth PPC_SEGMENT_64B), 6728fcf5ef2aSThomas Huth GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B), 6729fcf5ef2aSThomas Huth GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001, 6730fcf5ef2aSThomas Huth PPC_SEGMENT_64B), 6731fcf5ef2aSThomas Huth GEN_HANDLER2(slbmte, "slbmte", 0x1F, 0x12, 0x0C, 0x001F0001, PPC_SEGMENT_64B), 6732fcf5ef2aSThomas Huth GEN_HANDLER2(slbmfee, "slbmfee", 0x1F, 0x13, 0x1C, 0x001F0001, PPC_SEGMENT_64B), 6733fcf5ef2aSThomas Huth GEN_HANDLER2(slbmfev, "slbmfev", 0x1F, 0x13, 0x1A, 0x001F0001, PPC_SEGMENT_64B), 6734fcf5ef2aSThomas Huth GEN_HANDLER2(slbfee_, "slbfee.", 0x1F, 0x13, 0x1E, 0x001F0000, PPC_SEGMENT_64B), 6735fcf5ef2aSThomas Huth #endif 6736fcf5ef2aSThomas Huth GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA), 6737fcf5ef2aSThomas Huth /* XXX Those instructions will need to be handled differently for 6738fcf5ef2aSThomas Huth * different ISA versions */ 6739fcf5ef2aSThomas Huth GEN_HANDLER(tlbiel, 0x1F, 0x12, 0x08, 0x001F0001, PPC_MEM_TLBIE), 6740fcf5ef2aSThomas Huth GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x001F0001, PPC_MEM_TLBIE), 6741c8830502SSuraj Jitindar Singh GEN_HANDLER_E(tlbiel, 0x1F, 0x12, 0x08, 0x00100001, PPC_NONE, PPC2_ISA300), 6742c8830502SSuraj Jitindar Singh GEN_HANDLER_E(tlbie, 0x1F, 0x12, 0x09, 0x00100001, PPC_NONE, PPC2_ISA300), 6743fcf5ef2aSThomas Huth GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC), 6744fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6745fcf5ef2aSThomas Huth GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x031FFC01, PPC_SLBI), 6746fcf5ef2aSThomas Huth GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI), 6747a63f1dfcSNikunj A Dadhania GEN_HANDLER_E(slbieg, 0x1F, 0x12, 0x0E, 0x001F0001, PPC_NONE, PPC2_ISA300), 674862d897caSNikunj A Dadhania GEN_HANDLER_E(slbsync, 0x1F, 0x12, 0x0A, 0x03FFF801, PPC_NONE, PPC2_ISA300), 6749fcf5ef2aSThomas Huth #endif 6750fcf5ef2aSThomas Huth GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN), 6751fcf5ef2aSThomas Huth GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN), 6752fcf5ef2aSThomas Huth GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR), 6753fcf5ef2aSThomas Huth GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR), 6754fcf5ef2aSThomas Huth GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR), 6755fcf5ef2aSThomas Huth GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR), 6756fcf5ef2aSThomas Huth GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR), 6757fcf5ef2aSThomas Huth GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR), 6758fcf5ef2aSThomas Huth GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR), 6759fcf5ef2aSThomas Huth GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR), 6760fcf5ef2aSThomas Huth GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR), 6761fcf5ef2aSThomas Huth GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR), 6762fcf5ef2aSThomas Huth GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR), 6763fcf5ef2aSThomas Huth GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR), 6764fcf5ef2aSThomas Huth GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR), 6765fcf5ef2aSThomas Huth GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR), 6766fcf5ef2aSThomas Huth GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR), 6767fcf5ef2aSThomas Huth GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR), 6768fcf5ef2aSThomas Huth GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR), 6769fcf5ef2aSThomas Huth GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR), 6770fcf5ef2aSThomas Huth GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR), 6771fcf5ef2aSThomas Huth GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR), 6772fcf5ef2aSThomas Huth GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR), 6773fcf5ef2aSThomas Huth GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR), 6774fcf5ef2aSThomas Huth GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR), 6775fcf5ef2aSThomas Huth GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR), 6776fcf5ef2aSThomas Huth GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR), 6777fcf5ef2aSThomas Huth GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR), 6778fcf5ef2aSThomas Huth GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR), 6779fcf5ef2aSThomas Huth GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR), 6780fcf5ef2aSThomas Huth GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR), 6781fcf5ef2aSThomas Huth GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR), 6782fcf5ef2aSThomas Huth GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR), 6783fcf5ef2aSThomas Huth GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR), 6784fcf5ef2aSThomas Huth GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR), 6785fcf5ef2aSThomas Huth GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR), 6786fcf5ef2aSThomas Huth GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC), 6787fcf5ef2aSThomas Huth GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC), 6788fcf5ef2aSThomas Huth GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC), 6789fcf5ef2aSThomas Huth GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB), 6790fcf5ef2aSThomas Huth GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB), 6791fcf5ef2aSThomas Huth GEN_HANDLER2(tlbld_74xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_74xx_TLB), 6792fcf5ef2aSThomas Huth GEN_HANDLER2(tlbli_74xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_74xx_TLB), 6793fcf5ef2aSThomas Huth GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER), 6794fcf5ef2aSThomas Huth GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER), 6795fcf5ef2aSThomas Huth GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER), 6796fcf5ef2aSThomas Huth GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER), 6797fcf5ef2aSThomas Huth GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER), 6798fcf5ef2aSThomas Huth GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER), 6799fcf5ef2aSThomas Huth GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2), 6800fcf5ef2aSThomas Huth GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2), 6801fcf5ef2aSThomas Huth GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2), 6802fcf5ef2aSThomas Huth GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2), 6803fcf5ef2aSThomas Huth GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2), 6804fcf5ef2aSThomas Huth GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2), 6805fcf5ef2aSThomas Huth GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2), 6806fcf5ef2aSThomas Huth GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2), 6807fcf5ef2aSThomas Huth GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI), 6808fcf5ef2aSThomas Huth GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA), 6809fcf5ef2aSThomas Huth GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR), 6810fcf5ef2aSThomas Huth GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR), 6811fcf5ef2aSThomas Huth GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX), 6812fcf5ef2aSThomas Huth GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX), 6813fcf5ef2aSThomas Huth GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX), 6814fcf5ef2aSThomas Huth GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX), 6815fcf5ef2aSThomas Huth GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON), 6816fcf5ef2aSThomas Huth GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON), 6817fcf5ef2aSThomas Huth GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT), 6818fcf5ef2aSThomas Huth GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON), 6819fcf5ef2aSThomas Huth GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON), 6820fcf5ef2aSThomas Huth GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP), 6821fcf5ef2aSThomas Huth GEN_HANDLER_E(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE, PPC2_BOOKE206), 6822fcf5ef2aSThomas Huth GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI), 6823fcf5ef2aSThomas Huth GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI), 6824fcf5ef2aSThomas Huth GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB), 6825fcf5ef2aSThomas Huth GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB), 6826fcf5ef2aSThomas Huth GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB), 6827fcf5ef2aSThomas Huth GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE), 6828fcf5ef2aSThomas Huth GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE), 6829fcf5ef2aSThomas Huth GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE), 6830fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbre_booke206, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, 6831fcf5ef2aSThomas Huth PPC_NONE, PPC2_BOOKE206), 6832fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbsx_booke206, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, 6833fcf5ef2aSThomas Huth PPC_NONE, PPC2_BOOKE206), 6834fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbwe_booke206, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, 6835fcf5ef2aSThomas Huth PPC_NONE, PPC2_BOOKE206), 6836fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbivax_booke206, "tlbivax", 0x1F, 0x12, 0x18, 0x00000001, 6837fcf5ef2aSThomas Huth PPC_NONE, PPC2_BOOKE206), 6838fcf5ef2aSThomas Huth GEN_HANDLER2_E(tlbilx_booke206, "tlbilx", 0x1F, 0x12, 0x00, 0x03800001, 6839fcf5ef2aSThomas Huth PPC_NONE, PPC2_BOOKE206), 6840fcf5ef2aSThomas Huth GEN_HANDLER2_E(msgsnd, "msgsnd", 0x1F, 0x0E, 0x06, 0x03ff0001, 6841fcf5ef2aSThomas Huth PPC_NONE, PPC2_PRCNTL), 6842fcf5ef2aSThomas Huth GEN_HANDLER2_E(msgclr, "msgclr", 0x1F, 0x0E, 0x07, 0x03ff0001, 6843fcf5ef2aSThomas Huth PPC_NONE, PPC2_PRCNTL), 68447af1e7b0SCédric Le Goater GEN_HANDLER2_E(msgsync, "msgsync", 0x1F, 0x16, 0x1B, 0x00000000, 68457af1e7b0SCédric Le Goater PPC_NONE, PPC2_PRCNTL), 6846fcf5ef2aSThomas Huth GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE), 6847fcf5ef2aSThomas Huth GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000E7C01, PPC_WRTEE), 6848fcf5ef2aSThomas Huth GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC), 6849fcf5ef2aSThomas Huth GEN_HANDLER_E(mbar, 0x1F, 0x16, 0x1a, 0x001FF801, 6850fcf5ef2aSThomas Huth PPC_BOOKE, PPC2_BOOKE206), 6851fcf5ef2aSThomas Huth GEN_HANDLER(msync_4xx, 0x1F, 0x16, 0x12, 0x03FFF801, PPC_BOOKE), 6852fcf5ef2aSThomas Huth GEN_HANDLER2_E(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001, 6853fcf5ef2aSThomas Huth PPC_BOOKE, PPC2_BOOKE206), 68540c8d8c8bSBALATON Zoltan GEN_HANDLER2(icbt_440, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, 68550c8d8c8bSBALATON Zoltan PPC_440_SPEC), 6856fcf5ef2aSThomas Huth GEN_HANDLER(lvsl, 0x1f, 0x06, 0x00, 0x00000001, PPC_ALTIVEC), 6857fcf5ef2aSThomas Huth GEN_HANDLER(lvsr, 0x1f, 0x06, 0x01, 0x00000001, PPC_ALTIVEC), 6858fcf5ef2aSThomas Huth GEN_HANDLER(mfvscr, 0x04, 0x2, 0x18, 0x001ff800, PPC_ALTIVEC), 6859fcf5ef2aSThomas Huth GEN_HANDLER(mtvscr, 0x04, 0x2, 0x19, 0x03ff0000, PPC_ALTIVEC), 6860fcf5ef2aSThomas Huth GEN_HANDLER(vmladduhm, 0x04, 0x11, 0xFF, 0x00000000, PPC_ALTIVEC), 6861fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6862fcf5ef2aSThomas Huth GEN_HANDLER_E(maddhd_maddhdu, 0x04, 0x18, 0xFF, 0x00000000, PPC_NONE, 6863fcf5ef2aSThomas Huth PPC2_ISA300), 6864fcf5ef2aSThomas Huth GEN_HANDLER_E(maddld, 0x04, 0x19, 0xFF, 0x00000000, PPC_NONE, PPC2_ISA300), 6865fcf5ef2aSThomas Huth #endif 6866fcf5ef2aSThomas Huth 6867fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_ADD 6868fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_ADD_CONST 6869fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov) \ 6870fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER), 6871fcf5ef2aSThomas Huth #define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val, \ 6872fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov) \ 6873fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER), 6874fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0) 6875fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1) 6876fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0) 6877fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1) 6878fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0) 6879fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1) 6880fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0) 6881fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1) 6882fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0) 6883fcf5ef2aSThomas Huth GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1) 6884fcf5ef2aSThomas Huth 6885fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_DIVW 6886fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov) \ 6887fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER) 6888fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0), 6889fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1), 6890fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0), 6891fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1), 6892fcf5ef2aSThomas Huth GEN_HANDLER_E(divwe, 0x1F, 0x0B, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206), 6893fcf5ef2aSThomas Huth GEN_HANDLER_E(divweo, 0x1F, 0x0B, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206), 6894fcf5ef2aSThomas Huth GEN_HANDLER_E(divweu, 0x1F, 0x0B, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206), 6895fcf5ef2aSThomas Huth GEN_HANDLER_E(divweuo, 0x1F, 0x0B, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206), 6896fcf5ef2aSThomas Huth GEN_HANDLER_E(modsw, 0x1F, 0x0B, 0x18, 0x00000001, PPC_NONE, PPC2_ISA300), 6897fcf5ef2aSThomas Huth GEN_HANDLER_E(moduw, 0x1F, 0x0B, 0x08, 0x00000001, PPC_NONE, PPC2_ISA300), 6898fcf5ef2aSThomas Huth 6899fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6900fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_DIVD 6901fcf5ef2aSThomas Huth #define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov) \ 6902fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B) 6903fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0), 6904fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1), 6905fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0), 6906fcf5ef2aSThomas Huth GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1), 6907fcf5ef2aSThomas Huth 6908fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeu, 0x1F, 0x09, 0x0C, 0, PPC_NONE, PPC2_DIVE_ISA206), 6909fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeuo, 0x1F, 0x09, 0x1C, 0, PPC_NONE, PPC2_DIVE_ISA206), 6910fcf5ef2aSThomas Huth GEN_HANDLER_E(divde, 0x1F, 0x09, 0x0D, 0, PPC_NONE, PPC2_DIVE_ISA206), 6911fcf5ef2aSThomas Huth GEN_HANDLER_E(divdeo, 0x1F, 0x09, 0x1D, 0, PPC_NONE, PPC2_DIVE_ISA206), 6912fcf5ef2aSThomas Huth GEN_HANDLER_E(modsd, 0x1F, 0x09, 0x18, 0x00000001, PPC_NONE, PPC2_ISA300), 6913fcf5ef2aSThomas Huth GEN_HANDLER_E(modud, 0x1F, 0x09, 0x08, 0x00000001, PPC_NONE, PPC2_ISA300), 6914fcf5ef2aSThomas Huth 6915fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_MUL_HELPER 6916fcf5ef2aSThomas Huth #define GEN_INT_ARITH_MUL_HELPER(name, opc3) \ 6917fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B) 6918fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00), 6919fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02), 6920fcf5ef2aSThomas Huth GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17), 6921fcf5ef2aSThomas Huth #endif 6922fcf5ef2aSThomas Huth 6923fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_SUBF 6924fcf5ef2aSThomas Huth #undef GEN_INT_ARITH_SUBF_CONST 6925fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov) \ 6926fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER), 6927fcf5ef2aSThomas Huth #define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val, \ 6928fcf5ef2aSThomas Huth add_ca, compute_ca, compute_ov) \ 6929fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER), 6930fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0) 6931fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1) 6932fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0) 6933fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1) 6934fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0) 6935fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1) 6936fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0) 6937fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1) 6938fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0) 6939fcf5ef2aSThomas Huth GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1) 6940fcf5ef2aSThomas Huth 6941fcf5ef2aSThomas Huth #undef GEN_LOGICAL1 6942fcf5ef2aSThomas Huth #undef GEN_LOGICAL2 6943fcf5ef2aSThomas Huth #define GEN_LOGICAL2(name, tcg_op, opc, type) \ 6944fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type) 6945fcf5ef2aSThomas Huth #define GEN_LOGICAL1(name, tcg_op, opc, type) \ 6946fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type) 6947fcf5ef2aSThomas Huth GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER), 6948fcf5ef2aSThomas Huth GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER), 6949fcf5ef2aSThomas Huth GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER), 6950fcf5ef2aSThomas Huth GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER), 6951fcf5ef2aSThomas Huth GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER), 6952fcf5ef2aSThomas Huth GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER), 6953fcf5ef2aSThomas Huth GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER), 6954fcf5ef2aSThomas Huth GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER), 6955fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6956fcf5ef2aSThomas Huth GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B), 6957fcf5ef2aSThomas Huth #endif 6958fcf5ef2aSThomas Huth 6959fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 6960fcf5ef2aSThomas Huth #undef GEN_PPC64_R2 6961fcf5ef2aSThomas Huth #undef GEN_PPC64_R4 6962fcf5ef2aSThomas Huth #define GEN_PPC64_R2(name, opc1, opc2) \ 6963fcf5ef2aSThomas Huth GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\ 6964fcf5ef2aSThomas Huth GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \ 6965fcf5ef2aSThomas Huth PPC_64B) 6966fcf5ef2aSThomas Huth #define GEN_PPC64_R4(name, opc1, opc2) \ 6967fcf5ef2aSThomas Huth GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B),\ 6968fcf5ef2aSThomas Huth GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000, \ 6969fcf5ef2aSThomas Huth PPC_64B), \ 6970fcf5ef2aSThomas Huth GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000, \ 6971fcf5ef2aSThomas Huth PPC_64B), \ 6972fcf5ef2aSThomas Huth GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000, \ 6973fcf5ef2aSThomas Huth PPC_64B) 6974fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicl, 0x1E, 0x00), 6975fcf5ef2aSThomas Huth GEN_PPC64_R4(rldicr, 0x1E, 0x02), 6976fcf5ef2aSThomas Huth GEN_PPC64_R4(rldic, 0x1E, 0x04), 6977fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcl, 0x1E, 0x08), 6978fcf5ef2aSThomas Huth GEN_PPC64_R2(rldcr, 0x1E, 0x09), 6979fcf5ef2aSThomas Huth GEN_PPC64_R4(rldimi, 0x1E, 0x06), 6980fcf5ef2aSThomas Huth #endif 6981fcf5ef2aSThomas Huth 6982fcf5ef2aSThomas Huth #undef GEN_LD 6983fcf5ef2aSThomas Huth #undef GEN_LDU 6984fcf5ef2aSThomas Huth #undef GEN_LDUX 6985fcf5ef2aSThomas Huth #undef GEN_LDX_E 6986fcf5ef2aSThomas Huth #undef GEN_LDS 6987fcf5ef2aSThomas Huth #define GEN_LD(name, ldop, opc, type) \ 6988fcf5ef2aSThomas Huth GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type), 6989fcf5ef2aSThomas Huth #define GEN_LDU(name, ldop, opc, type) \ 6990fcf5ef2aSThomas Huth GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type), 6991fcf5ef2aSThomas Huth #define GEN_LDUX(name, ldop, opc2, opc3, type) \ 6992fcf5ef2aSThomas Huth GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type), 6993fcf5ef2aSThomas Huth #define GEN_LDX_E(name, ldop, opc2, opc3, type, type2, chk) \ 6994fcf5ef2aSThomas Huth GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000001, type, type2), 6995fcf5ef2aSThomas Huth #define GEN_LDS(name, ldop, op, type) \ 6996fcf5ef2aSThomas Huth GEN_LD(name, ldop, op | 0x20, type) \ 6997fcf5ef2aSThomas Huth GEN_LDU(name, ldop, op | 0x21, type) \ 6998fcf5ef2aSThomas Huth GEN_LDUX(name, ldop, 0x17, op | 0x01, type) \ 6999fcf5ef2aSThomas Huth GEN_LDX(name, ldop, 0x17, op | 0x00, type) 7000fcf5ef2aSThomas Huth 7001fcf5ef2aSThomas Huth GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER) 7002fcf5ef2aSThomas Huth GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER) 7003fcf5ef2aSThomas Huth GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER) 7004fcf5ef2aSThomas Huth GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER) 7005fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7006fcf5ef2aSThomas Huth GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B) 7007fcf5ef2aSThomas Huth GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B) 7008fcf5ef2aSThomas Huth GEN_LDUX(ld, ld64_i64, 0x15, 0x01, PPC_64B) 7009fcf5ef2aSThomas Huth GEN_LDX(ld, ld64_i64, 0x15, 0x00, PPC_64B) 7010fcf5ef2aSThomas Huth GEN_LDX_E(ldbr, ld64ur_i64, 0x14, 0x10, PPC_NONE, PPC2_DBRX, CHK_NONE) 7011fcf5ef2aSThomas Huth 7012fcf5ef2aSThomas Huth /* HV/P7 and later only */ 7013fcf5ef2aSThomas Huth GEN_LDX_HVRM(ldcix, ld64_i64, 0x15, 0x1b, PPC_CILDST) 7014fcf5ef2aSThomas Huth GEN_LDX_HVRM(lwzcix, ld32u, 0x15, 0x18, PPC_CILDST) 7015fcf5ef2aSThomas Huth GEN_LDX_HVRM(lhzcix, ld16u, 0x15, 0x19, PPC_CILDST) 7016fcf5ef2aSThomas Huth GEN_LDX_HVRM(lbzcix, ld8u, 0x15, 0x1a, PPC_CILDST) 7017fcf5ef2aSThomas Huth #endif 7018fcf5ef2aSThomas Huth GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER) 7019fcf5ef2aSThomas Huth GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER) 7020fcf5ef2aSThomas Huth 7021fcf5ef2aSThomas Huth #undef GEN_ST 7022fcf5ef2aSThomas Huth #undef GEN_STU 7023fcf5ef2aSThomas Huth #undef GEN_STUX 7024fcf5ef2aSThomas Huth #undef GEN_STX_E 7025fcf5ef2aSThomas Huth #undef GEN_STS 7026fcf5ef2aSThomas Huth #define GEN_ST(name, stop, opc, type) \ 7027fcf5ef2aSThomas Huth GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type), 7028fcf5ef2aSThomas Huth #define GEN_STU(name, stop, opc, type) \ 7029fcf5ef2aSThomas Huth GEN_HANDLER(stop##u, opc, 0xFF, 0xFF, 0x00000000, type), 7030fcf5ef2aSThomas Huth #define GEN_STUX(name, stop, opc2, opc3, type) \ 7031fcf5ef2aSThomas Huth GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type), 7032fcf5ef2aSThomas Huth #define GEN_STX_E(name, stop, opc2, opc3, type, type2, chk) \ 7033fcf5ef2aSThomas Huth GEN_HANDLER_E(name##x, 0x1F, opc2, opc3, 0x00000001, type, type2), 7034fcf5ef2aSThomas Huth #define GEN_STS(name, stop, op, type) \ 7035fcf5ef2aSThomas Huth GEN_ST(name, stop, op | 0x20, type) \ 7036fcf5ef2aSThomas Huth GEN_STU(name, stop, op | 0x21, type) \ 7037fcf5ef2aSThomas Huth GEN_STUX(name, stop, 0x17, op | 0x01, type) \ 7038fcf5ef2aSThomas Huth GEN_STX(name, stop, 0x17, op | 0x00, type) 7039fcf5ef2aSThomas Huth 7040fcf5ef2aSThomas Huth GEN_STS(stb, st8, 0x06, PPC_INTEGER) 7041fcf5ef2aSThomas Huth GEN_STS(sth, st16, 0x0C, PPC_INTEGER) 7042fcf5ef2aSThomas Huth GEN_STS(stw, st32, 0x04, PPC_INTEGER) 7043fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7044fcf5ef2aSThomas Huth GEN_STUX(std, st64_i64, 0x15, 0x05, PPC_64B) 7045fcf5ef2aSThomas Huth GEN_STX(std, st64_i64, 0x15, 0x04, PPC_64B) 7046fcf5ef2aSThomas Huth GEN_STX_E(stdbr, st64r_i64, 0x14, 0x14, PPC_NONE, PPC2_DBRX, CHK_NONE) 7047fcf5ef2aSThomas Huth GEN_STX_HVRM(stdcix, st64_i64, 0x15, 0x1f, PPC_CILDST) 7048fcf5ef2aSThomas Huth GEN_STX_HVRM(stwcix, st32, 0x15, 0x1c, PPC_CILDST) 7049fcf5ef2aSThomas Huth GEN_STX_HVRM(sthcix, st16, 0x15, 0x1d, PPC_CILDST) 7050fcf5ef2aSThomas Huth GEN_STX_HVRM(stbcix, st8, 0x15, 0x1e, PPC_CILDST) 7051fcf5ef2aSThomas Huth #endif 7052fcf5ef2aSThomas Huth GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER) 7053fcf5ef2aSThomas Huth GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER) 7054fcf5ef2aSThomas Huth 7055fcf5ef2aSThomas Huth #undef GEN_CRLOGIC 7056fcf5ef2aSThomas Huth #define GEN_CRLOGIC(name, tcg_op, opc) \ 7057fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER) 7058fcf5ef2aSThomas Huth GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08), 7059fcf5ef2aSThomas Huth GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04), 7060fcf5ef2aSThomas Huth GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09), 7061fcf5ef2aSThomas Huth GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07), 7062fcf5ef2aSThomas Huth GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01), 7063fcf5ef2aSThomas Huth GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E), 7064fcf5ef2aSThomas Huth GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D), 7065fcf5ef2aSThomas Huth GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06), 7066fcf5ef2aSThomas Huth 7067fcf5ef2aSThomas Huth #undef GEN_MAC_HANDLER 7068fcf5ef2aSThomas Huth #define GEN_MAC_HANDLER(name, opc2, opc3) \ 7069fcf5ef2aSThomas Huth GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC) 7070fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchw, 0x0C, 0x05), 7071fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwo, 0x0C, 0x15), 7072fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchws, 0x0C, 0x07), 7073fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwso, 0x0C, 0x17), 7074fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06), 7075fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16), 7076fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwu, 0x0C, 0x04), 7077fcf5ef2aSThomas Huth GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14), 7078fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhw, 0x0C, 0x01), 7079fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwo, 0x0C, 0x11), 7080fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhws, 0x0C, 0x03), 7081fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwso, 0x0C, 0x13), 7082fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02), 7083fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12), 7084fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwu, 0x0C, 0x00), 7085fcf5ef2aSThomas Huth GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10), 7086fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D), 7087fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D), 7088fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F), 7089fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F), 7090fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C), 7091fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C), 7092fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E), 7093fcf5ef2aSThomas Huth GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E), 7094fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05), 7095fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15), 7096fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07), 7097fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17), 7098fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01), 7099fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11), 7100fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03), 7101fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13), 7102fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D), 7103fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D), 7104fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F), 7105fcf5ef2aSThomas Huth GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F), 7106fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchw, 0x08, 0x05), 7107fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulchwu, 0x08, 0x04), 7108fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhw, 0x08, 0x01), 7109fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00), 7110fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhw, 0x08, 0x0D), 7111fcf5ef2aSThomas Huth GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C), 7112fcf5ef2aSThomas Huth 7113fcf5ef2aSThomas Huth GEN_HANDLER2_E(tbegin, "tbegin", 0x1F, 0x0E, 0x14, 0x01DFF800, \ 7114fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7115fcf5ef2aSThomas Huth GEN_HANDLER2_E(tend, "tend", 0x1F, 0x0E, 0x15, 0x01FFF800, \ 7116fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7117fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabort, "tabort", 0x1F, 0x0E, 0x1C, 0x03E0F800, \ 7118fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7119fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortwc, "tabortwc", 0x1F, 0x0E, 0x18, 0x00000000, \ 7120fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7121fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortwci, "tabortwci", 0x1F, 0x0E, 0x1A, 0x00000000, \ 7122fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7123fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortdc, "tabortdc", 0x1F, 0x0E, 0x19, 0x00000000, \ 7124fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7125fcf5ef2aSThomas Huth GEN_HANDLER2_E(tabortdci, "tabortdci", 0x1F, 0x0E, 0x1B, 0x00000000, \ 7126fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7127fcf5ef2aSThomas Huth GEN_HANDLER2_E(tsr, "tsr", 0x1F, 0x0E, 0x17, 0x03DFF800, \ 7128fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7129fcf5ef2aSThomas Huth GEN_HANDLER2_E(tcheck, "tcheck", 0x1F, 0x0E, 0x16, 0x007FF800, \ 7130fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7131fcf5ef2aSThomas Huth GEN_HANDLER2_E(treclaim, "treclaim", 0x1F, 0x0E, 0x1D, 0x03E0F800, \ 7132fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7133fcf5ef2aSThomas Huth GEN_HANDLER2_E(trechkpt, "trechkpt", 0x1F, 0x0E, 0x1F, 0x03FFF800, \ 7134fcf5ef2aSThomas Huth PPC_NONE, PPC2_TM), 7135fcf5ef2aSThomas Huth 7136fcf5ef2aSThomas Huth #include "translate/fp-ops.inc.c" 7137fcf5ef2aSThomas Huth 7138fcf5ef2aSThomas Huth #include "translate/vmx-ops.inc.c" 7139fcf5ef2aSThomas Huth 7140fcf5ef2aSThomas Huth #include "translate/vsx-ops.inc.c" 7141fcf5ef2aSThomas Huth 7142fcf5ef2aSThomas Huth #include "translate/dfp-ops.inc.c" 7143fcf5ef2aSThomas Huth 7144fcf5ef2aSThomas Huth #include "translate/spe-ops.inc.c" 7145fcf5ef2aSThomas Huth }; 7146fcf5ef2aSThomas Huth 7147fcf5ef2aSThomas Huth #include "helper_regs.h" 71485b27a92dSPaolo Bonzini #include "translate_init.inc.c" 7149fcf5ef2aSThomas Huth 7150fcf5ef2aSThomas Huth /*****************************************************************************/ 7151fcf5ef2aSThomas Huth /* Misc PowerPC helpers */ 7152fcf5ef2aSThomas Huth void ppc_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, 7153fcf5ef2aSThomas Huth int flags) 7154fcf5ef2aSThomas Huth { 7155fcf5ef2aSThomas Huth #define RGPL 4 7156fcf5ef2aSThomas Huth #define RFPL 4 7157fcf5ef2aSThomas Huth 7158fcf5ef2aSThomas Huth PowerPCCPU *cpu = POWERPC_CPU(cs); 7159fcf5ef2aSThomas Huth CPUPPCState *env = &cpu->env; 7160fcf5ef2aSThomas Huth int i; 7161fcf5ef2aSThomas Huth 7162fcf5ef2aSThomas Huth cpu_fprintf(f, "NIP " TARGET_FMT_lx " LR " TARGET_FMT_lx " CTR " 7163fcf5ef2aSThomas Huth TARGET_FMT_lx " XER " TARGET_FMT_lx " CPU#%d\n", 7164fcf5ef2aSThomas Huth env->nip, env->lr, env->ctr, cpu_read_xer(env), 7165fcf5ef2aSThomas Huth cs->cpu_index); 7166fcf5ef2aSThomas Huth cpu_fprintf(f, "MSR " TARGET_FMT_lx " HID0 " TARGET_FMT_lx " HF " 7167fcf5ef2aSThomas Huth TARGET_FMT_lx " iidx %d didx %d\n", 7168fcf5ef2aSThomas Huth env->msr, env->spr[SPR_HID0], 7169fcf5ef2aSThomas Huth env->hflags, env->immu_idx, env->dmmu_idx); 7170fcf5ef2aSThomas Huth #if !defined(NO_TIMER_DUMP) 7171fcf5ef2aSThomas Huth cpu_fprintf(f, "TB %08" PRIu32 " %08" PRIu64 7172fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 7173fcf5ef2aSThomas Huth " DECR %08" PRIu32 7174fcf5ef2aSThomas Huth #endif 7175fcf5ef2aSThomas Huth "\n", 7176fcf5ef2aSThomas Huth cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env) 7177fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 7178fcf5ef2aSThomas Huth , cpu_ppc_load_decr(env) 7179fcf5ef2aSThomas Huth #endif 7180fcf5ef2aSThomas Huth ); 7181fcf5ef2aSThomas Huth #endif 7182fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) { 7183fcf5ef2aSThomas Huth if ((i & (RGPL - 1)) == 0) 7184fcf5ef2aSThomas Huth cpu_fprintf(f, "GPR%02d", i); 7185fcf5ef2aSThomas Huth cpu_fprintf(f, " %016" PRIx64, ppc_dump_gpr(env, i)); 7186fcf5ef2aSThomas Huth if ((i & (RGPL - 1)) == (RGPL - 1)) 7187fcf5ef2aSThomas Huth cpu_fprintf(f, "\n"); 7188fcf5ef2aSThomas Huth } 7189fcf5ef2aSThomas Huth cpu_fprintf(f, "CR "); 7190fcf5ef2aSThomas Huth for (i = 0; i < 8; i++) 7191fcf5ef2aSThomas Huth cpu_fprintf(f, "%01x", env->crf[i]); 7192fcf5ef2aSThomas Huth cpu_fprintf(f, " ["); 7193fcf5ef2aSThomas Huth for (i = 0; i < 8; i++) { 7194fcf5ef2aSThomas Huth char a = '-'; 7195fcf5ef2aSThomas Huth if (env->crf[i] & 0x08) 7196fcf5ef2aSThomas Huth a = 'L'; 7197fcf5ef2aSThomas Huth else if (env->crf[i] & 0x04) 7198fcf5ef2aSThomas Huth a = 'G'; 7199fcf5ef2aSThomas Huth else if (env->crf[i] & 0x02) 7200fcf5ef2aSThomas Huth a = 'E'; 7201fcf5ef2aSThomas Huth cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' '); 7202fcf5ef2aSThomas Huth } 7203fcf5ef2aSThomas Huth cpu_fprintf(f, " ] RES " TARGET_FMT_lx "\n", 7204fcf5ef2aSThomas Huth env->reserve_addr); 7205685f1ce2SRichard Henderson 7206685f1ce2SRichard Henderson if (flags & CPU_DUMP_FPU) { 7207fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) { 7208685f1ce2SRichard Henderson if ((i & (RFPL - 1)) == 0) { 7209fcf5ef2aSThomas Huth cpu_fprintf(f, "FPR%02d", i); 7210685f1ce2SRichard Henderson } 7211fcf5ef2aSThomas Huth cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i])); 7212685f1ce2SRichard Henderson if ((i & (RFPL - 1)) == (RFPL - 1)) { 7213fcf5ef2aSThomas Huth cpu_fprintf(f, "\n"); 7214fcf5ef2aSThomas Huth } 7215685f1ce2SRichard Henderson } 7216fcf5ef2aSThomas Huth cpu_fprintf(f, "FPSCR " TARGET_FMT_lx "\n", env->fpscr); 7217685f1ce2SRichard Henderson } 7218685f1ce2SRichard Henderson 7219fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 7220fcf5ef2aSThomas Huth cpu_fprintf(f, " SRR0 " TARGET_FMT_lx " SRR1 " TARGET_FMT_lx 7221fcf5ef2aSThomas Huth " PVR " TARGET_FMT_lx " VRSAVE " TARGET_FMT_lx "\n", 7222fcf5ef2aSThomas Huth env->spr[SPR_SRR0], env->spr[SPR_SRR1], 7223fcf5ef2aSThomas Huth env->spr[SPR_PVR], env->spr[SPR_VRSAVE]); 7224fcf5ef2aSThomas Huth 7225fcf5ef2aSThomas Huth cpu_fprintf(f, "SPRG0 " TARGET_FMT_lx " SPRG1 " TARGET_FMT_lx 7226fcf5ef2aSThomas Huth " SPRG2 " TARGET_FMT_lx " SPRG3 " TARGET_FMT_lx "\n", 7227fcf5ef2aSThomas Huth env->spr[SPR_SPRG0], env->spr[SPR_SPRG1], 7228fcf5ef2aSThomas Huth env->spr[SPR_SPRG2], env->spr[SPR_SPRG3]); 7229fcf5ef2aSThomas Huth 7230fcf5ef2aSThomas Huth cpu_fprintf(f, "SPRG4 " TARGET_FMT_lx " SPRG5 " TARGET_FMT_lx 7231fcf5ef2aSThomas Huth " SPRG6 " TARGET_FMT_lx " SPRG7 " TARGET_FMT_lx "\n", 7232fcf5ef2aSThomas Huth env->spr[SPR_SPRG4], env->spr[SPR_SPRG5], 7233fcf5ef2aSThomas Huth env->spr[SPR_SPRG6], env->spr[SPR_SPRG7]); 7234fcf5ef2aSThomas Huth 7235fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7236fcf5ef2aSThomas Huth if (env->excp_model == POWERPC_EXCP_POWER7 || 7237fcf5ef2aSThomas Huth env->excp_model == POWERPC_EXCP_POWER8) { 7238fcf5ef2aSThomas Huth cpu_fprintf(f, "HSRR0 " TARGET_FMT_lx " HSRR1 " TARGET_FMT_lx "\n", 7239fcf5ef2aSThomas Huth env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]); 7240fcf5ef2aSThomas Huth } 7241fcf5ef2aSThomas Huth #endif 7242fcf5ef2aSThomas Huth if (env->excp_model == POWERPC_EXCP_BOOKE) { 7243fcf5ef2aSThomas Huth cpu_fprintf(f, "CSRR0 " TARGET_FMT_lx " CSRR1 " TARGET_FMT_lx 7244fcf5ef2aSThomas Huth " MCSRR0 " TARGET_FMT_lx " MCSRR1 " TARGET_FMT_lx "\n", 7245fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1], 7246fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]); 7247fcf5ef2aSThomas Huth 7248fcf5ef2aSThomas Huth cpu_fprintf(f, " TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx 7249fcf5ef2aSThomas Huth " ESR " TARGET_FMT_lx " DEAR " TARGET_FMT_lx "\n", 7250fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_TCR], env->spr[SPR_BOOKE_TSR], 7251fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_ESR], env->spr[SPR_BOOKE_DEAR]); 7252fcf5ef2aSThomas Huth 7253fcf5ef2aSThomas Huth cpu_fprintf(f, " PIR " TARGET_FMT_lx " DECAR " TARGET_FMT_lx 7254fcf5ef2aSThomas Huth " IVPR " TARGET_FMT_lx " EPCR " TARGET_FMT_lx "\n", 7255fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_PIR], env->spr[SPR_BOOKE_DECAR], 7256fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_IVPR], env->spr[SPR_BOOKE_EPCR]); 7257fcf5ef2aSThomas Huth 7258fcf5ef2aSThomas Huth cpu_fprintf(f, " MCSR " TARGET_FMT_lx " SPRG8 " TARGET_FMT_lx 7259fcf5ef2aSThomas Huth " EPR " TARGET_FMT_lx "\n", 7260fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MCSR], env->spr[SPR_BOOKE_SPRG8], 7261fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_EPR]); 7262fcf5ef2aSThomas Huth 7263fcf5ef2aSThomas Huth /* FSL-specific */ 7264fcf5ef2aSThomas Huth cpu_fprintf(f, " MCAR " TARGET_FMT_lx " PID1 " TARGET_FMT_lx 7265fcf5ef2aSThomas Huth " PID2 " TARGET_FMT_lx " SVR " TARGET_FMT_lx "\n", 7266fcf5ef2aSThomas Huth env->spr[SPR_Exxx_MCAR], env->spr[SPR_BOOKE_PID1], 7267fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_PID2], env->spr[SPR_E500_SVR]); 7268fcf5ef2aSThomas Huth 7269fcf5ef2aSThomas Huth /* 7270fcf5ef2aSThomas Huth * IVORs are left out as they are large and do not change often -- 7271fcf5ef2aSThomas Huth * they can be read with "p $ivor0", "p $ivor1", etc. 7272fcf5ef2aSThomas Huth */ 7273fcf5ef2aSThomas Huth } 7274fcf5ef2aSThomas Huth 7275fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7276fcf5ef2aSThomas Huth if (env->flags & POWERPC_FLAG_CFAR) { 7277fcf5ef2aSThomas Huth cpu_fprintf(f, " CFAR " TARGET_FMT_lx"\n", env->cfar); 7278fcf5ef2aSThomas Huth } 7279fcf5ef2aSThomas Huth #endif 7280fcf5ef2aSThomas Huth 7281d801a61eSSuraj Jitindar Singh if (env->spr_cb[SPR_LPCR].name) 7282d801a61eSSuraj Jitindar Singh cpu_fprintf(f, " LPCR " TARGET_FMT_lx "\n", env->spr[SPR_LPCR]); 7283d801a61eSSuraj Jitindar Singh 72840941d728SDavid Gibson switch (env->mmu_model) { 7285fcf5ef2aSThomas Huth case POWERPC_MMU_32B: 7286fcf5ef2aSThomas Huth case POWERPC_MMU_601: 7287fcf5ef2aSThomas Huth case POWERPC_MMU_SOFT_6xx: 7288fcf5ef2aSThomas Huth case POWERPC_MMU_SOFT_74xx: 7289fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 72900941d728SDavid Gibson case POWERPC_MMU_64B: 72910941d728SDavid Gibson case POWERPC_MMU_2_03: 72920941d728SDavid Gibson case POWERPC_MMU_2_06: 72930941d728SDavid Gibson case POWERPC_MMU_2_07: 72940941d728SDavid Gibson case POWERPC_MMU_3_00: 7295fcf5ef2aSThomas Huth #endif 72964f4f28ffSSuraj Jitindar Singh if (env->spr_cb[SPR_SDR1].name) { /* SDR1 Exists */ 72974f4f28ffSSuraj Jitindar Singh cpu_fprintf(f, " SDR1 " TARGET_FMT_lx " ", env->spr[SPR_SDR1]); 72984f4f28ffSSuraj Jitindar Singh } 72994a7518e0SCédric Le Goater if (env->spr_cb[SPR_PTCR].name) { /* PTCR Exists */ 73004a7518e0SCédric Le Goater cpu_fprintf(f, " PTCR " TARGET_FMT_lx " ", env->spr[SPR_PTCR]); 73014a7518e0SCédric Le Goater } 73024f4f28ffSSuraj Jitindar Singh cpu_fprintf(f, " DAR " TARGET_FMT_lx " DSISR " TARGET_FMT_lx "\n", 7303fcf5ef2aSThomas Huth env->spr[SPR_DAR], env->spr[SPR_DSISR]); 7304fcf5ef2aSThomas Huth break; 7305fcf5ef2aSThomas Huth case POWERPC_MMU_BOOKE206: 7306fcf5ef2aSThomas Huth cpu_fprintf(f, " MAS0 " TARGET_FMT_lx " MAS1 " TARGET_FMT_lx 7307fcf5ef2aSThomas Huth " MAS2 " TARGET_FMT_lx " MAS3 " TARGET_FMT_lx "\n", 7308fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MAS0], env->spr[SPR_BOOKE_MAS1], 7309fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MAS2], env->spr[SPR_BOOKE_MAS3]); 7310fcf5ef2aSThomas Huth 7311fcf5ef2aSThomas Huth cpu_fprintf(f, " MAS4 " TARGET_FMT_lx " MAS6 " TARGET_FMT_lx 7312fcf5ef2aSThomas Huth " MAS7 " TARGET_FMT_lx " PID " TARGET_FMT_lx "\n", 7313fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MAS4], env->spr[SPR_BOOKE_MAS6], 7314fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_MAS7], env->spr[SPR_BOOKE_PID]); 7315fcf5ef2aSThomas Huth 7316fcf5ef2aSThomas Huth cpu_fprintf(f, "MMUCFG " TARGET_FMT_lx " TLB0CFG " TARGET_FMT_lx 7317fcf5ef2aSThomas Huth " TLB1CFG " TARGET_FMT_lx "\n", 7318fcf5ef2aSThomas Huth env->spr[SPR_MMUCFG], env->spr[SPR_BOOKE_TLB0CFG], 7319fcf5ef2aSThomas Huth env->spr[SPR_BOOKE_TLB1CFG]); 7320fcf5ef2aSThomas Huth break; 7321fcf5ef2aSThomas Huth default: 7322fcf5ef2aSThomas Huth break; 7323fcf5ef2aSThomas Huth } 7324fcf5ef2aSThomas Huth #endif 7325fcf5ef2aSThomas Huth 7326fcf5ef2aSThomas Huth #undef RGPL 7327fcf5ef2aSThomas Huth #undef RFPL 7328fcf5ef2aSThomas Huth } 7329fcf5ef2aSThomas Huth 7330fcf5ef2aSThomas Huth void ppc_cpu_dump_statistics(CPUState *cs, FILE*f, 7331fcf5ef2aSThomas Huth fprintf_function cpu_fprintf, int flags) 7332fcf5ef2aSThomas Huth { 7333fcf5ef2aSThomas Huth #if defined(DO_PPC_STATISTICS) 7334fcf5ef2aSThomas Huth PowerPCCPU *cpu = POWERPC_CPU(cs); 7335fcf5ef2aSThomas Huth opc_handler_t **t1, **t2, **t3, *handler; 7336fcf5ef2aSThomas Huth int op1, op2, op3; 7337fcf5ef2aSThomas Huth 7338fcf5ef2aSThomas Huth t1 = cpu->env.opcodes; 7339fcf5ef2aSThomas Huth for (op1 = 0; op1 < 64; op1++) { 7340fcf5ef2aSThomas Huth handler = t1[op1]; 7341fcf5ef2aSThomas Huth if (is_indirect_opcode(handler)) { 7342fcf5ef2aSThomas Huth t2 = ind_table(handler); 7343fcf5ef2aSThomas Huth for (op2 = 0; op2 < 32; op2++) { 7344fcf5ef2aSThomas Huth handler = t2[op2]; 7345fcf5ef2aSThomas Huth if (is_indirect_opcode(handler)) { 7346fcf5ef2aSThomas Huth t3 = ind_table(handler); 7347fcf5ef2aSThomas Huth for (op3 = 0; op3 < 32; op3++) { 7348fcf5ef2aSThomas Huth handler = t3[op3]; 7349fcf5ef2aSThomas Huth if (handler->count == 0) 7350fcf5ef2aSThomas Huth continue; 7351fcf5ef2aSThomas Huth cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: " 7352fcf5ef2aSThomas Huth "%016" PRIx64 " %" PRId64 "\n", 7353fcf5ef2aSThomas Huth op1, op2, op3, op1, (op3 << 5) | op2, 7354fcf5ef2aSThomas Huth handler->oname, 7355fcf5ef2aSThomas Huth handler->count, handler->count); 7356fcf5ef2aSThomas Huth } 7357fcf5ef2aSThomas Huth } else { 7358fcf5ef2aSThomas Huth if (handler->count == 0) 7359fcf5ef2aSThomas Huth continue; 7360fcf5ef2aSThomas Huth cpu_fprintf(f, "%02x %02x (%02x %04d) %16s: " 7361fcf5ef2aSThomas Huth "%016" PRIx64 " %" PRId64 "\n", 7362fcf5ef2aSThomas Huth op1, op2, op1, op2, handler->oname, 7363fcf5ef2aSThomas Huth handler->count, handler->count); 7364fcf5ef2aSThomas Huth } 7365fcf5ef2aSThomas Huth } 7366fcf5ef2aSThomas Huth } else { 7367fcf5ef2aSThomas Huth if (handler->count == 0) 7368fcf5ef2aSThomas Huth continue; 7369fcf5ef2aSThomas Huth cpu_fprintf(f, "%02x (%02x ) %16s: %016" PRIx64 7370fcf5ef2aSThomas Huth " %" PRId64 "\n", 7371fcf5ef2aSThomas Huth op1, op1, handler->oname, 7372fcf5ef2aSThomas Huth handler->count, handler->count); 7373fcf5ef2aSThomas Huth } 7374fcf5ef2aSThomas Huth } 7375fcf5ef2aSThomas Huth #endif 7376fcf5ef2aSThomas Huth } 7377fcf5ef2aSThomas Huth 7378b542683dSEmilio G. Cota static void ppc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 7379fcf5ef2aSThomas Huth { 7380b0c2d521SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 73819c489ea6SLluís Vilanova CPUPPCState *env = cs->env_ptr; 7382b0c2d521SEmilio G. Cota int bound; 7383fcf5ef2aSThomas Huth 7384b0c2d521SEmilio G. Cota ctx->exception = POWERPC_EXCP_NONE; 7385b0c2d521SEmilio G. Cota ctx->spr_cb = env->spr_cb; 7386b0c2d521SEmilio G. Cota ctx->pr = msr_pr; 7387b0c2d521SEmilio G. Cota ctx->mem_idx = env->dmmu_idx; 7388b0c2d521SEmilio G. Cota ctx->dr = msr_dr; 7389fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 7390b0c2d521SEmilio G. Cota ctx->hv = msr_hv || !env->has_hv_mode; 7391fcf5ef2aSThomas Huth #endif 7392b0c2d521SEmilio G. Cota ctx->insns_flags = env->insns_flags; 7393b0c2d521SEmilio G. Cota ctx->insns_flags2 = env->insns_flags2; 7394b0c2d521SEmilio G. Cota ctx->access_type = -1; 7395b0c2d521SEmilio G. Cota ctx->need_access_type = !(env->mmu_model & POWERPC_MMU_64B); 7396b0c2d521SEmilio G. Cota ctx->le_mode = !!(env->hflags & (1 << MSR_LE)); 7397b0c2d521SEmilio G. Cota ctx->default_tcg_memop_mask = ctx->le_mode ? MO_LE : MO_BE; 7398fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7399b0c2d521SEmilio G. Cota ctx->sf_mode = msr_is_64bit(env, env->msr); 7400b0c2d521SEmilio G. Cota ctx->has_cfar = !!(env->flags & POWERPC_FLAG_CFAR); 7401fcf5ef2aSThomas Huth #endif 7402e69ba2b4SDavid Gibson ctx->lazy_tlb_flush = env->mmu_model == POWERPC_MMU_32B 7403e69ba2b4SDavid Gibson || env->mmu_model == POWERPC_MMU_601 7404e69ba2b4SDavid Gibson || (env->mmu_model & POWERPC_MMU_64B); 7405fcf5ef2aSThomas Huth 7406b0c2d521SEmilio G. Cota ctx->fpu_enabled = !!msr_fp; 7407fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_SPE) && msr_spe) 7408b0c2d521SEmilio G. Cota ctx->spe_enabled = !!msr_spe; 7409fcf5ef2aSThomas Huth else 7410b0c2d521SEmilio G. Cota ctx->spe_enabled = false; 7411fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_VRE) && msr_vr) 7412b0c2d521SEmilio G. Cota ctx->altivec_enabled = !!msr_vr; 7413fcf5ef2aSThomas Huth else 7414b0c2d521SEmilio G. Cota ctx->altivec_enabled = false; 7415fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_VSX) && msr_vsx) { 7416b0c2d521SEmilio G. Cota ctx->vsx_enabled = !!msr_vsx; 7417fcf5ef2aSThomas Huth } else { 7418b0c2d521SEmilio G. Cota ctx->vsx_enabled = false; 7419fcf5ef2aSThomas Huth } 7420fcf5ef2aSThomas Huth #if defined(TARGET_PPC64) 7421fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_TM) && msr_tm) { 7422b0c2d521SEmilio G. Cota ctx->tm_enabled = !!msr_tm; 7423fcf5ef2aSThomas Huth } else { 7424b0c2d521SEmilio G. Cota ctx->tm_enabled = false; 7425fcf5ef2aSThomas Huth } 7426fcf5ef2aSThomas Huth #endif 7427b0c2d521SEmilio G. Cota ctx->gtse = !!(env->spr[SPR_LPCR] & LPCR_GTSE); 7428fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_SE) && msr_se) 7429b0c2d521SEmilio G. Cota ctx->singlestep_enabled = CPU_SINGLE_STEP; 7430fcf5ef2aSThomas Huth else 7431b0c2d521SEmilio G. Cota ctx->singlestep_enabled = 0; 7432fcf5ef2aSThomas Huth if ((env->flags & POWERPC_FLAG_BE) && msr_be) 7433b0c2d521SEmilio G. Cota ctx->singlestep_enabled |= CPU_BRANCH_STEP; 7434b0c2d521SEmilio G. Cota if (unlikely(ctx->base.singlestep_enabled)) { 7435b0c2d521SEmilio G. Cota ctx->singlestep_enabled |= GDBSTUB_SINGLE_STEP; 7436fcf5ef2aSThomas Huth } 7437fcf5ef2aSThomas Huth #if defined (DO_SINGLE_STEP) && 0 7438fcf5ef2aSThomas Huth /* Single step trace mode */ 7439fcf5ef2aSThomas Huth msr_se = 1; 7440fcf5ef2aSThomas Huth #endif 7441b0c2d521SEmilio G. Cota 7442b0c2d521SEmilio G. Cota bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 7443b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 7444fcf5ef2aSThomas Huth } 7445fcf5ef2aSThomas Huth 7446b0c2d521SEmilio G. Cota static void ppc_tr_tb_start(DisasContextBase *db, CPUState *cs) 7447b0c2d521SEmilio G. Cota { 7448b0c2d521SEmilio G. Cota } 7449fcf5ef2aSThomas Huth 7450b0c2d521SEmilio G. Cota static void ppc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 7451b0c2d521SEmilio G. Cota { 7452b0c2d521SEmilio G. Cota tcg_gen_insn_start(dcbase->pc_next); 7453b0c2d521SEmilio G. Cota } 7454b0c2d521SEmilio G. Cota 7455b0c2d521SEmilio G. Cota static bool ppc_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 7456b0c2d521SEmilio G. Cota const CPUBreakpoint *bp) 7457b0c2d521SEmilio G. Cota { 7458b0c2d521SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 7459b0c2d521SEmilio G. Cota 7460b0c2d521SEmilio G. Cota gen_debug_exception(ctx); 7461fcf5ef2aSThomas Huth /* The address covered by the breakpoint must be included in 7462fcf5ef2aSThomas Huth [tb->pc, tb->pc + tb->size) in order to for it to be 7463fcf5ef2aSThomas Huth properly cleared -- thus we increment the PC here so that 7464fcf5ef2aSThomas Huth the logic setting tb->size below does the right thing. */ 7465b0c2d521SEmilio G. Cota ctx->base.pc_next += 4; 7466b0c2d521SEmilio G. Cota return true; 7467fcf5ef2aSThomas Huth } 7468fcf5ef2aSThomas Huth 7469b0c2d521SEmilio G. Cota static void ppc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 7470b0c2d521SEmilio G. Cota { 7471b0c2d521SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 7472b0c2d521SEmilio G. Cota CPUPPCState *env = cs->env_ptr; 7473b0c2d521SEmilio G. Cota opc_handler_t **table, *handler; 7474b0c2d521SEmilio G. Cota 7475fcf5ef2aSThomas Huth LOG_DISAS("----------------\n"); 7476fcf5ef2aSThomas Huth LOG_DISAS("nip=" TARGET_FMT_lx " super=%d ir=%d\n", 7477b0c2d521SEmilio G. Cota ctx->base.pc_next, ctx->mem_idx, (int)msr_ir); 7478b0c2d521SEmilio G. Cota 7479b0c2d521SEmilio G. Cota if (unlikely(need_byteswap(ctx))) { 7480b0c2d521SEmilio G. Cota ctx->opcode = bswap32(cpu_ldl_code(env, ctx->base.pc_next)); 7481fcf5ef2aSThomas Huth } else { 7482b0c2d521SEmilio G. Cota ctx->opcode = cpu_ldl_code(env, ctx->base.pc_next); 7483fcf5ef2aSThomas Huth } 7484fcf5ef2aSThomas Huth LOG_DISAS("translate opcode %08x (%02x %02x %02x %02x) (%s)\n", 7485b0c2d521SEmilio G. Cota ctx->opcode, opc1(ctx->opcode), opc2(ctx->opcode), 7486b0c2d521SEmilio G. Cota opc3(ctx->opcode), opc4(ctx->opcode), 7487b0c2d521SEmilio G. Cota ctx->le_mode ? "little" : "big"); 7488b0c2d521SEmilio G. Cota ctx->base.pc_next += 4; 7489fcf5ef2aSThomas Huth table = env->opcodes; 7490b0c2d521SEmilio G. Cota handler = table[opc1(ctx->opcode)]; 7491fcf5ef2aSThomas Huth if (is_indirect_opcode(handler)) { 7492fcf5ef2aSThomas Huth table = ind_table(handler); 7493b0c2d521SEmilio G. Cota handler = table[opc2(ctx->opcode)]; 7494fcf5ef2aSThomas Huth if (is_indirect_opcode(handler)) { 7495fcf5ef2aSThomas Huth table = ind_table(handler); 7496b0c2d521SEmilio G. Cota handler = table[opc3(ctx->opcode)]; 7497fcf5ef2aSThomas Huth if (is_indirect_opcode(handler)) { 7498fcf5ef2aSThomas Huth table = ind_table(handler); 7499b0c2d521SEmilio G. Cota handler = table[opc4(ctx->opcode)]; 7500fcf5ef2aSThomas Huth } 7501fcf5ef2aSThomas Huth } 7502fcf5ef2aSThomas Huth } 7503fcf5ef2aSThomas Huth /* Is opcode *REALLY* valid ? */ 7504fcf5ef2aSThomas Huth if (unlikely(handler->handler == &gen_invalid)) { 7505fcf5ef2aSThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "invalid/unsupported opcode: " 7506fcf5ef2aSThomas Huth "%02x - %02x - %02x - %02x (%08x) " 7507fcf5ef2aSThomas Huth TARGET_FMT_lx " %d\n", 7508b0c2d521SEmilio G. Cota opc1(ctx->opcode), opc2(ctx->opcode), 7509b0c2d521SEmilio G. Cota opc3(ctx->opcode), opc4(ctx->opcode), 7510b0c2d521SEmilio G. Cota ctx->opcode, ctx->base.pc_next - 4, (int)msr_ir); 7511fcf5ef2aSThomas Huth } else { 7512fcf5ef2aSThomas Huth uint32_t inval; 7513fcf5ef2aSThomas Huth 7514b0c2d521SEmilio G. Cota if (unlikely(handler->type & (PPC_SPE | PPC_SPE_SINGLE | PPC_SPE_DOUBLE) 7515b0c2d521SEmilio G. Cota && Rc(ctx->opcode))) { 7516fcf5ef2aSThomas Huth inval = handler->inval2; 7517fcf5ef2aSThomas Huth } else { 7518fcf5ef2aSThomas Huth inval = handler->inval1; 7519fcf5ef2aSThomas Huth } 7520fcf5ef2aSThomas Huth 7521b0c2d521SEmilio G. Cota if (unlikely((ctx->opcode & inval) != 0)) { 7522fcf5ef2aSThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "invalid bits: %08x for opcode: " 7523fcf5ef2aSThomas Huth "%02x - %02x - %02x - %02x (%08x) " 7524b0c2d521SEmilio G. Cota TARGET_FMT_lx "\n", ctx->opcode & inval, 7525b0c2d521SEmilio G. Cota opc1(ctx->opcode), opc2(ctx->opcode), 7526b0c2d521SEmilio G. Cota opc3(ctx->opcode), opc4(ctx->opcode), 7527b0c2d521SEmilio G. Cota ctx->opcode, ctx->base.pc_next - 4); 7528b0c2d521SEmilio G. Cota gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL); 7529b0c2d521SEmilio G. Cota ctx->base.is_jmp = DISAS_NORETURN; 7530b0c2d521SEmilio G. Cota return; 7531fcf5ef2aSThomas Huth } 7532fcf5ef2aSThomas Huth } 7533b0c2d521SEmilio G. Cota (*(handler->handler))(ctx); 7534fcf5ef2aSThomas Huth #if defined(DO_PPC_STATISTICS) 7535fcf5ef2aSThomas Huth handler->count++; 7536fcf5ef2aSThomas Huth #endif 7537fcf5ef2aSThomas Huth /* Check trace mode exceptions */ 7538b0c2d521SEmilio G. Cota if (unlikely(ctx->singlestep_enabled & CPU_SINGLE_STEP && 7539b0c2d521SEmilio G. Cota (ctx->base.pc_next <= 0x100 || ctx->base.pc_next > 0xF00) && 7540b0c2d521SEmilio G. Cota ctx->exception != POWERPC_SYSCALL && 7541b0c2d521SEmilio G. Cota ctx->exception != POWERPC_EXCP_TRAP && 7542b0c2d521SEmilio G. Cota ctx->exception != POWERPC_EXCP_BRANCH)) { 7543b0c2d521SEmilio G. Cota gen_exception_nip(ctx, POWERPC_EXCP_TRACE, ctx->base.pc_next); 7544fcf5ef2aSThomas Huth } 7545b0c2d521SEmilio G. Cota 7546fcf5ef2aSThomas Huth if (tcg_check_temp_count()) { 7547b0c2d521SEmilio G. Cota qemu_log("Opcode %02x %02x %02x %02x (%08x) leaked " 7548b0c2d521SEmilio G. Cota "temporaries\n", opc1(ctx->opcode), opc2(ctx->opcode), 7549b0c2d521SEmilio G. Cota opc3(ctx->opcode), opc4(ctx->opcode), ctx->opcode); 7550fcf5ef2aSThomas Huth } 7551b0c2d521SEmilio G. Cota 7552b0c2d521SEmilio G. Cota ctx->base.is_jmp = ctx->exception == POWERPC_EXCP_NONE ? 7553b0c2d521SEmilio G. Cota DISAS_NEXT : DISAS_NORETURN; 7554fcf5ef2aSThomas Huth } 7555b0c2d521SEmilio G. Cota 7556b0c2d521SEmilio G. Cota static void ppc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 7557b0c2d521SEmilio G. Cota { 7558b0c2d521SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base); 7559b0c2d521SEmilio G. Cota 7560b0c2d521SEmilio G. Cota if (ctx->exception == POWERPC_EXCP_NONE) { 7561b0c2d521SEmilio G. Cota gen_goto_tb(ctx, 0, ctx->base.pc_next); 7562b0c2d521SEmilio G. Cota } else if (ctx->exception != POWERPC_EXCP_BRANCH) { 7563b0c2d521SEmilio G. Cota if (unlikely(ctx->base.singlestep_enabled)) { 7564b0c2d521SEmilio G. Cota gen_debug_exception(ctx); 7565fcf5ef2aSThomas Huth } 7566fcf5ef2aSThomas Huth /* Generate the return instruction */ 756707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 7568fcf5ef2aSThomas Huth } 7569fcf5ef2aSThomas Huth } 7570b0c2d521SEmilio G. Cota 7571b0c2d521SEmilio G. Cota static void ppc_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 7572b0c2d521SEmilio G. Cota { 7573b0c2d521SEmilio G. Cota qemu_log("IN: %s\n", lookup_symbol(dcbase->pc_first)); 7574b0c2d521SEmilio G. Cota log_target_disas(cs, dcbase->pc_first, dcbase->tb->size); 7575b0c2d521SEmilio G. Cota } 7576b0c2d521SEmilio G. Cota 7577b0c2d521SEmilio G. Cota static const TranslatorOps ppc_tr_ops = { 7578b0c2d521SEmilio G. Cota .init_disas_context = ppc_tr_init_disas_context, 7579b0c2d521SEmilio G. Cota .tb_start = ppc_tr_tb_start, 7580b0c2d521SEmilio G. Cota .insn_start = ppc_tr_insn_start, 7581b0c2d521SEmilio G. Cota .breakpoint_check = ppc_tr_breakpoint_check, 7582b0c2d521SEmilio G. Cota .translate_insn = ppc_tr_translate_insn, 7583b0c2d521SEmilio G. Cota .tb_stop = ppc_tr_tb_stop, 7584b0c2d521SEmilio G. Cota .disas_log = ppc_tr_disas_log, 7585b0c2d521SEmilio G. Cota }; 7586b0c2d521SEmilio G. Cota 7587b0c2d521SEmilio G. Cota void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 7588b0c2d521SEmilio G. Cota { 7589b0c2d521SEmilio G. Cota DisasContext ctx; 7590b0c2d521SEmilio G. Cota 7591b0c2d521SEmilio G. Cota translator_loop(&ppc_tr_ops, &ctx.base, cs, tb); 7592fcf5ef2aSThomas Huth } 7593fcf5ef2aSThomas Huth 7594fcf5ef2aSThomas Huth void restore_state_to_opc(CPUPPCState *env, TranslationBlock *tb, 7595fcf5ef2aSThomas Huth target_ulong *data) 7596fcf5ef2aSThomas Huth { 7597fcf5ef2aSThomas Huth env->nip = data[0]; 7598fcf5ef2aSThomas Huth } 7599