xref: /openbmc/qemu/target/mips/tcg/tx79_translate.c (revision 82fbf9fc)
1a2b0a27dSPhilippe Mathieu-Daudé /*
2a2b0a27dSPhilippe Mathieu-Daudé  * Toshiba TX79-specific instructions translation routines
3a2b0a27dSPhilippe Mathieu-Daudé  *
4a2b0a27dSPhilippe Mathieu-Daudé  *  Copyright (c) 2018 Fredrik Noring
52d4ab117SPhilippe Mathieu-Daudé  *  Copyright (c) 2021 Philippe Mathieu-Daudé
6a2b0a27dSPhilippe Mathieu-Daudé  *
7a2b0a27dSPhilippe Mathieu-Daudé  * SPDX-License-Identifier: GPL-2.0-or-later
8a2b0a27dSPhilippe Mathieu-Daudé  */
9a2b0a27dSPhilippe Mathieu-Daudé 
10a2b0a27dSPhilippe Mathieu-Daudé #include "qemu/osdep.h"
11a2b0a27dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
12709324dcSPhilippe Mathieu-Daudé #include "tcg/tcg-op-gvec.h"
13a2b0a27dSPhilippe Mathieu-Daudé #include "exec/helper-gen.h"
14a2b0a27dSPhilippe Mathieu-Daudé #include "translate.h"
15a2b0a27dSPhilippe Mathieu-Daudé 
16a2b0a27dSPhilippe Mathieu-Daudé /* Include the auto-generated decoder.  */
17a2b0a27dSPhilippe Mathieu-Daudé #include "decode-tx79.c.inc"
18a2b0a27dSPhilippe Mathieu-Daudé 
19a2b0a27dSPhilippe Mathieu-Daudé /*
20a2b0a27dSPhilippe Mathieu-Daudé  *     Overview of the TX79-specific instruction set
21a2b0a27dSPhilippe Mathieu-Daudé  *     =============================================
22a2b0a27dSPhilippe Mathieu-Daudé  *
23a2b0a27dSPhilippe Mathieu-Daudé  * The R5900 and the C790 have 128-bit wide GPRs, where the upper 64 bits
24a2b0a27dSPhilippe Mathieu-Daudé  * are only used by the specific quadword (128-bit) LQ/SQ load/store
25a2b0a27dSPhilippe Mathieu-Daudé  * instructions and certain multimedia instructions (MMIs). These MMIs
26a2b0a27dSPhilippe Mathieu-Daudé  * configure the 128-bit data path as two 64-bit, four 32-bit, eight 16-bit
27a2b0a27dSPhilippe Mathieu-Daudé  * or sixteen 8-bit paths.
28a2b0a27dSPhilippe Mathieu-Daudé  *
29a2b0a27dSPhilippe Mathieu-Daudé  * Reference:
30a2b0a27dSPhilippe Mathieu-Daudé  *
31a2b0a27dSPhilippe Mathieu-Daudé  * The Toshiba TX System RISC TX79 Core Architecture manual,
32a2b0a27dSPhilippe Mathieu-Daudé  * https://wiki.qemu.org/File:C790.pdf
33a2b0a27dSPhilippe Mathieu-Daudé  */
34a2b0a27dSPhilippe Mathieu-Daudé 
35a2b0a27dSPhilippe Mathieu-Daudé bool decode_ext_tx79(DisasContext *ctx, uint32_t insn)
36a2b0a27dSPhilippe Mathieu-Daudé {
37a2b0a27dSPhilippe Mathieu-Daudé     if (TARGET_LONG_BITS == 64 && decode_tx79(ctx, insn)) {
38a2b0a27dSPhilippe Mathieu-Daudé         return true;
39a2b0a27dSPhilippe Mathieu-Daudé     }
40a2b0a27dSPhilippe Mathieu-Daudé     return false;
41a2b0a27dSPhilippe Mathieu-Daudé }
42a2b0a27dSPhilippe Mathieu-Daudé 
43a2b0a27dSPhilippe Mathieu-Daudé /*
44a2b0a27dSPhilippe Mathieu-Daudé  *     Three-Operand Multiply and Multiply-Add (4 instructions)
45a2b0a27dSPhilippe Mathieu-Daudé  *     --------------------------------------------------------
46a2b0a27dSPhilippe Mathieu-Daudé  * MADD    [rd,] rs, rt      Multiply/Add
47a2b0a27dSPhilippe Mathieu-Daudé  * MADDU   [rd,] rs, rt      Multiply/Add Unsigned
48a2b0a27dSPhilippe Mathieu-Daudé  * MULT    [rd,] rs, rt      Multiply (3-operand)
49a2b0a27dSPhilippe Mathieu-Daudé  * MULTU   [rd,] rs, rt      Multiply Unsigned (3-operand)
50a2b0a27dSPhilippe Mathieu-Daudé  */
51a2b0a27dSPhilippe Mathieu-Daudé 
52a2b0a27dSPhilippe Mathieu-Daudé /*
53a2b0a27dSPhilippe Mathieu-Daudé  *     Multiply Instructions for Pipeline 1 (10 instructions)
54a2b0a27dSPhilippe Mathieu-Daudé  *     ------------------------------------------------------
55a2b0a27dSPhilippe Mathieu-Daudé  * MULT1   [rd,] rs, rt      Multiply Pipeline 1
56a2b0a27dSPhilippe Mathieu-Daudé  * MULTU1  [rd,] rs, rt      Multiply Unsigned Pipeline 1
57a2b0a27dSPhilippe Mathieu-Daudé  * DIV1    rs, rt            Divide Pipeline 1
58a2b0a27dSPhilippe Mathieu-Daudé  * DIVU1   rs, rt            Divide Unsigned Pipeline 1
59a2b0a27dSPhilippe Mathieu-Daudé  * MADD1   [rd,] rs, rt      Multiply-Add Pipeline 1
60a2b0a27dSPhilippe Mathieu-Daudé  * MADDU1  [rd,] rs, rt      Multiply-Add Unsigned Pipeline 1
61a2b0a27dSPhilippe Mathieu-Daudé  * MFHI1   rd                Move From HI1 Register
62a2b0a27dSPhilippe Mathieu-Daudé  * MFLO1   rd                Move From LO1 Register
63a2b0a27dSPhilippe Mathieu-Daudé  * MTHI1   rs                Move To HI1 Register
64a2b0a27dSPhilippe Mathieu-Daudé  * MTLO1   rs                Move To LO1 Register
65a2b0a27dSPhilippe Mathieu-Daudé  */
66a2b0a27dSPhilippe Mathieu-Daudé 
67a2b0a27dSPhilippe Mathieu-Daudé static bool trans_MFHI1(DisasContext *ctx, arg_rtype *a)
68a2b0a27dSPhilippe Mathieu-Daudé {
69a2b0a27dSPhilippe Mathieu-Daudé     gen_store_gpr(cpu_HI[1], a->rd);
70a2b0a27dSPhilippe Mathieu-Daudé 
71a2b0a27dSPhilippe Mathieu-Daudé     return true;
72a2b0a27dSPhilippe Mathieu-Daudé }
73a2b0a27dSPhilippe Mathieu-Daudé 
74a2b0a27dSPhilippe Mathieu-Daudé static bool trans_MFLO1(DisasContext *ctx, arg_rtype *a)
75a2b0a27dSPhilippe Mathieu-Daudé {
76a2b0a27dSPhilippe Mathieu-Daudé     gen_store_gpr(cpu_LO[1], a->rd);
77a2b0a27dSPhilippe Mathieu-Daudé 
78a2b0a27dSPhilippe Mathieu-Daudé     return true;
79a2b0a27dSPhilippe Mathieu-Daudé }
80a2b0a27dSPhilippe Mathieu-Daudé 
81a2b0a27dSPhilippe Mathieu-Daudé static bool trans_MTHI1(DisasContext *ctx, arg_rtype *a)
82a2b0a27dSPhilippe Mathieu-Daudé {
83a2b0a27dSPhilippe Mathieu-Daudé     gen_load_gpr(cpu_HI[1], a->rs);
84a2b0a27dSPhilippe Mathieu-Daudé 
85a2b0a27dSPhilippe Mathieu-Daudé     return true;
86a2b0a27dSPhilippe Mathieu-Daudé }
87a2b0a27dSPhilippe Mathieu-Daudé 
88a2b0a27dSPhilippe Mathieu-Daudé static bool trans_MTLO1(DisasContext *ctx, arg_rtype *a)
89a2b0a27dSPhilippe Mathieu-Daudé {
90a2b0a27dSPhilippe Mathieu-Daudé     gen_load_gpr(cpu_LO[1], a->rs);
91a2b0a27dSPhilippe Mathieu-Daudé 
92a2b0a27dSPhilippe Mathieu-Daudé     return true;
93a2b0a27dSPhilippe Mathieu-Daudé }
94a2b0a27dSPhilippe Mathieu-Daudé 
95a2b0a27dSPhilippe Mathieu-Daudé /*
96a2b0a27dSPhilippe Mathieu-Daudé  *     Arithmetic (19 instructions)
97a2b0a27dSPhilippe Mathieu-Daudé  *     ----------------------------
98a2b0a27dSPhilippe Mathieu-Daudé  * PADDB   rd, rs, rt        Parallel Add Byte
99a2b0a27dSPhilippe Mathieu-Daudé  * PSUBB   rd, rs, rt        Parallel Subtract Byte
100a2b0a27dSPhilippe Mathieu-Daudé  * PADDH   rd, rs, rt        Parallel Add Halfword
101a2b0a27dSPhilippe Mathieu-Daudé  * PSUBH   rd, rs, rt        Parallel Subtract Halfword
102a2b0a27dSPhilippe Mathieu-Daudé  * PADDW   rd, rs, rt        Parallel Add Word
103a2b0a27dSPhilippe Mathieu-Daudé  * PSUBW   rd, rs, rt        Parallel Subtract Word
104a2b0a27dSPhilippe Mathieu-Daudé  * PADSBH  rd, rs, rt        Parallel Add/Subtract Halfword
105a2b0a27dSPhilippe Mathieu-Daudé  * PADDSB  rd, rs, rt        Parallel Add with Signed Saturation Byte
106a2b0a27dSPhilippe Mathieu-Daudé  * PSUBSB  rd, rs, rt        Parallel Subtract with Signed Saturation Byte
107a2b0a27dSPhilippe Mathieu-Daudé  * PADDSH  rd, rs, rt        Parallel Add with Signed Saturation Halfword
108a2b0a27dSPhilippe Mathieu-Daudé  * PSUBSH  rd, rs, rt        Parallel Subtract with Signed Saturation Halfword
109a2b0a27dSPhilippe Mathieu-Daudé  * PADDSW  rd, rs, rt        Parallel Add with Signed Saturation Word
110a2b0a27dSPhilippe Mathieu-Daudé  * PSUBSW  rd, rs, rt        Parallel Subtract with Signed Saturation Word
111a2b0a27dSPhilippe Mathieu-Daudé  * PADDUB  rd, rs, rt        Parallel Add with Unsigned saturation Byte
112a2b0a27dSPhilippe Mathieu-Daudé  * PSUBUB  rd, rs, rt        Parallel Subtract with Unsigned saturation Byte
113a2b0a27dSPhilippe Mathieu-Daudé  * PADDUH  rd, rs, rt        Parallel Add with Unsigned saturation Halfword
114a2b0a27dSPhilippe Mathieu-Daudé  * PSUBUH  rd, rs, rt        Parallel Subtract with Unsigned saturation Halfword
115a2b0a27dSPhilippe Mathieu-Daudé  * PADDUW  rd, rs, rt        Parallel Add with Unsigned saturation Word
116a2b0a27dSPhilippe Mathieu-Daudé  * PSUBUW  rd, rs, rt        Parallel Subtract with Unsigned saturation Word
117a2b0a27dSPhilippe Mathieu-Daudé  */
118a2b0a27dSPhilippe Mathieu-Daudé 
1192d4ab117SPhilippe Mathieu-Daudé static bool trans_parallel_arith(DisasContext *ctx, arg_rtype *a,
1202d4ab117SPhilippe Mathieu-Daudé                                  void (*gen_logic_i64)(TCGv_i64, TCGv_i64, TCGv_i64))
1212d4ab117SPhilippe Mathieu-Daudé {
1222d4ab117SPhilippe Mathieu-Daudé     TCGv_i64 ax, bx;
1232d4ab117SPhilippe Mathieu-Daudé 
1242d4ab117SPhilippe Mathieu-Daudé     if (a->rd == 0) {
1252d4ab117SPhilippe Mathieu-Daudé         /* nop */
1262d4ab117SPhilippe Mathieu-Daudé         return true;
1272d4ab117SPhilippe Mathieu-Daudé     }
1282d4ab117SPhilippe Mathieu-Daudé 
1292d4ab117SPhilippe Mathieu-Daudé     ax = tcg_temp_new_i64();
1302d4ab117SPhilippe Mathieu-Daudé     bx = tcg_temp_new_i64();
1312d4ab117SPhilippe Mathieu-Daudé 
1322d4ab117SPhilippe Mathieu-Daudé     /* Lower half */
1332d4ab117SPhilippe Mathieu-Daudé     gen_load_gpr(ax, a->rs);
1342d4ab117SPhilippe Mathieu-Daudé     gen_load_gpr(bx, a->rt);
1352d4ab117SPhilippe Mathieu-Daudé     gen_logic_i64(cpu_gpr[a->rd], ax, bx);
1362d4ab117SPhilippe Mathieu-Daudé 
1372d4ab117SPhilippe Mathieu-Daudé     /* Upper half */
1382d4ab117SPhilippe Mathieu-Daudé     gen_load_gpr_hi(ax, a->rs);
1392d4ab117SPhilippe Mathieu-Daudé     gen_load_gpr_hi(bx, a->rt);
1402d4ab117SPhilippe Mathieu-Daudé     gen_logic_i64(cpu_gpr_hi[a->rd], ax, bx);
1412d4ab117SPhilippe Mathieu-Daudé 
1422d4ab117SPhilippe Mathieu-Daudé     tcg_temp_free(bx);
1432d4ab117SPhilippe Mathieu-Daudé     tcg_temp_free(ax);
1442d4ab117SPhilippe Mathieu-Daudé 
1452d4ab117SPhilippe Mathieu-Daudé     return true;
1462d4ab117SPhilippe Mathieu-Daudé }
1472d4ab117SPhilippe Mathieu-Daudé 
148709324dcSPhilippe Mathieu-Daudé /* Parallel Subtract Byte */
149709324dcSPhilippe Mathieu-Daudé static bool trans_PSUBB(DisasContext *ctx, arg_rtype *a)
150709324dcSPhilippe Mathieu-Daudé {
151709324dcSPhilippe Mathieu-Daudé     return trans_parallel_arith(ctx, a, tcg_gen_vec_sub8_i64);
152709324dcSPhilippe Mathieu-Daudé }
153709324dcSPhilippe Mathieu-Daudé 
154709324dcSPhilippe Mathieu-Daudé /* Parallel Subtract Halfword */
155709324dcSPhilippe Mathieu-Daudé static bool trans_PSUBH(DisasContext *ctx, arg_rtype *a)
156709324dcSPhilippe Mathieu-Daudé {
157709324dcSPhilippe Mathieu-Daudé     return trans_parallel_arith(ctx, a, tcg_gen_vec_sub16_i64);
158709324dcSPhilippe Mathieu-Daudé }
159709324dcSPhilippe Mathieu-Daudé 
160709324dcSPhilippe Mathieu-Daudé /* Parallel Subtract Word */
161709324dcSPhilippe Mathieu-Daudé static bool trans_PSUBW(DisasContext *ctx, arg_rtype *a)
162709324dcSPhilippe Mathieu-Daudé {
163709324dcSPhilippe Mathieu-Daudé     return trans_parallel_arith(ctx, a, tcg_gen_vec_sub32_i64);
164709324dcSPhilippe Mathieu-Daudé }
165709324dcSPhilippe Mathieu-Daudé 
166a2b0a27dSPhilippe Mathieu-Daudé /*
167a2b0a27dSPhilippe Mathieu-Daudé  *     Min/Max (4 instructions)
168a2b0a27dSPhilippe Mathieu-Daudé  *     ------------------------
169a2b0a27dSPhilippe Mathieu-Daudé  * PMAXH   rd, rs, rt        Parallel Maximum Halfword
170a2b0a27dSPhilippe Mathieu-Daudé  * PMINH   rd, rs, rt        Parallel Minimum Halfword
171a2b0a27dSPhilippe Mathieu-Daudé  * PMAXW   rd, rs, rt        Parallel Maximum Word
172a2b0a27dSPhilippe Mathieu-Daudé  * PMINW   rd, rs, rt        Parallel Minimum Word
173a2b0a27dSPhilippe Mathieu-Daudé  */
174a2b0a27dSPhilippe Mathieu-Daudé 
175a2b0a27dSPhilippe Mathieu-Daudé /*
176a2b0a27dSPhilippe Mathieu-Daudé  *     Absolute (2 instructions)
177a2b0a27dSPhilippe Mathieu-Daudé  *     -------------------------
178a2b0a27dSPhilippe Mathieu-Daudé  * PABSH   rd, rt            Parallel Absolute Halfword
179a2b0a27dSPhilippe Mathieu-Daudé  * PABSW   rd, rt            Parallel Absolute Word
180a2b0a27dSPhilippe Mathieu-Daudé  */
181a2b0a27dSPhilippe Mathieu-Daudé 
182a2b0a27dSPhilippe Mathieu-Daudé /*
183a2b0a27dSPhilippe Mathieu-Daudé  *     Logical (4 instructions)
184a2b0a27dSPhilippe Mathieu-Daudé  *     ------------------------
185a2b0a27dSPhilippe Mathieu-Daudé  * PAND    rd, rs, rt        Parallel AND
186a2b0a27dSPhilippe Mathieu-Daudé  * POR     rd, rs, rt        Parallel OR
187a2b0a27dSPhilippe Mathieu-Daudé  * PXOR    rd, rs, rt        Parallel XOR
188a2b0a27dSPhilippe Mathieu-Daudé  * PNOR    rd, rs, rt        Parallel NOR
189a2b0a27dSPhilippe Mathieu-Daudé  */
190a2b0a27dSPhilippe Mathieu-Daudé 
1912d4ab117SPhilippe Mathieu-Daudé /* Parallel And */
1922d4ab117SPhilippe Mathieu-Daudé static bool trans_PAND(DisasContext *ctx, arg_rtype *a)
1932d4ab117SPhilippe Mathieu-Daudé {
1942d4ab117SPhilippe Mathieu-Daudé     return trans_parallel_arith(ctx, a, tcg_gen_and_i64);
1952d4ab117SPhilippe Mathieu-Daudé }
1962d4ab117SPhilippe Mathieu-Daudé 
1972d4ab117SPhilippe Mathieu-Daudé /* Parallel Or */
1982d4ab117SPhilippe Mathieu-Daudé static bool trans_POR(DisasContext *ctx, arg_rtype *a)
1992d4ab117SPhilippe Mathieu-Daudé {
2002d4ab117SPhilippe Mathieu-Daudé     return trans_parallel_arith(ctx, a, tcg_gen_or_i64);
2012d4ab117SPhilippe Mathieu-Daudé }
2022d4ab117SPhilippe Mathieu-Daudé 
2032d4ab117SPhilippe Mathieu-Daudé /* Parallel Exclusive Or */
2042d4ab117SPhilippe Mathieu-Daudé static bool trans_PXOR(DisasContext *ctx, arg_rtype *a)
2052d4ab117SPhilippe Mathieu-Daudé {
2062d4ab117SPhilippe Mathieu-Daudé     return trans_parallel_arith(ctx, a, tcg_gen_xor_i64);
2072d4ab117SPhilippe Mathieu-Daudé }
2082d4ab117SPhilippe Mathieu-Daudé 
2092d4ab117SPhilippe Mathieu-Daudé /* Parallel Not Or */
2102d4ab117SPhilippe Mathieu-Daudé static bool trans_PNOR(DisasContext *ctx, arg_rtype *a)
2112d4ab117SPhilippe Mathieu-Daudé {
2122d4ab117SPhilippe Mathieu-Daudé     return trans_parallel_arith(ctx, a, tcg_gen_nor_i64);
2132d4ab117SPhilippe Mathieu-Daudé }
2142d4ab117SPhilippe Mathieu-Daudé 
215a2b0a27dSPhilippe Mathieu-Daudé /*
216a2b0a27dSPhilippe Mathieu-Daudé  *     Shift (9 instructions)
217a2b0a27dSPhilippe Mathieu-Daudé  *     ----------------------
218a2b0a27dSPhilippe Mathieu-Daudé  * PSLLH   rd, rt, sa        Parallel Shift Left Logical Halfword
219a2b0a27dSPhilippe Mathieu-Daudé  * PSRLH   rd, rt, sa        Parallel Shift Right Logical Halfword
220a2b0a27dSPhilippe Mathieu-Daudé  * PSRAH   rd, rt, sa        Parallel Shift Right Arithmetic Halfword
221a2b0a27dSPhilippe Mathieu-Daudé  * PSLLW   rd, rt, sa        Parallel Shift Left Logical Word
222a2b0a27dSPhilippe Mathieu-Daudé  * PSRLW   rd, rt, sa        Parallel Shift Right Logical Word
223a2b0a27dSPhilippe Mathieu-Daudé  * PSRAW   rd, rt, sa        Parallel Shift Right Arithmetic Word
224a2b0a27dSPhilippe Mathieu-Daudé  * PSLLVW  rd, rt, rs        Parallel Shift Left Logical Variable Word
225a2b0a27dSPhilippe Mathieu-Daudé  * PSRLVW  rd, rt, rs        Parallel Shift Right Logical Variable Word
226a2b0a27dSPhilippe Mathieu-Daudé  * PSRAVW  rd, rt, rs        Parallel Shift Right Arithmetic Variable Word
227a2b0a27dSPhilippe Mathieu-Daudé  */
228a2b0a27dSPhilippe Mathieu-Daudé 
229a2b0a27dSPhilippe Mathieu-Daudé /*
230a2b0a27dSPhilippe Mathieu-Daudé  *     Compare (6 instructions)
231a2b0a27dSPhilippe Mathieu-Daudé  *     ------------------------
232a2b0a27dSPhilippe Mathieu-Daudé  * PCGTB   rd, rs, rt        Parallel Compare for Greater Than Byte
233a2b0a27dSPhilippe Mathieu-Daudé  * PCEQB   rd, rs, rt        Parallel Compare for Equal Byte
234a2b0a27dSPhilippe Mathieu-Daudé  * PCGTH   rd, rs, rt        Parallel Compare for Greater Than Halfword
235a2b0a27dSPhilippe Mathieu-Daudé  * PCEQH   rd, rs, rt        Parallel Compare for Equal Halfword
236a2b0a27dSPhilippe Mathieu-Daudé  * PCGTW   rd, rs, rt        Parallel Compare for Greater Than Word
237a2b0a27dSPhilippe Mathieu-Daudé  * PCEQW   rd, rs, rt        Parallel Compare for Equal Word
238a2b0a27dSPhilippe Mathieu-Daudé  */
239a2b0a27dSPhilippe Mathieu-Daudé 
240*82fbf9fcSPhilippe Mathieu-Daudé static bool trans_parallel_compare(DisasContext *ctx, arg_rtype *a,
241*82fbf9fcSPhilippe Mathieu-Daudé                                    TCGCond cond, unsigned wlen)
242*82fbf9fcSPhilippe Mathieu-Daudé {
243*82fbf9fcSPhilippe Mathieu-Daudé     TCGv_i64 c0, c1, ax, bx, t0, t1, t2;
244*82fbf9fcSPhilippe Mathieu-Daudé 
245*82fbf9fcSPhilippe Mathieu-Daudé     if (a->rd == 0) {
246*82fbf9fcSPhilippe Mathieu-Daudé         /* nop */
247*82fbf9fcSPhilippe Mathieu-Daudé         return true;
248*82fbf9fcSPhilippe Mathieu-Daudé     }
249*82fbf9fcSPhilippe Mathieu-Daudé 
250*82fbf9fcSPhilippe Mathieu-Daudé     c0 = tcg_const_tl(0);
251*82fbf9fcSPhilippe Mathieu-Daudé     c1 = tcg_const_tl(0xffffffff);
252*82fbf9fcSPhilippe Mathieu-Daudé     ax = tcg_temp_new_i64();
253*82fbf9fcSPhilippe Mathieu-Daudé     bx = tcg_temp_new_i64();
254*82fbf9fcSPhilippe Mathieu-Daudé     t0 = tcg_temp_new_i64();
255*82fbf9fcSPhilippe Mathieu-Daudé     t1 = tcg_temp_new_i64();
256*82fbf9fcSPhilippe Mathieu-Daudé     t2 = tcg_temp_new_i64();
257*82fbf9fcSPhilippe Mathieu-Daudé 
258*82fbf9fcSPhilippe Mathieu-Daudé     /* Lower half */
259*82fbf9fcSPhilippe Mathieu-Daudé     gen_load_gpr(ax, a->rs);
260*82fbf9fcSPhilippe Mathieu-Daudé     gen_load_gpr(bx, a->rt);
261*82fbf9fcSPhilippe Mathieu-Daudé     for (int i = 0; i < (64 / wlen); i++) {
262*82fbf9fcSPhilippe Mathieu-Daudé         tcg_gen_sextract_i64(t0, ax, wlen * i, wlen);
263*82fbf9fcSPhilippe Mathieu-Daudé         tcg_gen_sextract_i64(t1, bx, wlen * i, wlen);
264*82fbf9fcSPhilippe Mathieu-Daudé         tcg_gen_movcond_i64(cond, t2, t1, t0, c1, c0);
265*82fbf9fcSPhilippe Mathieu-Daudé         tcg_gen_deposit_i64(cpu_gpr[a->rd], cpu_gpr[a->rd], t2, wlen * i, wlen);
266*82fbf9fcSPhilippe Mathieu-Daudé     }
267*82fbf9fcSPhilippe Mathieu-Daudé     /* Upper half */
268*82fbf9fcSPhilippe Mathieu-Daudé     gen_load_gpr_hi(ax, a->rs);
269*82fbf9fcSPhilippe Mathieu-Daudé     gen_load_gpr_hi(bx, a->rt);
270*82fbf9fcSPhilippe Mathieu-Daudé     for (int i = 0; i < (64 / wlen); i++) {
271*82fbf9fcSPhilippe Mathieu-Daudé         tcg_gen_sextract_i64(t0, ax, wlen * i, wlen);
272*82fbf9fcSPhilippe Mathieu-Daudé         tcg_gen_sextract_i64(t1, bx, wlen * i, wlen);
273*82fbf9fcSPhilippe Mathieu-Daudé         tcg_gen_movcond_i64(cond, t2, t1, t0, c1, c0);
274*82fbf9fcSPhilippe Mathieu-Daudé         tcg_gen_deposit_i64(cpu_gpr_hi[a->rd], cpu_gpr_hi[a->rd], t2, wlen * i, wlen);
275*82fbf9fcSPhilippe Mathieu-Daudé     }
276*82fbf9fcSPhilippe Mathieu-Daudé 
277*82fbf9fcSPhilippe Mathieu-Daudé     tcg_temp_free(t2);
278*82fbf9fcSPhilippe Mathieu-Daudé     tcg_temp_free(t1);
279*82fbf9fcSPhilippe Mathieu-Daudé     tcg_temp_free(t0);
280*82fbf9fcSPhilippe Mathieu-Daudé     tcg_temp_free(bx);
281*82fbf9fcSPhilippe Mathieu-Daudé     tcg_temp_free(ax);
282*82fbf9fcSPhilippe Mathieu-Daudé     tcg_temp_free(c1);
283*82fbf9fcSPhilippe Mathieu-Daudé     tcg_temp_free(c0);
284*82fbf9fcSPhilippe Mathieu-Daudé 
285*82fbf9fcSPhilippe Mathieu-Daudé     return true;
286*82fbf9fcSPhilippe Mathieu-Daudé }
287*82fbf9fcSPhilippe Mathieu-Daudé 
288*82fbf9fcSPhilippe Mathieu-Daudé /* Parallel Compare for Equal Byte */
289*82fbf9fcSPhilippe Mathieu-Daudé static bool trans_PCEQB(DisasContext *ctx, arg_rtype *a)
290*82fbf9fcSPhilippe Mathieu-Daudé {
291*82fbf9fcSPhilippe Mathieu-Daudé     return trans_parallel_compare(ctx, a, TCG_COND_EQ, 8);
292*82fbf9fcSPhilippe Mathieu-Daudé }
293*82fbf9fcSPhilippe Mathieu-Daudé 
294*82fbf9fcSPhilippe Mathieu-Daudé /* Parallel Compare for Equal Halfword */
295*82fbf9fcSPhilippe Mathieu-Daudé static bool trans_PCEQH(DisasContext *ctx, arg_rtype *a)
296*82fbf9fcSPhilippe Mathieu-Daudé {
297*82fbf9fcSPhilippe Mathieu-Daudé     return trans_parallel_compare(ctx, a, TCG_COND_EQ, 16);
298*82fbf9fcSPhilippe Mathieu-Daudé }
299*82fbf9fcSPhilippe Mathieu-Daudé 
300*82fbf9fcSPhilippe Mathieu-Daudé /* Parallel Compare for Equal Word */
301*82fbf9fcSPhilippe Mathieu-Daudé static bool trans_PCEQW(DisasContext *ctx, arg_rtype *a)
302*82fbf9fcSPhilippe Mathieu-Daudé {
303*82fbf9fcSPhilippe Mathieu-Daudé     return trans_parallel_compare(ctx, a, TCG_COND_EQ, 32);
304*82fbf9fcSPhilippe Mathieu-Daudé }
305*82fbf9fcSPhilippe Mathieu-Daudé 
306a2b0a27dSPhilippe Mathieu-Daudé /*
307a2b0a27dSPhilippe Mathieu-Daudé  *     LZC (1 instruction)
308a2b0a27dSPhilippe Mathieu-Daudé  *     -------------------
309a2b0a27dSPhilippe Mathieu-Daudé  * PLZCW   rd, rs            Parallel Leading Zero or One Count Word
310a2b0a27dSPhilippe Mathieu-Daudé  */
311a2b0a27dSPhilippe Mathieu-Daudé 
312a2b0a27dSPhilippe Mathieu-Daudé /*
313a2b0a27dSPhilippe Mathieu-Daudé  *     Quadword Load and Store (2 instructions)
314a2b0a27dSPhilippe Mathieu-Daudé  *     ----------------------------------------
315a2b0a27dSPhilippe Mathieu-Daudé  * LQ      rt, offset(base)  Load Quadword
316a2b0a27dSPhilippe Mathieu-Daudé  * SQ      rt, offset(base)  Store Quadword
317a2b0a27dSPhilippe Mathieu-Daudé  */
318a2b0a27dSPhilippe Mathieu-Daudé 
319a2b0a27dSPhilippe Mathieu-Daudé /*
320a2b0a27dSPhilippe Mathieu-Daudé  *     Multiply and Divide (19 instructions)
321a2b0a27dSPhilippe Mathieu-Daudé  *     -------------------------------------
322a2b0a27dSPhilippe Mathieu-Daudé  * PMULTW  rd, rs, rt        Parallel Multiply Word
323a2b0a27dSPhilippe Mathieu-Daudé  * PMULTUW rd, rs, rt        Parallel Multiply Unsigned Word
324a2b0a27dSPhilippe Mathieu-Daudé  * PDIVW   rs, rt            Parallel Divide Word
325a2b0a27dSPhilippe Mathieu-Daudé  * PDIVUW  rs, rt            Parallel Divide Unsigned Word
326a2b0a27dSPhilippe Mathieu-Daudé  * PMADDW  rd, rs, rt        Parallel Multiply-Add Word
327a2b0a27dSPhilippe Mathieu-Daudé  * PMADDUW rd, rs, rt        Parallel Multiply-Add Unsigned Word
328a2b0a27dSPhilippe Mathieu-Daudé  * PMSUBW  rd, rs, rt        Parallel Multiply-Subtract Word
329a2b0a27dSPhilippe Mathieu-Daudé  * PMULTH  rd, rs, rt        Parallel Multiply Halfword
330a2b0a27dSPhilippe Mathieu-Daudé  * PMADDH  rd, rs, rt        Parallel Multiply-Add Halfword
331a2b0a27dSPhilippe Mathieu-Daudé  * PMSUBH  rd, rs, rt        Parallel Multiply-Subtract Halfword
332a2b0a27dSPhilippe Mathieu-Daudé  * PHMADH  rd, rs, rt        Parallel Horizontal Multiply-Add Halfword
333a2b0a27dSPhilippe Mathieu-Daudé  * PHMSBH  rd, rs, rt        Parallel Horizontal Multiply-Subtract Halfword
334a2b0a27dSPhilippe Mathieu-Daudé  * PDIVBW  rs, rt            Parallel Divide Broadcast Word
335a2b0a27dSPhilippe Mathieu-Daudé  * PMFHI   rd                Parallel Move From HI Register
336a2b0a27dSPhilippe Mathieu-Daudé  * PMFLO   rd                Parallel Move From LO Register
337a2b0a27dSPhilippe Mathieu-Daudé  * PMTHI   rs                Parallel Move To HI Register
338a2b0a27dSPhilippe Mathieu-Daudé  * PMTLO   rs                Parallel Move To LO Register
339a2b0a27dSPhilippe Mathieu-Daudé  * PMFHL   rd                Parallel Move From HI/LO Register
340a2b0a27dSPhilippe Mathieu-Daudé  * PMTHL   rs                Parallel Move To HI/LO Register
341a2b0a27dSPhilippe Mathieu-Daudé  */
342a2b0a27dSPhilippe Mathieu-Daudé 
343a2b0a27dSPhilippe Mathieu-Daudé /*
344a2b0a27dSPhilippe Mathieu-Daudé  *     Pack/Extend (11 instructions)
345a2b0a27dSPhilippe Mathieu-Daudé  *     -----------------------------
346a2b0a27dSPhilippe Mathieu-Daudé  * PPAC5   rd, rt            Parallel Pack to 5 bits
347a2b0a27dSPhilippe Mathieu-Daudé  * PPACB   rd, rs, rt        Parallel Pack to Byte
348a2b0a27dSPhilippe Mathieu-Daudé  * PPACH   rd, rs, rt        Parallel Pack to Halfword
349a2b0a27dSPhilippe Mathieu-Daudé  * PPACW   rd, rs, rt        Parallel Pack to Word
350a2b0a27dSPhilippe Mathieu-Daudé  * PEXT5   rd, rt            Parallel Extend Upper from 5 bits
351a2b0a27dSPhilippe Mathieu-Daudé  * PEXTUB  rd, rs, rt        Parallel Extend Upper from Byte
352a2b0a27dSPhilippe Mathieu-Daudé  * PEXTLB  rd, rs, rt        Parallel Extend Lower from Byte
353a2b0a27dSPhilippe Mathieu-Daudé  * PEXTUH  rd, rs, rt        Parallel Extend Upper from Halfword
354a2b0a27dSPhilippe Mathieu-Daudé  * PEXTLH  rd, rs, rt        Parallel Extend Lower from Halfword
355a2b0a27dSPhilippe Mathieu-Daudé  * PEXTUW  rd, rs, rt        Parallel Extend Upper from Word
356a2b0a27dSPhilippe Mathieu-Daudé  * PEXTLW  rd, rs, rt        Parallel Extend Lower from Word
357a2b0a27dSPhilippe Mathieu-Daudé  */
358a2b0a27dSPhilippe Mathieu-Daudé 
3590bc69372SPhilippe Mathieu-Daudé static void gen_pextw(TCGv_i64 dl, TCGv_i64 dh, TCGv_i64 a, TCGv_i64 b)
3600bc69372SPhilippe Mathieu-Daudé {
3610bc69372SPhilippe Mathieu-Daudé     tcg_gen_deposit_i64(dl, b, a, 32, 32);
3620bc69372SPhilippe Mathieu-Daudé     tcg_gen_shri_i64(b, b, 32);
3630bc69372SPhilippe Mathieu-Daudé     tcg_gen_deposit_i64(dh, a, b, 0, 32);
3640bc69372SPhilippe Mathieu-Daudé }
3650bc69372SPhilippe Mathieu-Daudé 
366a9ea77f2SPhilippe Mathieu-Daudé static bool trans_PEXTLx(DisasContext *ctx, arg_rtype *a, unsigned wlen)
367a9ea77f2SPhilippe Mathieu-Daudé {
368a9ea77f2SPhilippe Mathieu-Daudé     TCGv_i64 ax, bx;
369a9ea77f2SPhilippe Mathieu-Daudé 
370a9ea77f2SPhilippe Mathieu-Daudé     if (a->rd == 0) {
371a9ea77f2SPhilippe Mathieu-Daudé         /* nop */
372a9ea77f2SPhilippe Mathieu-Daudé         return true;
373a9ea77f2SPhilippe Mathieu-Daudé     }
374a9ea77f2SPhilippe Mathieu-Daudé 
375a9ea77f2SPhilippe Mathieu-Daudé     ax = tcg_temp_new_i64();
376a9ea77f2SPhilippe Mathieu-Daudé     bx = tcg_temp_new_i64();
377a9ea77f2SPhilippe Mathieu-Daudé 
378a9ea77f2SPhilippe Mathieu-Daudé     gen_load_gpr(ax, a->rs);
379a9ea77f2SPhilippe Mathieu-Daudé     gen_load_gpr(bx, a->rt);
380a9ea77f2SPhilippe Mathieu-Daudé 
381a9ea77f2SPhilippe Mathieu-Daudé     /* Lower half */
382a9ea77f2SPhilippe Mathieu-Daudé     for (int i = 0; i < 64 / (2 * wlen); i++) {
383a9ea77f2SPhilippe Mathieu-Daudé         tcg_gen_deposit_i64(cpu_gpr[a->rd],
384a9ea77f2SPhilippe Mathieu-Daudé                             cpu_gpr[a->rd], bx, 2 * wlen * i, wlen);
385a9ea77f2SPhilippe Mathieu-Daudé         tcg_gen_deposit_i64(cpu_gpr[a->rd],
386a9ea77f2SPhilippe Mathieu-Daudé                             cpu_gpr[a->rd], ax, 2 * wlen * i + wlen, wlen);
387a9ea77f2SPhilippe Mathieu-Daudé         tcg_gen_shri_i64(bx, bx, wlen);
388a9ea77f2SPhilippe Mathieu-Daudé         tcg_gen_shri_i64(ax, ax, wlen);
389a9ea77f2SPhilippe Mathieu-Daudé     }
390a9ea77f2SPhilippe Mathieu-Daudé     /* Upper half */
391a9ea77f2SPhilippe Mathieu-Daudé     for (int i = 0; i < 64 / (2 * wlen); i++) {
392a9ea77f2SPhilippe Mathieu-Daudé         tcg_gen_deposit_i64(cpu_gpr_hi[a->rd],
393a9ea77f2SPhilippe Mathieu-Daudé                             cpu_gpr_hi[a->rd], bx, 2 * wlen * i, wlen);
394a9ea77f2SPhilippe Mathieu-Daudé         tcg_gen_deposit_i64(cpu_gpr_hi[a->rd],
395a9ea77f2SPhilippe Mathieu-Daudé                             cpu_gpr_hi[a->rd], ax, 2 * wlen * i + wlen, wlen);
396a9ea77f2SPhilippe Mathieu-Daudé         tcg_gen_shri_i64(bx, bx, wlen);
397a9ea77f2SPhilippe Mathieu-Daudé         tcg_gen_shri_i64(ax, ax, wlen);
398a9ea77f2SPhilippe Mathieu-Daudé     }
399a9ea77f2SPhilippe Mathieu-Daudé 
400a9ea77f2SPhilippe Mathieu-Daudé     tcg_temp_free(bx);
401a9ea77f2SPhilippe Mathieu-Daudé     tcg_temp_free(ax);
402a9ea77f2SPhilippe Mathieu-Daudé 
403a9ea77f2SPhilippe Mathieu-Daudé     return true;
404a9ea77f2SPhilippe Mathieu-Daudé }
405a9ea77f2SPhilippe Mathieu-Daudé 
406a9ea77f2SPhilippe Mathieu-Daudé /* Parallel Extend Lower from Byte */
407a9ea77f2SPhilippe Mathieu-Daudé static bool trans_PEXTLB(DisasContext *ctx, arg_rtype *a)
408a9ea77f2SPhilippe Mathieu-Daudé {
409a9ea77f2SPhilippe Mathieu-Daudé     return trans_PEXTLx(ctx, a, 8);
410a9ea77f2SPhilippe Mathieu-Daudé }
411a9ea77f2SPhilippe Mathieu-Daudé 
412a9ea77f2SPhilippe Mathieu-Daudé /* Parallel Extend Lower from Halfword */
413a9ea77f2SPhilippe Mathieu-Daudé static bool trans_PEXTLH(DisasContext *ctx, arg_rtype *a)
414a9ea77f2SPhilippe Mathieu-Daudé {
415a9ea77f2SPhilippe Mathieu-Daudé     return trans_PEXTLx(ctx, a, 16);
416a9ea77f2SPhilippe Mathieu-Daudé }
417a9ea77f2SPhilippe Mathieu-Daudé 
418a9ea77f2SPhilippe Mathieu-Daudé /* Parallel Extend Lower from Word */
419a9ea77f2SPhilippe Mathieu-Daudé static bool trans_PEXTLW(DisasContext *ctx, arg_rtype *a)
420a9ea77f2SPhilippe Mathieu-Daudé {
421a9ea77f2SPhilippe Mathieu-Daudé     TCGv_i64 ax, bx;
422a9ea77f2SPhilippe Mathieu-Daudé 
423a9ea77f2SPhilippe Mathieu-Daudé     if (a->rd == 0) {
424a9ea77f2SPhilippe Mathieu-Daudé         /* nop */
425a9ea77f2SPhilippe Mathieu-Daudé         return true;
426a9ea77f2SPhilippe Mathieu-Daudé     }
427a9ea77f2SPhilippe Mathieu-Daudé 
428a9ea77f2SPhilippe Mathieu-Daudé     ax = tcg_temp_new_i64();
429a9ea77f2SPhilippe Mathieu-Daudé     bx = tcg_temp_new_i64();
430a9ea77f2SPhilippe Mathieu-Daudé 
431a9ea77f2SPhilippe Mathieu-Daudé     gen_load_gpr(ax, a->rs);
432a9ea77f2SPhilippe Mathieu-Daudé     gen_load_gpr(bx, a->rt);
433a9ea77f2SPhilippe Mathieu-Daudé     gen_pextw(cpu_gpr[a->rd], cpu_gpr_hi[a->rd], ax, bx);
434a9ea77f2SPhilippe Mathieu-Daudé 
435a9ea77f2SPhilippe Mathieu-Daudé     tcg_temp_free(bx);
436a9ea77f2SPhilippe Mathieu-Daudé     tcg_temp_free(ax);
437a9ea77f2SPhilippe Mathieu-Daudé 
438a9ea77f2SPhilippe Mathieu-Daudé     return true;
439a9ea77f2SPhilippe Mathieu-Daudé }
440a9ea77f2SPhilippe Mathieu-Daudé 
4410bc69372SPhilippe Mathieu-Daudé /* Parallel Extend Upper from Word */
4420bc69372SPhilippe Mathieu-Daudé static bool trans_PEXTUW(DisasContext *ctx, arg_rtype *a)
4430bc69372SPhilippe Mathieu-Daudé {
4440bc69372SPhilippe Mathieu-Daudé     TCGv_i64 ax, bx;
4450bc69372SPhilippe Mathieu-Daudé 
4460bc69372SPhilippe Mathieu-Daudé     if (a->rd == 0) {
4470bc69372SPhilippe Mathieu-Daudé         /* nop */
4480bc69372SPhilippe Mathieu-Daudé         return true;
4490bc69372SPhilippe Mathieu-Daudé     }
4500bc69372SPhilippe Mathieu-Daudé 
4510bc69372SPhilippe Mathieu-Daudé     ax = tcg_temp_new_i64();
4520bc69372SPhilippe Mathieu-Daudé     bx = tcg_temp_new_i64();
4530bc69372SPhilippe Mathieu-Daudé 
4540bc69372SPhilippe Mathieu-Daudé     gen_load_gpr_hi(ax, a->rs);
4550bc69372SPhilippe Mathieu-Daudé     gen_load_gpr_hi(bx, a->rt);
4560bc69372SPhilippe Mathieu-Daudé     gen_pextw(cpu_gpr[a->rd], cpu_gpr_hi[a->rd], ax, bx);
4570bc69372SPhilippe Mathieu-Daudé 
4580bc69372SPhilippe Mathieu-Daudé     tcg_temp_free(bx);
4590bc69372SPhilippe Mathieu-Daudé     tcg_temp_free(ax);
4600bc69372SPhilippe Mathieu-Daudé 
4610bc69372SPhilippe Mathieu-Daudé     return true;
4620bc69372SPhilippe Mathieu-Daudé }
4630bc69372SPhilippe Mathieu-Daudé 
464a2b0a27dSPhilippe Mathieu-Daudé /*
465a2b0a27dSPhilippe Mathieu-Daudé  *     Others (16 instructions)
466a2b0a27dSPhilippe Mathieu-Daudé  *     ------------------------
467a2b0a27dSPhilippe Mathieu-Daudé  * PCPYH   rd, rt            Parallel Copy Halfword
468a2b0a27dSPhilippe Mathieu-Daudé  * PCPYLD  rd, rs, rt        Parallel Copy Lower Doubleword
469a2b0a27dSPhilippe Mathieu-Daudé  * PCPYUD  rd, rs, rt        Parallel Copy Upper Doubleword
470a2b0a27dSPhilippe Mathieu-Daudé  * PREVH   rd, rt            Parallel Reverse Halfword
471a2b0a27dSPhilippe Mathieu-Daudé  * PINTH   rd, rs, rt        Parallel Interleave Halfword
472a2b0a27dSPhilippe Mathieu-Daudé  * PINTEH  rd, rs, rt        Parallel Interleave Even Halfword
473a2b0a27dSPhilippe Mathieu-Daudé  * PEXEH   rd, rt            Parallel Exchange Even Halfword
474a2b0a27dSPhilippe Mathieu-Daudé  * PEXCH   rd, rt            Parallel Exchange Center Halfword
475a2b0a27dSPhilippe Mathieu-Daudé  * PEXEW   rd, rt            Parallel Exchange Even Word
476a2b0a27dSPhilippe Mathieu-Daudé  * PEXCW   rd, rt            Parallel Exchange Center Word
477a2b0a27dSPhilippe Mathieu-Daudé  * QFSRV   rd, rs, rt        Quadword Funnel Shift Right Variable
478a2b0a27dSPhilippe Mathieu-Daudé  * MFSA    rd                Move from Shift Amount Register
479a2b0a27dSPhilippe Mathieu-Daudé  * MTSA    rs                Move to Shift Amount Register
480a2b0a27dSPhilippe Mathieu-Daudé  * MTSAB   rs, immediate     Move Byte Count to Shift Amount Register
481a2b0a27dSPhilippe Mathieu-Daudé  * MTSAH   rs, immediate     Move Halfword Count to Shift Amount Register
482a2b0a27dSPhilippe Mathieu-Daudé  * PROT3W  rd, rt            Parallel Rotate 3 Words
483a2b0a27dSPhilippe Mathieu-Daudé  */
484a2b0a27dSPhilippe Mathieu-Daudé 
485a2b0a27dSPhilippe Mathieu-Daudé /* Parallel Copy Halfword */
486a2b0a27dSPhilippe Mathieu-Daudé static bool trans_PCPYH(DisasContext *s, arg_rtype *a)
487a2b0a27dSPhilippe Mathieu-Daudé {
488a2b0a27dSPhilippe Mathieu-Daudé     if (a->rd == 0) {
489a2b0a27dSPhilippe Mathieu-Daudé         /* nop */
490a2b0a27dSPhilippe Mathieu-Daudé         return true;
491a2b0a27dSPhilippe Mathieu-Daudé     }
492a2b0a27dSPhilippe Mathieu-Daudé 
493a2b0a27dSPhilippe Mathieu-Daudé     if (a->rt == 0) {
494a2b0a27dSPhilippe Mathieu-Daudé         tcg_gen_movi_i64(cpu_gpr[a->rd], 0);
495a2b0a27dSPhilippe Mathieu-Daudé         tcg_gen_movi_i64(cpu_gpr_hi[a->rd], 0);
496a2b0a27dSPhilippe Mathieu-Daudé         return true;
497a2b0a27dSPhilippe Mathieu-Daudé     }
498a2b0a27dSPhilippe Mathieu-Daudé 
499a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_deposit_i64(cpu_gpr[a->rd], cpu_gpr[a->rt], cpu_gpr[a->rt], 16, 16);
500a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_deposit_i64(cpu_gpr[a->rd], cpu_gpr[a->rd], cpu_gpr[a->rd], 32, 32);
501a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_deposit_i64(cpu_gpr_hi[a->rd], cpu_gpr_hi[a->rt], cpu_gpr_hi[a->rt], 16, 16);
502a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_deposit_i64(cpu_gpr_hi[a->rd], cpu_gpr_hi[a->rd], cpu_gpr_hi[a->rd], 32, 32);
503a2b0a27dSPhilippe Mathieu-Daudé 
504a2b0a27dSPhilippe Mathieu-Daudé     return true;
505a2b0a27dSPhilippe Mathieu-Daudé }
506a2b0a27dSPhilippe Mathieu-Daudé 
507a2b0a27dSPhilippe Mathieu-Daudé /* Parallel Copy Lower Doubleword */
508a2b0a27dSPhilippe Mathieu-Daudé static bool trans_PCPYLD(DisasContext *s, arg_rtype *a)
509a2b0a27dSPhilippe Mathieu-Daudé {
510a2b0a27dSPhilippe Mathieu-Daudé     if (a->rd == 0) {
511a2b0a27dSPhilippe Mathieu-Daudé         /* nop */
512a2b0a27dSPhilippe Mathieu-Daudé         return true;
513a2b0a27dSPhilippe Mathieu-Daudé     }
514a2b0a27dSPhilippe Mathieu-Daudé 
515a2b0a27dSPhilippe Mathieu-Daudé     if (a->rs == 0) {
516a2b0a27dSPhilippe Mathieu-Daudé         tcg_gen_movi_i64(cpu_gpr_hi[a->rd], 0);
517a2b0a27dSPhilippe Mathieu-Daudé     } else {
518a2b0a27dSPhilippe Mathieu-Daudé         tcg_gen_mov_i64(cpu_gpr_hi[a->rd], cpu_gpr[a->rs]);
519a2b0a27dSPhilippe Mathieu-Daudé     }
520a2b0a27dSPhilippe Mathieu-Daudé 
521a2b0a27dSPhilippe Mathieu-Daudé     if (a->rt == 0) {
522a2b0a27dSPhilippe Mathieu-Daudé         tcg_gen_movi_i64(cpu_gpr[a->rd], 0);
523a2b0a27dSPhilippe Mathieu-Daudé     } else if (a->rd != a->rt) {
524a2b0a27dSPhilippe Mathieu-Daudé         tcg_gen_mov_i64(cpu_gpr[a->rd], cpu_gpr[a->rt]);
525a2b0a27dSPhilippe Mathieu-Daudé     }
526a2b0a27dSPhilippe Mathieu-Daudé 
527a2b0a27dSPhilippe Mathieu-Daudé     return true;
528a2b0a27dSPhilippe Mathieu-Daudé }
529a2b0a27dSPhilippe Mathieu-Daudé 
530a2b0a27dSPhilippe Mathieu-Daudé /* Parallel Copy Upper Doubleword */
531a2b0a27dSPhilippe Mathieu-Daudé static bool trans_PCPYUD(DisasContext *s, arg_rtype *a)
532a2b0a27dSPhilippe Mathieu-Daudé {
533a2b0a27dSPhilippe Mathieu-Daudé     if (a->rd == 0) {
534a2b0a27dSPhilippe Mathieu-Daudé         /* nop */
535a2b0a27dSPhilippe Mathieu-Daudé         return true;
536a2b0a27dSPhilippe Mathieu-Daudé     }
537a2b0a27dSPhilippe Mathieu-Daudé 
538a2b0a27dSPhilippe Mathieu-Daudé     gen_load_gpr_hi(cpu_gpr[a->rd], a->rs);
539a2b0a27dSPhilippe Mathieu-Daudé 
540a2b0a27dSPhilippe Mathieu-Daudé     if (a->rt == 0) {
541a2b0a27dSPhilippe Mathieu-Daudé         tcg_gen_movi_i64(cpu_gpr_hi[a->rd], 0);
542a2b0a27dSPhilippe Mathieu-Daudé     } else if (a->rd != a->rt) {
543a2b0a27dSPhilippe Mathieu-Daudé         tcg_gen_mov_i64(cpu_gpr_hi[a->rd], cpu_gpr_hi[a->rt]);
544a2b0a27dSPhilippe Mathieu-Daudé     }
545a2b0a27dSPhilippe Mathieu-Daudé 
546a2b0a27dSPhilippe Mathieu-Daudé     return true;
547a2b0a27dSPhilippe Mathieu-Daudé }
548