xref: /openbmc/qemu/target/mips/tcg/msa_translate.c (revision 4701d23a)
1a2b0a27dSPhilippe Mathieu-Daudé /*
2a2b0a27dSPhilippe Mathieu-Daudé  *  MIPS SIMD Architecture (MSA) translation routines
3a2b0a27dSPhilippe Mathieu-Daudé  *
4a2b0a27dSPhilippe Mathieu-Daudé  *  Copyright (c) 2004-2005 Jocelyn Mayer
5a2b0a27dSPhilippe Mathieu-Daudé  *  Copyright (c) 2006 Marius Groeger (FPU operations)
6a2b0a27dSPhilippe Mathieu-Daudé  *  Copyright (c) 2006 Thiemo Seufer (MIPS32R2 support)
7a2b0a27dSPhilippe Mathieu-Daudé  *  Copyright (c) 2009 CodeSourcery (MIPS16 and microMIPS support)
8a2b0a27dSPhilippe Mathieu-Daudé  *  Copyright (c) 2012 Jia Liu & Dongxue Zhang (MIPS ASE DSP support)
9a2b0a27dSPhilippe Mathieu-Daudé  *  Copyright (c) 2020 Philippe Mathieu-Daudé
10a2b0a27dSPhilippe Mathieu-Daudé  *
11a2b0a27dSPhilippe Mathieu-Daudé  * SPDX-License-Identifier: LGPL-2.1-or-later
12a2b0a27dSPhilippe Mathieu-Daudé  */
13a2b0a27dSPhilippe Mathieu-Daudé #include "qemu/osdep.h"
14a2b0a27dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
15a2b0a27dSPhilippe Mathieu-Daudé #include "exec/helper-gen.h"
16a2b0a27dSPhilippe Mathieu-Daudé #include "translate.h"
17a2b0a27dSPhilippe Mathieu-Daudé #include "fpu_helper.h"
18a2b0a27dSPhilippe Mathieu-Daudé #include "internal.h"
19a2b0a27dSPhilippe Mathieu-Daudé 
20*4701d23aSPhilippe Mathieu-Daudé static int bit_m(DisasContext *ctx, int x);
21*4701d23aSPhilippe Mathieu-Daudé static int bit_df(DisasContext *ctx, int x);
22*4701d23aSPhilippe Mathieu-Daudé 
23a2b0a27dSPhilippe Mathieu-Daudé /* Include the auto-generated decoder.  */
24f5c6ee0cSPhilippe Mathieu-Daudé #include "decode-msa.c.inc"
25a2b0a27dSPhilippe Mathieu-Daudé 
26a2b0a27dSPhilippe Mathieu-Daudé #define OPC_MSA (0x1E << 26)
27a2b0a27dSPhilippe Mathieu-Daudé 
28a2b0a27dSPhilippe Mathieu-Daudé #define MASK_MSA_MINOR(op)          (MASK_OP_MAJOR(op) | (op & 0x3F))
29a2b0a27dSPhilippe Mathieu-Daudé enum {
30a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_I8_00   = 0x00 | OPC_MSA,
31a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_I8_01   = 0x01 | OPC_MSA,
32a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_I8_02   = 0x02 | OPC_MSA,
33a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3R_0D   = 0x0D | OPC_MSA,
34a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3R_0E   = 0x0E | OPC_MSA,
35a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3R_0F   = 0x0F | OPC_MSA,
36a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3R_10   = 0x10 | OPC_MSA,
37a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3R_11   = 0x11 | OPC_MSA,
38a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3R_12   = 0x12 | OPC_MSA,
39a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3R_13   = 0x13 | OPC_MSA,
40a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3R_14   = 0x14 | OPC_MSA,
41a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3R_15   = 0x15 | OPC_MSA,
42a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_ELM     = 0x19 | OPC_MSA,
43a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3RF_1A  = 0x1A | OPC_MSA,
44a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3RF_1B  = 0x1B | OPC_MSA,
45a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_3RF_1C  = 0x1C | OPC_MSA,
46a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_VEC     = 0x1E | OPC_MSA,
47a2b0a27dSPhilippe Mathieu-Daudé 
48a2b0a27dSPhilippe Mathieu-Daudé     /* MI10 instruction */
49a2b0a27dSPhilippe Mathieu-Daudé     OPC_LD_B        = (0x20) | OPC_MSA,
50a2b0a27dSPhilippe Mathieu-Daudé     OPC_LD_H        = (0x21) | OPC_MSA,
51a2b0a27dSPhilippe Mathieu-Daudé     OPC_LD_W        = (0x22) | OPC_MSA,
52a2b0a27dSPhilippe Mathieu-Daudé     OPC_LD_D        = (0x23) | OPC_MSA,
53a2b0a27dSPhilippe Mathieu-Daudé     OPC_ST_B        = (0x24) | OPC_MSA,
54a2b0a27dSPhilippe Mathieu-Daudé     OPC_ST_H        = (0x25) | OPC_MSA,
55a2b0a27dSPhilippe Mathieu-Daudé     OPC_ST_W        = (0x26) | OPC_MSA,
56a2b0a27dSPhilippe Mathieu-Daudé     OPC_ST_D        = (0x27) | OPC_MSA,
57a2b0a27dSPhilippe Mathieu-Daudé };
58a2b0a27dSPhilippe Mathieu-Daudé 
59a2b0a27dSPhilippe Mathieu-Daudé enum {
60a2b0a27dSPhilippe Mathieu-Daudé     /* I8 instruction */
61a2b0a27dSPhilippe Mathieu-Daudé     OPC_ANDI_B      = (0x0 << 24) | OPC_MSA_I8_00,
62a2b0a27dSPhilippe Mathieu-Daudé     OPC_BMNZI_B     = (0x0 << 24) | OPC_MSA_I8_01,
63a2b0a27dSPhilippe Mathieu-Daudé     OPC_SHF_B       = (0x0 << 24) | OPC_MSA_I8_02,
64a2b0a27dSPhilippe Mathieu-Daudé     OPC_ORI_B       = (0x1 << 24) | OPC_MSA_I8_00,
65a2b0a27dSPhilippe Mathieu-Daudé     OPC_BMZI_B      = (0x1 << 24) | OPC_MSA_I8_01,
66a2b0a27dSPhilippe Mathieu-Daudé     OPC_SHF_H       = (0x1 << 24) | OPC_MSA_I8_02,
67a2b0a27dSPhilippe Mathieu-Daudé     OPC_NORI_B      = (0x2 << 24) | OPC_MSA_I8_00,
68a2b0a27dSPhilippe Mathieu-Daudé     OPC_BSELI_B     = (0x2 << 24) | OPC_MSA_I8_01,
69a2b0a27dSPhilippe Mathieu-Daudé     OPC_SHF_W       = (0x2 << 24) | OPC_MSA_I8_02,
70a2b0a27dSPhilippe Mathieu-Daudé     OPC_XORI_B      = (0x3 << 24) | OPC_MSA_I8_00,
71a2b0a27dSPhilippe Mathieu-Daudé 
72a2b0a27dSPhilippe Mathieu-Daudé     /* VEC/2R/2RF instruction */
73a2b0a27dSPhilippe Mathieu-Daudé     OPC_AND_V       = (0x00 << 21) | OPC_MSA_VEC,
74a2b0a27dSPhilippe Mathieu-Daudé     OPC_OR_V        = (0x01 << 21) | OPC_MSA_VEC,
75a2b0a27dSPhilippe Mathieu-Daudé     OPC_NOR_V       = (0x02 << 21) | OPC_MSA_VEC,
76a2b0a27dSPhilippe Mathieu-Daudé     OPC_XOR_V       = (0x03 << 21) | OPC_MSA_VEC,
77a2b0a27dSPhilippe Mathieu-Daudé     OPC_BMNZ_V      = (0x04 << 21) | OPC_MSA_VEC,
78a2b0a27dSPhilippe Mathieu-Daudé     OPC_BMZ_V       = (0x05 << 21) | OPC_MSA_VEC,
79a2b0a27dSPhilippe Mathieu-Daudé     OPC_BSEL_V      = (0x06 << 21) | OPC_MSA_VEC,
80a2b0a27dSPhilippe Mathieu-Daudé 
81a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_2R      = (0x18 << 21) | OPC_MSA_VEC,
82a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSA_2RF     = (0x19 << 21) | OPC_MSA_VEC,
83a2b0a27dSPhilippe Mathieu-Daudé 
84a2b0a27dSPhilippe Mathieu-Daudé     /* 2R instruction df(bits 17..16) = _b, _h, _w, _d */
85a2b0a27dSPhilippe Mathieu-Daudé     OPC_FILL_df     = (0x00 << 18) | OPC_MSA_2R,
86a2b0a27dSPhilippe Mathieu-Daudé     OPC_PCNT_df     = (0x01 << 18) | OPC_MSA_2R,
87a2b0a27dSPhilippe Mathieu-Daudé     OPC_NLOC_df     = (0x02 << 18) | OPC_MSA_2R,
88a2b0a27dSPhilippe Mathieu-Daudé     OPC_NLZC_df     = (0x03 << 18) | OPC_MSA_2R,
89a2b0a27dSPhilippe Mathieu-Daudé 
90a2b0a27dSPhilippe Mathieu-Daudé     /* 2RF instruction df(bit 16) = _w, _d */
91a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCLASS_df   = (0x00 << 17) | OPC_MSA_2RF,
92a2b0a27dSPhilippe Mathieu-Daudé     OPC_FTRUNC_S_df = (0x01 << 17) | OPC_MSA_2RF,
93a2b0a27dSPhilippe Mathieu-Daudé     OPC_FTRUNC_U_df = (0x02 << 17) | OPC_MSA_2RF,
94a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSQRT_df    = (0x03 << 17) | OPC_MSA_2RF,
95a2b0a27dSPhilippe Mathieu-Daudé     OPC_FRSQRT_df   = (0x04 << 17) | OPC_MSA_2RF,
96a2b0a27dSPhilippe Mathieu-Daudé     OPC_FRCP_df     = (0x05 << 17) | OPC_MSA_2RF,
97a2b0a27dSPhilippe Mathieu-Daudé     OPC_FRINT_df    = (0x06 << 17) | OPC_MSA_2RF,
98a2b0a27dSPhilippe Mathieu-Daudé     OPC_FLOG2_df    = (0x07 << 17) | OPC_MSA_2RF,
99a2b0a27dSPhilippe Mathieu-Daudé     OPC_FEXUPL_df   = (0x08 << 17) | OPC_MSA_2RF,
100a2b0a27dSPhilippe Mathieu-Daudé     OPC_FEXUPR_df   = (0x09 << 17) | OPC_MSA_2RF,
101a2b0a27dSPhilippe Mathieu-Daudé     OPC_FFQL_df     = (0x0A << 17) | OPC_MSA_2RF,
102a2b0a27dSPhilippe Mathieu-Daudé     OPC_FFQR_df     = (0x0B << 17) | OPC_MSA_2RF,
103a2b0a27dSPhilippe Mathieu-Daudé     OPC_FTINT_S_df  = (0x0C << 17) | OPC_MSA_2RF,
104a2b0a27dSPhilippe Mathieu-Daudé     OPC_FTINT_U_df  = (0x0D << 17) | OPC_MSA_2RF,
105a2b0a27dSPhilippe Mathieu-Daudé     OPC_FFINT_S_df  = (0x0E << 17) | OPC_MSA_2RF,
106a2b0a27dSPhilippe Mathieu-Daudé     OPC_FFINT_U_df  = (0x0F << 17) | OPC_MSA_2RF,
107a2b0a27dSPhilippe Mathieu-Daudé 
108a2b0a27dSPhilippe Mathieu-Daudé     /* 3R instruction df(bits 22..21) = _b, _h, _w, d */
109a2b0a27dSPhilippe Mathieu-Daudé     OPC_SLL_df      = (0x0 << 23) | OPC_MSA_3R_0D,
110a2b0a27dSPhilippe Mathieu-Daudé     OPC_ADDV_df     = (0x0 << 23) | OPC_MSA_3R_0E,
111a2b0a27dSPhilippe Mathieu-Daudé     OPC_CEQ_df      = (0x0 << 23) | OPC_MSA_3R_0F,
112a2b0a27dSPhilippe Mathieu-Daudé     OPC_ADD_A_df    = (0x0 << 23) | OPC_MSA_3R_10,
113a2b0a27dSPhilippe Mathieu-Daudé     OPC_SUBS_S_df   = (0x0 << 23) | OPC_MSA_3R_11,
114a2b0a27dSPhilippe Mathieu-Daudé     OPC_MULV_df     = (0x0 << 23) | OPC_MSA_3R_12,
115a2b0a27dSPhilippe Mathieu-Daudé     OPC_DOTP_S_df   = (0x0 << 23) | OPC_MSA_3R_13,
116a2b0a27dSPhilippe Mathieu-Daudé     OPC_SLD_df      = (0x0 << 23) | OPC_MSA_3R_14,
117a2b0a27dSPhilippe Mathieu-Daudé     OPC_VSHF_df     = (0x0 << 23) | OPC_MSA_3R_15,
118a2b0a27dSPhilippe Mathieu-Daudé     OPC_SRA_df      = (0x1 << 23) | OPC_MSA_3R_0D,
119a2b0a27dSPhilippe Mathieu-Daudé     OPC_SUBV_df     = (0x1 << 23) | OPC_MSA_3R_0E,
120a2b0a27dSPhilippe Mathieu-Daudé     OPC_ADDS_A_df   = (0x1 << 23) | OPC_MSA_3R_10,
121a2b0a27dSPhilippe Mathieu-Daudé     OPC_SUBS_U_df   = (0x1 << 23) | OPC_MSA_3R_11,
122a2b0a27dSPhilippe Mathieu-Daudé     OPC_MADDV_df    = (0x1 << 23) | OPC_MSA_3R_12,
123a2b0a27dSPhilippe Mathieu-Daudé     OPC_DOTP_U_df   = (0x1 << 23) | OPC_MSA_3R_13,
124a2b0a27dSPhilippe Mathieu-Daudé     OPC_SPLAT_df    = (0x1 << 23) | OPC_MSA_3R_14,
125a2b0a27dSPhilippe Mathieu-Daudé     OPC_SRAR_df     = (0x1 << 23) | OPC_MSA_3R_15,
126a2b0a27dSPhilippe Mathieu-Daudé     OPC_SRL_df      = (0x2 << 23) | OPC_MSA_3R_0D,
127a2b0a27dSPhilippe Mathieu-Daudé     OPC_MAX_S_df    = (0x2 << 23) | OPC_MSA_3R_0E,
128a2b0a27dSPhilippe Mathieu-Daudé     OPC_CLT_S_df    = (0x2 << 23) | OPC_MSA_3R_0F,
129a2b0a27dSPhilippe Mathieu-Daudé     OPC_ADDS_S_df   = (0x2 << 23) | OPC_MSA_3R_10,
130a2b0a27dSPhilippe Mathieu-Daudé     OPC_SUBSUS_U_df = (0x2 << 23) | OPC_MSA_3R_11,
131a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSUBV_df    = (0x2 << 23) | OPC_MSA_3R_12,
132a2b0a27dSPhilippe Mathieu-Daudé     OPC_DPADD_S_df  = (0x2 << 23) | OPC_MSA_3R_13,
133a2b0a27dSPhilippe Mathieu-Daudé     OPC_PCKEV_df    = (0x2 << 23) | OPC_MSA_3R_14,
134a2b0a27dSPhilippe Mathieu-Daudé     OPC_SRLR_df     = (0x2 << 23) | OPC_MSA_3R_15,
135a2b0a27dSPhilippe Mathieu-Daudé     OPC_BCLR_df     = (0x3 << 23) | OPC_MSA_3R_0D,
136a2b0a27dSPhilippe Mathieu-Daudé     OPC_MAX_U_df    = (0x3 << 23) | OPC_MSA_3R_0E,
137a2b0a27dSPhilippe Mathieu-Daudé     OPC_CLT_U_df    = (0x3 << 23) | OPC_MSA_3R_0F,
138a2b0a27dSPhilippe Mathieu-Daudé     OPC_ADDS_U_df   = (0x3 << 23) | OPC_MSA_3R_10,
139a2b0a27dSPhilippe Mathieu-Daudé     OPC_SUBSUU_S_df = (0x3 << 23) | OPC_MSA_3R_11,
140a2b0a27dSPhilippe Mathieu-Daudé     OPC_DPADD_U_df  = (0x3 << 23) | OPC_MSA_3R_13,
141a2b0a27dSPhilippe Mathieu-Daudé     OPC_PCKOD_df    = (0x3 << 23) | OPC_MSA_3R_14,
142a2b0a27dSPhilippe Mathieu-Daudé     OPC_BSET_df     = (0x4 << 23) | OPC_MSA_3R_0D,
143a2b0a27dSPhilippe Mathieu-Daudé     OPC_MIN_S_df    = (0x4 << 23) | OPC_MSA_3R_0E,
144a2b0a27dSPhilippe Mathieu-Daudé     OPC_CLE_S_df    = (0x4 << 23) | OPC_MSA_3R_0F,
145a2b0a27dSPhilippe Mathieu-Daudé     OPC_AVE_S_df    = (0x4 << 23) | OPC_MSA_3R_10,
146a2b0a27dSPhilippe Mathieu-Daudé     OPC_ASUB_S_df   = (0x4 << 23) | OPC_MSA_3R_11,
147a2b0a27dSPhilippe Mathieu-Daudé     OPC_DIV_S_df    = (0x4 << 23) | OPC_MSA_3R_12,
148a2b0a27dSPhilippe Mathieu-Daudé     OPC_DPSUB_S_df  = (0x4 << 23) | OPC_MSA_3R_13,
149a2b0a27dSPhilippe Mathieu-Daudé     OPC_ILVL_df     = (0x4 << 23) | OPC_MSA_3R_14,
150a2b0a27dSPhilippe Mathieu-Daudé     OPC_HADD_S_df   = (0x4 << 23) | OPC_MSA_3R_15,
151a2b0a27dSPhilippe Mathieu-Daudé     OPC_BNEG_df     = (0x5 << 23) | OPC_MSA_3R_0D,
152a2b0a27dSPhilippe Mathieu-Daudé     OPC_MIN_U_df    = (0x5 << 23) | OPC_MSA_3R_0E,
153a2b0a27dSPhilippe Mathieu-Daudé     OPC_CLE_U_df    = (0x5 << 23) | OPC_MSA_3R_0F,
154a2b0a27dSPhilippe Mathieu-Daudé     OPC_AVE_U_df    = (0x5 << 23) | OPC_MSA_3R_10,
155a2b0a27dSPhilippe Mathieu-Daudé     OPC_ASUB_U_df   = (0x5 << 23) | OPC_MSA_3R_11,
156a2b0a27dSPhilippe Mathieu-Daudé     OPC_DIV_U_df    = (0x5 << 23) | OPC_MSA_3R_12,
157a2b0a27dSPhilippe Mathieu-Daudé     OPC_DPSUB_U_df  = (0x5 << 23) | OPC_MSA_3R_13,
158a2b0a27dSPhilippe Mathieu-Daudé     OPC_ILVR_df     = (0x5 << 23) | OPC_MSA_3R_14,
159a2b0a27dSPhilippe Mathieu-Daudé     OPC_HADD_U_df   = (0x5 << 23) | OPC_MSA_3R_15,
160a2b0a27dSPhilippe Mathieu-Daudé     OPC_BINSL_df    = (0x6 << 23) | OPC_MSA_3R_0D,
161a2b0a27dSPhilippe Mathieu-Daudé     OPC_MAX_A_df    = (0x6 << 23) | OPC_MSA_3R_0E,
162a2b0a27dSPhilippe Mathieu-Daudé     OPC_AVER_S_df   = (0x6 << 23) | OPC_MSA_3R_10,
163a2b0a27dSPhilippe Mathieu-Daudé     OPC_MOD_S_df    = (0x6 << 23) | OPC_MSA_3R_12,
164a2b0a27dSPhilippe Mathieu-Daudé     OPC_ILVEV_df    = (0x6 << 23) | OPC_MSA_3R_14,
165a2b0a27dSPhilippe Mathieu-Daudé     OPC_HSUB_S_df   = (0x6 << 23) | OPC_MSA_3R_15,
166a2b0a27dSPhilippe Mathieu-Daudé     OPC_BINSR_df    = (0x7 << 23) | OPC_MSA_3R_0D,
167a2b0a27dSPhilippe Mathieu-Daudé     OPC_MIN_A_df    = (0x7 << 23) | OPC_MSA_3R_0E,
168a2b0a27dSPhilippe Mathieu-Daudé     OPC_AVER_U_df   = (0x7 << 23) | OPC_MSA_3R_10,
169a2b0a27dSPhilippe Mathieu-Daudé     OPC_MOD_U_df    = (0x7 << 23) | OPC_MSA_3R_12,
170a2b0a27dSPhilippe Mathieu-Daudé     OPC_ILVOD_df    = (0x7 << 23) | OPC_MSA_3R_14,
171a2b0a27dSPhilippe Mathieu-Daudé     OPC_HSUB_U_df   = (0x7 << 23) | OPC_MSA_3R_15,
172a2b0a27dSPhilippe Mathieu-Daudé 
173a2b0a27dSPhilippe Mathieu-Daudé     /* ELM instructions df(bits 21..16) = _b, _h, _w, _d */
174a2b0a27dSPhilippe Mathieu-Daudé     OPC_SLDI_df     = (0x0 << 22) | (0x00 << 16) | OPC_MSA_ELM,
175a2b0a27dSPhilippe Mathieu-Daudé     OPC_CTCMSA      = (0x0 << 22) | (0x3E << 16) | OPC_MSA_ELM,
176a2b0a27dSPhilippe Mathieu-Daudé     OPC_SPLATI_df   = (0x1 << 22) | (0x00 << 16) | OPC_MSA_ELM,
177a2b0a27dSPhilippe Mathieu-Daudé     OPC_CFCMSA      = (0x1 << 22) | (0x3E << 16) | OPC_MSA_ELM,
178a2b0a27dSPhilippe Mathieu-Daudé     OPC_COPY_S_df   = (0x2 << 22) | (0x00 << 16) | OPC_MSA_ELM,
179a2b0a27dSPhilippe Mathieu-Daudé     OPC_MOVE_V      = (0x2 << 22) | (0x3E << 16) | OPC_MSA_ELM,
180a2b0a27dSPhilippe Mathieu-Daudé     OPC_COPY_U_df   = (0x3 << 22) | (0x00 << 16) | OPC_MSA_ELM,
181a2b0a27dSPhilippe Mathieu-Daudé     OPC_INSERT_df   = (0x4 << 22) | (0x00 << 16) | OPC_MSA_ELM,
182a2b0a27dSPhilippe Mathieu-Daudé     OPC_INSVE_df    = (0x5 << 22) | (0x00 << 16) | OPC_MSA_ELM,
183a2b0a27dSPhilippe Mathieu-Daudé 
184a2b0a27dSPhilippe Mathieu-Daudé     /* 3RF instruction _df(bit 21) = _w, _d */
185a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCAF_df     = (0x0 << 22) | OPC_MSA_3RF_1A,
186a2b0a27dSPhilippe Mathieu-Daudé     OPC_FADD_df     = (0x0 << 22) | OPC_MSA_3RF_1B,
187a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCUN_df     = (0x1 << 22) | OPC_MSA_3RF_1A,
188a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSUB_df     = (0x1 << 22) | OPC_MSA_3RF_1B,
189a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCOR_df     = (0x1 << 22) | OPC_MSA_3RF_1C,
190a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCEQ_df     = (0x2 << 22) | OPC_MSA_3RF_1A,
191a2b0a27dSPhilippe Mathieu-Daudé     OPC_FMUL_df     = (0x2 << 22) | OPC_MSA_3RF_1B,
192a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCUNE_df    = (0x2 << 22) | OPC_MSA_3RF_1C,
193a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCUEQ_df    = (0x3 << 22) | OPC_MSA_3RF_1A,
194a2b0a27dSPhilippe Mathieu-Daudé     OPC_FDIV_df     = (0x3 << 22) | OPC_MSA_3RF_1B,
195a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCNE_df     = (0x3 << 22) | OPC_MSA_3RF_1C,
196a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCLT_df     = (0x4 << 22) | OPC_MSA_3RF_1A,
197a2b0a27dSPhilippe Mathieu-Daudé     OPC_FMADD_df    = (0x4 << 22) | OPC_MSA_3RF_1B,
198a2b0a27dSPhilippe Mathieu-Daudé     OPC_MUL_Q_df    = (0x4 << 22) | OPC_MSA_3RF_1C,
199a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCULT_df    = (0x5 << 22) | OPC_MSA_3RF_1A,
200a2b0a27dSPhilippe Mathieu-Daudé     OPC_FMSUB_df    = (0x5 << 22) | OPC_MSA_3RF_1B,
201a2b0a27dSPhilippe Mathieu-Daudé     OPC_MADD_Q_df   = (0x5 << 22) | OPC_MSA_3RF_1C,
202a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCLE_df     = (0x6 << 22) | OPC_MSA_3RF_1A,
203a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSUB_Q_df   = (0x6 << 22) | OPC_MSA_3RF_1C,
204a2b0a27dSPhilippe Mathieu-Daudé     OPC_FCULE_df    = (0x7 << 22) | OPC_MSA_3RF_1A,
205a2b0a27dSPhilippe Mathieu-Daudé     OPC_FEXP2_df    = (0x7 << 22) | OPC_MSA_3RF_1B,
206a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSAF_df     = (0x8 << 22) | OPC_MSA_3RF_1A,
207a2b0a27dSPhilippe Mathieu-Daudé     OPC_FEXDO_df    = (0x8 << 22) | OPC_MSA_3RF_1B,
208a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSUN_df     = (0x9 << 22) | OPC_MSA_3RF_1A,
209a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSOR_df     = (0x9 << 22) | OPC_MSA_3RF_1C,
210a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSEQ_df     = (0xA << 22) | OPC_MSA_3RF_1A,
211a2b0a27dSPhilippe Mathieu-Daudé     OPC_FTQ_df      = (0xA << 22) | OPC_MSA_3RF_1B,
212a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSUNE_df    = (0xA << 22) | OPC_MSA_3RF_1C,
213a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSUEQ_df    = (0xB << 22) | OPC_MSA_3RF_1A,
214a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSNE_df     = (0xB << 22) | OPC_MSA_3RF_1C,
215a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSLT_df     = (0xC << 22) | OPC_MSA_3RF_1A,
216a2b0a27dSPhilippe Mathieu-Daudé     OPC_FMIN_df     = (0xC << 22) | OPC_MSA_3RF_1B,
217a2b0a27dSPhilippe Mathieu-Daudé     OPC_MULR_Q_df   = (0xC << 22) | OPC_MSA_3RF_1C,
218a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSULT_df    = (0xD << 22) | OPC_MSA_3RF_1A,
219a2b0a27dSPhilippe Mathieu-Daudé     OPC_FMIN_A_df   = (0xD << 22) | OPC_MSA_3RF_1B,
220a2b0a27dSPhilippe Mathieu-Daudé     OPC_MADDR_Q_df  = (0xD << 22) | OPC_MSA_3RF_1C,
221a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSLE_df     = (0xE << 22) | OPC_MSA_3RF_1A,
222a2b0a27dSPhilippe Mathieu-Daudé     OPC_FMAX_df     = (0xE << 22) | OPC_MSA_3RF_1B,
223a2b0a27dSPhilippe Mathieu-Daudé     OPC_MSUBR_Q_df  = (0xE << 22) | OPC_MSA_3RF_1C,
224a2b0a27dSPhilippe Mathieu-Daudé     OPC_FSULE_df    = (0xF << 22) | OPC_MSA_3RF_1A,
225a2b0a27dSPhilippe Mathieu-Daudé     OPC_FMAX_A_df   = (0xF << 22) | OPC_MSA_3RF_1B,
226a2b0a27dSPhilippe Mathieu-Daudé };
227a2b0a27dSPhilippe Mathieu-Daudé 
22806106772SPhilippe Mathieu-Daudé static const char msaregnames[][6] = {
229a2b0a27dSPhilippe Mathieu-Daudé     "w0.d0",  "w0.d1",  "w1.d0",  "w1.d1",
230a2b0a27dSPhilippe Mathieu-Daudé     "w2.d0",  "w2.d1",  "w3.d0",  "w3.d1",
231a2b0a27dSPhilippe Mathieu-Daudé     "w4.d0",  "w4.d1",  "w5.d0",  "w5.d1",
232a2b0a27dSPhilippe Mathieu-Daudé     "w6.d0",  "w6.d1",  "w7.d0",  "w7.d1",
233a2b0a27dSPhilippe Mathieu-Daudé     "w8.d0",  "w8.d1",  "w9.d0",  "w9.d1",
234a2b0a27dSPhilippe Mathieu-Daudé     "w10.d0", "w10.d1", "w11.d0", "w11.d1",
235a2b0a27dSPhilippe Mathieu-Daudé     "w12.d0", "w12.d1", "w13.d0", "w13.d1",
236a2b0a27dSPhilippe Mathieu-Daudé     "w14.d0", "w14.d1", "w15.d0", "w15.d1",
237a2b0a27dSPhilippe Mathieu-Daudé     "w16.d0", "w16.d1", "w17.d0", "w17.d1",
238a2b0a27dSPhilippe Mathieu-Daudé     "w18.d0", "w18.d1", "w19.d0", "w19.d1",
239a2b0a27dSPhilippe Mathieu-Daudé     "w20.d0", "w20.d1", "w21.d0", "w21.d1",
240a2b0a27dSPhilippe Mathieu-Daudé     "w22.d0", "w22.d1", "w23.d0", "w23.d1",
241a2b0a27dSPhilippe Mathieu-Daudé     "w24.d0", "w24.d1", "w25.d0", "w25.d1",
242a2b0a27dSPhilippe Mathieu-Daudé     "w26.d0", "w26.d1", "w27.d0", "w27.d1",
243a2b0a27dSPhilippe Mathieu-Daudé     "w28.d0", "w28.d1", "w29.d0", "w29.d1",
244a2b0a27dSPhilippe Mathieu-Daudé     "w30.d0", "w30.d1", "w31.d0", "w31.d1",
245a2b0a27dSPhilippe Mathieu-Daudé };
246a2b0a27dSPhilippe Mathieu-Daudé 
247*4701d23aSPhilippe Mathieu-Daudé /* Encoding of Operation Field (must be indexed by CPUMIPSMSADataFormat) */
248*4701d23aSPhilippe Mathieu-Daudé struct dfe {
249*4701d23aSPhilippe Mathieu-Daudé     int start;
250*4701d23aSPhilippe Mathieu-Daudé     int length;
251*4701d23aSPhilippe Mathieu-Daudé     uint32_t mask;
252*4701d23aSPhilippe Mathieu-Daudé };
253*4701d23aSPhilippe Mathieu-Daudé 
254*4701d23aSPhilippe Mathieu-Daudé /*
255*4701d23aSPhilippe Mathieu-Daudé  * Extract immediate from df/{m,n} format (used by ELM & BIT instructions).
256*4701d23aSPhilippe Mathieu-Daudé  * Returns the immediate value, or -1 if the format does not match.
257*4701d23aSPhilippe Mathieu-Daudé  */
258*4701d23aSPhilippe Mathieu-Daudé static int df_extract_val(DisasContext *ctx, int x, const struct dfe *s)
259*4701d23aSPhilippe Mathieu-Daudé {
260*4701d23aSPhilippe Mathieu-Daudé     for (unsigned i = 0; i < 4; i++) {
261*4701d23aSPhilippe Mathieu-Daudé         if (extract32(x, s->start, s->length) == s->mask) {
262*4701d23aSPhilippe Mathieu-Daudé             return extract32(x, 0, s->start);
263*4701d23aSPhilippe Mathieu-Daudé         }
264*4701d23aSPhilippe Mathieu-Daudé     }
265*4701d23aSPhilippe Mathieu-Daudé     return -1;
266*4701d23aSPhilippe Mathieu-Daudé }
267*4701d23aSPhilippe Mathieu-Daudé 
268*4701d23aSPhilippe Mathieu-Daudé /*
269*4701d23aSPhilippe Mathieu-Daudé  * Extract DataField from df/{m,n} format (used by ELM & BIT instructions).
270*4701d23aSPhilippe Mathieu-Daudé  * Returns the DataField, or -1 if the format does not match.
271*4701d23aSPhilippe Mathieu-Daudé  */
272*4701d23aSPhilippe Mathieu-Daudé static int df_extract_df(DisasContext *ctx, int x, const struct dfe *s)
273*4701d23aSPhilippe Mathieu-Daudé {
274*4701d23aSPhilippe Mathieu-Daudé     for (unsigned i = 0; i < 4; i++) {
275*4701d23aSPhilippe Mathieu-Daudé         if (extract32(x, s->start, s->length) == s->mask) {
276*4701d23aSPhilippe Mathieu-Daudé             return i;
277*4701d23aSPhilippe Mathieu-Daudé         }
278*4701d23aSPhilippe Mathieu-Daudé     }
279*4701d23aSPhilippe Mathieu-Daudé     return -1;
280*4701d23aSPhilippe Mathieu-Daudé }
281*4701d23aSPhilippe Mathieu-Daudé 
282*4701d23aSPhilippe Mathieu-Daudé static const struct dfe df_bit[] = {
283*4701d23aSPhilippe Mathieu-Daudé     /* Table 3.28 BIT Instruction Format */
284*4701d23aSPhilippe Mathieu-Daudé     [DF_BYTE]   = {3, 4, 0b1110},
285*4701d23aSPhilippe Mathieu-Daudé     [DF_HALF]   = {4, 3, 0b110},
286*4701d23aSPhilippe Mathieu-Daudé     [DF_WORD]   = {5, 2, 0b10},
287*4701d23aSPhilippe Mathieu-Daudé     [DF_DOUBLE] = {6, 1, 0b0}
288*4701d23aSPhilippe Mathieu-Daudé };
289*4701d23aSPhilippe Mathieu-Daudé 
290*4701d23aSPhilippe Mathieu-Daudé static int bit_m(DisasContext *ctx, int x)
291*4701d23aSPhilippe Mathieu-Daudé {
292*4701d23aSPhilippe Mathieu-Daudé     return df_extract_val(ctx, x, df_bit);
293*4701d23aSPhilippe Mathieu-Daudé }
294*4701d23aSPhilippe Mathieu-Daudé 
295*4701d23aSPhilippe Mathieu-Daudé static int bit_df(DisasContext *ctx, int x)
296*4701d23aSPhilippe Mathieu-Daudé {
297*4701d23aSPhilippe Mathieu-Daudé     return df_extract_df(ctx, x, df_bit);
298*4701d23aSPhilippe Mathieu-Daudé }
299*4701d23aSPhilippe Mathieu-Daudé 
300a2b0a27dSPhilippe Mathieu-Daudé static TCGv_i64 msa_wr_d[64];
301a2b0a27dSPhilippe Mathieu-Daudé 
302a2b0a27dSPhilippe Mathieu-Daudé void msa_translate_init(void)
303a2b0a27dSPhilippe Mathieu-Daudé {
304a2b0a27dSPhilippe Mathieu-Daudé     int i;
305a2b0a27dSPhilippe Mathieu-Daudé 
306a2b0a27dSPhilippe Mathieu-Daudé     for (i = 0; i < 32; i++) {
307bbc213b3SPhilippe Mathieu-Daudé         int off;
308a2b0a27dSPhilippe Mathieu-Daudé 
309a2b0a27dSPhilippe Mathieu-Daudé         /*
310a2b0a27dSPhilippe Mathieu-Daudé          * The MSA vector registers are mapped on the
311a2b0a27dSPhilippe Mathieu-Daudé          * scalar floating-point unit (FPU) registers.
312a2b0a27dSPhilippe Mathieu-Daudé          */
313bbc213b3SPhilippe Mathieu-Daudé         off = offsetof(CPUMIPSState, active_fpu.fpr[i].wr.d[0]);
314a2b0a27dSPhilippe Mathieu-Daudé         msa_wr_d[i * 2] = fpu_f64[i];
315bbc213b3SPhilippe Mathieu-Daudé 
316a2b0a27dSPhilippe Mathieu-Daudé         off = offsetof(CPUMIPSState, active_fpu.fpr[i].wr.d[1]);
317a2b0a27dSPhilippe Mathieu-Daudé         msa_wr_d[i * 2 + 1] =
318a2b0a27dSPhilippe Mathieu-Daudé                 tcg_global_mem_new_i64(cpu_env, off, msaregnames[i * 2 + 1]);
319a2b0a27dSPhilippe Mathieu-Daudé     }
320a2b0a27dSPhilippe Mathieu-Daudé }
321a2b0a27dSPhilippe Mathieu-Daudé 
322340ee8b3SPhilippe Mathieu-Daudé /*
323340ee8b3SPhilippe Mathieu-Daudé  * Check if MSA is enabled.
324340ee8b3SPhilippe Mathieu-Daudé  * This function is always called with MSA available.
325340ee8b3SPhilippe Mathieu-Daudé  * If MSA is disabled, raise an exception.
326340ee8b3SPhilippe Mathieu-Daudé  */
327340ee8b3SPhilippe Mathieu-Daudé static inline bool check_msa_enabled(DisasContext *ctx)
328a2b0a27dSPhilippe Mathieu-Daudé {
329a2b0a27dSPhilippe Mathieu-Daudé     if (unlikely((ctx->hflags & MIPS_HFLAG_FPU) &&
330a2b0a27dSPhilippe Mathieu-Daudé                  !(ctx->hflags & MIPS_HFLAG_F64))) {
331a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
332340ee8b3SPhilippe Mathieu-Daudé         return false;
333a2b0a27dSPhilippe Mathieu-Daudé     }
334a2b0a27dSPhilippe Mathieu-Daudé 
335a2b0a27dSPhilippe Mathieu-Daudé     if (unlikely(!(ctx->hflags & MIPS_HFLAG_MSA))) {
336a2b0a27dSPhilippe Mathieu-Daudé         generate_exception_end(ctx, EXCP_MSADIS);
337340ee8b3SPhilippe Mathieu-Daudé         return false;
338a2b0a27dSPhilippe Mathieu-Daudé     }
339340ee8b3SPhilippe Mathieu-Daudé     return true;
340a2b0a27dSPhilippe Mathieu-Daudé }
341a2b0a27dSPhilippe Mathieu-Daudé 
342b8e74816SPhilippe Mathieu-Daudé typedef void gen_helper_piiii(TCGv_ptr, TCGv_i32, TCGv_i32, TCGv_i32, TCGv_i32);
343b8e74816SPhilippe Mathieu-Daudé 
344a2b0a27dSPhilippe Mathieu-Daudé static void gen_check_zero_element(TCGv tresult, uint8_t df, uint8_t wt,
345a2b0a27dSPhilippe Mathieu-Daudé                                    TCGCond cond)
346a2b0a27dSPhilippe Mathieu-Daudé {
347a2b0a27dSPhilippe Mathieu-Daudé     /* generates tcg ops to check if any element is 0 */
348a2b0a27dSPhilippe Mathieu-Daudé     /* Note this function only works with MSA_WRLEN = 128 */
34940f75c02SPhilippe Mathieu-Daudé     uint64_t eval_zero_or_big = dup_const(df, 1);
35040f75c02SPhilippe Mathieu-Daudé     uint64_t eval_big = eval_zero_or_big << ((8 << df) - 1);
351a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i64 t0 = tcg_temp_new_i64();
352a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i64 t1 = tcg_temp_new_i64();
35340f75c02SPhilippe Mathieu-Daudé 
354a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_subi_i64(t0, msa_wr_d[wt << 1], eval_zero_or_big);
355a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_andc_i64(t0, t0, msa_wr_d[wt << 1]);
356a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_andi_i64(t0, t0, eval_big);
357a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_subi_i64(t1, msa_wr_d[(wt << 1) + 1], eval_zero_or_big);
358a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_andc_i64(t1, t1, msa_wr_d[(wt << 1) + 1]);
359a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_andi_i64(t1, t1, eval_big);
360a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_or_i64(t0, t0, t1);
361a2b0a27dSPhilippe Mathieu-Daudé     /* if all bits are zero then all elements are not zero */
362a2b0a27dSPhilippe Mathieu-Daudé     /* if some bit is non-zero then some element is zero */
363a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_setcondi_i64(cond, t0, t0, 0);
364a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_trunc_i64_tl(tresult, t0);
365a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i64(t0);
366a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i64(t1);
367a2b0a27dSPhilippe Mathieu-Daudé }
368a2b0a27dSPhilippe Mathieu-Daudé 
369d61566cfSPhilippe Mathieu-Daudé static bool gen_msa_BxZ_V(DisasContext *ctx, int wt, int sa, TCGCond cond)
370a2b0a27dSPhilippe Mathieu-Daudé {
371a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i64 t0;
372a2b0a27dSPhilippe Mathieu-Daudé 
373340ee8b3SPhilippe Mathieu-Daudé     if (!check_msa_enabled(ctx)) {
374340ee8b3SPhilippe Mathieu-Daudé         return true;
375340ee8b3SPhilippe Mathieu-Daudé     }
376a2b0a27dSPhilippe Mathieu-Daudé 
377a2b0a27dSPhilippe Mathieu-Daudé     if (ctx->hflags & MIPS_HFLAG_BMASK) {
378a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
379a2b0a27dSPhilippe Mathieu-Daudé         return true;
380a2b0a27dSPhilippe Mathieu-Daudé     }
381a2b0a27dSPhilippe Mathieu-Daudé     t0 = tcg_temp_new_i64();
382a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_or_i64(t0, msa_wr_d[wt << 1], msa_wr_d[(wt << 1) + 1]);
383a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_setcondi_i64(cond, t0, t0, 0);
384a2b0a27dSPhilippe Mathieu-Daudé     tcg_gen_trunc_i64_tl(bcond, t0);
385a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i64(t0);
386a2b0a27dSPhilippe Mathieu-Daudé 
387d61566cfSPhilippe Mathieu-Daudé     ctx->btarget = ctx->base.pc_next + (sa << 2) + 4;
388a2b0a27dSPhilippe Mathieu-Daudé 
389a2b0a27dSPhilippe Mathieu-Daudé     ctx->hflags |= MIPS_HFLAG_BC;
390a2b0a27dSPhilippe Mathieu-Daudé     ctx->hflags |= MIPS_HFLAG_BDS32;
391a2b0a27dSPhilippe Mathieu-Daudé 
392a2b0a27dSPhilippe Mathieu-Daudé     return true;
393a2b0a27dSPhilippe Mathieu-Daudé }
394a2b0a27dSPhilippe Mathieu-Daudé 
395a2b0a27dSPhilippe Mathieu-Daudé static bool trans_BZ_V(DisasContext *ctx, arg_msa_bz *a)
396a2b0a27dSPhilippe Mathieu-Daudé {
397d61566cfSPhilippe Mathieu-Daudé     return gen_msa_BxZ_V(ctx, a->wt, a->sa, TCG_COND_EQ);
398a2b0a27dSPhilippe Mathieu-Daudé }
399a2b0a27dSPhilippe Mathieu-Daudé 
400a2b0a27dSPhilippe Mathieu-Daudé static bool trans_BNZ_V(DisasContext *ctx, arg_msa_bz *a)
401a2b0a27dSPhilippe Mathieu-Daudé {
402d61566cfSPhilippe Mathieu-Daudé     return gen_msa_BxZ_V(ctx, a->wt, a->sa, TCG_COND_NE);
403a2b0a27dSPhilippe Mathieu-Daudé }
404a2b0a27dSPhilippe Mathieu-Daudé 
405d61566cfSPhilippe Mathieu-Daudé static bool gen_msa_BxZ(DisasContext *ctx, int df, int wt, int sa, bool if_not)
406a2b0a27dSPhilippe Mathieu-Daudé {
407340ee8b3SPhilippe Mathieu-Daudé     if (!check_msa_enabled(ctx)) {
408340ee8b3SPhilippe Mathieu-Daudé         return true;
409340ee8b3SPhilippe Mathieu-Daudé     }
410a2b0a27dSPhilippe Mathieu-Daudé 
411a2b0a27dSPhilippe Mathieu-Daudé     if (ctx->hflags & MIPS_HFLAG_BMASK) {
412a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
413a2b0a27dSPhilippe Mathieu-Daudé         return true;
414a2b0a27dSPhilippe Mathieu-Daudé     }
415a2b0a27dSPhilippe Mathieu-Daudé 
416a2b0a27dSPhilippe Mathieu-Daudé     gen_check_zero_element(bcond, df, wt, if_not ? TCG_COND_EQ : TCG_COND_NE);
417a2b0a27dSPhilippe Mathieu-Daudé 
418d61566cfSPhilippe Mathieu-Daudé     ctx->btarget = ctx->base.pc_next + (sa << 2) + 4;
419a2b0a27dSPhilippe Mathieu-Daudé     ctx->hflags |= MIPS_HFLAG_BC;
420a2b0a27dSPhilippe Mathieu-Daudé     ctx->hflags |= MIPS_HFLAG_BDS32;
421a2b0a27dSPhilippe Mathieu-Daudé 
422a2b0a27dSPhilippe Mathieu-Daudé     return true;
423a2b0a27dSPhilippe Mathieu-Daudé }
424a2b0a27dSPhilippe Mathieu-Daudé 
425d61566cfSPhilippe Mathieu-Daudé static bool trans_BZ(DisasContext *ctx, arg_msa_bz *a)
426a2b0a27dSPhilippe Mathieu-Daudé {
427d61566cfSPhilippe Mathieu-Daudé     return gen_msa_BxZ(ctx, a->df, a->wt, a->sa, false);
428a2b0a27dSPhilippe Mathieu-Daudé }
429a2b0a27dSPhilippe Mathieu-Daudé 
430d61566cfSPhilippe Mathieu-Daudé static bool trans_BNZ(DisasContext *ctx, arg_msa_bz *a)
431a2b0a27dSPhilippe Mathieu-Daudé {
432d61566cfSPhilippe Mathieu-Daudé     return gen_msa_BxZ(ctx, a->df, a->wt, a->sa, true);
433a2b0a27dSPhilippe Mathieu-Daudé }
434a2b0a27dSPhilippe Mathieu-Daudé 
435a2b0a27dSPhilippe Mathieu-Daudé static void gen_msa_i8(DisasContext *ctx)
436a2b0a27dSPhilippe Mathieu-Daudé {
437a2b0a27dSPhilippe Mathieu-Daudé #define MASK_MSA_I8(op)    (MASK_MSA_MINOR(op) | (op & (0x03 << 24)))
438a2b0a27dSPhilippe Mathieu-Daudé     uint8_t i8 = (ctx->opcode >> 16) & 0xff;
439a2b0a27dSPhilippe Mathieu-Daudé     uint8_t ws = (ctx->opcode >> 11) & 0x1f;
440a2b0a27dSPhilippe Mathieu-Daudé     uint8_t wd = (ctx->opcode >> 6) & 0x1f;
441a2b0a27dSPhilippe Mathieu-Daudé 
442a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 twd = tcg_const_i32(wd);
443a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 tws = tcg_const_i32(ws);
444a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 ti8 = tcg_const_i32(i8);
445a2b0a27dSPhilippe Mathieu-Daudé 
446a2b0a27dSPhilippe Mathieu-Daudé     switch (MASK_MSA_I8(ctx->opcode)) {
447a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ANDI_B:
448a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_andi_b(cpu_env, twd, tws, ti8);
449a2b0a27dSPhilippe Mathieu-Daudé         break;
450a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ORI_B:
451a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_ori_b(cpu_env, twd, tws, ti8);
452a2b0a27dSPhilippe Mathieu-Daudé         break;
453a2b0a27dSPhilippe Mathieu-Daudé     case OPC_NORI_B:
454a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_nori_b(cpu_env, twd, tws, ti8);
455a2b0a27dSPhilippe Mathieu-Daudé         break;
456a2b0a27dSPhilippe Mathieu-Daudé     case OPC_XORI_B:
457a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_xori_b(cpu_env, twd, tws, ti8);
458a2b0a27dSPhilippe Mathieu-Daudé         break;
459a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BMNZI_B:
460a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_bmnzi_b(cpu_env, twd, tws, ti8);
461a2b0a27dSPhilippe Mathieu-Daudé         break;
462a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BMZI_B:
463a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_bmzi_b(cpu_env, twd, tws, ti8);
464a2b0a27dSPhilippe Mathieu-Daudé         break;
465a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BSELI_B:
466a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_bseli_b(cpu_env, twd, tws, ti8);
467a2b0a27dSPhilippe Mathieu-Daudé         break;
468a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SHF_B:
469a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SHF_H:
470a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SHF_W:
471a2b0a27dSPhilippe Mathieu-Daudé         {
472a2b0a27dSPhilippe Mathieu-Daudé             uint8_t df = (ctx->opcode >> 24) & 0x3;
473a2b0a27dSPhilippe Mathieu-Daudé             if (df == DF_DOUBLE) {
474a2b0a27dSPhilippe Mathieu-Daudé                 gen_reserved_instruction(ctx);
475a2b0a27dSPhilippe Mathieu-Daudé             } else {
476a2b0a27dSPhilippe Mathieu-Daudé                 TCGv_i32 tdf = tcg_const_i32(df);
477a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_shf_df(cpu_env, tdf, twd, tws, ti8);
478a2b0a27dSPhilippe Mathieu-Daudé                 tcg_temp_free_i32(tdf);
479a2b0a27dSPhilippe Mathieu-Daudé             }
480a2b0a27dSPhilippe Mathieu-Daudé         }
481a2b0a27dSPhilippe Mathieu-Daudé         break;
482a2b0a27dSPhilippe Mathieu-Daudé     default:
483a2b0a27dSPhilippe Mathieu-Daudé         MIPS_INVAL("MSA instruction");
484a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
485a2b0a27dSPhilippe Mathieu-Daudé         break;
486a2b0a27dSPhilippe Mathieu-Daudé     }
487a2b0a27dSPhilippe Mathieu-Daudé 
488a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(twd);
489a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(tws);
490a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(ti8);
491a2b0a27dSPhilippe Mathieu-Daudé }
492a2b0a27dSPhilippe Mathieu-Daudé 
493b8e74816SPhilippe Mathieu-Daudé static bool trans_msa_i5(DisasContext *ctx, arg_msa_i *a,
494b8e74816SPhilippe Mathieu-Daudé                          gen_helper_piiii *gen_msa_i5)
495a2b0a27dSPhilippe Mathieu-Daudé {
496b8e74816SPhilippe Mathieu-Daudé     if (!check_msa_enabled(ctx)) {
497b8e74816SPhilippe Mathieu-Daudé         return true;
498a2b0a27dSPhilippe Mathieu-Daudé     }
499a2b0a27dSPhilippe Mathieu-Daudé 
500b8e74816SPhilippe Mathieu-Daudé     gen_msa_i5(cpu_env,
501b8e74816SPhilippe Mathieu-Daudé                tcg_constant_i32(a->df),
502b8e74816SPhilippe Mathieu-Daudé                tcg_constant_i32(a->wd),
503b8e74816SPhilippe Mathieu-Daudé                tcg_constant_i32(a->ws),
504b8e74816SPhilippe Mathieu-Daudé                tcg_constant_i32(a->sa));
505b8e74816SPhilippe Mathieu-Daudé 
506b8e74816SPhilippe Mathieu-Daudé     return true;
507a2b0a27dSPhilippe Mathieu-Daudé }
508a2b0a27dSPhilippe Mathieu-Daudé 
509b8e74816SPhilippe Mathieu-Daudé TRANS(ADDVI,    trans_msa_i5, gen_helper_msa_addvi_df);
510b8e74816SPhilippe Mathieu-Daudé TRANS(SUBVI,    trans_msa_i5, gen_helper_msa_subvi_df);
511b8e74816SPhilippe Mathieu-Daudé TRANS(MAXI_S,   trans_msa_i5, gen_helper_msa_maxi_s_df);
512b8e74816SPhilippe Mathieu-Daudé TRANS(MAXI_U,   trans_msa_i5, gen_helper_msa_maxi_u_df);
513b8e74816SPhilippe Mathieu-Daudé TRANS(MINI_S,   trans_msa_i5, gen_helper_msa_mini_s_df);
514b8e74816SPhilippe Mathieu-Daudé TRANS(MINI_U,   trans_msa_i5, gen_helper_msa_mini_u_df);
515b8e74816SPhilippe Mathieu-Daudé TRANS(CLTI_S,   trans_msa_i5, gen_helper_msa_clti_s_df);
516b8e74816SPhilippe Mathieu-Daudé TRANS(CLTI_U,   trans_msa_i5, gen_helper_msa_clti_u_df);
517b8e74816SPhilippe Mathieu-Daudé TRANS(CLEI_S,   trans_msa_i5, gen_helper_msa_clei_s_df);
518b8e74816SPhilippe Mathieu-Daudé TRANS(CLEI_U,   trans_msa_i5, gen_helper_msa_clei_u_df);
519b8e74816SPhilippe Mathieu-Daudé TRANS(CEQI,     trans_msa_i5, gen_helper_msa_ceqi_df);
520b8e74816SPhilippe Mathieu-Daudé 
52175094c33SPhilippe Mathieu-Daudé static bool trans_LDI(DisasContext *ctx, arg_msa_ldi *a)
52275094c33SPhilippe Mathieu-Daudé {
52375094c33SPhilippe Mathieu-Daudé     if (!check_msa_enabled(ctx)) {
52475094c33SPhilippe Mathieu-Daudé         return true;
52575094c33SPhilippe Mathieu-Daudé     }
52675094c33SPhilippe Mathieu-Daudé 
52775094c33SPhilippe Mathieu-Daudé     gen_helper_msa_ldi_df(cpu_env,
52875094c33SPhilippe Mathieu-Daudé                           tcg_constant_i32(a->df),
52975094c33SPhilippe Mathieu-Daudé                           tcg_constant_i32(a->wd),
53075094c33SPhilippe Mathieu-Daudé                           tcg_constant_i32(a->sa));
53175094c33SPhilippe Mathieu-Daudé 
53275094c33SPhilippe Mathieu-Daudé     return true;
53375094c33SPhilippe Mathieu-Daudé }
53475094c33SPhilippe Mathieu-Daudé 
535*4701d23aSPhilippe Mathieu-Daudé static bool trans_msa_bit(DisasContext *ctx, arg_msa_bit *a,
536*4701d23aSPhilippe Mathieu-Daudé                           gen_helper_piiii *gen_msa_bit)
537a2b0a27dSPhilippe Mathieu-Daudé {
538*4701d23aSPhilippe Mathieu-Daudé     if (a->df < 0) {
539*4701d23aSPhilippe Mathieu-Daudé         return false;
540a2b0a27dSPhilippe Mathieu-Daudé     }
541a2b0a27dSPhilippe Mathieu-Daudé 
542*4701d23aSPhilippe Mathieu-Daudé     if (!check_msa_enabled(ctx)) {
543*4701d23aSPhilippe Mathieu-Daudé         return true;
544a2b0a27dSPhilippe Mathieu-Daudé     }
545a2b0a27dSPhilippe Mathieu-Daudé 
546*4701d23aSPhilippe Mathieu-Daudé     gen_msa_bit(cpu_env,
547*4701d23aSPhilippe Mathieu-Daudé                 tcg_constant_i32(a->df),
548*4701d23aSPhilippe Mathieu-Daudé                 tcg_constant_i32(a->wd),
549*4701d23aSPhilippe Mathieu-Daudé                 tcg_constant_i32(a->ws),
550*4701d23aSPhilippe Mathieu-Daudé                 tcg_constant_i32(a->m));
551*4701d23aSPhilippe Mathieu-Daudé 
552*4701d23aSPhilippe Mathieu-Daudé     return true;
553a2b0a27dSPhilippe Mathieu-Daudé }
554a2b0a27dSPhilippe Mathieu-Daudé 
555*4701d23aSPhilippe Mathieu-Daudé TRANS(SLLI,     trans_msa_bit, gen_helper_msa_slli_df);
556*4701d23aSPhilippe Mathieu-Daudé TRANS(SRAI,     trans_msa_bit, gen_helper_msa_srai_df);
557*4701d23aSPhilippe Mathieu-Daudé TRANS(SRLI,     trans_msa_bit, gen_helper_msa_srli_df);
558*4701d23aSPhilippe Mathieu-Daudé TRANS(BCLRI,    trans_msa_bit, gen_helper_msa_bclri_df);
559*4701d23aSPhilippe Mathieu-Daudé TRANS(BSETI,    trans_msa_bit, gen_helper_msa_bseti_df);
560*4701d23aSPhilippe Mathieu-Daudé TRANS(BNEGI,    trans_msa_bit, gen_helper_msa_bnegi_df);
561*4701d23aSPhilippe Mathieu-Daudé TRANS(BINSLI,   trans_msa_bit, gen_helper_msa_binsli_df);
562*4701d23aSPhilippe Mathieu-Daudé TRANS(BINSRI,   trans_msa_bit, gen_helper_msa_binsri_df);
563*4701d23aSPhilippe Mathieu-Daudé TRANS(SAT_S,    trans_msa_bit, gen_helper_msa_sat_u_df);
564*4701d23aSPhilippe Mathieu-Daudé TRANS(SAT_U,    trans_msa_bit, gen_helper_msa_sat_u_df);
565*4701d23aSPhilippe Mathieu-Daudé TRANS(SRARI,    trans_msa_bit, gen_helper_msa_srari_df);
566*4701d23aSPhilippe Mathieu-Daudé TRANS(SRLRI,    trans_msa_bit, gen_helper_msa_srlri_df);
567*4701d23aSPhilippe Mathieu-Daudé 
568a2b0a27dSPhilippe Mathieu-Daudé static void gen_msa_3r(DisasContext *ctx)
569a2b0a27dSPhilippe Mathieu-Daudé {
570a2b0a27dSPhilippe Mathieu-Daudé #define MASK_MSA_3R(op)    (MASK_MSA_MINOR(op) | (op & (0x7 << 23)))
571a2b0a27dSPhilippe Mathieu-Daudé     uint8_t df = (ctx->opcode >> 21) & 0x3;
572a2b0a27dSPhilippe Mathieu-Daudé     uint8_t wt = (ctx->opcode >> 16) & 0x1f;
573a2b0a27dSPhilippe Mathieu-Daudé     uint8_t ws = (ctx->opcode >> 11) & 0x1f;
574a2b0a27dSPhilippe Mathieu-Daudé     uint8_t wd = (ctx->opcode >> 6) & 0x1f;
575a2b0a27dSPhilippe Mathieu-Daudé 
576a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 tdf = tcg_const_i32(df);
577a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 twd = tcg_const_i32(wd);
578a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 tws = tcg_const_i32(ws);
579a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 twt = tcg_const_i32(wt);
580a2b0a27dSPhilippe Mathieu-Daudé 
581a2b0a27dSPhilippe Mathieu-Daudé     switch (MASK_MSA_3R(ctx->opcode)) {
582a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BINSL_df:
583a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
584a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
585a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_binsl_b(cpu_env, twd, tws, twt);
586a2b0a27dSPhilippe Mathieu-Daudé             break;
587a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
588a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_binsl_h(cpu_env, twd, tws, twt);
589a2b0a27dSPhilippe Mathieu-Daudé             break;
590a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
591a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_binsl_w(cpu_env, twd, tws, twt);
592a2b0a27dSPhilippe Mathieu-Daudé             break;
593a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
594a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_binsl_d(cpu_env, twd, tws, twt);
595a2b0a27dSPhilippe Mathieu-Daudé             break;
596a2b0a27dSPhilippe Mathieu-Daudé         }
597a2b0a27dSPhilippe Mathieu-Daudé         break;
598a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BINSR_df:
599a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
600a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
601a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_binsr_b(cpu_env, twd, tws, twt);
602a2b0a27dSPhilippe Mathieu-Daudé             break;
603a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
604a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_binsr_h(cpu_env, twd, tws, twt);
605a2b0a27dSPhilippe Mathieu-Daudé             break;
606a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
607a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_binsr_w(cpu_env, twd, tws, twt);
608a2b0a27dSPhilippe Mathieu-Daudé             break;
609a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
610a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_binsr_d(cpu_env, twd, tws, twt);
611a2b0a27dSPhilippe Mathieu-Daudé             break;
612a2b0a27dSPhilippe Mathieu-Daudé         }
613a2b0a27dSPhilippe Mathieu-Daudé         break;
614a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BCLR_df:
615a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
616a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
617a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bclr_b(cpu_env, twd, tws, twt);
618a2b0a27dSPhilippe Mathieu-Daudé             break;
619a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
620a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bclr_h(cpu_env, twd, tws, twt);
621a2b0a27dSPhilippe Mathieu-Daudé             break;
622a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
623a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bclr_w(cpu_env, twd, tws, twt);
624a2b0a27dSPhilippe Mathieu-Daudé             break;
625a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
626a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bclr_d(cpu_env, twd, tws, twt);
627a2b0a27dSPhilippe Mathieu-Daudé             break;
628a2b0a27dSPhilippe Mathieu-Daudé         }
629a2b0a27dSPhilippe Mathieu-Daudé         break;
630a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BNEG_df:
631a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
632a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
633a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bneg_b(cpu_env, twd, tws, twt);
634a2b0a27dSPhilippe Mathieu-Daudé             break;
635a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
636a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bneg_h(cpu_env, twd, tws, twt);
637a2b0a27dSPhilippe Mathieu-Daudé             break;
638a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
639a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bneg_w(cpu_env, twd, tws, twt);
640a2b0a27dSPhilippe Mathieu-Daudé             break;
641a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
642a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bneg_d(cpu_env, twd, tws, twt);
643a2b0a27dSPhilippe Mathieu-Daudé             break;
644a2b0a27dSPhilippe Mathieu-Daudé         }
645a2b0a27dSPhilippe Mathieu-Daudé         break;
646a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BSET_df:
647a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
648a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
649a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bset_b(cpu_env, twd, tws, twt);
650a2b0a27dSPhilippe Mathieu-Daudé             break;
651a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
652a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bset_h(cpu_env, twd, tws, twt);
653a2b0a27dSPhilippe Mathieu-Daudé             break;
654a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
655a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bset_w(cpu_env, twd, tws, twt);
656a2b0a27dSPhilippe Mathieu-Daudé             break;
657a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
658a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_bset_d(cpu_env, twd, tws, twt);
659a2b0a27dSPhilippe Mathieu-Daudé             break;
660a2b0a27dSPhilippe Mathieu-Daudé         }
661a2b0a27dSPhilippe Mathieu-Daudé         break;
662a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ADD_A_df:
663a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
664a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
665a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_add_a_b(cpu_env, twd, tws, twt);
666a2b0a27dSPhilippe Mathieu-Daudé             break;
667a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
668a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_add_a_h(cpu_env, twd, tws, twt);
669a2b0a27dSPhilippe Mathieu-Daudé             break;
670a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
671a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_add_a_w(cpu_env, twd, tws, twt);
672a2b0a27dSPhilippe Mathieu-Daudé             break;
673a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
674a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_add_a_d(cpu_env, twd, tws, twt);
675a2b0a27dSPhilippe Mathieu-Daudé             break;
676a2b0a27dSPhilippe Mathieu-Daudé         }
677a2b0a27dSPhilippe Mathieu-Daudé         break;
678a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ADDS_A_df:
679a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
680a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
681a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_a_b(cpu_env, twd, tws, twt);
682a2b0a27dSPhilippe Mathieu-Daudé             break;
683a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
684a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_a_h(cpu_env, twd, tws, twt);
685a2b0a27dSPhilippe Mathieu-Daudé             break;
686a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
687a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_a_w(cpu_env, twd, tws, twt);
688a2b0a27dSPhilippe Mathieu-Daudé             break;
689a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
690a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_a_d(cpu_env, twd, tws, twt);
691a2b0a27dSPhilippe Mathieu-Daudé             break;
692a2b0a27dSPhilippe Mathieu-Daudé         }
693a2b0a27dSPhilippe Mathieu-Daudé         break;
694a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ADDS_S_df:
695a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
696a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
697a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_s_b(cpu_env, twd, tws, twt);
698a2b0a27dSPhilippe Mathieu-Daudé             break;
699a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
700a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_s_h(cpu_env, twd, tws, twt);
701a2b0a27dSPhilippe Mathieu-Daudé             break;
702a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
703a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_s_w(cpu_env, twd, tws, twt);
704a2b0a27dSPhilippe Mathieu-Daudé             break;
705a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
706a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_s_d(cpu_env, twd, tws, twt);
707a2b0a27dSPhilippe Mathieu-Daudé             break;
708a2b0a27dSPhilippe Mathieu-Daudé         }
709a2b0a27dSPhilippe Mathieu-Daudé         break;
710a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ADDS_U_df:
711a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
712a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
713a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_u_b(cpu_env, twd, tws, twt);
714a2b0a27dSPhilippe Mathieu-Daudé             break;
715a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
716a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_u_h(cpu_env, twd, tws, twt);
717a2b0a27dSPhilippe Mathieu-Daudé             break;
718a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
719a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_u_w(cpu_env, twd, tws, twt);
720a2b0a27dSPhilippe Mathieu-Daudé             break;
721a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
722a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_adds_u_d(cpu_env, twd, tws, twt);
723a2b0a27dSPhilippe Mathieu-Daudé             break;
724a2b0a27dSPhilippe Mathieu-Daudé         }
725a2b0a27dSPhilippe Mathieu-Daudé         break;
726a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ADDV_df:
727a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
728a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
729a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_addv_b(cpu_env, twd, tws, twt);
730a2b0a27dSPhilippe Mathieu-Daudé             break;
731a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
732a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_addv_h(cpu_env, twd, tws, twt);
733a2b0a27dSPhilippe Mathieu-Daudé             break;
734a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
735a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_addv_w(cpu_env, twd, tws, twt);
736a2b0a27dSPhilippe Mathieu-Daudé             break;
737a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
738a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_addv_d(cpu_env, twd, tws, twt);
739a2b0a27dSPhilippe Mathieu-Daudé             break;
740a2b0a27dSPhilippe Mathieu-Daudé         }
741a2b0a27dSPhilippe Mathieu-Daudé         break;
742a2b0a27dSPhilippe Mathieu-Daudé     case OPC_AVE_S_df:
743a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
744a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
745a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ave_s_b(cpu_env, twd, tws, twt);
746a2b0a27dSPhilippe Mathieu-Daudé             break;
747a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
748a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ave_s_h(cpu_env, twd, tws, twt);
749a2b0a27dSPhilippe Mathieu-Daudé             break;
750a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
751a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ave_s_w(cpu_env, twd, tws, twt);
752a2b0a27dSPhilippe Mathieu-Daudé             break;
753a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
754a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ave_s_d(cpu_env, twd, tws, twt);
755a2b0a27dSPhilippe Mathieu-Daudé             break;
756a2b0a27dSPhilippe Mathieu-Daudé         }
757a2b0a27dSPhilippe Mathieu-Daudé         break;
758a2b0a27dSPhilippe Mathieu-Daudé     case OPC_AVE_U_df:
759a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
760a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
761a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ave_u_b(cpu_env, twd, tws, twt);
762a2b0a27dSPhilippe Mathieu-Daudé             break;
763a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
764a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ave_u_h(cpu_env, twd, tws, twt);
765a2b0a27dSPhilippe Mathieu-Daudé             break;
766a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
767a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ave_u_w(cpu_env, twd, tws, twt);
768a2b0a27dSPhilippe Mathieu-Daudé             break;
769a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
770a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ave_u_d(cpu_env, twd, tws, twt);
771a2b0a27dSPhilippe Mathieu-Daudé             break;
772a2b0a27dSPhilippe Mathieu-Daudé         }
773a2b0a27dSPhilippe Mathieu-Daudé         break;
774a2b0a27dSPhilippe Mathieu-Daudé     case OPC_AVER_S_df:
775a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
776a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
777a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_aver_s_b(cpu_env, twd, tws, twt);
778a2b0a27dSPhilippe Mathieu-Daudé             break;
779a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
780a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_aver_s_h(cpu_env, twd, tws, twt);
781a2b0a27dSPhilippe Mathieu-Daudé             break;
782a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
783a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_aver_s_w(cpu_env, twd, tws, twt);
784a2b0a27dSPhilippe Mathieu-Daudé             break;
785a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
786a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_aver_s_d(cpu_env, twd, tws, twt);
787a2b0a27dSPhilippe Mathieu-Daudé             break;
788a2b0a27dSPhilippe Mathieu-Daudé         }
789a2b0a27dSPhilippe Mathieu-Daudé         break;
790a2b0a27dSPhilippe Mathieu-Daudé     case OPC_AVER_U_df:
791a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
792a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
793a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_aver_u_b(cpu_env, twd, tws, twt);
794a2b0a27dSPhilippe Mathieu-Daudé             break;
795a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
796a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_aver_u_h(cpu_env, twd, tws, twt);
797a2b0a27dSPhilippe Mathieu-Daudé             break;
798a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
799a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_aver_u_w(cpu_env, twd, tws, twt);
800a2b0a27dSPhilippe Mathieu-Daudé             break;
801a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
802a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_aver_u_d(cpu_env, twd, tws, twt);
803a2b0a27dSPhilippe Mathieu-Daudé             break;
804a2b0a27dSPhilippe Mathieu-Daudé         }
805a2b0a27dSPhilippe Mathieu-Daudé         break;
806a2b0a27dSPhilippe Mathieu-Daudé     case OPC_CEQ_df:
807a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
808a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
809a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ceq_b(cpu_env, twd, tws, twt);
810a2b0a27dSPhilippe Mathieu-Daudé             break;
811a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
812a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ceq_h(cpu_env, twd, tws, twt);
813a2b0a27dSPhilippe Mathieu-Daudé             break;
814a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
815a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ceq_w(cpu_env, twd, tws, twt);
816a2b0a27dSPhilippe Mathieu-Daudé             break;
817a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
818a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ceq_d(cpu_env, twd, tws, twt);
819a2b0a27dSPhilippe Mathieu-Daudé             break;
820a2b0a27dSPhilippe Mathieu-Daudé         }
821a2b0a27dSPhilippe Mathieu-Daudé         break;
822a2b0a27dSPhilippe Mathieu-Daudé     case OPC_CLE_S_df:
823a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
824a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
825a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_cle_s_b(cpu_env, twd, tws, twt);
826a2b0a27dSPhilippe Mathieu-Daudé             break;
827a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
828a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_cle_s_h(cpu_env, twd, tws, twt);
829a2b0a27dSPhilippe Mathieu-Daudé             break;
830a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
831a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_cle_s_w(cpu_env, twd, tws, twt);
832a2b0a27dSPhilippe Mathieu-Daudé             break;
833a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
834a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_cle_s_d(cpu_env, twd, tws, twt);
835a2b0a27dSPhilippe Mathieu-Daudé             break;
836a2b0a27dSPhilippe Mathieu-Daudé         }
837a2b0a27dSPhilippe Mathieu-Daudé         break;
838a2b0a27dSPhilippe Mathieu-Daudé     case OPC_CLE_U_df:
839a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
840a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
841a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_cle_u_b(cpu_env, twd, tws, twt);
842a2b0a27dSPhilippe Mathieu-Daudé             break;
843a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
844a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_cle_u_h(cpu_env, twd, tws, twt);
845a2b0a27dSPhilippe Mathieu-Daudé             break;
846a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
847a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_cle_u_w(cpu_env, twd, tws, twt);
848a2b0a27dSPhilippe Mathieu-Daudé             break;
849a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
850a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_cle_u_d(cpu_env, twd, tws, twt);
851a2b0a27dSPhilippe Mathieu-Daudé             break;
852a2b0a27dSPhilippe Mathieu-Daudé         }
853a2b0a27dSPhilippe Mathieu-Daudé         break;
854a2b0a27dSPhilippe Mathieu-Daudé     case OPC_CLT_S_df:
855a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
856a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
857a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_clt_s_b(cpu_env, twd, tws, twt);
858a2b0a27dSPhilippe Mathieu-Daudé             break;
859a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
860a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_clt_s_h(cpu_env, twd, tws, twt);
861a2b0a27dSPhilippe Mathieu-Daudé             break;
862a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
863a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_clt_s_w(cpu_env, twd, tws, twt);
864a2b0a27dSPhilippe Mathieu-Daudé             break;
865a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
866a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_clt_s_d(cpu_env, twd, tws, twt);
867a2b0a27dSPhilippe Mathieu-Daudé             break;
868a2b0a27dSPhilippe Mathieu-Daudé         }
869a2b0a27dSPhilippe Mathieu-Daudé         break;
870a2b0a27dSPhilippe Mathieu-Daudé     case OPC_CLT_U_df:
871a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
872a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
873a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_clt_u_b(cpu_env, twd, tws, twt);
874a2b0a27dSPhilippe Mathieu-Daudé             break;
875a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
876a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_clt_u_h(cpu_env, twd, tws, twt);
877a2b0a27dSPhilippe Mathieu-Daudé             break;
878a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
879a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_clt_u_w(cpu_env, twd, tws, twt);
880a2b0a27dSPhilippe Mathieu-Daudé             break;
881a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
882a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_clt_u_d(cpu_env, twd, tws, twt);
883a2b0a27dSPhilippe Mathieu-Daudé             break;
884a2b0a27dSPhilippe Mathieu-Daudé         }
885a2b0a27dSPhilippe Mathieu-Daudé         break;
886a2b0a27dSPhilippe Mathieu-Daudé     case OPC_DIV_S_df:
887a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
888a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
889a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_div_s_b(cpu_env, twd, tws, twt);
890a2b0a27dSPhilippe Mathieu-Daudé             break;
891a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
892a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_div_s_h(cpu_env, twd, tws, twt);
893a2b0a27dSPhilippe Mathieu-Daudé             break;
894a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
895a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_div_s_w(cpu_env, twd, tws, twt);
896a2b0a27dSPhilippe Mathieu-Daudé             break;
897a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
898a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_div_s_d(cpu_env, twd, tws, twt);
899a2b0a27dSPhilippe Mathieu-Daudé             break;
900a2b0a27dSPhilippe Mathieu-Daudé         }
901a2b0a27dSPhilippe Mathieu-Daudé         break;
902a2b0a27dSPhilippe Mathieu-Daudé     case OPC_DIV_U_df:
903a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
904a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
905a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_div_u_b(cpu_env, twd, tws, twt);
906a2b0a27dSPhilippe Mathieu-Daudé             break;
907a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
908a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_div_u_h(cpu_env, twd, tws, twt);
909a2b0a27dSPhilippe Mathieu-Daudé             break;
910a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
911a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_div_u_w(cpu_env, twd, tws, twt);
912a2b0a27dSPhilippe Mathieu-Daudé             break;
913a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
914a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_div_u_d(cpu_env, twd, tws, twt);
915a2b0a27dSPhilippe Mathieu-Daudé             break;
916a2b0a27dSPhilippe Mathieu-Daudé         }
917a2b0a27dSPhilippe Mathieu-Daudé         break;
918a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MAX_A_df:
919a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
920a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
921a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_a_b(cpu_env, twd, tws, twt);
922a2b0a27dSPhilippe Mathieu-Daudé             break;
923a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
924a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_a_h(cpu_env, twd, tws, twt);
925a2b0a27dSPhilippe Mathieu-Daudé             break;
926a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
927a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_a_w(cpu_env, twd, tws, twt);
928a2b0a27dSPhilippe Mathieu-Daudé             break;
929a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
930a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_a_d(cpu_env, twd, tws, twt);
931a2b0a27dSPhilippe Mathieu-Daudé             break;
932a2b0a27dSPhilippe Mathieu-Daudé         }
933a2b0a27dSPhilippe Mathieu-Daudé         break;
934a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MAX_S_df:
935a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
936a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
937a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_s_b(cpu_env, twd, tws, twt);
938a2b0a27dSPhilippe Mathieu-Daudé             break;
939a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
940a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_s_h(cpu_env, twd, tws, twt);
941a2b0a27dSPhilippe Mathieu-Daudé             break;
942a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
943a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_s_w(cpu_env, twd, tws, twt);
944a2b0a27dSPhilippe Mathieu-Daudé             break;
945a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
946a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_s_d(cpu_env, twd, tws, twt);
947a2b0a27dSPhilippe Mathieu-Daudé             break;
948a2b0a27dSPhilippe Mathieu-Daudé         }
949a2b0a27dSPhilippe Mathieu-Daudé         break;
950a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MAX_U_df:
951a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
952a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
953a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_u_b(cpu_env, twd, tws, twt);
954a2b0a27dSPhilippe Mathieu-Daudé             break;
955a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
956a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_u_h(cpu_env, twd, tws, twt);
957a2b0a27dSPhilippe Mathieu-Daudé             break;
958a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
959a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_u_w(cpu_env, twd, tws, twt);
960a2b0a27dSPhilippe Mathieu-Daudé             break;
961a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
962a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_max_u_d(cpu_env, twd, tws, twt);
963a2b0a27dSPhilippe Mathieu-Daudé             break;
964a2b0a27dSPhilippe Mathieu-Daudé         }
965a2b0a27dSPhilippe Mathieu-Daudé         break;
966a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MIN_A_df:
967a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
968a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
969a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_a_b(cpu_env, twd, tws, twt);
970a2b0a27dSPhilippe Mathieu-Daudé             break;
971a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
972a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_a_h(cpu_env, twd, tws, twt);
973a2b0a27dSPhilippe Mathieu-Daudé             break;
974a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
975a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_a_w(cpu_env, twd, tws, twt);
976a2b0a27dSPhilippe Mathieu-Daudé             break;
977a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
978a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_a_d(cpu_env, twd, tws, twt);
979a2b0a27dSPhilippe Mathieu-Daudé             break;
980a2b0a27dSPhilippe Mathieu-Daudé         }
981a2b0a27dSPhilippe Mathieu-Daudé         break;
982a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MIN_S_df:
983a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
984a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
985a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_s_b(cpu_env, twd, tws, twt);
986a2b0a27dSPhilippe Mathieu-Daudé             break;
987a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
988a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_s_h(cpu_env, twd, tws, twt);
989a2b0a27dSPhilippe Mathieu-Daudé             break;
990a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
991a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_s_w(cpu_env, twd, tws, twt);
992a2b0a27dSPhilippe Mathieu-Daudé             break;
993a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
994a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_s_d(cpu_env, twd, tws, twt);
995a2b0a27dSPhilippe Mathieu-Daudé             break;
996a2b0a27dSPhilippe Mathieu-Daudé         }
997a2b0a27dSPhilippe Mathieu-Daudé         break;
998a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MIN_U_df:
999a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1000a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1001a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_u_b(cpu_env, twd, tws, twt);
1002a2b0a27dSPhilippe Mathieu-Daudé             break;
1003a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1004a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_u_h(cpu_env, twd, tws, twt);
1005a2b0a27dSPhilippe Mathieu-Daudé             break;
1006a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1007a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_u_w(cpu_env, twd, tws, twt);
1008a2b0a27dSPhilippe Mathieu-Daudé             break;
1009a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1010a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_min_u_d(cpu_env, twd, tws, twt);
1011a2b0a27dSPhilippe Mathieu-Daudé             break;
1012a2b0a27dSPhilippe Mathieu-Daudé         }
1013a2b0a27dSPhilippe Mathieu-Daudé         break;
1014a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MOD_S_df:
1015a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1016a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1017a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mod_s_b(cpu_env, twd, tws, twt);
1018a2b0a27dSPhilippe Mathieu-Daudé             break;
1019a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1020a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mod_s_h(cpu_env, twd, tws, twt);
1021a2b0a27dSPhilippe Mathieu-Daudé             break;
1022a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1023a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mod_s_w(cpu_env, twd, tws, twt);
1024a2b0a27dSPhilippe Mathieu-Daudé             break;
1025a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1026a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mod_s_d(cpu_env, twd, tws, twt);
1027a2b0a27dSPhilippe Mathieu-Daudé             break;
1028a2b0a27dSPhilippe Mathieu-Daudé         }
1029a2b0a27dSPhilippe Mathieu-Daudé         break;
1030a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MOD_U_df:
1031a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1032a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1033a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mod_u_b(cpu_env, twd, tws, twt);
1034a2b0a27dSPhilippe Mathieu-Daudé             break;
1035a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1036a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mod_u_h(cpu_env, twd, tws, twt);
1037a2b0a27dSPhilippe Mathieu-Daudé             break;
1038a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1039a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mod_u_w(cpu_env, twd, tws, twt);
1040a2b0a27dSPhilippe Mathieu-Daudé             break;
1041a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1042a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mod_u_d(cpu_env, twd, tws, twt);
1043a2b0a27dSPhilippe Mathieu-Daudé             break;
1044a2b0a27dSPhilippe Mathieu-Daudé         }
1045a2b0a27dSPhilippe Mathieu-Daudé         break;
1046a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MADDV_df:
1047a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1048a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1049a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_maddv_b(cpu_env, twd, tws, twt);
1050a2b0a27dSPhilippe Mathieu-Daudé             break;
1051a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1052a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_maddv_h(cpu_env, twd, tws, twt);
1053a2b0a27dSPhilippe Mathieu-Daudé             break;
1054a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1055a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_maddv_w(cpu_env, twd, tws, twt);
1056a2b0a27dSPhilippe Mathieu-Daudé             break;
1057a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1058a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_maddv_d(cpu_env, twd, tws, twt);
1059a2b0a27dSPhilippe Mathieu-Daudé             break;
1060a2b0a27dSPhilippe Mathieu-Daudé         }
1061a2b0a27dSPhilippe Mathieu-Daudé         break;
1062a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSUBV_df:
1063a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1064a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1065a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_msubv_b(cpu_env, twd, tws, twt);
1066a2b0a27dSPhilippe Mathieu-Daudé             break;
1067a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1068a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_msubv_h(cpu_env, twd, tws, twt);
1069a2b0a27dSPhilippe Mathieu-Daudé             break;
1070a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1071a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_msubv_w(cpu_env, twd, tws, twt);
1072a2b0a27dSPhilippe Mathieu-Daudé             break;
1073a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1074a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_msubv_d(cpu_env, twd, tws, twt);
1075a2b0a27dSPhilippe Mathieu-Daudé             break;
1076a2b0a27dSPhilippe Mathieu-Daudé         }
1077a2b0a27dSPhilippe Mathieu-Daudé         break;
1078a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ASUB_S_df:
1079a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1080a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1081a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_asub_s_b(cpu_env, twd, tws, twt);
1082a2b0a27dSPhilippe Mathieu-Daudé             break;
1083a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1084a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_asub_s_h(cpu_env, twd, tws, twt);
1085a2b0a27dSPhilippe Mathieu-Daudé             break;
1086a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1087a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_asub_s_w(cpu_env, twd, tws, twt);
1088a2b0a27dSPhilippe Mathieu-Daudé             break;
1089a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1090a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_asub_s_d(cpu_env, twd, tws, twt);
1091a2b0a27dSPhilippe Mathieu-Daudé             break;
1092a2b0a27dSPhilippe Mathieu-Daudé         }
1093a2b0a27dSPhilippe Mathieu-Daudé         break;
1094a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ASUB_U_df:
1095a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1096a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1097a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_asub_u_b(cpu_env, twd, tws, twt);
1098a2b0a27dSPhilippe Mathieu-Daudé             break;
1099a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1100a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_asub_u_h(cpu_env, twd, tws, twt);
1101a2b0a27dSPhilippe Mathieu-Daudé             break;
1102a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1103a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_asub_u_w(cpu_env, twd, tws, twt);
1104a2b0a27dSPhilippe Mathieu-Daudé             break;
1105a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1106a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_asub_u_d(cpu_env, twd, tws, twt);
1107a2b0a27dSPhilippe Mathieu-Daudé             break;
1108a2b0a27dSPhilippe Mathieu-Daudé         }
1109a2b0a27dSPhilippe Mathieu-Daudé         break;
1110a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ILVEV_df:
1111a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1112a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1113a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvev_b(cpu_env, twd, tws, twt);
1114a2b0a27dSPhilippe Mathieu-Daudé             break;
1115a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1116a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvev_h(cpu_env, twd, tws, twt);
1117a2b0a27dSPhilippe Mathieu-Daudé             break;
1118a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1119a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvev_w(cpu_env, twd, tws, twt);
1120a2b0a27dSPhilippe Mathieu-Daudé             break;
1121a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1122a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvev_d(cpu_env, twd, tws, twt);
1123a2b0a27dSPhilippe Mathieu-Daudé             break;
1124a2b0a27dSPhilippe Mathieu-Daudé         }
1125a2b0a27dSPhilippe Mathieu-Daudé         break;
1126a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ILVOD_df:
1127a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1128a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1129a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvod_b(cpu_env, twd, tws, twt);
1130a2b0a27dSPhilippe Mathieu-Daudé             break;
1131a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1132a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvod_h(cpu_env, twd, tws, twt);
1133a2b0a27dSPhilippe Mathieu-Daudé             break;
1134a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1135a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvod_w(cpu_env, twd, tws, twt);
1136a2b0a27dSPhilippe Mathieu-Daudé             break;
1137a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1138a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvod_d(cpu_env, twd, tws, twt);
1139a2b0a27dSPhilippe Mathieu-Daudé             break;
1140a2b0a27dSPhilippe Mathieu-Daudé         }
1141a2b0a27dSPhilippe Mathieu-Daudé         break;
1142a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ILVL_df:
1143a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1144a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1145a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvl_b(cpu_env, twd, tws, twt);
1146a2b0a27dSPhilippe Mathieu-Daudé             break;
1147a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1148a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvl_h(cpu_env, twd, tws, twt);
1149a2b0a27dSPhilippe Mathieu-Daudé             break;
1150a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1151a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvl_w(cpu_env, twd, tws, twt);
1152a2b0a27dSPhilippe Mathieu-Daudé             break;
1153a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1154a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvl_d(cpu_env, twd, tws, twt);
1155a2b0a27dSPhilippe Mathieu-Daudé             break;
1156a2b0a27dSPhilippe Mathieu-Daudé         }
1157a2b0a27dSPhilippe Mathieu-Daudé         break;
1158a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ILVR_df:
1159a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1160a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1161a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvr_b(cpu_env, twd, tws, twt);
1162a2b0a27dSPhilippe Mathieu-Daudé             break;
1163a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1164a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvr_h(cpu_env, twd, tws, twt);
1165a2b0a27dSPhilippe Mathieu-Daudé             break;
1166a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1167a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvr_w(cpu_env, twd, tws, twt);
1168a2b0a27dSPhilippe Mathieu-Daudé             break;
1169a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1170a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_ilvr_d(cpu_env, twd, tws, twt);
1171a2b0a27dSPhilippe Mathieu-Daudé             break;
1172a2b0a27dSPhilippe Mathieu-Daudé         }
1173a2b0a27dSPhilippe Mathieu-Daudé         break;
1174a2b0a27dSPhilippe Mathieu-Daudé     case OPC_PCKEV_df:
1175a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1176a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1177a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pckev_b(cpu_env, twd, tws, twt);
1178a2b0a27dSPhilippe Mathieu-Daudé             break;
1179a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1180a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pckev_h(cpu_env, twd, tws, twt);
1181a2b0a27dSPhilippe Mathieu-Daudé             break;
1182a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1183a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pckev_w(cpu_env, twd, tws, twt);
1184a2b0a27dSPhilippe Mathieu-Daudé             break;
1185a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1186a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pckev_d(cpu_env, twd, tws, twt);
1187a2b0a27dSPhilippe Mathieu-Daudé             break;
1188a2b0a27dSPhilippe Mathieu-Daudé         }
1189a2b0a27dSPhilippe Mathieu-Daudé         break;
1190a2b0a27dSPhilippe Mathieu-Daudé     case OPC_PCKOD_df:
1191a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1192a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1193a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pckod_b(cpu_env, twd, tws, twt);
1194a2b0a27dSPhilippe Mathieu-Daudé             break;
1195a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1196a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pckod_h(cpu_env, twd, tws, twt);
1197a2b0a27dSPhilippe Mathieu-Daudé             break;
1198a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1199a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pckod_w(cpu_env, twd, tws, twt);
1200a2b0a27dSPhilippe Mathieu-Daudé             break;
1201a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1202a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pckod_d(cpu_env, twd, tws, twt);
1203a2b0a27dSPhilippe Mathieu-Daudé             break;
1204a2b0a27dSPhilippe Mathieu-Daudé         }
1205a2b0a27dSPhilippe Mathieu-Daudé         break;
1206a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SLL_df:
1207a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1208a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1209a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_sll_b(cpu_env, twd, tws, twt);
1210a2b0a27dSPhilippe Mathieu-Daudé             break;
1211a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1212a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_sll_h(cpu_env, twd, tws, twt);
1213a2b0a27dSPhilippe Mathieu-Daudé             break;
1214a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1215a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_sll_w(cpu_env, twd, tws, twt);
1216a2b0a27dSPhilippe Mathieu-Daudé             break;
1217a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1218a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_sll_d(cpu_env, twd, tws, twt);
1219a2b0a27dSPhilippe Mathieu-Daudé             break;
1220a2b0a27dSPhilippe Mathieu-Daudé         }
1221a2b0a27dSPhilippe Mathieu-Daudé         break;
1222a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SRA_df:
1223a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1224a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1225a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_sra_b(cpu_env, twd, tws, twt);
1226a2b0a27dSPhilippe Mathieu-Daudé             break;
1227a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1228a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_sra_h(cpu_env, twd, tws, twt);
1229a2b0a27dSPhilippe Mathieu-Daudé             break;
1230a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1231a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_sra_w(cpu_env, twd, tws, twt);
1232a2b0a27dSPhilippe Mathieu-Daudé             break;
1233a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1234a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_sra_d(cpu_env, twd, tws, twt);
1235a2b0a27dSPhilippe Mathieu-Daudé             break;
1236a2b0a27dSPhilippe Mathieu-Daudé         }
1237a2b0a27dSPhilippe Mathieu-Daudé         break;
1238a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SRAR_df:
1239a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1240a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1241a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srar_b(cpu_env, twd, tws, twt);
1242a2b0a27dSPhilippe Mathieu-Daudé             break;
1243a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1244a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srar_h(cpu_env, twd, tws, twt);
1245a2b0a27dSPhilippe Mathieu-Daudé             break;
1246a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1247a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srar_w(cpu_env, twd, tws, twt);
1248a2b0a27dSPhilippe Mathieu-Daudé             break;
1249a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1250a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srar_d(cpu_env, twd, tws, twt);
1251a2b0a27dSPhilippe Mathieu-Daudé             break;
1252a2b0a27dSPhilippe Mathieu-Daudé         }
1253a2b0a27dSPhilippe Mathieu-Daudé         break;
1254a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SRL_df:
1255a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1256a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1257a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srl_b(cpu_env, twd, tws, twt);
1258a2b0a27dSPhilippe Mathieu-Daudé             break;
1259a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1260a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srl_h(cpu_env, twd, tws, twt);
1261a2b0a27dSPhilippe Mathieu-Daudé             break;
1262a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1263a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srl_w(cpu_env, twd, tws, twt);
1264a2b0a27dSPhilippe Mathieu-Daudé             break;
1265a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1266a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srl_d(cpu_env, twd, tws, twt);
1267a2b0a27dSPhilippe Mathieu-Daudé             break;
1268a2b0a27dSPhilippe Mathieu-Daudé         }
1269a2b0a27dSPhilippe Mathieu-Daudé         break;
1270a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SRLR_df:
1271a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1272a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1273a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srlr_b(cpu_env, twd, tws, twt);
1274a2b0a27dSPhilippe Mathieu-Daudé             break;
1275a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1276a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srlr_h(cpu_env, twd, tws, twt);
1277a2b0a27dSPhilippe Mathieu-Daudé             break;
1278a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1279a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srlr_w(cpu_env, twd, tws, twt);
1280a2b0a27dSPhilippe Mathieu-Daudé             break;
1281a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1282a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_srlr_d(cpu_env, twd, tws, twt);
1283a2b0a27dSPhilippe Mathieu-Daudé             break;
1284a2b0a27dSPhilippe Mathieu-Daudé         }
1285a2b0a27dSPhilippe Mathieu-Daudé         break;
1286a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SUBS_S_df:
1287a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1288a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1289a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subs_s_b(cpu_env, twd, tws, twt);
1290a2b0a27dSPhilippe Mathieu-Daudé             break;
1291a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1292a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subs_s_h(cpu_env, twd, tws, twt);
1293a2b0a27dSPhilippe Mathieu-Daudé             break;
1294a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1295a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subs_s_w(cpu_env, twd, tws, twt);
1296a2b0a27dSPhilippe Mathieu-Daudé             break;
1297a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1298a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subs_s_d(cpu_env, twd, tws, twt);
1299a2b0a27dSPhilippe Mathieu-Daudé             break;
1300a2b0a27dSPhilippe Mathieu-Daudé         }
1301a2b0a27dSPhilippe Mathieu-Daudé         break;
1302a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MULV_df:
1303a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1304a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1305a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mulv_b(cpu_env, twd, tws, twt);
1306a2b0a27dSPhilippe Mathieu-Daudé             break;
1307a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1308a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mulv_h(cpu_env, twd, tws, twt);
1309a2b0a27dSPhilippe Mathieu-Daudé             break;
1310a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1311a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mulv_w(cpu_env, twd, tws, twt);
1312a2b0a27dSPhilippe Mathieu-Daudé             break;
1313a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1314a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_mulv_d(cpu_env, twd, tws, twt);
1315a2b0a27dSPhilippe Mathieu-Daudé             break;
1316a2b0a27dSPhilippe Mathieu-Daudé         }
1317a2b0a27dSPhilippe Mathieu-Daudé         break;
1318a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SLD_df:
1319a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_sld_df(cpu_env, tdf, twd, tws, twt);
1320a2b0a27dSPhilippe Mathieu-Daudé         break;
1321a2b0a27dSPhilippe Mathieu-Daudé     case OPC_VSHF_df:
1322a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_vshf_df(cpu_env, tdf, twd, tws, twt);
1323a2b0a27dSPhilippe Mathieu-Daudé         break;
1324a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SUBV_df:
1325a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1326a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1327a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subv_b(cpu_env, twd, tws, twt);
1328a2b0a27dSPhilippe Mathieu-Daudé             break;
1329a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1330a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subv_h(cpu_env, twd, tws, twt);
1331a2b0a27dSPhilippe Mathieu-Daudé             break;
1332a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1333a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subv_w(cpu_env, twd, tws, twt);
1334a2b0a27dSPhilippe Mathieu-Daudé             break;
1335a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1336a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subv_d(cpu_env, twd, tws, twt);
1337a2b0a27dSPhilippe Mathieu-Daudé             break;
1338a2b0a27dSPhilippe Mathieu-Daudé         }
1339a2b0a27dSPhilippe Mathieu-Daudé         break;
1340a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SUBS_U_df:
1341a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1342a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1343a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subs_u_b(cpu_env, twd, tws, twt);
1344a2b0a27dSPhilippe Mathieu-Daudé             break;
1345a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1346a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subs_u_h(cpu_env, twd, tws, twt);
1347a2b0a27dSPhilippe Mathieu-Daudé             break;
1348a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1349a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subs_u_w(cpu_env, twd, tws, twt);
1350a2b0a27dSPhilippe Mathieu-Daudé             break;
1351a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1352a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subs_u_d(cpu_env, twd, tws, twt);
1353a2b0a27dSPhilippe Mathieu-Daudé             break;
1354a2b0a27dSPhilippe Mathieu-Daudé         }
1355a2b0a27dSPhilippe Mathieu-Daudé         break;
1356a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SPLAT_df:
1357a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_splat_df(cpu_env, tdf, twd, tws, twt);
1358a2b0a27dSPhilippe Mathieu-Daudé         break;
1359a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SUBSUS_U_df:
1360a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1361a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1362a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subsus_u_b(cpu_env, twd, tws, twt);
1363a2b0a27dSPhilippe Mathieu-Daudé             break;
1364a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1365a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subsus_u_h(cpu_env, twd, tws, twt);
1366a2b0a27dSPhilippe Mathieu-Daudé             break;
1367a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1368a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subsus_u_w(cpu_env, twd, tws, twt);
1369a2b0a27dSPhilippe Mathieu-Daudé             break;
1370a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1371a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subsus_u_d(cpu_env, twd, tws, twt);
1372a2b0a27dSPhilippe Mathieu-Daudé             break;
1373a2b0a27dSPhilippe Mathieu-Daudé         }
1374a2b0a27dSPhilippe Mathieu-Daudé         break;
1375a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SUBSUU_S_df:
1376a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1377a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1378a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subsuu_s_b(cpu_env, twd, tws, twt);
1379a2b0a27dSPhilippe Mathieu-Daudé             break;
1380a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1381a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subsuu_s_h(cpu_env, twd, tws, twt);
1382a2b0a27dSPhilippe Mathieu-Daudé             break;
1383a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1384a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subsuu_s_w(cpu_env, twd, tws, twt);
1385a2b0a27dSPhilippe Mathieu-Daudé             break;
1386a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1387a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_subsuu_s_d(cpu_env, twd, tws, twt);
1388a2b0a27dSPhilippe Mathieu-Daudé             break;
1389a2b0a27dSPhilippe Mathieu-Daudé         }
1390a2b0a27dSPhilippe Mathieu-Daudé         break;
1391a2b0a27dSPhilippe Mathieu-Daudé 
1392a2b0a27dSPhilippe Mathieu-Daudé     case OPC_DOTP_S_df:
1393a2b0a27dSPhilippe Mathieu-Daudé     case OPC_DOTP_U_df:
1394a2b0a27dSPhilippe Mathieu-Daudé     case OPC_DPADD_S_df:
1395a2b0a27dSPhilippe Mathieu-Daudé     case OPC_DPADD_U_df:
1396a2b0a27dSPhilippe Mathieu-Daudé     case OPC_DPSUB_S_df:
1397a2b0a27dSPhilippe Mathieu-Daudé     case OPC_HADD_S_df:
1398a2b0a27dSPhilippe Mathieu-Daudé     case OPC_DPSUB_U_df:
1399a2b0a27dSPhilippe Mathieu-Daudé     case OPC_HADD_U_df:
1400a2b0a27dSPhilippe Mathieu-Daudé     case OPC_HSUB_S_df:
1401a2b0a27dSPhilippe Mathieu-Daudé     case OPC_HSUB_U_df:
1402a2b0a27dSPhilippe Mathieu-Daudé         if (df == DF_BYTE) {
1403a2b0a27dSPhilippe Mathieu-Daudé             gen_reserved_instruction(ctx);
1404a2b0a27dSPhilippe Mathieu-Daudé             break;
1405a2b0a27dSPhilippe Mathieu-Daudé         }
1406a2b0a27dSPhilippe Mathieu-Daudé         switch (MASK_MSA_3R(ctx->opcode)) {
1407a2b0a27dSPhilippe Mathieu-Daudé         case OPC_HADD_S_df:
1408a2b0a27dSPhilippe Mathieu-Daudé             switch (df) {
1409a2b0a27dSPhilippe Mathieu-Daudé             case DF_HALF:
1410a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hadd_s_h(cpu_env, twd, tws, twt);
1411a2b0a27dSPhilippe Mathieu-Daudé                 break;
1412a2b0a27dSPhilippe Mathieu-Daudé             case DF_WORD:
1413a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hadd_s_w(cpu_env, twd, tws, twt);
1414a2b0a27dSPhilippe Mathieu-Daudé                 break;
1415a2b0a27dSPhilippe Mathieu-Daudé             case DF_DOUBLE:
1416a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hadd_s_d(cpu_env, twd, tws, twt);
1417a2b0a27dSPhilippe Mathieu-Daudé                 break;
1418a2b0a27dSPhilippe Mathieu-Daudé             }
1419a2b0a27dSPhilippe Mathieu-Daudé             break;
1420a2b0a27dSPhilippe Mathieu-Daudé         case OPC_HADD_U_df:
1421a2b0a27dSPhilippe Mathieu-Daudé             switch (df) {
1422a2b0a27dSPhilippe Mathieu-Daudé             case DF_HALF:
1423a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hadd_u_h(cpu_env, twd, tws, twt);
1424a2b0a27dSPhilippe Mathieu-Daudé                 break;
1425a2b0a27dSPhilippe Mathieu-Daudé             case DF_WORD:
1426a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hadd_u_w(cpu_env, twd, tws, twt);
1427a2b0a27dSPhilippe Mathieu-Daudé                 break;
1428a2b0a27dSPhilippe Mathieu-Daudé             case DF_DOUBLE:
1429a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hadd_u_d(cpu_env, twd, tws, twt);
1430a2b0a27dSPhilippe Mathieu-Daudé                 break;
1431a2b0a27dSPhilippe Mathieu-Daudé             }
1432a2b0a27dSPhilippe Mathieu-Daudé             break;
1433a2b0a27dSPhilippe Mathieu-Daudé         case OPC_HSUB_S_df:
1434a2b0a27dSPhilippe Mathieu-Daudé             switch (df) {
1435a2b0a27dSPhilippe Mathieu-Daudé             case DF_HALF:
1436a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hsub_s_h(cpu_env, twd, tws, twt);
1437a2b0a27dSPhilippe Mathieu-Daudé                 break;
1438a2b0a27dSPhilippe Mathieu-Daudé             case DF_WORD:
1439a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hsub_s_w(cpu_env, twd, tws, twt);
1440a2b0a27dSPhilippe Mathieu-Daudé                 break;
1441a2b0a27dSPhilippe Mathieu-Daudé             case DF_DOUBLE:
1442a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hsub_s_d(cpu_env, twd, tws, twt);
1443a2b0a27dSPhilippe Mathieu-Daudé                 break;
1444a2b0a27dSPhilippe Mathieu-Daudé             }
1445a2b0a27dSPhilippe Mathieu-Daudé             break;
1446a2b0a27dSPhilippe Mathieu-Daudé         case OPC_HSUB_U_df:
1447a2b0a27dSPhilippe Mathieu-Daudé             switch (df) {
1448a2b0a27dSPhilippe Mathieu-Daudé             case DF_HALF:
1449a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hsub_u_h(cpu_env, twd, tws, twt);
1450a2b0a27dSPhilippe Mathieu-Daudé                 break;
1451a2b0a27dSPhilippe Mathieu-Daudé             case DF_WORD:
1452a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hsub_u_w(cpu_env, twd, tws, twt);
1453a2b0a27dSPhilippe Mathieu-Daudé                 break;
1454a2b0a27dSPhilippe Mathieu-Daudé             case DF_DOUBLE:
1455a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_hsub_u_d(cpu_env, twd, tws, twt);
1456a2b0a27dSPhilippe Mathieu-Daudé                 break;
1457a2b0a27dSPhilippe Mathieu-Daudé             }
1458a2b0a27dSPhilippe Mathieu-Daudé             break;
1459a2b0a27dSPhilippe Mathieu-Daudé         case OPC_DOTP_S_df:
1460a2b0a27dSPhilippe Mathieu-Daudé             switch (df) {
1461a2b0a27dSPhilippe Mathieu-Daudé             case DF_HALF:
1462a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dotp_s_h(cpu_env, twd, tws, twt);
1463a2b0a27dSPhilippe Mathieu-Daudé                 break;
1464a2b0a27dSPhilippe Mathieu-Daudé             case DF_WORD:
1465a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dotp_s_w(cpu_env, twd, tws, twt);
1466a2b0a27dSPhilippe Mathieu-Daudé                 break;
1467a2b0a27dSPhilippe Mathieu-Daudé             case DF_DOUBLE:
1468a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dotp_s_d(cpu_env, twd, tws, twt);
1469a2b0a27dSPhilippe Mathieu-Daudé                 break;
1470a2b0a27dSPhilippe Mathieu-Daudé             }
1471a2b0a27dSPhilippe Mathieu-Daudé             break;
1472a2b0a27dSPhilippe Mathieu-Daudé         case OPC_DOTP_U_df:
1473a2b0a27dSPhilippe Mathieu-Daudé             switch (df) {
1474a2b0a27dSPhilippe Mathieu-Daudé             case DF_HALF:
1475a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dotp_u_h(cpu_env, twd, tws, twt);
1476a2b0a27dSPhilippe Mathieu-Daudé                 break;
1477a2b0a27dSPhilippe Mathieu-Daudé             case DF_WORD:
1478a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dotp_u_w(cpu_env, twd, tws, twt);
1479a2b0a27dSPhilippe Mathieu-Daudé                 break;
1480a2b0a27dSPhilippe Mathieu-Daudé             case DF_DOUBLE:
1481a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dotp_u_d(cpu_env, twd, tws, twt);
1482a2b0a27dSPhilippe Mathieu-Daudé                 break;
1483a2b0a27dSPhilippe Mathieu-Daudé             }
1484a2b0a27dSPhilippe Mathieu-Daudé             break;
1485a2b0a27dSPhilippe Mathieu-Daudé         case OPC_DPADD_S_df:
1486a2b0a27dSPhilippe Mathieu-Daudé             switch (df) {
1487a2b0a27dSPhilippe Mathieu-Daudé             case DF_HALF:
1488a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpadd_s_h(cpu_env, twd, tws, twt);
1489a2b0a27dSPhilippe Mathieu-Daudé                 break;
1490a2b0a27dSPhilippe Mathieu-Daudé             case DF_WORD:
1491a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpadd_s_w(cpu_env, twd, tws, twt);
1492a2b0a27dSPhilippe Mathieu-Daudé                 break;
1493a2b0a27dSPhilippe Mathieu-Daudé             case DF_DOUBLE:
1494a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpadd_s_d(cpu_env, twd, tws, twt);
1495a2b0a27dSPhilippe Mathieu-Daudé                 break;
1496a2b0a27dSPhilippe Mathieu-Daudé             }
1497a2b0a27dSPhilippe Mathieu-Daudé             break;
1498a2b0a27dSPhilippe Mathieu-Daudé         case OPC_DPADD_U_df:
1499a2b0a27dSPhilippe Mathieu-Daudé             switch (df) {
1500a2b0a27dSPhilippe Mathieu-Daudé             case DF_HALF:
1501a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpadd_u_h(cpu_env, twd, tws, twt);
1502a2b0a27dSPhilippe Mathieu-Daudé                 break;
1503a2b0a27dSPhilippe Mathieu-Daudé             case DF_WORD:
1504a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpadd_u_w(cpu_env, twd, tws, twt);
1505a2b0a27dSPhilippe Mathieu-Daudé                 break;
1506a2b0a27dSPhilippe Mathieu-Daudé             case DF_DOUBLE:
1507a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpadd_u_d(cpu_env, twd, tws, twt);
1508a2b0a27dSPhilippe Mathieu-Daudé                 break;
1509a2b0a27dSPhilippe Mathieu-Daudé             }
1510a2b0a27dSPhilippe Mathieu-Daudé             break;
1511a2b0a27dSPhilippe Mathieu-Daudé         case OPC_DPSUB_S_df:
1512a2b0a27dSPhilippe Mathieu-Daudé             switch (df) {
1513a2b0a27dSPhilippe Mathieu-Daudé             case DF_HALF:
1514a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpsub_s_h(cpu_env, twd, tws, twt);
1515a2b0a27dSPhilippe Mathieu-Daudé                 break;
1516a2b0a27dSPhilippe Mathieu-Daudé             case DF_WORD:
1517a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpsub_s_w(cpu_env, twd, tws, twt);
1518a2b0a27dSPhilippe Mathieu-Daudé                 break;
1519a2b0a27dSPhilippe Mathieu-Daudé             case DF_DOUBLE:
1520a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpsub_s_d(cpu_env, twd, tws, twt);
1521a2b0a27dSPhilippe Mathieu-Daudé                 break;
1522a2b0a27dSPhilippe Mathieu-Daudé             }
1523a2b0a27dSPhilippe Mathieu-Daudé             break;
1524a2b0a27dSPhilippe Mathieu-Daudé         case OPC_DPSUB_U_df:
1525a2b0a27dSPhilippe Mathieu-Daudé             switch (df) {
1526a2b0a27dSPhilippe Mathieu-Daudé             case DF_HALF:
1527a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpsub_u_h(cpu_env, twd, tws, twt);
1528a2b0a27dSPhilippe Mathieu-Daudé                 break;
1529a2b0a27dSPhilippe Mathieu-Daudé             case DF_WORD:
1530a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpsub_u_w(cpu_env, twd, tws, twt);
1531a2b0a27dSPhilippe Mathieu-Daudé                 break;
1532a2b0a27dSPhilippe Mathieu-Daudé             case DF_DOUBLE:
1533a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_dpsub_u_d(cpu_env, twd, tws, twt);
1534a2b0a27dSPhilippe Mathieu-Daudé                 break;
1535a2b0a27dSPhilippe Mathieu-Daudé             }
1536a2b0a27dSPhilippe Mathieu-Daudé             break;
1537a2b0a27dSPhilippe Mathieu-Daudé         }
1538a2b0a27dSPhilippe Mathieu-Daudé         break;
1539a2b0a27dSPhilippe Mathieu-Daudé     default:
1540a2b0a27dSPhilippe Mathieu-Daudé         MIPS_INVAL("MSA instruction");
1541a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
1542a2b0a27dSPhilippe Mathieu-Daudé         break;
1543a2b0a27dSPhilippe Mathieu-Daudé     }
1544a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(twd);
1545a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(tws);
1546a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(twt);
1547a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(tdf);
1548a2b0a27dSPhilippe Mathieu-Daudé }
1549a2b0a27dSPhilippe Mathieu-Daudé 
1550a2b0a27dSPhilippe Mathieu-Daudé static void gen_msa_elm_3e(DisasContext *ctx)
1551a2b0a27dSPhilippe Mathieu-Daudé {
1552a2b0a27dSPhilippe Mathieu-Daudé #define MASK_MSA_ELM_DF3E(op)   (MASK_MSA_MINOR(op) | (op & (0x3FF << 16)))
1553a2b0a27dSPhilippe Mathieu-Daudé     uint8_t source = (ctx->opcode >> 11) & 0x1f;
1554a2b0a27dSPhilippe Mathieu-Daudé     uint8_t dest = (ctx->opcode >> 6) & 0x1f;
1555a2b0a27dSPhilippe Mathieu-Daudé     TCGv telm = tcg_temp_new();
1556a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 tsr = tcg_const_i32(source);
1557a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 tdt = tcg_const_i32(dest);
1558a2b0a27dSPhilippe Mathieu-Daudé 
1559a2b0a27dSPhilippe Mathieu-Daudé     switch (MASK_MSA_ELM_DF3E(ctx->opcode)) {
1560a2b0a27dSPhilippe Mathieu-Daudé     case OPC_CTCMSA:
1561a2b0a27dSPhilippe Mathieu-Daudé         gen_load_gpr(telm, source);
1562a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_ctcmsa(cpu_env, telm, tdt);
1563a2b0a27dSPhilippe Mathieu-Daudé         break;
1564a2b0a27dSPhilippe Mathieu-Daudé     case OPC_CFCMSA:
1565a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_cfcmsa(telm, cpu_env, tsr);
1566a2b0a27dSPhilippe Mathieu-Daudé         gen_store_gpr(telm, dest);
1567a2b0a27dSPhilippe Mathieu-Daudé         break;
1568a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MOVE_V:
1569a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_move_v(cpu_env, tdt, tsr);
1570a2b0a27dSPhilippe Mathieu-Daudé         break;
1571a2b0a27dSPhilippe Mathieu-Daudé     default:
1572a2b0a27dSPhilippe Mathieu-Daudé         MIPS_INVAL("MSA instruction");
1573a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
1574a2b0a27dSPhilippe Mathieu-Daudé         break;
1575a2b0a27dSPhilippe Mathieu-Daudé     }
1576a2b0a27dSPhilippe Mathieu-Daudé 
1577a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free(telm);
1578a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(tdt);
1579a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(tsr);
1580a2b0a27dSPhilippe Mathieu-Daudé }
1581a2b0a27dSPhilippe Mathieu-Daudé 
1582a2b0a27dSPhilippe Mathieu-Daudé static void gen_msa_elm_df(DisasContext *ctx, uint32_t df, uint32_t n)
1583a2b0a27dSPhilippe Mathieu-Daudé {
1584a2b0a27dSPhilippe Mathieu-Daudé #define MASK_MSA_ELM(op)    (MASK_MSA_MINOR(op) | (op & (0xf << 22)))
1585a2b0a27dSPhilippe Mathieu-Daudé     uint8_t ws = (ctx->opcode >> 11) & 0x1f;
1586a2b0a27dSPhilippe Mathieu-Daudé     uint8_t wd = (ctx->opcode >> 6) & 0x1f;
1587a2b0a27dSPhilippe Mathieu-Daudé 
1588a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 tws = tcg_const_i32(ws);
1589a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 twd = tcg_const_i32(wd);
1590a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 tn  = tcg_const_i32(n);
15912b537a3dSPhilippe Mathieu-Daudé     TCGv_i32 tdf = tcg_constant_i32(df);
1592a2b0a27dSPhilippe Mathieu-Daudé 
1593a2b0a27dSPhilippe Mathieu-Daudé     switch (MASK_MSA_ELM(ctx->opcode)) {
1594a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SLDI_df:
1595a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_sldi_df(cpu_env, tdf, twd, tws, tn);
1596a2b0a27dSPhilippe Mathieu-Daudé         break;
1597a2b0a27dSPhilippe Mathieu-Daudé     case OPC_SPLATI_df:
1598a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_splati_df(cpu_env, tdf, twd, tws, tn);
1599a2b0a27dSPhilippe Mathieu-Daudé         break;
1600a2b0a27dSPhilippe Mathieu-Daudé     case OPC_INSVE_df:
1601a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_insve_df(cpu_env, tdf, twd, tws, tn);
1602a2b0a27dSPhilippe Mathieu-Daudé         break;
1603a2b0a27dSPhilippe Mathieu-Daudé     case OPC_COPY_S_df:
1604a2b0a27dSPhilippe Mathieu-Daudé     case OPC_COPY_U_df:
1605a2b0a27dSPhilippe Mathieu-Daudé     case OPC_INSERT_df:
1606a2b0a27dSPhilippe Mathieu-Daudé #if !defined(TARGET_MIPS64)
1607a2b0a27dSPhilippe Mathieu-Daudé         /* Double format valid only for MIPS64 */
1608a2b0a27dSPhilippe Mathieu-Daudé         if (df == DF_DOUBLE) {
1609a2b0a27dSPhilippe Mathieu-Daudé             gen_reserved_instruction(ctx);
1610a2b0a27dSPhilippe Mathieu-Daudé             break;
1611a2b0a27dSPhilippe Mathieu-Daudé         }
1612a2b0a27dSPhilippe Mathieu-Daudé         if ((MASK_MSA_ELM(ctx->opcode) == OPC_COPY_U_df) &&
1613a2b0a27dSPhilippe Mathieu-Daudé               (df == DF_WORD)) {
1614a2b0a27dSPhilippe Mathieu-Daudé             gen_reserved_instruction(ctx);
1615a2b0a27dSPhilippe Mathieu-Daudé             break;
1616a2b0a27dSPhilippe Mathieu-Daudé         }
1617a2b0a27dSPhilippe Mathieu-Daudé #endif
1618a2b0a27dSPhilippe Mathieu-Daudé         switch (MASK_MSA_ELM(ctx->opcode)) {
1619a2b0a27dSPhilippe Mathieu-Daudé         case OPC_COPY_S_df:
1620a2b0a27dSPhilippe Mathieu-Daudé             if (likely(wd != 0)) {
1621a2b0a27dSPhilippe Mathieu-Daudé                 switch (df) {
1622a2b0a27dSPhilippe Mathieu-Daudé                 case DF_BYTE:
1623a2b0a27dSPhilippe Mathieu-Daudé                     gen_helper_msa_copy_s_b(cpu_env, twd, tws, tn);
1624a2b0a27dSPhilippe Mathieu-Daudé                     break;
1625a2b0a27dSPhilippe Mathieu-Daudé                 case DF_HALF:
1626a2b0a27dSPhilippe Mathieu-Daudé                     gen_helper_msa_copy_s_h(cpu_env, twd, tws, tn);
1627a2b0a27dSPhilippe Mathieu-Daudé                     break;
1628a2b0a27dSPhilippe Mathieu-Daudé                 case DF_WORD:
1629a2b0a27dSPhilippe Mathieu-Daudé                     gen_helper_msa_copy_s_w(cpu_env, twd, tws, tn);
1630a2b0a27dSPhilippe Mathieu-Daudé                     break;
1631a2b0a27dSPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64)
1632a2b0a27dSPhilippe Mathieu-Daudé                 case DF_DOUBLE:
1633a2b0a27dSPhilippe Mathieu-Daudé                     gen_helper_msa_copy_s_d(cpu_env, twd, tws, tn);
1634a2b0a27dSPhilippe Mathieu-Daudé                     break;
1635a2b0a27dSPhilippe Mathieu-Daudé #endif
1636a2b0a27dSPhilippe Mathieu-Daudé                 default:
1637a2b0a27dSPhilippe Mathieu-Daudé                     assert(0);
1638a2b0a27dSPhilippe Mathieu-Daudé                 }
1639a2b0a27dSPhilippe Mathieu-Daudé             }
1640a2b0a27dSPhilippe Mathieu-Daudé             break;
1641a2b0a27dSPhilippe Mathieu-Daudé         case OPC_COPY_U_df:
1642a2b0a27dSPhilippe Mathieu-Daudé             if (likely(wd != 0)) {
1643a2b0a27dSPhilippe Mathieu-Daudé                 switch (df) {
1644a2b0a27dSPhilippe Mathieu-Daudé                 case DF_BYTE:
1645a2b0a27dSPhilippe Mathieu-Daudé                     gen_helper_msa_copy_u_b(cpu_env, twd, tws, tn);
1646a2b0a27dSPhilippe Mathieu-Daudé                     break;
1647a2b0a27dSPhilippe Mathieu-Daudé                 case DF_HALF:
1648a2b0a27dSPhilippe Mathieu-Daudé                     gen_helper_msa_copy_u_h(cpu_env, twd, tws, tn);
1649a2b0a27dSPhilippe Mathieu-Daudé                     break;
1650a2b0a27dSPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64)
1651a2b0a27dSPhilippe Mathieu-Daudé                 case DF_WORD:
1652a2b0a27dSPhilippe Mathieu-Daudé                     gen_helper_msa_copy_u_w(cpu_env, twd, tws, tn);
1653a2b0a27dSPhilippe Mathieu-Daudé                     break;
1654a2b0a27dSPhilippe Mathieu-Daudé #endif
1655a2b0a27dSPhilippe Mathieu-Daudé                 default:
1656a2b0a27dSPhilippe Mathieu-Daudé                     assert(0);
1657a2b0a27dSPhilippe Mathieu-Daudé                 }
1658a2b0a27dSPhilippe Mathieu-Daudé             }
1659a2b0a27dSPhilippe Mathieu-Daudé             break;
1660a2b0a27dSPhilippe Mathieu-Daudé         case OPC_INSERT_df:
1661a2b0a27dSPhilippe Mathieu-Daudé             switch (df) {
1662a2b0a27dSPhilippe Mathieu-Daudé             case DF_BYTE:
1663a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_insert_b(cpu_env, twd, tws, tn);
1664a2b0a27dSPhilippe Mathieu-Daudé                 break;
1665a2b0a27dSPhilippe Mathieu-Daudé             case DF_HALF:
1666a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_insert_h(cpu_env, twd, tws, tn);
1667a2b0a27dSPhilippe Mathieu-Daudé                 break;
1668a2b0a27dSPhilippe Mathieu-Daudé             case DF_WORD:
1669a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_insert_w(cpu_env, twd, tws, tn);
1670a2b0a27dSPhilippe Mathieu-Daudé                 break;
1671a2b0a27dSPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64)
1672a2b0a27dSPhilippe Mathieu-Daudé             case DF_DOUBLE:
1673a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_insert_d(cpu_env, twd, tws, tn);
1674a2b0a27dSPhilippe Mathieu-Daudé                 break;
1675a2b0a27dSPhilippe Mathieu-Daudé #endif
1676a2b0a27dSPhilippe Mathieu-Daudé             default:
1677a2b0a27dSPhilippe Mathieu-Daudé                 assert(0);
1678a2b0a27dSPhilippe Mathieu-Daudé             }
1679a2b0a27dSPhilippe Mathieu-Daudé             break;
1680a2b0a27dSPhilippe Mathieu-Daudé         }
1681a2b0a27dSPhilippe Mathieu-Daudé         break;
1682a2b0a27dSPhilippe Mathieu-Daudé     default:
1683a2b0a27dSPhilippe Mathieu-Daudé         MIPS_INVAL("MSA instruction");
1684a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
1685a2b0a27dSPhilippe Mathieu-Daudé     }
1686a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(twd);
1687a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(tws);
1688a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(tn);
1689a2b0a27dSPhilippe Mathieu-Daudé }
1690a2b0a27dSPhilippe Mathieu-Daudé 
1691a2b0a27dSPhilippe Mathieu-Daudé static void gen_msa_elm(DisasContext *ctx)
1692a2b0a27dSPhilippe Mathieu-Daudé {
1693a2b0a27dSPhilippe Mathieu-Daudé     uint8_t dfn = (ctx->opcode >> 16) & 0x3f;
1694a2b0a27dSPhilippe Mathieu-Daudé     uint32_t df = 0, n = 0;
1695a2b0a27dSPhilippe Mathieu-Daudé 
1696a2b0a27dSPhilippe Mathieu-Daudé     if ((dfn & 0x30) == 0x00) {
1697a2b0a27dSPhilippe Mathieu-Daudé         n = dfn & 0x0f;
1698a2b0a27dSPhilippe Mathieu-Daudé         df = DF_BYTE;
1699a2b0a27dSPhilippe Mathieu-Daudé     } else if ((dfn & 0x38) == 0x20) {
1700a2b0a27dSPhilippe Mathieu-Daudé         n = dfn & 0x07;
1701a2b0a27dSPhilippe Mathieu-Daudé         df = DF_HALF;
1702a2b0a27dSPhilippe Mathieu-Daudé     } else if ((dfn & 0x3c) == 0x30) {
1703a2b0a27dSPhilippe Mathieu-Daudé         n = dfn & 0x03;
1704a2b0a27dSPhilippe Mathieu-Daudé         df = DF_WORD;
1705a2b0a27dSPhilippe Mathieu-Daudé     } else if ((dfn & 0x3e) == 0x38) {
1706a2b0a27dSPhilippe Mathieu-Daudé         n = dfn & 0x01;
1707a2b0a27dSPhilippe Mathieu-Daudé         df = DF_DOUBLE;
1708a2b0a27dSPhilippe Mathieu-Daudé     } else if (dfn == 0x3E) {
1709a2b0a27dSPhilippe Mathieu-Daudé         /* CTCMSA, CFCMSA, MOVE.V */
1710a2b0a27dSPhilippe Mathieu-Daudé         gen_msa_elm_3e(ctx);
1711a2b0a27dSPhilippe Mathieu-Daudé         return;
1712a2b0a27dSPhilippe Mathieu-Daudé     } else {
1713a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
1714a2b0a27dSPhilippe Mathieu-Daudé         return;
1715a2b0a27dSPhilippe Mathieu-Daudé     }
1716a2b0a27dSPhilippe Mathieu-Daudé 
1717a2b0a27dSPhilippe Mathieu-Daudé     gen_msa_elm_df(ctx, df, n);
1718a2b0a27dSPhilippe Mathieu-Daudé }
1719a2b0a27dSPhilippe Mathieu-Daudé 
1720a2b0a27dSPhilippe Mathieu-Daudé static void gen_msa_3rf(DisasContext *ctx)
1721a2b0a27dSPhilippe Mathieu-Daudé {
1722a2b0a27dSPhilippe Mathieu-Daudé #define MASK_MSA_3RF(op)    (MASK_MSA_MINOR(op) | (op & (0xf << 22)))
1723a2b0a27dSPhilippe Mathieu-Daudé     uint8_t df = (ctx->opcode >> 21) & 0x1;
1724a2b0a27dSPhilippe Mathieu-Daudé     uint8_t wt = (ctx->opcode >> 16) & 0x1f;
1725a2b0a27dSPhilippe Mathieu-Daudé     uint8_t ws = (ctx->opcode >> 11) & 0x1f;
1726a2b0a27dSPhilippe Mathieu-Daudé     uint8_t wd = (ctx->opcode >> 6) & 0x1f;
1727a2b0a27dSPhilippe Mathieu-Daudé 
1728a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 twd = tcg_const_i32(wd);
1729a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 tws = tcg_const_i32(ws);
1730a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 twt = tcg_const_i32(wt);
17311b5c0a11SPhilippe Mathieu-Daudé     TCGv_i32 tdf;
1732a2b0a27dSPhilippe Mathieu-Daudé 
1733a2b0a27dSPhilippe Mathieu-Daudé     /* adjust df value for floating-point instruction */
17341b5c0a11SPhilippe Mathieu-Daudé     switch (MASK_MSA_3RF(ctx->opcode)) {
17351b5c0a11SPhilippe Mathieu-Daudé     case OPC_MUL_Q_df:
17361b5c0a11SPhilippe Mathieu-Daudé     case OPC_MADD_Q_df:
17371b5c0a11SPhilippe Mathieu-Daudé     case OPC_MSUB_Q_df:
17381b5c0a11SPhilippe Mathieu-Daudé     case OPC_MULR_Q_df:
17391b5c0a11SPhilippe Mathieu-Daudé     case OPC_MADDR_Q_df:
17401b5c0a11SPhilippe Mathieu-Daudé     case OPC_MSUBR_Q_df:
17417e9db46dSPhilippe Mathieu-Daudé         tdf = tcg_constant_i32(DF_HALF + df);
17421b5c0a11SPhilippe Mathieu-Daudé         break;
17431b5c0a11SPhilippe Mathieu-Daudé     default:
17447e9db46dSPhilippe Mathieu-Daudé         tdf = tcg_constant_i32(DF_WORD + df);
17451b5c0a11SPhilippe Mathieu-Daudé         break;
17461b5c0a11SPhilippe Mathieu-Daudé     }
1747a2b0a27dSPhilippe Mathieu-Daudé 
1748a2b0a27dSPhilippe Mathieu-Daudé     switch (MASK_MSA_3RF(ctx->opcode)) {
1749a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCAF_df:
1750a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fcaf_df(cpu_env, tdf, twd, tws, twt);
1751a2b0a27dSPhilippe Mathieu-Daudé         break;
1752a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FADD_df:
1753a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fadd_df(cpu_env, tdf, twd, tws, twt);
1754a2b0a27dSPhilippe Mathieu-Daudé         break;
1755a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCUN_df:
1756a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fcun_df(cpu_env, tdf, twd, tws, twt);
1757a2b0a27dSPhilippe Mathieu-Daudé         break;
1758a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSUB_df:
1759a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fsub_df(cpu_env, tdf, twd, tws, twt);
1760a2b0a27dSPhilippe Mathieu-Daudé         break;
1761a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCOR_df:
1762a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fcor_df(cpu_env, tdf, twd, tws, twt);
1763a2b0a27dSPhilippe Mathieu-Daudé         break;
1764a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCEQ_df:
1765a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fceq_df(cpu_env, tdf, twd, tws, twt);
1766a2b0a27dSPhilippe Mathieu-Daudé         break;
1767a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FMUL_df:
1768a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fmul_df(cpu_env, tdf, twd, tws, twt);
1769a2b0a27dSPhilippe Mathieu-Daudé         break;
1770a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCUNE_df:
1771a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fcune_df(cpu_env, tdf, twd, tws, twt);
1772a2b0a27dSPhilippe Mathieu-Daudé         break;
1773a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCUEQ_df:
1774a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fcueq_df(cpu_env, tdf, twd, tws, twt);
1775a2b0a27dSPhilippe Mathieu-Daudé         break;
1776a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FDIV_df:
1777a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fdiv_df(cpu_env, tdf, twd, tws, twt);
1778a2b0a27dSPhilippe Mathieu-Daudé         break;
1779a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCNE_df:
1780a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fcne_df(cpu_env, tdf, twd, tws, twt);
1781a2b0a27dSPhilippe Mathieu-Daudé         break;
1782a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCLT_df:
1783a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fclt_df(cpu_env, tdf, twd, tws, twt);
1784a2b0a27dSPhilippe Mathieu-Daudé         break;
1785a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FMADD_df:
1786a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fmadd_df(cpu_env, tdf, twd, tws, twt);
1787a2b0a27dSPhilippe Mathieu-Daudé         break;
1788a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MUL_Q_df:
1789a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_mul_q_df(cpu_env, tdf, twd, tws, twt);
1790a2b0a27dSPhilippe Mathieu-Daudé         break;
1791a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCULT_df:
1792a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fcult_df(cpu_env, tdf, twd, tws, twt);
1793a2b0a27dSPhilippe Mathieu-Daudé         break;
1794a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FMSUB_df:
1795a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fmsub_df(cpu_env, tdf, twd, tws, twt);
1796a2b0a27dSPhilippe Mathieu-Daudé         break;
1797a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MADD_Q_df:
1798a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_madd_q_df(cpu_env, tdf, twd, tws, twt);
1799a2b0a27dSPhilippe Mathieu-Daudé         break;
1800a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCLE_df:
1801a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fcle_df(cpu_env, tdf, twd, tws, twt);
1802a2b0a27dSPhilippe Mathieu-Daudé         break;
1803a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSUB_Q_df:
1804a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_msub_q_df(cpu_env, tdf, twd, tws, twt);
1805a2b0a27dSPhilippe Mathieu-Daudé         break;
1806a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCULE_df:
1807a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fcule_df(cpu_env, tdf, twd, tws, twt);
1808a2b0a27dSPhilippe Mathieu-Daudé         break;
1809a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FEXP2_df:
1810a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fexp2_df(cpu_env, tdf, twd, tws, twt);
1811a2b0a27dSPhilippe Mathieu-Daudé         break;
1812a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSAF_df:
1813a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fsaf_df(cpu_env, tdf, twd, tws, twt);
1814a2b0a27dSPhilippe Mathieu-Daudé         break;
1815a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FEXDO_df:
1816a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fexdo_df(cpu_env, tdf, twd, tws, twt);
1817a2b0a27dSPhilippe Mathieu-Daudé         break;
1818a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSUN_df:
1819a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fsun_df(cpu_env, tdf, twd, tws, twt);
1820a2b0a27dSPhilippe Mathieu-Daudé         break;
1821a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSOR_df:
1822a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fsor_df(cpu_env, tdf, twd, tws, twt);
1823a2b0a27dSPhilippe Mathieu-Daudé         break;
1824a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSEQ_df:
1825a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fseq_df(cpu_env, tdf, twd, tws, twt);
1826a2b0a27dSPhilippe Mathieu-Daudé         break;
1827a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FTQ_df:
1828a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_ftq_df(cpu_env, tdf, twd, tws, twt);
1829a2b0a27dSPhilippe Mathieu-Daudé         break;
1830a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSUNE_df:
1831a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fsune_df(cpu_env, tdf, twd, tws, twt);
1832a2b0a27dSPhilippe Mathieu-Daudé         break;
1833a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSUEQ_df:
1834a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fsueq_df(cpu_env, tdf, twd, tws, twt);
1835a2b0a27dSPhilippe Mathieu-Daudé         break;
1836a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSNE_df:
1837a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fsne_df(cpu_env, tdf, twd, tws, twt);
1838a2b0a27dSPhilippe Mathieu-Daudé         break;
1839a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSLT_df:
1840a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fslt_df(cpu_env, tdf, twd, tws, twt);
1841a2b0a27dSPhilippe Mathieu-Daudé         break;
1842a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FMIN_df:
1843a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fmin_df(cpu_env, tdf, twd, tws, twt);
1844a2b0a27dSPhilippe Mathieu-Daudé         break;
1845a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MULR_Q_df:
1846a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_mulr_q_df(cpu_env, tdf, twd, tws, twt);
1847a2b0a27dSPhilippe Mathieu-Daudé         break;
1848a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSULT_df:
1849a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fsult_df(cpu_env, tdf, twd, tws, twt);
1850a2b0a27dSPhilippe Mathieu-Daudé         break;
1851a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FMIN_A_df:
1852a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fmin_a_df(cpu_env, tdf, twd, tws, twt);
1853a2b0a27dSPhilippe Mathieu-Daudé         break;
1854a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MADDR_Q_df:
1855a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_maddr_q_df(cpu_env, tdf, twd, tws, twt);
1856a2b0a27dSPhilippe Mathieu-Daudé         break;
1857a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSLE_df:
1858a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fsle_df(cpu_env, tdf, twd, tws, twt);
1859a2b0a27dSPhilippe Mathieu-Daudé         break;
1860a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FMAX_df:
1861a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fmax_df(cpu_env, tdf, twd, tws, twt);
1862a2b0a27dSPhilippe Mathieu-Daudé         break;
1863a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSUBR_Q_df:
1864a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_msubr_q_df(cpu_env, tdf, twd, tws, twt);
1865a2b0a27dSPhilippe Mathieu-Daudé         break;
1866a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSULE_df:
1867a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fsule_df(cpu_env, tdf, twd, tws, twt);
1868a2b0a27dSPhilippe Mathieu-Daudé         break;
1869a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FMAX_A_df:
1870a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fmax_a_df(cpu_env, tdf, twd, tws, twt);
1871a2b0a27dSPhilippe Mathieu-Daudé         break;
1872a2b0a27dSPhilippe Mathieu-Daudé     default:
1873a2b0a27dSPhilippe Mathieu-Daudé         MIPS_INVAL("MSA instruction");
1874a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
1875a2b0a27dSPhilippe Mathieu-Daudé         break;
1876a2b0a27dSPhilippe Mathieu-Daudé     }
1877a2b0a27dSPhilippe Mathieu-Daudé 
1878a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(twd);
1879a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(tws);
1880a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(twt);
1881a2b0a27dSPhilippe Mathieu-Daudé }
1882a2b0a27dSPhilippe Mathieu-Daudé 
1883a2b0a27dSPhilippe Mathieu-Daudé static void gen_msa_2r(DisasContext *ctx)
1884a2b0a27dSPhilippe Mathieu-Daudé {
1885a2b0a27dSPhilippe Mathieu-Daudé #define MASK_MSA_2R(op)     (MASK_MSA_MINOR(op) | (op & (0x1f << 21)) | \
1886a2b0a27dSPhilippe Mathieu-Daudé                             (op & (0x7 << 18)))
1887a2b0a27dSPhilippe Mathieu-Daudé     uint8_t ws = (ctx->opcode >> 11) & 0x1f;
1888a2b0a27dSPhilippe Mathieu-Daudé     uint8_t wd = (ctx->opcode >> 6) & 0x1f;
1889a2b0a27dSPhilippe Mathieu-Daudé     uint8_t df = (ctx->opcode >> 16) & 0x3;
1890a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 twd = tcg_const_i32(wd);
1891a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 tws = tcg_const_i32(ws);
1892a2b0a27dSPhilippe Mathieu-Daudé 
1893a2b0a27dSPhilippe Mathieu-Daudé     switch (MASK_MSA_2R(ctx->opcode)) {
1894a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FILL_df:
1895a2b0a27dSPhilippe Mathieu-Daudé #if !defined(TARGET_MIPS64)
1896a2b0a27dSPhilippe Mathieu-Daudé         /* Double format valid only for MIPS64 */
1897a2b0a27dSPhilippe Mathieu-Daudé         if (df == DF_DOUBLE) {
1898a2b0a27dSPhilippe Mathieu-Daudé             gen_reserved_instruction(ctx);
1899a2b0a27dSPhilippe Mathieu-Daudé             break;
1900a2b0a27dSPhilippe Mathieu-Daudé         }
1901a2b0a27dSPhilippe Mathieu-Daudé #endif
190274341af7SPhilippe Mathieu-Daudé         gen_helper_msa_fill_df(cpu_env, tcg_constant_i32(df),
190374341af7SPhilippe Mathieu-Daudé                                twd, tws); /* trs */
1904a2b0a27dSPhilippe Mathieu-Daudé         break;
1905a2b0a27dSPhilippe Mathieu-Daudé     case OPC_NLOC_df:
1906a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1907a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1908a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_nloc_b(cpu_env, twd, tws);
1909a2b0a27dSPhilippe Mathieu-Daudé             break;
1910a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1911a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_nloc_h(cpu_env, twd, tws);
1912a2b0a27dSPhilippe Mathieu-Daudé             break;
1913a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1914a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_nloc_w(cpu_env, twd, tws);
1915a2b0a27dSPhilippe Mathieu-Daudé             break;
1916a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1917a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_nloc_d(cpu_env, twd, tws);
1918a2b0a27dSPhilippe Mathieu-Daudé             break;
1919a2b0a27dSPhilippe Mathieu-Daudé         }
1920a2b0a27dSPhilippe Mathieu-Daudé         break;
1921a2b0a27dSPhilippe Mathieu-Daudé     case OPC_NLZC_df:
1922a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1923a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1924a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_nlzc_b(cpu_env, twd, tws);
1925a2b0a27dSPhilippe Mathieu-Daudé             break;
1926a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1927a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_nlzc_h(cpu_env, twd, tws);
1928a2b0a27dSPhilippe Mathieu-Daudé             break;
1929a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1930a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_nlzc_w(cpu_env, twd, tws);
1931a2b0a27dSPhilippe Mathieu-Daudé             break;
1932a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1933a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_nlzc_d(cpu_env, twd, tws);
1934a2b0a27dSPhilippe Mathieu-Daudé             break;
1935a2b0a27dSPhilippe Mathieu-Daudé         }
1936a2b0a27dSPhilippe Mathieu-Daudé         break;
1937a2b0a27dSPhilippe Mathieu-Daudé     case OPC_PCNT_df:
1938a2b0a27dSPhilippe Mathieu-Daudé         switch (df) {
1939a2b0a27dSPhilippe Mathieu-Daudé         case DF_BYTE:
1940a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pcnt_b(cpu_env, twd, tws);
1941a2b0a27dSPhilippe Mathieu-Daudé             break;
1942a2b0a27dSPhilippe Mathieu-Daudé         case DF_HALF:
1943a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pcnt_h(cpu_env, twd, tws);
1944a2b0a27dSPhilippe Mathieu-Daudé             break;
1945a2b0a27dSPhilippe Mathieu-Daudé         case DF_WORD:
1946a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pcnt_w(cpu_env, twd, tws);
1947a2b0a27dSPhilippe Mathieu-Daudé             break;
1948a2b0a27dSPhilippe Mathieu-Daudé         case DF_DOUBLE:
1949a2b0a27dSPhilippe Mathieu-Daudé             gen_helper_msa_pcnt_d(cpu_env, twd, tws);
1950a2b0a27dSPhilippe Mathieu-Daudé             break;
1951a2b0a27dSPhilippe Mathieu-Daudé         }
1952a2b0a27dSPhilippe Mathieu-Daudé         break;
1953a2b0a27dSPhilippe Mathieu-Daudé     default:
1954a2b0a27dSPhilippe Mathieu-Daudé         MIPS_INVAL("MSA instruction");
1955a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
1956a2b0a27dSPhilippe Mathieu-Daudé         break;
1957a2b0a27dSPhilippe Mathieu-Daudé     }
1958a2b0a27dSPhilippe Mathieu-Daudé 
1959a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(twd);
1960a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(tws);
1961a2b0a27dSPhilippe Mathieu-Daudé }
1962a2b0a27dSPhilippe Mathieu-Daudé 
1963a2b0a27dSPhilippe Mathieu-Daudé static void gen_msa_2rf(DisasContext *ctx)
1964a2b0a27dSPhilippe Mathieu-Daudé {
1965a2b0a27dSPhilippe Mathieu-Daudé #define MASK_MSA_2RF(op)    (MASK_MSA_MINOR(op) | (op & (0x1f << 21)) | \
1966a2b0a27dSPhilippe Mathieu-Daudé                             (op & (0xf << 17)))
1967a2b0a27dSPhilippe Mathieu-Daudé     uint8_t ws = (ctx->opcode >> 11) & 0x1f;
1968a2b0a27dSPhilippe Mathieu-Daudé     uint8_t wd = (ctx->opcode >> 6) & 0x1f;
1969a2b0a27dSPhilippe Mathieu-Daudé     uint8_t df = (ctx->opcode >> 16) & 0x1;
1970a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 twd = tcg_const_i32(wd);
1971a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 tws = tcg_const_i32(ws);
1972a2b0a27dSPhilippe Mathieu-Daudé     /* adjust df value for floating-point instruction */
19737e9db46dSPhilippe Mathieu-Daudé     TCGv_i32 tdf = tcg_constant_i32(DF_WORD + df);
1974a2b0a27dSPhilippe Mathieu-Daudé 
1975a2b0a27dSPhilippe Mathieu-Daudé     switch (MASK_MSA_2RF(ctx->opcode)) {
1976a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FCLASS_df:
1977a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fclass_df(cpu_env, tdf, twd, tws);
1978a2b0a27dSPhilippe Mathieu-Daudé         break;
1979a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FTRUNC_S_df:
1980a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_ftrunc_s_df(cpu_env, tdf, twd, tws);
1981a2b0a27dSPhilippe Mathieu-Daudé         break;
1982a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FTRUNC_U_df:
1983a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_ftrunc_u_df(cpu_env, tdf, twd, tws);
1984a2b0a27dSPhilippe Mathieu-Daudé         break;
1985a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FSQRT_df:
1986a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fsqrt_df(cpu_env, tdf, twd, tws);
1987a2b0a27dSPhilippe Mathieu-Daudé         break;
1988a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FRSQRT_df:
1989a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_frsqrt_df(cpu_env, tdf, twd, tws);
1990a2b0a27dSPhilippe Mathieu-Daudé         break;
1991a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FRCP_df:
1992a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_frcp_df(cpu_env, tdf, twd, tws);
1993a2b0a27dSPhilippe Mathieu-Daudé         break;
1994a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FRINT_df:
1995a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_frint_df(cpu_env, tdf, twd, tws);
1996a2b0a27dSPhilippe Mathieu-Daudé         break;
1997a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FLOG2_df:
1998a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_flog2_df(cpu_env, tdf, twd, tws);
1999a2b0a27dSPhilippe Mathieu-Daudé         break;
2000a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FEXUPL_df:
2001a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fexupl_df(cpu_env, tdf, twd, tws);
2002a2b0a27dSPhilippe Mathieu-Daudé         break;
2003a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FEXUPR_df:
2004a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_fexupr_df(cpu_env, tdf, twd, tws);
2005a2b0a27dSPhilippe Mathieu-Daudé         break;
2006a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FFQL_df:
2007a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_ffql_df(cpu_env, tdf, twd, tws);
2008a2b0a27dSPhilippe Mathieu-Daudé         break;
2009a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FFQR_df:
2010a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_ffqr_df(cpu_env, tdf, twd, tws);
2011a2b0a27dSPhilippe Mathieu-Daudé         break;
2012a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FTINT_S_df:
2013a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_ftint_s_df(cpu_env, tdf, twd, tws);
2014a2b0a27dSPhilippe Mathieu-Daudé         break;
2015a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FTINT_U_df:
2016a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_ftint_u_df(cpu_env, tdf, twd, tws);
2017a2b0a27dSPhilippe Mathieu-Daudé         break;
2018a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FFINT_S_df:
2019a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_ffint_s_df(cpu_env, tdf, twd, tws);
2020a2b0a27dSPhilippe Mathieu-Daudé         break;
2021a2b0a27dSPhilippe Mathieu-Daudé     case OPC_FFINT_U_df:
2022a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_ffint_u_df(cpu_env, tdf, twd, tws);
2023a2b0a27dSPhilippe Mathieu-Daudé         break;
2024a2b0a27dSPhilippe Mathieu-Daudé     }
2025a2b0a27dSPhilippe Mathieu-Daudé 
2026a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(twd);
2027a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(tws);
2028a2b0a27dSPhilippe Mathieu-Daudé }
2029a2b0a27dSPhilippe Mathieu-Daudé 
2030a2b0a27dSPhilippe Mathieu-Daudé static void gen_msa_vec_v(DisasContext *ctx)
2031a2b0a27dSPhilippe Mathieu-Daudé {
2032a2b0a27dSPhilippe Mathieu-Daudé #define MASK_MSA_VEC(op)    (MASK_MSA_MINOR(op) | (op & (0x1f << 21)))
2033a2b0a27dSPhilippe Mathieu-Daudé     uint8_t wt = (ctx->opcode >> 16) & 0x1f;
2034a2b0a27dSPhilippe Mathieu-Daudé     uint8_t ws = (ctx->opcode >> 11) & 0x1f;
2035a2b0a27dSPhilippe Mathieu-Daudé     uint8_t wd = (ctx->opcode >> 6) & 0x1f;
2036a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 twd = tcg_const_i32(wd);
2037a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 tws = tcg_const_i32(ws);
2038a2b0a27dSPhilippe Mathieu-Daudé     TCGv_i32 twt = tcg_const_i32(wt);
2039a2b0a27dSPhilippe Mathieu-Daudé 
2040a2b0a27dSPhilippe Mathieu-Daudé     switch (MASK_MSA_VEC(ctx->opcode)) {
2041a2b0a27dSPhilippe Mathieu-Daudé     case OPC_AND_V:
2042a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_and_v(cpu_env, twd, tws, twt);
2043a2b0a27dSPhilippe Mathieu-Daudé         break;
2044a2b0a27dSPhilippe Mathieu-Daudé     case OPC_OR_V:
2045a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_or_v(cpu_env, twd, tws, twt);
2046a2b0a27dSPhilippe Mathieu-Daudé         break;
2047a2b0a27dSPhilippe Mathieu-Daudé     case OPC_NOR_V:
2048a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_nor_v(cpu_env, twd, tws, twt);
2049a2b0a27dSPhilippe Mathieu-Daudé         break;
2050a2b0a27dSPhilippe Mathieu-Daudé     case OPC_XOR_V:
2051a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_xor_v(cpu_env, twd, tws, twt);
2052a2b0a27dSPhilippe Mathieu-Daudé         break;
2053a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BMNZ_V:
2054a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_bmnz_v(cpu_env, twd, tws, twt);
2055a2b0a27dSPhilippe Mathieu-Daudé         break;
2056a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BMZ_V:
2057a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_bmz_v(cpu_env, twd, tws, twt);
2058a2b0a27dSPhilippe Mathieu-Daudé         break;
2059a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BSEL_V:
2060a2b0a27dSPhilippe Mathieu-Daudé         gen_helper_msa_bsel_v(cpu_env, twd, tws, twt);
2061a2b0a27dSPhilippe Mathieu-Daudé         break;
2062a2b0a27dSPhilippe Mathieu-Daudé     default:
2063a2b0a27dSPhilippe Mathieu-Daudé         MIPS_INVAL("MSA instruction");
2064a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
2065a2b0a27dSPhilippe Mathieu-Daudé         break;
2066a2b0a27dSPhilippe Mathieu-Daudé     }
2067a2b0a27dSPhilippe Mathieu-Daudé 
2068a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(twd);
2069a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(tws);
2070a2b0a27dSPhilippe Mathieu-Daudé     tcg_temp_free_i32(twt);
2071a2b0a27dSPhilippe Mathieu-Daudé }
2072a2b0a27dSPhilippe Mathieu-Daudé 
2073a2b0a27dSPhilippe Mathieu-Daudé static void gen_msa_vec(DisasContext *ctx)
2074a2b0a27dSPhilippe Mathieu-Daudé {
2075a2b0a27dSPhilippe Mathieu-Daudé     switch (MASK_MSA_VEC(ctx->opcode)) {
2076a2b0a27dSPhilippe Mathieu-Daudé     case OPC_AND_V:
2077a2b0a27dSPhilippe Mathieu-Daudé     case OPC_OR_V:
2078a2b0a27dSPhilippe Mathieu-Daudé     case OPC_NOR_V:
2079a2b0a27dSPhilippe Mathieu-Daudé     case OPC_XOR_V:
2080a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BMNZ_V:
2081a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BMZ_V:
2082a2b0a27dSPhilippe Mathieu-Daudé     case OPC_BSEL_V:
2083a2b0a27dSPhilippe Mathieu-Daudé         gen_msa_vec_v(ctx);
2084a2b0a27dSPhilippe Mathieu-Daudé         break;
2085a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_2R:
2086a2b0a27dSPhilippe Mathieu-Daudé         gen_msa_2r(ctx);
2087a2b0a27dSPhilippe Mathieu-Daudé         break;
2088a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_2RF:
2089a2b0a27dSPhilippe Mathieu-Daudé         gen_msa_2rf(ctx);
2090a2b0a27dSPhilippe Mathieu-Daudé         break;
2091a2b0a27dSPhilippe Mathieu-Daudé     default:
2092a2b0a27dSPhilippe Mathieu-Daudé         MIPS_INVAL("MSA instruction");
2093a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
2094a2b0a27dSPhilippe Mathieu-Daudé         break;
2095a2b0a27dSPhilippe Mathieu-Daudé     }
2096a2b0a27dSPhilippe Mathieu-Daudé }
2097a2b0a27dSPhilippe Mathieu-Daudé 
2098525ea877SPhilippe Mathieu-Daudé static bool trans_MSA(DisasContext *ctx, arg_MSA *a)
2099a2b0a27dSPhilippe Mathieu-Daudé {
2100a2b0a27dSPhilippe Mathieu-Daudé     uint32_t opcode = ctx->opcode;
2101a2b0a27dSPhilippe Mathieu-Daudé 
2102340ee8b3SPhilippe Mathieu-Daudé     if (!check_msa_enabled(ctx)) {
2103340ee8b3SPhilippe Mathieu-Daudé         return true;
2104340ee8b3SPhilippe Mathieu-Daudé     }
2105a2b0a27dSPhilippe Mathieu-Daudé 
2106a2b0a27dSPhilippe Mathieu-Daudé     switch (MASK_MSA_MINOR(opcode)) {
2107a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_I8_00:
2108a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_I8_01:
2109a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_I8_02:
2110a2b0a27dSPhilippe Mathieu-Daudé         gen_msa_i8(ctx);
2111a2b0a27dSPhilippe Mathieu-Daudé         break;
2112a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3R_0D:
2113a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3R_0E:
2114a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3R_0F:
2115a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3R_10:
2116a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3R_11:
2117a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3R_12:
2118a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3R_13:
2119a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3R_14:
2120a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3R_15:
2121a2b0a27dSPhilippe Mathieu-Daudé         gen_msa_3r(ctx);
2122a2b0a27dSPhilippe Mathieu-Daudé         break;
2123a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_ELM:
2124a2b0a27dSPhilippe Mathieu-Daudé         gen_msa_elm(ctx);
2125a2b0a27dSPhilippe Mathieu-Daudé         break;
2126a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3RF_1A:
2127a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3RF_1B:
2128a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_3RF_1C:
2129a2b0a27dSPhilippe Mathieu-Daudé         gen_msa_3rf(ctx);
2130a2b0a27dSPhilippe Mathieu-Daudé         break;
2131a2b0a27dSPhilippe Mathieu-Daudé     case OPC_MSA_VEC:
2132a2b0a27dSPhilippe Mathieu-Daudé         gen_msa_vec(ctx);
2133a2b0a27dSPhilippe Mathieu-Daudé         break;
2134a2b0a27dSPhilippe Mathieu-Daudé     case OPC_LD_B:
2135a2b0a27dSPhilippe Mathieu-Daudé     case OPC_LD_H:
2136a2b0a27dSPhilippe Mathieu-Daudé     case OPC_LD_W:
2137a2b0a27dSPhilippe Mathieu-Daudé     case OPC_LD_D:
2138a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ST_B:
2139a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ST_H:
2140a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ST_W:
2141a2b0a27dSPhilippe Mathieu-Daudé     case OPC_ST_D:
2142a2b0a27dSPhilippe Mathieu-Daudé         {
2143a2b0a27dSPhilippe Mathieu-Daudé             int32_t s10 = sextract32(ctx->opcode, 16, 10);
2144a2b0a27dSPhilippe Mathieu-Daudé             uint8_t rs = (ctx->opcode >> 11) & 0x1f;
2145a2b0a27dSPhilippe Mathieu-Daudé             uint8_t wd = (ctx->opcode >> 6) & 0x1f;
2146a2b0a27dSPhilippe Mathieu-Daudé             uint8_t df = (ctx->opcode >> 0) & 0x3;
2147a2b0a27dSPhilippe Mathieu-Daudé 
2148a2b0a27dSPhilippe Mathieu-Daudé             TCGv_i32 twd = tcg_const_i32(wd);
2149a2b0a27dSPhilippe Mathieu-Daudé             TCGv taddr = tcg_temp_new();
2150a2b0a27dSPhilippe Mathieu-Daudé             gen_base_offset_addr(ctx, taddr, rs, s10 << df);
2151a2b0a27dSPhilippe Mathieu-Daudé 
2152a2b0a27dSPhilippe Mathieu-Daudé             switch (MASK_MSA_MINOR(opcode)) {
2153a2b0a27dSPhilippe Mathieu-Daudé             case OPC_LD_B:
2154a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_ld_b(cpu_env, twd, taddr);
2155a2b0a27dSPhilippe Mathieu-Daudé                 break;
2156a2b0a27dSPhilippe Mathieu-Daudé             case OPC_LD_H:
2157a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_ld_h(cpu_env, twd, taddr);
2158a2b0a27dSPhilippe Mathieu-Daudé                 break;
2159a2b0a27dSPhilippe Mathieu-Daudé             case OPC_LD_W:
2160a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_ld_w(cpu_env, twd, taddr);
2161a2b0a27dSPhilippe Mathieu-Daudé                 break;
2162a2b0a27dSPhilippe Mathieu-Daudé             case OPC_LD_D:
2163a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_ld_d(cpu_env, twd, taddr);
2164a2b0a27dSPhilippe Mathieu-Daudé                 break;
2165a2b0a27dSPhilippe Mathieu-Daudé             case OPC_ST_B:
2166a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_st_b(cpu_env, twd, taddr);
2167a2b0a27dSPhilippe Mathieu-Daudé                 break;
2168a2b0a27dSPhilippe Mathieu-Daudé             case OPC_ST_H:
2169a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_st_h(cpu_env, twd, taddr);
2170a2b0a27dSPhilippe Mathieu-Daudé                 break;
2171a2b0a27dSPhilippe Mathieu-Daudé             case OPC_ST_W:
2172a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_st_w(cpu_env, twd, taddr);
2173a2b0a27dSPhilippe Mathieu-Daudé                 break;
2174a2b0a27dSPhilippe Mathieu-Daudé             case OPC_ST_D:
2175a2b0a27dSPhilippe Mathieu-Daudé                 gen_helper_msa_st_d(cpu_env, twd, taddr);
2176a2b0a27dSPhilippe Mathieu-Daudé                 break;
2177a2b0a27dSPhilippe Mathieu-Daudé             }
2178a2b0a27dSPhilippe Mathieu-Daudé 
2179a2b0a27dSPhilippe Mathieu-Daudé             tcg_temp_free_i32(twd);
2180a2b0a27dSPhilippe Mathieu-Daudé             tcg_temp_free(taddr);
2181a2b0a27dSPhilippe Mathieu-Daudé         }
2182a2b0a27dSPhilippe Mathieu-Daudé         break;
2183a2b0a27dSPhilippe Mathieu-Daudé     default:
2184a2b0a27dSPhilippe Mathieu-Daudé         MIPS_INVAL("MSA instruction");
2185a2b0a27dSPhilippe Mathieu-Daudé         gen_reserved_instruction(ctx);
2186a2b0a27dSPhilippe Mathieu-Daudé         break;
2187a2b0a27dSPhilippe Mathieu-Daudé     }
2188a2b0a27dSPhilippe Mathieu-Daudé 
2189a2b0a27dSPhilippe Mathieu-Daudé     return true;
2190a2b0a27dSPhilippe Mathieu-Daudé }
2191a2b0a27dSPhilippe Mathieu-Daudé 
219234fe9fa3SPhilippe Mathieu-Daudé static bool trans_LSA(DisasContext *ctx, arg_r *a)
2193a2b0a27dSPhilippe Mathieu-Daudé {
2194a2b0a27dSPhilippe Mathieu-Daudé     return gen_lsa(ctx, a->rd, a->rt, a->rs, a->sa);
2195a2b0a27dSPhilippe Mathieu-Daudé }
2196a2b0a27dSPhilippe Mathieu-Daudé 
219734fe9fa3SPhilippe Mathieu-Daudé static bool trans_DLSA(DisasContext *ctx, arg_r *a)
2198a2b0a27dSPhilippe Mathieu-Daudé {
2199f5c6ee0cSPhilippe Mathieu-Daudé     if (TARGET_LONG_BITS != 64) {
2200f5c6ee0cSPhilippe Mathieu-Daudé         return false;
2201f5c6ee0cSPhilippe Mathieu-Daudé     }
2202a2b0a27dSPhilippe Mathieu-Daudé     return gen_dlsa(ctx, a->rd, a->rt, a->rs, a->sa);
2203a2b0a27dSPhilippe Mathieu-Daudé }
2204