xref: /openbmc/qemu/include/block/nvme.h (revision 26ed501b)
1 #ifndef BLOCK_NVME_H
2 #define BLOCK_NVME_H
3 
4 typedef struct QEMU_PACKED NvmeBar {
5     uint64_t    cap;
6     uint32_t    vs;
7     uint32_t    intms;
8     uint32_t    intmc;
9     uint32_t    cc;
10     uint8_t     rsvd24[4];
11     uint32_t    csts;
12     uint32_t    nssr;
13     uint32_t    aqa;
14     uint64_t    asq;
15     uint64_t    acq;
16     uint32_t    cmbloc;
17     uint32_t    cmbsz;
18     uint32_t    bpinfo;
19     uint32_t    bprsel;
20     uint64_t    bpmbl;
21     uint64_t    cmbmsc;
22     uint32_t    cmbsts;
23     uint8_t     rsvd92[3492];
24     uint32_t    pmrcap;
25     uint32_t    pmrctl;
26     uint32_t    pmrsts;
27     uint32_t    pmrebs;
28     uint32_t    pmrswtp;
29     uint32_t    pmrmscl;
30     uint32_t    pmrmscu;
31     uint8_t     css[484];
32 } NvmeBar;
33 
34 enum NvmeBarRegs {
35     NVME_REG_CAP     = offsetof(NvmeBar, cap),
36     NVME_REG_VS      = offsetof(NvmeBar, vs),
37     NVME_REG_INTMS   = offsetof(NvmeBar, intms),
38     NVME_REG_INTMC   = offsetof(NvmeBar, intmc),
39     NVME_REG_CC      = offsetof(NvmeBar, cc),
40     NVME_REG_CSTS    = offsetof(NvmeBar, csts),
41     NVME_REG_NSSR    = offsetof(NvmeBar, nssr),
42     NVME_REG_AQA     = offsetof(NvmeBar, aqa),
43     NVME_REG_ASQ     = offsetof(NvmeBar, asq),
44     NVME_REG_ACQ     = offsetof(NvmeBar, acq),
45     NVME_REG_CMBLOC  = offsetof(NvmeBar, cmbloc),
46     NVME_REG_CMBSZ   = offsetof(NvmeBar, cmbsz),
47     NVME_REG_BPINFO  = offsetof(NvmeBar, bpinfo),
48     NVME_REG_BPRSEL  = offsetof(NvmeBar, bprsel),
49     NVME_REG_BPMBL   = offsetof(NvmeBar, bpmbl),
50     NVME_REG_CMBMSC  = offsetof(NvmeBar, cmbmsc),
51     NVME_REG_CMBSTS  = offsetof(NvmeBar, cmbsts),
52     NVME_REG_PMRCAP  = offsetof(NvmeBar, pmrcap),
53     NVME_REG_PMRCTL  = offsetof(NvmeBar, pmrctl),
54     NVME_REG_PMRSTS  = offsetof(NvmeBar, pmrsts),
55     NVME_REG_PMREBS  = offsetof(NvmeBar, pmrebs),
56     NVME_REG_PMRSWTP = offsetof(NvmeBar, pmrswtp),
57     NVME_REG_PMRMSCL = offsetof(NvmeBar, pmrmscl),
58     NVME_REG_PMRMSCU = offsetof(NvmeBar, pmrmscu),
59 };
60 
61 enum NvmeCapShift {
62     CAP_MQES_SHIFT     = 0,
63     CAP_CQR_SHIFT      = 16,
64     CAP_AMS_SHIFT      = 17,
65     CAP_TO_SHIFT       = 24,
66     CAP_DSTRD_SHIFT    = 32,
67     CAP_NSSRS_SHIFT    = 36,
68     CAP_CSS_SHIFT      = 37,
69     CAP_MPSMIN_SHIFT   = 48,
70     CAP_MPSMAX_SHIFT   = 52,
71     CAP_PMRS_SHIFT     = 56,
72     CAP_CMBS_SHIFT     = 57,
73 };
74 
75 enum NvmeCapMask {
76     CAP_MQES_MASK      = 0xffff,
77     CAP_CQR_MASK       = 0x1,
78     CAP_AMS_MASK       = 0x3,
79     CAP_TO_MASK        = 0xff,
80     CAP_DSTRD_MASK     = 0xf,
81     CAP_NSSRS_MASK     = 0x1,
82     CAP_CSS_MASK       = 0xff,
83     CAP_MPSMIN_MASK    = 0xf,
84     CAP_MPSMAX_MASK    = 0xf,
85     CAP_PMRS_MASK      = 0x1,
86     CAP_CMBS_MASK      = 0x1,
87 };
88 
89 #define NVME_CAP_MQES(cap)  (((cap) >> CAP_MQES_SHIFT)   & CAP_MQES_MASK)
90 #define NVME_CAP_CQR(cap)   (((cap) >> CAP_CQR_SHIFT)    & CAP_CQR_MASK)
91 #define NVME_CAP_AMS(cap)   (((cap) >> CAP_AMS_SHIFT)    & CAP_AMS_MASK)
92 #define NVME_CAP_TO(cap)    (((cap) >> CAP_TO_SHIFT)     & CAP_TO_MASK)
93 #define NVME_CAP_DSTRD(cap) (((cap) >> CAP_DSTRD_SHIFT)  & CAP_DSTRD_MASK)
94 #define NVME_CAP_NSSRS(cap) (((cap) >> CAP_NSSRS_SHIFT)  & CAP_NSSRS_MASK)
95 #define NVME_CAP_CSS(cap)   (((cap) >> CAP_CSS_SHIFT)    & CAP_CSS_MASK)
96 #define NVME_CAP_MPSMIN(cap)(((cap) >> CAP_MPSMIN_SHIFT) & CAP_MPSMIN_MASK)
97 #define NVME_CAP_MPSMAX(cap)(((cap) >> CAP_MPSMAX_SHIFT) & CAP_MPSMAX_MASK)
98 #define NVME_CAP_PMRS(cap)  (((cap) >> CAP_PMRS_SHIFT)   & CAP_PMRS_MASK)
99 #define NVME_CAP_CMBS(cap)  (((cap) >> CAP_CMBS_SHIFT)   & CAP_CMBS_MASK)
100 
101 #define NVME_CAP_SET_MQES(cap, val)   (cap |= (uint64_t)(val & CAP_MQES_MASK)  \
102                                                            << CAP_MQES_SHIFT)
103 #define NVME_CAP_SET_CQR(cap, val)    (cap |= (uint64_t)(val & CAP_CQR_MASK)   \
104                                                            << CAP_CQR_SHIFT)
105 #define NVME_CAP_SET_AMS(cap, val)    (cap |= (uint64_t)(val & CAP_AMS_MASK)   \
106                                                            << CAP_AMS_SHIFT)
107 #define NVME_CAP_SET_TO(cap, val)     (cap |= (uint64_t)(val & CAP_TO_MASK)    \
108                                                            << CAP_TO_SHIFT)
109 #define NVME_CAP_SET_DSTRD(cap, val)  (cap |= (uint64_t)(val & CAP_DSTRD_MASK) \
110                                                            << CAP_DSTRD_SHIFT)
111 #define NVME_CAP_SET_NSSRS(cap, val)  (cap |= (uint64_t)(val & CAP_NSSRS_MASK) \
112                                                            << CAP_NSSRS_SHIFT)
113 #define NVME_CAP_SET_CSS(cap, val)    (cap |= (uint64_t)(val & CAP_CSS_MASK)   \
114                                                            << CAP_CSS_SHIFT)
115 #define NVME_CAP_SET_MPSMIN(cap, val) (cap |= (uint64_t)(val & CAP_MPSMIN_MASK)\
116                                                            << CAP_MPSMIN_SHIFT)
117 #define NVME_CAP_SET_MPSMAX(cap, val) (cap |= (uint64_t)(val & CAP_MPSMAX_MASK)\
118                                                            << CAP_MPSMAX_SHIFT)
119 #define NVME_CAP_SET_PMRS(cap, val)   (cap |= (uint64_t)(val & CAP_PMRS_MASK)  \
120                                                            << CAP_PMRS_SHIFT)
121 #define NVME_CAP_SET_CMBS(cap, val)   (cap |= (uint64_t)(val & CAP_CMBS_MASK)  \
122                                                            << CAP_CMBS_SHIFT)
123 
124 enum NvmeCapCss {
125     NVME_CAP_CSS_NVM        = 1 << 0,
126     NVME_CAP_CSS_CSI_SUPP   = 1 << 6,
127     NVME_CAP_CSS_ADMIN_ONLY = 1 << 7,
128 };
129 
130 enum NvmeCcShift {
131     CC_EN_SHIFT     = 0,
132     CC_CSS_SHIFT    = 4,
133     CC_MPS_SHIFT    = 7,
134     CC_AMS_SHIFT    = 11,
135     CC_SHN_SHIFT    = 14,
136     CC_IOSQES_SHIFT = 16,
137     CC_IOCQES_SHIFT = 20,
138 };
139 
140 enum NvmeCcMask {
141     CC_EN_MASK      = 0x1,
142     CC_CSS_MASK     = 0x7,
143     CC_MPS_MASK     = 0xf,
144     CC_AMS_MASK     = 0x7,
145     CC_SHN_MASK     = 0x3,
146     CC_IOSQES_MASK  = 0xf,
147     CC_IOCQES_MASK  = 0xf,
148 };
149 
150 #define NVME_CC_EN(cc)     ((cc >> CC_EN_SHIFT)     & CC_EN_MASK)
151 #define NVME_CC_CSS(cc)    ((cc >> CC_CSS_SHIFT)    & CC_CSS_MASK)
152 #define NVME_CC_MPS(cc)    ((cc >> CC_MPS_SHIFT)    & CC_MPS_MASK)
153 #define NVME_CC_AMS(cc)    ((cc >> CC_AMS_SHIFT)    & CC_AMS_MASK)
154 #define NVME_CC_SHN(cc)    ((cc >> CC_SHN_SHIFT)    & CC_SHN_MASK)
155 #define NVME_CC_IOSQES(cc) ((cc >> CC_IOSQES_SHIFT) & CC_IOSQES_MASK)
156 #define NVME_CC_IOCQES(cc) ((cc >> CC_IOCQES_SHIFT) & CC_IOCQES_MASK)
157 
158 enum NvmeCcCss {
159     NVME_CC_CSS_NVM        = 0x0,
160     NVME_CC_CSS_CSI        = 0x6,
161     NVME_CC_CSS_ADMIN_ONLY = 0x7,
162 };
163 
164 #define NVME_SET_CC_EN(cc, val)     \
165     (cc |= (uint32_t)((val) & CC_EN_MASK) << CC_EN_SHIFT)
166 #define NVME_SET_CC_CSS(cc, val)    \
167     (cc |= (uint32_t)((val) & CC_CSS_MASK) << CC_CSS_SHIFT)
168 #define NVME_SET_CC_MPS(cc, val)    \
169     (cc |= (uint32_t)((val) & CC_MPS_MASK) << CC_MPS_SHIFT)
170 #define NVME_SET_CC_AMS(cc, val)    \
171     (cc |= (uint32_t)((val) & CC_AMS_MASK) << CC_AMS_SHIFT)
172 #define NVME_SET_CC_SHN(cc, val)    \
173     (cc |= (uint32_t)((val) & CC_SHN_MASK) << CC_SHN_SHIFT)
174 #define NVME_SET_CC_IOSQES(cc, val) \
175     (cc |= (uint32_t)((val) & CC_IOSQES_MASK) << CC_IOSQES_SHIFT)
176 #define NVME_SET_CC_IOCQES(cc, val) \
177     (cc |= (uint32_t)((val) & CC_IOCQES_MASK) << CC_IOCQES_SHIFT)
178 
179 enum NvmeCstsShift {
180     CSTS_RDY_SHIFT      = 0,
181     CSTS_CFS_SHIFT      = 1,
182     CSTS_SHST_SHIFT     = 2,
183     CSTS_NSSRO_SHIFT    = 4,
184 };
185 
186 enum NvmeCstsMask {
187     CSTS_RDY_MASK   = 0x1,
188     CSTS_CFS_MASK   = 0x1,
189     CSTS_SHST_MASK  = 0x3,
190     CSTS_NSSRO_MASK = 0x1,
191 };
192 
193 enum NvmeCsts {
194     NVME_CSTS_READY         = 1 << CSTS_RDY_SHIFT,
195     NVME_CSTS_FAILED        = 1 << CSTS_CFS_SHIFT,
196     NVME_CSTS_SHST_NORMAL   = 0 << CSTS_SHST_SHIFT,
197     NVME_CSTS_SHST_PROGRESS = 1 << CSTS_SHST_SHIFT,
198     NVME_CSTS_SHST_COMPLETE = 2 << CSTS_SHST_SHIFT,
199     NVME_CSTS_NSSRO         = 1 << CSTS_NSSRO_SHIFT,
200 };
201 
202 #define NVME_CSTS_RDY(csts)     ((csts >> CSTS_RDY_SHIFT)   & CSTS_RDY_MASK)
203 #define NVME_CSTS_CFS(csts)     ((csts >> CSTS_CFS_SHIFT)   & CSTS_CFS_MASK)
204 #define NVME_CSTS_SHST(csts)    ((csts >> CSTS_SHST_SHIFT)  & CSTS_SHST_MASK)
205 #define NVME_CSTS_NSSRO(csts)   ((csts >> CSTS_NSSRO_SHIFT) & CSTS_NSSRO_MASK)
206 
207 enum NvmeAqaShift {
208     AQA_ASQS_SHIFT  = 0,
209     AQA_ACQS_SHIFT  = 16,
210 };
211 
212 enum NvmeAqaMask {
213     AQA_ASQS_MASK   = 0xfff,
214     AQA_ACQS_MASK   = 0xfff,
215 };
216 
217 #define NVME_AQA_ASQS(aqa) ((aqa >> AQA_ASQS_SHIFT) & AQA_ASQS_MASK)
218 #define NVME_AQA_ACQS(aqa) ((aqa >> AQA_ACQS_SHIFT) & AQA_ACQS_MASK)
219 
220 enum NvmeCmblocShift {
221     CMBLOC_BIR_SHIFT     = 0,
222     CMBLOC_CQMMS_SHIFT   = 3,
223     CMBLOC_CQPDS_SHIFT   = 4,
224     CMBLOC_CDPMLS_SHIFT  = 5,
225     CMBLOC_CDPCILS_SHIFT = 6,
226     CMBLOC_CDMMMS_SHIFT  = 7,
227     CMBLOC_CQDA_SHIFT    = 8,
228     CMBLOC_OFST_SHIFT    = 12,
229 };
230 
231 enum NvmeCmblocMask {
232     CMBLOC_BIR_MASK     = 0x7,
233     CMBLOC_CQMMS_MASK   = 0x1,
234     CMBLOC_CQPDS_MASK   = 0x1,
235     CMBLOC_CDPMLS_MASK  = 0x1,
236     CMBLOC_CDPCILS_MASK = 0x1,
237     CMBLOC_CDMMMS_MASK  = 0x1,
238     CMBLOC_CQDA_MASK    = 0x1,
239     CMBLOC_OFST_MASK    = 0xfffff,
240 };
241 
242 #define NVME_CMBLOC_BIR(cmbloc) \
243     ((cmbloc >> CMBLOC_BIR_SHIFT) & CMBLOC_BIR_MASK)
244 #define NVME_CMBLOC_CQMMS(cmbloc) \
245     ((cmbloc >> CMBLOC_CQMMS_SHIFT) & CMBLOC_CQMMS_MASK)
246 #define NVME_CMBLOC_CQPDS(cmbloc) \
247     ((cmbloc >> CMBLOC_CQPDS_SHIFT) & CMBLOC_CQPDS_MASK)
248 #define NVME_CMBLOC_CDPMLS(cmbloc) \
249     ((cmbloc >> CMBLOC_CDPMLS_SHIFT) & CMBLOC_CDPMLS_MASK)
250 #define NVME_CMBLOC_CDPCILS(cmbloc) \
251     ((cmbloc >> CMBLOC_CDPCILS_SHIFT) & CMBLOC_CDPCILS_MASK)
252 #define NVME_CMBLOC_CDMMMS(cmbloc) \
253     ((cmbloc >> CMBLOC_CDMMMS_SHIFT) & CMBLOC_CDMMMS_MASK)
254 #define NVME_CMBLOC_CQDA(cmbloc) \
255     ((cmbloc >> CMBLOC_CQDA_SHIFT) & CMBLOC_CQDA_MASK)
256 #define NVME_CMBLOC_OFST(cmbloc) \
257     ((cmbloc >> CMBLOC_OFST_SHIFT) & CMBLOC_OFST_MASK)
258 
259 #define NVME_CMBLOC_SET_BIR(cmbloc, val) \
260     (cmbloc |= (uint64_t)(val & CMBLOC_BIR_MASK) << CMBLOC_BIR_SHIFT)
261 #define NVME_CMBLOC_SET_CQMMS(cmbloc, val) \
262     (cmbloc |= (uint64_t)(val & CMBLOC_CQMMS_MASK) << CMBLOC_CQMMS_SHIFT)
263 #define NVME_CMBLOC_SET_CQPDS(cmbloc, val) \
264     (cmbloc |= (uint64_t)(val & CMBLOC_CQPDS_MASK) << CMBLOC_CQPDS_SHIFT)
265 #define NVME_CMBLOC_SET_CDPMLS(cmbloc, val) \
266     (cmbloc |= (uint64_t)(val & CMBLOC_CDPMLS_MASK) << CMBLOC_CDPMLS_SHIFT)
267 #define NVME_CMBLOC_SET_CDPCILS(cmbloc, val) \
268     (cmbloc |= (uint64_t)(val & CMBLOC_CDPCILS_MASK) << CMBLOC_CDPCILS_SHIFT)
269 #define NVME_CMBLOC_SET_CDMMMS(cmbloc, val) \
270     (cmbloc |= (uint64_t)(val & CMBLOC_CDMMMS_MASK) << CMBLOC_CDMMMS_SHIFT)
271 #define NVME_CMBLOC_SET_CQDA(cmbloc, val) \
272     (cmbloc |= (uint64_t)(val & CMBLOC_CQDA_MASK) << CMBLOC_CQDA_SHIFT)
273 #define NVME_CMBLOC_SET_OFST(cmbloc, val) \
274     (cmbloc |= (uint64_t)(val & CMBLOC_OFST_MASK) << CMBLOC_OFST_SHIFT)
275 
276 #define NVME_CMBMSMC_SET_CRE (cmbmsc, val) \
277     (cmbmsc |= (uint64_t)(val & CMBLOC_OFST_MASK) << CMBMSC_CRE_SHIFT)
278 
279 enum NvmeCmbszShift {
280     CMBSZ_SQS_SHIFT   = 0,
281     CMBSZ_CQS_SHIFT   = 1,
282     CMBSZ_LISTS_SHIFT = 2,
283     CMBSZ_RDS_SHIFT   = 3,
284     CMBSZ_WDS_SHIFT   = 4,
285     CMBSZ_SZU_SHIFT   = 8,
286     CMBSZ_SZ_SHIFT    = 12,
287 };
288 
289 enum NvmeCmbszMask {
290     CMBSZ_SQS_MASK   = 0x1,
291     CMBSZ_CQS_MASK   = 0x1,
292     CMBSZ_LISTS_MASK = 0x1,
293     CMBSZ_RDS_MASK   = 0x1,
294     CMBSZ_WDS_MASK   = 0x1,
295     CMBSZ_SZU_MASK   = 0xf,
296     CMBSZ_SZ_MASK    = 0xfffff,
297 };
298 
299 #define NVME_CMBSZ_SQS(cmbsz)  ((cmbsz >> CMBSZ_SQS_SHIFT)   & CMBSZ_SQS_MASK)
300 #define NVME_CMBSZ_CQS(cmbsz)  ((cmbsz >> CMBSZ_CQS_SHIFT)   & CMBSZ_CQS_MASK)
301 #define NVME_CMBSZ_LISTS(cmbsz)((cmbsz >> CMBSZ_LISTS_SHIFT) & CMBSZ_LISTS_MASK)
302 #define NVME_CMBSZ_RDS(cmbsz)  ((cmbsz >> CMBSZ_RDS_SHIFT)   & CMBSZ_RDS_MASK)
303 #define NVME_CMBSZ_WDS(cmbsz)  ((cmbsz >> CMBSZ_WDS_SHIFT)   & CMBSZ_WDS_MASK)
304 #define NVME_CMBSZ_SZU(cmbsz)  ((cmbsz >> CMBSZ_SZU_SHIFT)   & CMBSZ_SZU_MASK)
305 #define NVME_CMBSZ_SZ(cmbsz)   ((cmbsz >> CMBSZ_SZ_SHIFT)    & CMBSZ_SZ_MASK)
306 
307 #define NVME_CMBSZ_SET_SQS(cmbsz, val)   \
308     (cmbsz |= (uint64_t)(val &  CMBSZ_SQS_MASK)  << CMBSZ_SQS_SHIFT)
309 #define NVME_CMBSZ_SET_CQS(cmbsz, val)   \
310     (cmbsz |= (uint64_t)(val & CMBSZ_CQS_MASK) << CMBSZ_CQS_SHIFT)
311 #define NVME_CMBSZ_SET_LISTS(cmbsz, val) \
312     (cmbsz |= (uint64_t)(val & CMBSZ_LISTS_MASK) << CMBSZ_LISTS_SHIFT)
313 #define NVME_CMBSZ_SET_RDS(cmbsz, val)   \
314     (cmbsz |= (uint64_t)(val & CMBSZ_RDS_MASK) << CMBSZ_RDS_SHIFT)
315 #define NVME_CMBSZ_SET_WDS(cmbsz, val)   \
316     (cmbsz |= (uint64_t)(val & CMBSZ_WDS_MASK) << CMBSZ_WDS_SHIFT)
317 #define NVME_CMBSZ_SET_SZU(cmbsz, val)   \
318     (cmbsz |= (uint64_t)(val & CMBSZ_SZU_MASK) << CMBSZ_SZU_SHIFT)
319 #define NVME_CMBSZ_SET_SZ(cmbsz, val)    \
320     (cmbsz |= (uint64_t)(val & CMBSZ_SZ_MASK) << CMBSZ_SZ_SHIFT)
321 
322 #define NVME_CMBSZ_GETSIZE(cmbsz) \
323     (NVME_CMBSZ_SZ(cmbsz) * (1 << (12 + 4 * NVME_CMBSZ_SZU(cmbsz))))
324 
325 enum NvmeCmbmscShift {
326     CMBMSC_CRE_SHIFT  = 0,
327     CMBMSC_CMSE_SHIFT = 1,
328     CMBMSC_CBA_SHIFT  = 12,
329 };
330 
331 enum NvmeCmbmscMask {
332     CMBMSC_CRE_MASK  = 0x1,
333     CMBMSC_CMSE_MASK = 0x1,
334     CMBMSC_CBA_MASK  = ((1ULL << 52) - 1),
335 };
336 
337 #define NVME_CMBMSC_CRE(cmbmsc) \
338     ((cmbmsc >> CMBMSC_CRE_SHIFT)  & CMBMSC_CRE_MASK)
339 #define NVME_CMBMSC_CMSE(cmbmsc) \
340     ((cmbmsc >> CMBMSC_CMSE_SHIFT) & CMBMSC_CMSE_MASK)
341 #define NVME_CMBMSC_CBA(cmbmsc) \
342     ((cmbmsc >> CMBMSC_CBA_SHIFT) & CMBMSC_CBA_MASK)
343 
344 
345 #define NVME_CMBMSC_SET_CRE(cmbmsc, val)  \
346     (cmbmsc |= (uint64_t)(val & CMBMSC_CRE_MASK) << CMBMSC_CRE_SHIFT)
347 #define NVME_CMBMSC_SET_CMSE(cmbmsc, val) \
348     (cmbmsc |= (uint64_t)(val & CMBMSC_CMSE_MASK) << CMBMSC_CMSE_SHIFT)
349 #define NVME_CMBMSC_SET_CBA(cmbmsc, val) \
350     (cmbmsc |= (uint64_t)(val & CMBMSC_CBA_MASK) << CMBMSC_CBA_SHIFT)
351 
352 enum NvmeCmbstsShift {
353     CMBSTS_CBAI_SHIFT = 0,
354 };
355 enum NvmeCmbstsMask {
356     CMBSTS_CBAI_MASK = 0x1,
357 };
358 
359 #define NVME_CMBSTS_CBAI(cmbsts) \
360     ((cmbsts >> CMBSTS_CBAI_SHIFT) & CMBSTS_CBAI_MASK)
361 
362 #define NVME_CMBSTS_SET_CBAI(cmbsts, val)  \
363     (cmbsts |= (uint64_t)(val & CMBSTS_CBAI_MASK) << CMBSTS_CBAI_SHIFT)
364 
365 enum NvmePmrcapShift {
366     PMRCAP_RDS_SHIFT      = 3,
367     PMRCAP_WDS_SHIFT      = 4,
368     PMRCAP_BIR_SHIFT      = 5,
369     PMRCAP_PMRTU_SHIFT    = 8,
370     PMRCAP_PMRWBM_SHIFT   = 10,
371     PMRCAP_PMRTO_SHIFT    = 16,
372     PMRCAP_CMSS_SHIFT     = 24,
373 };
374 
375 enum NvmePmrcapMask {
376     PMRCAP_RDS_MASK      = 0x1,
377     PMRCAP_WDS_MASK      = 0x1,
378     PMRCAP_BIR_MASK      = 0x7,
379     PMRCAP_PMRTU_MASK    = 0x3,
380     PMRCAP_PMRWBM_MASK   = 0xf,
381     PMRCAP_PMRTO_MASK    = 0xff,
382     PMRCAP_CMSS_MASK     = 0x1,
383 };
384 
385 #define NVME_PMRCAP_RDS(pmrcap)    \
386     ((pmrcap >> PMRCAP_RDS_SHIFT)   & PMRCAP_RDS_MASK)
387 #define NVME_PMRCAP_WDS(pmrcap)    \
388     ((pmrcap >> PMRCAP_WDS_SHIFT)   & PMRCAP_WDS_MASK)
389 #define NVME_PMRCAP_BIR(pmrcap)    \
390     ((pmrcap >> PMRCAP_BIR_SHIFT)   & PMRCAP_BIR_MASK)
391 #define NVME_PMRCAP_PMRTU(pmrcap)    \
392     ((pmrcap >> PMRCAP_PMRTU_SHIFT)   & PMRCAP_PMRTU_MASK)
393 #define NVME_PMRCAP_PMRWBM(pmrcap)    \
394     ((pmrcap >> PMRCAP_PMRWBM_SHIFT)   & PMRCAP_PMRWBM_MASK)
395 #define NVME_PMRCAP_PMRTO(pmrcap)    \
396     ((pmrcap >> PMRCAP_PMRTO_SHIFT)   & PMRCAP_PMRTO_MASK)
397 #define NVME_PMRCAP_CMSS(pmrcap)    \
398     ((pmrcap >> PMRCAP_CMSS_SHIFT)   & PMRCAP_CMSS_MASK)
399 
400 #define NVME_PMRCAP_SET_RDS(pmrcap, val)   \
401     (pmrcap |= (uint64_t)(val & PMRCAP_RDS_MASK) << PMRCAP_RDS_SHIFT)
402 #define NVME_PMRCAP_SET_WDS(pmrcap, val)   \
403     (pmrcap |= (uint64_t)(val & PMRCAP_WDS_MASK) << PMRCAP_WDS_SHIFT)
404 #define NVME_PMRCAP_SET_BIR(pmrcap, val)   \
405     (pmrcap |= (uint64_t)(val & PMRCAP_BIR_MASK) << PMRCAP_BIR_SHIFT)
406 #define NVME_PMRCAP_SET_PMRTU(pmrcap, val)   \
407     (pmrcap |= (uint64_t)(val & PMRCAP_PMRTU_MASK) << PMRCAP_PMRTU_SHIFT)
408 #define NVME_PMRCAP_SET_PMRWBM(pmrcap, val)   \
409     (pmrcap |= (uint64_t)(val & PMRCAP_PMRWBM_MASK) << PMRCAP_PMRWBM_SHIFT)
410 #define NVME_PMRCAP_SET_PMRTO(pmrcap, val)   \
411     (pmrcap |= (uint64_t)(val & PMRCAP_PMRTO_MASK) << PMRCAP_PMRTO_SHIFT)
412 #define NVME_PMRCAP_SET_CMSS(pmrcap, val)   \
413     (pmrcap |= (uint64_t)(val & PMRCAP_CMSS_MASK) << PMRCAP_CMSS_SHIFT)
414 
415 enum NvmePmrctlShift {
416     PMRCTL_EN_SHIFT   = 0,
417 };
418 
419 enum NvmePmrctlMask {
420     PMRCTL_EN_MASK   = 0x1,
421 };
422 
423 #define NVME_PMRCTL_EN(pmrctl)  ((pmrctl >> PMRCTL_EN_SHIFT)   & PMRCTL_EN_MASK)
424 
425 #define NVME_PMRCTL_SET_EN(pmrctl, val)   \
426     (pmrctl |= (uint64_t)(val & PMRCTL_EN_MASK) << PMRCTL_EN_SHIFT)
427 
428 enum NvmePmrstsShift {
429     PMRSTS_ERR_SHIFT    = 0,
430     PMRSTS_NRDY_SHIFT   = 8,
431     PMRSTS_HSTS_SHIFT   = 9,
432     PMRSTS_CBAI_SHIFT   = 12,
433 };
434 
435 enum NvmePmrstsMask {
436     PMRSTS_ERR_MASK    = 0xff,
437     PMRSTS_NRDY_MASK   = 0x1,
438     PMRSTS_HSTS_MASK   = 0x7,
439     PMRSTS_CBAI_MASK   = 0x1,
440 };
441 
442 #define NVME_PMRSTS_ERR(pmrsts)     \
443     ((pmrsts >> PMRSTS_ERR_SHIFT)   & PMRSTS_ERR_MASK)
444 #define NVME_PMRSTS_NRDY(pmrsts)    \
445     ((pmrsts >> PMRSTS_NRDY_SHIFT)   & PMRSTS_NRDY_MASK)
446 #define NVME_PMRSTS_HSTS(pmrsts)    \
447     ((pmrsts >> PMRSTS_HSTS_SHIFT)   & PMRSTS_HSTS_MASK)
448 #define NVME_PMRSTS_CBAI(pmrsts)    \
449     ((pmrsts >> PMRSTS_CBAI_SHIFT)   & PMRSTS_CBAI_MASK)
450 
451 #define NVME_PMRSTS_SET_ERR(pmrsts, val)   \
452     (pmrsts |= (uint64_t)(val & PMRSTS_ERR_MASK) << PMRSTS_ERR_SHIFT)
453 #define NVME_PMRSTS_SET_NRDY(pmrsts, val)   \
454     (pmrsts |= (uint64_t)(val & PMRSTS_NRDY_MASK) << PMRSTS_NRDY_SHIFT)
455 #define NVME_PMRSTS_SET_HSTS(pmrsts, val)   \
456     (pmrsts |= (uint64_t)(val & PMRSTS_HSTS_MASK) << PMRSTS_HSTS_SHIFT)
457 #define NVME_PMRSTS_SET_CBAI(pmrsts, val)   \
458     (pmrsts |= (uint64_t)(val & PMRSTS_CBAI_MASK) << PMRSTS_CBAI_SHIFT)
459 
460 enum NvmePmrebsShift {
461     PMREBS_PMRSZU_SHIFT   = 0,
462     PMREBS_RBB_SHIFT      = 4,
463     PMREBS_PMRWBZ_SHIFT   = 8,
464 };
465 
466 enum NvmePmrebsMask {
467     PMREBS_PMRSZU_MASK   = 0xf,
468     PMREBS_RBB_MASK      = 0x1,
469     PMREBS_PMRWBZ_MASK   = 0xffffff,
470 };
471 
472 #define NVME_PMREBS_PMRSZU(pmrebs)  \
473     ((pmrebs >> PMREBS_PMRSZU_SHIFT)   & PMREBS_PMRSZU_MASK)
474 #define NVME_PMREBS_RBB(pmrebs)     \
475     ((pmrebs >> PMREBS_RBB_SHIFT)   & PMREBS_RBB_MASK)
476 #define NVME_PMREBS_PMRWBZ(pmrebs)  \
477     ((pmrebs >> PMREBS_PMRWBZ_SHIFT)   & PMREBS_PMRWBZ_MASK)
478 
479 #define NVME_PMREBS_SET_PMRSZU(pmrebs, val)   \
480     (pmrebs |= (uint64_t)(val & PMREBS_PMRSZU_MASK) << PMREBS_PMRSZU_SHIFT)
481 #define NVME_PMREBS_SET_RBB(pmrebs, val)   \
482     (pmrebs |= (uint64_t)(val & PMREBS_RBB_MASK) << PMREBS_RBB_SHIFT)
483 #define NVME_PMREBS_SET_PMRWBZ(pmrebs, val)   \
484     (pmrebs |= (uint64_t)(val & PMREBS_PMRWBZ_MASK) << PMREBS_PMRWBZ_SHIFT)
485 
486 enum NvmePmrswtpShift {
487     PMRSWTP_PMRSWTU_SHIFT   = 0,
488     PMRSWTP_PMRSWTV_SHIFT   = 8,
489 };
490 
491 enum NvmePmrswtpMask {
492     PMRSWTP_PMRSWTU_MASK   = 0xf,
493     PMRSWTP_PMRSWTV_MASK   = 0xffffff,
494 };
495 
496 #define NVME_PMRSWTP_PMRSWTU(pmrswtp)   \
497     ((pmrswtp >> PMRSWTP_PMRSWTU_SHIFT)   & PMRSWTP_PMRSWTU_MASK)
498 #define NVME_PMRSWTP_PMRSWTV(pmrswtp)   \
499     ((pmrswtp >> PMRSWTP_PMRSWTV_SHIFT)   & PMRSWTP_PMRSWTV_MASK)
500 
501 #define NVME_PMRSWTP_SET_PMRSWTU(pmrswtp, val)   \
502     (pmrswtp |= (uint64_t)(val & PMRSWTP_PMRSWTU_MASK) << PMRSWTP_PMRSWTU_SHIFT)
503 #define NVME_PMRSWTP_SET_PMRSWTV(pmrswtp, val)   \
504     (pmrswtp |= (uint64_t)(val & PMRSWTP_PMRSWTV_MASK) << PMRSWTP_PMRSWTV_SHIFT)
505 
506 enum NvmePmrmsclShift {
507     PMRMSCL_CMSE_SHIFT   = 1,
508     PMRMSCL_CBA_SHIFT    = 12,
509 };
510 
511 enum NvmePmrmsclMask {
512     PMRMSCL_CMSE_MASK   = 0x1,
513     PMRMSCL_CBA_MASK    = 0xfffff,
514 };
515 
516 #define NVME_PMRMSCL_CMSE(pmrmscl)    \
517     ((pmrmscl >> PMRMSCL_CMSE_SHIFT)   & PMRMSCL_CMSE_MASK)
518 #define NVME_PMRMSCL_CBA(pmrmscl)     \
519     ((pmrmscl >> PMRMSCL_CBA_SHIFT)   & PMRMSCL_CBA_MASK)
520 
521 #define NVME_PMRMSCL_SET_CMSE(pmrmscl, val)   \
522     (pmrmscl |= (uint32_t)(val & PMRMSCL_CMSE_MASK) << PMRMSCL_CMSE_SHIFT)
523 #define NVME_PMRMSCL_SET_CBA(pmrmscl, val)   \
524     (pmrmscl |= (uint32_t)(val & PMRMSCL_CBA_MASK) << PMRMSCL_CBA_SHIFT)
525 
526 enum NvmeSglDescriptorType {
527     NVME_SGL_DESCR_TYPE_DATA_BLOCK          = 0x0,
528     NVME_SGL_DESCR_TYPE_BIT_BUCKET          = 0x1,
529     NVME_SGL_DESCR_TYPE_SEGMENT             = 0x2,
530     NVME_SGL_DESCR_TYPE_LAST_SEGMENT        = 0x3,
531     NVME_SGL_DESCR_TYPE_KEYED_DATA_BLOCK    = 0x4,
532 
533     NVME_SGL_DESCR_TYPE_VENDOR_SPECIFIC     = 0xf,
534 };
535 
536 enum NvmeSglDescriptorSubtype {
537     NVME_SGL_DESCR_SUBTYPE_ADDRESS = 0x0,
538 };
539 
540 typedef struct QEMU_PACKED NvmeSglDescriptor {
541     uint64_t addr;
542     uint32_t len;
543     uint8_t  rsvd[3];
544     uint8_t  type;
545 } NvmeSglDescriptor;
546 
547 #define NVME_SGL_TYPE(type)     ((type >> 4) & 0xf)
548 #define NVME_SGL_SUBTYPE(type)  (type & 0xf)
549 
550 typedef union NvmeCmdDptr {
551     struct {
552         uint64_t    prp1;
553         uint64_t    prp2;
554     };
555 
556     NvmeSglDescriptor sgl;
557 } NvmeCmdDptr;
558 
559 enum NvmePsdt {
560     NVME_PSDT_PRP                 = 0x0,
561     NVME_PSDT_SGL_MPTR_CONTIGUOUS = 0x1,
562     NVME_PSDT_SGL_MPTR_SGL        = 0x2,
563 };
564 
565 typedef struct QEMU_PACKED NvmeCmd {
566     uint8_t     opcode;
567     uint8_t     flags;
568     uint16_t    cid;
569     uint32_t    nsid;
570     uint64_t    res1;
571     uint64_t    mptr;
572     NvmeCmdDptr dptr;
573     uint32_t    cdw10;
574     uint32_t    cdw11;
575     uint32_t    cdw12;
576     uint32_t    cdw13;
577     uint32_t    cdw14;
578     uint32_t    cdw15;
579 } NvmeCmd;
580 
581 #define NVME_CMD_FLAGS_FUSE(flags) (flags & 0x3)
582 #define NVME_CMD_FLAGS_PSDT(flags) ((flags >> 6) & 0x3)
583 
584 enum NvmeAdminCommands {
585     NVME_ADM_CMD_DELETE_SQ      = 0x00,
586     NVME_ADM_CMD_CREATE_SQ      = 0x01,
587     NVME_ADM_CMD_GET_LOG_PAGE   = 0x02,
588     NVME_ADM_CMD_DELETE_CQ      = 0x04,
589     NVME_ADM_CMD_CREATE_CQ      = 0x05,
590     NVME_ADM_CMD_IDENTIFY       = 0x06,
591     NVME_ADM_CMD_ABORT          = 0x08,
592     NVME_ADM_CMD_SET_FEATURES   = 0x09,
593     NVME_ADM_CMD_GET_FEATURES   = 0x0a,
594     NVME_ADM_CMD_ASYNC_EV_REQ   = 0x0c,
595     NVME_ADM_CMD_ACTIVATE_FW    = 0x10,
596     NVME_ADM_CMD_DOWNLOAD_FW    = 0x11,
597     NVME_ADM_CMD_NS_ATTACHMENT  = 0x15,
598     NVME_ADM_CMD_VIRT_MNGMT     = 0x1c,
599     NVME_ADM_CMD_FORMAT_NVM     = 0x80,
600     NVME_ADM_CMD_SECURITY_SEND  = 0x81,
601     NVME_ADM_CMD_SECURITY_RECV  = 0x82,
602 };
603 
604 enum NvmeIoCommands {
605     NVME_CMD_FLUSH              = 0x00,
606     NVME_CMD_WRITE              = 0x01,
607     NVME_CMD_READ               = 0x02,
608     NVME_CMD_WRITE_UNCOR        = 0x04,
609     NVME_CMD_COMPARE            = 0x05,
610     NVME_CMD_WRITE_ZEROES       = 0x08,
611     NVME_CMD_DSM                = 0x09,
612     NVME_CMD_VERIFY             = 0x0c,
613     NVME_CMD_COPY               = 0x19,
614     NVME_CMD_ZONE_MGMT_SEND     = 0x79,
615     NVME_CMD_ZONE_MGMT_RECV     = 0x7a,
616     NVME_CMD_ZONE_APPEND        = 0x7d,
617 };
618 
619 typedef struct QEMU_PACKED NvmeDeleteQ {
620     uint8_t     opcode;
621     uint8_t     flags;
622     uint16_t    cid;
623     uint32_t    rsvd1[9];
624     uint16_t    qid;
625     uint16_t    rsvd10;
626     uint32_t    rsvd11[5];
627 } NvmeDeleteQ;
628 
629 typedef struct QEMU_PACKED NvmeCreateCq {
630     uint8_t     opcode;
631     uint8_t     flags;
632     uint16_t    cid;
633     uint32_t    rsvd1[5];
634     uint64_t    prp1;
635     uint64_t    rsvd8;
636     uint16_t    cqid;
637     uint16_t    qsize;
638     uint16_t    cq_flags;
639     uint16_t    irq_vector;
640     uint32_t    rsvd12[4];
641 } NvmeCreateCq;
642 
643 #define NVME_CQ_FLAGS_PC(cq_flags)  (cq_flags & 0x1)
644 #define NVME_CQ_FLAGS_IEN(cq_flags) ((cq_flags >> 1) & 0x1)
645 
646 enum NvmeFlagsCq {
647     NVME_CQ_PC          = 1,
648     NVME_CQ_IEN         = 2,
649 };
650 
651 typedef struct QEMU_PACKED NvmeCreateSq {
652     uint8_t     opcode;
653     uint8_t     flags;
654     uint16_t    cid;
655     uint32_t    rsvd1[5];
656     uint64_t    prp1;
657     uint64_t    rsvd8;
658     uint16_t    sqid;
659     uint16_t    qsize;
660     uint16_t    sq_flags;
661     uint16_t    cqid;
662     uint32_t    rsvd12[4];
663 } NvmeCreateSq;
664 
665 #define NVME_SQ_FLAGS_PC(sq_flags)      (sq_flags & 0x1)
666 #define NVME_SQ_FLAGS_QPRIO(sq_flags)   ((sq_flags >> 1) & 0x3)
667 
668 enum NvmeFlagsSq {
669     NVME_SQ_PC          = 1,
670 
671     NVME_SQ_PRIO_URGENT = 0,
672     NVME_SQ_PRIO_HIGH   = 1,
673     NVME_SQ_PRIO_NORMAL = 2,
674     NVME_SQ_PRIO_LOW    = 3,
675 };
676 
677 typedef struct QEMU_PACKED NvmeIdentify {
678     uint8_t     opcode;
679     uint8_t     flags;
680     uint16_t    cid;
681     uint32_t    nsid;
682     uint64_t    rsvd2[2];
683     uint64_t    prp1;
684     uint64_t    prp2;
685     uint8_t     cns;
686     uint8_t     rsvd10;
687     uint16_t    ctrlid;
688     uint16_t    nvmsetid;
689     uint8_t     rsvd11;
690     uint8_t     csi;
691     uint32_t    rsvd12[4];
692 } NvmeIdentify;
693 
694 typedef struct QEMU_PACKED NvmeRwCmd {
695     uint8_t     opcode;
696     uint8_t     flags;
697     uint16_t    cid;
698     uint32_t    nsid;
699     uint32_t    cdw2;
700     uint32_t    cdw3;
701     uint64_t    mptr;
702     NvmeCmdDptr dptr;
703     uint64_t    slba;
704     uint16_t    nlb;
705     uint16_t    control;
706     uint32_t    dsmgmt;
707     uint32_t    reftag;
708     uint16_t    apptag;
709     uint16_t    appmask;
710 } NvmeRwCmd;
711 
712 enum {
713     NVME_RW_LR                  = 1 << 15,
714     NVME_RW_FUA                 = 1 << 14,
715     NVME_RW_DSM_FREQ_UNSPEC     = 0,
716     NVME_RW_DSM_FREQ_TYPICAL    = 1,
717     NVME_RW_DSM_FREQ_RARE       = 2,
718     NVME_RW_DSM_FREQ_READS      = 3,
719     NVME_RW_DSM_FREQ_WRITES     = 4,
720     NVME_RW_DSM_FREQ_RW         = 5,
721     NVME_RW_DSM_FREQ_ONCE       = 6,
722     NVME_RW_DSM_FREQ_PREFETCH   = 7,
723     NVME_RW_DSM_FREQ_TEMP       = 8,
724     NVME_RW_DSM_LATENCY_NONE    = 0 << 4,
725     NVME_RW_DSM_LATENCY_IDLE    = 1 << 4,
726     NVME_RW_DSM_LATENCY_NORM    = 2 << 4,
727     NVME_RW_DSM_LATENCY_LOW     = 3 << 4,
728     NVME_RW_DSM_SEQ_REQ         = 1 << 6,
729     NVME_RW_DSM_COMPRESSED      = 1 << 7,
730     NVME_RW_PIREMAP             = 1 << 9,
731     NVME_RW_PRINFO_PRACT        = 1 << 13,
732     NVME_RW_PRINFO_PRCHK_GUARD  = 1 << 12,
733     NVME_RW_PRINFO_PRCHK_APP    = 1 << 11,
734     NVME_RW_PRINFO_PRCHK_REF    = 1 << 10,
735     NVME_RW_PRINFO_PRCHK_MASK   = 7 << 10,
736 };
737 
738 #define NVME_RW_PRINFO(control) ((control >> 10) & 0xf)
739 
740 enum {
741     NVME_PRINFO_PRACT       = 1 << 3,
742     NVME_PRINFO_PRCHK_GUARD = 1 << 2,
743     NVME_PRINFO_PRCHK_APP   = 1 << 1,
744     NVME_PRINFO_PRCHK_REF   = 1 << 0,
745     NVME_PRINFO_PRCHK_MASK  = 7 << 0,
746 };
747 
748 typedef struct QEMU_PACKED NvmeDsmCmd {
749     uint8_t     opcode;
750     uint8_t     flags;
751     uint16_t    cid;
752     uint32_t    nsid;
753     uint64_t    rsvd2[2];
754     NvmeCmdDptr dptr;
755     uint32_t    nr;
756     uint32_t    attributes;
757     uint32_t    rsvd12[4];
758 } NvmeDsmCmd;
759 
760 enum {
761     NVME_DSMGMT_IDR = 1 << 0,
762     NVME_DSMGMT_IDW = 1 << 1,
763     NVME_DSMGMT_AD  = 1 << 2,
764 };
765 
766 typedef struct QEMU_PACKED NvmeDsmRange {
767     uint32_t    cattr;
768     uint32_t    nlb;
769     uint64_t    slba;
770 } NvmeDsmRange;
771 
772 enum {
773     NVME_COPY_FORMAT_0 = 0x0,
774     NVME_COPY_FORMAT_1 = 0x1,
775 };
776 
777 typedef struct QEMU_PACKED NvmeCopyCmd {
778     uint8_t     opcode;
779     uint8_t     flags;
780     uint16_t    cid;
781     uint32_t    nsid;
782     uint32_t    cdw2;
783     uint32_t    cdw3;
784     uint32_t    rsvd2[2];
785     NvmeCmdDptr dptr;
786     uint64_t    sdlba;
787     uint8_t     nr;
788     uint8_t     control[3];
789     uint16_t    rsvd13;
790     uint16_t    dspec;
791     uint32_t    reftag;
792     uint16_t    apptag;
793     uint16_t    appmask;
794 } NvmeCopyCmd;
795 
796 typedef struct QEMU_PACKED NvmeCopySourceRangeFormat0 {
797     uint8_t  rsvd0[8];
798     uint64_t slba;
799     uint16_t nlb;
800     uint8_t  rsvd18[6];
801     uint32_t reftag;
802     uint16_t apptag;
803     uint16_t appmask;
804 } NvmeCopySourceRangeFormat0;
805 
806 typedef struct QEMU_PACKED NvmeCopySourceRangeFormat1 {
807     uint8_t  rsvd0[8];
808     uint64_t slba;
809     uint16_t nlb;
810     uint8_t  rsvd18[8];
811     uint8_t  sr[10];
812     uint16_t apptag;
813     uint16_t appmask;
814 } NvmeCopySourceRangeFormat1;
815 
816 enum NvmeAsyncEventRequest {
817     NVME_AER_TYPE_ERROR                     = 0,
818     NVME_AER_TYPE_SMART                     = 1,
819     NVME_AER_TYPE_NOTICE                    = 2,
820     NVME_AER_TYPE_IO_SPECIFIC               = 6,
821     NVME_AER_TYPE_VENDOR_SPECIFIC           = 7,
822     NVME_AER_INFO_ERR_INVALID_DB_REGISTER   = 0,
823     NVME_AER_INFO_ERR_INVALID_DB_VALUE      = 1,
824     NVME_AER_INFO_ERR_DIAG_FAIL             = 2,
825     NVME_AER_INFO_ERR_PERS_INTERNAL_ERR     = 3,
826     NVME_AER_INFO_ERR_TRANS_INTERNAL_ERR    = 4,
827     NVME_AER_INFO_ERR_FW_IMG_LOAD_ERR       = 5,
828     NVME_AER_INFO_SMART_RELIABILITY         = 0,
829     NVME_AER_INFO_SMART_TEMP_THRESH         = 1,
830     NVME_AER_INFO_SMART_SPARE_THRESH        = 2,
831     NVME_AER_INFO_NOTICE_NS_ATTR_CHANGED    = 0,
832 };
833 
834 typedef struct QEMU_PACKED NvmeAerResult {
835     uint8_t event_type;
836     uint8_t event_info;
837     uint8_t log_page;
838     uint8_t resv;
839 } NvmeAerResult;
840 
841 typedef struct QEMU_PACKED NvmeZonedResult {
842     uint64_t slba;
843 } NvmeZonedResult;
844 
845 typedef struct QEMU_PACKED NvmeCqe {
846     uint32_t    result;
847     uint32_t    dw1;
848     uint16_t    sq_head;
849     uint16_t    sq_id;
850     uint16_t    cid;
851     uint16_t    status;
852 } NvmeCqe;
853 
854 enum NvmeStatusCodes {
855     NVME_SUCCESS                = 0x0000,
856     NVME_INVALID_OPCODE         = 0x0001,
857     NVME_INVALID_FIELD          = 0x0002,
858     NVME_CID_CONFLICT           = 0x0003,
859     NVME_DATA_TRAS_ERROR        = 0x0004,
860     NVME_POWER_LOSS_ABORT       = 0x0005,
861     NVME_INTERNAL_DEV_ERROR     = 0x0006,
862     NVME_CMD_ABORT_REQ          = 0x0007,
863     NVME_CMD_ABORT_SQ_DEL       = 0x0008,
864     NVME_CMD_ABORT_FAILED_FUSE  = 0x0009,
865     NVME_CMD_ABORT_MISSING_FUSE = 0x000a,
866     NVME_INVALID_NSID           = 0x000b,
867     NVME_CMD_SEQ_ERROR          = 0x000c,
868     NVME_INVALID_SGL_SEG_DESCR  = 0x000d,
869     NVME_INVALID_NUM_SGL_DESCRS = 0x000e,
870     NVME_DATA_SGL_LEN_INVALID   = 0x000f,
871     NVME_MD_SGL_LEN_INVALID     = 0x0010,
872     NVME_SGL_DESCR_TYPE_INVALID = 0x0011,
873     NVME_INVALID_USE_OF_CMB     = 0x0012,
874     NVME_INVALID_PRP_OFFSET     = 0x0013,
875     NVME_CMD_SET_CMB_REJECTED   = 0x002b,
876     NVME_INVALID_CMD_SET        = 0x002c,
877     NVME_LBA_RANGE              = 0x0080,
878     NVME_CAP_EXCEEDED           = 0x0081,
879     NVME_NS_NOT_READY           = 0x0082,
880     NVME_NS_RESV_CONFLICT       = 0x0083,
881     NVME_FORMAT_IN_PROGRESS     = 0x0084,
882     NVME_INVALID_CQID           = 0x0100,
883     NVME_INVALID_QID            = 0x0101,
884     NVME_MAX_QSIZE_EXCEEDED     = 0x0102,
885     NVME_ACL_EXCEEDED           = 0x0103,
886     NVME_RESERVED               = 0x0104,
887     NVME_AER_LIMIT_EXCEEDED     = 0x0105,
888     NVME_INVALID_FW_SLOT        = 0x0106,
889     NVME_INVALID_FW_IMAGE       = 0x0107,
890     NVME_INVALID_IRQ_VECTOR     = 0x0108,
891     NVME_INVALID_LOG_ID         = 0x0109,
892     NVME_INVALID_FORMAT         = 0x010a,
893     NVME_FW_REQ_RESET           = 0x010b,
894     NVME_INVALID_QUEUE_DEL      = 0x010c,
895     NVME_FID_NOT_SAVEABLE       = 0x010d,
896     NVME_FEAT_NOT_CHANGEABLE    = 0x010e,
897     NVME_FEAT_NOT_NS_SPEC       = 0x010f,
898     NVME_FW_REQ_SUSYSTEM_RESET  = 0x0110,
899     NVME_NS_ALREADY_ATTACHED    = 0x0118,
900     NVME_NS_PRIVATE             = 0x0119,
901     NVME_NS_NOT_ATTACHED        = 0x011a,
902     NVME_NS_CTRL_LIST_INVALID   = 0x011c,
903     NVME_INVALID_CTRL_ID        = 0x011f,
904     NVME_INVALID_SEC_CTRL_STATE = 0x0120,
905     NVME_INVALID_NUM_RESOURCES  = 0x0121,
906     NVME_INVALID_RESOURCE_ID    = 0x0122,
907     NVME_CONFLICTING_ATTRS      = 0x0180,
908     NVME_INVALID_PROT_INFO      = 0x0181,
909     NVME_WRITE_TO_RO            = 0x0182,
910     NVME_CMD_SIZE_LIMIT         = 0x0183,
911     NVME_INVALID_ZONE_OP        = 0x01b6,
912     NVME_NOZRWA                 = 0x01b7,
913     NVME_ZONE_BOUNDARY_ERROR    = 0x01b8,
914     NVME_ZONE_FULL              = 0x01b9,
915     NVME_ZONE_READ_ONLY         = 0x01ba,
916     NVME_ZONE_OFFLINE           = 0x01bb,
917     NVME_ZONE_INVALID_WRITE     = 0x01bc,
918     NVME_ZONE_TOO_MANY_ACTIVE   = 0x01bd,
919     NVME_ZONE_TOO_MANY_OPEN     = 0x01be,
920     NVME_ZONE_INVAL_TRANSITION  = 0x01bf,
921     NVME_WRITE_FAULT            = 0x0280,
922     NVME_UNRECOVERED_READ       = 0x0281,
923     NVME_E2E_GUARD_ERROR        = 0x0282,
924     NVME_E2E_APP_ERROR          = 0x0283,
925     NVME_E2E_REF_ERROR          = 0x0284,
926     NVME_CMP_FAILURE            = 0x0285,
927     NVME_ACCESS_DENIED          = 0x0286,
928     NVME_DULB                   = 0x0287,
929     NVME_E2E_STORAGE_TAG_ERROR  = 0x0288,
930     NVME_MORE                   = 0x2000,
931     NVME_DNR                    = 0x4000,
932     NVME_NO_COMPLETE            = 0xffff,
933 };
934 
935 typedef struct QEMU_PACKED NvmeFwSlotInfoLog {
936     uint8_t     afi;
937     uint8_t     reserved1[7];
938     uint8_t     frs1[8];
939     uint8_t     frs2[8];
940     uint8_t     frs3[8];
941     uint8_t     frs4[8];
942     uint8_t     frs5[8];
943     uint8_t     frs6[8];
944     uint8_t     frs7[8];
945     uint8_t     reserved2[448];
946 } NvmeFwSlotInfoLog;
947 
948 typedef struct QEMU_PACKED NvmeErrorLog {
949     uint64_t    error_count;
950     uint16_t    sqid;
951     uint16_t    cid;
952     uint16_t    status_field;
953     uint16_t    param_error_location;
954     uint64_t    lba;
955     uint32_t    nsid;
956     uint8_t     vs;
957     uint8_t     resv[35];
958 } NvmeErrorLog;
959 
960 typedef struct QEMU_PACKED NvmeSmartLog {
961     uint8_t     critical_warning;
962     uint16_t    temperature;
963     uint8_t     available_spare;
964     uint8_t     available_spare_threshold;
965     uint8_t     percentage_used;
966     uint8_t     reserved1[26];
967     uint64_t    data_units_read[2];
968     uint64_t    data_units_written[2];
969     uint64_t    host_read_commands[2];
970     uint64_t    host_write_commands[2];
971     uint64_t    controller_busy_time[2];
972     uint64_t    power_cycles[2];
973     uint64_t    power_on_hours[2];
974     uint64_t    unsafe_shutdowns[2];
975     uint64_t    media_errors[2];
976     uint64_t    number_of_error_log_entries[2];
977     uint8_t     reserved2[320];
978 } NvmeSmartLog;
979 
980 #define NVME_SMART_WARN_MAX     6
981 enum NvmeSmartWarn {
982     NVME_SMART_SPARE                  = 1 << 0,
983     NVME_SMART_TEMPERATURE            = 1 << 1,
984     NVME_SMART_RELIABILITY            = 1 << 2,
985     NVME_SMART_MEDIA_READ_ONLY        = 1 << 3,
986     NVME_SMART_FAILED_VOLATILE_MEDIA  = 1 << 4,
987     NVME_SMART_PMR_UNRELIABLE         = 1 << 5,
988 };
989 
990 typedef struct NvmeEffectsLog {
991     uint32_t    acs[256];
992     uint32_t    iocs[256];
993     uint8_t     resv[2048];
994 } NvmeEffectsLog;
995 
996 enum {
997     NVME_CMD_EFF_CSUPP      = 1 << 0,
998     NVME_CMD_EFF_LBCC       = 1 << 1,
999     NVME_CMD_EFF_NCC        = 1 << 2,
1000     NVME_CMD_EFF_NIC        = 1 << 3,
1001     NVME_CMD_EFF_CCC        = 1 << 4,
1002     NVME_CMD_EFF_CSE_MASK   = 3 << 16,
1003     NVME_CMD_EFF_UUID_SEL   = 1 << 19,
1004 };
1005 
1006 enum NvmeLogIdentifier {
1007     NVME_LOG_ERROR_INFO     = 0x01,
1008     NVME_LOG_SMART_INFO     = 0x02,
1009     NVME_LOG_FW_SLOT_INFO   = 0x03,
1010     NVME_LOG_CHANGED_NSLIST = 0x04,
1011     NVME_LOG_CMD_EFFECTS    = 0x05,
1012 };
1013 
1014 typedef struct QEMU_PACKED NvmePSD {
1015     uint16_t    mp;
1016     uint16_t    reserved;
1017     uint32_t    enlat;
1018     uint32_t    exlat;
1019     uint8_t     rrt;
1020     uint8_t     rrl;
1021     uint8_t     rwt;
1022     uint8_t     rwl;
1023     uint8_t     resv[16];
1024 } NvmePSD;
1025 
1026 #define NVME_CONTROLLER_LIST_SIZE 2048
1027 #define NVME_IDENTIFY_DATA_SIZE 4096
1028 
1029 enum NvmeIdCns {
1030     NVME_ID_CNS_NS                    = 0x00,
1031     NVME_ID_CNS_CTRL                  = 0x01,
1032     NVME_ID_CNS_NS_ACTIVE_LIST        = 0x02,
1033     NVME_ID_CNS_NS_DESCR_LIST         = 0x03,
1034     NVME_ID_CNS_CS_NS                 = 0x05,
1035     NVME_ID_CNS_CS_CTRL               = 0x06,
1036     NVME_ID_CNS_CS_NS_ACTIVE_LIST     = 0x07,
1037     NVME_ID_CNS_NS_PRESENT_LIST       = 0x10,
1038     NVME_ID_CNS_NS_PRESENT            = 0x11,
1039     NVME_ID_CNS_NS_ATTACHED_CTRL_LIST = 0x12,
1040     NVME_ID_CNS_CTRL_LIST             = 0x13,
1041     NVME_ID_CNS_PRIMARY_CTRL_CAP      = 0x14,
1042     NVME_ID_CNS_SECONDARY_CTRL_LIST   = 0x15,
1043     NVME_ID_CNS_CS_NS_PRESENT_LIST    = 0x1a,
1044     NVME_ID_CNS_CS_NS_PRESENT         = 0x1b,
1045     NVME_ID_CNS_IO_COMMAND_SET        = 0x1c,
1046 };
1047 
1048 typedef struct QEMU_PACKED NvmeIdCtrl {
1049     uint16_t    vid;
1050     uint16_t    ssvid;
1051     uint8_t     sn[20];
1052     uint8_t     mn[40];
1053     uint8_t     fr[8];
1054     uint8_t     rab;
1055     uint8_t     ieee[3];
1056     uint8_t     cmic;
1057     uint8_t     mdts;
1058     uint16_t    cntlid;
1059     uint32_t    ver;
1060     uint32_t    rtd3r;
1061     uint32_t    rtd3e;
1062     uint32_t    oaes;
1063     uint32_t    ctratt;
1064     uint8_t     rsvd100[11];
1065     uint8_t     cntrltype;
1066     uint8_t     fguid[16];
1067     uint8_t     rsvd128[128];
1068     uint16_t    oacs;
1069     uint8_t     acl;
1070     uint8_t     aerl;
1071     uint8_t     frmw;
1072     uint8_t     lpa;
1073     uint8_t     elpe;
1074     uint8_t     npss;
1075     uint8_t     avscc;
1076     uint8_t     apsta;
1077     uint16_t    wctemp;
1078     uint16_t    cctemp;
1079     uint16_t    mtfa;
1080     uint32_t    hmpre;
1081     uint32_t    hmmin;
1082     uint8_t     tnvmcap[16];
1083     uint8_t     unvmcap[16];
1084     uint32_t    rpmbs;
1085     uint16_t    edstt;
1086     uint8_t     dsto;
1087     uint8_t     fwug;
1088     uint16_t    kas;
1089     uint16_t    hctma;
1090     uint16_t    mntmt;
1091     uint16_t    mxtmt;
1092     uint32_t    sanicap;
1093     uint8_t     rsvd332[180];
1094     uint8_t     sqes;
1095     uint8_t     cqes;
1096     uint16_t    maxcmd;
1097     uint32_t    nn;
1098     uint16_t    oncs;
1099     uint16_t    fuses;
1100     uint8_t     fna;
1101     uint8_t     vwc;
1102     uint16_t    awun;
1103     uint16_t    awupf;
1104     uint8_t     nvscc;
1105     uint8_t     rsvd531;
1106     uint16_t    acwu;
1107     uint16_t    ocfs;
1108     uint32_t    sgls;
1109     uint8_t     rsvd540[228];
1110     uint8_t     subnqn[256];
1111     uint8_t     rsvd1024[1024];
1112     NvmePSD     psd[32];
1113     uint8_t     vs[1024];
1114 } NvmeIdCtrl;
1115 
1116 typedef struct NvmeIdCtrlZoned {
1117     uint8_t     zasl;
1118     uint8_t     rsvd1[4095];
1119 } NvmeIdCtrlZoned;
1120 
1121 typedef struct NvmeIdCtrlNvm {
1122     uint8_t     vsl;
1123     uint8_t     wzsl;
1124     uint8_t     wusl;
1125     uint8_t     dmrl;
1126     uint32_t    dmrsl;
1127     uint64_t    dmsl;
1128     uint8_t     rsvd16[4080];
1129 } NvmeIdCtrlNvm;
1130 
1131 enum NvmeIdCtrlOaes {
1132     NVME_OAES_NS_ATTR   = 1 << 8,
1133 };
1134 
1135 enum NvmeIdCtrlCtratt {
1136     NVME_CTRATT_ELBAS   = 1 << 15,
1137 };
1138 
1139 enum NvmeIdCtrlOacs {
1140     NVME_OACS_SECURITY  = 1 << 0,
1141     NVME_OACS_FORMAT    = 1 << 1,
1142     NVME_OACS_FW        = 1 << 2,
1143     NVME_OACS_NS_MGMT   = 1 << 3,
1144 };
1145 
1146 enum NvmeIdCtrlOncs {
1147     NVME_ONCS_COMPARE       = 1 << 0,
1148     NVME_ONCS_WRITE_UNCORR  = 1 << 1,
1149     NVME_ONCS_DSM           = 1 << 2,
1150     NVME_ONCS_WRITE_ZEROES  = 1 << 3,
1151     NVME_ONCS_FEATURES      = 1 << 4,
1152     NVME_ONCS_RESRVATIONS   = 1 << 5,
1153     NVME_ONCS_TIMESTAMP     = 1 << 6,
1154     NVME_ONCS_VERIFY        = 1 << 7,
1155     NVME_ONCS_COPY          = 1 << 8,
1156 };
1157 
1158 enum NvmeIdCtrlOcfs {
1159     NVME_OCFS_COPY_FORMAT_0 = 1 << NVME_COPY_FORMAT_0,
1160     NVME_OCFS_COPY_FORMAT_1 = 1 << NVME_COPY_FORMAT_1,
1161 };
1162 
1163 enum NvmeIdctrlVwc {
1164     NVME_VWC_PRESENT                    = 1 << 0,
1165     NVME_VWC_NSID_BROADCAST_NO_SUPPORT  = 0 << 1,
1166     NVME_VWC_NSID_BROADCAST_RESERVED    = 1 << 1,
1167     NVME_VWC_NSID_BROADCAST_CTRL_SPEC   = 2 << 1,
1168     NVME_VWC_NSID_BROADCAST_SUPPORT     = 3 << 1,
1169 };
1170 
1171 enum NvmeIdCtrlFrmw {
1172     NVME_FRMW_SLOT1_RO = 1 << 0,
1173 };
1174 
1175 enum NvmeIdCtrlLpa {
1176     NVME_LPA_NS_SMART = 1 << 0,
1177     NVME_LPA_CSE      = 1 << 1,
1178     NVME_LPA_EXTENDED = 1 << 2,
1179 };
1180 
1181 enum NvmeIdCtrlCmic {
1182     NVME_CMIC_MULTI_CTRL    = 1 << 1,
1183 };
1184 
1185 enum NvmeNsAttachmentOperation {
1186     NVME_NS_ATTACHMENT_ATTACH = 0x0,
1187     NVME_NS_ATTACHMENT_DETACH = 0x1,
1188 };
1189 
1190 #define NVME_CTRL_SQES_MIN(sqes) ((sqes) & 0xf)
1191 #define NVME_CTRL_SQES_MAX(sqes) (((sqes) >> 4) & 0xf)
1192 #define NVME_CTRL_CQES_MIN(cqes) ((cqes) & 0xf)
1193 #define NVME_CTRL_CQES_MAX(cqes) (((cqes) >> 4) & 0xf)
1194 
1195 #define NVME_CTRL_SGLS_SUPPORT_MASK        (0x3 <<  0)
1196 #define NVME_CTRL_SGLS_SUPPORT_NO_ALIGN    (0x1 <<  0)
1197 #define NVME_CTRL_SGLS_SUPPORT_DWORD_ALIGN (0x1 <<  1)
1198 #define NVME_CTRL_SGLS_KEYED               (0x1 <<  2)
1199 #define NVME_CTRL_SGLS_BITBUCKET           (0x1 << 16)
1200 #define NVME_CTRL_SGLS_MPTR_CONTIGUOUS     (0x1 << 17)
1201 #define NVME_CTRL_SGLS_EXCESS_LENGTH       (0x1 << 18)
1202 #define NVME_CTRL_SGLS_MPTR_SGL            (0x1 << 19)
1203 #define NVME_CTRL_SGLS_ADDR_OFFSET         (0x1 << 20)
1204 
1205 #define NVME_ARB_AB(arb)    (arb & 0x7)
1206 #define NVME_ARB_AB_NOLIMIT 0x7
1207 #define NVME_ARB_LPW(arb)   ((arb >> 8) & 0xff)
1208 #define NVME_ARB_MPW(arb)   ((arb >> 16) & 0xff)
1209 #define NVME_ARB_HPW(arb)   ((arb >> 24) & 0xff)
1210 
1211 #define NVME_INTC_THR(intc)     (intc & 0xff)
1212 #define NVME_INTC_TIME(intc)    ((intc >> 8) & 0xff)
1213 
1214 #define NVME_INTVC_NOCOALESCING (0x1 << 16)
1215 
1216 #define NVME_TEMP_THSEL(temp)  ((temp >> 20) & 0x3)
1217 #define NVME_TEMP_THSEL_OVER   0x0
1218 #define NVME_TEMP_THSEL_UNDER  0x1
1219 
1220 #define NVME_TEMP_TMPSEL(temp)     ((temp >> 16) & 0xf)
1221 #define NVME_TEMP_TMPSEL_COMPOSITE 0x0
1222 
1223 #define NVME_TEMP_TMPTH(temp) (temp & 0xffff)
1224 
1225 #define NVME_AEC_SMART(aec)         (aec & 0xff)
1226 #define NVME_AEC_NS_ATTR(aec)       ((aec >> 8) & 0x1)
1227 #define NVME_AEC_FW_ACTIVATION(aec) ((aec >> 9) & 0x1)
1228 
1229 #define NVME_ERR_REC_TLER(err_rec)  (err_rec & 0xffff)
1230 #define NVME_ERR_REC_DULBE(err_rec) (err_rec & 0x10000)
1231 
1232 enum NvmeFeatureIds {
1233     NVME_ARBITRATION                = 0x1,
1234     NVME_POWER_MANAGEMENT           = 0x2,
1235     NVME_LBA_RANGE_TYPE             = 0x3,
1236     NVME_TEMPERATURE_THRESHOLD      = 0x4,
1237     NVME_ERROR_RECOVERY             = 0x5,
1238     NVME_VOLATILE_WRITE_CACHE       = 0x6,
1239     NVME_NUMBER_OF_QUEUES           = 0x7,
1240     NVME_INTERRUPT_COALESCING       = 0x8,
1241     NVME_INTERRUPT_VECTOR_CONF      = 0x9,
1242     NVME_WRITE_ATOMICITY            = 0xa,
1243     NVME_ASYNCHRONOUS_EVENT_CONF    = 0xb,
1244     NVME_TIMESTAMP                  = 0xe,
1245     NVME_HOST_BEHAVIOR_SUPPORT      = 0x16,
1246     NVME_COMMAND_SET_PROFILE        = 0x19,
1247     NVME_SOFTWARE_PROGRESS_MARKER   = 0x80,
1248     NVME_FID_MAX                    = 0x100,
1249 };
1250 
1251 typedef enum NvmeFeatureCap {
1252     NVME_FEAT_CAP_SAVE      = 1 << 0,
1253     NVME_FEAT_CAP_NS        = 1 << 1,
1254     NVME_FEAT_CAP_CHANGE    = 1 << 2,
1255 } NvmeFeatureCap;
1256 
1257 typedef enum NvmeGetFeatureSelect {
1258     NVME_GETFEAT_SELECT_CURRENT = 0x0,
1259     NVME_GETFEAT_SELECT_DEFAULT = 0x1,
1260     NVME_GETFEAT_SELECT_SAVED   = 0x2,
1261     NVME_GETFEAT_SELECT_CAP     = 0x3,
1262 } NvmeGetFeatureSelect;
1263 
1264 #define NVME_GETSETFEAT_FID_MASK 0xff
1265 #define NVME_GETSETFEAT_FID(dw10) (dw10 & NVME_GETSETFEAT_FID_MASK)
1266 
1267 #define NVME_GETFEAT_SELECT_SHIFT 8
1268 #define NVME_GETFEAT_SELECT_MASK  0x7
1269 #define NVME_GETFEAT_SELECT(dw10) \
1270     ((dw10 >> NVME_GETFEAT_SELECT_SHIFT) & NVME_GETFEAT_SELECT_MASK)
1271 
1272 #define NVME_SETFEAT_SAVE_SHIFT 31
1273 #define NVME_SETFEAT_SAVE_MASK  0x1
1274 #define NVME_SETFEAT_SAVE(dw10) \
1275     ((dw10 >> NVME_SETFEAT_SAVE_SHIFT) & NVME_SETFEAT_SAVE_MASK)
1276 
1277 typedef struct QEMU_PACKED NvmeRangeType {
1278     uint8_t     type;
1279     uint8_t     attributes;
1280     uint8_t     rsvd2[14];
1281     uint64_t    slba;
1282     uint64_t    nlb;
1283     uint8_t     guid[16];
1284     uint8_t     rsvd48[16];
1285 } NvmeRangeType;
1286 
1287 typedef struct NvmeHostBehaviorSupport {
1288     uint8_t     acre;
1289     uint8_t     etdas;
1290     uint8_t     lbafee;
1291     uint8_t     rsvd3[509];
1292 } NvmeHostBehaviorSupport;
1293 
1294 typedef struct QEMU_PACKED NvmeLBAF {
1295     uint16_t    ms;
1296     uint8_t     ds;
1297     uint8_t     rp;
1298 } NvmeLBAF;
1299 
1300 typedef struct QEMU_PACKED NvmeLBAFE {
1301     uint64_t    zsze;
1302     uint8_t     zdes;
1303     uint8_t     rsvd9[7];
1304 } NvmeLBAFE;
1305 
1306 #define NVME_NSID_BROADCAST 0xffffffff
1307 #define NVME_MAX_NLBAF 64
1308 
1309 typedef struct QEMU_PACKED NvmeIdNs {
1310     uint64_t    nsze;
1311     uint64_t    ncap;
1312     uint64_t    nuse;
1313     uint8_t     nsfeat;
1314     uint8_t     nlbaf;
1315     uint8_t     flbas;
1316     uint8_t     mc;
1317     uint8_t     dpc;
1318     uint8_t     dps;
1319     uint8_t     nmic;
1320     uint8_t     rescap;
1321     uint8_t     fpi;
1322     uint8_t     dlfeat;
1323     uint16_t    nawun;
1324     uint16_t    nawupf;
1325     uint16_t    nacwu;
1326     uint16_t    nabsn;
1327     uint16_t    nabo;
1328     uint16_t    nabspf;
1329     uint16_t    noiob;
1330     uint8_t     nvmcap[16];
1331     uint16_t    npwg;
1332     uint16_t    npwa;
1333     uint16_t    npdg;
1334     uint16_t    npda;
1335     uint16_t    nows;
1336     uint16_t    mssrl;
1337     uint32_t    mcl;
1338     uint8_t     msrc;
1339     uint8_t     rsvd81[23];
1340     uint8_t     nguid[16];
1341     uint64_t    eui64;
1342     NvmeLBAF    lbaf[NVME_MAX_NLBAF];
1343     uint8_t     vs[3712];
1344 } NvmeIdNs;
1345 
1346 #define NVME_ID_NS_NVM_ELBAF_PIF(elbaf) (((elbaf) >> 7) & 0x3)
1347 
1348 typedef struct QEMU_PACKED NvmeIdNsNvm {
1349     uint64_t    lbstm;
1350     uint8_t     pic;
1351     uint8_t     rsvd9[3];
1352     uint32_t    elbaf[NVME_MAX_NLBAF];
1353     uint8_t     rsvd268[3828];
1354 } NvmeIdNsNvm;
1355 
1356 typedef struct QEMU_PACKED NvmeIdNsDescr {
1357     uint8_t nidt;
1358     uint8_t nidl;
1359     uint8_t rsvd2[2];
1360 } NvmeIdNsDescr;
1361 
1362 enum NvmeNsIdentifierLength {
1363     NVME_NIDL_EUI64             = 8,
1364     NVME_NIDL_NGUID             = 16,
1365     NVME_NIDL_UUID              = 16,
1366     NVME_NIDL_CSI               = 1,
1367 };
1368 
1369 enum NvmeNsIdentifierType {
1370     NVME_NIDT_EUI64             = 0x01,
1371     NVME_NIDT_NGUID             = 0x02,
1372     NVME_NIDT_UUID              = 0x03,
1373     NVME_NIDT_CSI               = 0x04,
1374 };
1375 
1376 enum NvmeIdNsNmic {
1377     NVME_NMIC_NS_SHARED         = 1 << 0,
1378 };
1379 
1380 enum NvmeCsi {
1381     NVME_CSI_NVM                = 0x00,
1382     NVME_CSI_ZONED              = 0x02,
1383 };
1384 
1385 #define NVME_SET_CSI(vec, csi) (vec |= (uint8_t)(1 << (csi)))
1386 
1387 typedef struct QEMU_PACKED NvmeIdNsZoned {
1388     uint16_t    zoc;
1389     uint16_t    ozcs;
1390     uint32_t    mar;
1391     uint32_t    mor;
1392     uint32_t    rrl;
1393     uint32_t    frl;
1394     uint8_t     rsvd12[24];
1395     uint32_t    numzrwa;
1396     uint16_t    zrwafg;
1397     uint16_t    zrwas;
1398     uint8_t     zrwacap;
1399     uint8_t     rsvd53[2763];
1400     NvmeLBAFE   lbafe[16];
1401     uint8_t     rsvd3072[768];
1402     uint8_t     vs[256];
1403 } NvmeIdNsZoned;
1404 
1405 enum NvmeIdNsZonedOzcs {
1406     NVME_ID_NS_ZONED_OZCS_RAZB    = 1 << 0,
1407     NVME_ID_NS_ZONED_OZCS_ZRWASUP = 1 << 1,
1408 };
1409 
1410 enum NvmeIdNsZonedZrwacap {
1411     NVME_ID_NS_ZONED_ZRWACAP_EXPFLUSHSUP = 1 << 0,
1412 };
1413 
1414 /*Deallocate Logical Block Features*/
1415 #define NVME_ID_NS_DLFEAT_GUARD_CRC(dlfeat)       ((dlfeat) & 0x10)
1416 #define NVME_ID_NS_DLFEAT_WRITE_ZEROES(dlfeat)    ((dlfeat) & 0x08)
1417 
1418 #define NVME_ID_NS_DLFEAT_READ_BEHAVIOR(dlfeat)     ((dlfeat) & 0x7)
1419 #define NVME_ID_NS_DLFEAT_READ_BEHAVIOR_UNDEFINED   0
1420 #define NVME_ID_NS_DLFEAT_READ_BEHAVIOR_ZEROES      1
1421 #define NVME_ID_NS_DLFEAT_READ_BEHAVIOR_ONES        2
1422 
1423 
1424 #define NVME_ID_NS_NSFEAT_THIN(nsfeat)      ((nsfeat & 0x1))
1425 #define NVME_ID_NS_NSFEAT_DULBE(nsfeat)     ((nsfeat >> 2) & 0x1)
1426 #define NVME_ID_NS_FLBAS_EXTENDED(flbas)    ((flbas >> 4) & 0x1)
1427 #define NVME_ID_NS_FLBAS_INDEX(flbas)       ((flbas & 0xf))
1428 #define NVME_ID_NS_MC_SEPARATE(mc)          ((mc >> 1) & 0x1)
1429 #define NVME_ID_NS_MC_EXTENDED(mc)          ((mc & 0x1))
1430 #define NVME_ID_NS_DPC_LAST_EIGHT(dpc)      ((dpc >> 4) & 0x1)
1431 #define NVME_ID_NS_DPC_FIRST_EIGHT(dpc)     ((dpc >> 3) & 0x1)
1432 #define NVME_ID_NS_DPC_TYPE_3(dpc)          ((dpc >> 2) & 0x1)
1433 #define NVME_ID_NS_DPC_TYPE_2(dpc)          ((dpc >> 1) & 0x1)
1434 #define NVME_ID_NS_DPC_TYPE_1(dpc)          ((dpc & 0x1))
1435 #define NVME_ID_NS_DPC_TYPE_MASK            0x7
1436 
1437 enum NvmeIdNsDps {
1438     NVME_ID_NS_DPS_TYPE_NONE   = 0,
1439     NVME_ID_NS_DPS_TYPE_1      = 1,
1440     NVME_ID_NS_DPS_TYPE_2      = 2,
1441     NVME_ID_NS_DPS_TYPE_3      = 3,
1442     NVME_ID_NS_DPS_TYPE_MASK   = 0x7,
1443     NVME_ID_NS_DPS_FIRST_EIGHT = 8,
1444 };
1445 
1446 enum NvmeIdNsFlbas {
1447     NVME_ID_NS_FLBAS_EXTENDED = 1 << 4,
1448 };
1449 
1450 enum NvmeIdNsMc {
1451     NVME_ID_NS_MC_EXTENDED = 1 << 0,
1452     NVME_ID_NS_MC_SEPARATE = 1 << 1,
1453 };
1454 
1455 #define NVME_ID_NS_DPS_TYPE(dps) (dps & NVME_ID_NS_DPS_TYPE_MASK)
1456 
1457 enum NvmePIFormat {
1458     NVME_PI_GUARD_16                 = 0,
1459     NVME_PI_GUARD_64                 = 2,
1460 };
1461 
1462 typedef union NvmeDifTuple {
1463     struct {
1464         uint16_t guard;
1465         uint16_t apptag;
1466         uint32_t reftag;
1467     } g16;
1468 
1469     struct {
1470         uint64_t guard;
1471         uint16_t apptag;
1472         uint8_t  sr[6];
1473     } g64;
1474 } NvmeDifTuple;
1475 
1476 enum NvmeZoneAttr {
1477     NVME_ZA_FINISHED_BY_CTLR         = 1 << 0,
1478     NVME_ZA_FINISH_RECOMMENDED       = 1 << 1,
1479     NVME_ZA_RESET_RECOMMENDED        = 1 << 2,
1480     NVME_ZA_ZRWA_VALID               = 1 << 3,
1481     NVME_ZA_ZD_EXT_VALID             = 1 << 7,
1482 };
1483 
1484 typedef struct QEMU_PACKED NvmeZoneReportHeader {
1485     uint64_t    nr_zones;
1486     uint8_t     rsvd[56];
1487 } NvmeZoneReportHeader;
1488 
1489 enum NvmeZoneReceiveAction {
1490     NVME_ZONE_REPORT                 = 0,
1491     NVME_ZONE_REPORT_EXTENDED        = 1,
1492 };
1493 
1494 enum NvmeZoneReportType {
1495     NVME_ZONE_REPORT_ALL             = 0,
1496     NVME_ZONE_REPORT_EMPTY           = 1,
1497     NVME_ZONE_REPORT_IMPLICITLY_OPEN = 2,
1498     NVME_ZONE_REPORT_EXPLICITLY_OPEN = 3,
1499     NVME_ZONE_REPORT_CLOSED          = 4,
1500     NVME_ZONE_REPORT_FULL            = 5,
1501     NVME_ZONE_REPORT_READ_ONLY       = 6,
1502     NVME_ZONE_REPORT_OFFLINE         = 7,
1503 };
1504 
1505 enum NvmeZoneType {
1506     NVME_ZONE_TYPE_RESERVED          = 0x00,
1507     NVME_ZONE_TYPE_SEQ_WRITE         = 0x02,
1508 };
1509 
1510 typedef struct QEMU_PACKED NvmeZoneSendCmd {
1511     uint8_t     opcode;
1512     uint8_t     flags;
1513     uint16_t    cid;
1514     uint32_t    nsid;
1515     uint32_t    rsvd8[4];
1516     NvmeCmdDptr dptr;
1517     uint64_t    slba;
1518     uint32_t    rsvd48;
1519     uint8_t     zsa;
1520     uint8_t     zsflags;
1521     uint8_t     rsvd54[2];
1522     uint32_t    rsvd56[2];
1523 } NvmeZoneSendCmd;
1524 
1525 enum NvmeZoneSendAction {
1526     NVME_ZONE_ACTION_RSD             = 0x00,
1527     NVME_ZONE_ACTION_CLOSE           = 0x01,
1528     NVME_ZONE_ACTION_FINISH          = 0x02,
1529     NVME_ZONE_ACTION_OPEN            = 0x03,
1530     NVME_ZONE_ACTION_RESET           = 0x04,
1531     NVME_ZONE_ACTION_OFFLINE         = 0x05,
1532     NVME_ZONE_ACTION_SET_ZD_EXT      = 0x10,
1533     NVME_ZONE_ACTION_ZRWA_FLUSH      = 0x11,
1534 };
1535 
1536 enum {
1537     NVME_ZSFLAG_SELECT_ALL = 1 << 0,
1538     NVME_ZSFLAG_ZRWA_ALLOC = 1 << 1,
1539 };
1540 
1541 typedef struct QEMU_PACKED NvmeZoneDescr {
1542     uint8_t     zt;
1543     uint8_t     zs;
1544     uint8_t     za;
1545     uint8_t     rsvd3[5];
1546     uint64_t    zcap;
1547     uint64_t    zslba;
1548     uint64_t    wp;
1549     uint8_t     rsvd32[32];
1550 } NvmeZoneDescr;
1551 
1552 typedef enum NvmeZoneState {
1553     NVME_ZONE_STATE_RESERVED         = 0x00,
1554     NVME_ZONE_STATE_EMPTY            = 0x01,
1555     NVME_ZONE_STATE_IMPLICITLY_OPEN  = 0x02,
1556     NVME_ZONE_STATE_EXPLICITLY_OPEN  = 0x03,
1557     NVME_ZONE_STATE_CLOSED           = 0x04,
1558     NVME_ZONE_STATE_READ_ONLY        = 0x0d,
1559     NVME_ZONE_STATE_FULL             = 0x0e,
1560     NVME_ZONE_STATE_OFFLINE          = 0x0f,
1561 } NvmeZoneState;
1562 
1563 typedef struct QEMU_PACKED NvmePriCtrlCap {
1564     uint16_t    cntlid;
1565     uint16_t    portid;
1566     uint8_t     crt;
1567     uint8_t     rsvd5[27];
1568     uint32_t    vqfrt;
1569     uint32_t    vqrfa;
1570     uint16_t    vqrfap;
1571     uint16_t    vqprt;
1572     uint16_t    vqfrsm;
1573     uint16_t    vqgran;
1574     uint8_t     rsvd48[16];
1575     uint32_t    vifrt;
1576     uint32_t    virfa;
1577     uint16_t    virfap;
1578     uint16_t    viprt;
1579     uint16_t    vifrsm;
1580     uint16_t    vigran;
1581     uint8_t     rsvd80[4016];
1582 } NvmePriCtrlCap;
1583 
1584 typedef enum NvmePriCtrlCapCrt {
1585     NVME_CRT_VQ             = 1 << 0,
1586     NVME_CRT_VI             = 1 << 1,
1587 } NvmePriCtrlCapCrt;
1588 
1589 typedef struct QEMU_PACKED NvmeSecCtrlEntry {
1590     uint16_t    scid;
1591     uint16_t    pcid;
1592     uint8_t     scs;
1593     uint8_t     rsvd5[3];
1594     uint16_t    vfn;
1595     uint16_t    nvq;
1596     uint16_t    nvi;
1597     uint8_t     rsvd14[18];
1598 } NvmeSecCtrlEntry;
1599 
1600 typedef struct QEMU_PACKED NvmeSecCtrlList {
1601     uint8_t             numcntl;
1602     uint8_t             rsvd1[31];
1603     NvmeSecCtrlEntry    sec[127];
1604 } NvmeSecCtrlList;
1605 
1606 typedef enum NvmeVirtMngmtAction {
1607     NVME_VIRT_MNGMT_ACTION_PRM_ALLOC    = 0x01,
1608     NVME_VIRT_MNGMT_ACTION_SEC_OFFLINE  = 0x07,
1609     NVME_VIRT_MNGMT_ACTION_SEC_ASSIGN   = 0x08,
1610     NVME_VIRT_MNGMT_ACTION_SEC_ONLINE   = 0x09,
1611 } NvmeVirtMngmtAction;
1612 
1613 typedef enum NvmeVirtualResourceType {
1614     NVME_VIRT_RES_QUEUE         = 0x00,
1615     NVME_VIRT_RES_INTERRUPT     = 0x01,
1616 } NvmeVirtualResourceType;
1617 
1618 static inline void _nvme_check_size(void)
1619 {
1620     QEMU_BUILD_BUG_ON(sizeof(NvmeBar) != 4096);
1621     QEMU_BUILD_BUG_ON(sizeof(NvmeAerResult) != 4);
1622     QEMU_BUILD_BUG_ON(sizeof(NvmeZonedResult) != 8);
1623     QEMU_BUILD_BUG_ON(sizeof(NvmeCqe) != 16);
1624     QEMU_BUILD_BUG_ON(sizeof(NvmeDsmRange) != 16);
1625     QEMU_BUILD_BUG_ON(sizeof(NvmeCopySourceRangeFormat0) != 32);
1626     QEMU_BUILD_BUG_ON(sizeof(NvmeCopySourceRangeFormat1) != 40);
1627     QEMU_BUILD_BUG_ON(sizeof(NvmeCmd) != 64);
1628     QEMU_BUILD_BUG_ON(sizeof(NvmeDeleteQ) != 64);
1629     QEMU_BUILD_BUG_ON(sizeof(NvmeCreateCq) != 64);
1630     QEMU_BUILD_BUG_ON(sizeof(NvmeCreateSq) != 64);
1631     QEMU_BUILD_BUG_ON(sizeof(NvmeIdentify) != 64);
1632     QEMU_BUILD_BUG_ON(sizeof(NvmeRwCmd) != 64);
1633     QEMU_BUILD_BUG_ON(sizeof(NvmeDsmCmd) != 64);
1634     QEMU_BUILD_BUG_ON(sizeof(NvmeCopyCmd) != 64);
1635     QEMU_BUILD_BUG_ON(sizeof(NvmeRangeType) != 64);
1636     QEMU_BUILD_BUG_ON(sizeof(NvmeHostBehaviorSupport) != 512);
1637     QEMU_BUILD_BUG_ON(sizeof(NvmeErrorLog) != 64);
1638     QEMU_BUILD_BUG_ON(sizeof(NvmeFwSlotInfoLog) != 512);
1639     QEMU_BUILD_BUG_ON(sizeof(NvmeSmartLog) != 512);
1640     QEMU_BUILD_BUG_ON(sizeof(NvmeEffectsLog) != 4096);
1641     QEMU_BUILD_BUG_ON(sizeof(NvmeIdCtrl) != 4096);
1642     QEMU_BUILD_BUG_ON(sizeof(NvmeIdCtrlZoned) != 4096);
1643     QEMU_BUILD_BUG_ON(sizeof(NvmeIdCtrlNvm) != 4096);
1644     QEMU_BUILD_BUG_ON(sizeof(NvmeLBAF) != 4);
1645     QEMU_BUILD_BUG_ON(sizeof(NvmeLBAFE) != 16);
1646     QEMU_BUILD_BUG_ON(sizeof(NvmeIdNs) != 4096);
1647     QEMU_BUILD_BUG_ON(sizeof(NvmeIdNsNvm) != 4096);
1648     QEMU_BUILD_BUG_ON(sizeof(NvmeIdNsZoned) != 4096);
1649     QEMU_BUILD_BUG_ON(sizeof(NvmeSglDescriptor) != 16);
1650     QEMU_BUILD_BUG_ON(sizeof(NvmeIdNsDescr) != 4);
1651     QEMU_BUILD_BUG_ON(sizeof(NvmeZoneDescr) != 64);
1652     QEMU_BUILD_BUG_ON(sizeof(NvmeDifTuple) != 16);
1653     QEMU_BUILD_BUG_ON(sizeof(NvmePriCtrlCap) != 4096);
1654     QEMU_BUILD_BUG_ON(sizeof(NvmeSecCtrlEntry) != 32);
1655     QEMU_BUILD_BUG_ON(sizeof(NvmeSecCtrlList) != 4096);
1656 }
1657 #endif
1658