1 /* 2 * QEMU fuloong 2e mini pc support 3 * 4 * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5 * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn) 6 * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 7 * This code is licensed under the GNU GPL v2. 8 * 9 * Contributions after 2012-01-13 are licensed under the terms of the 10 * GNU GPL, version 2 or (at your option) any later version. 11 */ 12 13 /* 14 * Fuloong 2e mini pc is based on ICT/ST Loongson 2e CPU (MIPS III like, 800MHz) 15 * https://www.linux-mips.org/wiki/Fuloong_2E 16 * 17 * Loongson 2e user manual: 18 * http://www.loongsondeveloper.com/doc/Loongson2EUserGuide.pdf 19 */ 20 21 #include "qemu/osdep.h" 22 #include "qemu-common.h" 23 #include "qemu/datadir.h" 24 #include "qemu/units.h" 25 #include "qapi/error.h" 26 #include "cpu.h" 27 #include "hw/clock.h" 28 #include "hw/intc/i8259.h" 29 #include "hw/dma/i8257.h" 30 #include "hw/isa/superio.h" 31 #include "net/net.h" 32 #include "hw/boards.h" 33 #include "hw/i2c/smbus_eeprom.h" 34 #include "hw/block/flash.h" 35 #include "hw/mips/mips.h" 36 #include "hw/mips/cpudevs.h" 37 #include "hw/pci/pci.h" 38 #include "qemu/log.h" 39 #include "hw/loader.h" 40 #include "hw/ide/pci.h" 41 #include "elf.h" 42 #include "hw/isa/vt82c686.h" 43 #include "hw/rtc/mc146818rtc.h" 44 #include "hw/timer/i8254.h" 45 #include "exec/address-spaces.h" 46 #include "sysemu/qtest.h" 47 #include "sysemu/reset.h" 48 #include "qemu/error-report.h" 49 50 #define DEBUG_FULOONG2E_INIT 51 52 #define ENVP_ADDR 0x80002000l 53 #define ENVP_NB_ENTRIES 16 54 #define ENVP_ENTRY_SIZE 256 55 56 /* Fuloong 2e has a 512k flash: Winbond W39L040AP70Z */ 57 #define BIOS_SIZE (512 * KiB) 58 #define MAX_IDE_BUS 2 59 60 /* 61 * PMON is not part of qemu and released with BSD license, anyone 62 * who want to build a pmon binary please first git-clone the source 63 * from the git repository at: 64 * http://www.loongson.cn/support/git/pmon 65 * Then follow the "Compile Guide" available at: 66 * http://dev.lemote.com/code/pmon 67 * 68 * Notes: 69 * 1, don't use the source at http://dev.lemote.com/http_git/pmon.git 70 * 2, use "Bonito2edev" to replace "dir_corresponding_to_your_target_hardware" 71 * in the "Compile Guide". 72 */ 73 #define FULOONG_BIOSNAME "pmon_2e.bin" 74 75 /* PCI SLOT in Fuloong 2e */ 76 #define FULOONG2E_VIA_SLOT 5 77 #define FULOONG2E_ATI_SLOT 6 78 #define FULOONG2E_RTL8139_SLOT 7 79 80 static struct _loaderparams { 81 int ram_size; 82 const char *kernel_filename; 83 const char *kernel_cmdline; 84 const char *initrd_filename; 85 } loaderparams; 86 87 static void GCC_FMT_ATTR(3, 4) prom_set(uint32_t *prom_buf, int index, 88 const char *string, ...) 89 { 90 va_list ap; 91 int32_t table_addr; 92 93 if (index >= ENVP_NB_ENTRIES) { 94 return; 95 } 96 97 if (string == NULL) { 98 prom_buf[index] = 0; 99 return; 100 } 101 102 table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE; 103 prom_buf[index] = tswap32(ENVP_ADDR + table_addr); 104 105 va_start(ap, string); 106 vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap); 107 va_end(ap); 108 } 109 110 static int64_t load_kernel(CPUMIPSState *env) 111 { 112 int64_t kernel_entry, kernel_high, initrd_size; 113 int index = 0; 114 long kernel_size; 115 ram_addr_t initrd_offset; 116 uint32_t *prom_buf; 117 long prom_size; 118 119 kernel_size = load_elf(loaderparams.kernel_filename, NULL, 120 cpu_mips_kseg0_to_phys, NULL, 121 (uint64_t *)&kernel_entry, NULL, 122 (uint64_t *)&kernel_high, NULL, 123 0, EM_MIPS, 1, 0); 124 if (kernel_size < 0) { 125 error_report("could not load kernel '%s': %s", 126 loaderparams.kernel_filename, 127 load_elf_strerror(kernel_size)); 128 exit(1); 129 } 130 131 /* load initrd */ 132 initrd_size = 0; 133 initrd_offset = 0; 134 if (loaderparams.initrd_filename) { 135 initrd_size = get_image_size(loaderparams.initrd_filename); 136 if (initrd_size > 0) { 137 initrd_offset = ROUND_UP(kernel_high, INITRD_PAGE_SIZE); 138 if (initrd_offset + initrd_size > loaderparams.ram_size) { 139 error_report("memory too small for initial ram disk '%s'", 140 loaderparams.initrd_filename); 141 exit(1); 142 } 143 initrd_size = load_image_targphys(loaderparams.initrd_filename, 144 initrd_offset, 145 loaderparams.ram_size - initrd_offset); 146 } 147 if (initrd_size == (target_ulong) -1) { 148 error_report("could not load initial ram disk '%s'", 149 loaderparams.initrd_filename); 150 exit(1); 151 } 152 } 153 154 /* Setup prom parameters. */ 155 prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE); 156 prom_buf = g_malloc(prom_size); 157 158 prom_set(prom_buf, index++, "%s", loaderparams.kernel_filename); 159 if (initrd_size > 0) { 160 prom_set(prom_buf, index++, 161 "rd_start=0x%" PRIx64 " rd_size=%" PRId64 " %s", 162 cpu_mips_phys_to_kseg0(NULL, initrd_offset), 163 initrd_size, loaderparams.kernel_cmdline); 164 } else { 165 prom_set(prom_buf, index++, "%s", loaderparams.kernel_cmdline); 166 } 167 168 /* Setup minimum environment variables */ 169 prom_set(prom_buf, index++, "busclock=33000000"); 170 prom_set(prom_buf, index++, "cpuclock=100000000"); 171 prom_set(prom_buf, index++, "memsize=%"PRIi64, loaderparams.ram_size / MiB); 172 prom_set(prom_buf, index++, "modetty0=38400n8r"); 173 prom_set(prom_buf, index++, NULL); 174 175 rom_add_blob_fixed("prom", prom_buf, prom_size, 176 cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR)); 177 178 g_free(prom_buf); 179 return kernel_entry; 180 } 181 182 static void write_bootloader(CPUMIPSState *env, uint8_t *base, 183 int64_t kernel_addr) 184 { 185 uint32_t *p; 186 187 /* Small bootloader */ 188 p = (uint32_t *)base; 189 190 /* j 0x1fc00040 */ 191 stl_p(p++, 0x0bf00010); 192 /* nop */ 193 stl_p(p++, 0x00000000); 194 195 /* Second part of the bootloader */ 196 p = (uint32_t *)(base + 0x040); 197 198 /* lui a0, 0 */ 199 stl_p(p++, 0x3c040000); 200 /* ori a0, a0, 2 */ 201 stl_p(p++, 0x34840002); 202 /* lui a1, high(ENVP_ADDR) */ 203 stl_p(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff)); 204 /* ori a1, a0, low(ENVP_ADDR) */ 205 stl_p(p++, 0x34a50000 | (ENVP_ADDR & 0xffff)); 206 /* lui a2, high(ENVP_ADDR + 8) */ 207 stl_p(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); 208 /* ori a2, a2, low(ENVP_ADDR + 8) */ 209 stl_p(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff)); 210 /* lui a3, high(env->ram_size) */ 211 stl_p(p++, 0x3c070000 | (loaderparams.ram_size >> 16)); 212 /* ori a3, a3, low(env->ram_size) */ 213 stl_p(p++, 0x34e70000 | (loaderparams.ram_size & 0xffff)); 214 /* lui ra, high(kernel_addr) */ 215 stl_p(p++, 0x3c1f0000 | ((kernel_addr >> 16) & 0xffff)); 216 /* ori ra, ra, low(kernel_addr) */ 217 stl_p(p++, 0x37ff0000 | (kernel_addr & 0xffff)); 218 /* jr ra */ 219 stl_p(p++, 0x03e00008); 220 /* nop */ 221 stl_p(p++, 0x00000000); 222 } 223 224 static void main_cpu_reset(void *opaque) 225 { 226 MIPSCPU *cpu = opaque; 227 CPUMIPSState *env = &cpu->env; 228 229 cpu_reset(CPU(cpu)); 230 /* TODO: 2E reset stuff */ 231 if (loaderparams.kernel_filename) { 232 env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL)); 233 } 234 } 235 236 static void vt82c686b_southbridge_init(PCIBus *pci_bus, int slot, qemu_irq intc, 237 I2CBus **i2c_bus, ISABus **p_isa_bus) 238 { 239 qemu_irq *i8259; 240 ISABus *isa_bus; 241 PCIDevice *dev; 242 243 dev = pci_create_simple_multifunction(pci_bus, PCI_DEVFN(slot, 0), true, 244 TYPE_VT82C686B_ISA); 245 isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(dev), "isa.0")); 246 assert(isa_bus); 247 *p_isa_bus = isa_bus; 248 /* Interrupt controller */ 249 /* The 8259 -> IP5 */ 250 i8259 = i8259_init(isa_bus, intc); 251 isa_bus_irqs(isa_bus, i8259); 252 /* init other devices */ 253 i8254_pit_init(isa_bus, 0x40, 0, NULL); 254 i8257_dma_init(isa_bus, 0); 255 /* Super I/O */ 256 isa_create_simple(isa_bus, TYPE_VT82C686B_SUPERIO); 257 258 dev = pci_create_simple(pci_bus, PCI_DEVFN(slot, 1), "via-ide"); 259 pci_ide_create_devs(dev); 260 261 pci_create_simple(pci_bus, PCI_DEVFN(slot, 2), "vt82c686b-usb-uhci"); 262 pci_create_simple(pci_bus, PCI_DEVFN(slot, 3), "vt82c686b-usb-uhci"); 263 264 dev = pci_new(PCI_DEVFN(slot, 4), TYPE_VT82C686B_PM); 265 qdev_prop_set_uint32(DEVICE(dev), "smb_io_base", 0xeee1); 266 pci_realize_and_unref(dev, pci_bus, &error_fatal); 267 *i2c_bus = I2C_BUS(qdev_get_child_bus(DEVICE(dev), "i2c")); 268 269 /* Audio support */ 270 pci_create_simple(pci_bus, PCI_DEVFN(slot, 5), TYPE_VIA_AC97); 271 pci_create_simple(pci_bus, PCI_DEVFN(slot, 6), TYPE_VIA_MC97); 272 } 273 274 /* Network support */ 275 static void network_init(PCIBus *pci_bus) 276 { 277 int i; 278 279 for (i = 0; i < nb_nics; i++) { 280 NICInfo *nd = &nd_table[i]; 281 const char *default_devaddr = NULL; 282 283 if (i == 0 && (!nd->model || strcmp(nd->model, "rtl8139") == 0)) { 284 /* The Fuloong board has a RTL8139 card using PCI SLOT 7 */ 285 default_devaddr = "07"; 286 } 287 288 pci_nic_init_nofail(nd, pci_bus, "rtl8139", default_devaddr); 289 } 290 } 291 292 static void mips_fuloong2e_init(MachineState *machine) 293 { 294 const char *kernel_filename = machine->kernel_filename; 295 const char *kernel_cmdline = machine->kernel_cmdline; 296 const char *initrd_filename = machine->initrd_filename; 297 char *filename; 298 MemoryRegion *address_space_mem = get_system_memory(); 299 MemoryRegion *bios = g_new(MemoryRegion, 1); 300 long bios_size; 301 uint8_t *spd_data; 302 int64_t kernel_entry; 303 PCIDevice *pci_dev; 304 PCIBus *pci_bus; 305 ISABus *isa_bus; 306 I2CBus *smbus; 307 Clock *cpuclk; 308 MIPSCPU *cpu; 309 CPUMIPSState *env; 310 DeviceState *dev; 311 312 cpuclk = clock_new(OBJECT(machine), "cpu-refclk"); 313 clock_set_hz(cpuclk, 533080000); /* ~533 MHz */ 314 315 /* init CPUs */ 316 cpu = mips_cpu_create_with_clock(machine->cpu_type, cpuclk); 317 env = &cpu->env; 318 319 qemu_register_reset(main_cpu_reset, cpu); 320 321 /* TODO: support more than 256M RAM as highmem */ 322 if (machine->ram_size != 256 * MiB) { 323 error_report("Invalid RAM size, should be 256MB"); 324 exit(EXIT_FAILURE); 325 } 326 memory_region_add_subregion(address_space_mem, 0, machine->ram); 327 328 /* Boot ROM */ 329 memory_region_init_rom(bios, NULL, "fuloong2e.bios", BIOS_SIZE, 330 &error_fatal); 331 memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios); 332 333 /* 334 * We do not support flash operation, just loading pmon.bin as raw BIOS. 335 * Please use -L to set the BIOS path and -bios to set bios name. 336 */ 337 338 if (kernel_filename) { 339 loaderparams.ram_size = machine->ram_size; 340 loaderparams.kernel_filename = kernel_filename; 341 loaderparams.kernel_cmdline = kernel_cmdline; 342 loaderparams.initrd_filename = initrd_filename; 343 kernel_entry = load_kernel(env); 344 write_bootloader(env, memory_region_get_ram_ptr(bios), kernel_entry); 345 } else { 346 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, 347 machine->firmware ?: FULOONG_BIOSNAME); 348 if (filename) { 349 bios_size = load_image_targphys(filename, 0x1fc00000LL, 350 BIOS_SIZE); 351 g_free(filename); 352 } else { 353 bios_size = -1; 354 } 355 356 if ((bios_size < 0 || bios_size > BIOS_SIZE) && 357 machine->firmware && !qtest_enabled()) { 358 error_report("Could not load MIPS bios '%s'", machine->firmware); 359 exit(1); 360 } 361 } 362 363 /* Init internal devices */ 364 cpu_mips_irq_init_cpu(cpu); 365 cpu_mips_clock_init(cpu); 366 367 /* North bridge, Bonito --> IP2 */ 368 pci_bus = bonito_init((qemu_irq *)&(env->irq[2])); 369 370 /* South bridge -> IP5 */ 371 vt82c686b_southbridge_init(pci_bus, FULOONG2E_VIA_SLOT, env->irq[5], 372 &smbus, &isa_bus); 373 374 /* GPU */ 375 if (vga_interface_type != VGA_NONE) { 376 pci_dev = pci_new(-1, "ati-vga"); 377 dev = DEVICE(pci_dev); 378 qdev_prop_set_uint32(dev, "vgamem_mb", 16); 379 qdev_prop_set_uint16(dev, "x-device-id", 0x5159); 380 pci_realize_and_unref(pci_dev, pci_bus, &error_fatal); 381 } 382 383 /* Populate SPD eeprom data */ 384 spd_data = spd_data_generate(DDR, machine->ram_size); 385 smbus_eeprom_init_one(smbus, 0x50, spd_data); 386 387 mc146818_rtc_init(isa_bus, 2000, NULL); 388 389 /* Network card: RTL8139D */ 390 network_init(pci_bus); 391 } 392 393 static void mips_fuloong2e_machine_init(MachineClass *mc) 394 { 395 mc->desc = "Fuloong 2e mini pc"; 396 mc->alias = "fulong2e"; /* Incorrect name used up to QEMU 4.2 */ 397 mc->init = mips_fuloong2e_init; 398 mc->block_default_type = IF_IDE; 399 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("Loongson-2E"); 400 mc->default_ram_size = 256 * MiB; 401 mc->default_ram_id = "fuloong2e.ram"; 402 mc->minimum_page_bits = 14; 403 } 404 405 DEFINE_MACHINE("fuloong2e", mips_fuloong2e_machine_init) 406