xref: /openbmc/qemu/hw/char/riscv_htif.c (revision 1237c2d6)
1 /*
2  * QEMU RISC-V Host Target Interface (HTIF) Emulation
3  *
4  * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5  * Copyright (c) 2017-2018 SiFive, Inc.
6  *
7  * This provides HTIF device emulation for QEMU. At the moment this allows
8  * for identical copies of bbl/linux to run on both spike and QEMU.
9  *
10  * This program is free software; you can redistribute it and/or modify it
11  * under the terms and conditions of the GNU General Public License,
12  * version 2 or later, as published by the Free Software Foundation.
13  *
14  * This program is distributed in the hope it will be useful, but WITHOUT
15  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
17  * more details.
18  *
19  * You should have received a copy of the GNU General Public License along with
20  * this program.  If not, see <http://www.gnu.org/licenses/>.
21  */
22 
23 #include "qemu/osdep.h"
24 #include "qapi/error.h"
25 #include "qemu/log.h"
26 #include "hw/char/riscv_htif.h"
27 #include "hw/char/serial.h"
28 #include "chardev/char.h"
29 #include "chardev/char-fe.h"
30 #include "qemu/timer.h"
31 #include "qemu/error-report.h"
32 
33 #define RISCV_DEBUG_HTIF 0
34 #define HTIF_DEBUG(fmt, ...)                                                   \
35     do {                                                                       \
36         if (RISCV_DEBUG_HTIF) {                                                \
37             qemu_log_mask(LOG_TRACE, "%s: " fmt "\n", __func__, ##__VA_ARGS__);\
38         }                                                                      \
39     } while (0)
40 
41 #define HTIF_DEV_SHIFT          56
42 #define HTIF_CMD_SHIFT          48
43 
44 #define HTIF_DEV_SYSTEM         0
45 #define HTIF_DEV_CONSOLE        1
46 
47 #define HTIF_SYSTEM_CMD_SYSCALL 0
48 #define HTIF_CONSOLE_CMD_GETC   0
49 #define HTIF_CONSOLE_CMD_PUTC   1
50 
51 static uint64_t fromhost_addr, tohost_addr;
52 static int address_symbol_set;
53 
54 void htif_symbol_callback(const char *st_name, int st_info, uint64_t st_value,
55                           uint64_t st_size)
56 {
57     if (strcmp("fromhost", st_name) == 0) {
58         address_symbol_set |= 1;
59         fromhost_addr = st_value;
60         if (st_size != 8) {
61             error_report("HTIF fromhost must be 8 bytes");
62             exit(1);
63         }
64     } else if (strcmp("tohost", st_name) == 0) {
65         address_symbol_set |= 2;
66         tohost_addr = st_value;
67         if (st_size != 8) {
68             error_report("HTIF tohost must be 8 bytes");
69             exit(1);
70         }
71     }
72 }
73 
74 /*
75  * Called by the char dev to see if HTIF is ready to accept input.
76  */
77 static int htif_can_recv(void *opaque)
78 {
79     return 1;
80 }
81 
82 /*
83  * Called by the char dev to supply input to HTIF console.
84  * We assume that we will receive one character at a time.
85  */
86 static void htif_recv(void *opaque, const uint8_t *buf, int size)
87 {
88     HTIFState *s = opaque;
89 
90     if (size != 1) {
91         return;
92     }
93 
94     /*
95      * TODO - we need to check whether mfromhost is zero which indicates
96      *        the device is ready to receive. The current implementation
97      *        will drop characters
98      */
99 
100     uint64_t val_written = s->pending_read;
101     uint64_t resp = 0x100 | *buf;
102 
103     s->fromhost = (val_written >> 48 << 48) | (resp << 16 >> 16);
104 }
105 
106 /*
107  * Called by the char dev to supply special events to the HTIF console.
108  * Not used for HTIF.
109  */
110 static void htif_event(void *opaque, QEMUChrEvent event)
111 {
112 
113 }
114 
115 static int htif_be_change(void *opaque)
116 {
117     HTIFState *s = opaque;
118 
119     qemu_chr_fe_set_handlers(&s->chr, htif_can_recv, htif_recv, htif_event,
120         htif_be_change, s, NULL, true);
121 
122     return 0;
123 }
124 
125 /*
126  * See below the tohost register format.
127  *
128  * Bits 63:56 indicate the "device".
129  * Bits 55:48 indicate the "command".
130  *
131  * Device 0 is the syscall device, which is used to emulate Unixy syscalls.
132  * It only implements command 0, which has two subfunctions:
133  * - If bit 0 is clear, then bits 47:0 represent a pointer to a struct
134  *   describing the syscall.
135  * - If bit 1 is set, then bits 47:1 represent an exit code, with a zero
136  *   value indicating success and other values indicating failure.
137  *
138  * Device 1 is the blocking character device.
139  * - Command 0 reads a character
140  * - Command 1 writes a character from the 8 LSBs of tohost
141  *
142  * For RV32, the tohost register is zero-extended, so only device=0 and
143  * command=0 (i.e. HTIF syscalls/exit codes) are supported.
144  */
145 static void htif_handle_tohost_write(HTIFState *s, uint64_t val_written)
146 {
147     uint8_t device = val_written >> HTIF_DEV_SHIFT;
148     uint8_t cmd = val_written >> HTIF_CMD_SHIFT;
149     uint64_t payload = val_written & 0xFFFFFFFFFFFFULL;
150     int resp = 0;
151 
152     HTIF_DEBUG("mtohost write: device: %d cmd: %d what: %02" PRIx64
153         " -payload: %016" PRIx64 "\n", device, cmd, payload & 0xFF, payload);
154 
155     /*
156      * Currently, there is a fixed mapping of devices:
157      * 0: riscv-tests Pass/Fail Reporting Only (no syscall proxy)
158      * 1: Console
159      */
160     if (unlikely(device == HTIF_DEV_SYSTEM)) {
161         /* frontend syscall handler, shutdown and exit code support */
162         if (cmd == HTIF_SYSTEM_CMD_SYSCALL) {
163             if (payload & 0x1) {
164                 /* exit code */
165                 int exit_code = payload >> 1;
166                 exit(exit_code);
167             } else {
168                 qemu_log_mask(LOG_UNIMP, "pk syscall proxy not supported\n");
169             }
170         } else {
171             qemu_log("HTIF device %d: unknown command\n", device);
172         }
173     } else if (likely(device == HTIF_DEV_CONSOLE)) {
174         /* HTIF Console */
175         if (cmd == HTIF_CONSOLE_CMD_GETC) {
176             /* this should be a queue, but not yet implemented as such */
177             s->pending_read = val_written;
178             s->tohost = 0; /* clear to indicate we read */
179             return;
180         } else if (cmd == HTIF_CONSOLE_CMD_PUTC) {
181             qemu_chr_fe_write(&s->chr, (uint8_t *)&payload, 1);
182             resp = 0x100 | (uint8_t)payload;
183         } else {
184             qemu_log("HTIF device %d: unknown command\n", device);
185         }
186     } else {
187         qemu_log("HTIF unknown device or command\n");
188         HTIF_DEBUG("device: %d cmd: %d what: %02" PRIx64
189             " payload: %016" PRIx64, device, cmd, payload & 0xFF, payload);
190     }
191     /*
192      * Latest bbl does not set fromhost to 0 if there is a value in tohost.
193      * With this code enabled, qemu hangs waiting for fromhost to go to 0.
194      * With this code disabled, qemu works with bbl priv v1.9.1 and v1.10.
195      * HTIF needs protocol documentation and a more complete state machine.
196      *
197      *  while (!s->fromhost_inprogress &&
198      *      s->fromhost != 0x0) {
199      *  }
200      */
201     s->fromhost = (val_written >> 48 << 48) | (resp << 16 >> 16);
202     s->tohost = 0; /* clear to indicate we read */
203 }
204 
205 #define TOHOST_OFFSET1      (s->tohost_offset)
206 #define TOHOST_OFFSET2      (s->tohost_offset + 4)
207 #define FROMHOST_OFFSET1    (s->fromhost_offset)
208 #define FROMHOST_OFFSET2    (s->fromhost_offset + 4)
209 
210 /* CPU wants to read an HTIF register */
211 static uint64_t htif_mm_read(void *opaque, hwaddr addr, unsigned size)
212 {
213     HTIFState *s = opaque;
214     if (addr == TOHOST_OFFSET1) {
215         return s->tohost & 0xFFFFFFFF;
216     } else if (addr == TOHOST_OFFSET2) {
217         return (s->tohost >> 32) & 0xFFFFFFFF;
218     } else if (addr == FROMHOST_OFFSET1) {
219         return s->fromhost & 0xFFFFFFFF;
220     } else if (addr == FROMHOST_OFFSET2) {
221         return (s->fromhost >> 32) & 0xFFFFFFFF;
222     } else {
223         qemu_log("Invalid htif read: address %016" PRIx64 "\n",
224             (uint64_t)addr);
225         return 0;
226     }
227 }
228 
229 /* CPU wrote to an HTIF register */
230 static void htif_mm_write(void *opaque, hwaddr addr,
231                           uint64_t value, unsigned size)
232 {
233     HTIFState *s = opaque;
234     if (addr == TOHOST_OFFSET1) {
235         if (s->tohost == 0x0) {
236             s->allow_tohost = 1;
237             s->tohost = value & 0xFFFFFFFF;
238         } else {
239             s->allow_tohost = 0;
240         }
241     } else if (addr == TOHOST_OFFSET2) {
242         if (s->allow_tohost) {
243             s->tohost |= value << 32;
244             htif_handle_tohost_write(s, s->tohost);
245         }
246     } else if (addr == FROMHOST_OFFSET1) {
247         s->fromhost_inprogress = 1;
248         s->fromhost = value & 0xFFFFFFFF;
249     } else if (addr == FROMHOST_OFFSET2) {
250         s->fromhost |= value << 32;
251         s->fromhost_inprogress = 0;
252     } else {
253         qemu_log("Invalid htif write: address %016" PRIx64 "\n",
254             (uint64_t)addr);
255     }
256 }
257 
258 static const MemoryRegionOps htif_mm_ops = {
259     .read = htif_mm_read,
260     .write = htif_mm_write,
261 };
262 
263 bool htif_uses_elf_symbols(void)
264 {
265     return (address_symbol_set == 3) ? true : false;
266 }
267 
268 HTIFState *htif_mm_init(MemoryRegion *address_space, Chardev *chr,
269                         uint64_t nonelf_base)
270 {
271     uint64_t base, size, tohost_offset, fromhost_offset;
272 
273     if (!htif_uses_elf_symbols()) {
274         fromhost_addr = nonelf_base;
275         tohost_addr = nonelf_base + 8;
276     }
277 
278     base = MIN(tohost_addr, fromhost_addr);
279     size = MAX(tohost_addr + 8, fromhost_addr + 8) - base;
280     tohost_offset = tohost_addr - base;
281     fromhost_offset = fromhost_addr - base;
282 
283     HTIFState *s = g_new0(HTIFState, 1);
284     s->tohost_offset = tohost_offset;
285     s->fromhost_offset = fromhost_offset;
286     s->pending_read = 0;
287     s->allow_tohost = 0;
288     s->fromhost_inprogress = 0;
289     qemu_chr_fe_init(&s->chr, chr, &error_abort);
290     qemu_chr_fe_set_handlers(&s->chr, htif_can_recv, htif_recv, htif_event,
291         htif_be_change, s, NULL, true);
292 
293     memory_region_init_io(&s->mmio, NULL, &htif_mm_ops, s,
294                           TYPE_HTIF_UART, size);
295     memory_region_add_subregion_overlap(address_space, base,
296                                         &s->mmio, 1);
297 
298     return s;
299 }
300