104a7c7b1SInès Varhol /* 204a7c7b1SInès Varhol * STM32L4x5 SoC family 304a7c7b1SInès Varhol * 404a7c7b1SInès Varhol * Copyright (c) 2023 Arnaud Minier <arnaud.minier@telecom-paris.fr> 504a7c7b1SInès Varhol * Copyright (c) 2023 Inès Varhol <ines.varhol@telecom-paris.fr> 604a7c7b1SInès Varhol * 704a7c7b1SInès Varhol * SPDX-License-Identifier: GPL-2.0-or-later 804a7c7b1SInès Varhol * 904a7c7b1SInès Varhol * This work is licensed under the terms of the GNU GPL, version 2 or later. 1004a7c7b1SInès Varhol * See the COPYING file in the top-level directory. 1104a7c7b1SInès Varhol * 1204a7c7b1SInès Varhol * This work is heavily inspired by the stm32f405_soc by Alistair Francis. 1304a7c7b1SInès Varhol * Original code is licensed under the MIT License: 1404a7c7b1SInès Varhol * 1504a7c7b1SInès Varhol * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> 1604a7c7b1SInès Varhol */ 1704a7c7b1SInès Varhol 1804a7c7b1SInès Varhol /* 1904a7c7b1SInès Varhol * The reference used is the STMicroElectronics RM0351 Reference manual 2004a7c7b1SInès Varhol * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs. 2104a7c7b1SInès Varhol * https://www.st.com/en/microcontrollers-microprocessors/stm32l4x5/documentation.html 2204a7c7b1SInès Varhol */ 2304a7c7b1SInès Varhol 2404a7c7b1SInès Varhol #include "qemu/osdep.h" 2504a7c7b1SInès Varhol #include "qemu/units.h" 2604a7c7b1SInès Varhol #include "qapi/error.h" 2704a7c7b1SInès Varhol #include "exec/address-spaces.h" 2804a7c7b1SInès Varhol #include "sysemu/sysemu.h" 2904a7c7b1SInès Varhol #include "hw/arm/stm32l4x5_soc.h" 3004a7c7b1SInès Varhol #include "hw/qdev-clock.h" 3104a7c7b1SInès Varhol #include "hw/misc/unimp.h" 3204a7c7b1SInès Varhol 3304a7c7b1SInès Varhol #define FLASH_BASE_ADDRESS 0x08000000 3404a7c7b1SInès Varhol #define SRAM1_BASE_ADDRESS 0x20000000 3504a7c7b1SInès Varhol #define SRAM1_SIZE (96 * KiB) 3604a7c7b1SInès Varhol #define SRAM2_BASE_ADDRESS 0x10000000 3704a7c7b1SInès Varhol #define SRAM2_SIZE (32 * KiB) 3804a7c7b1SInès Varhol 3952671f69SInès Varhol #define EXTI_ADDR 0x40010400 40*7dfe2312SInès Varhol #define SYSCFG_ADDR 0x40010000 4152671f69SInès Varhol 4252671f69SInès Varhol #define NUM_EXTI_IRQ 40 4352671f69SInès Varhol /* Match exti line connections with their CPU IRQ number */ 4452671f69SInès Varhol /* See Vector Table (Reference Manual p.396) */ 4552671f69SInès Varhol static const int exti_irq[NUM_EXTI_IRQ] = { 4652671f69SInès Varhol 6, /* GPIO[0] */ 4752671f69SInès Varhol 7, /* GPIO[1] */ 4852671f69SInès Varhol 8, /* GPIO[2] */ 4952671f69SInès Varhol 9, /* GPIO[3] */ 5052671f69SInès Varhol 10, /* GPIO[4] */ 5152671f69SInès Varhol 23, 23, 23, 23, 23, /* GPIO[5..9] */ 5252671f69SInès Varhol 40, 40, 40, 40, 40, 40, /* GPIO[10..15] */ 5352671f69SInès Varhol 1, /* PVD */ 5452671f69SInès Varhol 67, /* OTG_FS_WKUP, Direct */ 5552671f69SInès Varhol 41, /* RTC_ALARM */ 5652671f69SInès Varhol 2, /* RTC_TAMP_STAMP2/CSS_LSE */ 5752671f69SInès Varhol 3, /* RTC wakeup timer */ 5852671f69SInès Varhol 63, /* COMP1 */ 5952671f69SInès Varhol 63, /* COMP2 */ 6052671f69SInès Varhol 31, /* I2C1 wakeup, Direct */ 6152671f69SInès Varhol 33, /* I2C2 wakeup, Direct */ 6252671f69SInès Varhol 72, /* I2C3 wakeup, Direct */ 6352671f69SInès Varhol 37, /* USART1 wakeup, Direct */ 6452671f69SInès Varhol 38, /* USART2 wakeup, Direct */ 6552671f69SInès Varhol 39, /* USART3 wakeup, Direct */ 6652671f69SInès Varhol 52, /* UART4 wakeup, Direct */ 6752671f69SInès Varhol 53, /* UART4 wakeup, Direct */ 6852671f69SInès Varhol 70, /* LPUART1 wakeup, Direct */ 6952671f69SInès Varhol 65, /* LPTIM1, Direct */ 7052671f69SInès Varhol 66, /* LPTIM2, Direct */ 7152671f69SInès Varhol 76, /* SWPMI1 wakeup, Direct */ 7252671f69SInès Varhol 1, /* PVM1 wakeup */ 7352671f69SInès Varhol 1, /* PVM2 wakeup */ 7452671f69SInès Varhol 1, /* PVM3 wakeup */ 7552671f69SInès Varhol 1, /* PVM4 wakeup */ 7652671f69SInès Varhol 78 /* LCD wakeup, Direct */ 7752671f69SInès Varhol }; 7852671f69SInès Varhol 7904a7c7b1SInès Varhol static void stm32l4x5_soc_initfn(Object *obj) 8004a7c7b1SInès Varhol { 8104a7c7b1SInès Varhol Stm32l4x5SocState *s = STM32L4X5_SOC(obj); 8204a7c7b1SInès Varhol 8352671f69SInès Varhol object_initialize_child(obj, "exti", &s->exti, TYPE_STM32L4X5_EXTI); 84*7dfe2312SInès Varhol object_initialize_child(obj, "syscfg", &s->syscfg, TYPE_STM32L4X5_SYSCFG); 8552671f69SInès Varhol 8604a7c7b1SInès Varhol s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0); 8704a7c7b1SInès Varhol s->refclk = qdev_init_clock_in(DEVICE(s), "refclk", NULL, NULL, 0); 8804a7c7b1SInès Varhol } 8904a7c7b1SInès Varhol 9004a7c7b1SInès Varhol static void stm32l4x5_soc_realize(DeviceState *dev_soc, Error **errp) 9104a7c7b1SInès Varhol { 9204a7c7b1SInès Varhol ERRP_GUARD(); 9304a7c7b1SInès Varhol Stm32l4x5SocState *s = STM32L4X5_SOC(dev_soc); 9404a7c7b1SInès Varhol const Stm32l4x5SocClass *sc = STM32L4X5_SOC_GET_CLASS(dev_soc); 9504a7c7b1SInès Varhol MemoryRegion *system_memory = get_system_memory(); 9604a7c7b1SInès Varhol DeviceState *armv7m; 9752671f69SInès Varhol SysBusDevice *busdev; 9804a7c7b1SInès Varhol 9904a7c7b1SInès Varhol /* 10004a7c7b1SInès Varhol * We use s->refclk internally and only define it with qdev_init_clock_in() 10104a7c7b1SInès Varhol * so it is correctly parented and not leaked on an init/deinit; it is not 10204a7c7b1SInès Varhol * intended as an externally exposed clock. 10304a7c7b1SInès Varhol */ 10404a7c7b1SInès Varhol if (clock_has_source(s->refclk)) { 10504a7c7b1SInès Varhol error_setg(errp, "refclk clock must not be wired up by the board code"); 10604a7c7b1SInès Varhol return; 10704a7c7b1SInès Varhol } 10804a7c7b1SInès Varhol 10904a7c7b1SInès Varhol if (!clock_has_source(s->sysclk)) { 11004a7c7b1SInès Varhol error_setg(errp, "sysclk clock must be wired up by the board code"); 11104a7c7b1SInès Varhol return; 11204a7c7b1SInès Varhol } 11304a7c7b1SInès Varhol 11404a7c7b1SInès Varhol /* 11504a7c7b1SInès Varhol * TODO: ideally we should model the SoC RCC and its ability to 11604a7c7b1SInès Varhol * change the sysclk frequency and define different sysclk sources. 11704a7c7b1SInès Varhol */ 11804a7c7b1SInès Varhol 11904a7c7b1SInès Varhol /* The refclk always runs at frequency HCLK / 8 */ 12004a7c7b1SInès Varhol clock_set_mul_div(s->refclk, 8, 1); 12104a7c7b1SInès Varhol clock_set_source(s->refclk, s->sysclk); 12204a7c7b1SInès Varhol 12304a7c7b1SInès Varhol if (!memory_region_init_rom(&s->flash, OBJECT(dev_soc), "flash", 12404a7c7b1SInès Varhol sc->flash_size, errp)) { 12504a7c7b1SInès Varhol return; 12604a7c7b1SInès Varhol } 12704a7c7b1SInès Varhol memory_region_init_alias(&s->flash_alias, OBJECT(dev_soc), 12804a7c7b1SInès Varhol "flash_boot_alias", &s->flash, 0, 12904a7c7b1SInès Varhol sc->flash_size); 13004a7c7b1SInès Varhol 13104a7c7b1SInès Varhol memory_region_add_subregion(system_memory, FLASH_BASE_ADDRESS, &s->flash); 13204a7c7b1SInès Varhol memory_region_add_subregion(system_memory, 0, &s->flash_alias); 13304a7c7b1SInès Varhol 13404a7c7b1SInès Varhol if (!memory_region_init_ram(&s->sram1, OBJECT(dev_soc), "SRAM1", SRAM1_SIZE, 13504a7c7b1SInès Varhol errp)) { 13604a7c7b1SInès Varhol return; 13704a7c7b1SInès Varhol } 13804a7c7b1SInès Varhol memory_region_add_subregion(system_memory, SRAM1_BASE_ADDRESS, &s->sram1); 13904a7c7b1SInès Varhol 14004a7c7b1SInès Varhol if (!memory_region_init_ram(&s->sram2, OBJECT(dev_soc), "SRAM2", SRAM2_SIZE, 14104a7c7b1SInès Varhol errp)) { 14204a7c7b1SInès Varhol return; 14304a7c7b1SInès Varhol } 14404a7c7b1SInès Varhol memory_region_add_subregion(system_memory, SRAM2_BASE_ADDRESS, &s->sram2); 14504a7c7b1SInès Varhol 14604a7c7b1SInès Varhol object_initialize_child(OBJECT(dev_soc), "armv7m", &s->armv7m, TYPE_ARMV7M); 14704a7c7b1SInès Varhol armv7m = DEVICE(&s->armv7m); 14804a7c7b1SInès Varhol qdev_prop_set_uint32(armv7m, "num-irq", 96); 1494a04655cSSamuel Tardieu qdev_prop_set_uint32(armv7m, "num-prio-bits", 4); 15004a7c7b1SInès Varhol qdev_prop_set_string(armv7m, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4")); 15104a7c7b1SInès Varhol qdev_prop_set_bit(armv7m, "enable-bitband", true); 15204a7c7b1SInès Varhol qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk); 15304a7c7b1SInès Varhol qdev_connect_clock_in(armv7m, "refclk", s->refclk); 15404a7c7b1SInès Varhol object_property_set_link(OBJECT(&s->armv7m), "memory", 15504a7c7b1SInès Varhol OBJECT(system_memory), &error_abort); 15604a7c7b1SInès Varhol if (!sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), errp)) { 15704a7c7b1SInès Varhol return; 15804a7c7b1SInès Varhol } 15904a7c7b1SInès Varhol 160*7dfe2312SInès Varhol /* System configuration controller */ 161*7dfe2312SInès Varhol busdev = SYS_BUS_DEVICE(&s->syscfg); 162*7dfe2312SInès Varhol if (!sysbus_realize(busdev, errp)) { 163*7dfe2312SInès Varhol return; 164*7dfe2312SInès Varhol } 165*7dfe2312SInès Varhol sysbus_mmio_map(busdev, 0, SYSCFG_ADDR); 166*7dfe2312SInès Varhol /* 167*7dfe2312SInès Varhol * TODO: when the GPIO device is implemented, connect it 168*7dfe2312SInès Varhol * to SYCFG using `qdev_connect_gpio_out`, NUM_GPIOS and 169*7dfe2312SInès Varhol * GPIO_NUM_PINS. 170*7dfe2312SInès Varhol */ 171*7dfe2312SInès Varhol 172*7dfe2312SInès Varhol /* EXTI device */ 17352671f69SInès Varhol busdev = SYS_BUS_DEVICE(&s->exti); 17452671f69SInès Varhol if (!sysbus_realize(busdev, errp)) { 17552671f69SInès Varhol return; 17652671f69SInès Varhol } 17752671f69SInès Varhol sysbus_mmio_map(busdev, 0, EXTI_ADDR); 17852671f69SInès Varhol for (unsigned i = 0; i < NUM_EXTI_IRQ; i++) { 17952671f69SInès Varhol sysbus_connect_irq(busdev, i, qdev_get_gpio_in(armv7m, exti_irq[i])); 18052671f69SInès Varhol } 18152671f69SInès Varhol 182*7dfe2312SInès Varhol for (unsigned i = 0; i < 16; i++) { 183*7dfe2312SInès Varhol qdev_connect_gpio_out(DEVICE(&s->syscfg), i, 184*7dfe2312SInès Varhol qdev_get_gpio_in(DEVICE(&s->exti), i)); 185*7dfe2312SInès Varhol } 186*7dfe2312SInès Varhol 18704a7c7b1SInès Varhol /* APB1 BUS */ 18804a7c7b1SInès Varhol create_unimplemented_device("TIM2", 0x40000000, 0x400); 18904a7c7b1SInès Varhol create_unimplemented_device("TIM3", 0x40000400, 0x400); 19004a7c7b1SInès Varhol create_unimplemented_device("TIM4", 0x40000800, 0x400); 19104a7c7b1SInès Varhol create_unimplemented_device("TIM5", 0x40000C00, 0x400); 19204a7c7b1SInès Varhol create_unimplemented_device("TIM6", 0x40001000, 0x400); 19304a7c7b1SInès Varhol create_unimplemented_device("TIM7", 0x40001400, 0x400); 19404a7c7b1SInès Varhol /* RESERVED: 0x40001800, 0x1000 */ 19504a7c7b1SInès Varhol create_unimplemented_device("RTC", 0x40002800, 0x400); 19604a7c7b1SInès Varhol create_unimplemented_device("WWDG", 0x40002C00, 0x400); 19704a7c7b1SInès Varhol create_unimplemented_device("IWDG", 0x40003000, 0x400); 19804a7c7b1SInès Varhol /* RESERVED: 0x40001800, 0x400 */ 19904a7c7b1SInès Varhol create_unimplemented_device("SPI2", 0x40003800, 0x400); 20004a7c7b1SInès Varhol create_unimplemented_device("SPI3", 0x40003C00, 0x400); 20104a7c7b1SInès Varhol /* RESERVED: 0x40004000, 0x400 */ 20204a7c7b1SInès Varhol create_unimplemented_device("USART2", 0x40004400, 0x400); 20304a7c7b1SInès Varhol create_unimplemented_device("USART3", 0x40004800, 0x400); 20404a7c7b1SInès Varhol create_unimplemented_device("UART4", 0x40004C00, 0x400); 20504a7c7b1SInès Varhol create_unimplemented_device("UART5", 0x40005000, 0x400); 20604a7c7b1SInès Varhol create_unimplemented_device("I2C1", 0x40005400, 0x400); 20704a7c7b1SInès Varhol create_unimplemented_device("I2C2", 0x40005800, 0x400); 20804a7c7b1SInès Varhol create_unimplemented_device("I2C3", 0x40005C00, 0x400); 20904a7c7b1SInès Varhol /* RESERVED: 0x40006000, 0x400 */ 21004a7c7b1SInès Varhol create_unimplemented_device("CAN1", 0x40006400, 0x400); 21104a7c7b1SInès Varhol /* RESERVED: 0x40006800, 0x400 */ 21204a7c7b1SInès Varhol create_unimplemented_device("PWR", 0x40007000, 0x400); 21304a7c7b1SInès Varhol create_unimplemented_device("DAC1", 0x40007400, 0x400); 21404a7c7b1SInès Varhol create_unimplemented_device("OPAMP", 0x40007800, 0x400); 21504a7c7b1SInès Varhol create_unimplemented_device("LPTIM1", 0x40007C00, 0x400); 21604a7c7b1SInès Varhol create_unimplemented_device("LPUART1", 0x40008000, 0x400); 21704a7c7b1SInès Varhol /* RESERVED: 0x40008400, 0x400 */ 21804a7c7b1SInès Varhol create_unimplemented_device("SWPMI1", 0x40008800, 0x400); 21904a7c7b1SInès Varhol /* RESERVED: 0x40008C00, 0x800 */ 22004a7c7b1SInès Varhol create_unimplemented_device("LPTIM2", 0x40009400, 0x400); 22104a7c7b1SInès Varhol /* RESERVED: 0x40009800, 0x6800 */ 22204a7c7b1SInès Varhol 22304a7c7b1SInès Varhol /* APB2 BUS */ 22404a7c7b1SInès Varhol create_unimplemented_device("VREFBUF", 0x40010030, 0x1D0); 22504a7c7b1SInès Varhol create_unimplemented_device("COMP", 0x40010200, 0x200); 22604a7c7b1SInès Varhol /* RESERVED: 0x40010800, 0x1400 */ 22704a7c7b1SInès Varhol create_unimplemented_device("FIREWALL", 0x40011C00, 0x400); 22804a7c7b1SInès Varhol /* RESERVED: 0x40012000, 0x800 */ 22904a7c7b1SInès Varhol create_unimplemented_device("SDMMC1", 0x40012800, 0x400); 23004a7c7b1SInès Varhol create_unimplemented_device("TIM1", 0x40012C00, 0x400); 23104a7c7b1SInès Varhol create_unimplemented_device("SPI1", 0x40013000, 0x400); 23204a7c7b1SInès Varhol create_unimplemented_device("TIM8", 0x40013400, 0x400); 23304a7c7b1SInès Varhol create_unimplemented_device("USART1", 0x40013800, 0x400); 23404a7c7b1SInès Varhol /* RESERVED: 0x40013C00, 0x400 */ 23504a7c7b1SInès Varhol create_unimplemented_device("TIM15", 0x40014000, 0x400); 23604a7c7b1SInès Varhol create_unimplemented_device("TIM16", 0x40014400, 0x400); 23704a7c7b1SInès Varhol create_unimplemented_device("TIM17", 0x40014800, 0x400); 23804a7c7b1SInès Varhol /* RESERVED: 0x40014C00, 0x800 */ 23904a7c7b1SInès Varhol create_unimplemented_device("SAI1", 0x40015400, 0x400); 24004a7c7b1SInès Varhol create_unimplemented_device("SAI2", 0x40015800, 0x400); 24104a7c7b1SInès Varhol /* RESERVED: 0x40015C00, 0x400 */ 24204a7c7b1SInès Varhol create_unimplemented_device("DFSDM1", 0x40016000, 0x400); 24304a7c7b1SInès Varhol /* RESERVED: 0x40016400, 0x9C00 */ 24404a7c7b1SInès Varhol 24504a7c7b1SInès Varhol /* AHB1 BUS */ 24604a7c7b1SInès Varhol create_unimplemented_device("DMA1", 0x40020000, 0x400); 24704a7c7b1SInès Varhol create_unimplemented_device("DMA2", 0x40020400, 0x400); 24804a7c7b1SInès Varhol /* RESERVED: 0x40020800, 0x800 */ 24904a7c7b1SInès Varhol create_unimplemented_device("RCC", 0x40021000, 0x400); 25004a7c7b1SInès Varhol /* RESERVED: 0x40021400, 0xC00 */ 25104a7c7b1SInès Varhol create_unimplemented_device("FLASH", 0x40022000, 0x400); 25204a7c7b1SInès Varhol /* RESERVED: 0x40022400, 0xC00 */ 25304a7c7b1SInès Varhol create_unimplemented_device("CRC", 0x40023000, 0x400); 25404a7c7b1SInès Varhol /* RESERVED: 0x40023400, 0x400 */ 25504a7c7b1SInès Varhol create_unimplemented_device("TSC", 0x40024000, 0x400); 25604a7c7b1SInès Varhol 25704a7c7b1SInès Varhol /* RESERVED: 0x40024400, 0x7FDBC00 */ 25804a7c7b1SInès Varhol 25904a7c7b1SInès Varhol /* AHB2 BUS */ 26004a7c7b1SInès Varhol create_unimplemented_device("GPIOA", 0x48000000, 0x400); 26104a7c7b1SInès Varhol create_unimplemented_device("GPIOB", 0x48000400, 0x400); 26204a7c7b1SInès Varhol create_unimplemented_device("GPIOC", 0x48000800, 0x400); 26304a7c7b1SInès Varhol create_unimplemented_device("GPIOD", 0x48000C00, 0x400); 26404a7c7b1SInès Varhol create_unimplemented_device("GPIOE", 0x48001000, 0x400); 26504a7c7b1SInès Varhol create_unimplemented_device("GPIOF", 0x48001400, 0x400); 26604a7c7b1SInès Varhol create_unimplemented_device("GPIOG", 0x48001800, 0x400); 26704a7c7b1SInès Varhol create_unimplemented_device("GPIOH", 0x48001C00, 0x400); 26804a7c7b1SInès Varhol /* RESERVED: 0x48002000, 0x7FDBC00 */ 26904a7c7b1SInès Varhol create_unimplemented_device("OTG_FS", 0x50000000, 0x40000); 27004a7c7b1SInès Varhol create_unimplemented_device("ADC", 0x50040000, 0x400); 27104a7c7b1SInès Varhol /* RESERVED: 0x50040400, 0x20400 */ 27204a7c7b1SInès Varhol create_unimplemented_device("RNG", 0x50060800, 0x400); 27304a7c7b1SInès Varhol 27404a7c7b1SInès Varhol /* AHB3 BUS */ 27504a7c7b1SInès Varhol create_unimplemented_device("FMC", 0xA0000000, 0x1000); 27604a7c7b1SInès Varhol create_unimplemented_device("QUADSPI", 0xA0001000, 0x400); 27704a7c7b1SInès Varhol } 27804a7c7b1SInès Varhol 27904a7c7b1SInès Varhol static void stm32l4x5_soc_class_init(ObjectClass *klass, void *data) 28004a7c7b1SInès Varhol { 28104a7c7b1SInès Varhol 28204a7c7b1SInès Varhol DeviceClass *dc = DEVICE_CLASS(klass); 28304a7c7b1SInès Varhol 28404a7c7b1SInès Varhol dc->realize = stm32l4x5_soc_realize; 28504a7c7b1SInès Varhol /* Reason: Mapped at fixed location on the system bus */ 28604a7c7b1SInès Varhol dc->user_creatable = false; 28704a7c7b1SInès Varhol /* No vmstate or reset required: device has no internal state */ 28804a7c7b1SInès Varhol } 28904a7c7b1SInès Varhol 29004a7c7b1SInès Varhol static void stm32l4x5xc_soc_class_init(ObjectClass *oc, void *data) 29104a7c7b1SInès Varhol { 29204a7c7b1SInès Varhol Stm32l4x5SocClass *ssc = STM32L4X5_SOC_CLASS(oc); 29304a7c7b1SInès Varhol 29404a7c7b1SInès Varhol ssc->flash_size = 256 * KiB; 29504a7c7b1SInès Varhol } 29604a7c7b1SInès Varhol 29704a7c7b1SInès Varhol static void stm32l4x5xe_soc_class_init(ObjectClass *oc, void *data) 29804a7c7b1SInès Varhol { 29904a7c7b1SInès Varhol Stm32l4x5SocClass *ssc = STM32L4X5_SOC_CLASS(oc); 30004a7c7b1SInès Varhol 30104a7c7b1SInès Varhol ssc->flash_size = 512 * KiB; 30204a7c7b1SInès Varhol } 30304a7c7b1SInès Varhol 30404a7c7b1SInès Varhol static void stm32l4x5xg_soc_class_init(ObjectClass *oc, void *data) 30504a7c7b1SInès Varhol { 30604a7c7b1SInès Varhol Stm32l4x5SocClass *ssc = STM32L4X5_SOC_CLASS(oc); 30704a7c7b1SInès Varhol 30804a7c7b1SInès Varhol ssc->flash_size = 1 * MiB; 30904a7c7b1SInès Varhol } 31004a7c7b1SInès Varhol 31104a7c7b1SInès Varhol static const TypeInfo stm32l4x5_soc_types[] = { 31204a7c7b1SInès Varhol { 31304a7c7b1SInès Varhol .name = TYPE_STM32L4X5XC_SOC, 31404a7c7b1SInès Varhol .parent = TYPE_STM32L4X5_SOC, 31504a7c7b1SInès Varhol .class_init = stm32l4x5xc_soc_class_init, 31604a7c7b1SInès Varhol }, { 31704a7c7b1SInès Varhol .name = TYPE_STM32L4X5XE_SOC, 31804a7c7b1SInès Varhol .parent = TYPE_STM32L4X5_SOC, 31904a7c7b1SInès Varhol .class_init = stm32l4x5xe_soc_class_init, 32004a7c7b1SInès Varhol }, { 32104a7c7b1SInès Varhol .name = TYPE_STM32L4X5XG_SOC, 32204a7c7b1SInès Varhol .parent = TYPE_STM32L4X5_SOC, 32304a7c7b1SInès Varhol .class_init = stm32l4x5xg_soc_class_init, 32404a7c7b1SInès Varhol }, { 32504a7c7b1SInès Varhol .name = TYPE_STM32L4X5_SOC, 32604a7c7b1SInès Varhol .parent = TYPE_SYS_BUS_DEVICE, 32704a7c7b1SInès Varhol .instance_size = sizeof(Stm32l4x5SocState), 32804a7c7b1SInès Varhol .instance_init = stm32l4x5_soc_initfn, 32904a7c7b1SInès Varhol .class_size = sizeof(Stm32l4x5SocClass), 33004a7c7b1SInès Varhol .class_init = stm32l4x5_soc_class_init, 33104a7c7b1SInès Varhol .abstract = true, 33204a7c7b1SInès Varhol } 33304a7c7b1SInès Varhol }; 33404a7c7b1SInès Varhol 33504a7c7b1SInès Varhol DEFINE_TYPES(stm32l4x5_soc_types) 336