12d87061eSNishanth Menon// SPDX-License-Identifier: GPL-2.0 22d87061eSNishanth Menon/* 32d87061eSNishanth Menon * Device Tree Source for J721E SoC Family Main Domain peripherals 42d87061eSNishanth Menon * 5df445ff9SSuman Anna * Copyright (C) 2016-2020 Texas Instruments Incorporated - https://www.ti.com/ 62d87061eSNishanth Menon */ 7afd094ebSKishon Vijay Abraham I#include <dt-bindings/phy/phy.h> 892c996f4STomi Valkeinen#include <dt-bindings/phy/phy-ti.h> 9b766e3b0SKishon Vijay Abraham I#include <dt-bindings/mux/mux.h> 10c65176fdSRoger Quadros#include <dt-bindings/mux/ti-serdes.h> 112d87061eSNishanth Menon 125c6d0b55SKishon Vijay Abraham I/ { 135c6d0b55SKishon Vijay Abraham I cmn_refclk: clock-cmnrefclk { 145c6d0b55SKishon Vijay Abraham I #clock-cells = <0>; 155c6d0b55SKishon Vijay Abraham I compatible = "fixed-clock"; 165c6d0b55SKishon Vijay Abraham I clock-frequency = <0>; 175c6d0b55SKishon Vijay Abraham I }; 185c6d0b55SKishon Vijay Abraham I 195c6d0b55SKishon Vijay Abraham I cmn_refclk1: clock-cmnrefclk1 { 205c6d0b55SKishon Vijay Abraham I #clock-cells = <0>; 215c6d0b55SKishon Vijay Abraham I compatible = "fixed-clock"; 225c6d0b55SKishon Vijay Abraham I clock-frequency = <0>; 235c6d0b55SKishon Vijay Abraham I }; 245c6d0b55SKishon Vijay Abraham I}; 255c6d0b55SKishon Vijay Abraham I 262d87061eSNishanth Menon&cbass_main { 272d87061eSNishanth Menon msmc_ram: sram@70000000 { 282d87061eSNishanth Menon compatible = "mmio-sram"; 292d87061eSNishanth Menon reg = <0x0 0x70000000 0x0 0x800000>; 302d87061eSNishanth Menon #address-cells = <1>; 312d87061eSNishanth Menon #size-cells = <1>; 322d87061eSNishanth Menon ranges = <0x0 0x0 0x70000000 0x800000>; 332d87061eSNishanth Menon 342d87061eSNishanth Menon atf-sram@0 { 352d87061eSNishanth Menon reg = <0x0 0x20000>; 362d87061eSNishanth Menon }; 372d87061eSNishanth Menon }; 382d87061eSNishanth Menon 39b766e3b0SKishon Vijay Abraham I scm_conf: scm-conf@100000 { 40b766e3b0SKishon Vijay Abraham I compatible = "ti,j721e-system-controller", "syscon", "simple-mfd"; 41b766e3b0SKishon Vijay Abraham I reg = <0 0x00100000 0 0x1c000>; /* excludes pinctrl region */ 42b766e3b0SKishon Vijay Abraham I #address-cells = <1>; 43b766e3b0SKishon Vijay Abraham I #size-cells = <1>; 44b766e3b0SKishon Vijay Abraham I ranges = <0x0 0x0 0x00100000 0x1c000>; 45b766e3b0SKishon Vijay Abraham I 463f92a5beSKishon Vijay Abraham I serdes_ln_ctrl: mux-controller@4080 { 47b766e3b0SKishon Vijay Abraham I compatible = "mmio-mux"; 48b766e3b0SKishon Vijay Abraham I reg = <0x00004080 0x50>; 49b766e3b0SKishon Vijay Abraham I #mux-control-cells = <1>; 50b766e3b0SKishon Vijay Abraham I mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */ 51b766e3b0SKishon Vijay Abraham I <0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */ 52b766e3b0SKishon Vijay Abraham I <0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */ 53b766e3b0SKishon Vijay Abraham I <0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */ 54b766e3b0SKishon Vijay Abraham I <0x40c0 0x3>, <0x40c4 0x3>, <0x40c8 0x3>, <0x40cc 0x3>; 55b766e3b0SKishon Vijay Abraham I /* SERDES4 lane0/1/2/3 select */ 56c65176fdSRoger Quadros idle-states = <J721E_SERDES0_LANE0_PCIE0_LANE0>, <J721E_SERDES0_LANE1_PCIE0_LANE1>, 57c65176fdSRoger Quadros <J721E_SERDES1_LANE0_PCIE1_LANE0>, <J721E_SERDES1_LANE1_PCIE1_LANE1>, 58c65176fdSRoger Quadros <J721E_SERDES2_LANE0_PCIE2_LANE0>, <J721E_SERDES2_LANE1_PCIE2_LANE1>, 59c65176fdSRoger Quadros <MUX_IDLE_AS_IS>, <J721E_SERDES3_LANE1_USB3_0>, 60c65176fdSRoger Quadros <J721E_SERDES4_LANE0_EDP_LANE0>, <J721E_SERDES4_LANE1_EDP_LANE1>, 61c65176fdSRoger Quadros <J721E_SERDES4_LANE2_EDP_LANE2>, <J721E_SERDES4_LANE3_EDP_LANE3>; 62b766e3b0SKishon Vijay Abraham I }; 634716053aSRoger Quadros 64a2ff7f11SSiddharth Vadapalli cpsw0_phy_gmii_sel: phy@4044 { 65a2ff7f11SSiddharth Vadapalli compatible = "ti,j721e-cpsw9g-phy-gmii-sel"; 66a2ff7f11SSiddharth Vadapalli ti,qsgmii-main-ports = <2>, <2>; 67a2ff7f11SSiddharth Vadapalli reg = <0x4044 0x20>; 68a2ff7f11SSiddharth Vadapalli #phy-cells = <1>; 69a2ff7f11SSiddharth Vadapalli }; 70a2ff7f11SSiddharth Vadapalli 714716053aSRoger Quadros usb_serdes_mux: mux-controller@4000 { 724716053aSRoger Quadros compatible = "mmio-mux"; 734716053aSRoger Quadros #mux-control-cells = <1>; 744716053aSRoger Quadros mux-reg-masks = <0x4000 0x8000000>, /* USB0 to SERDES0/3 mux */ 754716053aSRoger Quadros <0x4010 0x8000000>; /* USB1 to SERDES1/2 mux */ 764716053aSRoger Quadros }; 7720f67d1dSVijay Pothukuchi 7820f67d1dSVijay Pothukuchi ehrpwm_tbclk: clock-controller@4140 { 7920f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm-tbclk", "syscon"; 8020f67d1dSVijay Pothukuchi reg = <0x4140 0x18>; 8120f67d1dSVijay Pothukuchi #clock-cells = <1>; 8220f67d1dSVijay Pothukuchi }; 8320f67d1dSVijay Pothukuchi }; 8420f67d1dSVijay Pothukuchi 8520f67d1dSVijay Pothukuchi main_ehrpwm0: pwm@3000000 { 8620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 8720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 8820f67d1dSVijay Pothukuchi reg = <0x00 0x3000000 0x00 0x100>; 8920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 83 TI_SCI_PD_EXCLUSIVE>; 9020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 0>, <&k3_clks 83 0>; 9120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 9220f67d1dSVijay Pothukuchi status = "disabled"; 9320f67d1dSVijay Pothukuchi }; 9420f67d1dSVijay Pothukuchi 9520f67d1dSVijay Pothukuchi main_ehrpwm1: pwm@3010000 { 9620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 9720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 9820f67d1dSVijay Pothukuchi reg = <0x00 0x3010000 0x00 0x100>; 9920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 84 TI_SCI_PD_EXCLUSIVE>; 10020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 1>, <&k3_clks 84 0>; 10120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 10220f67d1dSVijay Pothukuchi status = "disabled"; 10320f67d1dSVijay Pothukuchi }; 10420f67d1dSVijay Pothukuchi 10520f67d1dSVijay Pothukuchi main_ehrpwm2: pwm@3020000 { 10620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 10720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 10820f67d1dSVijay Pothukuchi reg = <0x00 0x3020000 0x00 0x100>; 10920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 85 TI_SCI_PD_EXCLUSIVE>; 11020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 2>, <&k3_clks 85 0>; 11120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 11220f67d1dSVijay Pothukuchi status = "disabled"; 11320f67d1dSVijay Pothukuchi }; 11420f67d1dSVijay Pothukuchi 11520f67d1dSVijay Pothukuchi main_ehrpwm3: pwm@3030000 { 11620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 11720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 11820f67d1dSVijay Pothukuchi reg = <0x00 0x3030000 0x00 0x100>; 11920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 86 TI_SCI_PD_EXCLUSIVE>; 12020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 3>, <&k3_clks 86 0>; 12120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 12220f67d1dSVijay Pothukuchi status = "disabled"; 12320f67d1dSVijay Pothukuchi }; 12420f67d1dSVijay Pothukuchi 12520f67d1dSVijay Pothukuchi main_ehrpwm4: pwm@3040000 { 12620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 12720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 12820f67d1dSVijay Pothukuchi reg = <0x00 0x3040000 0x00 0x100>; 12920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 87 TI_SCI_PD_EXCLUSIVE>; 13020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 4>, <&k3_clks 87 0>; 13120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 13220f67d1dSVijay Pothukuchi status = "disabled"; 13320f67d1dSVijay Pothukuchi }; 13420f67d1dSVijay Pothukuchi 13520f67d1dSVijay Pothukuchi main_ehrpwm5: pwm@3050000 { 13620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 13720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 13820f67d1dSVijay Pothukuchi reg = <0x00 0x3050000 0x00 0x100>; 13920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 88 TI_SCI_PD_EXCLUSIVE>; 14020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 5>, <&k3_clks 88 0>; 14120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 14220f67d1dSVijay Pothukuchi status = "disabled"; 143b766e3b0SKishon Vijay Abraham I }; 144b766e3b0SKishon Vijay Abraham I 1452d87061eSNishanth Menon gic500: interrupt-controller@1800000 { 1462d87061eSNishanth Menon compatible = "arm,gic-v3"; 1472d87061eSNishanth Menon #address-cells = <2>; 1482d87061eSNishanth Menon #size-cells = <2>; 1492d87061eSNishanth Menon ranges; 1502d87061eSNishanth Menon #interrupt-cells = <3>; 1512d87061eSNishanth Menon interrupt-controller; 1522d87061eSNishanth Menon reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ 153a06ed27fSNishanth Menon <0x00 0x01900000 0x00 0x100000>, /* GICR */ 154a06ed27fSNishanth Menon <0x00 0x6f000000 0x00 0x2000>, /* GICC */ 155a06ed27fSNishanth Menon <0x00 0x6f010000 0x00 0x1000>, /* GICH */ 156a06ed27fSNishanth Menon <0x00 0x6f020000 0x00 0x2000>; /* GICV */ 1572d87061eSNishanth Menon 1582d87061eSNishanth Menon /* vcpumntirq: virtual CPU interface maintenance interrupt */ 1592d87061eSNishanth Menon interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 1602d87061eSNishanth Menon 1616e6972f9SGrygorii Strashko gic_its: msi-controller@1820000 { 1622d87061eSNishanth Menon compatible = "arm,gic-v3-its"; 1632d87061eSNishanth Menon reg = <0x00 0x01820000 0x00 0x10000>; 1642d87061eSNishanth Menon socionext,synquacer-pre-its = <0x1000000 0x400000>; 1652d87061eSNishanth Menon msi-controller; 1662d87061eSNishanth Menon #msi-cells = <1>; 1672d87061eSNishanth Menon }; 1682d87061eSNishanth Menon }; 1692d87061eSNishanth Menon 170cab12badSNishanth Menon main_gpio_intr: interrupt-controller@a00000 { 171073086fcSLokesh Vutla compatible = "ti,sci-intr"; 172cab12badSNishanth Menon reg = <0x00 0x00a00000 0x00 0x800>; 173073086fcSLokesh Vutla ti,intr-trigger-type = <1>; 174073086fcSLokesh Vutla interrupt-controller; 175073086fcSLokesh Vutla interrupt-parent = <&gic500>; 1768d523f09SLokesh Vutla #interrupt-cells = <1>; 177073086fcSLokesh Vutla ti,sci = <&dmsc>; 1788d523f09SLokesh Vutla ti,sci-dev-id = <131>; 1798d523f09SLokesh Vutla ti,interrupt-ranges = <8 392 56>; 180073086fcSLokesh Vutla }; 181073086fcSLokesh Vutla 1829ecdb6d6SNishanth Menon main_navss: bus@30000000 { 183ab641f28SPeter Ujfalusi compatible = "simple-mfd"; 1841463a70dSSuman Anna #address-cells = <2>; 1851463a70dSSuman Anna #size-cells = <2>; 1869ecdb6d6SNishanth Menon ranges = <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>; 1876f73c1e5SPeter Ujfalusi dma-coherent; 1886f73c1e5SPeter Ujfalusi dma-ranges; 1896f73c1e5SPeter Ujfalusi 1906f73c1e5SPeter Ujfalusi ti,sci-dev-id = <199>; 1911463a70dSSuman Anna 192cab12badSNishanth Menon main_navss_intr: interrupt-controller@310e0000 { 1931463a70dSSuman Anna compatible = "ti,sci-intr"; 194cab12badSNishanth Menon reg = <0x0 0x310e0000 0x0 0x4000>; 1951463a70dSSuman Anna ti,intr-trigger-type = <4>; 1961463a70dSSuman Anna interrupt-controller; 1971463a70dSSuman Anna interrupt-parent = <&gic500>; 1988d523f09SLokesh Vutla #interrupt-cells = <1>; 1991463a70dSSuman Anna ti,sci = <&dmsc>; 2008d523f09SLokesh Vutla ti,sci-dev-id = <213>; 2018d523f09SLokesh Vutla ti,interrupt-ranges = <0 64 64>, 2028d523f09SLokesh Vutla <64 448 64>, 2038d523f09SLokesh Vutla <128 672 64>; 2041463a70dSSuman Anna }; 205073086fcSLokesh Vutla 206073086fcSLokesh Vutla main_udmass_inta: interrupt-controller@33d00000 { 207073086fcSLokesh Vutla compatible = "ti,sci-inta"; 208073086fcSLokesh Vutla reg = <0x0 0x33d00000 0x0 0x100000>; 209073086fcSLokesh Vutla interrupt-controller; 210073086fcSLokesh Vutla interrupt-parent = <&main_navss_intr>; 211073086fcSLokesh Vutla msi-controller; 21215ffd94aSSekhar Nori #interrupt-cells = <0>; 213073086fcSLokesh Vutla ti,sci = <&dmsc>; 214073086fcSLokesh Vutla ti,sci-dev-id = <209>; 2158d523f09SLokesh Vutla ti,interrupt-ranges = <0 0 256>; 216073086fcSLokesh Vutla }; 2177b472cedSSuman Anna 218515c0340SPeter Ujfalusi secure_proxy_main: mailbox@32c00000 { 219515c0340SPeter Ujfalusi compatible = "ti,am654-secure-proxy"; 220515c0340SPeter Ujfalusi #mbox-cells = <1>; 221515c0340SPeter Ujfalusi reg-names = "target_data", "rt", "scfg"; 222515c0340SPeter Ujfalusi reg = <0x00 0x32c00000 0x00 0x100000>, 223515c0340SPeter Ujfalusi <0x00 0x32400000 0x00 0x100000>, 224515c0340SPeter Ujfalusi <0x00 0x32800000 0x00 0x100000>; 225515c0340SPeter Ujfalusi interrupt-names = "rx_011"; 226515c0340SPeter Ujfalusi interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 227515c0340SPeter Ujfalusi }; 228515c0340SPeter Ujfalusi 229d0c72c77SGrygorii Strashko smmu0: iommu@36600000 { 230515c0340SPeter Ujfalusi compatible = "arm,smmu-v3"; 231515c0340SPeter Ujfalusi reg = <0x0 0x36600000 0x0 0x100000>; 232515c0340SPeter Ujfalusi interrupt-parent = <&gic500>; 233515c0340SPeter Ujfalusi interrupts = <GIC_SPI 772 IRQ_TYPE_EDGE_RISING>, 234515c0340SPeter Ujfalusi <GIC_SPI 768 IRQ_TYPE_EDGE_RISING>; 235515c0340SPeter Ujfalusi interrupt-names = "eventq", "gerror"; 236515c0340SPeter Ujfalusi #iommu-cells = <1>; 237515c0340SPeter Ujfalusi }; 238515c0340SPeter Ujfalusi 2397b472cedSSuman Anna hwspinlock: spinlock@30e00000 { 2407b472cedSSuman Anna compatible = "ti,am654-hwspinlock"; 2417b472cedSSuman Anna reg = <0x00 0x30e00000 0x00 0x1000>; 2427b472cedSSuman Anna #hwlock-cells = <1>; 2437b472cedSSuman Anna }; 24456f18582SSuman Anna 24556f18582SSuman Anna mailbox0_cluster0: mailbox@31f80000 { 24656f18582SSuman Anna compatible = "ti,am654-mailbox"; 24756f18582SSuman Anna reg = <0x00 0x31f80000 0x00 0x200>; 24856f18582SSuman Anna #mbox-cells = <1>; 24956f18582SSuman Anna ti,mbox-num-users = <4>; 25056f18582SSuman Anna ti,mbox-num-fifos = <16>; 25156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 2527e48b665SAndrew Davis status = "disabled"; 25356f18582SSuman Anna }; 25456f18582SSuman Anna 25556f18582SSuman Anna mailbox0_cluster1: mailbox@31f81000 { 25656f18582SSuman Anna compatible = "ti,am654-mailbox"; 25756f18582SSuman Anna reg = <0x00 0x31f81000 0x00 0x200>; 25856f18582SSuman Anna #mbox-cells = <1>; 25956f18582SSuman Anna ti,mbox-num-users = <4>; 26056f18582SSuman Anna ti,mbox-num-fifos = <16>; 26156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 2627e48b665SAndrew Davis status = "disabled"; 26356f18582SSuman Anna }; 26456f18582SSuman Anna 26556f18582SSuman Anna mailbox0_cluster2: mailbox@31f82000 { 26656f18582SSuman Anna compatible = "ti,am654-mailbox"; 26756f18582SSuman Anna reg = <0x00 0x31f82000 0x00 0x200>; 26856f18582SSuman Anna #mbox-cells = <1>; 26956f18582SSuman Anna ti,mbox-num-users = <4>; 27056f18582SSuman Anna ti,mbox-num-fifos = <16>; 27156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 2727e48b665SAndrew Davis status = "disabled"; 27356f18582SSuman Anna }; 27456f18582SSuman Anna 27556f18582SSuman Anna mailbox0_cluster3: mailbox@31f83000 { 27656f18582SSuman Anna compatible = "ti,am654-mailbox"; 27756f18582SSuman Anna reg = <0x00 0x31f83000 0x00 0x200>; 27856f18582SSuman Anna #mbox-cells = <1>; 27956f18582SSuman Anna ti,mbox-num-users = <4>; 28056f18582SSuman Anna ti,mbox-num-fifos = <16>; 28156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 2827e48b665SAndrew Davis status = "disabled"; 28356f18582SSuman Anna }; 28456f18582SSuman Anna 28556f18582SSuman Anna mailbox0_cluster4: mailbox@31f84000 { 28656f18582SSuman Anna compatible = "ti,am654-mailbox"; 28756f18582SSuman Anna reg = <0x00 0x31f84000 0x00 0x200>; 28856f18582SSuman Anna #mbox-cells = <1>; 28956f18582SSuman Anna ti,mbox-num-users = <4>; 29056f18582SSuman Anna ti,mbox-num-fifos = <16>; 29156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 2927e48b665SAndrew Davis status = "disabled"; 29356f18582SSuman Anna }; 29456f18582SSuman Anna 29556f18582SSuman Anna mailbox0_cluster5: mailbox@31f85000 { 29656f18582SSuman Anna compatible = "ti,am654-mailbox"; 29756f18582SSuman Anna reg = <0x00 0x31f85000 0x00 0x200>; 29856f18582SSuman Anna #mbox-cells = <1>; 29956f18582SSuman Anna ti,mbox-num-users = <4>; 30056f18582SSuman Anna ti,mbox-num-fifos = <16>; 30156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3027e48b665SAndrew Davis status = "disabled"; 30356f18582SSuman Anna }; 30456f18582SSuman Anna 30556f18582SSuman Anna mailbox0_cluster6: mailbox@31f86000 { 30656f18582SSuman Anna compatible = "ti,am654-mailbox"; 30756f18582SSuman Anna reg = <0x00 0x31f86000 0x00 0x200>; 30856f18582SSuman Anna #mbox-cells = <1>; 30956f18582SSuman Anna ti,mbox-num-users = <4>; 31056f18582SSuman Anna ti,mbox-num-fifos = <16>; 31156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3127e48b665SAndrew Davis status = "disabled"; 31356f18582SSuman Anna }; 31456f18582SSuman Anna 31556f18582SSuman Anna mailbox0_cluster7: mailbox@31f87000 { 31656f18582SSuman Anna compatible = "ti,am654-mailbox"; 31756f18582SSuman Anna reg = <0x00 0x31f87000 0x00 0x200>; 31856f18582SSuman Anna #mbox-cells = <1>; 31956f18582SSuman Anna ti,mbox-num-users = <4>; 32056f18582SSuman Anna ti,mbox-num-fifos = <16>; 32156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3227e48b665SAndrew Davis status = "disabled"; 32356f18582SSuman Anna }; 32456f18582SSuman Anna 32556f18582SSuman Anna mailbox0_cluster8: mailbox@31f88000 { 32656f18582SSuman Anna compatible = "ti,am654-mailbox"; 32756f18582SSuman Anna reg = <0x00 0x31f88000 0x00 0x200>; 32856f18582SSuman Anna #mbox-cells = <1>; 32956f18582SSuman Anna ti,mbox-num-users = <4>; 33056f18582SSuman Anna ti,mbox-num-fifos = <16>; 33156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3327e48b665SAndrew Davis status = "disabled"; 33356f18582SSuman Anna }; 33456f18582SSuman Anna 33556f18582SSuman Anna mailbox0_cluster9: mailbox@31f89000 { 33656f18582SSuman Anna compatible = "ti,am654-mailbox"; 33756f18582SSuman Anna reg = <0x00 0x31f89000 0x00 0x200>; 33856f18582SSuman Anna #mbox-cells = <1>; 33956f18582SSuman Anna ti,mbox-num-users = <4>; 34056f18582SSuman Anna ti,mbox-num-fifos = <16>; 34156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3427e48b665SAndrew Davis status = "disabled"; 34356f18582SSuman Anna }; 34456f18582SSuman Anna 34556f18582SSuman Anna mailbox0_cluster10: mailbox@31f8a000 { 34656f18582SSuman Anna compatible = "ti,am654-mailbox"; 34756f18582SSuman Anna reg = <0x00 0x31f8a000 0x00 0x200>; 34856f18582SSuman Anna #mbox-cells = <1>; 34956f18582SSuman Anna ti,mbox-num-users = <4>; 35056f18582SSuman Anna ti,mbox-num-fifos = <16>; 35156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3527e48b665SAndrew Davis status = "disabled"; 35356f18582SSuman Anna }; 35456f18582SSuman Anna 35556f18582SSuman Anna mailbox0_cluster11: mailbox@31f8b000 { 35656f18582SSuman Anna compatible = "ti,am654-mailbox"; 35756f18582SSuman Anna reg = <0x00 0x31f8b000 0x00 0x200>; 35856f18582SSuman Anna #mbox-cells = <1>; 35956f18582SSuman Anna ti,mbox-num-users = <4>; 36056f18582SSuman Anna ti,mbox-num-fifos = <16>; 36156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3627e48b665SAndrew Davis status = "disabled"; 36356f18582SSuman Anna }; 3646f73c1e5SPeter Ujfalusi 3656f73c1e5SPeter Ujfalusi main_ringacc: ringacc@3c000000 { 3666f73c1e5SPeter Ujfalusi compatible = "ti,am654-navss-ringacc"; 3676f73c1e5SPeter Ujfalusi reg = <0x0 0x3c000000 0x0 0x400000>, 3686f73c1e5SPeter Ujfalusi <0x0 0x38000000 0x0 0x400000>, 3696f73c1e5SPeter Ujfalusi <0x0 0x31120000 0x0 0x100>, 3706f73c1e5SPeter Ujfalusi <0x0 0x33000000 0x0 0x40000>; 3716f73c1e5SPeter Ujfalusi reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target"; 3726f73c1e5SPeter Ujfalusi ti,num-rings = <1024>; 3736f73c1e5SPeter Ujfalusi ti,sci-rm-range-gp-rings = <0x1>; /* GP ring range */ 3746f73c1e5SPeter Ujfalusi ti,sci = <&dmsc>; 3756f73c1e5SPeter Ujfalusi ti,sci-dev-id = <211>; 3766f73c1e5SPeter Ujfalusi msi-parent = <&main_udmass_inta>; 3776f73c1e5SPeter Ujfalusi }; 3786f73c1e5SPeter Ujfalusi 3796f73c1e5SPeter Ujfalusi main_udmap: dma-controller@31150000 { 3806f73c1e5SPeter Ujfalusi compatible = "ti,j721e-navss-main-udmap"; 3816f73c1e5SPeter Ujfalusi reg = <0x0 0x31150000 0x0 0x100>, 3826f73c1e5SPeter Ujfalusi <0x0 0x34000000 0x0 0x100000>, 3836f73c1e5SPeter Ujfalusi <0x0 0x35000000 0x0 0x100000>; 3846f73c1e5SPeter Ujfalusi reg-names = "gcfg", "rchanrt", "tchanrt"; 3856f73c1e5SPeter Ujfalusi msi-parent = <&main_udmass_inta>; 3866f73c1e5SPeter Ujfalusi #dma-cells = <1>; 3876f73c1e5SPeter Ujfalusi 3886f73c1e5SPeter Ujfalusi ti,sci = <&dmsc>; 3896f73c1e5SPeter Ujfalusi ti,sci-dev-id = <212>; 3906f73c1e5SPeter Ujfalusi ti,ringacc = <&main_ringacc>; 3916f73c1e5SPeter Ujfalusi 3926f73c1e5SPeter Ujfalusi ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */ 3936f73c1e5SPeter Ujfalusi <0x0f>, /* TX_HCHAN */ 3946f73c1e5SPeter Ujfalusi <0x10>; /* TX_UHCHAN */ 3956f73c1e5SPeter Ujfalusi ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */ 3966f73c1e5SPeter Ujfalusi <0x0b>, /* RX_HCHAN */ 3976f73c1e5SPeter Ujfalusi <0x0c>; /* RX_UHCHAN */ 3986f73c1e5SPeter Ujfalusi ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */ 3996f73c1e5SPeter Ujfalusi }; 400461d6d05SGrygorii Strashko 401461d6d05SGrygorii Strashko cpts@310d0000 { 402461d6d05SGrygorii Strashko compatible = "ti,j721e-cpts"; 403461d6d05SGrygorii Strashko reg = <0x0 0x310d0000 0x0 0x400>; 404461d6d05SGrygorii Strashko reg-names = "cpts"; 405461d6d05SGrygorii Strashko clocks = <&k3_clks 201 1>; 406461d6d05SGrygorii Strashko clock-names = "cpts"; 4078d523f09SLokesh Vutla interrupts-extended = <&main_navss_intr 391>; 408461d6d05SGrygorii Strashko interrupt-names = "cpts"; 409461d6d05SGrygorii Strashko ti,cpts-periodic-outputs = <6>; 410461d6d05SGrygorii Strashko ti,cpts-ext-ts-inputs = <8>; 411461d6d05SGrygorii Strashko }; 4121463a70dSSuman Anna }; 4131463a70dSSuman Anna 414a2ff7f11SSiddharth Vadapalli cpsw0: ethernet@c000000 { 415a2ff7f11SSiddharth Vadapalli compatible = "ti,j721e-cpswxg-nuss"; 416a2ff7f11SSiddharth Vadapalli #address-cells = <2>; 417a2ff7f11SSiddharth Vadapalli #size-cells = <2>; 418a2ff7f11SSiddharth Vadapalli reg = <0x0 0xc000000 0x0 0x200000>; 419a2ff7f11SSiddharth Vadapalli reg-names = "cpsw_nuss"; 420a2ff7f11SSiddharth Vadapalli ranges = <0x0 0x0 0x0 0x0c000000 0x0 0x200000>; 421a2ff7f11SSiddharth Vadapalli clocks = <&k3_clks 19 89>; 422a2ff7f11SSiddharth Vadapalli clock-names = "fck"; 423a2ff7f11SSiddharth Vadapalli power-domains = <&k3_pds 19 TI_SCI_PD_EXCLUSIVE>; 424a2ff7f11SSiddharth Vadapalli 425a2ff7f11SSiddharth Vadapalli dmas = <&main_udmap 0xca00>, 426a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca01>, 427a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca02>, 428a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca03>, 429a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca04>, 430a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca05>, 431a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca06>, 432a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca07>, 433a2ff7f11SSiddharth Vadapalli <&main_udmap 0x4a00>; 434a2ff7f11SSiddharth Vadapalli dma-names = "tx0", "tx1", "tx2", "tx3", 435a2ff7f11SSiddharth Vadapalli "tx4", "tx5", "tx6", "tx7", 436a2ff7f11SSiddharth Vadapalli "rx"; 437a2ff7f11SSiddharth Vadapalli 438a2ff7f11SSiddharth Vadapalli status = "disabled"; 439a2ff7f11SSiddharth Vadapalli 440a2ff7f11SSiddharth Vadapalli ethernet-ports { 441a2ff7f11SSiddharth Vadapalli #address-cells = <1>; 442a2ff7f11SSiddharth Vadapalli #size-cells = <0>; 443a2ff7f11SSiddharth Vadapalli cpsw0_port1: port@1 { 444a2ff7f11SSiddharth Vadapalli reg = <1>; 445a2ff7f11SSiddharth Vadapalli ti,mac-only; 446a2ff7f11SSiddharth Vadapalli label = "port1"; 447a2ff7f11SSiddharth Vadapalli status = "disabled"; 448a2ff7f11SSiddharth Vadapalli }; 449a2ff7f11SSiddharth Vadapalli 450a2ff7f11SSiddharth Vadapalli cpsw0_port2: port@2 { 451a2ff7f11SSiddharth Vadapalli reg = <2>; 452a2ff7f11SSiddharth Vadapalli ti,mac-only; 453a2ff7f11SSiddharth Vadapalli label = "port2"; 454a2ff7f11SSiddharth Vadapalli status = "disabled"; 455a2ff7f11SSiddharth Vadapalli }; 456a2ff7f11SSiddharth Vadapalli 457a2ff7f11SSiddharth Vadapalli cpsw0_port3: port@3 { 458a2ff7f11SSiddharth Vadapalli reg = <3>; 459a2ff7f11SSiddharth Vadapalli ti,mac-only; 460a2ff7f11SSiddharth Vadapalli label = "port3"; 461a2ff7f11SSiddharth Vadapalli status = "disabled"; 462a2ff7f11SSiddharth Vadapalli }; 463a2ff7f11SSiddharth Vadapalli 464a2ff7f11SSiddharth Vadapalli cpsw0_port4: port@4 { 465a2ff7f11SSiddharth Vadapalli reg = <4>; 466a2ff7f11SSiddharth Vadapalli ti,mac-only; 467a2ff7f11SSiddharth Vadapalli label = "port4"; 468a2ff7f11SSiddharth Vadapalli status = "disabled"; 469a2ff7f11SSiddharth Vadapalli }; 470a2ff7f11SSiddharth Vadapalli 471a2ff7f11SSiddharth Vadapalli cpsw0_port5: port@5 { 472a2ff7f11SSiddharth Vadapalli reg = <5>; 473a2ff7f11SSiddharth Vadapalli ti,mac-only; 474a2ff7f11SSiddharth Vadapalli label = "port5"; 475a2ff7f11SSiddharth Vadapalli status = "disabled"; 476a2ff7f11SSiddharth Vadapalli }; 477a2ff7f11SSiddharth Vadapalli 478a2ff7f11SSiddharth Vadapalli cpsw0_port6: port@6 { 479a2ff7f11SSiddharth Vadapalli reg = <6>; 480a2ff7f11SSiddharth Vadapalli ti,mac-only; 481a2ff7f11SSiddharth Vadapalli label = "port6"; 482a2ff7f11SSiddharth Vadapalli status = "disabled"; 483a2ff7f11SSiddharth Vadapalli }; 484a2ff7f11SSiddharth Vadapalli 485a2ff7f11SSiddharth Vadapalli cpsw0_port7: port@7 { 486a2ff7f11SSiddharth Vadapalli reg = <7>; 487a2ff7f11SSiddharth Vadapalli ti,mac-only; 488a2ff7f11SSiddharth Vadapalli label = "port7"; 489a2ff7f11SSiddharth Vadapalli status = "disabled"; 490a2ff7f11SSiddharth Vadapalli }; 491a2ff7f11SSiddharth Vadapalli 492a2ff7f11SSiddharth Vadapalli cpsw0_port8: port@8 { 493a2ff7f11SSiddharth Vadapalli reg = <8>; 494a2ff7f11SSiddharth Vadapalli ti,mac-only; 495a2ff7f11SSiddharth Vadapalli label = "port8"; 496a2ff7f11SSiddharth Vadapalli status = "disabled"; 497a2ff7f11SSiddharth Vadapalli }; 498a2ff7f11SSiddharth Vadapalli }; 499a2ff7f11SSiddharth Vadapalli 500a2ff7f11SSiddharth Vadapalli cpsw9g_mdio: mdio@f00 { 501a2ff7f11SSiddharth Vadapalli compatible = "ti,cpsw-mdio","ti,davinci_mdio"; 502a2ff7f11SSiddharth Vadapalli reg = <0x0 0xf00 0x0 0x100>; 503a2ff7f11SSiddharth Vadapalli #address-cells = <1>; 504a2ff7f11SSiddharth Vadapalli #size-cells = <0>; 505a2ff7f11SSiddharth Vadapalli clocks = <&k3_clks 19 89>; 506a2ff7f11SSiddharth Vadapalli clock-names = "fck"; 507a2ff7f11SSiddharth Vadapalli bus_freq = <1000000>; 508a2ff7f11SSiddharth Vadapalli status = "disabled"; 509a2ff7f11SSiddharth Vadapalli }; 510a2ff7f11SSiddharth Vadapalli 511a2ff7f11SSiddharth Vadapalli cpts@3d000 { 512a2ff7f11SSiddharth Vadapalli compatible = "ti,j721e-cpts"; 513a2ff7f11SSiddharth Vadapalli reg = <0x0 0x3d000 0x0 0x400>; 514a2ff7f11SSiddharth Vadapalli clocks = <&k3_clks 19 16>; 515a2ff7f11SSiddharth Vadapalli clock-names = "cpts"; 516a2ff7f11SSiddharth Vadapalli interrupts-extended = <&gic500 GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 517a2ff7f11SSiddharth Vadapalli interrupt-names = "cpts"; 518a2ff7f11SSiddharth Vadapalli ti,cpts-ext-ts-inputs = <4>; 519a2ff7f11SSiddharth Vadapalli ti,cpts-periodic-outputs = <2>; 520a2ff7f11SSiddharth Vadapalli }; 521a2ff7f11SSiddharth Vadapalli }; 522a2ff7f11SSiddharth Vadapalli 5238ebcaaaeSKeerthy main_crypto: crypto@4e00000 { 5248ebcaaaeSKeerthy compatible = "ti,j721e-sa2ul"; 5258ebcaaaeSKeerthy reg = <0x0 0x4e00000 0x0 0x1200>; 5268ebcaaaeSKeerthy power-domains = <&k3_pds 264 TI_SCI_PD_EXCLUSIVE>; 5278ebcaaaeSKeerthy #address-cells = <2>; 5288ebcaaaeSKeerthy #size-cells = <2>; 5298ebcaaaeSKeerthy ranges = <0x0 0x04e00000 0x00 0x04e00000 0x0 0x30000>; 5308ebcaaaeSKeerthy 5318ebcaaaeSKeerthy dmas = <&main_udmap 0xc000>, <&main_udmap 0x4000>, 5328ebcaaaeSKeerthy <&main_udmap 0x4001>; 5338ebcaaaeSKeerthy dma-names = "tx", "rx1", "rx2"; 5348ebcaaaeSKeerthy 5358ebcaaaeSKeerthy rng: rng@4e10000 { 5368ebcaaaeSKeerthy compatible = "inside-secure,safexcel-eip76"; 5378ebcaaaeSKeerthy reg = <0x0 0x4e10000 0x0 0x7d>; 5388ebcaaaeSKeerthy interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 5398ebcaaaeSKeerthy }; 5408ebcaaaeSKeerthy }; 5418ebcaaaeSKeerthy 542dcccf770SNishanth Menon main_pmx0: pinctrl@11c000 { 5432d87061eSNishanth Menon compatible = "pinctrl-single"; 5442d87061eSNishanth Menon /* Proxy 0 addressing */ 5452d87061eSNishanth Menon reg = <0x0 0x11c000 0x0 0x2b4>; 5462d87061eSNishanth Menon #pinctrl-cells = <1>; 5472d87061eSNishanth Menon pinctrl-single,register-width = <32>; 5482d87061eSNishanth Menon pinctrl-single,function-mask = <0xffffffff>; 5492d87061eSNishanth Menon }; 5502d87061eSNishanth Menon 551afd094ebSKishon Vijay Abraham I serdes_wiz0: wiz@5000000 { 552afd094ebSKishon Vijay Abraham I compatible = "ti,j721e-wiz-16g"; 553afd094ebSKishon Vijay Abraham I #address-cells = <1>; 554afd094ebSKishon Vijay Abraham I #size-cells = <1>; 555afd094ebSKishon Vijay Abraham I power-domains = <&k3_pds 292 TI_SCI_PD_EXCLUSIVE>; 5565c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 292 5>, <&k3_clks 292 11>, <&cmn_refclk>; 557afd094ebSKishon Vijay Abraham I clock-names = "fck", "core_ref_clk", "ext_ref_clk"; 558afd094ebSKishon Vijay Abraham I assigned-clocks = <&k3_clks 292 11>, <&k3_clks 292 0>; 559afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 292 15>, <&k3_clks 292 4>; 560afd094ebSKishon Vijay Abraham I num-lanes = <2>; 561afd094ebSKishon Vijay Abraham I #reset-cells = <1>; 562afd094ebSKishon Vijay Abraham I ranges = <0x5000000 0x0 0x5000000 0x10000>; 563afd094ebSKishon Vijay Abraham I 564afd094ebSKishon Vijay Abraham I wiz0_pll0_refclk: pll0-refclk { 5655c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 292 11>, <&cmn_refclk>; 566afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 567afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz0_pll0_refclk>; 568afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 292 11>; 569afd094ebSKishon Vijay Abraham I }; 570afd094ebSKishon Vijay Abraham I 571afd094ebSKishon Vijay Abraham I wiz0_pll1_refclk: pll1-refclk { 5725c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 292 0>, <&cmn_refclk1>; 573afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 574afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz0_pll1_refclk>; 575afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 292 0>; 576afd094ebSKishon Vijay Abraham I }; 577afd094ebSKishon Vijay Abraham I 578afd094ebSKishon Vijay Abraham I wiz0_refclk_dig: refclk-dig { 5795c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 292 11>, <&k3_clks 292 0>, <&cmn_refclk>, <&cmn_refclk1>; 580afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 581afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz0_refclk_dig>; 582afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 292 11>; 583afd094ebSKishon Vijay Abraham I }; 584afd094ebSKishon Vijay Abraham I 585afd094ebSKishon Vijay Abraham I wiz0_cmn_refclk_dig_div: cmn-refclk-dig-div { 586afd094ebSKishon Vijay Abraham I clocks = <&wiz0_refclk_dig>; 587afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 588afd094ebSKishon Vijay Abraham I }; 589afd094ebSKishon Vijay Abraham I 590afd094ebSKishon Vijay Abraham I wiz0_cmn_refclk1_dig_div: cmn-refclk1-dig-div { 591afd094ebSKishon Vijay Abraham I clocks = <&wiz0_pll1_refclk>; 592afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 593afd094ebSKishon Vijay Abraham I }; 594afd094ebSKishon Vijay Abraham I 595afd094ebSKishon Vijay Abraham I serdes0: serdes@5000000 { 596afd094ebSKishon Vijay Abraham I compatible = "ti,sierra-phy-t0"; 597afd094ebSKishon Vijay Abraham I reg-names = "serdes"; 598afd094ebSKishon Vijay Abraham I reg = <0x5000000 0x10000>; 599afd094ebSKishon Vijay Abraham I #address-cells = <1>; 600afd094ebSKishon Vijay Abraham I #size-cells = <0>; 6012427bfb3SKishon Vijay Abraham I #clock-cells = <1>; 602afd094ebSKishon Vijay Abraham I resets = <&serdes_wiz0 0>; 603afd094ebSKishon Vijay Abraham I reset-names = "sierra_reset"; 6042427bfb3SKishon Vijay Abraham I clocks = <&wiz0_cmn_refclk_dig_div>, <&wiz0_cmn_refclk1_dig_div>, 6052427bfb3SKishon Vijay Abraham I <&wiz0_pll0_refclk>, <&wiz0_pll1_refclk>; 6062427bfb3SKishon Vijay Abraham I clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div", 6072427bfb3SKishon Vijay Abraham I "pll0_refclk", "pll1_refclk"; 608afd094ebSKishon Vijay Abraham I }; 609afd094ebSKishon Vijay Abraham I }; 610afd094ebSKishon Vijay Abraham I 611afd094ebSKishon Vijay Abraham I serdes_wiz1: wiz@5010000 { 612afd094ebSKishon Vijay Abraham I compatible = "ti,j721e-wiz-16g"; 613afd094ebSKishon Vijay Abraham I #address-cells = <1>; 614afd094ebSKishon Vijay Abraham I #size-cells = <1>; 615afd094ebSKishon Vijay Abraham I power-domains = <&k3_pds 293 TI_SCI_PD_EXCLUSIVE>; 6165c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 293 5>, <&k3_clks 293 13>, <&cmn_refclk>; 617afd094ebSKishon Vijay Abraham I clock-names = "fck", "core_ref_clk", "ext_ref_clk"; 618afd094ebSKishon Vijay Abraham I assigned-clocks = <&k3_clks 293 13>, <&k3_clks 293 0>; 619afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 293 17>, <&k3_clks 293 4>; 620afd094ebSKishon Vijay Abraham I num-lanes = <2>; 621afd094ebSKishon Vijay Abraham I #reset-cells = <1>; 622afd094ebSKishon Vijay Abraham I ranges = <0x5010000 0x0 0x5010000 0x10000>; 623afd094ebSKishon Vijay Abraham I 624afd094ebSKishon Vijay Abraham I wiz1_pll0_refclk: pll0-refclk { 6255c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 293 13>, <&cmn_refclk>; 626afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 627afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz1_pll0_refclk>; 628afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 293 13>; 629afd094ebSKishon Vijay Abraham I }; 630afd094ebSKishon Vijay Abraham I 631afd094ebSKishon Vijay Abraham I wiz1_pll1_refclk: pll1-refclk { 6325c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 293 0>, <&cmn_refclk1>; 633afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 634afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz1_pll1_refclk>; 635afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 293 0>; 636afd094ebSKishon Vijay Abraham I }; 637afd094ebSKishon Vijay Abraham I 638afd094ebSKishon Vijay Abraham I wiz1_refclk_dig: refclk-dig { 6395c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 293 13>, <&k3_clks 293 0>, <&cmn_refclk>, <&cmn_refclk1>; 640afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 641afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz1_refclk_dig>; 642afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 293 13>; 643afd094ebSKishon Vijay Abraham I }; 644afd094ebSKishon Vijay Abraham I 645afd094ebSKishon Vijay Abraham I wiz1_cmn_refclk_dig_div: cmn-refclk-dig-div{ 646afd094ebSKishon Vijay Abraham I clocks = <&wiz1_refclk_dig>; 647afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 648afd094ebSKishon Vijay Abraham I }; 649afd094ebSKishon Vijay Abraham I 650afd094ebSKishon Vijay Abraham I wiz1_cmn_refclk1_dig_div: cmn-refclk1-dig-div { 651afd094ebSKishon Vijay Abraham I clocks = <&wiz1_pll1_refclk>; 652afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 653afd094ebSKishon Vijay Abraham I }; 654afd094ebSKishon Vijay Abraham I 655afd094ebSKishon Vijay Abraham I serdes1: serdes@5010000 { 656afd094ebSKishon Vijay Abraham I compatible = "ti,sierra-phy-t0"; 657afd094ebSKishon Vijay Abraham I reg-names = "serdes"; 658afd094ebSKishon Vijay Abraham I reg = <0x5010000 0x10000>; 659afd094ebSKishon Vijay Abraham I #address-cells = <1>; 660afd094ebSKishon Vijay Abraham I #size-cells = <0>; 6612427bfb3SKishon Vijay Abraham I #clock-cells = <1>; 662afd094ebSKishon Vijay Abraham I resets = <&serdes_wiz1 0>; 663afd094ebSKishon Vijay Abraham I reset-names = "sierra_reset"; 6642427bfb3SKishon Vijay Abraham I clocks = <&wiz1_cmn_refclk_dig_div>, <&wiz1_cmn_refclk1_dig_div>, 6652427bfb3SKishon Vijay Abraham I <&wiz1_pll0_refclk>, <&wiz1_pll1_refclk>; 6662427bfb3SKishon Vijay Abraham I clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div", 6672427bfb3SKishon Vijay Abraham I "pll0_refclk", "pll1_refclk"; 668afd094ebSKishon Vijay Abraham I }; 669afd094ebSKishon Vijay Abraham I }; 670afd094ebSKishon Vijay Abraham I 671afd094ebSKishon Vijay Abraham I serdes_wiz2: wiz@5020000 { 672afd094ebSKishon Vijay Abraham I compatible = "ti,j721e-wiz-16g"; 673afd094ebSKishon Vijay Abraham I #address-cells = <1>; 674afd094ebSKishon Vijay Abraham I #size-cells = <1>; 675afd094ebSKishon Vijay Abraham I power-domains = <&k3_pds 294 TI_SCI_PD_EXCLUSIVE>; 6765c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 294 5>, <&k3_clks 294 11>, <&cmn_refclk>; 677afd094ebSKishon Vijay Abraham I clock-names = "fck", "core_ref_clk", "ext_ref_clk"; 678afd094ebSKishon Vijay Abraham I assigned-clocks = <&k3_clks 294 11>, <&k3_clks 294 0>; 679afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 294 15>, <&k3_clks 294 4>; 680afd094ebSKishon Vijay Abraham I num-lanes = <2>; 681afd094ebSKishon Vijay Abraham I #reset-cells = <1>; 682afd094ebSKishon Vijay Abraham I ranges = <0x5020000 0x0 0x5020000 0x10000>; 683afd094ebSKishon Vijay Abraham I 684afd094ebSKishon Vijay Abraham I wiz2_pll0_refclk: pll0-refclk { 6855c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 294 11>, <&cmn_refclk>; 686afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 687afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz2_pll0_refclk>; 688afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 294 11>; 689afd094ebSKishon Vijay Abraham I }; 690afd094ebSKishon Vijay Abraham I 691afd094ebSKishon Vijay Abraham I wiz2_pll1_refclk: pll1-refclk { 6925c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 294 0>, <&cmn_refclk1>; 693afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 694afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz2_pll1_refclk>; 695afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 294 0>; 696afd094ebSKishon Vijay Abraham I }; 697afd094ebSKishon Vijay Abraham I 698afd094ebSKishon Vijay Abraham I wiz2_refclk_dig: refclk-dig { 6995c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 294 11>, <&k3_clks 294 0>, <&cmn_refclk>, <&cmn_refclk1>; 700afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 701afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz2_refclk_dig>; 702afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 294 11>; 703afd094ebSKishon Vijay Abraham I }; 704afd094ebSKishon Vijay Abraham I 705afd094ebSKishon Vijay Abraham I wiz2_cmn_refclk_dig_div: cmn-refclk-dig-div { 706afd094ebSKishon Vijay Abraham I clocks = <&wiz2_refclk_dig>; 707afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 708afd094ebSKishon Vijay Abraham I }; 709afd094ebSKishon Vijay Abraham I 710afd094ebSKishon Vijay Abraham I wiz2_cmn_refclk1_dig_div: cmn-refclk1-dig-div { 711afd094ebSKishon Vijay Abraham I clocks = <&wiz2_pll1_refclk>; 712afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 713afd094ebSKishon Vijay Abraham I }; 714afd094ebSKishon Vijay Abraham I 715afd094ebSKishon Vijay Abraham I serdes2: serdes@5020000 { 716afd094ebSKishon Vijay Abraham I compatible = "ti,sierra-phy-t0"; 717afd094ebSKishon Vijay Abraham I reg-names = "serdes"; 718afd094ebSKishon Vijay Abraham I reg = <0x5020000 0x10000>; 719afd094ebSKishon Vijay Abraham I #address-cells = <1>; 720afd094ebSKishon Vijay Abraham I #size-cells = <0>; 7212427bfb3SKishon Vijay Abraham I #clock-cells = <1>; 722afd094ebSKishon Vijay Abraham I resets = <&serdes_wiz2 0>; 723afd094ebSKishon Vijay Abraham I reset-names = "sierra_reset"; 7242427bfb3SKishon Vijay Abraham I clocks = <&wiz2_cmn_refclk_dig_div>, <&wiz2_cmn_refclk1_dig_div>, 7252427bfb3SKishon Vijay Abraham I <&wiz2_pll0_refclk>, <&wiz2_pll1_refclk>; 7262427bfb3SKishon Vijay Abraham I clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div", 7272427bfb3SKishon Vijay Abraham I "pll0_refclk", "pll1_refclk"; 728afd094ebSKishon Vijay Abraham I }; 729afd094ebSKishon Vijay Abraham I }; 730afd094ebSKishon Vijay Abraham I 731afd094ebSKishon Vijay Abraham I serdes_wiz3: wiz@5030000 { 732afd094ebSKishon Vijay Abraham I compatible = "ti,j721e-wiz-16g"; 733afd094ebSKishon Vijay Abraham I #address-cells = <1>; 734afd094ebSKishon Vijay Abraham I #size-cells = <1>; 735afd094ebSKishon Vijay Abraham I power-domains = <&k3_pds 295 TI_SCI_PD_EXCLUSIVE>; 7365c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 295 5>, <&k3_clks 295 9>, <&cmn_refclk>; 737afd094ebSKishon Vijay Abraham I clock-names = "fck", "core_ref_clk", "ext_ref_clk"; 738afd094ebSKishon Vijay Abraham I assigned-clocks = <&k3_clks 295 9>, <&k3_clks 295 0>; 739afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 295 13>, <&k3_clks 295 4>; 740afd094ebSKishon Vijay Abraham I num-lanes = <2>; 741afd094ebSKishon Vijay Abraham I #reset-cells = <1>; 742afd094ebSKishon Vijay Abraham I ranges = <0x5030000 0x0 0x5030000 0x10000>; 743afd094ebSKishon Vijay Abraham I 744afd094ebSKishon Vijay Abraham I wiz3_pll0_refclk: pll0-refclk { 7455c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 295 9>, <&cmn_refclk>; 746afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 747afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz3_pll0_refclk>; 748afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 295 9>; 749afd094ebSKishon Vijay Abraham I }; 750afd094ebSKishon Vijay Abraham I 751afd094ebSKishon Vijay Abraham I wiz3_pll1_refclk: pll1-refclk { 7525c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 295 0>, <&cmn_refclk1>; 753afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 754afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz3_pll1_refclk>; 755afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 295 0>; 756afd094ebSKishon Vijay Abraham I }; 757afd094ebSKishon Vijay Abraham I 758afd094ebSKishon Vijay Abraham I wiz3_refclk_dig: refclk-dig { 7595c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 295 9>, <&k3_clks 295 0>, <&cmn_refclk>, <&cmn_refclk1>; 760afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 761afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz3_refclk_dig>; 762afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 295 9>; 763afd094ebSKishon Vijay Abraham I }; 764afd094ebSKishon Vijay Abraham I 765afd094ebSKishon Vijay Abraham I wiz3_cmn_refclk_dig_div: cmn-refclk-dig-div { 766afd094ebSKishon Vijay Abraham I clocks = <&wiz3_refclk_dig>; 767afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 768afd094ebSKishon Vijay Abraham I }; 769afd094ebSKishon Vijay Abraham I 770afd094ebSKishon Vijay Abraham I wiz3_cmn_refclk1_dig_div: cmn-refclk1-dig-div { 771afd094ebSKishon Vijay Abraham I clocks = <&wiz3_pll1_refclk>; 772afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 773afd094ebSKishon Vijay Abraham I }; 774afd094ebSKishon Vijay Abraham I 775afd094ebSKishon Vijay Abraham I serdes3: serdes@5030000 { 776afd094ebSKishon Vijay Abraham I compatible = "ti,sierra-phy-t0"; 777afd094ebSKishon Vijay Abraham I reg-names = "serdes"; 778afd094ebSKishon Vijay Abraham I reg = <0x5030000 0x10000>; 779afd094ebSKishon Vijay Abraham I #address-cells = <1>; 780afd094ebSKishon Vijay Abraham I #size-cells = <0>; 7812427bfb3SKishon Vijay Abraham I #clock-cells = <1>; 782afd094ebSKishon Vijay Abraham I resets = <&serdes_wiz3 0>; 783afd094ebSKishon Vijay Abraham I reset-names = "sierra_reset"; 7842427bfb3SKishon Vijay Abraham I clocks = <&wiz3_cmn_refclk_dig_div>, <&wiz3_cmn_refclk1_dig_div>, 7852427bfb3SKishon Vijay Abraham I <&wiz3_pll0_refclk>, <&wiz3_pll1_refclk>; 7862427bfb3SKishon Vijay Abraham I clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div", 7872427bfb3SKishon Vijay Abraham I "pll0_refclk", "pll1_refclk"; 788afd094ebSKishon Vijay Abraham I }; 789afd094ebSKishon Vijay Abraham I }; 790afd094ebSKishon Vijay Abraham I 7914e583388SKishon Vijay Abraham I pcie0_rc: pcie@2900000 { 7924e583388SKishon Vijay Abraham I compatible = "ti,j721e-pcie-host"; 7934e583388SKishon Vijay Abraham I reg = <0x00 0x02900000 0x00 0x1000>, 7944e583388SKishon Vijay Abraham I <0x00 0x02907000 0x00 0x400>, 7954e583388SKishon Vijay Abraham I <0x00 0x0d000000 0x00 0x00800000>, 7964e583388SKishon Vijay Abraham I <0x00 0x10000000 0x00 0x00001000>; 7974e583388SKishon Vijay Abraham I reg-names = "intd_cfg", "user_cfg", "reg", "cfg"; 7984e583388SKishon Vijay Abraham I interrupt-names = "link_state"; 7994e583388SKishon Vijay Abraham I interrupts = <GIC_SPI 318 IRQ_TYPE_EDGE_RISING>; 8004e583388SKishon Vijay Abraham I device_type = "pci"; 801edb96779SKishon Vijay Abraham I ti,syscon-pcie-ctrl = <&scm_conf 0x4070>; 8024e583388SKishon Vijay Abraham I max-link-speed = <3>; 8034e583388SKishon Vijay Abraham I num-lanes = <2>; 8044e583388SKishon Vijay Abraham I power-domains = <&k3_pds 239 TI_SCI_PD_EXCLUSIVE>; 8054e583388SKishon Vijay Abraham I clocks = <&k3_clks 239 1>; 8064e583388SKishon Vijay Abraham I clock-names = "fck"; 8074e583388SKishon Vijay Abraham I #address-cells = <3>; 8084e583388SKishon Vijay Abraham I #size-cells = <2>; 8095f466335SKishon Vijay Abraham I bus-range = <0x0 0xff>; 8104e583388SKishon Vijay Abraham I vendor-id = <0x104c>; 8114e583388SKishon Vijay Abraham I device-id = <0xb00d>; 8124e583388SKishon Vijay Abraham I msi-map = <0x0 &gic_its 0x0 0x10000>; 8134e583388SKishon Vijay Abraham I dma-coherent; 8144e583388SKishon Vijay Abraham I ranges = <0x01000000 0x0 0x10001000 0x0 0x10001000 0x0 0x0010000>, 8154e583388SKishon Vijay Abraham I <0x02000000 0x0 0x10011000 0x0 0x10011000 0x0 0x7fef000>; 8164e583388SKishon Vijay Abraham I dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>; 817*731c6dedSAndrew Davis status = "disabled"; 8184e583388SKishon Vijay Abraham I }; 8194e583388SKishon Vijay Abraham I 8204e583388SKishon Vijay Abraham I pcie1_rc: pcie@2910000 { 8214e583388SKishon Vijay Abraham I compatible = "ti,j721e-pcie-host"; 8224e583388SKishon Vijay Abraham I reg = <0x00 0x02910000 0x00 0x1000>, 8234e583388SKishon Vijay Abraham I <0x00 0x02917000 0x00 0x400>, 8244e583388SKishon Vijay Abraham I <0x00 0x0d800000 0x00 0x00800000>, 8254e583388SKishon Vijay Abraham I <0x00 0x18000000 0x00 0x00001000>; 8264e583388SKishon Vijay Abraham I reg-names = "intd_cfg", "user_cfg", "reg", "cfg"; 8274e583388SKishon Vijay Abraham I interrupt-names = "link_state"; 8284e583388SKishon Vijay Abraham I interrupts = <GIC_SPI 330 IRQ_TYPE_EDGE_RISING>; 8294e583388SKishon Vijay Abraham I device_type = "pci"; 830edb96779SKishon Vijay Abraham I ti,syscon-pcie-ctrl = <&scm_conf 0x4074>; 8314e583388SKishon Vijay Abraham I max-link-speed = <3>; 8324e583388SKishon Vijay Abraham I num-lanes = <2>; 8334e583388SKishon Vijay Abraham I power-domains = <&k3_pds 240 TI_SCI_PD_EXCLUSIVE>; 8344e583388SKishon Vijay Abraham I clocks = <&k3_clks 240 1>; 8354e583388SKishon Vijay Abraham I clock-names = "fck"; 8364e583388SKishon Vijay Abraham I #address-cells = <3>; 8374e583388SKishon Vijay Abraham I #size-cells = <2>; 8385f466335SKishon Vijay Abraham I bus-range = <0x0 0xff>; 8394e583388SKishon Vijay Abraham I vendor-id = <0x104c>; 8404e583388SKishon Vijay Abraham I device-id = <0xb00d>; 8414e583388SKishon Vijay Abraham I msi-map = <0x0 &gic_its 0x10000 0x10000>; 8424e583388SKishon Vijay Abraham I dma-coherent; 8434e583388SKishon Vijay Abraham I ranges = <0x01000000 0x0 0x18001000 0x0 0x18001000 0x0 0x0010000>, 8444e583388SKishon Vijay Abraham I <0x02000000 0x0 0x18011000 0x0 0x18011000 0x0 0x7fef000>; 8454e583388SKishon Vijay Abraham I dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>; 846*731c6dedSAndrew Davis status = "disabled"; 8474e583388SKishon Vijay Abraham I }; 8484e583388SKishon Vijay Abraham I 8494e583388SKishon Vijay Abraham I pcie2_rc: pcie@2920000 { 8504e583388SKishon Vijay Abraham I compatible = "ti,j721e-pcie-host"; 8514e583388SKishon Vijay Abraham I reg = <0x00 0x02920000 0x00 0x1000>, 8524e583388SKishon Vijay Abraham I <0x00 0x02927000 0x00 0x400>, 8534e583388SKishon Vijay Abraham I <0x00 0x0e000000 0x00 0x00800000>, 8544e583388SKishon Vijay Abraham I <0x44 0x00000000 0x00 0x00001000>; 8554e583388SKishon Vijay Abraham I reg-names = "intd_cfg", "user_cfg", "reg", "cfg"; 8564e583388SKishon Vijay Abraham I interrupt-names = "link_state"; 8574e583388SKishon Vijay Abraham I interrupts = <GIC_SPI 342 IRQ_TYPE_EDGE_RISING>; 8584e583388SKishon Vijay Abraham I device_type = "pci"; 859edb96779SKishon Vijay Abraham I ti,syscon-pcie-ctrl = <&scm_conf 0x4078>; 8604e583388SKishon Vijay Abraham I max-link-speed = <3>; 8614e583388SKishon Vijay Abraham I num-lanes = <2>; 8624e583388SKishon Vijay Abraham I power-domains = <&k3_pds 241 TI_SCI_PD_EXCLUSIVE>; 8634e583388SKishon Vijay Abraham I clocks = <&k3_clks 241 1>; 8644e583388SKishon Vijay Abraham I clock-names = "fck"; 8654e583388SKishon Vijay Abraham I #address-cells = <3>; 8664e583388SKishon Vijay Abraham I #size-cells = <2>; 8675f466335SKishon Vijay Abraham I bus-range = <0x0 0xff>; 8684e583388SKishon Vijay Abraham I vendor-id = <0x104c>; 8694e583388SKishon Vijay Abraham I device-id = <0xb00d>; 8704e583388SKishon Vijay Abraham I msi-map = <0x0 &gic_its 0x20000 0x10000>; 8714e583388SKishon Vijay Abraham I dma-coherent; 8724e583388SKishon Vijay Abraham I ranges = <0x01000000 0x0 0x00001000 0x44 0x00001000 0x0 0x0010000>, 8734e583388SKishon Vijay Abraham I <0x02000000 0x0 0x00011000 0x44 0x00011000 0x0 0x7fef000>; 8744e583388SKishon Vijay Abraham I dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>; 875*731c6dedSAndrew Davis status = "disabled"; 8764e583388SKishon Vijay Abraham I }; 8774e583388SKishon Vijay Abraham I 8784e583388SKishon Vijay Abraham I pcie3_rc: pcie@2930000 { 8794e583388SKishon Vijay Abraham I compatible = "ti,j721e-pcie-host"; 8804e583388SKishon Vijay Abraham I reg = <0x00 0x02930000 0x00 0x1000>, 8814e583388SKishon Vijay Abraham I <0x00 0x02937000 0x00 0x400>, 8824e583388SKishon Vijay Abraham I <0x00 0x0e800000 0x00 0x00800000>, 8834e583388SKishon Vijay Abraham I <0x44 0x10000000 0x00 0x00001000>; 8844e583388SKishon Vijay Abraham I reg-names = "intd_cfg", "user_cfg", "reg", "cfg"; 8854e583388SKishon Vijay Abraham I interrupt-names = "link_state"; 8864e583388SKishon Vijay Abraham I interrupts = <GIC_SPI 354 IRQ_TYPE_EDGE_RISING>; 8874e583388SKishon Vijay Abraham I device_type = "pci"; 888edb96779SKishon Vijay Abraham I ti,syscon-pcie-ctrl = <&scm_conf 0x407c>; 8894e583388SKishon Vijay Abraham I max-link-speed = <3>; 8904e583388SKishon Vijay Abraham I num-lanes = <2>; 8914e583388SKishon Vijay Abraham I power-domains = <&k3_pds 242 TI_SCI_PD_EXCLUSIVE>; 8924e583388SKishon Vijay Abraham I clocks = <&k3_clks 242 1>; 8934e583388SKishon Vijay Abraham I clock-names = "fck"; 8944e583388SKishon Vijay Abraham I #address-cells = <3>; 8954e583388SKishon Vijay Abraham I #size-cells = <2>; 8965f466335SKishon Vijay Abraham I bus-range = <0x0 0xff>; 8974e583388SKishon Vijay Abraham I vendor-id = <0x104c>; 8984e583388SKishon Vijay Abraham I device-id = <0xb00d>; 8994e583388SKishon Vijay Abraham I msi-map = <0x0 &gic_its 0x30000 0x10000>; 9004e583388SKishon Vijay Abraham I dma-coherent; 9014e583388SKishon Vijay Abraham I ranges = <0x01000000 0x0 0x00001000 0x44 0x10001000 0x0 0x0010000>, 9024e583388SKishon Vijay Abraham I <0x02000000 0x0 0x00011000 0x44 0x10011000 0x0 0x7fef000>; 9034e583388SKishon Vijay Abraham I dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>; 904*731c6dedSAndrew Davis status = "disabled"; 9054e583388SKishon Vijay Abraham I }; 9064e583388SKishon Vijay Abraham I 90792c996f4STomi Valkeinen serdes_wiz4: wiz@5050000 { 90892c996f4STomi Valkeinen compatible = "ti,am64-wiz-10g"; 90992c996f4STomi Valkeinen #address-cells = <1>; 91092c996f4STomi Valkeinen #size-cells = <1>; 91192c996f4STomi Valkeinen power-domains = <&k3_pds 297 TI_SCI_PD_EXCLUSIVE>; 91292c996f4STomi Valkeinen clocks = <&k3_clks 297 1>, <&k3_clks 297 9>, <&cmn_refclk>; 91392c996f4STomi Valkeinen clock-names = "fck", "core_ref_clk", "ext_ref_clk"; 91492c996f4STomi Valkeinen assigned-clocks = <&k3_clks 297 9>; 91592c996f4STomi Valkeinen assigned-clock-parents = <&k3_clks 297 10>; 91692c996f4STomi Valkeinen assigned-clock-rates = <19200000>; 91792c996f4STomi Valkeinen num-lanes = <4>; 91892c996f4STomi Valkeinen #reset-cells = <1>; 91992c996f4STomi Valkeinen #clock-cells = <1>; 92092c996f4STomi Valkeinen ranges = <0x05050000 0x00 0x05050000 0x010000>, 92192c996f4STomi Valkeinen <0x0a030a00 0x00 0x0a030a00 0x40>; 92292c996f4STomi Valkeinen 92392c996f4STomi Valkeinen serdes4: serdes@5050000 { 92492c996f4STomi Valkeinen /* 92592c996f4STomi Valkeinen * Note: we also map DPTX PHY registers as the Torrent 92692c996f4STomi Valkeinen * needs to manage those. 92792c996f4STomi Valkeinen */ 92892c996f4STomi Valkeinen compatible = "ti,j721e-serdes-10g"; 92992c996f4STomi Valkeinen reg = <0x05050000 0x010000>, 93092c996f4STomi Valkeinen <0x0a030a00 0x40>; /* DPTX PHY */ 93192c996f4STomi Valkeinen reg-names = "torrent_phy", "dptx_phy"; 93292c996f4STomi Valkeinen 93392c996f4STomi Valkeinen resets = <&serdes_wiz4 0>; 93492c996f4STomi Valkeinen reset-names = "torrent_reset"; 93592c996f4STomi Valkeinen clocks = <&serdes_wiz4 TI_WIZ_PLL0_REFCLK>; 93692c996f4STomi Valkeinen clock-names = "refclk"; 93792c996f4STomi Valkeinen assigned-clocks = <&serdes_wiz4 TI_WIZ_PLL0_REFCLK>, 93892c996f4STomi Valkeinen <&serdes_wiz4 TI_WIZ_PLL1_REFCLK>, 93992c996f4STomi Valkeinen <&serdes_wiz4 TI_WIZ_REFCLK_DIG>; 94092c996f4STomi Valkeinen assigned-clock-parents = <&k3_clks 297 9>, 94192c996f4STomi Valkeinen <&k3_clks 297 9>, 94292c996f4STomi Valkeinen <&k3_clks 297 9>; 94392c996f4STomi Valkeinen #address-cells = <1>; 94492c996f4STomi Valkeinen #size-cells = <0>; 94592c996f4STomi Valkeinen }; 94692c996f4STomi Valkeinen }; 94792c996f4STomi Valkeinen 9482d87061eSNishanth Menon main_uart0: serial@2800000 { 9492d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 9502d87061eSNishanth Menon reg = <0x00 0x02800000 0x00 0x100>; 9512d87061eSNishanth Menon interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>; 9522d87061eSNishanth Menon clock-frequency = <48000000>; 9532d87061eSNishanth Menon current-speed = <115200>; 954bf146a1aSLokesh Vutla power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>; 9552d87061eSNishanth Menon clocks = <&k3_clks 146 0>; 9562d87061eSNishanth Menon clock-names = "fclk"; 957fe17e20fSAndrew Davis status = "disabled"; 9582d87061eSNishanth Menon }; 9592d87061eSNishanth Menon 9602d87061eSNishanth Menon main_uart1: serial@2810000 { 9612d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 9622d87061eSNishanth Menon reg = <0x00 0x02810000 0x00 0x100>; 9632d87061eSNishanth Menon interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>; 9642d87061eSNishanth Menon clock-frequency = <48000000>; 9652d87061eSNishanth Menon current-speed = <115200>; 966bf146a1aSLokesh Vutla power-domains = <&k3_pds 278 TI_SCI_PD_EXCLUSIVE>; 9672d87061eSNishanth Menon clocks = <&k3_clks 278 0>; 9682d87061eSNishanth Menon clock-names = "fclk"; 969fe17e20fSAndrew Davis status = "disabled"; 9702d87061eSNishanth Menon }; 9712d87061eSNishanth Menon 9722d87061eSNishanth Menon main_uart2: serial@2820000 { 9732d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 9742d87061eSNishanth Menon reg = <0x00 0x02820000 0x00 0x100>; 9752d87061eSNishanth Menon interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>; 9762d87061eSNishanth Menon clock-frequency = <48000000>; 9772d87061eSNishanth Menon current-speed = <115200>; 978bf146a1aSLokesh Vutla power-domains = <&k3_pds 279 TI_SCI_PD_EXCLUSIVE>; 9792d87061eSNishanth Menon clocks = <&k3_clks 279 0>; 9802d87061eSNishanth Menon clock-names = "fclk"; 981fe17e20fSAndrew Davis status = "disabled"; 9822d87061eSNishanth Menon }; 9832d87061eSNishanth Menon 9842d87061eSNishanth Menon main_uart3: serial@2830000 { 9852d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 9862d87061eSNishanth Menon reg = <0x00 0x02830000 0x00 0x100>; 9872d87061eSNishanth Menon interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>; 9882d87061eSNishanth Menon clock-frequency = <48000000>; 9892d87061eSNishanth Menon current-speed = <115200>; 990bf146a1aSLokesh Vutla power-domains = <&k3_pds 280 TI_SCI_PD_EXCLUSIVE>; 9912d87061eSNishanth Menon clocks = <&k3_clks 280 0>; 9922d87061eSNishanth Menon clock-names = "fclk"; 993fe17e20fSAndrew Davis status = "disabled"; 9942d87061eSNishanth Menon }; 9952d87061eSNishanth Menon 9962d87061eSNishanth Menon main_uart4: serial@2840000 { 9972d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 9982d87061eSNishanth Menon reg = <0x00 0x02840000 0x00 0x100>; 9992d87061eSNishanth Menon interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>; 10002d87061eSNishanth Menon clock-frequency = <48000000>; 10012d87061eSNishanth Menon current-speed = <115200>; 1002bf146a1aSLokesh Vutla power-domains = <&k3_pds 281 TI_SCI_PD_EXCLUSIVE>; 10032d87061eSNishanth Menon clocks = <&k3_clks 281 0>; 10042d87061eSNishanth Menon clock-names = "fclk"; 1005fe17e20fSAndrew Davis status = "disabled"; 10062d87061eSNishanth Menon }; 10072d87061eSNishanth Menon 10082d87061eSNishanth Menon main_uart5: serial@2850000 { 10092d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 10102d87061eSNishanth Menon reg = <0x00 0x02850000 0x00 0x100>; 10112d87061eSNishanth Menon interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 10122d87061eSNishanth Menon clock-frequency = <48000000>; 10132d87061eSNishanth Menon current-speed = <115200>; 1014bf146a1aSLokesh Vutla power-domains = <&k3_pds 282 TI_SCI_PD_EXCLUSIVE>; 10152d87061eSNishanth Menon clocks = <&k3_clks 282 0>; 10162d87061eSNishanth Menon clock-names = "fclk"; 1017fe17e20fSAndrew Davis status = "disabled"; 10182d87061eSNishanth Menon }; 10192d87061eSNishanth Menon 10202d87061eSNishanth Menon main_uart6: serial@2860000 { 10212d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 10222d87061eSNishanth Menon reg = <0x00 0x02860000 0x00 0x100>; 10232d87061eSNishanth Menon interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>; 10242d87061eSNishanth Menon clock-frequency = <48000000>; 10252d87061eSNishanth Menon current-speed = <115200>; 1026bf146a1aSLokesh Vutla power-domains = <&k3_pds 283 TI_SCI_PD_EXCLUSIVE>; 10272d87061eSNishanth Menon clocks = <&k3_clks 283 0>; 10282d87061eSNishanth Menon clock-names = "fclk"; 1029fe17e20fSAndrew Davis status = "disabled"; 10302d87061eSNishanth Menon }; 10312d87061eSNishanth Menon 10322d87061eSNishanth Menon main_uart7: serial@2870000 { 10332d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 10342d87061eSNishanth Menon reg = <0x00 0x02870000 0x00 0x100>; 10352d87061eSNishanth Menon interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>; 10362d87061eSNishanth Menon clock-frequency = <48000000>; 10372d87061eSNishanth Menon current-speed = <115200>; 1038bf146a1aSLokesh Vutla power-domains = <&k3_pds 284 TI_SCI_PD_EXCLUSIVE>; 10392d87061eSNishanth Menon clocks = <&k3_clks 284 0>; 10402d87061eSNishanth Menon clock-names = "fclk"; 1041fe17e20fSAndrew Davis status = "disabled"; 10422d87061eSNishanth Menon }; 10432d87061eSNishanth Menon 10442d87061eSNishanth Menon main_uart8: serial@2880000 { 10452d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 10462d87061eSNishanth Menon reg = <0x00 0x02880000 0x00 0x100>; 10472d87061eSNishanth Menon interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>; 10482d87061eSNishanth Menon clock-frequency = <48000000>; 10492d87061eSNishanth Menon current-speed = <115200>; 1050bf146a1aSLokesh Vutla power-domains = <&k3_pds 285 TI_SCI_PD_EXCLUSIVE>; 10512d87061eSNishanth Menon clocks = <&k3_clks 285 0>; 10522d87061eSNishanth Menon clock-names = "fclk"; 1053fe17e20fSAndrew Davis status = "disabled"; 10542d87061eSNishanth Menon }; 10552d87061eSNishanth Menon 10562d87061eSNishanth Menon main_uart9: serial@2890000 { 10572d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 10582d87061eSNishanth Menon reg = <0x00 0x02890000 0x00 0x100>; 10592d87061eSNishanth Menon interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>; 10602d87061eSNishanth Menon clock-frequency = <48000000>; 10612d87061eSNishanth Menon current-speed = <115200>; 1062bf146a1aSLokesh Vutla power-domains = <&k3_pds 286 TI_SCI_PD_EXCLUSIVE>; 10632d87061eSNishanth Menon clocks = <&k3_clks 286 0>; 10642d87061eSNishanth Menon clock-names = "fclk"; 1065fe17e20fSAndrew Davis status = "disabled"; 10662d87061eSNishanth Menon }; 1067248f3eaeSLokesh Vutla 1068248f3eaeSLokesh Vutla main_gpio0: gpio@600000 { 1069248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1070248f3eaeSLokesh Vutla reg = <0x0 0x00600000 0x0 0x100>; 1071248f3eaeSLokesh Vutla gpio-controller; 1072248f3eaeSLokesh Vutla #gpio-cells = <2>; 1073248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 10748d523f09SLokesh Vutla interrupts = <256>, <257>, <258>, <259>, 10758d523f09SLokesh Vutla <260>, <261>, <262>, <263>; 1076248f3eaeSLokesh Vutla interrupt-controller; 1077248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1078248f3eaeSLokesh Vutla ti,ngpio = <128>; 1079248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1080248f3eaeSLokesh Vutla power-domains = <&k3_pds 105 TI_SCI_PD_EXCLUSIVE>; 1081248f3eaeSLokesh Vutla clocks = <&k3_clks 105 0>; 1082248f3eaeSLokesh Vutla clock-names = "gpio"; 1083248f3eaeSLokesh Vutla }; 1084248f3eaeSLokesh Vutla 1085248f3eaeSLokesh Vutla main_gpio1: gpio@601000 { 1086248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1087248f3eaeSLokesh Vutla reg = <0x0 0x00601000 0x0 0x100>; 1088248f3eaeSLokesh Vutla gpio-controller; 1089248f3eaeSLokesh Vutla #gpio-cells = <2>; 1090248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 10918d523f09SLokesh Vutla interrupts = <288>, <289>, <290>; 1092248f3eaeSLokesh Vutla interrupt-controller; 1093248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1094248f3eaeSLokesh Vutla ti,ngpio = <36>; 1095248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1096248f3eaeSLokesh Vutla power-domains = <&k3_pds 106 TI_SCI_PD_EXCLUSIVE>; 1097248f3eaeSLokesh Vutla clocks = <&k3_clks 106 0>; 1098248f3eaeSLokesh Vutla clock-names = "gpio"; 1099248f3eaeSLokesh Vutla }; 1100248f3eaeSLokesh Vutla 1101248f3eaeSLokesh Vutla main_gpio2: gpio@610000 { 1102248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1103248f3eaeSLokesh Vutla reg = <0x0 0x00610000 0x0 0x100>; 1104248f3eaeSLokesh Vutla gpio-controller; 1105248f3eaeSLokesh Vutla #gpio-cells = <2>; 1106248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 11078d523f09SLokesh Vutla interrupts = <264>, <265>, <266>, <267>, 11088d523f09SLokesh Vutla <268>, <269>, <270>, <271>; 1109248f3eaeSLokesh Vutla interrupt-controller; 1110248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1111248f3eaeSLokesh Vutla ti,ngpio = <128>; 1112248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1113248f3eaeSLokesh Vutla power-domains = <&k3_pds 107 TI_SCI_PD_EXCLUSIVE>; 1114248f3eaeSLokesh Vutla clocks = <&k3_clks 107 0>; 1115248f3eaeSLokesh Vutla clock-names = "gpio"; 1116248f3eaeSLokesh Vutla }; 1117248f3eaeSLokesh Vutla 1118248f3eaeSLokesh Vutla main_gpio3: gpio@611000 { 1119248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1120248f3eaeSLokesh Vutla reg = <0x0 0x00611000 0x0 0x100>; 1121248f3eaeSLokesh Vutla gpio-controller; 1122248f3eaeSLokesh Vutla #gpio-cells = <2>; 1123248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 11248d523f09SLokesh Vutla interrupts = <292>, <293>, <294>; 1125248f3eaeSLokesh Vutla interrupt-controller; 1126248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1127248f3eaeSLokesh Vutla ti,ngpio = <36>; 1128248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1129248f3eaeSLokesh Vutla power-domains = <&k3_pds 108 TI_SCI_PD_EXCLUSIVE>; 1130248f3eaeSLokesh Vutla clocks = <&k3_clks 108 0>; 1131248f3eaeSLokesh Vutla clock-names = "gpio"; 1132248f3eaeSLokesh Vutla }; 1133248f3eaeSLokesh Vutla 1134248f3eaeSLokesh Vutla main_gpio4: gpio@620000 { 1135248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1136248f3eaeSLokesh Vutla reg = <0x0 0x00620000 0x0 0x100>; 1137248f3eaeSLokesh Vutla gpio-controller; 1138248f3eaeSLokesh Vutla #gpio-cells = <2>; 1139248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 11408d523f09SLokesh Vutla interrupts = <272>, <273>, <274>, <275>, 11418d523f09SLokesh Vutla <276>, <277>, <278>, <279>; 1142248f3eaeSLokesh Vutla interrupt-controller; 1143248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1144248f3eaeSLokesh Vutla ti,ngpio = <128>; 1145248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1146248f3eaeSLokesh Vutla power-domains = <&k3_pds 109 TI_SCI_PD_EXCLUSIVE>; 1147248f3eaeSLokesh Vutla clocks = <&k3_clks 109 0>; 1148248f3eaeSLokesh Vutla clock-names = "gpio"; 1149248f3eaeSLokesh Vutla }; 1150248f3eaeSLokesh Vutla 1151248f3eaeSLokesh Vutla main_gpio5: gpio@621000 { 1152248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1153248f3eaeSLokesh Vutla reg = <0x0 0x00621000 0x0 0x100>; 1154248f3eaeSLokesh Vutla gpio-controller; 1155248f3eaeSLokesh Vutla #gpio-cells = <2>; 1156248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 11578d523f09SLokesh Vutla interrupts = <296>, <297>, <298>; 1158248f3eaeSLokesh Vutla interrupt-controller; 1159248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1160248f3eaeSLokesh Vutla ti,ngpio = <36>; 1161248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1162248f3eaeSLokesh Vutla power-domains = <&k3_pds 110 TI_SCI_PD_EXCLUSIVE>; 1163248f3eaeSLokesh Vutla clocks = <&k3_clks 110 0>; 1164248f3eaeSLokesh Vutla clock-names = "gpio"; 1165248f3eaeSLokesh Vutla }; 1166248f3eaeSLokesh Vutla 1167248f3eaeSLokesh Vutla main_gpio6: gpio@630000 { 1168248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1169248f3eaeSLokesh Vutla reg = <0x0 0x00630000 0x0 0x100>; 1170248f3eaeSLokesh Vutla gpio-controller; 1171248f3eaeSLokesh Vutla #gpio-cells = <2>; 1172248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 11738d523f09SLokesh Vutla interrupts = <280>, <281>, <282>, <283>, 11748d523f09SLokesh Vutla <284>, <285>, <286>, <287>; 1175248f3eaeSLokesh Vutla interrupt-controller; 1176248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1177248f3eaeSLokesh Vutla ti,ngpio = <128>; 1178248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1179248f3eaeSLokesh Vutla power-domains = <&k3_pds 111 TI_SCI_PD_EXCLUSIVE>; 1180248f3eaeSLokesh Vutla clocks = <&k3_clks 111 0>; 1181248f3eaeSLokesh Vutla clock-names = "gpio"; 1182248f3eaeSLokesh Vutla }; 1183248f3eaeSLokesh Vutla 1184248f3eaeSLokesh Vutla main_gpio7: gpio@631000 { 1185248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1186248f3eaeSLokesh Vutla reg = <0x0 0x00631000 0x0 0x100>; 1187248f3eaeSLokesh Vutla gpio-controller; 1188248f3eaeSLokesh Vutla #gpio-cells = <2>; 1189248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 11908d523f09SLokesh Vutla interrupts = <300>, <301>, <302>; 1191248f3eaeSLokesh Vutla interrupt-controller; 1192248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1193248f3eaeSLokesh Vutla ti,ngpio = <36>; 1194248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1195248f3eaeSLokesh Vutla power-domains = <&k3_pds 112 TI_SCI_PD_EXCLUSIVE>; 1196248f3eaeSLokesh Vutla clocks = <&k3_clks 112 0>; 1197248f3eaeSLokesh Vutla clock-names = "gpio"; 1198248f3eaeSLokesh Vutla }; 1199e6dc10f2SFaiz Abbas 12000cf73209SGrygorii Strashko main_sdhci0: mmc@4f80000 { 1201e6dc10f2SFaiz Abbas compatible = "ti,j721e-sdhci-8bit"; 1202e6dc10f2SFaiz Abbas reg = <0x0 0x4f80000 0x0 0x1000>, <0x0 0x4f88000 0x0 0x400>; 1203e6dc10f2SFaiz Abbas interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 1204e6dc10f2SFaiz Abbas power-domains = <&k3_pds 91 TI_SCI_PD_EXCLUSIVE>; 12050cf73209SGrygorii Strashko clock-names = "clk_ahb", "clk_xin"; 12060cf73209SGrygorii Strashko clocks = <&k3_clks 91 0>, <&k3_clks 91 1>; 1207e6dc10f2SFaiz Abbas assigned-clocks = <&k3_clks 91 1>; 1208e6dc10f2SFaiz Abbas assigned-clock-parents = <&k3_clks 91 2>; 1209e6dc10f2SFaiz Abbas bus-width = <8>; 1210eb8f6194SAswath Govindraju mmc-hs200-1_8v; 1211e6dc10f2SFaiz Abbas mmc-ddr-1_8v; 1212af398252SBhavya Kapoor ti,otap-del-sel-legacy = <0x0>; 1213af398252SBhavya Kapoor ti,otap-del-sel-mmc-hs = <0x0>; 121409ff4e90SFaiz Abbas ti,otap-del-sel-ddr52 = <0x5>; 121509ff4e90SFaiz Abbas ti,otap-del-sel-hs200 = <0x6>; 121609ff4e90SFaiz Abbas ti,otap-del-sel-hs400 = <0x0>; 1217eb8f6194SAswath Govindraju ti,itap-del-sel-legacy = <0x10>; 1218eb8f6194SAswath Govindraju ti,itap-del-sel-mmc-hs = <0xa>; 1219eb8f6194SAswath Govindraju ti,itap-del-sel-ddr52 = <0x3>; 1220e6dc10f2SFaiz Abbas ti,trm-icp = <0x8>; 1221e6dc10f2SFaiz Abbas dma-coherent; 1222e6dc10f2SFaiz Abbas }; 1223e6dc10f2SFaiz Abbas 12240cf73209SGrygorii Strashko main_sdhci1: mmc@4fb0000 { 1225e6dc10f2SFaiz Abbas compatible = "ti,j721e-sdhci-4bit"; 1226e6dc10f2SFaiz Abbas reg = <0x0 0x04fb0000 0x0 0x1000>, <0x0 0x4fb8000 0x0 0x400>; 1227e6dc10f2SFaiz Abbas interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1228e6dc10f2SFaiz Abbas power-domains = <&k3_pds 92 TI_SCI_PD_EXCLUSIVE>; 12290cf73209SGrygorii Strashko clock-names = "clk_ahb", "clk_xin"; 12300cf73209SGrygorii Strashko clocks = <&k3_clks 92 5>, <&k3_clks 92 0>; 1231e6dc10f2SFaiz Abbas assigned-clocks = <&k3_clks 92 0>; 1232e6dc10f2SFaiz Abbas assigned-clock-parents = <&k3_clks 92 1>; 123309ff4e90SFaiz Abbas ti,otap-del-sel-legacy = <0x0>; 1234af398252SBhavya Kapoor ti,otap-del-sel-sd-hs = <0x0>; 123509ff4e90SFaiz Abbas ti,otap-del-sel-sdr12 = <0xf>; 123609ff4e90SFaiz Abbas ti,otap-del-sel-sdr25 = <0xf>; 123709ff4e90SFaiz Abbas ti,otap-del-sel-sdr50 = <0xc>; 123809ff4e90SFaiz Abbas ti,otap-del-sel-ddr50 = <0xc>; 1239af398252SBhavya Kapoor ti,otap-del-sel-sdr104 = <0x5>; 1240eb8f6194SAswath Govindraju ti,itap-del-sel-legacy = <0x0>; 1241eb8f6194SAswath Govindraju ti,itap-del-sel-sd-hs = <0x0>; 1242eb8f6194SAswath Govindraju ti,itap-del-sel-sdr12 = <0x0>; 1243eb8f6194SAswath Govindraju ti,itap-del-sel-sdr25 = <0x0>; 1244eb8f6194SAswath Govindraju ti,itap-del-sel-ddr50 = <0x2>; 1245e6dc10f2SFaiz Abbas ti,trm-icp = <0x8>; 1246e6dc10f2SFaiz Abbas ti,clkbuf-sel = <0x7>; 1247e6dc10f2SFaiz Abbas dma-coherent; 1248eb8f6194SAswath Govindraju sdhci-caps-mask = <0x2 0x0>; 1249e6dc10f2SFaiz Abbas }; 1250e6dc10f2SFaiz Abbas 12510cf73209SGrygorii Strashko main_sdhci2: mmc@4f98000 { 1252e6dc10f2SFaiz Abbas compatible = "ti,j721e-sdhci-4bit"; 1253e6dc10f2SFaiz Abbas reg = <0x0 0x4f98000 0x0 0x1000>, <0x0 0x4f90000 0x0 0x400>; 1254e6dc10f2SFaiz Abbas interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1255e6dc10f2SFaiz Abbas power-domains = <&k3_pds 93 TI_SCI_PD_EXCLUSIVE>; 12560cf73209SGrygorii Strashko clock-names = "clk_ahb", "clk_xin"; 12570cf73209SGrygorii Strashko clocks = <&k3_clks 93 5>, <&k3_clks 93 0>; 1258e6dc10f2SFaiz Abbas assigned-clocks = <&k3_clks 93 0>; 1259e6dc10f2SFaiz Abbas assigned-clock-parents = <&k3_clks 93 1>; 126009ff4e90SFaiz Abbas ti,otap-del-sel-legacy = <0x0>; 1261af398252SBhavya Kapoor ti,otap-del-sel-sd-hs = <0x0>; 126209ff4e90SFaiz Abbas ti,otap-del-sel-sdr12 = <0xf>; 126309ff4e90SFaiz Abbas ti,otap-del-sel-sdr25 = <0xf>; 126409ff4e90SFaiz Abbas ti,otap-del-sel-sdr50 = <0xc>; 126509ff4e90SFaiz Abbas ti,otap-del-sel-ddr50 = <0xc>; 1266af398252SBhavya Kapoor ti,otap-del-sel-sdr104 = <0x5>; 1267eb8f6194SAswath Govindraju ti,itap-del-sel-legacy = <0x0>; 1268eb8f6194SAswath Govindraju ti,itap-del-sel-sd-hs = <0x0>; 1269eb8f6194SAswath Govindraju ti,itap-del-sel-sdr12 = <0x0>; 1270eb8f6194SAswath Govindraju ti,itap-del-sel-sdr25 = <0x0>; 1271eb8f6194SAswath Govindraju ti,itap-del-sel-ddr50 = <0x2>; 1272e6dc10f2SFaiz Abbas ti,trm-icp = <0x8>; 1273e6dc10f2SFaiz Abbas ti,clkbuf-sel = <0x7>; 1274e6dc10f2SFaiz Abbas dma-coherent; 1275eb8f6194SAswath Govindraju sdhci-caps-mask = <0x2 0x0>; 1276e6dc10f2SFaiz Abbas }; 1277451555c8SRoger Quadros 1278e5c956c4SNishanth Menon usbss0: cdns-usb@4104000 { 1279451555c8SRoger Quadros compatible = "ti,j721e-usb"; 1280451555c8SRoger Quadros reg = <0x00 0x4104000 0x00 0x100>; 1281451555c8SRoger Quadros dma-coherent; 1282451555c8SRoger Quadros power-domains = <&k3_pds 288 TI_SCI_PD_EXCLUSIVE>; 1283451555c8SRoger Quadros clocks = <&k3_clks 288 15>, <&k3_clks 288 3>; 1284451555c8SRoger Quadros clock-names = "ref", "lpm"; 1285451555c8SRoger Quadros assigned-clocks = <&k3_clks 288 15>; /* USB2_REFCLK */ 1286451555c8SRoger Quadros assigned-clock-parents = <&k3_clks 288 16>; /* HFOSC0 */ 1287451555c8SRoger Quadros #address-cells = <2>; 1288451555c8SRoger Quadros #size-cells = <2>; 1289451555c8SRoger Quadros ranges; 1290451555c8SRoger Quadros 1291451555c8SRoger Quadros usb0: usb@6000000 { 1292451555c8SRoger Quadros compatible = "cdns,usb3"; 1293451555c8SRoger Quadros reg = <0x00 0x6000000 0x00 0x10000>, 1294451555c8SRoger Quadros <0x00 0x6010000 0x00 0x10000>, 1295451555c8SRoger Quadros <0x00 0x6020000 0x00 0x10000>; 1296451555c8SRoger Quadros reg-names = "otg", "xhci", "dev"; 1297451555c8SRoger Quadros interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */ 1298451555c8SRoger Quadros <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, /* irq.6 */ 1299451555c8SRoger Quadros <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; /* otgirq.0 */ 1300451555c8SRoger Quadros interrupt-names = "host", 1301451555c8SRoger Quadros "peripheral", 1302451555c8SRoger Quadros "otg"; 1303451555c8SRoger Quadros maximum-speed = "super-speed"; 1304451555c8SRoger Quadros dr_mode = "otg"; 1305451555c8SRoger Quadros }; 1306451555c8SRoger Quadros }; 1307451555c8SRoger Quadros 1308e5c956c4SNishanth Menon usbss1: cdns-usb@4114000 { 1309451555c8SRoger Quadros compatible = "ti,j721e-usb"; 1310451555c8SRoger Quadros reg = <0x00 0x4114000 0x00 0x100>; 1311451555c8SRoger Quadros dma-coherent; 1312451555c8SRoger Quadros power-domains = <&k3_pds 289 TI_SCI_PD_EXCLUSIVE>; 1313451555c8SRoger Quadros clocks = <&k3_clks 289 15>, <&k3_clks 289 3>; 1314451555c8SRoger Quadros clock-names = "ref", "lpm"; 1315451555c8SRoger Quadros assigned-clocks = <&k3_clks 289 15>; /* USB2_REFCLK */ 1316451555c8SRoger Quadros assigned-clock-parents = <&k3_clks 289 16>; /* HFOSC0 */ 1317451555c8SRoger Quadros #address-cells = <2>; 1318451555c8SRoger Quadros #size-cells = <2>; 1319451555c8SRoger Quadros ranges; 1320451555c8SRoger Quadros 1321451555c8SRoger Quadros usb1: usb@6400000 { 1322451555c8SRoger Quadros compatible = "cdns,usb3"; 1323451555c8SRoger Quadros reg = <0x00 0x6400000 0x00 0x10000>, 1324451555c8SRoger Quadros <0x00 0x6410000 0x00 0x10000>, 1325451555c8SRoger Quadros <0x00 0x6420000 0x00 0x10000>; 1326451555c8SRoger Quadros reg-names = "otg", "xhci", "dev"; 1327451555c8SRoger Quadros interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */ 1328451555c8SRoger Quadros <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, /* irq.6 */ 1329451555c8SRoger Quadros <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; /* otgirq.0 */ 1330451555c8SRoger Quadros interrupt-names = "host", 1331451555c8SRoger Quadros "peripheral", 1332451555c8SRoger Quadros "otg"; 1333451555c8SRoger Quadros maximum-speed = "super-speed"; 1334451555c8SRoger Quadros dr_mode = "otg"; 1335451555c8SRoger Quadros }; 1336451555c8SRoger Quadros }; 1337cb27354bSVignesh Raghavendra 1338cb27354bSVignesh Raghavendra main_i2c0: i2c@2000000 { 1339cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1340cb27354bSVignesh Raghavendra reg = <0x0 0x2000000 0x0 0x100>; 1341cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>; 1342cb27354bSVignesh Raghavendra #address-cells = <1>; 1343cb27354bSVignesh Raghavendra #size-cells = <0>; 1344cb27354bSVignesh Raghavendra clock-names = "fck"; 1345cb27354bSVignesh Raghavendra clocks = <&k3_clks 187 0>; 1346cb27354bSVignesh Raghavendra power-domains = <&k3_pds 187 TI_SCI_PD_SHARED>; 1347282c4ad3SAndrew Davis status = "disabled"; 1348cb27354bSVignesh Raghavendra }; 1349cb27354bSVignesh Raghavendra 1350cb27354bSVignesh Raghavendra main_i2c1: i2c@2010000 { 1351cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1352cb27354bSVignesh Raghavendra reg = <0x0 0x2010000 0x0 0x100>; 1353cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>; 1354cb27354bSVignesh Raghavendra #address-cells = <1>; 1355cb27354bSVignesh Raghavendra #size-cells = <0>; 1356cb27354bSVignesh Raghavendra clock-names = "fck"; 1357cb27354bSVignesh Raghavendra clocks = <&k3_clks 188 0>; 1358cb27354bSVignesh Raghavendra power-domains = <&k3_pds 188 TI_SCI_PD_EXCLUSIVE>; 1359282c4ad3SAndrew Davis status = "disabled"; 1360cb27354bSVignesh Raghavendra }; 1361cb27354bSVignesh Raghavendra 1362cb27354bSVignesh Raghavendra main_i2c2: i2c@2020000 { 1363cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1364cb27354bSVignesh Raghavendra reg = <0x0 0x2020000 0x0 0x100>; 1365cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>; 1366cb27354bSVignesh Raghavendra #address-cells = <1>; 1367cb27354bSVignesh Raghavendra #size-cells = <0>; 1368cb27354bSVignesh Raghavendra clock-names = "fck"; 1369cb27354bSVignesh Raghavendra clocks = <&k3_clks 189 0>; 1370cb27354bSVignesh Raghavendra power-domains = <&k3_pds 189 TI_SCI_PD_EXCLUSIVE>; 1371282c4ad3SAndrew Davis status = "disabled"; 1372cb27354bSVignesh Raghavendra }; 1373cb27354bSVignesh Raghavendra 1374cb27354bSVignesh Raghavendra main_i2c3: i2c@2030000 { 1375cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1376cb27354bSVignesh Raghavendra reg = <0x0 0x2030000 0x0 0x100>; 1377cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>; 1378cb27354bSVignesh Raghavendra #address-cells = <1>; 1379cb27354bSVignesh Raghavendra #size-cells = <0>; 1380cb27354bSVignesh Raghavendra clock-names = "fck"; 1381cb27354bSVignesh Raghavendra clocks = <&k3_clks 190 0>; 1382cb27354bSVignesh Raghavendra power-domains = <&k3_pds 190 TI_SCI_PD_EXCLUSIVE>; 1383282c4ad3SAndrew Davis status = "disabled"; 1384cb27354bSVignesh Raghavendra }; 1385cb27354bSVignesh Raghavendra 1386cb27354bSVignesh Raghavendra main_i2c4: i2c@2040000 { 1387cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1388cb27354bSVignesh Raghavendra reg = <0x0 0x2040000 0x0 0x100>; 1389cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>; 1390cb27354bSVignesh Raghavendra #address-cells = <1>; 1391cb27354bSVignesh Raghavendra #size-cells = <0>; 1392cb27354bSVignesh Raghavendra clock-names = "fck"; 1393cb27354bSVignesh Raghavendra clocks = <&k3_clks 191 0>; 1394cb27354bSVignesh Raghavendra power-domains = <&k3_pds 191 TI_SCI_PD_EXCLUSIVE>; 1395282c4ad3SAndrew Davis status = "disabled"; 1396cb27354bSVignesh Raghavendra }; 1397cb27354bSVignesh Raghavendra 1398cb27354bSVignesh Raghavendra main_i2c5: i2c@2050000 { 1399cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1400cb27354bSVignesh Raghavendra reg = <0x0 0x2050000 0x0 0x100>; 1401cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>; 1402cb27354bSVignesh Raghavendra #address-cells = <1>; 1403cb27354bSVignesh Raghavendra #size-cells = <0>; 1404cb27354bSVignesh Raghavendra clock-names = "fck"; 1405cb27354bSVignesh Raghavendra clocks = <&k3_clks 192 0>; 1406cb27354bSVignesh Raghavendra power-domains = <&k3_pds 192 TI_SCI_PD_EXCLUSIVE>; 1407282c4ad3SAndrew Davis status = "disabled"; 1408cb27354bSVignesh Raghavendra }; 1409cb27354bSVignesh Raghavendra 1410cb27354bSVignesh Raghavendra main_i2c6: i2c@2060000 { 1411cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1412cb27354bSVignesh Raghavendra reg = <0x0 0x2060000 0x0 0x100>; 1413cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>; 1414cb27354bSVignesh Raghavendra #address-cells = <1>; 1415cb27354bSVignesh Raghavendra #size-cells = <0>; 1416cb27354bSVignesh Raghavendra clock-names = "fck"; 1417cb27354bSVignesh Raghavendra clocks = <&k3_clks 193 0>; 1418cb27354bSVignesh Raghavendra power-domains = <&k3_pds 193 TI_SCI_PD_EXCLUSIVE>; 1419282c4ad3SAndrew Davis status = "disabled"; 1420cb27354bSVignesh Raghavendra }; 1421cb27354bSVignesh Raghavendra 1422cb27354bSVignesh Raghavendra ufs_wrapper: ufs-wrapper@4e80000 { 1423cb27354bSVignesh Raghavendra compatible = "ti,j721e-ufs"; 1424cb27354bSVignesh Raghavendra reg = <0x0 0x4e80000 0x0 0x100>; 1425cb27354bSVignesh Raghavendra power-domains = <&k3_pds 277 TI_SCI_PD_EXCLUSIVE>; 1426cb27354bSVignesh Raghavendra clocks = <&k3_clks 277 1>; 1427cb27354bSVignesh Raghavendra assigned-clocks = <&k3_clks 277 1>; 1428cb27354bSVignesh Raghavendra assigned-clock-parents = <&k3_clks 277 4>; 1429cb27354bSVignesh Raghavendra ranges; 1430cb27354bSVignesh Raghavendra #address-cells = <2>; 1431cb27354bSVignesh Raghavendra #size-cells = <2>; 1432cb27354bSVignesh Raghavendra 1433cb27354bSVignesh Raghavendra ufs@4e84000 { 1434cb27354bSVignesh Raghavendra compatible = "cdns,ufshc-m31-16nm", "jedec,ufs-2.0"; 1435cb27354bSVignesh Raghavendra reg = <0x0 0x4e84000 0x0 0x10000>; 1436cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1437cb27354bSVignesh Raghavendra freq-table-hz = <250000000 250000000>, <19200000 19200000>, <19200000 19200000>; 1438cb27354bSVignesh Raghavendra clocks = <&k3_clks 277 0>, <&k3_clks 277 1>, <&k3_clks 277 1>; 1439cb27354bSVignesh Raghavendra clock-names = "core_clk", "phy_clk", "ref_clk"; 1440cb27354bSVignesh Raghavendra dma-coherent; 1441cb27354bSVignesh Raghavendra }; 1442cb27354bSVignesh Raghavendra }; 14431c4d3526SPeter Ujfalusi 144492c996f4STomi Valkeinen mhdp: dp-bridge@a000000 { 144592c996f4STomi Valkeinen compatible = "ti,j721e-mhdp8546"; 144692c996f4STomi Valkeinen /* 144792c996f4STomi Valkeinen * Note: we do not map DPTX PHY area, as that is handled by 144892c996f4STomi Valkeinen * the PHY driver. 144992c996f4STomi Valkeinen */ 145092c996f4STomi Valkeinen reg = <0x00 0x0a000000 0x00 0x030a00>, /* DSS_EDP0_V2A_CORE_VP_REGS_APB */ 145192c996f4STomi Valkeinen <0x00 0x04f40000 0x00 0x20>; /* DSS_EDP0_INTG_CFG_VP */ 145292c996f4STomi Valkeinen reg-names = "mhdptx", "j721e-intg"; 145392c996f4STomi Valkeinen 145492c996f4STomi Valkeinen clocks = <&k3_clks 151 36>; 145592c996f4STomi Valkeinen 145692c996f4STomi Valkeinen interrupt-parent = <&gic500>; 145792c996f4STomi Valkeinen interrupts = <GIC_SPI 614 IRQ_TYPE_LEVEL_HIGH>; 145892c996f4STomi Valkeinen 145992c996f4STomi Valkeinen power-domains = <&k3_pds 151 TI_SCI_PD_EXCLUSIVE>; 146092c996f4STomi Valkeinen 146192c996f4STomi Valkeinen dp0_ports: ports { 146292c996f4STomi Valkeinen #address-cells = <1>; 146392c996f4STomi Valkeinen #size-cells = <0>; 146492c996f4STomi Valkeinen 146592c996f4STomi Valkeinen port@0 { 146692c996f4STomi Valkeinen reg = <0>; 146792c996f4STomi Valkeinen }; 146892c996f4STomi Valkeinen 146992c996f4STomi Valkeinen port@4 { 147092c996f4STomi Valkeinen reg = <4>; 147192c996f4STomi Valkeinen }; 147292c996f4STomi Valkeinen }; 147392c996f4STomi Valkeinen }; 147492c996f4STomi Valkeinen 1475cfbf17e6SNishanth Menon dss: dss@4a00000 { 147676921f15STomi Valkeinen compatible = "ti,j721e-dss"; 147776921f15STomi Valkeinen reg = 147876921f15STomi Valkeinen <0x00 0x04a00000 0x00 0x10000>, /* common_m */ 147976921f15STomi Valkeinen <0x00 0x04a10000 0x00 0x10000>, /* common_s0*/ 148076921f15STomi Valkeinen <0x00 0x04b00000 0x00 0x10000>, /* common_s1*/ 148176921f15STomi Valkeinen <0x00 0x04b10000 0x00 0x10000>, /* common_s2*/ 148276921f15STomi Valkeinen 148376921f15STomi Valkeinen <0x00 0x04a20000 0x00 0x10000>, /* vidl1 */ 148476921f15STomi Valkeinen <0x00 0x04a30000 0x00 0x10000>, /* vidl2 */ 148576921f15STomi Valkeinen <0x00 0x04a50000 0x00 0x10000>, /* vid1 */ 148676921f15STomi Valkeinen <0x00 0x04a60000 0x00 0x10000>, /* vid2 */ 148776921f15STomi Valkeinen 148876921f15STomi Valkeinen <0x00 0x04a70000 0x00 0x10000>, /* ovr1 */ 148976921f15STomi Valkeinen <0x00 0x04a90000 0x00 0x10000>, /* ovr2 */ 149076921f15STomi Valkeinen <0x00 0x04ab0000 0x00 0x10000>, /* ovr3 */ 149176921f15STomi Valkeinen <0x00 0x04ad0000 0x00 0x10000>, /* ovr4 */ 149276921f15STomi Valkeinen 149376921f15STomi Valkeinen <0x00 0x04a80000 0x00 0x10000>, /* vp1 */ 149476921f15STomi Valkeinen <0x00 0x04aa0000 0x00 0x10000>, /* vp2 */ 149576921f15STomi Valkeinen <0x00 0x04ac0000 0x00 0x10000>, /* vp3 */ 149676921f15STomi Valkeinen <0x00 0x04ae0000 0x00 0x10000>, /* vp4 */ 149776921f15STomi Valkeinen <0x00 0x04af0000 0x00 0x10000>; /* wb */ 149876921f15STomi Valkeinen 149976921f15STomi Valkeinen reg-names = "common_m", "common_s0", 150076921f15STomi Valkeinen "common_s1", "common_s2", 150176921f15STomi Valkeinen "vidl1", "vidl2","vid1","vid2", 150276921f15STomi Valkeinen "ovr1", "ovr2", "ovr3", "ovr4", 150376921f15STomi Valkeinen "vp1", "vp2", "vp3", "vp4", 150476921f15STomi Valkeinen "wb"; 150576921f15STomi Valkeinen 150676921f15STomi Valkeinen clocks = <&k3_clks 152 0>, 150776921f15STomi Valkeinen <&k3_clks 152 1>, 150876921f15STomi Valkeinen <&k3_clks 152 4>, 150976921f15STomi Valkeinen <&k3_clks 152 9>, 151076921f15STomi Valkeinen <&k3_clks 152 13>; 151176921f15STomi Valkeinen clock-names = "fck", "vp1", "vp2", "vp3", "vp4"; 151276921f15STomi Valkeinen 151376921f15STomi Valkeinen power-domains = <&k3_pds 152 TI_SCI_PD_EXCLUSIVE>; 151476921f15STomi Valkeinen 151576921f15STomi Valkeinen interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>, 151676921f15STomi Valkeinen <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>, 151776921f15STomi Valkeinen <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>, 151876921f15STomi Valkeinen <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 151976921f15STomi Valkeinen interrupt-names = "common_m", 152076921f15STomi Valkeinen "common_s0", 152176921f15STomi Valkeinen "common_s1", 152276921f15STomi Valkeinen "common_s2"; 152376921f15STomi Valkeinen 152476921f15STomi Valkeinen dss_ports: ports { 152576921f15STomi Valkeinen }; 152676921f15STomi Valkeinen }; 152776921f15STomi Valkeinen 15281c4d3526SPeter Ujfalusi mcasp0: mcasp@2b00000 { 15291c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 15301c4d3526SPeter Ujfalusi reg = <0x0 0x02b00000 0x0 0x2000>, 15311c4d3526SPeter Ujfalusi <0x0 0x02b08000 0x0 0x1000>; 15321c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 15331c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 544 IRQ_TYPE_LEVEL_HIGH>, 15341c4d3526SPeter Ujfalusi <GIC_SPI 545 IRQ_TYPE_LEVEL_HIGH>; 15351c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 15361c4d3526SPeter Ujfalusi 15371c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc400>, <&main_udmap 0x4400>; 15381c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 15391c4d3526SPeter Ujfalusi 15401c4d3526SPeter Ujfalusi clocks = <&k3_clks 174 1>; 15411c4d3526SPeter Ujfalusi clock-names = "fck"; 15421c4d3526SPeter Ujfalusi power-domains = <&k3_pds 174 TI_SCI_PD_EXCLUSIVE>; 1543256596adSAndrew Davis status = "disabled"; 15441c4d3526SPeter Ujfalusi }; 15451c4d3526SPeter Ujfalusi 15461c4d3526SPeter Ujfalusi mcasp1: mcasp@2b10000 { 15471c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 15481c4d3526SPeter Ujfalusi reg = <0x0 0x02b10000 0x0 0x2000>, 15491c4d3526SPeter Ujfalusi <0x0 0x02b18000 0x0 0x1000>; 15501c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 15511c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 546 IRQ_TYPE_LEVEL_HIGH>, 15521c4d3526SPeter Ujfalusi <GIC_SPI 547 IRQ_TYPE_LEVEL_HIGH>; 15531c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 15541c4d3526SPeter Ujfalusi 15551c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc401>, <&main_udmap 0x4401>; 15561c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 15571c4d3526SPeter Ujfalusi 15581c4d3526SPeter Ujfalusi clocks = <&k3_clks 175 1>; 15591c4d3526SPeter Ujfalusi clock-names = "fck"; 15601c4d3526SPeter Ujfalusi power-domains = <&k3_pds 175 TI_SCI_PD_EXCLUSIVE>; 1561256596adSAndrew Davis status = "disabled"; 15621c4d3526SPeter Ujfalusi }; 15631c4d3526SPeter Ujfalusi 15641c4d3526SPeter Ujfalusi mcasp2: mcasp@2b20000 { 15651c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 15661c4d3526SPeter Ujfalusi reg = <0x0 0x02b20000 0x0 0x2000>, 15671c4d3526SPeter Ujfalusi <0x0 0x02b28000 0x0 0x1000>; 15681c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 15691c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 548 IRQ_TYPE_LEVEL_HIGH>, 15701c4d3526SPeter Ujfalusi <GIC_SPI 549 IRQ_TYPE_LEVEL_HIGH>; 15711c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 15721c4d3526SPeter Ujfalusi 15731c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc402>, <&main_udmap 0x4402>; 15741c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 15751c4d3526SPeter Ujfalusi 15761c4d3526SPeter Ujfalusi clocks = <&k3_clks 176 1>; 15771c4d3526SPeter Ujfalusi clock-names = "fck"; 15781c4d3526SPeter Ujfalusi power-domains = <&k3_pds 176 TI_SCI_PD_EXCLUSIVE>; 1579256596adSAndrew Davis status = "disabled"; 15801c4d3526SPeter Ujfalusi }; 15811c4d3526SPeter Ujfalusi 15821c4d3526SPeter Ujfalusi mcasp3: mcasp@2b30000 { 15831c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 15841c4d3526SPeter Ujfalusi reg = <0x0 0x02b30000 0x0 0x2000>, 15851c4d3526SPeter Ujfalusi <0x0 0x02b38000 0x0 0x1000>; 15861c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 15871c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 550 IRQ_TYPE_LEVEL_HIGH>, 15881c4d3526SPeter Ujfalusi <GIC_SPI 551 IRQ_TYPE_LEVEL_HIGH>; 15891c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 15901c4d3526SPeter Ujfalusi 15911c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc500>, <&main_udmap 0x4500>; 15921c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 15931c4d3526SPeter Ujfalusi 15941c4d3526SPeter Ujfalusi clocks = <&k3_clks 177 1>; 15951c4d3526SPeter Ujfalusi clock-names = "fck"; 15961c4d3526SPeter Ujfalusi power-domains = <&k3_pds 177 TI_SCI_PD_EXCLUSIVE>; 1597256596adSAndrew Davis status = "disabled"; 15981c4d3526SPeter Ujfalusi }; 15991c4d3526SPeter Ujfalusi 16001c4d3526SPeter Ujfalusi mcasp4: mcasp@2b40000 { 16011c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 16021c4d3526SPeter Ujfalusi reg = <0x0 0x02b40000 0x0 0x2000>, 16031c4d3526SPeter Ujfalusi <0x0 0x02b48000 0x0 0x1000>; 16041c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 16051c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 552 IRQ_TYPE_LEVEL_HIGH>, 16061c4d3526SPeter Ujfalusi <GIC_SPI 553 IRQ_TYPE_LEVEL_HIGH>; 16071c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 16081c4d3526SPeter Ujfalusi 16091c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc501>, <&main_udmap 0x4501>; 16101c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 16111c4d3526SPeter Ujfalusi 16121c4d3526SPeter Ujfalusi clocks = <&k3_clks 178 1>; 16131c4d3526SPeter Ujfalusi clock-names = "fck"; 16141c4d3526SPeter Ujfalusi power-domains = <&k3_pds 178 TI_SCI_PD_EXCLUSIVE>; 1615256596adSAndrew Davis status = "disabled"; 16161c4d3526SPeter Ujfalusi }; 16171c4d3526SPeter Ujfalusi 16181c4d3526SPeter Ujfalusi mcasp5: mcasp@2b50000 { 16191c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 16201c4d3526SPeter Ujfalusi reg = <0x0 0x02b50000 0x0 0x2000>, 16211c4d3526SPeter Ujfalusi <0x0 0x02b58000 0x0 0x1000>; 16221c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 16231c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 554 IRQ_TYPE_LEVEL_HIGH>, 16241c4d3526SPeter Ujfalusi <GIC_SPI 555 IRQ_TYPE_LEVEL_HIGH>; 16251c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 16261c4d3526SPeter Ujfalusi 16271c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc502>, <&main_udmap 0x4502>; 16281c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 16291c4d3526SPeter Ujfalusi 16301c4d3526SPeter Ujfalusi clocks = <&k3_clks 179 1>; 16311c4d3526SPeter Ujfalusi clock-names = "fck"; 16321c4d3526SPeter Ujfalusi power-domains = <&k3_pds 179 TI_SCI_PD_EXCLUSIVE>; 1633256596adSAndrew Davis status = "disabled"; 16341c4d3526SPeter Ujfalusi }; 16351c4d3526SPeter Ujfalusi 16361c4d3526SPeter Ujfalusi mcasp6: mcasp@2b60000 { 16371c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 16381c4d3526SPeter Ujfalusi reg = <0x0 0x02b60000 0x0 0x2000>, 16391c4d3526SPeter Ujfalusi <0x0 0x02b68000 0x0 0x1000>; 16401c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 16411c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 556 IRQ_TYPE_LEVEL_HIGH>, 16421c4d3526SPeter Ujfalusi <GIC_SPI 557 IRQ_TYPE_LEVEL_HIGH>; 16431c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 16441c4d3526SPeter Ujfalusi 16451c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc503>, <&main_udmap 0x4503>; 16461c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 16471c4d3526SPeter Ujfalusi 16481c4d3526SPeter Ujfalusi clocks = <&k3_clks 180 1>; 16491c4d3526SPeter Ujfalusi clock-names = "fck"; 16501c4d3526SPeter Ujfalusi power-domains = <&k3_pds 180 TI_SCI_PD_EXCLUSIVE>; 1651256596adSAndrew Davis status = "disabled"; 16521c4d3526SPeter Ujfalusi }; 16531c4d3526SPeter Ujfalusi 16541c4d3526SPeter Ujfalusi mcasp7: mcasp@2b70000 { 16551c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 16561c4d3526SPeter Ujfalusi reg = <0x0 0x02b70000 0x0 0x2000>, 16571c4d3526SPeter Ujfalusi <0x0 0x02b78000 0x0 0x1000>; 16581c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 16591c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 558 IRQ_TYPE_LEVEL_HIGH>, 16601c4d3526SPeter Ujfalusi <GIC_SPI 559 IRQ_TYPE_LEVEL_HIGH>; 16611c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 16621c4d3526SPeter Ujfalusi 16631c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc504>, <&main_udmap 0x4504>; 16641c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 16651c4d3526SPeter Ujfalusi 16661c4d3526SPeter Ujfalusi clocks = <&k3_clks 181 1>; 16671c4d3526SPeter Ujfalusi clock-names = "fck"; 16681c4d3526SPeter Ujfalusi power-domains = <&k3_pds 181 TI_SCI_PD_EXCLUSIVE>; 1669256596adSAndrew Davis status = "disabled"; 16701c4d3526SPeter Ujfalusi }; 16711c4d3526SPeter Ujfalusi 16721c4d3526SPeter Ujfalusi mcasp8: mcasp@2b80000 { 16731c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 16741c4d3526SPeter Ujfalusi reg = <0x0 0x02b80000 0x0 0x2000>, 16751c4d3526SPeter Ujfalusi <0x0 0x02b88000 0x0 0x1000>; 16761c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 16771c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 560 IRQ_TYPE_LEVEL_HIGH>, 16781c4d3526SPeter Ujfalusi <GIC_SPI 561 IRQ_TYPE_LEVEL_HIGH>; 16791c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 16801c4d3526SPeter Ujfalusi 16811c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc505>, <&main_udmap 0x4505>; 16821c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 16831c4d3526SPeter Ujfalusi 16841c4d3526SPeter Ujfalusi clocks = <&k3_clks 182 1>; 16851c4d3526SPeter Ujfalusi clock-names = "fck"; 16861c4d3526SPeter Ujfalusi power-domains = <&k3_pds 182 TI_SCI_PD_EXCLUSIVE>; 1687256596adSAndrew Davis status = "disabled"; 16881c4d3526SPeter Ujfalusi }; 16891c4d3526SPeter Ujfalusi 16901c4d3526SPeter Ujfalusi mcasp9: mcasp@2b90000 { 16911c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 16921c4d3526SPeter Ujfalusi reg = <0x0 0x02b90000 0x0 0x2000>, 16931c4d3526SPeter Ujfalusi <0x0 0x02b98000 0x0 0x1000>; 16941c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 16951c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 562 IRQ_TYPE_LEVEL_HIGH>, 16961c4d3526SPeter Ujfalusi <GIC_SPI 563 IRQ_TYPE_LEVEL_HIGH>; 16971c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 16981c4d3526SPeter Ujfalusi 16991c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc506>, <&main_udmap 0x4506>; 17001c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 17011c4d3526SPeter Ujfalusi 17021c4d3526SPeter Ujfalusi clocks = <&k3_clks 183 1>; 17031c4d3526SPeter Ujfalusi clock-names = "fck"; 17041c4d3526SPeter Ujfalusi power-domains = <&k3_pds 183 TI_SCI_PD_EXCLUSIVE>; 1705256596adSAndrew Davis status = "disabled"; 17061c4d3526SPeter Ujfalusi }; 17071c4d3526SPeter Ujfalusi 17081c4d3526SPeter Ujfalusi mcasp10: mcasp@2ba0000 { 17091c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 17101c4d3526SPeter Ujfalusi reg = <0x0 0x02ba0000 0x0 0x2000>, 17111c4d3526SPeter Ujfalusi <0x0 0x02ba8000 0x0 0x1000>; 17121c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 17131c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 564 IRQ_TYPE_LEVEL_HIGH>, 17141c4d3526SPeter Ujfalusi <GIC_SPI 565 IRQ_TYPE_LEVEL_HIGH>; 17151c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 17161c4d3526SPeter Ujfalusi 17171c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc507>, <&main_udmap 0x4507>; 17181c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 17191c4d3526SPeter Ujfalusi 17201c4d3526SPeter Ujfalusi clocks = <&k3_clks 184 1>; 17211c4d3526SPeter Ujfalusi clock-names = "fck"; 17221c4d3526SPeter Ujfalusi power-domains = <&k3_pds 184 TI_SCI_PD_EXCLUSIVE>; 1723256596adSAndrew Davis status = "disabled"; 17241c4d3526SPeter Ujfalusi }; 17251c4d3526SPeter Ujfalusi 17261c4d3526SPeter Ujfalusi mcasp11: mcasp@2bb0000 { 17271c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 17281c4d3526SPeter Ujfalusi reg = <0x0 0x02bb0000 0x0 0x2000>, 17291c4d3526SPeter Ujfalusi <0x0 0x02bb8000 0x0 0x1000>; 17301c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 17311c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 566 IRQ_TYPE_LEVEL_HIGH>, 17321c4d3526SPeter Ujfalusi <GIC_SPI 567 IRQ_TYPE_LEVEL_HIGH>; 17331c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 17341c4d3526SPeter Ujfalusi 17351c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc508>, <&main_udmap 0x4508>; 17361c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 17371c4d3526SPeter Ujfalusi 17381c4d3526SPeter Ujfalusi clocks = <&k3_clks 185 1>; 17391c4d3526SPeter Ujfalusi clock-names = "fck"; 17401c4d3526SPeter Ujfalusi power-domains = <&k3_pds 185 TI_SCI_PD_EXCLUSIVE>; 1741256596adSAndrew Davis status = "disabled"; 17421c4d3526SPeter Ujfalusi }; 1743cae80943STero Kristo 1744cae80943STero Kristo watchdog0: watchdog@2200000 { 1745cae80943STero Kristo compatible = "ti,j7-rti-wdt"; 1746cae80943STero Kristo reg = <0x0 0x2200000 0x0 0x100>; 1747cae80943STero Kristo clocks = <&k3_clks 252 1>; 1748cae80943STero Kristo power-domains = <&k3_pds 252 TI_SCI_PD_EXCLUSIVE>; 1749cae80943STero Kristo assigned-clocks = <&k3_clks 252 1>; 1750cae80943STero Kristo assigned-clock-parents = <&k3_clks 252 5>; 1751cae80943STero Kristo }; 1752cae80943STero Kristo 1753cae80943STero Kristo watchdog1: watchdog@2210000 { 1754cae80943STero Kristo compatible = "ti,j7-rti-wdt"; 1755cae80943STero Kristo reg = <0x0 0x2210000 0x0 0x100>; 1756cae80943STero Kristo clocks = <&k3_clks 253 1>; 1757cae80943STero Kristo power-domains = <&k3_pds 253 TI_SCI_PD_EXCLUSIVE>; 1758cae80943STero Kristo assigned-clocks = <&k3_clks 253 1>; 1759cae80943STero Kristo assigned-clock-parents = <&k3_clks 253 5>; 1760cae80943STero Kristo }; 1761eb9a2a63SSuman Anna 1762df445ff9SSuman Anna main_r5fss0: r5fss@5c00000 { 1763df445ff9SSuman Anna compatible = "ti,j721e-r5fss"; 1764df445ff9SSuman Anna ti,cluster-mode = <1>; 1765df445ff9SSuman Anna #address-cells = <1>; 1766df445ff9SSuman Anna #size-cells = <1>; 1767df445ff9SSuman Anna ranges = <0x5c00000 0x00 0x5c00000 0x20000>, 1768df445ff9SSuman Anna <0x5d00000 0x00 0x5d00000 0x20000>; 1769df445ff9SSuman Anna power-domains = <&k3_pds 243 TI_SCI_PD_EXCLUSIVE>; 1770df445ff9SSuman Anna 1771df445ff9SSuman Anna main_r5fss0_core0: r5f@5c00000 { 1772df445ff9SSuman Anna compatible = "ti,j721e-r5f"; 1773df445ff9SSuman Anna reg = <0x5c00000 0x00008000>, 1774df445ff9SSuman Anna <0x5c10000 0x00008000>; 1775df445ff9SSuman Anna reg-names = "atcm", "btcm"; 1776df445ff9SSuman Anna ti,sci = <&dmsc>; 1777df445ff9SSuman Anna ti,sci-dev-id = <245>; 1778df445ff9SSuman Anna ti,sci-proc-ids = <0x06 0xff>; 1779df445ff9SSuman Anna resets = <&k3_reset 245 1>; 1780df445ff9SSuman Anna firmware-name = "j7-main-r5f0_0-fw"; 1781df445ff9SSuman Anna ti,atcm-enable = <1>; 1782df445ff9SSuman Anna ti,btcm-enable = <1>; 1783df445ff9SSuman Anna ti,loczrama = <1>; 1784df445ff9SSuman Anna }; 1785df445ff9SSuman Anna 1786df445ff9SSuman Anna main_r5fss0_core1: r5f@5d00000 { 1787df445ff9SSuman Anna compatible = "ti,j721e-r5f"; 1788df445ff9SSuman Anna reg = <0x5d00000 0x00008000>, 1789df445ff9SSuman Anna <0x5d10000 0x00008000>; 1790df445ff9SSuman Anna reg-names = "atcm", "btcm"; 1791df445ff9SSuman Anna ti,sci = <&dmsc>; 1792df445ff9SSuman Anna ti,sci-dev-id = <246>; 1793df445ff9SSuman Anna ti,sci-proc-ids = <0x07 0xff>; 1794df445ff9SSuman Anna resets = <&k3_reset 246 1>; 1795df445ff9SSuman Anna firmware-name = "j7-main-r5f0_1-fw"; 1796df445ff9SSuman Anna ti,atcm-enable = <1>; 1797df445ff9SSuman Anna ti,btcm-enable = <1>; 1798df445ff9SSuman Anna ti,loczrama = <1>; 1799df445ff9SSuman Anna }; 1800df445ff9SSuman Anna }; 1801df445ff9SSuman Anna 1802df445ff9SSuman Anna main_r5fss1: r5fss@5e00000 { 1803df445ff9SSuman Anna compatible = "ti,j721e-r5fss"; 1804df445ff9SSuman Anna ti,cluster-mode = <1>; 1805df445ff9SSuman Anna #address-cells = <1>; 1806df445ff9SSuman Anna #size-cells = <1>; 1807df445ff9SSuman Anna ranges = <0x5e00000 0x00 0x5e00000 0x20000>, 1808df445ff9SSuman Anna <0x5f00000 0x00 0x5f00000 0x20000>; 1809df445ff9SSuman Anna power-domains = <&k3_pds 244 TI_SCI_PD_EXCLUSIVE>; 1810df445ff9SSuman Anna 1811df445ff9SSuman Anna main_r5fss1_core0: r5f@5e00000 { 1812df445ff9SSuman Anna compatible = "ti,j721e-r5f"; 1813df445ff9SSuman Anna reg = <0x5e00000 0x00008000>, 1814df445ff9SSuman Anna <0x5e10000 0x00008000>; 1815df445ff9SSuman Anna reg-names = "atcm", "btcm"; 1816df445ff9SSuman Anna ti,sci = <&dmsc>; 1817df445ff9SSuman Anna ti,sci-dev-id = <247>; 1818df445ff9SSuman Anna ti,sci-proc-ids = <0x08 0xff>; 1819df445ff9SSuman Anna resets = <&k3_reset 247 1>; 1820df445ff9SSuman Anna firmware-name = "j7-main-r5f1_0-fw"; 1821df445ff9SSuman Anna ti,atcm-enable = <1>; 1822df445ff9SSuman Anna ti,btcm-enable = <1>; 1823df445ff9SSuman Anna ti,loczrama = <1>; 1824df445ff9SSuman Anna }; 1825df445ff9SSuman Anna 1826df445ff9SSuman Anna main_r5fss1_core1: r5f@5f00000 { 1827df445ff9SSuman Anna compatible = "ti,j721e-r5f"; 1828df445ff9SSuman Anna reg = <0x5f00000 0x00008000>, 1829df445ff9SSuman Anna <0x5f10000 0x00008000>; 1830df445ff9SSuman Anna reg-names = "atcm", "btcm"; 1831df445ff9SSuman Anna ti,sci = <&dmsc>; 1832df445ff9SSuman Anna ti,sci-dev-id = <248>; 1833df445ff9SSuman Anna ti,sci-proc-ids = <0x09 0xff>; 1834df445ff9SSuman Anna resets = <&k3_reset 248 1>; 1835df445ff9SSuman Anna firmware-name = "j7-main-r5f1_1-fw"; 1836df445ff9SSuman Anna ti,atcm-enable = <1>; 1837df445ff9SSuman Anna ti,btcm-enable = <1>; 1838df445ff9SSuman Anna ti,loczrama = <1>; 1839df445ff9SSuman Anna }; 1840df445ff9SSuman Anna }; 1841df445ff9SSuman Anna 1842eb9a2a63SSuman Anna c66_0: dsp@4d80800000 { 1843eb9a2a63SSuman Anna compatible = "ti,j721e-c66-dsp"; 1844eb9a2a63SSuman Anna reg = <0x4d 0x80800000 0x00 0x00048000>, 1845eb9a2a63SSuman Anna <0x4d 0x80e00000 0x00 0x00008000>, 1846eb9a2a63SSuman Anna <0x4d 0x80f00000 0x00 0x00008000>; 1847eb9a2a63SSuman Anna reg-names = "l2sram", "l1pram", "l1dram"; 1848eb9a2a63SSuman Anna ti,sci = <&dmsc>; 1849eb9a2a63SSuman Anna ti,sci-dev-id = <142>; 1850eb9a2a63SSuman Anna ti,sci-proc-ids = <0x03 0xff>; 1851eb9a2a63SSuman Anna resets = <&k3_reset 142 1>; 1852eb9a2a63SSuman Anna firmware-name = "j7-c66_0-fw"; 1853eb9a2a63SSuman Anna }; 1854eb9a2a63SSuman Anna 1855eb9a2a63SSuman Anna c66_1: dsp@4d81800000 { 1856eb9a2a63SSuman Anna compatible = "ti,j721e-c66-dsp"; 1857eb9a2a63SSuman Anna reg = <0x4d 0x81800000 0x00 0x00048000>, 1858eb9a2a63SSuman Anna <0x4d 0x81e00000 0x00 0x00008000>, 1859eb9a2a63SSuman Anna <0x4d 0x81f00000 0x00 0x00008000>; 1860eb9a2a63SSuman Anna reg-names = "l2sram", "l1pram", "l1dram"; 1861eb9a2a63SSuman Anna ti,sci = <&dmsc>; 1862eb9a2a63SSuman Anna ti,sci-dev-id = <143>; 1863eb9a2a63SSuman Anna ti,sci-proc-ids = <0x04 0xff>; 1864eb9a2a63SSuman Anna resets = <&k3_reset 143 1>; 1865eb9a2a63SSuman Anna firmware-name = "j7-c66_1-fw"; 1866eb9a2a63SSuman Anna }; 1867804a4cc7SSuman Anna 1868804a4cc7SSuman Anna c71_0: dsp@64800000 { 1869804a4cc7SSuman Anna compatible = "ti,j721e-c71-dsp"; 1870804a4cc7SSuman Anna reg = <0x00 0x64800000 0x00 0x00080000>, 1871804a4cc7SSuman Anna <0x00 0x64e00000 0x00 0x0000c000>; 1872804a4cc7SSuman Anna reg-names = "l2sram", "l1dram"; 1873804a4cc7SSuman Anna ti,sci = <&dmsc>; 1874804a4cc7SSuman Anna ti,sci-dev-id = <15>; 1875804a4cc7SSuman Anna ti,sci-proc-ids = <0x30 0xff>; 1876804a4cc7SSuman Anna resets = <&k3_reset 15 1>; 1877804a4cc7SSuman Anna firmware-name = "j7-c71_0-fw"; 1878804a4cc7SSuman Anna }; 18794c842af3SSuman Anna 18804c842af3SSuman Anna icssg0: icssg@b000000 { 18814c842af3SSuman Anna compatible = "ti,j721e-icssg"; 18824c842af3SSuman Anna reg = <0x00 0xb000000 0x00 0x80000>; 18834c842af3SSuman Anna power-domains = <&k3_pds 119 TI_SCI_PD_EXCLUSIVE>; 18844c842af3SSuman Anna #address-cells = <1>; 18854c842af3SSuman Anna #size-cells = <1>; 18864c842af3SSuman Anna ranges = <0x0 0x00 0x0b000000 0x100000>; 18874c842af3SSuman Anna 18884c842af3SSuman Anna icssg0_mem: memories@0 { 18894c842af3SSuman Anna reg = <0x0 0x2000>, 18904c842af3SSuman Anna <0x2000 0x2000>, 18914c842af3SSuman Anna <0x10000 0x10000>; 18924c842af3SSuman Anna reg-names = "dram0", "dram1", 18934c842af3SSuman Anna "shrdram2"; 18944c842af3SSuman Anna }; 18954c842af3SSuman Anna 18964c842af3SSuman Anna icssg0_cfg: cfg@26000 { 18974c842af3SSuman Anna compatible = "ti,pruss-cfg", "syscon"; 18984c842af3SSuman Anna reg = <0x26000 0x200>; 18994c842af3SSuman Anna #address-cells = <1>; 19004c842af3SSuman Anna #size-cells = <1>; 19014c842af3SSuman Anna ranges = <0x0 0x26000 0x2000>; 19024c842af3SSuman Anna 19034c842af3SSuman Anna clocks { 19044c842af3SSuman Anna #address-cells = <1>; 19054c842af3SSuman Anna #size-cells = <0>; 19064c842af3SSuman Anna 19074c842af3SSuman Anna icssg0_coreclk_mux: coreclk-mux@3c { 19084c842af3SSuman Anna reg = <0x3c>; 19094c842af3SSuman Anna #clock-cells = <0>; 19104c842af3SSuman Anna clocks = <&k3_clks 119 24>, /* icssg0_core_clk */ 19114c842af3SSuman Anna <&k3_clks 119 1>; /* icssg0_iclk */ 19124c842af3SSuman Anna assigned-clocks = <&icssg0_coreclk_mux>; 19134c842af3SSuman Anna assigned-clock-parents = <&k3_clks 119 1>; 19144c842af3SSuman Anna }; 19154c842af3SSuman Anna 19164c842af3SSuman Anna icssg0_iepclk_mux: iepclk-mux@30 { 19174c842af3SSuman Anna reg = <0x30>; 19184c842af3SSuman Anna #clock-cells = <0>; 19194c842af3SSuman Anna clocks = <&k3_clks 119 3>, /* icssg0_iep_clk */ 19204c842af3SSuman Anna <&icssg0_coreclk_mux>; /* core_clk */ 19214c842af3SSuman Anna assigned-clocks = <&icssg0_iepclk_mux>; 19224c842af3SSuman Anna assigned-clock-parents = <&icssg0_coreclk_mux>; 19234c842af3SSuman Anna }; 19244c842af3SSuman Anna }; 19254c842af3SSuman Anna }; 19264c842af3SSuman Anna 19274c842af3SSuman Anna icssg0_mii_rt: mii-rt@32000 { 19284c842af3SSuman Anna compatible = "ti,pruss-mii", "syscon"; 19294c842af3SSuman Anna reg = <0x32000 0x100>; 19304c842af3SSuman Anna }; 19314c842af3SSuman Anna 19324c842af3SSuman Anna icssg0_mii_g_rt: mii-g-rt@33000 { 19334c842af3SSuman Anna compatible = "ti,pruss-mii-g", "syscon"; 19344c842af3SSuman Anna reg = <0x33000 0x1000>; 19354c842af3SSuman Anna }; 19364c842af3SSuman Anna 19374c842af3SSuman Anna icssg0_intc: interrupt-controller@20000 { 19384c842af3SSuman Anna compatible = "ti,icssg-intc"; 19394c842af3SSuman Anna reg = <0x20000 0x2000>; 19404c842af3SSuman Anna interrupt-controller; 19414c842af3SSuman Anna #interrupt-cells = <3>; 19424c842af3SSuman Anna interrupts = <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>, 19434c842af3SSuman Anna <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>, 19444c842af3SSuman Anna <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 19454c842af3SSuman Anna <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>, 19464c842af3SSuman Anna <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>, 19474c842af3SSuman Anna <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>, 19484c842af3SSuman Anna <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>, 19494c842af3SSuman Anna <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>; 19504c842af3SSuman Anna interrupt-names = "host_intr0", "host_intr1", 19514c842af3SSuman Anna "host_intr2", "host_intr3", 19524c842af3SSuman Anna "host_intr4", "host_intr5", 19534c842af3SSuman Anna "host_intr6", "host_intr7"; 19544c842af3SSuman Anna }; 19554c842af3SSuman Anna 19564c842af3SSuman Anna pru0_0: pru@34000 { 19574c842af3SSuman Anna compatible = "ti,j721e-pru"; 19584c842af3SSuman Anna reg = <0x34000 0x3000>, 19594c842af3SSuman Anna <0x22000 0x100>, 19604c842af3SSuman Anna <0x22400 0x100>; 19614c842af3SSuman Anna reg-names = "iram", "control", "debug"; 19624c842af3SSuman Anna firmware-name = "j7-pru0_0-fw"; 19634c842af3SSuman Anna }; 19644c842af3SSuman Anna 19654c842af3SSuman Anna rtu0_0: rtu@4000 { 19664c842af3SSuman Anna compatible = "ti,j721e-rtu"; 19674c842af3SSuman Anna reg = <0x4000 0x2000>, 19684c842af3SSuman Anna <0x23000 0x100>, 19694c842af3SSuman Anna <0x23400 0x100>; 19704c842af3SSuman Anna reg-names = "iram", "control", "debug"; 19714c842af3SSuman Anna firmware-name = "j7-rtu0_0-fw"; 19724c842af3SSuman Anna }; 19734c842af3SSuman Anna 19744c842af3SSuman Anna tx_pru0_0: txpru@a000 { 19754c842af3SSuman Anna compatible = "ti,j721e-tx-pru"; 19764c842af3SSuman Anna reg = <0xa000 0x1800>, 19774c842af3SSuman Anna <0x25000 0x100>, 19784c842af3SSuman Anna <0x25400 0x100>; 19794c842af3SSuman Anna reg-names = "iram", "control", "debug"; 19804c842af3SSuman Anna firmware-name = "j7-txpru0_0-fw"; 19814c842af3SSuman Anna }; 19824c842af3SSuman Anna 19834c842af3SSuman Anna pru0_1: pru@38000 { 19844c842af3SSuman Anna compatible = "ti,j721e-pru"; 19854c842af3SSuman Anna reg = <0x38000 0x3000>, 19864c842af3SSuman Anna <0x24000 0x100>, 19874c842af3SSuman Anna <0x24400 0x100>; 19884c842af3SSuman Anna reg-names = "iram", "control", "debug"; 19894c842af3SSuman Anna firmware-name = "j7-pru0_1-fw"; 19904c842af3SSuman Anna }; 19914c842af3SSuman Anna 19924c842af3SSuman Anna rtu0_1: rtu@6000 { 19934c842af3SSuman Anna compatible = "ti,j721e-rtu"; 19944c842af3SSuman Anna reg = <0x6000 0x2000>, 19954c842af3SSuman Anna <0x23800 0x100>, 19964c842af3SSuman Anna <0x23c00 0x100>; 19974c842af3SSuman Anna reg-names = "iram", "control", "debug"; 19984c842af3SSuman Anna firmware-name = "j7-rtu0_1-fw"; 19994c842af3SSuman Anna }; 20004c842af3SSuman Anna 20014c842af3SSuman Anna tx_pru0_1: txpru@c000 { 20024c842af3SSuman Anna compatible = "ti,j721e-tx-pru"; 20034c842af3SSuman Anna reg = <0xc000 0x1800>, 20044c842af3SSuman Anna <0x25800 0x100>, 20054c842af3SSuman Anna <0x25c00 0x100>; 20064c842af3SSuman Anna reg-names = "iram", "control", "debug"; 20074c842af3SSuman Anna firmware-name = "j7-txpru0_1-fw"; 20084c842af3SSuman Anna }; 20097ce11d47SSuman Anna 20107ce11d47SSuman Anna icssg0_mdio: mdio@32400 { 20117ce11d47SSuman Anna compatible = "ti,davinci_mdio"; 20127ce11d47SSuman Anna reg = <0x32400 0x100>; 20137ce11d47SSuman Anna clocks = <&k3_clks 119 1>; 20147ce11d47SSuman Anna clock-names = "fck"; 20157ce11d47SSuman Anna #address-cells = <1>; 20167ce11d47SSuman Anna #size-cells = <0>; 20177ce11d47SSuman Anna bus_freq = <1000000>; 20187ce11d47SSuman Anna }; 20194c842af3SSuman Anna }; 20204c842af3SSuman Anna 20214c842af3SSuman Anna icssg1: icssg@b100000 { 20224c842af3SSuman Anna compatible = "ti,j721e-icssg"; 20234c842af3SSuman Anna reg = <0x00 0xb100000 0x00 0x80000>; 20244c842af3SSuman Anna power-domains = <&k3_pds 120 TI_SCI_PD_EXCLUSIVE>; 20254c842af3SSuman Anna #address-cells = <1>; 20264c842af3SSuman Anna #size-cells = <1>; 20274c842af3SSuman Anna ranges = <0x0 0x00 0x0b100000 0x100000>; 20284c842af3SSuman Anna 20294c842af3SSuman Anna icssg1_mem: memories@b100000 { 20304c842af3SSuman Anna reg = <0x0 0x2000>, 20314c842af3SSuman Anna <0x2000 0x2000>, 20324c842af3SSuman Anna <0x10000 0x10000>; 20334c842af3SSuman Anna reg-names = "dram0", "dram1", 20344c842af3SSuman Anna "shrdram2"; 20354c842af3SSuman Anna }; 20364c842af3SSuman Anna 20374c842af3SSuman Anna icssg1_cfg: cfg@26000 { 20384c842af3SSuman Anna compatible = "ti,pruss-cfg", "syscon"; 20394c842af3SSuman Anna reg = <0x26000 0x200>; 20404c842af3SSuman Anna #address-cells = <1>; 20414c842af3SSuman Anna #size-cells = <1>; 20424c842af3SSuman Anna ranges = <0x0 0x26000 0x2000>; 20434c842af3SSuman Anna 20444c842af3SSuman Anna clocks { 20454c842af3SSuman Anna #address-cells = <1>; 20464c842af3SSuman Anna #size-cells = <0>; 20474c842af3SSuman Anna 20484c842af3SSuman Anna icssg1_coreclk_mux: coreclk-mux@3c { 20494c842af3SSuman Anna reg = <0x3c>; 20504c842af3SSuman Anna #clock-cells = <0>; 20514c842af3SSuman Anna clocks = <&k3_clks 120 54>, /* icssg1_core_clk */ 20524c842af3SSuman Anna <&k3_clks 120 4>; /* icssg1_iclk */ 20534c842af3SSuman Anna assigned-clocks = <&icssg1_coreclk_mux>; 20544c842af3SSuman Anna assigned-clock-parents = <&k3_clks 120 4>; 20554c842af3SSuman Anna }; 20564c842af3SSuman Anna 20574c842af3SSuman Anna icssg1_iepclk_mux: iepclk-mux@30 { 20584c842af3SSuman Anna reg = <0x30>; 20594c842af3SSuman Anna #clock-cells = <0>; 20604c842af3SSuman Anna clocks = <&k3_clks 120 9>, /* icssg1_iep_clk */ 20614c842af3SSuman Anna <&icssg1_coreclk_mux>; /* core_clk */ 20624c842af3SSuman Anna assigned-clocks = <&icssg1_iepclk_mux>; 20634c842af3SSuman Anna assigned-clock-parents = <&icssg1_coreclk_mux>; 20644c842af3SSuman Anna }; 20654c842af3SSuman Anna }; 20664c842af3SSuman Anna }; 20674c842af3SSuman Anna 20684c842af3SSuman Anna icssg1_mii_rt: mii-rt@32000 { 20694c842af3SSuman Anna compatible = "ti,pruss-mii", "syscon"; 20704c842af3SSuman Anna reg = <0x32000 0x100>; 20714c842af3SSuman Anna }; 20724c842af3SSuman Anna 20734c842af3SSuman Anna icssg1_mii_g_rt: mii-g-rt@33000 { 20744c842af3SSuman Anna compatible = "ti,pruss-mii-g", "syscon"; 20754c842af3SSuman Anna reg = <0x33000 0x1000>; 20764c842af3SSuman Anna }; 20774c842af3SSuman Anna 20784c842af3SSuman Anna icssg1_intc: interrupt-controller@20000 { 20794c842af3SSuman Anna compatible = "ti,icssg-intc"; 20804c842af3SSuman Anna reg = <0x20000 0x2000>; 20814c842af3SSuman Anna interrupt-controller; 20824c842af3SSuman Anna #interrupt-cells = <3>; 20834c842af3SSuman Anna interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>, 20844c842af3SSuman Anna <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>, 20854c842af3SSuman Anna <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>, 20864c842af3SSuman Anna <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>, 20874c842af3SSuman Anna <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>, 20884c842af3SSuman Anna <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>, 20894c842af3SSuman Anna <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>, 20904c842af3SSuman Anna <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>; 20914c842af3SSuman Anna interrupt-names = "host_intr0", "host_intr1", 20924c842af3SSuman Anna "host_intr2", "host_intr3", 20934c842af3SSuman Anna "host_intr4", "host_intr5", 20944c842af3SSuman Anna "host_intr6", "host_intr7"; 20954c842af3SSuman Anna }; 20964c842af3SSuman Anna 20974c842af3SSuman Anna pru1_0: pru@34000 { 20984c842af3SSuman Anna compatible = "ti,j721e-pru"; 20994c842af3SSuman Anna reg = <0x34000 0x4000>, 21004c842af3SSuman Anna <0x22000 0x100>, 21014c842af3SSuman Anna <0x22400 0x100>; 21024c842af3SSuman Anna reg-names = "iram", "control", "debug"; 21034c842af3SSuman Anna firmware-name = "j7-pru1_0-fw"; 21044c842af3SSuman Anna }; 21054c842af3SSuman Anna 21064c842af3SSuman Anna rtu1_0: rtu@4000 { 21074c842af3SSuman Anna compatible = "ti,j721e-rtu"; 21084c842af3SSuman Anna reg = <0x4000 0x2000>, 21094c842af3SSuman Anna <0x23000 0x100>, 21104c842af3SSuman Anna <0x23400 0x100>; 21114c842af3SSuman Anna reg-names = "iram", "control", "debug"; 21124c842af3SSuman Anna firmware-name = "j7-rtu1_0-fw"; 21134c842af3SSuman Anna }; 21144c842af3SSuman Anna 21154c842af3SSuman Anna tx_pru1_0: txpru@a000 { 21164c842af3SSuman Anna compatible = "ti,j721e-tx-pru"; 21174c842af3SSuman Anna reg = <0xa000 0x1800>, 21184c842af3SSuman Anna <0x25000 0x100>, 21194c842af3SSuman Anna <0x25400 0x100>; 21204c842af3SSuman Anna reg-names = "iram", "control", "debug"; 21214c842af3SSuman Anna firmware-name = "j7-txpru1_0-fw"; 21224c842af3SSuman Anna }; 21234c842af3SSuman Anna 21244c842af3SSuman Anna pru1_1: pru@38000 { 21254c842af3SSuman Anna compatible = "ti,j721e-pru"; 21264c842af3SSuman Anna reg = <0x38000 0x4000>, 21274c842af3SSuman Anna <0x24000 0x100>, 21284c842af3SSuman Anna <0x24400 0x100>; 21294c842af3SSuman Anna reg-names = "iram", "control", "debug"; 21304c842af3SSuman Anna firmware-name = "j7-pru1_1-fw"; 21314c842af3SSuman Anna }; 21324c842af3SSuman Anna 21334c842af3SSuman Anna rtu1_1: rtu@6000 { 21344c842af3SSuman Anna compatible = "ti,j721e-rtu"; 21354c842af3SSuman Anna reg = <0x6000 0x2000>, 21364c842af3SSuman Anna <0x23800 0x100>, 21374c842af3SSuman Anna <0x23c00 0x100>; 21384c842af3SSuman Anna reg-names = "iram", "control", "debug"; 21394c842af3SSuman Anna firmware-name = "j7-rtu1_1-fw"; 21404c842af3SSuman Anna }; 21414c842af3SSuman Anna 21424c842af3SSuman Anna tx_pru1_1: txpru@c000 { 21434c842af3SSuman Anna compatible = "ti,j721e-tx-pru"; 21444c842af3SSuman Anna reg = <0xc000 0x1800>, 21454c842af3SSuman Anna <0x25800 0x100>, 21464c842af3SSuman Anna <0x25c00 0x100>; 21474c842af3SSuman Anna reg-names = "iram", "control", "debug"; 21484c842af3SSuman Anna firmware-name = "j7-txpru1_1-fw"; 21494c842af3SSuman Anna }; 21507ce11d47SSuman Anna 21517ce11d47SSuman Anna icssg1_mdio: mdio@32400 { 21527ce11d47SSuman Anna compatible = "ti,davinci_mdio"; 21537ce11d47SSuman Anna reg = <0x32400 0x100>; 21547ce11d47SSuman Anna clocks = <&k3_clks 120 4>; 21557ce11d47SSuman Anna clock-names = "fck"; 21567ce11d47SSuman Anna #address-cells = <1>; 21577ce11d47SSuman Anna #size-cells = <0>; 21587ce11d47SSuman Anna bus_freq = <1000000>; 21597ce11d47SSuman Anna }; 21604c842af3SSuman Anna }; 21614688a4fcSFaiz Abbas 21624688a4fcSFaiz Abbas main_mcan0: can@2701000 { 21634688a4fcSFaiz Abbas compatible = "bosch,m_can"; 21644688a4fcSFaiz Abbas reg = <0x00 0x02701000 0x00 0x200>, 21654688a4fcSFaiz Abbas <0x00 0x02708000 0x00 0x8000>; 21664688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 21674688a4fcSFaiz Abbas power-domains = <&k3_pds 156 TI_SCI_PD_EXCLUSIVE>; 21684688a4fcSFaiz Abbas clocks = <&k3_clks 156 0>, <&k3_clks 156 1>; 21694688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 21704688a4fcSFaiz Abbas interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 21714688a4fcSFaiz Abbas <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 21724688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 21734688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 217439e7758bSAndrew Davis status = "disabled"; 21754688a4fcSFaiz Abbas }; 21764688a4fcSFaiz Abbas 21774688a4fcSFaiz Abbas main_mcan1: can@2711000 { 21784688a4fcSFaiz Abbas compatible = "bosch,m_can"; 21794688a4fcSFaiz Abbas reg = <0x00 0x02711000 0x00 0x200>, 21804688a4fcSFaiz Abbas <0x00 0x02718000 0x00 0x8000>; 21814688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 21824688a4fcSFaiz Abbas power-domains = <&k3_pds 158 TI_SCI_PD_EXCLUSIVE>; 21834688a4fcSFaiz Abbas clocks = <&k3_clks 158 0>, <&k3_clks 158 1>; 21844688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 21854688a4fcSFaiz Abbas interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>, 21864688a4fcSFaiz Abbas <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>; 21874688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 21884688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 218939e7758bSAndrew Davis status = "disabled"; 21904688a4fcSFaiz Abbas }; 21914688a4fcSFaiz Abbas 21924688a4fcSFaiz Abbas main_mcan2: can@2721000 { 21934688a4fcSFaiz Abbas compatible = "bosch,m_can"; 21944688a4fcSFaiz Abbas reg = <0x00 0x02721000 0x00 0x200>, 21954688a4fcSFaiz Abbas <0x00 0x02728000 0x00 0x8000>; 21964688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 21974688a4fcSFaiz Abbas power-domains = <&k3_pds 160 TI_SCI_PD_EXCLUSIVE>; 21984688a4fcSFaiz Abbas clocks = <&k3_clks 160 0>, <&k3_clks 160 1>; 21994688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 22004688a4fcSFaiz Abbas interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 22014688a4fcSFaiz Abbas <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>; 22024688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 22034688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 220439e7758bSAndrew Davis status = "disabled"; 22054688a4fcSFaiz Abbas }; 22064688a4fcSFaiz Abbas 22074688a4fcSFaiz Abbas main_mcan3: can@2731000 { 22084688a4fcSFaiz Abbas compatible = "bosch,m_can"; 22094688a4fcSFaiz Abbas reg = <0x00 0x02731000 0x00 0x200>, 22104688a4fcSFaiz Abbas <0x00 0x02738000 0x00 0x8000>; 22114688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 22124688a4fcSFaiz Abbas power-domains = <&k3_pds 161 TI_SCI_PD_EXCLUSIVE>; 22134688a4fcSFaiz Abbas clocks = <&k3_clks 161 0>, <&k3_clks 161 1>; 22144688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 22154688a4fcSFaiz Abbas interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, 22164688a4fcSFaiz Abbas <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>; 22174688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 22184688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 221939e7758bSAndrew Davis status = "disabled"; 22204688a4fcSFaiz Abbas }; 22214688a4fcSFaiz Abbas 22224688a4fcSFaiz Abbas main_mcan4: can@2741000 { 22234688a4fcSFaiz Abbas compatible = "bosch,m_can"; 22244688a4fcSFaiz Abbas reg = <0x00 0x02741000 0x00 0x200>, 22254688a4fcSFaiz Abbas <0x00 0x02748000 0x00 0x8000>; 22264688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 22274688a4fcSFaiz Abbas power-domains = <&k3_pds 162 TI_SCI_PD_EXCLUSIVE>; 22284688a4fcSFaiz Abbas clocks = <&k3_clks 162 0>, <&k3_clks 162 1>; 22294688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 22304688a4fcSFaiz Abbas interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 22314688a4fcSFaiz Abbas <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>; 22324688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 22334688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 223439e7758bSAndrew Davis status = "disabled"; 22354688a4fcSFaiz Abbas }; 22364688a4fcSFaiz Abbas 22374688a4fcSFaiz Abbas main_mcan5: can@2751000 { 22384688a4fcSFaiz Abbas compatible = "bosch,m_can"; 22394688a4fcSFaiz Abbas reg = <0x00 0x02751000 0x00 0x200>, 22404688a4fcSFaiz Abbas <0x00 0x02758000 0x00 0x8000>; 22414688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 22424688a4fcSFaiz Abbas power-domains = <&k3_pds 163 TI_SCI_PD_EXCLUSIVE>; 22434688a4fcSFaiz Abbas clocks = <&k3_clks 163 0>, <&k3_clks 163 1>; 22444688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 22454688a4fcSFaiz Abbas interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>, 22464688a4fcSFaiz Abbas <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 22474688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 22484688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 224939e7758bSAndrew Davis status = "disabled"; 22504688a4fcSFaiz Abbas }; 22514688a4fcSFaiz Abbas 22524688a4fcSFaiz Abbas main_mcan6: can@2761000 { 22534688a4fcSFaiz Abbas compatible = "bosch,m_can"; 22544688a4fcSFaiz Abbas reg = <0x00 0x02761000 0x00 0x200>, 22554688a4fcSFaiz Abbas <0x00 0x02768000 0x00 0x8000>; 22564688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 22574688a4fcSFaiz Abbas power-domains = <&k3_pds 164 TI_SCI_PD_EXCLUSIVE>; 22584688a4fcSFaiz Abbas clocks = <&k3_clks 164 0>, <&k3_clks 164 1>; 22594688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 22604688a4fcSFaiz Abbas interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 22614688a4fcSFaiz Abbas <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 22624688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 22634688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 226439e7758bSAndrew Davis status = "disabled"; 22654688a4fcSFaiz Abbas }; 22664688a4fcSFaiz Abbas 22674688a4fcSFaiz Abbas main_mcan7: can@2771000 { 22684688a4fcSFaiz Abbas compatible = "bosch,m_can"; 22694688a4fcSFaiz Abbas reg = <0x00 0x02771000 0x00 0x200>, 22704688a4fcSFaiz Abbas <0x00 0x02778000 0x00 0x8000>; 22714688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 22724688a4fcSFaiz Abbas power-domains = <&k3_pds 165 TI_SCI_PD_EXCLUSIVE>; 22734688a4fcSFaiz Abbas clocks = <&k3_clks 165 0>, <&k3_clks 165 1>; 22744688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 22754688a4fcSFaiz Abbas interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, 22764688a4fcSFaiz Abbas <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 22774688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 22784688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 227939e7758bSAndrew Davis status = "disabled"; 22804688a4fcSFaiz Abbas }; 22814688a4fcSFaiz Abbas 22824688a4fcSFaiz Abbas main_mcan8: can@2781000 { 22834688a4fcSFaiz Abbas compatible = "bosch,m_can"; 22844688a4fcSFaiz Abbas reg = <0x00 0x02781000 0x00 0x200>, 22854688a4fcSFaiz Abbas <0x00 0x02788000 0x00 0x8000>; 22864688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 22874688a4fcSFaiz Abbas power-domains = <&k3_pds 166 TI_SCI_PD_EXCLUSIVE>; 22884688a4fcSFaiz Abbas clocks = <&k3_clks 166 0>, <&k3_clks 166 1>; 22894688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 22904688a4fcSFaiz Abbas interrupts = <GIC_SPI 576 IRQ_TYPE_LEVEL_HIGH>, 22914688a4fcSFaiz Abbas <GIC_SPI 577 IRQ_TYPE_LEVEL_HIGH>; 22924688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 22934688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 229439e7758bSAndrew Davis status = "disabled"; 22954688a4fcSFaiz Abbas }; 22964688a4fcSFaiz Abbas 22974688a4fcSFaiz Abbas main_mcan9: can@2791000 { 22984688a4fcSFaiz Abbas compatible = "bosch,m_can"; 22994688a4fcSFaiz Abbas reg = <0x00 0x02791000 0x00 0x200>, 23004688a4fcSFaiz Abbas <0x00 0x02798000 0x00 0x8000>; 23014688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 23024688a4fcSFaiz Abbas power-domains = <&k3_pds 167 TI_SCI_PD_EXCLUSIVE>; 23034688a4fcSFaiz Abbas clocks = <&k3_clks 167 0>, <&k3_clks 167 1>; 23044688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 23054688a4fcSFaiz Abbas interrupts = <GIC_SPI 579 IRQ_TYPE_LEVEL_HIGH>, 23064688a4fcSFaiz Abbas <GIC_SPI 580 IRQ_TYPE_LEVEL_HIGH>; 23074688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 23084688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 230939e7758bSAndrew Davis status = "disabled"; 23104688a4fcSFaiz Abbas }; 23114688a4fcSFaiz Abbas 23124688a4fcSFaiz Abbas main_mcan10: can@27a1000 { 23134688a4fcSFaiz Abbas compatible = "bosch,m_can"; 23144688a4fcSFaiz Abbas reg = <0x00 0x027a1000 0x00 0x200>, 23154688a4fcSFaiz Abbas <0x00 0x027a8000 0x00 0x8000>; 23164688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 23174688a4fcSFaiz Abbas power-domains = <&k3_pds 168 TI_SCI_PD_EXCLUSIVE>; 23184688a4fcSFaiz Abbas clocks = <&k3_clks 168 0>, <&k3_clks 168 1>; 23194688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 23204688a4fcSFaiz Abbas interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>, 23214688a4fcSFaiz Abbas <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>; 23224688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 23234688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 232439e7758bSAndrew Davis status = "disabled"; 23254688a4fcSFaiz Abbas }; 23264688a4fcSFaiz Abbas 23274688a4fcSFaiz Abbas main_mcan11: can@27b1000 { 23284688a4fcSFaiz Abbas compatible = "bosch,m_can"; 23294688a4fcSFaiz Abbas reg = <0x00 0x027b1000 0x00 0x200>, 23304688a4fcSFaiz Abbas <0x00 0x027b8000 0x00 0x8000>; 23314688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 23324688a4fcSFaiz Abbas power-domains = <&k3_pds 169 TI_SCI_PD_EXCLUSIVE>; 23334688a4fcSFaiz Abbas clocks = <&k3_clks 169 0>, <&k3_clks 169 1>; 23344688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 23354688a4fcSFaiz Abbas interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>, 23364688a4fcSFaiz Abbas <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>; 23374688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 23384688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 233939e7758bSAndrew Davis status = "disabled"; 23404688a4fcSFaiz Abbas }; 23414688a4fcSFaiz Abbas 23424688a4fcSFaiz Abbas main_mcan12: can@27c1000 { 23434688a4fcSFaiz Abbas compatible = "bosch,m_can"; 23444688a4fcSFaiz Abbas reg = <0x00 0x027c1000 0x00 0x200>, 23454688a4fcSFaiz Abbas <0x00 0x027c8000 0x00 0x8000>; 23464688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 23474688a4fcSFaiz Abbas power-domains = <&k3_pds 170 TI_SCI_PD_EXCLUSIVE>; 23484688a4fcSFaiz Abbas clocks = <&k3_clks 170 0>, <&k3_clks 170 1>; 23494688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 23504688a4fcSFaiz Abbas interrupts = <GIC_SPI 588 IRQ_TYPE_LEVEL_HIGH>, 23514688a4fcSFaiz Abbas <GIC_SPI 589 IRQ_TYPE_LEVEL_HIGH>; 23524688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 23534688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 235439e7758bSAndrew Davis status = "disabled"; 23554688a4fcSFaiz Abbas }; 23564688a4fcSFaiz Abbas 23574688a4fcSFaiz Abbas main_mcan13: can@27d1000 { 23584688a4fcSFaiz Abbas compatible = "bosch,m_can"; 23594688a4fcSFaiz Abbas reg = <0x00 0x027d1000 0x00 0x200>, 23604688a4fcSFaiz Abbas <0x00 0x027d8000 0x00 0x8000>; 23614688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 23624688a4fcSFaiz Abbas power-domains = <&k3_pds 171 TI_SCI_PD_EXCLUSIVE>; 23634688a4fcSFaiz Abbas clocks = <&k3_clks 171 0>, <&k3_clks 171 1>; 23644688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 23654688a4fcSFaiz Abbas interrupts = <GIC_SPI 591 IRQ_TYPE_LEVEL_HIGH>, 23664688a4fcSFaiz Abbas <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH>; 23674688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 23684688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 236939e7758bSAndrew Davis status = "disabled"; 23704688a4fcSFaiz Abbas }; 237176aa309fSVaishnav Achath 237276aa309fSVaishnav Achath main_spi0: spi@2100000 { 237376aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 237476aa309fSVaishnav Achath reg = <0x00 0x02100000 0x00 0x400>; 237576aa309fSVaishnav Achath interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 237676aa309fSVaishnav Achath #address-cells = <1>; 237776aa309fSVaishnav Achath #size-cells = <0>; 237876aa309fSVaishnav Achath power-domains = <&k3_pds 266 TI_SCI_PD_EXCLUSIVE>; 237976aa309fSVaishnav Achath clocks = <&k3_clks 266 1>; 238076aa309fSVaishnav Achath status = "disabled"; 238176aa309fSVaishnav Achath }; 238276aa309fSVaishnav Achath 238376aa309fSVaishnav Achath main_spi1: spi@2110000 { 238476aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 238576aa309fSVaishnav Achath reg = <0x00 0x02110000 0x00 0x400>; 238676aa309fSVaishnav Achath interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>; 238776aa309fSVaishnav Achath #address-cells = <1>; 238876aa309fSVaishnav Achath #size-cells = <0>; 238976aa309fSVaishnav Achath power-domains = <&k3_pds 267 TI_SCI_PD_EXCLUSIVE>; 239076aa309fSVaishnav Achath clocks = <&k3_clks 267 1>; 239176aa309fSVaishnav Achath status = "disabled"; 239276aa309fSVaishnav Achath }; 239376aa309fSVaishnav Achath 239476aa309fSVaishnav Achath main_spi2: spi@2120000 { 239576aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 239676aa309fSVaishnav Achath reg = <0x00 0x02120000 0x00 0x400>; 239776aa309fSVaishnav Achath interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 239876aa309fSVaishnav Achath #address-cells = <1>; 239976aa309fSVaishnav Achath #size-cells = <0>; 240076aa309fSVaishnav Achath power-domains = <&k3_pds 268 TI_SCI_PD_EXCLUSIVE>; 240176aa309fSVaishnav Achath clocks = <&k3_clks 268 1>; 240276aa309fSVaishnav Achath status = "disabled"; 240376aa309fSVaishnav Achath }; 240476aa309fSVaishnav Achath 240576aa309fSVaishnav Achath main_spi3: spi@2130000 { 240676aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 240776aa309fSVaishnav Achath reg = <0x00 0x02130000 0x00 0x400>; 240876aa309fSVaishnav Achath interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 240976aa309fSVaishnav Achath #address-cells = <1>; 241076aa309fSVaishnav Achath #size-cells = <0>; 241176aa309fSVaishnav Achath power-domains = <&k3_pds 269 TI_SCI_PD_EXCLUSIVE>; 241276aa309fSVaishnav Achath clocks = <&k3_clks 269 1>; 241376aa309fSVaishnav Achath status = "disabled"; 241476aa309fSVaishnav Achath }; 241576aa309fSVaishnav Achath 241676aa309fSVaishnav Achath main_spi4: spi@2140000 { 241776aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 241876aa309fSVaishnav Achath reg = <0x00 0x02140000 0x00 0x400>; 241976aa309fSVaishnav Achath interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 242076aa309fSVaishnav Achath #address-cells = <1>; 242176aa309fSVaishnav Achath #size-cells = <0>; 242276aa309fSVaishnav Achath power-domains = <&k3_pds 270 TI_SCI_PD_EXCLUSIVE>; 242376aa309fSVaishnav Achath clocks = <&k3_clks 270 1>; 242476aa309fSVaishnav Achath status = "disabled"; 242576aa309fSVaishnav Achath }; 242676aa309fSVaishnav Achath 242776aa309fSVaishnav Achath main_spi5: spi@2150000 { 242876aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 242976aa309fSVaishnav Achath reg = <0x00 0x02150000 0x00 0x400>; 243076aa309fSVaishnav Achath interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 243176aa309fSVaishnav Achath #address-cells = <1>; 243276aa309fSVaishnav Achath #size-cells = <0>; 243376aa309fSVaishnav Achath power-domains = <&k3_pds 271 TI_SCI_PD_EXCLUSIVE>; 243476aa309fSVaishnav Achath clocks = <&k3_clks 271 1>; 243576aa309fSVaishnav Achath status = "disabled"; 243676aa309fSVaishnav Achath }; 243776aa309fSVaishnav Achath 243876aa309fSVaishnav Achath main_spi6: spi@2160000 { 243976aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 244076aa309fSVaishnav Achath reg = <0x00 0x02160000 0x00 0x400>; 244176aa309fSVaishnav Achath interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 244276aa309fSVaishnav Achath #address-cells = <1>; 244376aa309fSVaishnav Achath #size-cells = <0>; 244476aa309fSVaishnav Achath power-domains = <&k3_pds 272 TI_SCI_PD_EXCLUSIVE>; 244576aa309fSVaishnav Achath clocks = <&k3_clks 272 1>; 244676aa309fSVaishnav Achath status = "disabled"; 244776aa309fSVaishnav Achath }; 244876aa309fSVaishnav Achath 244976aa309fSVaishnav Achath main_spi7: spi@2170000 { 245076aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 245176aa309fSVaishnav Achath reg = <0x00 0x02170000 0x00 0x400>; 245276aa309fSVaishnav Achath interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>; 245376aa309fSVaishnav Achath #address-cells = <1>; 245476aa309fSVaishnav Achath #size-cells = <0>; 245576aa309fSVaishnav Achath power-domains = <&k3_pds 273 TI_SCI_PD_EXCLUSIVE>; 245676aa309fSVaishnav Achath clocks = <&k3_clks 273 1>; 245776aa309fSVaishnav Achath status = "disabled"; 245876aa309fSVaishnav Achath }; 24592d87061eSNishanth Menon}; 2460