12d87061eSNishanth Menon// SPDX-License-Identifier: GPL-2.0 22d87061eSNishanth Menon/* 32d87061eSNishanth Menon * Device Tree Source for J721E SoC Family Main Domain peripherals 42d87061eSNishanth Menon * 5df445ff9SSuman Anna * Copyright (C) 2016-2020 Texas Instruments Incorporated - https://www.ti.com/ 62d87061eSNishanth Menon */ 7afd094ebSKishon Vijay Abraham I#include <dt-bindings/phy/phy.h> 892c996f4STomi Valkeinen#include <dt-bindings/phy/phy-ti.h> 9b766e3b0SKishon Vijay Abraham I#include <dt-bindings/mux/mux.h> 10c65176fdSRoger Quadros#include <dt-bindings/mux/ti-serdes.h> 112d87061eSNishanth Menon 125c6d0b55SKishon Vijay Abraham I/ { 135c6d0b55SKishon Vijay Abraham I cmn_refclk: clock-cmnrefclk { 145c6d0b55SKishon Vijay Abraham I #clock-cells = <0>; 155c6d0b55SKishon Vijay Abraham I compatible = "fixed-clock"; 165c6d0b55SKishon Vijay Abraham I clock-frequency = <0>; 175c6d0b55SKishon Vijay Abraham I }; 185c6d0b55SKishon Vijay Abraham I 195c6d0b55SKishon Vijay Abraham I cmn_refclk1: clock-cmnrefclk1 { 205c6d0b55SKishon Vijay Abraham I #clock-cells = <0>; 215c6d0b55SKishon Vijay Abraham I compatible = "fixed-clock"; 225c6d0b55SKishon Vijay Abraham I clock-frequency = <0>; 235c6d0b55SKishon Vijay Abraham I }; 245c6d0b55SKishon Vijay Abraham I}; 255c6d0b55SKishon Vijay Abraham I 262d87061eSNishanth Menon&cbass_main { 272d87061eSNishanth Menon msmc_ram: sram@70000000 { 282d87061eSNishanth Menon compatible = "mmio-sram"; 292d87061eSNishanth Menon reg = <0x0 0x70000000 0x0 0x800000>; 302d87061eSNishanth Menon #address-cells = <1>; 312d87061eSNishanth Menon #size-cells = <1>; 322d87061eSNishanth Menon ranges = <0x0 0x0 0x70000000 0x800000>; 332d87061eSNishanth Menon 342d87061eSNishanth Menon atf-sram@0 { 352d87061eSNishanth Menon reg = <0x0 0x20000>; 362d87061eSNishanth Menon }; 372d87061eSNishanth Menon }; 382d87061eSNishanth Menon 39b766e3b0SKishon Vijay Abraham I scm_conf: scm-conf@100000 { 40b766e3b0SKishon Vijay Abraham I compatible = "ti,j721e-system-controller", "syscon", "simple-mfd"; 41b766e3b0SKishon Vijay Abraham I reg = <0 0x00100000 0 0x1c000>; /* excludes pinctrl region */ 42b766e3b0SKishon Vijay Abraham I #address-cells = <1>; 43b766e3b0SKishon Vijay Abraham I #size-cells = <1>; 44b766e3b0SKishon Vijay Abraham I ranges = <0x0 0x0 0x00100000 0x1c000>; 45b766e3b0SKishon Vijay Abraham I 463f92a5beSKishon Vijay Abraham I serdes_ln_ctrl: mux-controller@4080 { 47b766e3b0SKishon Vijay Abraham I compatible = "mmio-mux"; 48b766e3b0SKishon Vijay Abraham I reg = <0x00004080 0x50>; 49b766e3b0SKishon Vijay Abraham I #mux-control-cells = <1>; 50b766e3b0SKishon Vijay Abraham I mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */ 51b766e3b0SKishon Vijay Abraham I <0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */ 52b766e3b0SKishon Vijay Abraham I <0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */ 53b766e3b0SKishon Vijay Abraham I <0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */ 54b766e3b0SKishon Vijay Abraham I <0x40c0 0x3>, <0x40c4 0x3>, <0x40c8 0x3>, <0x40cc 0x3>; 55b766e3b0SKishon Vijay Abraham I /* SERDES4 lane0/1/2/3 select */ 56c65176fdSRoger Quadros idle-states = <J721E_SERDES0_LANE0_PCIE0_LANE0>, <J721E_SERDES0_LANE1_PCIE0_LANE1>, 57c65176fdSRoger Quadros <J721E_SERDES1_LANE0_PCIE1_LANE0>, <J721E_SERDES1_LANE1_PCIE1_LANE1>, 58c65176fdSRoger Quadros <J721E_SERDES2_LANE0_PCIE2_LANE0>, <J721E_SERDES2_LANE1_PCIE2_LANE1>, 59c65176fdSRoger Quadros <MUX_IDLE_AS_IS>, <J721E_SERDES3_LANE1_USB3_0>, 60c65176fdSRoger Quadros <J721E_SERDES4_LANE0_EDP_LANE0>, <J721E_SERDES4_LANE1_EDP_LANE1>, 61c65176fdSRoger Quadros <J721E_SERDES4_LANE2_EDP_LANE2>, <J721E_SERDES4_LANE3_EDP_LANE3>; 62b766e3b0SKishon Vijay Abraham I }; 634716053aSRoger Quadros 64a2ff7f11SSiddharth Vadapalli cpsw0_phy_gmii_sel: phy@4044 { 65a2ff7f11SSiddharth Vadapalli compatible = "ti,j721e-cpsw9g-phy-gmii-sel"; 66a2ff7f11SSiddharth Vadapalli ti,qsgmii-main-ports = <2>, <2>; 67a2ff7f11SSiddharth Vadapalli reg = <0x4044 0x20>; 68a2ff7f11SSiddharth Vadapalli #phy-cells = <1>; 69a2ff7f11SSiddharth Vadapalli }; 70a2ff7f11SSiddharth Vadapalli 714716053aSRoger Quadros usb_serdes_mux: mux-controller@4000 { 724716053aSRoger Quadros compatible = "mmio-mux"; 734716053aSRoger Quadros #mux-control-cells = <1>; 744716053aSRoger Quadros mux-reg-masks = <0x4000 0x8000000>, /* USB0 to SERDES0/3 mux */ 754716053aSRoger Quadros <0x4010 0x8000000>; /* USB1 to SERDES1/2 mux */ 764716053aSRoger Quadros }; 7720f67d1dSVijay Pothukuchi 7820f67d1dSVijay Pothukuchi ehrpwm_tbclk: clock-controller@4140 { 79*2a7cc7beSNishanth Menon compatible = "ti,am654-ehrpwm-tbclk"; 8020f67d1dSVijay Pothukuchi reg = <0x4140 0x18>; 8120f67d1dSVijay Pothukuchi #clock-cells = <1>; 8220f67d1dSVijay Pothukuchi }; 8320f67d1dSVijay Pothukuchi }; 8420f67d1dSVijay Pothukuchi 8520f67d1dSVijay Pothukuchi main_ehrpwm0: pwm@3000000 { 8620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 8720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 8820f67d1dSVijay Pothukuchi reg = <0x00 0x3000000 0x00 0x100>; 8920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 83 TI_SCI_PD_EXCLUSIVE>; 9020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 0>, <&k3_clks 83 0>; 9120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 9220f67d1dSVijay Pothukuchi status = "disabled"; 9320f67d1dSVijay Pothukuchi }; 9420f67d1dSVijay Pothukuchi 9520f67d1dSVijay Pothukuchi main_ehrpwm1: pwm@3010000 { 9620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 9720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 9820f67d1dSVijay Pothukuchi reg = <0x00 0x3010000 0x00 0x100>; 9920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 84 TI_SCI_PD_EXCLUSIVE>; 10020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 1>, <&k3_clks 84 0>; 10120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 10220f67d1dSVijay Pothukuchi status = "disabled"; 10320f67d1dSVijay Pothukuchi }; 10420f67d1dSVijay Pothukuchi 10520f67d1dSVijay Pothukuchi main_ehrpwm2: pwm@3020000 { 10620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 10720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 10820f67d1dSVijay Pothukuchi reg = <0x00 0x3020000 0x00 0x100>; 10920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 85 TI_SCI_PD_EXCLUSIVE>; 11020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 2>, <&k3_clks 85 0>; 11120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 11220f67d1dSVijay Pothukuchi status = "disabled"; 11320f67d1dSVijay Pothukuchi }; 11420f67d1dSVijay Pothukuchi 11520f67d1dSVijay Pothukuchi main_ehrpwm3: pwm@3030000 { 11620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 11720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 11820f67d1dSVijay Pothukuchi reg = <0x00 0x3030000 0x00 0x100>; 11920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 86 TI_SCI_PD_EXCLUSIVE>; 12020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 3>, <&k3_clks 86 0>; 12120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 12220f67d1dSVijay Pothukuchi status = "disabled"; 12320f67d1dSVijay Pothukuchi }; 12420f67d1dSVijay Pothukuchi 12520f67d1dSVijay Pothukuchi main_ehrpwm4: pwm@3040000 { 12620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 12720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 12820f67d1dSVijay Pothukuchi reg = <0x00 0x3040000 0x00 0x100>; 12920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 87 TI_SCI_PD_EXCLUSIVE>; 13020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 4>, <&k3_clks 87 0>; 13120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 13220f67d1dSVijay Pothukuchi status = "disabled"; 13320f67d1dSVijay Pothukuchi }; 13420f67d1dSVijay Pothukuchi 13520f67d1dSVijay Pothukuchi main_ehrpwm5: pwm@3050000 { 13620f67d1dSVijay Pothukuchi compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 13720f67d1dSVijay Pothukuchi #pwm-cells = <3>; 13820f67d1dSVijay Pothukuchi reg = <0x00 0x3050000 0x00 0x100>; 13920f67d1dSVijay Pothukuchi power-domains = <&k3_pds 88 TI_SCI_PD_EXCLUSIVE>; 14020f67d1dSVijay Pothukuchi clocks = <&ehrpwm_tbclk 5>, <&k3_clks 88 0>; 14120f67d1dSVijay Pothukuchi clock-names = "tbclk", "fck"; 14220f67d1dSVijay Pothukuchi status = "disabled"; 143b766e3b0SKishon Vijay Abraham I }; 144b766e3b0SKishon Vijay Abraham I 1452d87061eSNishanth Menon gic500: interrupt-controller@1800000 { 1462d87061eSNishanth Menon compatible = "arm,gic-v3"; 1472d87061eSNishanth Menon #address-cells = <2>; 1482d87061eSNishanth Menon #size-cells = <2>; 1492d87061eSNishanth Menon ranges; 1502d87061eSNishanth Menon #interrupt-cells = <3>; 1512d87061eSNishanth Menon interrupt-controller; 1522d87061eSNishanth Menon reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ 153a06ed27fSNishanth Menon <0x00 0x01900000 0x00 0x100000>, /* GICR */ 154a06ed27fSNishanth Menon <0x00 0x6f000000 0x00 0x2000>, /* GICC */ 155a06ed27fSNishanth Menon <0x00 0x6f010000 0x00 0x1000>, /* GICH */ 156a06ed27fSNishanth Menon <0x00 0x6f020000 0x00 0x2000>; /* GICV */ 1572d87061eSNishanth Menon 1582d87061eSNishanth Menon /* vcpumntirq: virtual CPU interface maintenance interrupt */ 1592d87061eSNishanth Menon interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 1602d87061eSNishanth Menon 1616e6972f9SGrygorii Strashko gic_its: msi-controller@1820000 { 1622d87061eSNishanth Menon compatible = "arm,gic-v3-its"; 1632d87061eSNishanth Menon reg = <0x00 0x01820000 0x00 0x10000>; 1642d87061eSNishanth Menon socionext,synquacer-pre-its = <0x1000000 0x400000>; 1652d87061eSNishanth Menon msi-controller; 1662d87061eSNishanth Menon #msi-cells = <1>; 1672d87061eSNishanth Menon }; 1682d87061eSNishanth Menon }; 1692d87061eSNishanth Menon 170cab12badSNishanth Menon main_gpio_intr: interrupt-controller@a00000 { 171073086fcSLokesh Vutla compatible = "ti,sci-intr"; 172cab12badSNishanth Menon reg = <0x00 0x00a00000 0x00 0x800>; 173073086fcSLokesh Vutla ti,intr-trigger-type = <1>; 174073086fcSLokesh Vutla interrupt-controller; 175073086fcSLokesh Vutla interrupt-parent = <&gic500>; 1768d523f09SLokesh Vutla #interrupt-cells = <1>; 177073086fcSLokesh Vutla ti,sci = <&dmsc>; 1788d523f09SLokesh Vutla ti,sci-dev-id = <131>; 1798d523f09SLokesh Vutla ti,interrupt-ranges = <8 392 56>; 180073086fcSLokesh Vutla }; 181073086fcSLokesh Vutla 1829ecdb6d6SNishanth Menon main_navss: bus@30000000 { 183ab641f28SPeter Ujfalusi compatible = "simple-mfd"; 1841463a70dSSuman Anna #address-cells = <2>; 1851463a70dSSuman Anna #size-cells = <2>; 1869ecdb6d6SNishanth Menon ranges = <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>; 1876f73c1e5SPeter Ujfalusi dma-coherent; 1886f73c1e5SPeter Ujfalusi dma-ranges; 1896f73c1e5SPeter Ujfalusi 1906f73c1e5SPeter Ujfalusi ti,sci-dev-id = <199>; 1911463a70dSSuman Anna 192cab12badSNishanth Menon main_navss_intr: interrupt-controller@310e0000 { 1931463a70dSSuman Anna compatible = "ti,sci-intr"; 194cab12badSNishanth Menon reg = <0x0 0x310e0000 0x0 0x4000>; 1951463a70dSSuman Anna ti,intr-trigger-type = <4>; 1961463a70dSSuman Anna interrupt-controller; 1971463a70dSSuman Anna interrupt-parent = <&gic500>; 1988d523f09SLokesh Vutla #interrupt-cells = <1>; 1991463a70dSSuman Anna ti,sci = <&dmsc>; 2008d523f09SLokesh Vutla ti,sci-dev-id = <213>; 2018d523f09SLokesh Vutla ti,interrupt-ranges = <0 64 64>, 2028d523f09SLokesh Vutla <64 448 64>, 2038d523f09SLokesh Vutla <128 672 64>; 2041463a70dSSuman Anna }; 205073086fcSLokesh Vutla 206073086fcSLokesh Vutla main_udmass_inta: interrupt-controller@33d00000 { 207073086fcSLokesh Vutla compatible = "ti,sci-inta"; 208073086fcSLokesh Vutla reg = <0x0 0x33d00000 0x0 0x100000>; 209073086fcSLokesh Vutla interrupt-controller; 210073086fcSLokesh Vutla interrupt-parent = <&main_navss_intr>; 211073086fcSLokesh Vutla msi-controller; 21215ffd94aSSekhar Nori #interrupt-cells = <0>; 213073086fcSLokesh Vutla ti,sci = <&dmsc>; 214073086fcSLokesh Vutla ti,sci-dev-id = <209>; 2158d523f09SLokesh Vutla ti,interrupt-ranges = <0 0 256>; 216073086fcSLokesh Vutla }; 2177b472cedSSuman Anna 218515c0340SPeter Ujfalusi secure_proxy_main: mailbox@32c00000 { 219515c0340SPeter Ujfalusi compatible = "ti,am654-secure-proxy"; 220515c0340SPeter Ujfalusi #mbox-cells = <1>; 221515c0340SPeter Ujfalusi reg-names = "target_data", "rt", "scfg"; 222515c0340SPeter Ujfalusi reg = <0x00 0x32c00000 0x00 0x100000>, 223515c0340SPeter Ujfalusi <0x00 0x32400000 0x00 0x100000>, 224515c0340SPeter Ujfalusi <0x00 0x32800000 0x00 0x100000>; 225515c0340SPeter Ujfalusi interrupt-names = "rx_011"; 226515c0340SPeter Ujfalusi interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 227515c0340SPeter Ujfalusi }; 228515c0340SPeter Ujfalusi 229d0c72c77SGrygorii Strashko smmu0: iommu@36600000 { 230515c0340SPeter Ujfalusi compatible = "arm,smmu-v3"; 231515c0340SPeter Ujfalusi reg = <0x0 0x36600000 0x0 0x100000>; 232515c0340SPeter Ujfalusi interrupt-parent = <&gic500>; 233515c0340SPeter Ujfalusi interrupts = <GIC_SPI 772 IRQ_TYPE_EDGE_RISING>, 234515c0340SPeter Ujfalusi <GIC_SPI 768 IRQ_TYPE_EDGE_RISING>; 235515c0340SPeter Ujfalusi interrupt-names = "eventq", "gerror"; 236515c0340SPeter Ujfalusi #iommu-cells = <1>; 237515c0340SPeter Ujfalusi }; 238515c0340SPeter Ujfalusi 2397b472cedSSuman Anna hwspinlock: spinlock@30e00000 { 2407b472cedSSuman Anna compatible = "ti,am654-hwspinlock"; 2417b472cedSSuman Anna reg = <0x00 0x30e00000 0x00 0x1000>; 2427b472cedSSuman Anna #hwlock-cells = <1>; 2437b472cedSSuman Anna }; 24456f18582SSuman Anna 24556f18582SSuman Anna mailbox0_cluster0: mailbox@31f80000 { 24656f18582SSuman Anna compatible = "ti,am654-mailbox"; 24756f18582SSuman Anna reg = <0x00 0x31f80000 0x00 0x200>; 24856f18582SSuman Anna #mbox-cells = <1>; 24956f18582SSuman Anna ti,mbox-num-users = <4>; 25056f18582SSuman Anna ti,mbox-num-fifos = <16>; 25156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 2527e48b665SAndrew Davis status = "disabled"; 25356f18582SSuman Anna }; 25456f18582SSuman Anna 25556f18582SSuman Anna mailbox0_cluster1: mailbox@31f81000 { 25656f18582SSuman Anna compatible = "ti,am654-mailbox"; 25756f18582SSuman Anna reg = <0x00 0x31f81000 0x00 0x200>; 25856f18582SSuman Anna #mbox-cells = <1>; 25956f18582SSuman Anna ti,mbox-num-users = <4>; 26056f18582SSuman Anna ti,mbox-num-fifos = <16>; 26156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 2627e48b665SAndrew Davis status = "disabled"; 26356f18582SSuman Anna }; 26456f18582SSuman Anna 26556f18582SSuman Anna mailbox0_cluster2: mailbox@31f82000 { 26656f18582SSuman Anna compatible = "ti,am654-mailbox"; 26756f18582SSuman Anna reg = <0x00 0x31f82000 0x00 0x200>; 26856f18582SSuman Anna #mbox-cells = <1>; 26956f18582SSuman Anna ti,mbox-num-users = <4>; 27056f18582SSuman Anna ti,mbox-num-fifos = <16>; 27156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 2727e48b665SAndrew Davis status = "disabled"; 27356f18582SSuman Anna }; 27456f18582SSuman Anna 27556f18582SSuman Anna mailbox0_cluster3: mailbox@31f83000 { 27656f18582SSuman Anna compatible = "ti,am654-mailbox"; 27756f18582SSuman Anna reg = <0x00 0x31f83000 0x00 0x200>; 27856f18582SSuman Anna #mbox-cells = <1>; 27956f18582SSuman Anna ti,mbox-num-users = <4>; 28056f18582SSuman Anna ti,mbox-num-fifos = <16>; 28156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 2827e48b665SAndrew Davis status = "disabled"; 28356f18582SSuman Anna }; 28456f18582SSuman Anna 28556f18582SSuman Anna mailbox0_cluster4: mailbox@31f84000 { 28656f18582SSuman Anna compatible = "ti,am654-mailbox"; 28756f18582SSuman Anna reg = <0x00 0x31f84000 0x00 0x200>; 28856f18582SSuman Anna #mbox-cells = <1>; 28956f18582SSuman Anna ti,mbox-num-users = <4>; 29056f18582SSuman Anna ti,mbox-num-fifos = <16>; 29156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 2927e48b665SAndrew Davis status = "disabled"; 29356f18582SSuman Anna }; 29456f18582SSuman Anna 29556f18582SSuman Anna mailbox0_cluster5: mailbox@31f85000 { 29656f18582SSuman Anna compatible = "ti,am654-mailbox"; 29756f18582SSuman Anna reg = <0x00 0x31f85000 0x00 0x200>; 29856f18582SSuman Anna #mbox-cells = <1>; 29956f18582SSuman Anna ti,mbox-num-users = <4>; 30056f18582SSuman Anna ti,mbox-num-fifos = <16>; 30156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3027e48b665SAndrew Davis status = "disabled"; 30356f18582SSuman Anna }; 30456f18582SSuman Anna 30556f18582SSuman Anna mailbox0_cluster6: mailbox@31f86000 { 30656f18582SSuman Anna compatible = "ti,am654-mailbox"; 30756f18582SSuman Anna reg = <0x00 0x31f86000 0x00 0x200>; 30856f18582SSuman Anna #mbox-cells = <1>; 30956f18582SSuman Anna ti,mbox-num-users = <4>; 31056f18582SSuman Anna ti,mbox-num-fifos = <16>; 31156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3127e48b665SAndrew Davis status = "disabled"; 31356f18582SSuman Anna }; 31456f18582SSuman Anna 31556f18582SSuman Anna mailbox0_cluster7: mailbox@31f87000 { 31656f18582SSuman Anna compatible = "ti,am654-mailbox"; 31756f18582SSuman Anna reg = <0x00 0x31f87000 0x00 0x200>; 31856f18582SSuman Anna #mbox-cells = <1>; 31956f18582SSuman Anna ti,mbox-num-users = <4>; 32056f18582SSuman Anna ti,mbox-num-fifos = <16>; 32156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3227e48b665SAndrew Davis status = "disabled"; 32356f18582SSuman Anna }; 32456f18582SSuman Anna 32556f18582SSuman Anna mailbox0_cluster8: mailbox@31f88000 { 32656f18582SSuman Anna compatible = "ti,am654-mailbox"; 32756f18582SSuman Anna reg = <0x00 0x31f88000 0x00 0x200>; 32856f18582SSuman Anna #mbox-cells = <1>; 32956f18582SSuman Anna ti,mbox-num-users = <4>; 33056f18582SSuman Anna ti,mbox-num-fifos = <16>; 33156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3327e48b665SAndrew Davis status = "disabled"; 33356f18582SSuman Anna }; 33456f18582SSuman Anna 33556f18582SSuman Anna mailbox0_cluster9: mailbox@31f89000 { 33656f18582SSuman Anna compatible = "ti,am654-mailbox"; 33756f18582SSuman Anna reg = <0x00 0x31f89000 0x00 0x200>; 33856f18582SSuman Anna #mbox-cells = <1>; 33956f18582SSuman Anna ti,mbox-num-users = <4>; 34056f18582SSuman Anna ti,mbox-num-fifos = <16>; 34156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3427e48b665SAndrew Davis status = "disabled"; 34356f18582SSuman Anna }; 34456f18582SSuman Anna 34556f18582SSuman Anna mailbox0_cluster10: mailbox@31f8a000 { 34656f18582SSuman Anna compatible = "ti,am654-mailbox"; 34756f18582SSuman Anna reg = <0x00 0x31f8a000 0x00 0x200>; 34856f18582SSuman Anna #mbox-cells = <1>; 34956f18582SSuman Anna ti,mbox-num-users = <4>; 35056f18582SSuman Anna ti,mbox-num-fifos = <16>; 35156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3527e48b665SAndrew Davis status = "disabled"; 35356f18582SSuman Anna }; 35456f18582SSuman Anna 35556f18582SSuman Anna mailbox0_cluster11: mailbox@31f8b000 { 35656f18582SSuman Anna compatible = "ti,am654-mailbox"; 35756f18582SSuman Anna reg = <0x00 0x31f8b000 0x00 0x200>; 35856f18582SSuman Anna #mbox-cells = <1>; 35956f18582SSuman Anna ti,mbox-num-users = <4>; 36056f18582SSuman Anna ti,mbox-num-fifos = <16>; 36156f18582SSuman Anna interrupt-parent = <&main_navss_intr>; 3627e48b665SAndrew Davis status = "disabled"; 36356f18582SSuman Anna }; 3646f73c1e5SPeter Ujfalusi 3656f73c1e5SPeter Ujfalusi main_ringacc: ringacc@3c000000 { 3666f73c1e5SPeter Ujfalusi compatible = "ti,am654-navss-ringacc"; 3676f73c1e5SPeter Ujfalusi reg = <0x0 0x3c000000 0x0 0x400000>, 3686f73c1e5SPeter Ujfalusi <0x0 0x38000000 0x0 0x400000>, 3696f73c1e5SPeter Ujfalusi <0x0 0x31120000 0x0 0x100>, 3706f73c1e5SPeter Ujfalusi <0x0 0x33000000 0x0 0x40000>; 3716f73c1e5SPeter Ujfalusi reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target"; 3726f73c1e5SPeter Ujfalusi ti,num-rings = <1024>; 3736f73c1e5SPeter Ujfalusi ti,sci-rm-range-gp-rings = <0x1>; /* GP ring range */ 3746f73c1e5SPeter Ujfalusi ti,sci = <&dmsc>; 3756f73c1e5SPeter Ujfalusi ti,sci-dev-id = <211>; 3766f73c1e5SPeter Ujfalusi msi-parent = <&main_udmass_inta>; 3776f73c1e5SPeter Ujfalusi }; 3786f73c1e5SPeter Ujfalusi 3796f73c1e5SPeter Ujfalusi main_udmap: dma-controller@31150000 { 3806f73c1e5SPeter Ujfalusi compatible = "ti,j721e-navss-main-udmap"; 3816f73c1e5SPeter Ujfalusi reg = <0x0 0x31150000 0x0 0x100>, 3826f73c1e5SPeter Ujfalusi <0x0 0x34000000 0x0 0x100000>, 3836f73c1e5SPeter Ujfalusi <0x0 0x35000000 0x0 0x100000>; 3846f73c1e5SPeter Ujfalusi reg-names = "gcfg", "rchanrt", "tchanrt"; 3856f73c1e5SPeter Ujfalusi msi-parent = <&main_udmass_inta>; 3866f73c1e5SPeter Ujfalusi #dma-cells = <1>; 3876f73c1e5SPeter Ujfalusi 3886f73c1e5SPeter Ujfalusi ti,sci = <&dmsc>; 3896f73c1e5SPeter Ujfalusi ti,sci-dev-id = <212>; 3906f73c1e5SPeter Ujfalusi ti,ringacc = <&main_ringacc>; 3916f73c1e5SPeter Ujfalusi 3926f73c1e5SPeter Ujfalusi ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */ 3936f73c1e5SPeter Ujfalusi <0x0f>, /* TX_HCHAN */ 3946f73c1e5SPeter Ujfalusi <0x10>; /* TX_UHCHAN */ 3956f73c1e5SPeter Ujfalusi ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */ 3966f73c1e5SPeter Ujfalusi <0x0b>, /* RX_HCHAN */ 3976f73c1e5SPeter Ujfalusi <0x0c>; /* RX_UHCHAN */ 3986f73c1e5SPeter Ujfalusi ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */ 3996f73c1e5SPeter Ujfalusi }; 400461d6d05SGrygorii Strashko 401461d6d05SGrygorii Strashko cpts@310d0000 { 402461d6d05SGrygorii Strashko compatible = "ti,j721e-cpts"; 403461d6d05SGrygorii Strashko reg = <0x0 0x310d0000 0x0 0x400>; 404461d6d05SGrygorii Strashko reg-names = "cpts"; 405461d6d05SGrygorii Strashko clocks = <&k3_clks 201 1>; 406461d6d05SGrygorii Strashko clock-names = "cpts"; 4078d523f09SLokesh Vutla interrupts-extended = <&main_navss_intr 391>; 408461d6d05SGrygorii Strashko interrupt-names = "cpts"; 409461d6d05SGrygorii Strashko ti,cpts-periodic-outputs = <6>; 410461d6d05SGrygorii Strashko ti,cpts-ext-ts-inputs = <8>; 411461d6d05SGrygorii Strashko }; 4121463a70dSSuman Anna }; 4131463a70dSSuman Anna 414a2ff7f11SSiddharth Vadapalli cpsw0: ethernet@c000000 { 415a2ff7f11SSiddharth Vadapalli compatible = "ti,j721e-cpswxg-nuss"; 416a2ff7f11SSiddharth Vadapalli #address-cells = <2>; 417a2ff7f11SSiddharth Vadapalli #size-cells = <2>; 418a2ff7f11SSiddharth Vadapalli reg = <0x0 0xc000000 0x0 0x200000>; 419a2ff7f11SSiddharth Vadapalli reg-names = "cpsw_nuss"; 420a2ff7f11SSiddharth Vadapalli ranges = <0x0 0x0 0x0 0x0c000000 0x0 0x200000>; 421a2ff7f11SSiddharth Vadapalli clocks = <&k3_clks 19 89>; 422a2ff7f11SSiddharth Vadapalli clock-names = "fck"; 423a2ff7f11SSiddharth Vadapalli power-domains = <&k3_pds 19 TI_SCI_PD_EXCLUSIVE>; 424a2ff7f11SSiddharth Vadapalli 425a2ff7f11SSiddharth Vadapalli dmas = <&main_udmap 0xca00>, 426a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca01>, 427a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca02>, 428a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca03>, 429a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca04>, 430a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca05>, 431a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca06>, 432a2ff7f11SSiddharth Vadapalli <&main_udmap 0xca07>, 433a2ff7f11SSiddharth Vadapalli <&main_udmap 0x4a00>; 434a2ff7f11SSiddharth Vadapalli dma-names = "tx0", "tx1", "tx2", "tx3", 435a2ff7f11SSiddharth Vadapalli "tx4", "tx5", "tx6", "tx7", 436a2ff7f11SSiddharth Vadapalli "rx"; 437a2ff7f11SSiddharth Vadapalli 438a2ff7f11SSiddharth Vadapalli status = "disabled"; 439a2ff7f11SSiddharth Vadapalli 440a2ff7f11SSiddharth Vadapalli ethernet-ports { 441a2ff7f11SSiddharth Vadapalli #address-cells = <1>; 442a2ff7f11SSiddharth Vadapalli #size-cells = <0>; 443a2ff7f11SSiddharth Vadapalli cpsw0_port1: port@1 { 444a2ff7f11SSiddharth Vadapalli reg = <1>; 445a2ff7f11SSiddharth Vadapalli ti,mac-only; 446a2ff7f11SSiddharth Vadapalli label = "port1"; 447a2ff7f11SSiddharth Vadapalli status = "disabled"; 448a2ff7f11SSiddharth Vadapalli }; 449a2ff7f11SSiddharth Vadapalli 450a2ff7f11SSiddharth Vadapalli cpsw0_port2: port@2 { 451a2ff7f11SSiddharth Vadapalli reg = <2>; 452a2ff7f11SSiddharth Vadapalli ti,mac-only; 453a2ff7f11SSiddharth Vadapalli label = "port2"; 454a2ff7f11SSiddharth Vadapalli status = "disabled"; 455a2ff7f11SSiddharth Vadapalli }; 456a2ff7f11SSiddharth Vadapalli 457a2ff7f11SSiddharth Vadapalli cpsw0_port3: port@3 { 458a2ff7f11SSiddharth Vadapalli reg = <3>; 459a2ff7f11SSiddharth Vadapalli ti,mac-only; 460a2ff7f11SSiddharth Vadapalli label = "port3"; 461a2ff7f11SSiddharth Vadapalli status = "disabled"; 462a2ff7f11SSiddharth Vadapalli }; 463a2ff7f11SSiddharth Vadapalli 464a2ff7f11SSiddharth Vadapalli cpsw0_port4: port@4 { 465a2ff7f11SSiddharth Vadapalli reg = <4>; 466a2ff7f11SSiddharth Vadapalli ti,mac-only; 467a2ff7f11SSiddharth Vadapalli label = "port4"; 468a2ff7f11SSiddharth Vadapalli status = "disabled"; 469a2ff7f11SSiddharth Vadapalli }; 470a2ff7f11SSiddharth Vadapalli 471a2ff7f11SSiddharth Vadapalli cpsw0_port5: port@5 { 472a2ff7f11SSiddharth Vadapalli reg = <5>; 473a2ff7f11SSiddharth Vadapalli ti,mac-only; 474a2ff7f11SSiddharth Vadapalli label = "port5"; 475a2ff7f11SSiddharth Vadapalli status = "disabled"; 476a2ff7f11SSiddharth Vadapalli }; 477a2ff7f11SSiddharth Vadapalli 478a2ff7f11SSiddharth Vadapalli cpsw0_port6: port@6 { 479a2ff7f11SSiddharth Vadapalli reg = <6>; 480a2ff7f11SSiddharth Vadapalli ti,mac-only; 481a2ff7f11SSiddharth Vadapalli label = "port6"; 482a2ff7f11SSiddharth Vadapalli status = "disabled"; 483a2ff7f11SSiddharth Vadapalli }; 484a2ff7f11SSiddharth Vadapalli 485a2ff7f11SSiddharth Vadapalli cpsw0_port7: port@7 { 486a2ff7f11SSiddharth Vadapalli reg = <7>; 487a2ff7f11SSiddharth Vadapalli ti,mac-only; 488a2ff7f11SSiddharth Vadapalli label = "port7"; 489a2ff7f11SSiddharth Vadapalli status = "disabled"; 490a2ff7f11SSiddharth Vadapalli }; 491a2ff7f11SSiddharth Vadapalli 492a2ff7f11SSiddharth Vadapalli cpsw0_port8: port@8 { 493a2ff7f11SSiddharth Vadapalli reg = <8>; 494a2ff7f11SSiddharth Vadapalli ti,mac-only; 495a2ff7f11SSiddharth Vadapalli label = "port8"; 496a2ff7f11SSiddharth Vadapalli status = "disabled"; 497a2ff7f11SSiddharth Vadapalli }; 498a2ff7f11SSiddharth Vadapalli }; 499a2ff7f11SSiddharth Vadapalli 500a2ff7f11SSiddharth Vadapalli cpsw9g_mdio: mdio@f00 { 501a2ff7f11SSiddharth Vadapalli compatible = "ti,cpsw-mdio","ti,davinci_mdio"; 502a2ff7f11SSiddharth Vadapalli reg = <0x0 0xf00 0x0 0x100>; 503a2ff7f11SSiddharth Vadapalli #address-cells = <1>; 504a2ff7f11SSiddharth Vadapalli #size-cells = <0>; 505a2ff7f11SSiddharth Vadapalli clocks = <&k3_clks 19 89>; 506a2ff7f11SSiddharth Vadapalli clock-names = "fck"; 507a2ff7f11SSiddharth Vadapalli bus_freq = <1000000>; 508a2ff7f11SSiddharth Vadapalli status = "disabled"; 509a2ff7f11SSiddharth Vadapalli }; 510a2ff7f11SSiddharth Vadapalli 511a2ff7f11SSiddharth Vadapalli cpts@3d000 { 512a2ff7f11SSiddharth Vadapalli compatible = "ti,j721e-cpts"; 513a2ff7f11SSiddharth Vadapalli reg = <0x0 0x3d000 0x0 0x400>; 514a2ff7f11SSiddharth Vadapalli clocks = <&k3_clks 19 16>; 515a2ff7f11SSiddharth Vadapalli clock-names = "cpts"; 516a2ff7f11SSiddharth Vadapalli interrupts-extended = <&gic500 GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 517a2ff7f11SSiddharth Vadapalli interrupt-names = "cpts"; 518a2ff7f11SSiddharth Vadapalli ti,cpts-ext-ts-inputs = <4>; 519a2ff7f11SSiddharth Vadapalli ti,cpts-periodic-outputs = <2>; 520a2ff7f11SSiddharth Vadapalli }; 521a2ff7f11SSiddharth Vadapalli }; 522a2ff7f11SSiddharth Vadapalli 5238ebcaaaeSKeerthy main_crypto: crypto@4e00000 { 5248ebcaaaeSKeerthy compatible = "ti,j721e-sa2ul"; 5258ebcaaaeSKeerthy reg = <0x0 0x4e00000 0x0 0x1200>; 5268ebcaaaeSKeerthy power-domains = <&k3_pds 264 TI_SCI_PD_EXCLUSIVE>; 5278ebcaaaeSKeerthy #address-cells = <2>; 5288ebcaaaeSKeerthy #size-cells = <2>; 5298ebcaaaeSKeerthy ranges = <0x0 0x04e00000 0x00 0x04e00000 0x0 0x30000>; 5308ebcaaaeSKeerthy 5318ebcaaaeSKeerthy dmas = <&main_udmap 0xc000>, <&main_udmap 0x4000>, 5328ebcaaaeSKeerthy <&main_udmap 0x4001>; 5338ebcaaaeSKeerthy dma-names = "tx", "rx1", "rx2"; 5348ebcaaaeSKeerthy 5358ebcaaaeSKeerthy rng: rng@4e10000 { 5368ebcaaaeSKeerthy compatible = "inside-secure,safexcel-eip76"; 5378ebcaaaeSKeerthy reg = <0x0 0x4e10000 0x0 0x7d>; 5388ebcaaaeSKeerthy interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 5398ebcaaaeSKeerthy }; 5408ebcaaaeSKeerthy }; 5418ebcaaaeSKeerthy 542dcccf770SNishanth Menon main_pmx0: pinctrl@11c000 { 5432d87061eSNishanth Menon compatible = "pinctrl-single"; 5442d87061eSNishanth Menon /* Proxy 0 addressing */ 5452d87061eSNishanth Menon reg = <0x0 0x11c000 0x0 0x2b4>; 5462d87061eSNishanth Menon #pinctrl-cells = <1>; 5472d87061eSNishanth Menon pinctrl-single,register-width = <32>; 5482d87061eSNishanth Menon pinctrl-single,function-mask = <0xffffffff>; 5492d87061eSNishanth Menon }; 5502d87061eSNishanth Menon 55172a44d1cSNishanth Menon /* TIMERIO pad input CTRLMMR_TIMER*_CTRL registers */ 55272a44d1cSNishanth Menon main_timerio_input: pinctrl@104200 { 55372a44d1cSNishanth Menon compatible = "pinctrl-single"; 55472a44d1cSNishanth Menon reg = <0x00 0x104200 0x00 0x50>; 55572a44d1cSNishanth Menon #pinctrl-cells = <1>; 55672a44d1cSNishanth Menon pinctrl-single,register-width = <32>; 55772a44d1cSNishanth Menon pinctrl-single,function-mask = <0x00000007>; 55872a44d1cSNishanth Menon }; 55972a44d1cSNishanth Menon 56072a44d1cSNishanth Menon /* TIMERIO pad output CTCTRLMMR_TIMERIO*_CTRL registers */ 56172a44d1cSNishanth Menon main_timerio_output: pinctrl@104280 { 56272a44d1cSNishanth Menon compatible = "pinctrl-single"; 56372a44d1cSNishanth Menon reg = <0x00 0x104280 0x00 0x20>; 56472a44d1cSNishanth Menon #pinctrl-cells = <1>; 56572a44d1cSNishanth Menon pinctrl-single,register-width = <32>; 56672a44d1cSNishanth Menon pinctrl-single,function-mask = <0x0000001f>; 56772a44d1cSNishanth Menon }; 56872a44d1cSNishanth Menon 569afd094ebSKishon Vijay Abraham I serdes_wiz0: wiz@5000000 { 570afd094ebSKishon Vijay Abraham I compatible = "ti,j721e-wiz-16g"; 571afd094ebSKishon Vijay Abraham I #address-cells = <1>; 572afd094ebSKishon Vijay Abraham I #size-cells = <1>; 573afd094ebSKishon Vijay Abraham I power-domains = <&k3_pds 292 TI_SCI_PD_EXCLUSIVE>; 5745c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 292 5>, <&k3_clks 292 11>, <&cmn_refclk>; 575afd094ebSKishon Vijay Abraham I clock-names = "fck", "core_ref_clk", "ext_ref_clk"; 576afd094ebSKishon Vijay Abraham I assigned-clocks = <&k3_clks 292 11>, <&k3_clks 292 0>; 577afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 292 15>, <&k3_clks 292 4>; 578afd094ebSKishon Vijay Abraham I num-lanes = <2>; 579afd094ebSKishon Vijay Abraham I #reset-cells = <1>; 580afd094ebSKishon Vijay Abraham I ranges = <0x5000000 0x0 0x5000000 0x10000>; 581afd094ebSKishon Vijay Abraham I 582afd094ebSKishon Vijay Abraham I wiz0_pll0_refclk: pll0-refclk { 5835c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 292 11>, <&cmn_refclk>; 584afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 585afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz0_pll0_refclk>; 586afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 292 11>; 587afd094ebSKishon Vijay Abraham I }; 588afd094ebSKishon Vijay Abraham I 589afd094ebSKishon Vijay Abraham I wiz0_pll1_refclk: pll1-refclk { 5905c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 292 0>, <&cmn_refclk1>; 591afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 592afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz0_pll1_refclk>; 593afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 292 0>; 594afd094ebSKishon Vijay Abraham I }; 595afd094ebSKishon Vijay Abraham I 596afd094ebSKishon Vijay Abraham I wiz0_refclk_dig: refclk-dig { 5975c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 292 11>, <&k3_clks 292 0>, <&cmn_refclk>, <&cmn_refclk1>; 598afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 599afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz0_refclk_dig>; 600afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 292 11>; 601afd094ebSKishon Vijay Abraham I }; 602afd094ebSKishon Vijay Abraham I 603afd094ebSKishon Vijay Abraham I wiz0_cmn_refclk_dig_div: cmn-refclk-dig-div { 604afd094ebSKishon Vijay Abraham I clocks = <&wiz0_refclk_dig>; 605afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 606afd094ebSKishon Vijay Abraham I }; 607afd094ebSKishon Vijay Abraham I 608afd094ebSKishon Vijay Abraham I wiz0_cmn_refclk1_dig_div: cmn-refclk1-dig-div { 609afd094ebSKishon Vijay Abraham I clocks = <&wiz0_pll1_refclk>; 610afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 611afd094ebSKishon Vijay Abraham I }; 612afd094ebSKishon Vijay Abraham I 613afd094ebSKishon Vijay Abraham I serdes0: serdes@5000000 { 614afd094ebSKishon Vijay Abraham I compatible = "ti,sierra-phy-t0"; 615afd094ebSKishon Vijay Abraham I reg-names = "serdes"; 616afd094ebSKishon Vijay Abraham I reg = <0x5000000 0x10000>; 617afd094ebSKishon Vijay Abraham I #address-cells = <1>; 618afd094ebSKishon Vijay Abraham I #size-cells = <0>; 6192427bfb3SKishon Vijay Abraham I #clock-cells = <1>; 620afd094ebSKishon Vijay Abraham I resets = <&serdes_wiz0 0>; 621afd094ebSKishon Vijay Abraham I reset-names = "sierra_reset"; 6222427bfb3SKishon Vijay Abraham I clocks = <&wiz0_cmn_refclk_dig_div>, <&wiz0_cmn_refclk1_dig_div>, 6232427bfb3SKishon Vijay Abraham I <&wiz0_pll0_refclk>, <&wiz0_pll1_refclk>; 6242427bfb3SKishon Vijay Abraham I clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div", 6252427bfb3SKishon Vijay Abraham I "pll0_refclk", "pll1_refclk"; 626afd094ebSKishon Vijay Abraham I }; 627afd094ebSKishon Vijay Abraham I }; 628afd094ebSKishon Vijay Abraham I 629afd094ebSKishon Vijay Abraham I serdes_wiz1: wiz@5010000 { 630afd094ebSKishon Vijay Abraham I compatible = "ti,j721e-wiz-16g"; 631afd094ebSKishon Vijay Abraham I #address-cells = <1>; 632afd094ebSKishon Vijay Abraham I #size-cells = <1>; 633afd094ebSKishon Vijay Abraham I power-domains = <&k3_pds 293 TI_SCI_PD_EXCLUSIVE>; 6345c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 293 5>, <&k3_clks 293 13>, <&cmn_refclk>; 635afd094ebSKishon Vijay Abraham I clock-names = "fck", "core_ref_clk", "ext_ref_clk"; 636afd094ebSKishon Vijay Abraham I assigned-clocks = <&k3_clks 293 13>, <&k3_clks 293 0>; 637afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 293 17>, <&k3_clks 293 4>; 638afd094ebSKishon Vijay Abraham I num-lanes = <2>; 639afd094ebSKishon Vijay Abraham I #reset-cells = <1>; 640afd094ebSKishon Vijay Abraham I ranges = <0x5010000 0x0 0x5010000 0x10000>; 641afd094ebSKishon Vijay Abraham I 642afd094ebSKishon Vijay Abraham I wiz1_pll0_refclk: pll0-refclk { 6435c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 293 13>, <&cmn_refclk>; 644afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 645afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz1_pll0_refclk>; 646afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 293 13>; 647afd094ebSKishon Vijay Abraham I }; 648afd094ebSKishon Vijay Abraham I 649afd094ebSKishon Vijay Abraham I wiz1_pll1_refclk: pll1-refclk { 6505c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 293 0>, <&cmn_refclk1>; 651afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 652afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz1_pll1_refclk>; 653afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 293 0>; 654afd094ebSKishon Vijay Abraham I }; 655afd094ebSKishon Vijay Abraham I 656afd094ebSKishon Vijay Abraham I wiz1_refclk_dig: refclk-dig { 6575c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 293 13>, <&k3_clks 293 0>, <&cmn_refclk>, <&cmn_refclk1>; 658afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 659afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz1_refclk_dig>; 660afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 293 13>; 661afd094ebSKishon Vijay Abraham I }; 662afd094ebSKishon Vijay Abraham I 663afd094ebSKishon Vijay Abraham I wiz1_cmn_refclk_dig_div: cmn-refclk-dig-div { 664afd094ebSKishon Vijay Abraham I clocks = <&wiz1_refclk_dig>; 665afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 666afd094ebSKishon Vijay Abraham I }; 667afd094ebSKishon Vijay Abraham I 668afd094ebSKishon Vijay Abraham I wiz1_cmn_refclk1_dig_div: cmn-refclk1-dig-div { 669afd094ebSKishon Vijay Abraham I clocks = <&wiz1_pll1_refclk>; 670afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 671afd094ebSKishon Vijay Abraham I }; 672afd094ebSKishon Vijay Abraham I 673afd094ebSKishon Vijay Abraham I serdes1: serdes@5010000 { 674afd094ebSKishon Vijay Abraham I compatible = "ti,sierra-phy-t0"; 675afd094ebSKishon Vijay Abraham I reg-names = "serdes"; 676afd094ebSKishon Vijay Abraham I reg = <0x5010000 0x10000>; 677afd094ebSKishon Vijay Abraham I #address-cells = <1>; 678afd094ebSKishon Vijay Abraham I #size-cells = <0>; 6792427bfb3SKishon Vijay Abraham I #clock-cells = <1>; 680afd094ebSKishon Vijay Abraham I resets = <&serdes_wiz1 0>; 681afd094ebSKishon Vijay Abraham I reset-names = "sierra_reset"; 6822427bfb3SKishon Vijay Abraham I clocks = <&wiz1_cmn_refclk_dig_div>, <&wiz1_cmn_refclk1_dig_div>, 6832427bfb3SKishon Vijay Abraham I <&wiz1_pll0_refclk>, <&wiz1_pll1_refclk>; 6842427bfb3SKishon Vijay Abraham I clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div", 6852427bfb3SKishon Vijay Abraham I "pll0_refclk", "pll1_refclk"; 686afd094ebSKishon Vijay Abraham I }; 687afd094ebSKishon Vijay Abraham I }; 688afd094ebSKishon Vijay Abraham I 689afd094ebSKishon Vijay Abraham I serdes_wiz2: wiz@5020000 { 690afd094ebSKishon Vijay Abraham I compatible = "ti,j721e-wiz-16g"; 691afd094ebSKishon Vijay Abraham I #address-cells = <1>; 692afd094ebSKishon Vijay Abraham I #size-cells = <1>; 693afd094ebSKishon Vijay Abraham I power-domains = <&k3_pds 294 TI_SCI_PD_EXCLUSIVE>; 6945c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 294 5>, <&k3_clks 294 11>, <&cmn_refclk>; 695afd094ebSKishon Vijay Abraham I clock-names = "fck", "core_ref_clk", "ext_ref_clk"; 696afd094ebSKishon Vijay Abraham I assigned-clocks = <&k3_clks 294 11>, <&k3_clks 294 0>; 697afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 294 15>, <&k3_clks 294 4>; 698afd094ebSKishon Vijay Abraham I num-lanes = <2>; 699afd094ebSKishon Vijay Abraham I #reset-cells = <1>; 700afd094ebSKishon Vijay Abraham I ranges = <0x5020000 0x0 0x5020000 0x10000>; 701afd094ebSKishon Vijay Abraham I 702afd094ebSKishon Vijay Abraham I wiz2_pll0_refclk: pll0-refclk { 7035c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 294 11>, <&cmn_refclk>; 704afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 705afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz2_pll0_refclk>; 706afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 294 11>; 707afd094ebSKishon Vijay Abraham I }; 708afd094ebSKishon Vijay Abraham I 709afd094ebSKishon Vijay Abraham I wiz2_pll1_refclk: pll1-refclk { 7105c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 294 0>, <&cmn_refclk1>; 711afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 712afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz2_pll1_refclk>; 713afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 294 0>; 714afd094ebSKishon Vijay Abraham I }; 715afd094ebSKishon Vijay Abraham I 716afd094ebSKishon Vijay Abraham I wiz2_refclk_dig: refclk-dig { 7175c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 294 11>, <&k3_clks 294 0>, <&cmn_refclk>, <&cmn_refclk1>; 718afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 719afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz2_refclk_dig>; 720afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 294 11>; 721afd094ebSKishon Vijay Abraham I }; 722afd094ebSKishon Vijay Abraham I 723afd094ebSKishon Vijay Abraham I wiz2_cmn_refclk_dig_div: cmn-refclk-dig-div { 724afd094ebSKishon Vijay Abraham I clocks = <&wiz2_refclk_dig>; 725afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 726afd094ebSKishon Vijay Abraham I }; 727afd094ebSKishon Vijay Abraham I 728afd094ebSKishon Vijay Abraham I wiz2_cmn_refclk1_dig_div: cmn-refclk1-dig-div { 729afd094ebSKishon Vijay Abraham I clocks = <&wiz2_pll1_refclk>; 730afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 731afd094ebSKishon Vijay Abraham I }; 732afd094ebSKishon Vijay Abraham I 733afd094ebSKishon Vijay Abraham I serdes2: serdes@5020000 { 734afd094ebSKishon Vijay Abraham I compatible = "ti,sierra-phy-t0"; 735afd094ebSKishon Vijay Abraham I reg-names = "serdes"; 736afd094ebSKishon Vijay Abraham I reg = <0x5020000 0x10000>; 737afd094ebSKishon Vijay Abraham I #address-cells = <1>; 738afd094ebSKishon Vijay Abraham I #size-cells = <0>; 7392427bfb3SKishon Vijay Abraham I #clock-cells = <1>; 740afd094ebSKishon Vijay Abraham I resets = <&serdes_wiz2 0>; 741afd094ebSKishon Vijay Abraham I reset-names = "sierra_reset"; 7422427bfb3SKishon Vijay Abraham I clocks = <&wiz2_cmn_refclk_dig_div>, <&wiz2_cmn_refclk1_dig_div>, 7432427bfb3SKishon Vijay Abraham I <&wiz2_pll0_refclk>, <&wiz2_pll1_refclk>; 7442427bfb3SKishon Vijay Abraham I clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div", 7452427bfb3SKishon Vijay Abraham I "pll0_refclk", "pll1_refclk"; 746afd094ebSKishon Vijay Abraham I }; 747afd094ebSKishon Vijay Abraham I }; 748afd094ebSKishon Vijay Abraham I 749afd094ebSKishon Vijay Abraham I serdes_wiz3: wiz@5030000 { 750afd094ebSKishon Vijay Abraham I compatible = "ti,j721e-wiz-16g"; 751afd094ebSKishon Vijay Abraham I #address-cells = <1>; 752afd094ebSKishon Vijay Abraham I #size-cells = <1>; 753afd094ebSKishon Vijay Abraham I power-domains = <&k3_pds 295 TI_SCI_PD_EXCLUSIVE>; 7545c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 295 5>, <&k3_clks 295 9>, <&cmn_refclk>; 755afd094ebSKishon Vijay Abraham I clock-names = "fck", "core_ref_clk", "ext_ref_clk"; 756afd094ebSKishon Vijay Abraham I assigned-clocks = <&k3_clks 295 9>, <&k3_clks 295 0>; 757afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 295 13>, <&k3_clks 295 4>; 758afd094ebSKishon Vijay Abraham I num-lanes = <2>; 759afd094ebSKishon Vijay Abraham I #reset-cells = <1>; 760afd094ebSKishon Vijay Abraham I ranges = <0x5030000 0x0 0x5030000 0x10000>; 761afd094ebSKishon Vijay Abraham I 762afd094ebSKishon Vijay Abraham I wiz3_pll0_refclk: pll0-refclk { 7635c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 295 9>, <&cmn_refclk>; 764afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 765afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz3_pll0_refclk>; 766afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 295 9>; 767afd094ebSKishon Vijay Abraham I }; 768afd094ebSKishon Vijay Abraham I 769afd094ebSKishon Vijay Abraham I wiz3_pll1_refclk: pll1-refclk { 7705c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 295 0>, <&cmn_refclk1>; 771afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 772afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz3_pll1_refclk>; 773afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 295 0>; 774afd094ebSKishon Vijay Abraham I }; 775afd094ebSKishon Vijay Abraham I 776afd094ebSKishon Vijay Abraham I wiz3_refclk_dig: refclk-dig { 7775c6d0b55SKishon Vijay Abraham I clocks = <&k3_clks 295 9>, <&k3_clks 295 0>, <&cmn_refclk>, <&cmn_refclk1>; 778afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 779afd094ebSKishon Vijay Abraham I assigned-clocks = <&wiz3_refclk_dig>; 780afd094ebSKishon Vijay Abraham I assigned-clock-parents = <&k3_clks 295 9>; 781afd094ebSKishon Vijay Abraham I }; 782afd094ebSKishon Vijay Abraham I 783afd094ebSKishon Vijay Abraham I wiz3_cmn_refclk_dig_div: cmn-refclk-dig-div { 784afd094ebSKishon Vijay Abraham I clocks = <&wiz3_refclk_dig>; 785afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 786afd094ebSKishon Vijay Abraham I }; 787afd094ebSKishon Vijay Abraham I 788afd094ebSKishon Vijay Abraham I wiz3_cmn_refclk1_dig_div: cmn-refclk1-dig-div { 789afd094ebSKishon Vijay Abraham I clocks = <&wiz3_pll1_refclk>; 790afd094ebSKishon Vijay Abraham I #clock-cells = <0>; 791afd094ebSKishon Vijay Abraham I }; 792afd094ebSKishon Vijay Abraham I 793afd094ebSKishon Vijay Abraham I serdes3: serdes@5030000 { 794afd094ebSKishon Vijay Abraham I compatible = "ti,sierra-phy-t0"; 795afd094ebSKishon Vijay Abraham I reg-names = "serdes"; 796afd094ebSKishon Vijay Abraham I reg = <0x5030000 0x10000>; 797afd094ebSKishon Vijay Abraham I #address-cells = <1>; 798afd094ebSKishon Vijay Abraham I #size-cells = <0>; 7992427bfb3SKishon Vijay Abraham I #clock-cells = <1>; 800afd094ebSKishon Vijay Abraham I resets = <&serdes_wiz3 0>; 801afd094ebSKishon Vijay Abraham I reset-names = "sierra_reset"; 8022427bfb3SKishon Vijay Abraham I clocks = <&wiz3_cmn_refclk_dig_div>, <&wiz3_cmn_refclk1_dig_div>, 8032427bfb3SKishon Vijay Abraham I <&wiz3_pll0_refclk>, <&wiz3_pll1_refclk>; 8042427bfb3SKishon Vijay Abraham I clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div", 8052427bfb3SKishon Vijay Abraham I "pll0_refclk", "pll1_refclk"; 806afd094ebSKishon Vijay Abraham I }; 807afd094ebSKishon Vijay Abraham I }; 808afd094ebSKishon Vijay Abraham I 8094e583388SKishon Vijay Abraham I pcie0_rc: pcie@2900000 { 8104e583388SKishon Vijay Abraham I compatible = "ti,j721e-pcie-host"; 8114e583388SKishon Vijay Abraham I reg = <0x00 0x02900000 0x00 0x1000>, 8124e583388SKishon Vijay Abraham I <0x00 0x02907000 0x00 0x400>, 8134e583388SKishon Vijay Abraham I <0x00 0x0d000000 0x00 0x00800000>, 8144e583388SKishon Vijay Abraham I <0x00 0x10000000 0x00 0x00001000>; 8154e583388SKishon Vijay Abraham I reg-names = "intd_cfg", "user_cfg", "reg", "cfg"; 8164e583388SKishon Vijay Abraham I interrupt-names = "link_state"; 8174e583388SKishon Vijay Abraham I interrupts = <GIC_SPI 318 IRQ_TYPE_EDGE_RISING>; 8184e583388SKishon Vijay Abraham I device_type = "pci"; 819edb96779SKishon Vijay Abraham I ti,syscon-pcie-ctrl = <&scm_conf 0x4070>; 8204e583388SKishon Vijay Abraham I max-link-speed = <3>; 8214e583388SKishon Vijay Abraham I num-lanes = <2>; 8224e583388SKishon Vijay Abraham I power-domains = <&k3_pds 239 TI_SCI_PD_EXCLUSIVE>; 8234e583388SKishon Vijay Abraham I clocks = <&k3_clks 239 1>; 8244e583388SKishon Vijay Abraham I clock-names = "fck"; 8254e583388SKishon Vijay Abraham I #address-cells = <3>; 8264e583388SKishon Vijay Abraham I #size-cells = <2>; 8275f466335SKishon Vijay Abraham I bus-range = <0x0 0xff>; 8284e583388SKishon Vijay Abraham I vendor-id = <0x104c>; 8294e583388SKishon Vijay Abraham I device-id = <0xb00d>; 8304e583388SKishon Vijay Abraham I msi-map = <0x0 &gic_its 0x0 0x10000>; 8314e583388SKishon Vijay Abraham I dma-coherent; 8324e583388SKishon Vijay Abraham I ranges = <0x01000000 0x0 0x10001000 0x0 0x10001000 0x0 0x0010000>, 8334e583388SKishon Vijay Abraham I <0x02000000 0x0 0x10011000 0x0 0x10011000 0x0 0x7fef000>; 8344e583388SKishon Vijay Abraham I dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>; 835731c6dedSAndrew Davis status = "disabled"; 8364e583388SKishon Vijay Abraham I }; 8374e583388SKishon Vijay Abraham I 8384e583388SKishon Vijay Abraham I pcie1_rc: pcie@2910000 { 8394e583388SKishon Vijay Abraham I compatible = "ti,j721e-pcie-host"; 8404e583388SKishon Vijay Abraham I reg = <0x00 0x02910000 0x00 0x1000>, 8414e583388SKishon Vijay Abraham I <0x00 0x02917000 0x00 0x400>, 8424e583388SKishon Vijay Abraham I <0x00 0x0d800000 0x00 0x00800000>, 8434e583388SKishon Vijay Abraham I <0x00 0x18000000 0x00 0x00001000>; 8444e583388SKishon Vijay Abraham I reg-names = "intd_cfg", "user_cfg", "reg", "cfg"; 8454e583388SKishon Vijay Abraham I interrupt-names = "link_state"; 8464e583388SKishon Vijay Abraham I interrupts = <GIC_SPI 330 IRQ_TYPE_EDGE_RISING>; 8474e583388SKishon Vijay Abraham I device_type = "pci"; 848edb96779SKishon Vijay Abraham I ti,syscon-pcie-ctrl = <&scm_conf 0x4074>; 8494e583388SKishon Vijay Abraham I max-link-speed = <3>; 8504e583388SKishon Vijay Abraham I num-lanes = <2>; 8514e583388SKishon Vijay Abraham I power-domains = <&k3_pds 240 TI_SCI_PD_EXCLUSIVE>; 8524e583388SKishon Vijay Abraham I clocks = <&k3_clks 240 1>; 8534e583388SKishon Vijay Abraham I clock-names = "fck"; 8544e583388SKishon Vijay Abraham I #address-cells = <3>; 8554e583388SKishon Vijay Abraham I #size-cells = <2>; 8565f466335SKishon Vijay Abraham I bus-range = <0x0 0xff>; 8574e583388SKishon Vijay Abraham I vendor-id = <0x104c>; 8584e583388SKishon Vijay Abraham I device-id = <0xb00d>; 8594e583388SKishon Vijay Abraham I msi-map = <0x0 &gic_its 0x10000 0x10000>; 8604e583388SKishon Vijay Abraham I dma-coherent; 8614e583388SKishon Vijay Abraham I ranges = <0x01000000 0x0 0x18001000 0x0 0x18001000 0x0 0x0010000>, 8624e583388SKishon Vijay Abraham I <0x02000000 0x0 0x18011000 0x0 0x18011000 0x0 0x7fef000>; 8634e583388SKishon Vijay Abraham I dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>; 864731c6dedSAndrew Davis status = "disabled"; 8654e583388SKishon Vijay Abraham I }; 8664e583388SKishon Vijay Abraham I 8674e583388SKishon Vijay Abraham I pcie2_rc: pcie@2920000 { 8684e583388SKishon Vijay Abraham I compatible = "ti,j721e-pcie-host"; 8694e583388SKishon Vijay Abraham I reg = <0x00 0x02920000 0x00 0x1000>, 8704e583388SKishon Vijay Abraham I <0x00 0x02927000 0x00 0x400>, 8714e583388SKishon Vijay Abraham I <0x00 0x0e000000 0x00 0x00800000>, 8724e583388SKishon Vijay Abraham I <0x44 0x00000000 0x00 0x00001000>; 8734e583388SKishon Vijay Abraham I reg-names = "intd_cfg", "user_cfg", "reg", "cfg"; 8744e583388SKishon Vijay Abraham I interrupt-names = "link_state"; 8754e583388SKishon Vijay Abraham I interrupts = <GIC_SPI 342 IRQ_TYPE_EDGE_RISING>; 8764e583388SKishon Vijay Abraham I device_type = "pci"; 877edb96779SKishon Vijay Abraham I ti,syscon-pcie-ctrl = <&scm_conf 0x4078>; 8784e583388SKishon Vijay Abraham I max-link-speed = <3>; 8794e583388SKishon Vijay Abraham I num-lanes = <2>; 8804e583388SKishon Vijay Abraham I power-domains = <&k3_pds 241 TI_SCI_PD_EXCLUSIVE>; 8814e583388SKishon Vijay Abraham I clocks = <&k3_clks 241 1>; 8824e583388SKishon Vijay Abraham I clock-names = "fck"; 8834e583388SKishon Vijay Abraham I #address-cells = <3>; 8844e583388SKishon Vijay Abraham I #size-cells = <2>; 8855f466335SKishon Vijay Abraham I bus-range = <0x0 0xff>; 8864e583388SKishon Vijay Abraham I vendor-id = <0x104c>; 8874e583388SKishon Vijay Abraham I device-id = <0xb00d>; 8884e583388SKishon Vijay Abraham I msi-map = <0x0 &gic_its 0x20000 0x10000>; 8894e583388SKishon Vijay Abraham I dma-coherent; 8904e583388SKishon Vijay Abraham I ranges = <0x01000000 0x0 0x00001000 0x44 0x00001000 0x0 0x0010000>, 8914e583388SKishon Vijay Abraham I <0x02000000 0x0 0x00011000 0x44 0x00011000 0x0 0x7fef000>; 8924e583388SKishon Vijay Abraham I dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>; 893731c6dedSAndrew Davis status = "disabled"; 8944e583388SKishon Vijay Abraham I }; 8954e583388SKishon Vijay Abraham I 8964e583388SKishon Vijay Abraham I pcie3_rc: pcie@2930000 { 8974e583388SKishon Vijay Abraham I compatible = "ti,j721e-pcie-host"; 8984e583388SKishon Vijay Abraham I reg = <0x00 0x02930000 0x00 0x1000>, 8994e583388SKishon Vijay Abraham I <0x00 0x02937000 0x00 0x400>, 9004e583388SKishon Vijay Abraham I <0x00 0x0e800000 0x00 0x00800000>, 9014e583388SKishon Vijay Abraham I <0x44 0x10000000 0x00 0x00001000>; 9024e583388SKishon Vijay Abraham I reg-names = "intd_cfg", "user_cfg", "reg", "cfg"; 9034e583388SKishon Vijay Abraham I interrupt-names = "link_state"; 9044e583388SKishon Vijay Abraham I interrupts = <GIC_SPI 354 IRQ_TYPE_EDGE_RISING>; 9054e583388SKishon Vijay Abraham I device_type = "pci"; 906edb96779SKishon Vijay Abraham I ti,syscon-pcie-ctrl = <&scm_conf 0x407c>; 9074e583388SKishon Vijay Abraham I max-link-speed = <3>; 9084e583388SKishon Vijay Abraham I num-lanes = <2>; 9094e583388SKishon Vijay Abraham I power-domains = <&k3_pds 242 TI_SCI_PD_EXCLUSIVE>; 9104e583388SKishon Vijay Abraham I clocks = <&k3_clks 242 1>; 9114e583388SKishon Vijay Abraham I clock-names = "fck"; 9124e583388SKishon Vijay Abraham I #address-cells = <3>; 9134e583388SKishon Vijay Abraham I #size-cells = <2>; 9145f466335SKishon Vijay Abraham I bus-range = <0x0 0xff>; 9154e583388SKishon Vijay Abraham I vendor-id = <0x104c>; 9164e583388SKishon Vijay Abraham I device-id = <0xb00d>; 9174e583388SKishon Vijay Abraham I msi-map = <0x0 &gic_its 0x30000 0x10000>; 9184e583388SKishon Vijay Abraham I dma-coherent; 9194e583388SKishon Vijay Abraham I ranges = <0x01000000 0x0 0x00001000 0x44 0x10001000 0x0 0x0010000>, 9204e583388SKishon Vijay Abraham I <0x02000000 0x0 0x00011000 0x44 0x10011000 0x0 0x7fef000>; 9214e583388SKishon Vijay Abraham I dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>; 922731c6dedSAndrew Davis status = "disabled"; 9234e583388SKishon Vijay Abraham I }; 9244e583388SKishon Vijay Abraham I 92592c996f4STomi Valkeinen serdes_wiz4: wiz@5050000 { 92692c996f4STomi Valkeinen compatible = "ti,am64-wiz-10g"; 92792c996f4STomi Valkeinen #address-cells = <1>; 92892c996f4STomi Valkeinen #size-cells = <1>; 92992c996f4STomi Valkeinen power-domains = <&k3_pds 297 TI_SCI_PD_EXCLUSIVE>; 93092c996f4STomi Valkeinen clocks = <&k3_clks 297 1>, <&k3_clks 297 9>, <&cmn_refclk>; 93192c996f4STomi Valkeinen clock-names = "fck", "core_ref_clk", "ext_ref_clk"; 93292c996f4STomi Valkeinen assigned-clocks = <&k3_clks 297 9>; 93392c996f4STomi Valkeinen assigned-clock-parents = <&k3_clks 297 10>; 93492c996f4STomi Valkeinen assigned-clock-rates = <19200000>; 93592c996f4STomi Valkeinen num-lanes = <4>; 93692c996f4STomi Valkeinen #reset-cells = <1>; 93792c996f4STomi Valkeinen #clock-cells = <1>; 93892c996f4STomi Valkeinen ranges = <0x05050000 0x00 0x05050000 0x010000>, 93992c996f4STomi Valkeinen <0x0a030a00 0x00 0x0a030a00 0x40>; 94092c996f4STomi Valkeinen 94192c996f4STomi Valkeinen serdes4: serdes@5050000 { 94292c996f4STomi Valkeinen /* 94392c996f4STomi Valkeinen * Note: we also map DPTX PHY registers as the Torrent 94492c996f4STomi Valkeinen * needs to manage those. 94592c996f4STomi Valkeinen */ 94692c996f4STomi Valkeinen compatible = "ti,j721e-serdes-10g"; 94792c996f4STomi Valkeinen reg = <0x05050000 0x010000>, 94892c996f4STomi Valkeinen <0x0a030a00 0x40>; /* DPTX PHY */ 94992c996f4STomi Valkeinen reg-names = "torrent_phy", "dptx_phy"; 95092c996f4STomi Valkeinen 95192c996f4STomi Valkeinen resets = <&serdes_wiz4 0>; 95292c996f4STomi Valkeinen reset-names = "torrent_reset"; 95392c996f4STomi Valkeinen clocks = <&serdes_wiz4 TI_WIZ_PLL0_REFCLK>; 95492c996f4STomi Valkeinen clock-names = "refclk"; 95592c996f4STomi Valkeinen assigned-clocks = <&serdes_wiz4 TI_WIZ_PLL0_REFCLK>, 95692c996f4STomi Valkeinen <&serdes_wiz4 TI_WIZ_PLL1_REFCLK>, 95792c996f4STomi Valkeinen <&serdes_wiz4 TI_WIZ_REFCLK_DIG>; 95892c996f4STomi Valkeinen assigned-clock-parents = <&k3_clks 297 9>, 95992c996f4STomi Valkeinen <&k3_clks 297 9>, 96092c996f4STomi Valkeinen <&k3_clks 297 9>; 96192c996f4STomi Valkeinen #address-cells = <1>; 96292c996f4STomi Valkeinen #size-cells = <0>; 96392c996f4STomi Valkeinen }; 96492c996f4STomi Valkeinen }; 96592c996f4STomi Valkeinen 9667f209dd1SNishanth Menon main_timer0: timer@2400000 { 9677f209dd1SNishanth Menon compatible = "ti,am654-timer"; 9687f209dd1SNishanth Menon reg = <0x00 0x2400000 0x00 0x400>; 9697f209dd1SNishanth Menon interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>; 9707f209dd1SNishanth Menon clocks = <&k3_clks 49 1>; 9717f209dd1SNishanth Menon clock-names = "fck"; 9727f209dd1SNishanth Menon assigned-clocks = <&k3_clks 49 1>; 9737f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 49 2>; 9747f209dd1SNishanth Menon power-domains = <&k3_pds 49 TI_SCI_PD_EXCLUSIVE>; 9757f209dd1SNishanth Menon ti,timer-pwm; 9767f209dd1SNishanth Menon }; 9777f209dd1SNishanth Menon 9787f209dd1SNishanth Menon main_timer1: timer@2410000 { 9797f209dd1SNishanth Menon compatible = "ti,am654-timer"; 9807f209dd1SNishanth Menon reg = <0x00 0x2410000 0x00 0x400>; 9817f209dd1SNishanth Menon interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; 9827f209dd1SNishanth Menon clocks = <&k3_clks 50 1>; 9837f209dd1SNishanth Menon clock-names = "fck"; 9847f209dd1SNishanth Menon assigned-clocks = <&k3_clks 50 1>, <&k3_clks 327 0>; 9857f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 50 2>, <&k3_clks 327 1>; 9867f209dd1SNishanth Menon power-domains = <&k3_pds 50 TI_SCI_PD_EXCLUSIVE>; 9877f209dd1SNishanth Menon ti,timer-pwm; 9887f209dd1SNishanth Menon }; 9897f209dd1SNishanth Menon 9907f209dd1SNishanth Menon main_timer2: timer@2420000 { 9917f209dd1SNishanth Menon compatible = "ti,am654-timer"; 9927f209dd1SNishanth Menon reg = <0x00 0x2420000 0x00 0x400>; 9937f209dd1SNishanth Menon interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; 9947f209dd1SNishanth Menon clocks = <&k3_clks 51 1>; 9957f209dd1SNishanth Menon clock-names = "fck"; 9967f209dd1SNishanth Menon assigned-clocks = <&k3_clks 51 1>; 9977f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 51 2>; 9987f209dd1SNishanth Menon power-domains = <&k3_pds 51 TI_SCI_PD_EXCLUSIVE>; 9997f209dd1SNishanth Menon ti,timer-pwm; 10007f209dd1SNishanth Menon }; 10017f209dd1SNishanth Menon 10027f209dd1SNishanth Menon main_timer3: timer@2430000 { 10037f209dd1SNishanth Menon compatible = "ti,am654-timer"; 10047f209dd1SNishanth Menon reg = <0x00 0x2430000 0x00 0x400>; 10057f209dd1SNishanth Menon interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>; 10067f209dd1SNishanth Menon clocks = <&k3_clks 52 1>; 10077f209dd1SNishanth Menon clock-names = "fck"; 10087f209dd1SNishanth Menon assigned-clocks = <&k3_clks 52 1>, <&k3_clks 328 0>; 10097f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 52 2>, <&k3_clks 328 1>; 10107f209dd1SNishanth Menon power-domains = <&k3_pds 52 TI_SCI_PD_EXCLUSIVE>; 10117f209dd1SNishanth Menon ti,timer-pwm; 10127f209dd1SNishanth Menon }; 10137f209dd1SNishanth Menon 10147f209dd1SNishanth Menon main_timer4: timer@2440000 { 10157f209dd1SNishanth Menon compatible = "ti,am654-timer"; 10167f209dd1SNishanth Menon reg = <0x00 0x2440000 0x00 0x400>; 10177f209dd1SNishanth Menon interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>; 10187f209dd1SNishanth Menon clocks = <&k3_clks 53 1>; 10197f209dd1SNishanth Menon clock-names = "fck"; 10207f209dd1SNishanth Menon assigned-clocks = <&k3_clks 53 1>; 10217f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 53 2>; 10227f209dd1SNishanth Menon power-domains = <&k3_pds 53 TI_SCI_PD_EXCLUSIVE>; 10237f209dd1SNishanth Menon ti,timer-pwm; 10247f209dd1SNishanth Menon }; 10257f209dd1SNishanth Menon 10267f209dd1SNishanth Menon main_timer5: timer@2450000 { 10277f209dd1SNishanth Menon compatible = "ti,am654-timer"; 10287f209dd1SNishanth Menon reg = <0x00 0x2450000 0x00 0x400>; 10297f209dd1SNishanth Menon interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>; 10307f209dd1SNishanth Menon clocks = <&k3_clks 54 1>; 10317f209dd1SNishanth Menon clock-names = "fck"; 10327f209dd1SNishanth Menon assigned-clocks = <&k3_clks 54 1>, <&k3_clks 329 0>; 10337f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 54 2>, <&k3_clks 329 1>; 10347f209dd1SNishanth Menon power-domains = <&k3_pds 54 TI_SCI_PD_EXCLUSIVE>; 10357f209dd1SNishanth Menon ti,timer-pwm; 10367f209dd1SNishanth Menon }; 10377f209dd1SNishanth Menon 10387f209dd1SNishanth Menon main_timer6: timer@2460000 { 10397f209dd1SNishanth Menon compatible = "ti,am654-timer"; 10407f209dd1SNishanth Menon reg = <0x00 0x2460000 0x00 0x400>; 10417f209dd1SNishanth Menon interrupts = <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>; 10427f209dd1SNishanth Menon clocks = <&k3_clks 55 1>; 10437f209dd1SNishanth Menon clock-names = "fck"; 10447f209dd1SNishanth Menon assigned-clocks = <&k3_clks 55 1>; 10457f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 55 2>; 10467f209dd1SNishanth Menon power-domains = <&k3_pds 55 TI_SCI_PD_EXCLUSIVE>; 10477f209dd1SNishanth Menon ti,timer-pwm; 10487f209dd1SNishanth Menon }; 10497f209dd1SNishanth Menon 10507f209dd1SNishanth Menon main_timer7: timer@2470000 { 10517f209dd1SNishanth Menon compatible = "ti,am654-timer"; 10527f209dd1SNishanth Menon reg = <0x00 0x2470000 0x00 0x400>; 10537f209dd1SNishanth Menon interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>; 10547f209dd1SNishanth Menon clocks = <&k3_clks 57 1>; 10557f209dd1SNishanth Menon clock-names = "fck"; 10567f209dd1SNishanth Menon assigned-clocks = <&k3_clks 57 1>, <&k3_clks 330 0>; 10577f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 57 2>, <&k3_clks 330 1>; 10587f209dd1SNishanth Menon power-domains = <&k3_pds 57 TI_SCI_PD_EXCLUSIVE>; 10597f209dd1SNishanth Menon ti,timer-pwm; 10607f209dd1SNishanth Menon }; 10617f209dd1SNishanth Menon 10627f209dd1SNishanth Menon main_timer8: timer@2480000 { 10637f209dd1SNishanth Menon compatible = "ti,am654-timer"; 10647f209dd1SNishanth Menon reg = <0x00 0x2480000 0x00 0x400>; 10657f209dd1SNishanth Menon interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>; 10667f209dd1SNishanth Menon clocks = <&k3_clks 58 1>; 10677f209dd1SNishanth Menon clock-names = "fck"; 10687f209dd1SNishanth Menon assigned-clocks = <&k3_clks 58 1>; 10697f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 58 2>; 10707f209dd1SNishanth Menon power-domains = <&k3_pds 58 TI_SCI_PD_EXCLUSIVE>; 10717f209dd1SNishanth Menon ti,timer-pwm; 10727f209dd1SNishanth Menon }; 10737f209dd1SNishanth Menon 10747f209dd1SNishanth Menon main_timer9: timer@2490000 { 10757f209dd1SNishanth Menon compatible = "ti,am654-timer"; 10767f209dd1SNishanth Menon reg = <0x00 0x2490000 0x00 0x400>; 10777f209dd1SNishanth Menon interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>; 10787f209dd1SNishanth Menon clocks = <&k3_clks 59 1>; 10797f209dd1SNishanth Menon clock-names = "fck"; 10807f209dd1SNishanth Menon assigned-clocks = <&k3_clks 59 1>, <&k3_clks 331 0>; 10817f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 59 2>, <&k3_clks 331 1>; 10827f209dd1SNishanth Menon power-domains = <&k3_pds 59 TI_SCI_PD_EXCLUSIVE>; 10837f209dd1SNishanth Menon ti,timer-pwm; 10847f209dd1SNishanth Menon }; 10857f209dd1SNishanth Menon 10867f209dd1SNishanth Menon main_timer10: timer@24a0000 { 10877f209dd1SNishanth Menon compatible = "ti,am654-timer"; 10887f209dd1SNishanth Menon reg = <0x00 0x24a0000 0x00 0x400>; 10897f209dd1SNishanth Menon interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>; 10907f209dd1SNishanth Menon clocks = <&k3_clks 60 1>; 10917f209dd1SNishanth Menon clock-names = "fck"; 10927f209dd1SNishanth Menon assigned-clocks = <&k3_clks 60 1>; 10937f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 60 2>; 10947f209dd1SNishanth Menon power-domains = <&k3_pds 60 TI_SCI_PD_EXCLUSIVE>; 10957f209dd1SNishanth Menon ti,timer-pwm; 10967f209dd1SNishanth Menon }; 10977f209dd1SNishanth Menon 10987f209dd1SNishanth Menon main_timer11: timer@24b0000 { 10997f209dd1SNishanth Menon compatible = "ti,am654-timer"; 11007f209dd1SNishanth Menon reg = <0x00 0x24b0000 0x00 0x400>; 11017f209dd1SNishanth Menon interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>; 11027f209dd1SNishanth Menon clocks = <&k3_clks 62 1>; 11037f209dd1SNishanth Menon clock-names = "fck"; 11047f209dd1SNishanth Menon assigned-clocks = <&k3_clks 62 1>, <&k3_clks 332 0>; 11057f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 62 2>, <&k3_clks 332 1>; 11067f209dd1SNishanth Menon power-domains = <&k3_pds 62 TI_SCI_PD_EXCLUSIVE>; 11077f209dd1SNishanth Menon ti,timer-pwm; 11087f209dd1SNishanth Menon }; 11097f209dd1SNishanth Menon 11107f209dd1SNishanth Menon main_timer12: timer@24c0000 { 11117f209dd1SNishanth Menon compatible = "ti,am654-timer"; 11127f209dd1SNishanth Menon reg = <0x00 0x24c0000 0x00 0x400>; 11137f209dd1SNishanth Menon interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>; 11147f209dd1SNishanth Menon clocks = <&k3_clks 63 1>; 11157f209dd1SNishanth Menon clock-names = "fck"; 11167f209dd1SNishanth Menon assigned-clocks = <&k3_clks 63 1>; 11177f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 63 2>; 11187f209dd1SNishanth Menon power-domains = <&k3_pds 63 TI_SCI_PD_EXCLUSIVE>; 11197f209dd1SNishanth Menon ti,timer-pwm; 11207f209dd1SNishanth Menon }; 11217f209dd1SNishanth Menon 11227f209dd1SNishanth Menon main_timer13: timer@24d0000 { 11237f209dd1SNishanth Menon compatible = "ti,am654-timer"; 11247f209dd1SNishanth Menon reg = <0x00 0x24d0000 0x00 0x400>; 11257f209dd1SNishanth Menon interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>; 11267f209dd1SNishanth Menon clocks = <&k3_clks 64 1>; 11277f209dd1SNishanth Menon clock-names = "fck"; 11287f209dd1SNishanth Menon assigned-clocks = <&k3_clks 64 1>, <&k3_clks 333 0>; 11297f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 64 2>, <&k3_clks 333 1>; 11307f209dd1SNishanth Menon power-domains = <&k3_pds 64 TI_SCI_PD_EXCLUSIVE>; 11317f209dd1SNishanth Menon ti,timer-pwm; 11327f209dd1SNishanth Menon }; 11337f209dd1SNishanth Menon 11347f209dd1SNishanth Menon main_timer14: timer@24e0000 { 11357f209dd1SNishanth Menon compatible = "ti,am654-timer"; 11367f209dd1SNishanth Menon reg = <0x00 0x24e0000 0x00 0x400>; 11377f209dd1SNishanth Menon interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>; 11387f209dd1SNishanth Menon clocks = <&k3_clks 65 1>; 11397f209dd1SNishanth Menon clock-names = "fck"; 11407f209dd1SNishanth Menon assigned-clocks = <&k3_clks 65 1>; 11417f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 65 2>; 11427f209dd1SNishanth Menon power-domains = <&k3_pds 65 TI_SCI_PD_EXCLUSIVE>; 11437f209dd1SNishanth Menon ti,timer-pwm; 11447f209dd1SNishanth Menon }; 11457f209dd1SNishanth Menon 11467f209dd1SNishanth Menon main_timer15: timer@24f0000 { 11477f209dd1SNishanth Menon compatible = "ti,am654-timer"; 11487f209dd1SNishanth Menon reg = <0x00 0x24f0000 0x00 0x400>; 11497f209dd1SNishanth Menon interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>; 11507f209dd1SNishanth Menon clocks = <&k3_clks 66 1>; 11517f209dd1SNishanth Menon clock-names = "fck"; 11527f209dd1SNishanth Menon assigned-clocks = <&k3_clks 66 1>, <&k3_clks 334 0>; 11537f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 66 2>, <&k3_clks 334 1>; 11547f209dd1SNishanth Menon power-domains = <&k3_pds 66 TI_SCI_PD_EXCLUSIVE>; 11557f209dd1SNishanth Menon ti,timer-pwm; 11567f209dd1SNishanth Menon }; 11577f209dd1SNishanth Menon 11587f209dd1SNishanth Menon main_timer16: timer@2500000 { 11597f209dd1SNishanth Menon compatible = "ti,am654-timer"; 11607f209dd1SNishanth Menon reg = <0x00 0x2500000 0x00 0x400>; 11617f209dd1SNishanth Menon interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>; 11627f209dd1SNishanth Menon clocks = <&k3_clks 67 1>; 11637f209dd1SNishanth Menon clock-names = "fck"; 11647f209dd1SNishanth Menon assigned-clocks = <&k3_clks 67 1>; 11657f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 67 2>; 11667f209dd1SNishanth Menon power-domains = <&k3_pds 67 TI_SCI_PD_EXCLUSIVE>; 11677f209dd1SNishanth Menon ti,timer-pwm; 11687f209dd1SNishanth Menon }; 11697f209dd1SNishanth Menon 11707f209dd1SNishanth Menon main_timer17: timer@2510000 { 11717f209dd1SNishanth Menon compatible = "ti,am654-timer"; 11727f209dd1SNishanth Menon reg = <0x00 0x2510000 0x00 0x400>; 11737f209dd1SNishanth Menon interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>; 11747f209dd1SNishanth Menon clocks = <&k3_clks 68 1>; 11757f209dd1SNishanth Menon clock-names = "fck"; 11767f209dd1SNishanth Menon assigned-clocks = <&k3_clks 68 1>, <&k3_clks 335 0>; 11777f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 68 2>, <&k3_clks 335 1>; 11787f209dd1SNishanth Menon power-domains = <&k3_pds 68 TI_SCI_PD_EXCLUSIVE>; 11797f209dd1SNishanth Menon ti,timer-pwm; 11807f209dd1SNishanth Menon }; 11817f209dd1SNishanth Menon 11827f209dd1SNishanth Menon main_timer18: timer@2520000 { 11837f209dd1SNishanth Menon compatible = "ti,am654-timer"; 11847f209dd1SNishanth Menon reg = <0x00 0x2520000 0x00 0x400>; 11857f209dd1SNishanth Menon interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>; 11867f209dd1SNishanth Menon clocks = <&k3_clks 69 1>; 11877f209dd1SNishanth Menon clock-names = "fck"; 11887f209dd1SNishanth Menon assigned-clocks = <&k3_clks 69 1>; 11897f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 69 2>; 11907f209dd1SNishanth Menon power-domains = <&k3_pds 69 TI_SCI_PD_EXCLUSIVE>; 11917f209dd1SNishanth Menon ti,timer-pwm; 11927f209dd1SNishanth Menon }; 11937f209dd1SNishanth Menon 11947f209dd1SNishanth Menon main_timer19: timer@2530000 { 11957f209dd1SNishanth Menon compatible = "ti,am654-timer"; 11967f209dd1SNishanth Menon reg = <0x00 0x2530000 0x00 0x400>; 11977f209dd1SNishanth Menon interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>; 11987f209dd1SNishanth Menon clocks = <&k3_clks 70 1>; 11997f209dd1SNishanth Menon clock-names = "fck"; 12007f209dd1SNishanth Menon assigned-clocks = <&k3_clks 70 1>, <&k3_clks 336 0>; 12017f209dd1SNishanth Menon assigned-clock-parents = <&k3_clks 70 2>, <&k3_clks 336 1>; 12027f209dd1SNishanth Menon power-domains = <&k3_pds 70 TI_SCI_PD_EXCLUSIVE>; 12037f209dd1SNishanth Menon ti,timer-pwm; 12047f209dd1SNishanth Menon }; 12057f209dd1SNishanth Menon 12062d87061eSNishanth Menon main_uart0: serial@2800000 { 12072d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 12082d87061eSNishanth Menon reg = <0x00 0x02800000 0x00 0x100>; 12092d87061eSNishanth Menon interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>; 12102d87061eSNishanth Menon clock-frequency = <48000000>; 12112d87061eSNishanth Menon current-speed = <115200>; 1212bf146a1aSLokesh Vutla power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>; 12132d87061eSNishanth Menon clocks = <&k3_clks 146 0>; 12142d87061eSNishanth Menon clock-names = "fclk"; 1215fe17e20fSAndrew Davis status = "disabled"; 12162d87061eSNishanth Menon }; 12172d87061eSNishanth Menon 12182d87061eSNishanth Menon main_uart1: serial@2810000 { 12192d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 12202d87061eSNishanth Menon reg = <0x00 0x02810000 0x00 0x100>; 12212d87061eSNishanth Menon interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>; 12222d87061eSNishanth Menon clock-frequency = <48000000>; 12232d87061eSNishanth Menon current-speed = <115200>; 1224bf146a1aSLokesh Vutla power-domains = <&k3_pds 278 TI_SCI_PD_EXCLUSIVE>; 12252d87061eSNishanth Menon clocks = <&k3_clks 278 0>; 12262d87061eSNishanth Menon clock-names = "fclk"; 1227fe17e20fSAndrew Davis status = "disabled"; 12282d87061eSNishanth Menon }; 12292d87061eSNishanth Menon 12302d87061eSNishanth Menon main_uart2: serial@2820000 { 12312d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 12322d87061eSNishanth Menon reg = <0x00 0x02820000 0x00 0x100>; 12332d87061eSNishanth Menon interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>; 12342d87061eSNishanth Menon clock-frequency = <48000000>; 12352d87061eSNishanth Menon current-speed = <115200>; 1236bf146a1aSLokesh Vutla power-domains = <&k3_pds 279 TI_SCI_PD_EXCLUSIVE>; 12372d87061eSNishanth Menon clocks = <&k3_clks 279 0>; 12382d87061eSNishanth Menon clock-names = "fclk"; 1239fe17e20fSAndrew Davis status = "disabled"; 12402d87061eSNishanth Menon }; 12412d87061eSNishanth Menon 12422d87061eSNishanth Menon main_uart3: serial@2830000 { 12432d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 12442d87061eSNishanth Menon reg = <0x00 0x02830000 0x00 0x100>; 12452d87061eSNishanth Menon interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>; 12462d87061eSNishanth Menon clock-frequency = <48000000>; 12472d87061eSNishanth Menon current-speed = <115200>; 1248bf146a1aSLokesh Vutla power-domains = <&k3_pds 280 TI_SCI_PD_EXCLUSIVE>; 12492d87061eSNishanth Menon clocks = <&k3_clks 280 0>; 12502d87061eSNishanth Menon clock-names = "fclk"; 1251fe17e20fSAndrew Davis status = "disabled"; 12522d87061eSNishanth Menon }; 12532d87061eSNishanth Menon 12542d87061eSNishanth Menon main_uart4: serial@2840000 { 12552d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 12562d87061eSNishanth Menon reg = <0x00 0x02840000 0x00 0x100>; 12572d87061eSNishanth Menon interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>; 12582d87061eSNishanth Menon clock-frequency = <48000000>; 12592d87061eSNishanth Menon current-speed = <115200>; 1260bf146a1aSLokesh Vutla power-domains = <&k3_pds 281 TI_SCI_PD_EXCLUSIVE>; 12612d87061eSNishanth Menon clocks = <&k3_clks 281 0>; 12622d87061eSNishanth Menon clock-names = "fclk"; 1263fe17e20fSAndrew Davis status = "disabled"; 12642d87061eSNishanth Menon }; 12652d87061eSNishanth Menon 12662d87061eSNishanth Menon main_uart5: serial@2850000 { 12672d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 12682d87061eSNishanth Menon reg = <0x00 0x02850000 0x00 0x100>; 12692d87061eSNishanth Menon interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 12702d87061eSNishanth Menon clock-frequency = <48000000>; 12712d87061eSNishanth Menon current-speed = <115200>; 1272bf146a1aSLokesh Vutla power-domains = <&k3_pds 282 TI_SCI_PD_EXCLUSIVE>; 12732d87061eSNishanth Menon clocks = <&k3_clks 282 0>; 12742d87061eSNishanth Menon clock-names = "fclk"; 1275fe17e20fSAndrew Davis status = "disabled"; 12762d87061eSNishanth Menon }; 12772d87061eSNishanth Menon 12782d87061eSNishanth Menon main_uart6: serial@2860000 { 12792d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 12802d87061eSNishanth Menon reg = <0x00 0x02860000 0x00 0x100>; 12812d87061eSNishanth Menon interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>; 12822d87061eSNishanth Menon clock-frequency = <48000000>; 12832d87061eSNishanth Menon current-speed = <115200>; 1284bf146a1aSLokesh Vutla power-domains = <&k3_pds 283 TI_SCI_PD_EXCLUSIVE>; 12852d87061eSNishanth Menon clocks = <&k3_clks 283 0>; 12862d87061eSNishanth Menon clock-names = "fclk"; 1287fe17e20fSAndrew Davis status = "disabled"; 12882d87061eSNishanth Menon }; 12892d87061eSNishanth Menon 12902d87061eSNishanth Menon main_uart7: serial@2870000 { 12912d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 12922d87061eSNishanth Menon reg = <0x00 0x02870000 0x00 0x100>; 12932d87061eSNishanth Menon interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>; 12942d87061eSNishanth Menon clock-frequency = <48000000>; 12952d87061eSNishanth Menon current-speed = <115200>; 1296bf146a1aSLokesh Vutla power-domains = <&k3_pds 284 TI_SCI_PD_EXCLUSIVE>; 12972d87061eSNishanth Menon clocks = <&k3_clks 284 0>; 12982d87061eSNishanth Menon clock-names = "fclk"; 1299fe17e20fSAndrew Davis status = "disabled"; 13002d87061eSNishanth Menon }; 13012d87061eSNishanth Menon 13022d87061eSNishanth Menon main_uart8: serial@2880000 { 13032d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 13042d87061eSNishanth Menon reg = <0x00 0x02880000 0x00 0x100>; 13052d87061eSNishanth Menon interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>; 13062d87061eSNishanth Menon clock-frequency = <48000000>; 13072d87061eSNishanth Menon current-speed = <115200>; 1308bf146a1aSLokesh Vutla power-domains = <&k3_pds 285 TI_SCI_PD_EXCLUSIVE>; 13092d87061eSNishanth Menon clocks = <&k3_clks 285 0>; 13102d87061eSNishanth Menon clock-names = "fclk"; 1311fe17e20fSAndrew Davis status = "disabled"; 13122d87061eSNishanth Menon }; 13132d87061eSNishanth Menon 13142d87061eSNishanth Menon main_uart9: serial@2890000 { 13152d87061eSNishanth Menon compatible = "ti,j721e-uart", "ti,am654-uart"; 13162d87061eSNishanth Menon reg = <0x00 0x02890000 0x00 0x100>; 13172d87061eSNishanth Menon interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>; 13182d87061eSNishanth Menon clock-frequency = <48000000>; 13192d87061eSNishanth Menon current-speed = <115200>; 1320bf146a1aSLokesh Vutla power-domains = <&k3_pds 286 TI_SCI_PD_EXCLUSIVE>; 13212d87061eSNishanth Menon clocks = <&k3_clks 286 0>; 13222d87061eSNishanth Menon clock-names = "fclk"; 1323fe17e20fSAndrew Davis status = "disabled"; 13242d87061eSNishanth Menon }; 1325248f3eaeSLokesh Vutla 1326248f3eaeSLokesh Vutla main_gpio0: gpio@600000 { 1327248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1328248f3eaeSLokesh Vutla reg = <0x0 0x00600000 0x0 0x100>; 1329248f3eaeSLokesh Vutla gpio-controller; 1330248f3eaeSLokesh Vutla #gpio-cells = <2>; 1331248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 13328d523f09SLokesh Vutla interrupts = <256>, <257>, <258>, <259>, 13338d523f09SLokesh Vutla <260>, <261>, <262>, <263>; 1334248f3eaeSLokesh Vutla interrupt-controller; 1335248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1336248f3eaeSLokesh Vutla ti,ngpio = <128>; 1337248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1338248f3eaeSLokesh Vutla power-domains = <&k3_pds 105 TI_SCI_PD_EXCLUSIVE>; 1339248f3eaeSLokesh Vutla clocks = <&k3_clks 105 0>; 1340248f3eaeSLokesh Vutla clock-names = "gpio"; 1341248f3eaeSLokesh Vutla }; 1342248f3eaeSLokesh Vutla 1343248f3eaeSLokesh Vutla main_gpio1: gpio@601000 { 1344248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1345248f3eaeSLokesh Vutla reg = <0x0 0x00601000 0x0 0x100>; 1346248f3eaeSLokesh Vutla gpio-controller; 1347248f3eaeSLokesh Vutla #gpio-cells = <2>; 1348248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 13498d523f09SLokesh Vutla interrupts = <288>, <289>, <290>; 1350248f3eaeSLokesh Vutla interrupt-controller; 1351248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1352248f3eaeSLokesh Vutla ti,ngpio = <36>; 1353248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1354248f3eaeSLokesh Vutla power-domains = <&k3_pds 106 TI_SCI_PD_EXCLUSIVE>; 1355248f3eaeSLokesh Vutla clocks = <&k3_clks 106 0>; 1356248f3eaeSLokesh Vutla clock-names = "gpio"; 1357248f3eaeSLokesh Vutla }; 1358248f3eaeSLokesh Vutla 1359248f3eaeSLokesh Vutla main_gpio2: gpio@610000 { 1360248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1361248f3eaeSLokesh Vutla reg = <0x0 0x00610000 0x0 0x100>; 1362248f3eaeSLokesh Vutla gpio-controller; 1363248f3eaeSLokesh Vutla #gpio-cells = <2>; 1364248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 13658d523f09SLokesh Vutla interrupts = <264>, <265>, <266>, <267>, 13668d523f09SLokesh Vutla <268>, <269>, <270>, <271>; 1367248f3eaeSLokesh Vutla interrupt-controller; 1368248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1369248f3eaeSLokesh Vutla ti,ngpio = <128>; 1370248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1371248f3eaeSLokesh Vutla power-domains = <&k3_pds 107 TI_SCI_PD_EXCLUSIVE>; 1372248f3eaeSLokesh Vutla clocks = <&k3_clks 107 0>; 1373248f3eaeSLokesh Vutla clock-names = "gpio"; 1374248f3eaeSLokesh Vutla }; 1375248f3eaeSLokesh Vutla 1376248f3eaeSLokesh Vutla main_gpio3: gpio@611000 { 1377248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1378248f3eaeSLokesh Vutla reg = <0x0 0x00611000 0x0 0x100>; 1379248f3eaeSLokesh Vutla gpio-controller; 1380248f3eaeSLokesh Vutla #gpio-cells = <2>; 1381248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 13828d523f09SLokesh Vutla interrupts = <292>, <293>, <294>; 1383248f3eaeSLokesh Vutla interrupt-controller; 1384248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1385248f3eaeSLokesh Vutla ti,ngpio = <36>; 1386248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1387248f3eaeSLokesh Vutla power-domains = <&k3_pds 108 TI_SCI_PD_EXCLUSIVE>; 1388248f3eaeSLokesh Vutla clocks = <&k3_clks 108 0>; 1389248f3eaeSLokesh Vutla clock-names = "gpio"; 1390248f3eaeSLokesh Vutla }; 1391248f3eaeSLokesh Vutla 1392248f3eaeSLokesh Vutla main_gpio4: gpio@620000 { 1393248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1394248f3eaeSLokesh Vutla reg = <0x0 0x00620000 0x0 0x100>; 1395248f3eaeSLokesh Vutla gpio-controller; 1396248f3eaeSLokesh Vutla #gpio-cells = <2>; 1397248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 13988d523f09SLokesh Vutla interrupts = <272>, <273>, <274>, <275>, 13998d523f09SLokesh Vutla <276>, <277>, <278>, <279>; 1400248f3eaeSLokesh Vutla interrupt-controller; 1401248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1402248f3eaeSLokesh Vutla ti,ngpio = <128>; 1403248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1404248f3eaeSLokesh Vutla power-domains = <&k3_pds 109 TI_SCI_PD_EXCLUSIVE>; 1405248f3eaeSLokesh Vutla clocks = <&k3_clks 109 0>; 1406248f3eaeSLokesh Vutla clock-names = "gpio"; 1407248f3eaeSLokesh Vutla }; 1408248f3eaeSLokesh Vutla 1409248f3eaeSLokesh Vutla main_gpio5: gpio@621000 { 1410248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1411248f3eaeSLokesh Vutla reg = <0x0 0x00621000 0x0 0x100>; 1412248f3eaeSLokesh Vutla gpio-controller; 1413248f3eaeSLokesh Vutla #gpio-cells = <2>; 1414248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 14158d523f09SLokesh Vutla interrupts = <296>, <297>, <298>; 1416248f3eaeSLokesh Vutla interrupt-controller; 1417248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1418248f3eaeSLokesh Vutla ti,ngpio = <36>; 1419248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1420248f3eaeSLokesh Vutla power-domains = <&k3_pds 110 TI_SCI_PD_EXCLUSIVE>; 1421248f3eaeSLokesh Vutla clocks = <&k3_clks 110 0>; 1422248f3eaeSLokesh Vutla clock-names = "gpio"; 1423248f3eaeSLokesh Vutla }; 1424248f3eaeSLokesh Vutla 1425248f3eaeSLokesh Vutla main_gpio6: gpio@630000 { 1426248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1427248f3eaeSLokesh Vutla reg = <0x0 0x00630000 0x0 0x100>; 1428248f3eaeSLokesh Vutla gpio-controller; 1429248f3eaeSLokesh Vutla #gpio-cells = <2>; 1430248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 14318d523f09SLokesh Vutla interrupts = <280>, <281>, <282>, <283>, 14328d523f09SLokesh Vutla <284>, <285>, <286>, <287>; 1433248f3eaeSLokesh Vutla interrupt-controller; 1434248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1435248f3eaeSLokesh Vutla ti,ngpio = <128>; 1436248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1437248f3eaeSLokesh Vutla power-domains = <&k3_pds 111 TI_SCI_PD_EXCLUSIVE>; 1438248f3eaeSLokesh Vutla clocks = <&k3_clks 111 0>; 1439248f3eaeSLokesh Vutla clock-names = "gpio"; 1440248f3eaeSLokesh Vutla }; 1441248f3eaeSLokesh Vutla 1442248f3eaeSLokesh Vutla main_gpio7: gpio@631000 { 1443248f3eaeSLokesh Vutla compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 1444248f3eaeSLokesh Vutla reg = <0x0 0x00631000 0x0 0x100>; 1445248f3eaeSLokesh Vutla gpio-controller; 1446248f3eaeSLokesh Vutla #gpio-cells = <2>; 1447248f3eaeSLokesh Vutla interrupt-parent = <&main_gpio_intr>; 14488d523f09SLokesh Vutla interrupts = <300>, <301>, <302>; 1449248f3eaeSLokesh Vutla interrupt-controller; 1450248f3eaeSLokesh Vutla #interrupt-cells = <2>; 1451248f3eaeSLokesh Vutla ti,ngpio = <36>; 1452248f3eaeSLokesh Vutla ti,davinci-gpio-unbanked = <0>; 1453248f3eaeSLokesh Vutla power-domains = <&k3_pds 112 TI_SCI_PD_EXCLUSIVE>; 1454248f3eaeSLokesh Vutla clocks = <&k3_clks 112 0>; 1455248f3eaeSLokesh Vutla clock-names = "gpio"; 1456248f3eaeSLokesh Vutla }; 1457e6dc10f2SFaiz Abbas 14580cf73209SGrygorii Strashko main_sdhci0: mmc@4f80000 { 1459e6dc10f2SFaiz Abbas compatible = "ti,j721e-sdhci-8bit"; 1460e6dc10f2SFaiz Abbas reg = <0x0 0x4f80000 0x0 0x1000>, <0x0 0x4f88000 0x0 0x400>; 1461e6dc10f2SFaiz Abbas interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 1462e6dc10f2SFaiz Abbas power-domains = <&k3_pds 91 TI_SCI_PD_EXCLUSIVE>; 14630cf73209SGrygorii Strashko clock-names = "clk_ahb", "clk_xin"; 14640cf73209SGrygorii Strashko clocks = <&k3_clks 91 0>, <&k3_clks 91 1>; 1465e6dc10f2SFaiz Abbas assigned-clocks = <&k3_clks 91 1>; 1466e6dc10f2SFaiz Abbas assigned-clock-parents = <&k3_clks 91 2>; 1467e6dc10f2SFaiz Abbas bus-width = <8>; 1468eb8f6194SAswath Govindraju mmc-hs200-1_8v; 1469e6dc10f2SFaiz Abbas mmc-ddr-1_8v; 1470af398252SBhavya Kapoor ti,otap-del-sel-legacy = <0x0>; 1471af398252SBhavya Kapoor ti,otap-del-sel-mmc-hs = <0x0>; 147209ff4e90SFaiz Abbas ti,otap-del-sel-ddr52 = <0x5>; 147309ff4e90SFaiz Abbas ti,otap-del-sel-hs200 = <0x6>; 147409ff4e90SFaiz Abbas ti,otap-del-sel-hs400 = <0x0>; 1475eb8f6194SAswath Govindraju ti,itap-del-sel-legacy = <0x10>; 1476eb8f6194SAswath Govindraju ti,itap-del-sel-mmc-hs = <0xa>; 1477eb8f6194SAswath Govindraju ti,itap-del-sel-ddr52 = <0x3>; 1478e6dc10f2SFaiz Abbas ti,trm-icp = <0x8>; 1479e6dc10f2SFaiz Abbas dma-coherent; 1480e6dc10f2SFaiz Abbas }; 1481e6dc10f2SFaiz Abbas 14820cf73209SGrygorii Strashko main_sdhci1: mmc@4fb0000 { 1483e6dc10f2SFaiz Abbas compatible = "ti,j721e-sdhci-4bit"; 1484e6dc10f2SFaiz Abbas reg = <0x0 0x04fb0000 0x0 0x1000>, <0x0 0x4fb8000 0x0 0x400>; 1485e6dc10f2SFaiz Abbas interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1486e6dc10f2SFaiz Abbas power-domains = <&k3_pds 92 TI_SCI_PD_EXCLUSIVE>; 14870cf73209SGrygorii Strashko clock-names = "clk_ahb", "clk_xin"; 14880cf73209SGrygorii Strashko clocks = <&k3_clks 92 5>, <&k3_clks 92 0>; 1489e6dc10f2SFaiz Abbas assigned-clocks = <&k3_clks 92 0>; 1490e6dc10f2SFaiz Abbas assigned-clock-parents = <&k3_clks 92 1>; 149109ff4e90SFaiz Abbas ti,otap-del-sel-legacy = <0x0>; 1492af398252SBhavya Kapoor ti,otap-del-sel-sd-hs = <0x0>; 149309ff4e90SFaiz Abbas ti,otap-del-sel-sdr12 = <0xf>; 149409ff4e90SFaiz Abbas ti,otap-del-sel-sdr25 = <0xf>; 149509ff4e90SFaiz Abbas ti,otap-del-sel-sdr50 = <0xc>; 149609ff4e90SFaiz Abbas ti,otap-del-sel-ddr50 = <0xc>; 1497af398252SBhavya Kapoor ti,otap-del-sel-sdr104 = <0x5>; 1498eb8f6194SAswath Govindraju ti,itap-del-sel-legacy = <0x0>; 1499eb8f6194SAswath Govindraju ti,itap-del-sel-sd-hs = <0x0>; 1500eb8f6194SAswath Govindraju ti,itap-del-sel-sdr12 = <0x0>; 1501eb8f6194SAswath Govindraju ti,itap-del-sel-sdr25 = <0x0>; 1502eb8f6194SAswath Govindraju ti,itap-del-sel-ddr50 = <0x2>; 1503e6dc10f2SFaiz Abbas ti,trm-icp = <0x8>; 1504e6dc10f2SFaiz Abbas ti,clkbuf-sel = <0x7>; 1505e6dc10f2SFaiz Abbas dma-coherent; 1506eb8f6194SAswath Govindraju sdhci-caps-mask = <0x2 0x0>; 1507e6dc10f2SFaiz Abbas }; 1508e6dc10f2SFaiz Abbas 15090cf73209SGrygorii Strashko main_sdhci2: mmc@4f98000 { 1510e6dc10f2SFaiz Abbas compatible = "ti,j721e-sdhci-4bit"; 1511e6dc10f2SFaiz Abbas reg = <0x0 0x4f98000 0x0 0x1000>, <0x0 0x4f90000 0x0 0x400>; 1512e6dc10f2SFaiz Abbas interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1513e6dc10f2SFaiz Abbas power-domains = <&k3_pds 93 TI_SCI_PD_EXCLUSIVE>; 15140cf73209SGrygorii Strashko clock-names = "clk_ahb", "clk_xin"; 15150cf73209SGrygorii Strashko clocks = <&k3_clks 93 5>, <&k3_clks 93 0>; 1516e6dc10f2SFaiz Abbas assigned-clocks = <&k3_clks 93 0>; 1517e6dc10f2SFaiz Abbas assigned-clock-parents = <&k3_clks 93 1>; 151809ff4e90SFaiz Abbas ti,otap-del-sel-legacy = <0x0>; 1519af398252SBhavya Kapoor ti,otap-del-sel-sd-hs = <0x0>; 152009ff4e90SFaiz Abbas ti,otap-del-sel-sdr12 = <0xf>; 152109ff4e90SFaiz Abbas ti,otap-del-sel-sdr25 = <0xf>; 152209ff4e90SFaiz Abbas ti,otap-del-sel-sdr50 = <0xc>; 152309ff4e90SFaiz Abbas ti,otap-del-sel-ddr50 = <0xc>; 1524af398252SBhavya Kapoor ti,otap-del-sel-sdr104 = <0x5>; 1525eb8f6194SAswath Govindraju ti,itap-del-sel-legacy = <0x0>; 1526eb8f6194SAswath Govindraju ti,itap-del-sel-sd-hs = <0x0>; 1527eb8f6194SAswath Govindraju ti,itap-del-sel-sdr12 = <0x0>; 1528eb8f6194SAswath Govindraju ti,itap-del-sel-sdr25 = <0x0>; 1529eb8f6194SAswath Govindraju ti,itap-del-sel-ddr50 = <0x2>; 1530e6dc10f2SFaiz Abbas ti,trm-icp = <0x8>; 1531e6dc10f2SFaiz Abbas ti,clkbuf-sel = <0x7>; 1532e6dc10f2SFaiz Abbas dma-coherent; 1533eb8f6194SAswath Govindraju sdhci-caps-mask = <0x2 0x0>; 1534e6dc10f2SFaiz Abbas }; 1535451555c8SRoger Quadros 1536e5c956c4SNishanth Menon usbss0: cdns-usb@4104000 { 1537451555c8SRoger Quadros compatible = "ti,j721e-usb"; 1538451555c8SRoger Quadros reg = <0x00 0x4104000 0x00 0x100>; 1539451555c8SRoger Quadros dma-coherent; 1540451555c8SRoger Quadros power-domains = <&k3_pds 288 TI_SCI_PD_EXCLUSIVE>; 1541451555c8SRoger Quadros clocks = <&k3_clks 288 15>, <&k3_clks 288 3>; 1542451555c8SRoger Quadros clock-names = "ref", "lpm"; 1543451555c8SRoger Quadros assigned-clocks = <&k3_clks 288 15>; /* USB2_REFCLK */ 1544451555c8SRoger Quadros assigned-clock-parents = <&k3_clks 288 16>; /* HFOSC0 */ 1545451555c8SRoger Quadros #address-cells = <2>; 1546451555c8SRoger Quadros #size-cells = <2>; 1547451555c8SRoger Quadros ranges; 1548451555c8SRoger Quadros 1549451555c8SRoger Quadros usb0: usb@6000000 { 1550451555c8SRoger Quadros compatible = "cdns,usb3"; 1551451555c8SRoger Quadros reg = <0x00 0x6000000 0x00 0x10000>, 1552451555c8SRoger Quadros <0x00 0x6010000 0x00 0x10000>, 1553451555c8SRoger Quadros <0x00 0x6020000 0x00 0x10000>; 1554451555c8SRoger Quadros reg-names = "otg", "xhci", "dev"; 1555451555c8SRoger Quadros interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */ 1556451555c8SRoger Quadros <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, /* irq.6 */ 1557451555c8SRoger Quadros <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; /* otgirq.0 */ 1558451555c8SRoger Quadros interrupt-names = "host", 1559451555c8SRoger Quadros "peripheral", 1560451555c8SRoger Quadros "otg"; 1561451555c8SRoger Quadros maximum-speed = "super-speed"; 1562451555c8SRoger Quadros dr_mode = "otg"; 1563451555c8SRoger Quadros }; 1564451555c8SRoger Quadros }; 1565451555c8SRoger Quadros 1566e5c956c4SNishanth Menon usbss1: cdns-usb@4114000 { 1567451555c8SRoger Quadros compatible = "ti,j721e-usb"; 1568451555c8SRoger Quadros reg = <0x00 0x4114000 0x00 0x100>; 1569451555c8SRoger Quadros dma-coherent; 1570451555c8SRoger Quadros power-domains = <&k3_pds 289 TI_SCI_PD_EXCLUSIVE>; 1571451555c8SRoger Quadros clocks = <&k3_clks 289 15>, <&k3_clks 289 3>; 1572451555c8SRoger Quadros clock-names = "ref", "lpm"; 1573451555c8SRoger Quadros assigned-clocks = <&k3_clks 289 15>; /* USB2_REFCLK */ 1574451555c8SRoger Quadros assigned-clock-parents = <&k3_clks 289 16>; /* HFOSC0 */ 1575451555c8SRoger Quadros #address-cells = <2>; 1576451555c8SRoger Quadros #size-cells = <2>; 1577451555c8SRoger Quadros ranges; 1578451555c8SRoger Quadros 1579451555c8SRoger Quadros usb1: usb@6400000 { 1580451555c8SRoger Quadros compatible = "cdns,usb3"; 1581451555c8SRoger Quadros reg = <0x00 0x6400000 0x00 0x10000>, 1582451555c8SRoger Quadros <0x00 0x6410000 0x00 0x10000>, 1583451555c8SRoger Quadros <0x00 0x6420000 0x00 0x10000>; 1584451555c8SRoger Quadros reg-names = "otg", "xhci", "dev"; 1585451555c8SRoger Quadros interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */ 1586451555c8SRoger Quadros <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, /* irq.6 */ 1587451555c8SRoger Quadros <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; /* otgirq.0 */ 1588451555c8SRoger Quadros interrupt-names = "host", 1589451555c8SRoger Quadros "peripheral", 1590451555c8SRoger Quadros "otg"; 1591451555c8SRoger Quadros maximum-speed = "super-speed"; 1592451555c8SRoger Quadros dr_mode = "otg"; 1593451555c8SRoger Quadros }; 1594451555c8SRoger Quadros }; 1595cb27354bSVignesh Raghavendra 1596cb27354bSVignesh Raghavendra main_i2c0: i2c@2000000 { 1597cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1598cb27354bSVignesh Raghavendra reg = <0x0 0x2000000 0x0 0x100>; 1599cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>; 1600cb27354bSVignesh Raghavendra #address-cells = <1>; 1601cb27354bSVignesh Raghavendra #size-cells = <0>; 1602cb27354bSVignesh Raghavendra clock-names = "fck"; 1603cb27354bSVignesh Raghavendra clocks = <&k3_clks 187 0>; 1604cb27354bSVignesh Raghavendra power-domains = <&k3_pds 187 TI_SCI_PD_SHARED>; 1605282c4ad3SAndrew Davis status = "disabled"; 1606cb27354bSVignesh Raghavendra }; 1607cb27354bSVignesh Raghavendra 1608cb27354bSVignesh Raghavendra main_i2c1: i2c@2010000 { 1609cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1610cb27354bSVignesh Raghavendra reg = <0x0 0x2010000 0x0 0x100>; 1611cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>; 1612cb27354bSVignesh Raghavendra #address-cells = <1>; 1613cb27354bSVignesh Raghavendra #size-cells = <0>; 1614cb27354bSVignesh Raghavendra clock-names = "fck"; 1615cb27354bSVignesh Raghavendra clocks = <&k3_clks 188 0>; 1616cb27354bSVignesh Raghavendra power-domains = <&k3_pds 188 TI_SCI_PD_EXCLUSIVE>; 1617282c4ad3SAndrew Davis status = "disabled"; 1618cb27354bSVignesh Raghavendra }; 1619cb27354bSVignesh Raghavendra 1620cb27354bSVignesh Raghavendra main_i2c2: i2c@2020000 { 1621cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1622cb27354bSVignesh Raghavendra reg = <0x0 0x2020000 0x0 0x100>; 1623cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>; 1624cb27354bSVignesh Raghavendra #address-cells = <1>; 1625cb27354bSVignesh Raghavendra #size-cells = <0>; 1626cb27354bSVignesh Raghavendra clock-names = "fck"; 1627cb27354bSVignesh Raghavendra clocks = <&k3_clks 189 0>; 1628cb27354bSVignesh Raghavendra power-domains = <&k3_pds 189 TI_SCI_PD_EXCLUSIVE>; 1629282c4ad3SAndrew Davis status = "disabled"; 1630cb27354bSVignesh Raghavendra }; 1631cb27354bSVignesh Raghavendra 1632cb27354bSVignesh Raghavendra main_i2c3: i2c@2030000 { 1633cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1634cb27354bSVignesh Raghavendra reg = <0x0 0x2030000 0x0 0x100>; 1635cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>; 1636cb27354bSVignesh Raghavendra #address-cells = <1>; 1637cb27354bSVignesh Raghavendra #size-cells = <0>; 1638cb27354bSVignesh Raghavendra clock-names = "fck"; 1639cb27354bSVignesh Raghavendra clocks = <&k3_clks 190 0>; 1640cb27354bSVignesh Raghavendra power-domains = <&k3_pds 190 TI_SCI_PD_EXCLUSIVE>; 1641282c4ad3SAndrew Davis status = "disabled"; 1642cb27354bSVignesh Raghavendra }; 1643cb27354bSVignesh Raghavendra 1644cb27354bSVignesh Raghavendra main_i2c4: i2c@2040000 { 1645cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1646cb27354bSVignesh Raghavendra reg = <0x0 0x2040000 0x0 0x100>; 1647cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>; 1648cb27354bSVignesh Raghavendra #address-cells = <1>; 1649cb27354bSVignesh Raghavendra #size-cells = <0>; 1650cb27354bSVignesh Raghavendra clock-names = "fck"; 1651cb27354bSVignesh Raghavendra clocks = <&k3_clks 191 0>; 1652cb27354bSVignesh Raghavendra power-domains = <&k3_pds 191 TI_SCI_PD_EXCLUSIVE>; 1653282c4ad3SAndrew Davis status = "disabled"; 1654cb27354bSVignesh Raghavendra }; 1655cb27354bSVignesh Raghavendra 1656cb27354bSVignesh Raghavendra main_i2c5: i2c@2050000 { 1657cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1658cb27354bSVignesh Raghavendra reg = <0x0 0x2050000 0x0 0x100>; 1659cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>; 1660cb27354bSVignesh Raghavendra #address-cells = <1>; 1661cb27354bSVignesh Raghavendra #size-cells = <0>; 1662cb27354bSVignesh Raghavendra clock-names = "fck"; 1663cb27354bSVignesh Raghavendra clocks = <&k3_clks 192 0>; 1664cb27354bSVignesh Raghavendra power-domains = <&k3_pds 192 TI_SCI_PD_EXCLUSIVE>; 1665282c4ad3SAndrew Davis status = "disabled"; 1666cb27354bSVignesh Raghavendra }; 1667cb27354bSVignesh Raghavendra 1668cb27354bSVignesh Raghavendra main_i2c6: i2c@2060000 { 1669cb27354bSVignesh Raghavendra compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 1670cb27354bSVignesh Raghavendra reg = <0x0 0x2060000 0x0 0x100>; 1671cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>; 1672cb27354bSVignesh Raghavendra #address-cells = <1>; 1673cb27354bSVignesh Raghavendra #size-cells = <0>; 1674cb27354bSVignesh Raghavendra clock-names = "fck"; 1675cb27354bSVignesh Raghavendra clocks = <&k3_clks 193 0>; 1676cb27354bSVignesh Raghavendra power-domains = <&k3_pds 193 TI_SCI_PD_EXCLUSIVE>; 1677282c4ad3SAndrew Davis status = "disabled"; 1678cb27354bSVignesh Raghavendra }; 1679cb27354bSVignesh Raghavendra 1680cb27354bSVignesh Raghavendra ufs_wrapper: ufs-wrapper@4e80000 { 1681cb27354bSVignesh Raghavendra compatible = "ti,j721e-ufs"; 1682cb27354bSVignesh Raghavendra reg = <0x0 0x4e80000 0x0 0x100>; 1683cb27354bSVignesh Raghavendra power-domains = <&k3_pds 277 TI_SCI_PD_EXCLUSIVE>; 1684cb27354bSVignesh Raghavendra clocks = <&k3_clks 277 1>; 1685cb27354bSVignesh Raghavendra assigned-clocks = <&k3_clks 277 1>; 1686cb27354bSVignesh Raghavendra assigned-clock-parents = <&k3_clks 277 4>; 1687cb27354bSVignesh Raghavendra ranges; 1688cb27354bSVignesh Raghavendra #address-cells = <2>; 1689cb27354bSVignesh Raghavendra #size-cells = <2>; 1690cb27354bSVignesh Raghavendra 1691cb27354bSVignesh Raghavendra ufs@4e84000 { 1692cb27354bSVignesh Raghavendra compatible = "cdns,ufshc-m31-16nm", "jedec,ufs-2.0"; 1693cb27354bSVignesh Raghavendra reg = <0x0 0x4e84000 0x0 0x10000>; 1694cb27354bSVignesh Raghavendra interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1695cb27354bSVignesh Raghavendra freq-table-hz = <250000000 250000000>, <19200000 19200000>, <19200000 19200000>; 1696cb27354bSVignesh Raghavendra clocks = <&k3_clks 277 0>, <&k3_clks 277 1>, <&k3_clks 277 1>; 1697cb27354bSVignesh Raghavendra clock-names = "core_clk", "phy_clk", "ref_clk"; 1698cb27354bSVignesh Raghavendra dma-coherent; 1699cb27354bSVignesh Raghavendra }; 1700cb27354bSVignesh Raghavendra }; 17011c4d3526SPeter Ujfalusi 170292c996f4STomi Valkeinen mhdp: dp-bridge@a000000 { 170392c996f4STomi Valkeinen compatible = "ti,j721e-mhdp8546"; 170492c996f4STomi Valkeinen /* 170592c996f4STomi Valkeinen * Note: we do not map DPTX PHY area, as that is handled by 170692c996f4STomi Valkeinen * the PHY driver. 170792c996f4STomi Valkeinen */ 170892c996f4STomi Valkeinen reg = <0x00 0x0a000000 0x00 0x030a00>, /* DSS_EDP0_V2A_CORE_VP_REGS_APB */ 170992c996f4STomi Valkeinen <0x00 0x04f40000 0x00 0x20>; /* DSS_EDP0_INTG_CFG_VP */ 171092c996f4STomi Valkeinen reg-names = "mhdptx", "j721e-intg"; 171192c996f4STomi Valkeinen 171292c996f4STomi Valkeinen clocks = <&k3_clks 151 36>; 171392c996f4STomi Valkeinen 171492c996f4STomi Valkeinen interrupt-parent = <&gic500>; 171592c996f4STomi Valkeinen interrupts = <GIC_SPI 614 IRQ_TYPE_LEVEL_HIGH>; 171692c996f4STomi Valkeinen 171792c996f4STomi Valkeinen power-domains = <&k3_pds 151 TI_SCI_PD_EXCLUSIVE>; 171892c996f4STomi Valkeinen 171992c996f4STomi Valkeinen dp0_ports: ports { 172092c996f4STomi Valkeinen #address-cells = <1>; 172192c996f4STomi Valkeinen #size-cells = <0>; 172292c996f4STomi Valkeinen 172392c996f4STomi Valkeinen port@0 { 172492c996f4STomi Valkeinen reg = <0>; 172592c996f4STomi Valkeinen }; 172692c996f4STomi Valkeinen 172792c996f4STomi Valkeinen port@4 { 172892c996f4STomi Valkeinen reg = <4>; 172992c996f4STomi Valkeinen }; 173092c996f4STomi Valkeinen }; 173192c996f4STomi Valkeinen }; 173292c996f4STomi Valkeinen 1733cfbf17e6SNishanth Menon dss: dss@4a00000 { 173476921f15STomi Valkeinen compatible = "ti,j721e-dss"; 173576921f15STomi Valkeinen reg = 173676921f15STomi Valkeinen <0x00 0x04a00000 0x00 0x10000>, /* common_m */ 173776921f15STomi Valkeinen <0x00 0x04a10000 0x00 0x10000>, /* common_s0*/ 173876921f15STomi Valkeinen <0x00 0x04b00000 0x00 0x10000>, /* common_s1*/ 173976921f15STomi Valkeinen <0x00 0x04b10000 0x00 0x10000>, /* common_s2*/ 174076921f15STomi Valkeinen 174176921f15STomi Valkeinen <0x00 0x04a20000 0x00 0x10000>, /* vidl1 */ 174276921f15STomi Valkeinen <0x00 0x04a30000 0x00 0x10000>, /* vidl2 */ 174376921f15STomi Valkeinen <0x00 0x04a50000 0x00 0x10000>, /* vid1 */ 174476921f15STomi Valkeinen <0x00 0x04a60000 0x00 0x10000>, /* vid2 */ 174576921f15STomi Valkeinen 174676921f15STomi Valkeinen <0x00 0x04a70000 0x00 0x10000>, /* ovr1 */ 174776921f15STomi Valkeinen <0x00 0x04a90000 0x00 0x10000>, /* ovr2 */ 174876921f15STomi Valkeinen <0x00 0x04ab0000 0x00 0x10000>, /* ovr3 */ 174976921f15STomi Valkeinen <0x00 0x04ad0000 0x00 0x10000>, /* ovr4 */ 175076921f15STomi Valkeinen 175176921f15STomi Valkeinen <0x00 0x04a80000 0x00 0x10000>, /* vp1 */ 175276921f15STomi Valkeinen <0x00 0x04aa0000 0x00 0x10000>, /* vp2 */ 175376921f15STomi Valkeinen <0x00 0x04ac0000 0x00 0x10000>, /* vp3 */ 175476921f15STomi Valkeinen <0x00 0x04ae0000 0x00 0x10000>, /* vp4 */ 175576921f15STomi Valkeinen <0x00 0x04af0000 0x00 0x10000>; /* wb */ 175676921f15STomi Valkeinen 175776921f15STomi Valkeinen reg-names = "common_m", "common_s0", 175876921f15STomi Valkeinen "common_s1", "common_s2", 175976921f15STomi Valkeinen "vidl1", "vidl2","vid1","vid2", 176076921f15STomi Valkeinen "ovr1", "ovr2", "ovr3", "ovr4", 176176921f15STomi Valkeinen "vp1", "vp2", "vp3", "vp4", 176276921f15STomi Valkeinen "wb"; 176376921f15STomi Valkeinen 176476921f15STomi Valkeinen clocks = <&k3_clks 152 0>, 176576921f15STomi Valkeinen <&k3_clks 152 1>, 176676921f15STomi Valkeinen <&k3_clks 152 4>, 176776921f15STomi Valkeinen <&k3_clks 152 9>, 176876921f15STomi Valkeinen <&k3_clks 152 13>; 176976921f15STomi Valkeinen clock-names = "fck", "vp1", "vp2", "vp3", "vp4"; 177076921f15STomi Valkeinen 177176921f15STomi Valkeinen power-domains = <&k3_pds 152 TI_SCI_PD_EXCLUSIVE>; 177276921f15STomi Valkeinen 177376921f15STomi Valkeinen interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>, 177476921f15STomi Valkeinen <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>, 177576921f15STomi Valkeinen <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>, 177676921f15STomi Valkeinen <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 177776921f15STomi Valkeinen interrupt-names = "common_m", 177876921f15STomi Valkeinen "common_s0", 177976921f15STomi Valkeinen "common_s1", 178076921f15STomi Valkeinen "common_s2"; 178176921f15STomi Valkeinen 178276921f15STomi Valkeinen dss_ports: ports { 178376921f15STomi Valkeinen }; 178476921f15STomi Valkeinen }; 178576921f15STomi Valkeinen 17861c4d3526SPeter Ujfalusi mcasp0: mcasp@2b00000 { 17871c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 17881c4d3526SPeter Ujfalusi reg = <0x0 0x02b00000 0x0 0x2000>, 17891c4d3526SPeter Ujfalusi <0x0 0x02b08000 0x0 0x1000>; 17901c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 17911c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 544 IRQ_TYPE_LEVEL_HIGH>, 17921c4d3526SPeter Ujfalusi <GIC_SPI 545 IRQ_TYPE_LEVEL_HIGH>; 17931c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 17941c4d3526SPeter Ujfalusi 17951c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc400>, <&main_udmap 0x4400>; 17961c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 17971c4d3526SPeter Ujfalusi 17981c4d3526SPeter Ujfalusi clocks = <&k3_clks 174 1>; 17991c4d3526SPeter Ujfalusi clock-names = "fck"; 18001c4d3526SPeter Ujfalusi power-domains = <&k3_pds 174 TI_SCI_PD_EXCLUSIVE>; 1801256596adSAndrew Davis status = "disabled"; 18021c4d3526SPeter Ujfalusi }; 18031c4d3526SPeter Ujfalusi 18041c4d3526SPeter Ujfalusi mcasp1: mcasp@2b10000 { 18051c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 18061c4d3526SPeter Ujfalusi reg = <0x0 0x02b10000 0x0 0x2000>, 18071c4d3526SPeter Ujfalusi <0x0 0x02b18000 0x0 0x1000>; 18081c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 18091c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 546 IRQ_TYPE_LEVEL_HIGH>, 18101c4d3526SPeter Ujfalusi <GIC_SPI 547 IRQ_TYPE_LEVEL_HIGH>; 18111c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 18121c4d3526SPeter Ujfalusi 18131c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc401>, <&main_udmap 0x4401>; 18141c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 18151c4d3526SPeter Ujfalusi 18161c4d3526SPeter Ujfalusi clocks = <&k3_clks 175 1>; 18171c4d3526SPeter Ujfalusi clock-names = "fck"; 18181c4d3526SPeter Ujfalusi power-domains = <&k3_pds 175 TI_SCI_PD_EXCLUSIVE>; 1819256596adSAndrew Davis status = "disabled"; 18201c4d3526SPeter Ujfalusi }; 18211c4d3526SPeter Ujfalusi 18221c4d3526SPeter Ujfalusi mcasp2: mcasp@2b20000 { 18231c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 18241c4d3526SPeter Ujfalusi reg = <0x0 0x02b20000 0x0 0x2000>, 18251c4d3526SPeter Ujfalusi <0x0 0x02b28000 0x0 0x1000>; 18261c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 18271c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 548 IRQ_TYPE_LEVEL_HIGH>, 18281c4d3526SPeter Ujfalusi <GIC_SPI 549 IRQ_TYPE_LEVEL_HIGH>; 18291c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 18301c4d3526SPeter Ujfalusi 18311c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc402>, <&main_udmap 0x4402>; 18321c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 18331c4d3526SPeter Ujfalusi 18341c4d3526SPeter Ujfalusi clocks = <&k3_clks 176 1>; 18351c4d3526SPeter Ujfalusi clock-names = "fck"; 18361c4d3526SPeter Ujfalusi power-domains = <&k3_pds 176 TI_SCI_PD_EXCLUSIVE>; 1837256596adSAndrew Davis status = "disabled"; 18381c4d3526SPeter Ujfalusi }; 18391c4d3526SPeter Ujfalusi 18401c4d3526SPeter Ujfalusi mcasp3: mcasp@2b30000 { 18411c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 18421c4d3526SPeter Ujfalusi reg = <0x0 0x02b30000 0x0 0x2000>, 18431c4d3526SPeter Ujfalusi <0x0 0x02b38000 0x0 0x1000>; 18441c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 18451c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 550 IRQ_TYPE_LEVEL_HIGH>, 18461c4d3526SPeter Ujfalusi <GIC_SPI 551 IRQ_TYPE_LEVEL_HIGH>; 18471c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 18481c4d3526SPeter Ujfalusi 18491c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc500>, <&main_udmap 0x4500>; 18501c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 18511c4d3526SPeter Ujfalusi 18521c4d3526SPeter Ujfalusi clocks = <&k3_clks 177 1>; 18531c4d3526SPeter Ujfalusi clock-names = "fck"; 18541c4d3526SPeter Ujfalusi power-domains = <&k3_pds 177 TI_SCI_PD_EXCLUSIVE>; 1855256596adSAndrew Davis status = "disabled"; 18561c4d3526SPeter Ujfalusi }; 18571c4d3526SPeter Ujfalusi 18581c4d3526SPeter Ujfalusi mcasp4: mcasp@2b40000 { 18591c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 18601c4d3526SPeter Ujfalusi reg = <0x0 0x02b40000 0x0 0x2000>, 18611c4d3526SPeter Ujfalusi <0x0 0x02b48000 0x0 0x1000>; 18621c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 18631c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 552 IRQ_TYPE_LEVEL_HIGH>, 18641c4d3526SPeter Ujfalusi <GIC_SPI 553 IRQ_TYPE_LEVEL_HIGH>; 18651c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 18661c4d3526SPeter Ujfalusi 18671c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc501>, <&main_udmap 0x4501>; 18681c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 18691c4d3526SPeter Ujfalusi 18701c4d3526SPeter Ujfalusi clocks = <&k3_clks 178 1>; 18711c4d3526SPeter Ujfalusi clock-names = "fck"; 18721c4d3526SPeter Ujfalusi power-domains = <&k3_pds 178 TI_SCI_PD_EXCLUSIVE>; 1873256596adSAndrew Davis status = "disabled"; 18741c4d3526SPeter Ujfalusi }; 18751c4d3526SPeter Ujfalusi 18761c4d3526SPeter Ujfalusi mcasp5: mcasp@2b50000 { 18771c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 18781c4d3526SPeter Ujfalusi reg = <0x0 0x02b50000 0x0 0x2000>, 18791c4d3526SPeter Ujfalusi <0x0 0x02b58000 0x0 0x1000>; 18801c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 18811c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 554 IRQ_TYPE_LEVEL_HIGH>, 18821c4d3526SPeter Ujfalusi <GIC_SPI 555 IRQ_TYPE_LEVEL_HIGH>; 18831c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 18841c4d3526SPeter Ujfalusi 18851c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc502>, <&main_udmap 0x4502>; 18861c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 18871c4d3526SPeter Ujfalusi 18881c4d3526SPeter Ujfalusi clocks = <&k3_clks 179 1>; 18891c4d3526SPeter Ujfalusi clock-names = "fck"; 18901c4d3526SPeter Ujfalusi power-domains = <&k3_pds 179 TI_SCI_PD_EXCLUSIVE>; 1891256596adSAndrew Davis status = "disabled"; 18921c4d3526SPeter Ujfalusi }; 18931c4d3526SPeter Ujfalusi 18941c4d3526SPeter Ujfalusi mcasp6: mcasp@2b60000 { 18951c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 18961c4d3526SPeter Ujfalusi reg = <0x0 0x02b60000 0x0 0x2000>, 18971c4d3526SPeter Ujfalusi <0x0 0x02b68000 0x0 0x1000>; 18981c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 18991c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 556 IRQ_TYPE_LEVEL_HIGH>, 19001c4d3526SPeter Ujfalusi <GIC_SPI 557 IRQ_TYPE_LEVEL_HIGH>; 19011c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 19021c4d3526SPeter Ujfalusi 19031c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc503>, <&main_udmap 0x4503>; 19041c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 19051c4d3526SPeter Ujfalusi 19061c4d3526SPeter Ujfalusi clocks = <&k3_clks 180 1>; 19071c4d3526SPeter Ujfalusi clock-names = "fck"; 19081c4d3526SPeter Ujfalusi power-domains = <&k3_pds 180 TI_SCI_PD_EXCLUSIVE>; 1909256596adSAndrew Davis status = "disabled"; 19101c4d3526SPeter Ujfalusi }; 19111c4d3526SPeter Ujfalusi 19121c4d3526SPeter Ujfalusi mcasp7: mcasp@2b70000 { 19131c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 19141c4d3526SPeter Ujfalusi reg = <0x0 0x02b70000 0x0 0x2000>, 19151c4d3526SPeter Ujfalusi <0x0 0x02b78000 0x0 0x1000>; 19161c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 19171c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 558 IRQ_TYPE_LEVEL_HIGH>, 19181c4d3526SPeter Ujfalusi <GIC_SPI 559 IRQ_TYPE_LEVEL_HIGH>; 19191c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 19201c4d3526SPeter Ujfalusi 19211c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc504>, <&main_udmap 0x4504>; 19221c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 19231c4d3526SPeter Ujfalusi 19241c4d3526SPeter Ujfalusi clocks = <&k3_clks 181 1>; 19251c4d3526SPeter Ujfalusi clock-names = "fck"; 19261c4d3526SPeter Ujfalusi power-domains = <&k3_pds 181 TI_SCI_PD_EXCLUSIVE>; 1927256596adSAndrew Davis status = "disabled"; 19281c4d3526SPeter Ujfalusi }; 19291c4d3526SPeter Ujfalusi 19301c4d3526SPeter Ujfalusi mcasp8: mcasp@2b80000 { 19311c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 19321c4d3526SPeter Ujfalusi reg = <0x0 0x02b80000 0x0 0x2000>, 19331c4d3526SPeter Ujfalusi <0x0 0x02b88000 0x0 0x1000>; 19341c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 19351c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 560 IRQ_TYPE_LEVEL_HIGH>, 19361c4d3526SPeter Ujfalusi <GIC_SPI 561 IRQ_TYPE_LEVEL_HIGH>; 19371c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 19381c4d3526SPeter Ujfalusi 19391c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc505>, <&main_udmap 0x4505>; 19401c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 19411c4d3526SPeter Ujfalusi 19421c4d3526SPeter Ujfalusi clocks = <&k3_clks 182 1>; 19431c4d3526SPeter Ujfalusi clock-names = "fck"; 19441c4d3526SPeter Ujfalusi power-domains = <&k3_pds 182 TI_SCI_PD_EXCLUSIVE>; 1945256596adSAndrew Davis status = "disabled"; 19461c4d3526SPeter Ujfalusi }; 19471c4d3526SPeter Ujfalusi 19481c4d3526SPeter Ujfalusi mcasp9: mcasp@2b90000 { 19491c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 19501c4d3526SPeter Ujfalusi reg = <0x0 0x02b90000 0x0 0x2000>, 19511c4d3526SPeter Ujfalusi <0x0 0x02b98000 0x0 0x1000>; 19521c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 19531c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 562 IRQ_TYPE_LEVEL_HIGH>, 19541c4d3526SPeter Ujfalusi <GIC_SPI 563 IRQ_TYPE_LEVEL_HIGH>; 19551c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 19561c4d3526SPeter Ujfalusi 19571c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc506>, <&main_udmap 0x4506>; 19581c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 19591c4d3526SPeter Ujfalusi 19601c4d3526SPeter Ujfalusi clocks = <&k3_clks 183 1>; 19611c4d3526SPeter Ujfalusi clock-names = "fck"; 19621c4d3526SPeter Ujfalusi power-domains = <&k3_pds 183 TI_SCI_PD_EXCLUSIVE>; 1963256596adSAndrew Davis status = "disabled"; 19641c4d3526SPeter Ujfalusi }; 19651c4d3526SPeter Ujfalusi 19661c4d3526SPeter Ujfalusi mcasp10: mcasp@2ba0000 { 19671c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 19681c4d3526SPeter Ujfalusi reg = <0x0 0x02ba0000 0x0 0x2000>, 19691c4d3526SPeter Ujfalusi <0x0 0x02ba8000 0x0 0x1000>; 19701c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 19711c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 564 IRQ_TYPE_LEVEL_HIGH>, 19721c4d3526SPeter Ujfalusi <GIC_SPI 565 IRQ_TYPE_LEVEL_HIGH>; 19731c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 19741c4d3526SPeter Ujfalusi 19751c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc507>, <&main_udmap 0x4507>; 19761c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 19771c4d3526SPeter Ujfalusi 19781c4d3526SPeter Ujfalusi clocks = <&k3_clks 184 1>; 19791c4d3526SPeter Ujfalusi clock-names = "fck"; 19801c4d3526SPeter Ujfalusi power-domains = <&k3_pds 184 TI_SCI_PD_EXCLUSIVE>; 1981256596adSAndrew Davis status = "disabled"; 19821c4d3526SPeter Ujfalusi }; 19831c4d3526SPeter Ujfalusi 19841c4d3526SPeter Ujfalusi mcasp11: mcasp@2bb0000 { 19851c4d3526SPeter Ujfalusi compatible = "ti,am33xx-mcasp-audio"; 19861c4d3526SPeter Ujfalusi reg = <0x0 0x02bb0000 0x0 0x2000>, 19871c4d3526SPeter Ujfalusi <0x0 0x02bb8000 0x0 0x1000>; 19881c4d3526SPeter Ujfalusi reg-names = "mpu","dat"; 19891c4d3526SPeter Ujfalusi interrupts = <GIC_SPI 566 IRQ_TYPE_LEVEL_HIGH>, 19901c4d3526SPeter Ujfalusi <GIC_SPI 567 IRQ_TYPE_LEVEL_HIGH>; 19911c4d3526SPeter Ujfalusi interrupt-names = "tx", "rx"; 19921c4d3526SPeter Ujfalusi 19931c4d3526SPeter Ujfalusi dmas = <&main_udmap 0xc508>, <&main_udmap 0x4508>; 19941c4d3526SPeter Ujfalusi dma-names = "tx", "rx"; 19951c4d3526SPeter Ujfalusi 19961c4d3526SPeter Ujfalusi clocks = <&k3_clks 185 1>; 19971c4d3526SPeter Ujfalusi clock-names = "fck"; 19981c4d3526SPeter Ujfalusi power-domains = <&k3_pds 185 TI_SCI_PD_EXCLUSIVE>; 1999256596adSAndrew Davis status = "disabled"; 20001c4d3526SPeter Ujfalusi }; 2001cae80943STero Kristo 2002cae80943STero Kristo watchdog0: watchdog@2200000 { 2003cae80943STero Kristo compatible = "ti,j7-rti-wdt"; 2004cae80943STero Kristo reg = <0x0 0x2200000 0x0 0x100>; 2005cae80943STero Kristo clocks = <&k3_clks 252 1>; 2006cae80943STero Kristo power-domains = <&k3_pds 252 TI_SCI_PD_EXCLUSIVE>; 2007cae80943STero Kristo assigned-clocks = <&k3_clks 252 1>; 2008cae80943STero Kristo assigned-clock-parents = <&k3_clks 252 5>; 2009cae80943STero Kristo }; 2010cae80943STero Kristo 2011cae80943STero Kristo watchdog1: watchdog@2210000 { 2012cae80943STero Kristo compatible = "ti,j7-rti-wdt"; 2013cae80943STero Kristo reg = <0x0 0x2210000 0x0 0x100>; 2014cae80943STero Kristo clocks = <&k3_clks 253 1>; 2015cae80943STero Kristo power-domains = <&k3_pds 253 TI_SCI_PD_EXCLUSIVE>; 2016cae80943STero Kristo assigned-clocks = <&k3_clks 253 1>; 2017cae80943STero Kristo assigned-clock-parents = <&k3_clks 253 5>; 2018cae80943STero Kristo }; 2019eb9a2a63SSuman Anna 2020df445ff9SSuman Anna main_r5fss0: r5fss@5c00000 { 2021df445ff9SSuman Anna compatible = "ti,j721e-r5fss"; 2022df445ff9SSuman Anna ti,cluster-mode = <1>; 2023df445ff9SSuman Anna #address-cells = <1>; 2024df445ff9SSuman Anna #size-cells = <1>; 2025df445ff9SSuman Anna ranges = <0x5c00000 0x00 0x5c00000 0x20000>, 2026df445ff9SSuman Anna <0x5d00000 0x00 0x5d00000 0x20000>; 2027df445ff9SSuman Anna power-domains = <&k3_pds 243 TI_SCI_PD_EXCLUSIVE>; 2028df445ff9SSuman Anna 2029df445ff9SSuman Anna main_r5fss0_core0: r5f@5c00000 { 2030df445ff9SSuman Anna compatible = "ti,j721e-r5f"; 2031df445ff9SSuman Anna reg = <0x5c00000 0x00008000>, 2032df445ff9SSuman Anna <0x5c10000 0x00008000>; 2033df445ff9SSuman Anna reg-names = "atcm", "btcm"; 2034df445ff9SSuman Anna ti,sci = <&dmsc>; 2035df445ff9SSuman Anna ti,sci-dev-id = <245>; 2036df445ff9SSuman Anna ti,sci-proc-ids = <0x06 0xff>; 2037df445ff9SSuman Anna resets = <&k3_reset 245 1>; 2038df445ff9SSuman Anna firmware-name = "j7-main-r5f0_0-fw"; 2039df445ff9SSuman Anna ti,atcm-enable = <1>; 2040df445ff9SSuman Anna ti,btcm-enable = <1>; 2041df445ff9SSuman Anna ti,loczrama = <1>; 2042df445ff9SSuman Anna }; 2043df445ff9SSuman Anna 2044df445ff9SSuman Anna main_r5fss0_core1: r5f@5d00000 { 2045df445ff9SSuman Anna compatible = "ti,j721e-r5f"; 2046df445ff9SSuman Anna reg = <0x5d00000 0x00008000>, 2047df445ff9SSuman Anna <0x5d10000 0x00008000>; 2048df445ff9SSuman Anna reg-names = "atcm", "btcm"; 2049df445ff9SSuman Anna ti,sci = <&dmsc>; 2050df445ff9SSuman Anna ti,sci-dev-id = <246>; 2051df445ff9SSuman Anna ti,sci-proc-ids = <0x07 0xff>; 2052df445ff9SSuman Anna resets = <&k3_reset 246 1>; 2053df445ff9SSuman Anna firmware-name = "j7-main-r5f0_1-fw"; 2054df445ff9SSuman Anna ti,atcm-enable = <1>; 2055df445ff9SSuman Anna ti,btcm-enable = <1>; 2056df445ff9SSuman Anna ti,loczrama = <1>; 2057df445ff9SSuman Anna }; 2058df445ff9SSuman Anna }; 2059df445ff9SSuman Anna 2060df445ff9SSuman Anna main_r5fss1: r5fss@5e00000 { 2061df445ff9SSuman Anna compatible = "ti,j721e-r5fss"; 2062df445ff9SSuman Anna ti,cluster-mode = <1>; 2063df445ff9SSuman Anna #address-cells = <1>; 2064df445ff9SSuman Anna #size-cells = <1>; 2065df445ff9SSuman Anna ranges = <0x5e00000 0x00 0x5e00000 0x20000>, 2066df445ff9SSuman Anna <0x5f00000 0x00 0x5f00000 0x20000>; 2067df445ff9SSuman Anna power-domains = <&k3_pds 244 TI_SCI_PD_EXCLUSIVE>; 2068df445ff9SSuman Anna 2069df445ff9SSuman Anna main_r5fss1_core0: r5f@5e00000 { 2070df445ff9SSuman Anna compatible = "ti,j721e-r5f"; 2071df445ff9SSuman Anna reg = <0x5e00000 0x00008000>, 2072df445ff9SSuman Anna <0x5e10000 0x00008000>; 2073df445ff9SSuman Anna reg-names = "atcm", "btcm"; 2074df445ff9SSuman Anna ti,sci = <&dmsc>; 2075df445ff9SSuman Anna ti,sci-dev-id = <247>; 2076df445ff9SSuman Anna ti,sci-proc-ids = <0x08 0xff>; 2077df445ff9SSuman Anna resets = <&k3_reset 247 1>; 2078df445ff9SSuman Anna firmware-name = "j7-main-r5f1_0-fw"; 2079df445ff9SSuman Anna ti,atcm-enable = <1>; 2080df445ff9SSuman Anna ti,btcm-enable = <1>; 2081df445ff9SSuman Anna ti,loczrama = <1>; 2082df445ff9SSuman Anna }; 2083df445ff9SSuman Anna 2084df445ff9SSuman Anna main_r5fss1_core1: r5f@5f00000 { 2085df445ff9SSuman Anna compatible = "ti,j721e-r5f"; 2086df445ff9SSuman Anna reg = <0x5f00000 0x00008000>, 2087df445ff9SSuman Anna <0x5f10000 0x00008000>; 2088df445ff9SSuman Anna reg-names = "atcm", "btcm"; 2089df445ff9SSuman Anna ti,sci = <&dmsc>; 2090df445ff9SSuman Anna ti,sci-dev-id = <248>; 2091df445ff9SSuman Anna ti,sci-proc-ids = <0x09 0xff>; 2092df445ff9SSuman Anna resets = <&k3_reset 248 1>; 2093df445ff9SSuman Anna firmware-name = "j7-main-r5f1_1-fw"; 2094df445ff9SSuman Anna ti,atcm-enable = <1>; 2095df445ff9SSuman Anna ti,btcm-enable = <1>; 2096df445ff9SSuman Anna ti,loczrama = <1>; 2097df445ff9SSuman Anna }; 2098df445ff9SSuman Anna }; 2099df445ff9SSuman Anna 2100eb9a2a63SSuman Anna c66_0: dsp@4d80800000 { 2101eb9a2a63SSuman Anna compatible = "ti,j721e-c66-dsp"; 2102eb9a2a63SSuman Anna reg = <0x4d 0x80800000 0x00 0x00048000>, 2103eb9a2a63SSuman Anna <0x4d 0x80e00000 0x00 0x00008000>, 2104eb9a2a63SSuman Anna <0x4d 0x80f00000 0x00 0x00008000>; 2105eb9a2a63SSuman Anna reg-names = "l2sram", "l1pram", "l1dram"; 2106eb9a2a63SSuman Anna ti,sci = <&dmsc>; 2107eb9a2a63SSuman Anna ti,sci-dev-id = <142>; 2108eb9a2a63SSuman Anna ti,sci-proc-ids = <0x03 0xff>; 2109eb9a2a63SSuman Anna resets = <&k3_reset 142 1>; 2110eb9a2a63SSuman Anna firmware-name = "j7-c66_0-fw"; 2111eb9a2a63SSuman Anna }; 2112eb9a2a63SSuman Anna 2113eb9a2a63SSuman Anna c66_1: dsp@4d81800000 { 2114eb9a2a63SSuman Anna compatible = "ti,j721e-c66-dsp"; 2115eb9a2a63SSuman Anna reg = <0x4d 0x81800000 0x00 0x00048000>, 2116eb9a2a63SSuman Anna <0x4d 0x81e00000 0x00 0x00008000>, 2117eb9a2a63SSuman Anna <0x4d 0x81f00000 0x00 0x00008000>; 2118eb9a2a63SSuman Anna reg-names = "l2sram", "l1pram", "l1dram"; 2119eb9a2a63SSuman Anna ti,sci = <&dmsc>; 2120eb9a2a63SSuman Anna ti,sci-dev-id = <143>; 2121eb9a2a63SSuman Anna ti,sci-proc-ids = <0x04 0xff>; 2122eb9a2a63SSuman Anna resets = <&k3_reset 143 1>; 2123eb9a2a63SSuman Anna firmware-name = "j7-c66_1-fw"; 2124eb9a2a63SSuman Anna }; 2125804a4cc7SSuman Anna 2126804a4cc7SSuman Anna c71_0: dsp@64800000 { 2127804a4cc7SSuman Anna compatible = "ti,j721e-c71-dsp"; 2128804a4cc7SSuman Anna reg = <0x00 0x64800000 0x00 0x00080000>, 2129804a4cc7SSuman Anna <0x00 0x64e00000 0x00 0x0000c000>; 2130804a4cc7SSuman Anna reg-names = "l2sram", "l1dram"; 2131804a4cc7SSuman Anna ti,sci = <&dmsc>; 2132804a4cc7SSuman Anna ti,sci-dev-id = <15>; 2133804a4cc7SSuman Anna ti,sci-proc-ids = <0x30 0xff>; 2134804a4cc7SSuman Anna resets = <&k3_reset 15 1>; 2135804a4cc7SSuman Anna firmware-name = "j7-c71_0-fw"; 2136804a4cc7SSuman Anna }; 21374c842af3SSuman Anna 21384c842af3SSuman Anna icssg0: icssg@b000000 { 21394c842af3SSuman Anna compatible = "ti,j721e-icssg"; 21404c842af3SSuman Anna reg = <0x00 0xb000000 0x00 0x80000>; 21414c842af3SSuman Anna power-domains = <&k3_pds 119 TI_SCI_PD_EXCLUSIVE>; 21424c842af3SSuman Anna #address-cells = <1>; 21434c842af3SSuman Anna #size-cells = <1>; 21444c842af3SSuman Anna ranges = <0x0 0x00 0x0b000000 0x100000>; 21454c842af3SSuman Anna 21464c842af3SSuman Anna icssg0_mem: memories@0 { 21474c842af3SSuman Anna reg = <0x0 0x2000>, 21484c842af3SSuman Anna <0x2000 0x2000>, 21494c842af3SSuman Anna <0x10000 0x10000>; 21504c842af3SSuman Anna reg-names = "dram0", "dram1", 21514c842af3SSuman Anna "shrdram2"; 21524c842af3SSuman Anna }; 21534c842af3SSuman Anna 21544c842af3SSuman Anna icssg0_cfg: cfg@26000 { 21554c842af3SSuman Anna compatible = "ti,pruss-cfg", "syscon"; 21564c842af3SSuman Anna reg = <0x26000 0x200>; 21574c842af3SSuman Anna #address-cells = <1>; 21584c842af3SSuman Anna #size-cells = <1>; 21594c842af3SSuman Anna ranges = <0x0 0x26000 0x2000>; 21604c842af3SSuman Anna 21614c842af3SSuman Anna clocks { 21624c842af3SSuman Anna #address-cells = <1>; 21634c842af3SSuman Anna #size-cells = <0>; 21644c842af3SSuman Anna 21654c842af3SSuman Anna icssg0_coreclk_mux: coreclk-mux@3c { 21664c842af3SSuman Anna reg = <0x3c>; 21674c842af3SSuman Anna #clock-cells = <0>; 21684c842af3SSuman Anna clocks = <&k3_clks 119 24>, /* icssg0_core_clk */ 21694c842af3SSuman Anna <&k3_clks 119 1>; /* icssg0_iclk */ 21704c842af3SSuman Anna assigned-clocks = <&icssg0_coreclk_mux>; 21714c842af3SSuman Anna assigned-clock-parents = <&k3_clks 119 1>; 21724c842af3SSuman Anna }; 21734c842af3SSuman Anna 21744c842af3SSuman Anna icssg0_iepclk_mux: iepclk-mux@30 { 21754c842af3SSuman Anna reg = <0x30>; 21764c842af3SSuman Anna #clock-cells = <0>; 21774c842af3SSuman Anna clocks = <&k3_clks 119 3>, /* icssg0_iep_clk */ 21784c842af3SSuman Anna <&icssg0_coreclk_mux>; /* core_clk */ 21794c842af3SSuman Anna assigned-clocks = <&icssg0_iepclk_mux>; 21804c842af3SSuman Anna assigned-clock-parents = <&icssg0_coreclk_mux>; 21814c842af3SSuman Anna }; 21824c842af3SSuman Anna }; 21834c842af3SSuman Anna }; 21844c842af3SSuman Anna 21854c842af3SSuman Anna icssg0_mii_rt: mii-rt@32000 { 21864c842af3SSuman Anna compatible = "ti,pruss-mii", "syscon"; 21874c842af3SSuman Anna reg = <0x32000 0x100>; 21884c842af3SSuman Anna }; 21894c842af3SSuman Anna 21904c842af3SSuman Anna icssg0_mii_g_rt: mii-g-rt@33000 { 21914c842af3SSuman Anna compatible = "ti,pruss-mii-g", "syscon"; 21924c842af3SSuman Anna reg = <0x33000 0x1000>; 21934c842af3SSuman Anna }; 21944c842af3SSuman Anna 21954c842af3SSuman Anna icssg0_intc: interrupt-controller@20000 { 21964c842af3SSuman Anna compatible = "ti,icssg-intc"; 21974c842af3SSuman Anna reg = <0x20000 0x2000>; 21984c842af3SSuman Anna interrupt-controller; 21994c842af3SSuman Anna #interrupt-cells = <3>; 22004c842af3SSuman Anna interrupts = <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>, 22014c842af3SSuman Anna <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>, 22024c842af3SSuman Anna <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 22034c842af3SSuman Anna <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>, 22044c842af3SSuman Anna <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>, 22054c842af3SSuman Anna <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>, 22064c842af3SSuman Anna <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>, 22074c842af3SSuman Anna <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>; 22084c842af3SSuman Anna interrupt-names = "host_intr0", "host_intr1", 22094c842af3SSuman Anna "host_intr2", "host_intr3", 22104c842af3SSuman Anna "host_intr4", "host_intr5", 22114c842af3SSuman Anna "host_intr6", "host_intr7"; 22124c842af3SSuman Anna }; 22134c842af3SSuman Anna 22144c842af3SSuman Anna pru0_0: pru@34000 { 22154c842af3SSuman Anna compatible = "ti,j721e-pru"; 22164c842af3SSuman Anna reg = <0x34000 0x3000>, 22174c842af3SSuman Anna <0x22000 0x100>, 22184c842af3SSuman Anna <0x22400 0x100>; 22194c842af3SSuman Anna reg-names = "iram", "control", "debug"; 22204c842af3SSuman Anna firmware-name = "j7-pru0_0-fw"; 22214c842af3SSuman Anna }; 22224c842af3SSuman Anna 22234c842af3SSuman Anna rtu0_0: rtu@4000 { 22244c842af3SSuman Anna compatible = "ti,j721e-rtu"; 22254c842af3SSuman Anna reg = <0x4000 0x2000>, 22264c842af3SSuman Anna <0x23000 0x100>, 22274c842af3SSuman Anna <0x23400 0x100>; 22284c842af3SSuman Anna reg-names = "iram", "control", "debug"; 22294c842af3SSuman Anna firmware-name = "j7-rtu0_0-fw"; 22304c842af3SSuman Anna }; 22314c842af3SSuman Anna 22324c842af3SSuman Anna tx_pru0_0: txpru@a000 { 22334c842af3SSuman Anna compatible = "ti,j721e-tx-pru"; 22344c842af3SSuman Anna reg = <0xa000 0x1800>, 22354c842af3SSuman Anna <0x25000 0x100>, 22364c842af3SSuman Anna <0x25400 0x100>; 22374c842af3SSuman Anna reg-names = "iram", "control", "debug"; 22384c842af3SSuman Anna firmware-name = "j7-txpru0_0-fw"; 22394c842af3SSuman Anna }; 22404c842af3SSuman Anna 22414c842af3SSuman Anna pru0_1: pru@38000 { 22424c842af3SSuman Anna compatible = "ti,j721e-pru"; 22434c842af3SSuman Anna reg = <0x38000 0x3000>, 22444c842af3SSuman Anna <0x24000 0x100>, 22454c842af3SSuman Anna <0x24400 0x100>; 22464c842af3SSuman Anna reg-names = "iram", "control", "debug"; 22474c842af3SSuman Anna firmware-name = "j7-pru0_1-fw"; 22484c842af3SSuman Anna }; 22494c842af3SSuman Anna 22504c842af3SSuman Anna rtu0_1: rtu@6000 { 22514c842af3SSuman Anna compatible = "ti,j721e-rtu"; 22524c842af3SSuman Anna reg = <0x6000 0x2000>, 22534c842af3SSuman Anna <0x23800 0x100>, 22544c842af3SSuman Anna <0x23c00 0x100>; 22554c842af3SSuman Anna reg-names = "iram", "control", "debug"; 22564c842af3SSuman Anna firmware-name = "j7-rtu0_1-fw"; 22574c842af3SSuman Anna }; 22584c842af3SSuman Anna 22594c842af3SSuman Anna tx_pru0_1: txpru@c000 { 22604c842af3SSuman Anna compatible = "ti,j721e-tx-pru"; 22614c842af3SSuman Anna reg = <0xc000 0x1800>, 22624c842af3SSuman Anna <0x25800 0x100>, 22634c842af3SSuman Anna <0x25c00 0x100>; 22644c842af3SSuman Anna reg-names = "iram", "control", "debug"; 22654c842af3SSuman Anna firmware-name = "j7-txpru0_1-fw"; 22664c842af3SSuman Anna }; 22677ce11d47SSuman Anna 22687ce11d47SSuman Anna icssg0_mdio: mdio@32400 { 22697ce11d47SSuman Anna compatible = "ti,davinci_mdio"; 22707ce11d47SSuman Anna reg = <0x32400 0x100>; 22717ce11d47SSuman Anna clocks = <&k3_clks 119 1>; 22727ce11d47SSuman Anna clock-names = "fck"; 22737ce11d47SSuman Anna #address-cells = <1>; 22747ce11d47SSuman Anna #size-cells = <0>; 22757ce11d47SSuman Anna bus_freq = <1000000>; 2276b0efb45dSAndrew Davis status = "disabled"; 22777ce11d47SSuman Anna }; 22784c842af3SSuman Anna }; 22794c842af3SSuman Anna 22804c842af3SSuman Anna icssg1: icssg@b100000 { 22814c842af3SSuman Anna compatible = "ti,j721e-icssg"; 22824c842af3SSuman Anna reg = <0x00 0xb100000 0x00 0x80000>; 22834c842af3SSuman Anna power-domains = <&k3_pds 120 TI_SCI_PD_EXCLUSIVE>; 22844c842af3SSuman Anna #address-cells = <1>; 22854c842af3SSuman Anna #size-cells = <1>; 22864c842af3SSuman Anna ranges = <0x0 0x00 0x0b100000 0x100000>; 22874c842af3SSuman Anna 22884c842af3SSuman Anna icssg1_mem: memories@b100000 { 22894c842af3SSuman Anna reg = <0x0 0x2000>, 22904c842af3SSuman Anna <0x2000 0x2000>, 22914c842af3SSuman Anna <0x10000 0x10000>; 22924c842af3SSuman Anna reg-names = "dram0", "dram1", 22934c842af3SSuman Anna "shrdram2"; 22944c842af3SSuman Anna }; 22954c842af3SSuman Anna 22964c842af3SSuman Anna icssg1_cfg: cfg@26000 { 22974c842af3SSuman Anna compatible = "ti,pruss-cfg", "syscon"; 22984c842af3SSuman Anna reg = <0x26000 0x200>; 22994c842af3SSuman Anna #address-cells = <1>; 23004c842af3SSuman Anna #size-cells = <1>; 23014c842af3SSuman Anna ranges = <0x0 0x26000 0x2000>; 23024c842af3SSuman Anna 23034c842af3SSuman Anna clocks { 23044c842af3SSuman Anna #address-cells = <1>; 23054c842af3SSuman Anna #size-cells = <0>; 23064c842af3SSuman Anna 23074c842af3SSuman Anna icssg1_coreclk_mux: coreclk-mux@3c { 23084c842af3SSuman Anna reg = <0x3c>; 23094c842af3SSuman Anna #clock-cells = <0>; 23104c842af3SSuman Anna clocks = <&k3_clks 120 54>, /* icssg1_core_clk */ 23114c842af3SSuman Anna <&k3_clks 120 4>; /* icssg1_iclk */ 23124c842af3SSuman Anna assigned-clocks = <&icssg1_coreclk_mux>; 23134c842af3SSuman Anna assigned-clock-parents = <&k3_clks 120 4>; 23144c842af3SSuman Anna }; 23154c842af3SSuman Anna 23164c842af3SSuman Anna icssg1_iepclk_mux: iepclk-mux@30 { 23174c842af3SSuman Anna reg = <0x30>; 23184c842af3SSuman Anna #clock-cells = <0>; 23194c842af3SSuman Anna clocks = <&k3_clks 120 9>, /* icssg1_iep_clk */ 23204c842af3SSuman Anna <&icssg1_coreclk_mux>; /* core_clk */ 23214c842af3SSuman Anna assigned-clocks = <&icssg1_iepclk_mux>; 23224c842af3SSuman Anna assigned-clock-parents = <&icssg1_coreclk_mux>; 23234c842af3SSuman Anna }; 23244c842af3SSuman Anna }; 23254c842af3SSuman Anna }; 23264c842af3SSuman Anna 23274c842af3SSuman Anna icssg1_mii_rt: mii-rt@32000 { 23284c842af3SSuman Anna compatible = "ti,pruss-mii", "syscon"; 23294c842af3SSuman Anna reg = <0x32000 0x100>; 23304c842af3SSuman Anna }; 23314c842af3SSuman Anna 23324c842af3SSuman Anna icssg1_mii_g_rt: mii-g-rt@33000 { 23334c842af3SSuman Anna compatible = "ti,pruss-mii-g", "syscon"; 23344c842af3SSuman Anna reg = <0x33000 0x1000>; 23354c842af3SSuman Anna }; 23364c842af3SSuman Anna 23374c842af3SSuman Anna icssg1_intc: interrupt-controller@20000 { 23384c842af3SSuman Anna compatible = "ti,icssg-intc"; 23394c842af3SSuman Anna reg = <0x20000 0x2000>; 23404c842af3SSuman Anna interrupt-controller; 23414c842af3SSuman Anna #interrupt-cells = <3>; 23424c842af3SSuman Anna interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>, 23434c842af3SSuman Anna <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>, 23444c842af3SSuman Anna <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>, 23454c842af3SSuman Anna <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>, 23464c842af3SSuman Anna <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>, 23474c842af3SSuman Anna <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>, 23484c842af3SSuman Anna <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>, 23494c842af3SSuman Anna <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>; 23504c842af3SSuman Anna interrupt-names = "host_intr0", "host_intr1", 23514c842af3SSuman Anna "host_intr2", "host_intr3", 23524c842af3SSuman Anna "host_intr4", "host_intr5", 23534c842af3SSuman Anna "host_intr6", "host_intr7"; 23544c842af3SSuman Anna }; 23554c842af3SSuman Anna 23564c842af3SSuman Anna pru1_0: pru@34000 { 23574c842af3SSuman Anna compatible = "ti,j721e-pru"; 23584c842af3SSuman Anna reg = <0x34000 0x4000>, 23594c842af3SSuman Anna <0x22000 0x100>, 23604c842af3SSuman Anna <0x22400 0x100>; 23614c842af3SSuman Anna reg-names = "iram", "control", "debug"; 23624c842af3SSuman Anna firmware-name = "j7-pru1_0-fw"; 23634c842af3SSuman Anna }; 23644c842af3SSuman Anna 23654c842af3SSuman Anna rtu1_0: rtu@4000 { 23664c842af3SSuman Anna compatible = "ti,j721e-rtu"; 23674c842af3SSuman Anna reg = <0x4000 0x2000>, 23684c842af3SSuman Anna <0x23000 0x100>, 23694c842af3SSuman Anna <0x23400 0x100>; 23704c842af3SSuman Anna reg-names = "iram", "control", "debug"; 23714c842af3SSuman Anna firmware-name = "j7-rtu1_0-fw"; 23724c842af3SSuman Anna }; 23734c842af3SSuman Anna 23744c842af3SSuman Anna tx_pru1_0: txpru@a000 { 23754c842af3SSuman Anna compatible = "ti,j721e-tx-pru"; 23764c842af3SSuman Anna reg = <0xa000 0x1800>, 23774c842af3SSuman Anna <0x25000 0x100>, 23784c842af3SSuman Anna <0x25400 0x100>; 23794c842af3SSuman Anna reg-names = "iram", "control", "debug"; 23804c842af3SSuman Anna firmware-name = "j7-txpru1_0-fw"; 23814c842af3SSuman Anna }; 23824c842af3SSuman Anna 23834c842af3SSuman Anna pru1_1: pru@38000 { 23844c842af3SSuman Anna compatible = "ti,j721e-pru"; 23854c842af3SSuman Anna reg = <0x38000 0x4000>, 23864c842af3SSuman Anna <0x24000 0x100>, 23874c842af3SSuman Anna <0x24400 0x100>; 23884c842af3SSuman Anna reg-names = "iram", "control", "debug"; 23894c842af3SSuman Anna firmware-name = "j7-pru1_1-fw"; 23904c842af3SSuman Anna }; 23914c842af3SSuman Anna 23924c842af3SSuman Anna rtu1_1: rtu@6000 { 23934c842af3SSuman Anna compatible = "ti,j721e-rtu"; 23944c842af3SSuman Anna reg = <0x6000 0x2000>, 23954c842af3SSuman Anna <0x23800 0x100>, 23964c842af3SSuman Anna <0x23c00 0x100>; 23974c842af3SSuman Anna reg-names = "iram", "control", "debug"; 23984c842af3SSuman Anna firmware-name = "j7-rtu1_1-fw"; 23994c842af3SSuman Anna }; 24004c842af3SSuman Anna 24014c842af3SSuman Anna tx_pru1_1: txpru@c000 { 24024c842af3SSuman Anna compatible = "ti,j721e-tx-pru"; 24034c842af3SSuman Anna reg = <0xc000 0x1800>, 24044c842af3SSuman Anna <0x25800 0x100>, 24054c842af3SSuman Anna <0x25c00 0x100>; 24064c842af3SSuman Anna reg-names = "iram", "control", "debug"; 24074c842af3SSuman Anna firmware-name = "j7-txpru1_1-fw"; 24084c842af3SSuman Anna }; 24097ce11d47SSuman Anna 24107ce11d47SSuman Anna icssg1_mdio: mdio@32400 { 24117ce11d47SSuman Anna compatible = "ti,davinci_mdio"; 24127ce11d47SSuman Anna reg = <0x32400 0x100>; 24137ce11d47SSuman Anna clocks = <&k3_clks 120 4>; 24147ce11d47SSuman Anna clock-names = "fck"; 24157ce11d47SSuman Anna #address-cells = <1>; 24167ce11d47SSuman Anna #size-cells = <0>; 24177ce11d47SSuman Anna bus_freq = <1000000>; 2418b0efb45dSAndrew Davis status = "disabled"; 24197ce11d47SSuman Anna }; 24204c842af3SSuman Anna }; 24214688a4fcSFaiz Abbas 24224688a4fcSFaiz Abbas main_mcan0: can@2701000 { 24234688a4fcSFaiz Abbas compatible = "bosch,m_can"; 24244688a4fcSFaiz Abbas reg = <0x00 0x02701000 0x00 0x200>, 24254688a4fcSFaiz Abbas <0x00 0x02708000 0x00 0x8000>; 24264688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 24274688a4fcSFaiz Abbas power-domains = <&k3_pds 156 TI_SCI_PD_EXCLUSIVE>; 24284688a4fcSFaiz Abbas clocks = <&k3_clks 156 0>, <&k3_clks 156 1>; 24294688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 24304688a4fcSFaiz Abbas interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 24314688a4fcSFaiz Abbas <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 24324688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 24334688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 243439e7758bSAndrew Davis status = "disabled"; 24354688a4fcSFaiz Abbas }; 24364688a4fcSFaiz Abbas 24374688a4fcSFaiz Abbas main_mcan1: can@2711000 { 24384688a4fcSFaiz Abbas compatible = "bosch,m_can"; 24394688a4fcSFaiz Abbas reg = <0x00 0x02711000 0x00 0x200>, 24404688a4fcSFaiz Abbas <0x00 0x02718000 0x00 0x8000>; 24414688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 24424688a4fcSFaiz Abbas power-domains = <&k3_pds 158 TI_SCI_PD_EXCLUSIVE>; 24434688a4fcSFaiz Abbas clocks = <&k3_clks 158 0>, <&k3_clks 158 1>; 24444688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 24454688a4fcSFaiz Abbas interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>, 24464688a4fcSFaiz Abbas <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>; 24474688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 24484688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 244939e7758bSAndrew Davis status = "disabled"; 24504688a4fcSFaiz Abbas }; 24514688a4fcSFaiz Abbas 24524688a4fcSFaiz Abbas main_mcan2: can@2721000 { 24534688a4fcSFaiz Abbas compatible = "bosch,m_can"; 24544688a4fcSFaiz Abbas reg = <0x00 0x02721000 0x00 0x200>, 24554688a4fcSFaiz Abbas <0x00 0x02728000 0x00 0x8000>; 24564688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 24574688a4fcSFaiz Abbas power-domains = <&k3_pds 160 TI_SCI_PD_EXCLUSIVE>; 24584688a4fcSFaiz Abbas clocks = <&k3_clks 160 0>, <&k3_clks 160 1>; 24594688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 24604688a4fcSFaiz Abbas interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 24614688a4fcSFaiz Abbas <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>; 24624688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 24634688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 246439e7758bSAndrew Davis status = "disabled"; 24654688a4fcSFaiz Abbas }; 24664688a4fcSFaiz Abbas 24674688a4fcSFaiz Abbas main_mcan3: can@2731000 { 24684688a4fcSFaiz Abbas compatible = "bosch,m_can"; 24694688a4fcSFaiz Abbas reg = <0x00 0x02731000 0x00 0x200>, 24704688a4fcSFaiz Abbas <0x00 0x02738000 0x00 0x8000>; 24714688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 24724688a4fcSFaiz Abbas power-domains = <&k3_pds 161 TI_SCI_PD_EXCLUSIVE>; 24734688a4fcSFaiz Abbas clocks = <&k3_clks 161 0>, <&k3_clks 161 1>; 24744688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 24754688a4fcSFaiz Abbas interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, 24764688a4fcSFaiz Abbas <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>; 24774688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 24784688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 247939e7758bSAndrew Davis status = "disabled"; 24804688a4fcSFaiz Abbas }; 24814688a4fcSFaiz Abbas 24824688a4fcSFaiz Abbas main_mcan4: can@2741000 { 24834688a4fcSFaiz Abbas compatible = "bosch,m_can"; 24844688a4fcSFaiz Abbas reg = <0x00 0x02741000 0x00 0x200>, 24854688a4fcSFaiz Abbas <0x00 0x02748000 0x00 0x8000>; 24864688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 24874688a4fcSFaiz Abbas power-domains = <&k3_pds 162 TI_SCI_PD_EXCLUSIVE>; 24884688a4fcSFaiz Abbas clocks = <&k3_clks 162 0>, <&k3_clks 162 1>; 24894688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 24904688a4fcSFaiz Abbas interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 24914688a4fcSFaiz Abbas <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>; 24924688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 24934688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 249439e7758bSAndrew Davis status = "disabled"; 24954688a4fcSFaiz Abbas }; 24964688a4fcSFaiz Abbas 24974688a4fcSFaiz Abbas main_mcan5: can@2751000 { 24984688a4fcSFaiz Abbas compatible = "bosch,m_can"; 24994688a4fcSFaiz Abbas reg = <0x00 0x02751000 0x00 0x200>, 25004688a4fcSFaiz Abbas <0x00 0x02758000 0x00 0x8000>; 25014688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 25024688a4fcSFaiz Abbas power-domains = <&k3_pds 163 TI_SCI_PD_EXCLUSIVE>; 25034688a4fcSFaiz Abbas clocks = <&k3_clks 163 0>, <&k3_clks 163 1>; 25044688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 25054688a4fcSFaiz Abbas interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>, 25064688a4fcSFaiz Abbas <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 25074688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 25084688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 250939e7758bSAndrew Davis status = "disabled"; 25104688a4fcSFaiz Abbas }; 25114688a4fcSFaiz Abbas 25124688a4fcSFaiz Abbas main_mcan6: can@2761000 { 25134688a4fcSFaiz Abbas compatible = "bosch,m_can"; 25144688a4fcSFaiz Abbas reg = <0x00 0x02761000 0x00 0x200>, 25154688a4fcSFaiz Abbas <0x00 0x02768000 0x00 0x8000>; 25164688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 25174688a4fcSFaiz Abbas power-domains = <&k3_pds 164 TI_SCI_PD_EXCLUSIVE>; 25184688a4fcSFaiz Abbas clocks = <&k3_clks 164 0>, <&k3_clks 164 1>; 25194688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 25204688a4fcSFaiz Abbas interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 25214688a4fcSFaiz Abbas <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 25224688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 25234688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 252439e7758bSAndrew Davis status = "disabled"; 25254688a4fcSFaiz Abbas }; 25264688a4fcSFaiz Abbas 25274688a4fcSFaiz Abbas main_mcan7: can@2771000 { 25284688a4fcSFaiz Abbas compatible = "bosch,m_can"; 25294688a4fcSFaiz Abbas reg = <0x00 0x02771000 0x00 0x200>, 25304688a4fcSFaiz Abbas <0x00 0x02778000 0x00 0x8000>; 25314688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 25324688a4fcSFaiz Abbas power-domains = <&k3_pds 165 TI_SCI_PD_EXCLUSIVE>; 25334688a4fcSFaiz Abbas clocks = <&k3_clks 165 0>, <&k3_clks 165 1>; 25344688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 25354688a4fcSFaiz Abbas interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, 25364688a4fcSFaiz Abbas <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 25374688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 25384688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 253939e7758bSAndrew Davis status = "disabled"; 25404688a4fcSFaiz Abbas }; 25414688a4fcSFaiz Abbas 25424688a4fcSFaiz Abbas main_mcan8: can@2781000 { 25434688a4fcSFaiz Abbas compatible = "bosch,m_can"; 25444688a4fcSFaiz Abbas reg = <0x00 0x02781000 0x00 0x200>, 25454688a4fcSFaiz Abbas <0x00 0x02788000 0x00 0x8000>; 25464688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 25474688a4fcSFaiz Abbas power-domains = <&k3_pds 166 TI_SCI_PD_EXCLUSIVE>; 25484688a4fcSFaiz Abbas clocks = <&k3_clks 166 0>, <&k3_clks 166 1>; 25494688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 25504688a4fcSFaiz Abbas interrupts = <GIC_SPI 576 IRQ_TYPE_LEVEL_HIGH>, 25514688a4fcSFaiz Abbas <GIC_SPI 577 IRQ_TYPE_LEVEL_HIGH>; 25524688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 25534688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 255439e7758bSAndrew Davis status = "disabled"; 25554688a4fcSFaiz Abbas }; 25564688a4fcSFaiz Abbas 25574688a4fcSFaiz Abbas main_mcan9: can@2791000 { 25584688a4fcSFaiz Abbas compatible = "bosch,m_can"; 25594688a4fcSFaiz Abbas reg = <0x00 0x02791000 0x00 0x200>, 25604688a4fcSFaiz Abbas <0x00 0x02798000 0x00 0x8000>; 25614688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 25624688a4fcSFaiz Abbas power-domains = <&k3_pds 167 TI_SCI_PD_EXCLUSIVE>; 25634688a4fcSFaiz Abbas clocks = <&k3_clks 167 0>, <&k3_clks 167 1>; 25644688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 25654688a4fcSFaiz Abbas interrupts = <GIC_SPI 579 IRQ_TYPE_LEVEL_HIGH>, 25664688a4fcSFaiz Abbas <GIC_SPI 580 IRQ_TYPE_LEVEL_HIGH>; 25674688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 25684688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 256939e7758bSAndrew Davis status = "disabled"; 25704688a4fcSFaiz Abbas }; 25714688a4fcSFaiz Abbas 25724688a4fcSFaiz Abbas main_mcan10: can@27a1000 { 25734688a4fcSFaiz Abbas compatible = "bosch,m_can"; 25744688a4fcSFaiz Abbas reg = <0x00 0x027a1000 0x00 0x200>, 25754688a4fcSFaiz Abbas <0x00 0x027a8000 0x00 0x8000>; 25764688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 25774688a4fcSFaiz Abbas power-domains = <&k3_pds 168 TI_SCI_PD_EXCLUSIVE>; 25784688a4fcSFaiz Abbas clocks = <&k3_clks 168 0>, <&k3_clks 168 1>; 25794688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 25804688a4fcSFaiz Abbas interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>, 25814688a4fcSFaiz Abbas <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>; 25824688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 25834688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 258439e7758bSAndrew Davis status = "disabled"; 25854688a4fcSFaiz Abbas }; 25864688a4fcSFaiz Abbas 25874688a4fcSFaiz Abbas main_mcan11: can@27b1000 { 25884688a4fcSFaiz Abbas compatible = "bosch,m_can"; 25894688a4fcSFaiz Abbas reg = <0x00 0x027b1000 0x00 0x200>, 25904688a4fcSFaiz Abbas <0x00 0x027b8000 0x00 0x8000>; 25914688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 25924688a4fcSFaiz Abbas power-domains = <&k3_pds 169 TI_SCI_PD_EXCLUSIVE>; 25934688a4fcSFaiz Abbas clocks = <&k3_clks 169 0>, <&k3_clks 169 1>; 25944688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 25954688a4fcSFaiz Abbas interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>, 25964688a4fcSFaiz Abbas <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>; 25974688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 25984688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 259939e7758bSAndrew Davis status = "disabled"; 26004688a4fcSFaiz Abbas }; 26014688a4fcSFaiz Abbas 26024688a4fcSFaiz Abbas main_mcan12: can@27c1000 { 26034688a4fcSFaiz Abbas compatible = "bosch,m_can"; 26044688a4fcSFaiz Abbas reg = <0x00 0x027c1000 0x00 0x200>, 26054688a4fcSFaiz Abbas <0x00 0x027c8000 0x00 0x8000>; 26064688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 26074688a4fcSFaiz Abbas power-domains = <&k3_pds 170 TI_SCI_PD_EXCLUSIVE>; 26084688a4fcSFaiz Abbas clocks = <&k3_clks 170 0>, <&k3_clks 170 1>; 26094688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 26104688a4fcSFaiz Abbas interrupts = <GIC_SPI 588 IRQ_TYPE_LEVEL_HIGH>, 26114688a4fcSFaiz Abbas <GIC_SPI 589 IRQ_TYPE_LEVEL_HIGH>; 26124688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 26134688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 261439e7758bSAndrew Davis status = "disabled"; 26154688a4fcSFaiz Abbas }; 26164688a4fcSFaiz Abbas 26174688a4fcSFaiz Abbas main_mcan13: can@27d1000 { 26184688a4fcSFaiz Abbas compatible = "bosch,m_can"; 26194688a4fcSFaiz Abbas reg = <0x00 0x027d1000 0x00 0x200>, 26204688a4fcSFaiz Abbas <0x00 0x027d8000 0x00 0x8000>; 26214688a4fcSFaiz Abbas reg-names = "m_can", "message_ram"; 26224688a4fcSFaiz Abbas power-domains = <&k3_pds 171 TI_SCI_PD_EXCLUSIVE>; 26234688a4fcSFaiz Abbas clocks = <&k3_clks 171 0>, <&k3_clks 171 1>; 26244688a4fcSFaiz Abbas clock-names = "hclk", "cclk"; 26254688a4fcSFaiz Abbas interrupts = <GIC_SPI 591 IRQ_TYPE_LEVEL_HIGH>, 26264688a4fcSFaiz Abbas <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH>; 26274688a4fcSFaiz Abbas interrupt-names = "int0", "int1"; 26284688a4fcSFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 262939e7758bSAndrew Davis status = "disabled"; 26304688a4fcSFaiz Abbas }; 263176aa309fSVaishnav Achath 263276aa309fSVaishnav Achath main_spi0: spi@2100000 { 263376aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 263476aa309fSVaishnav Achath reg = <0x00 0x02100000 0x00 0x400>; 263576aa309fSVaishnav Achath interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 263676aa309fSVaishnav Achath #address-cells = <1>; 263776aa309fSVaishnav Achath #size-cells = <0>; 263876aa309fSVaishnav Achath power-domains = <&k3_pds 266 TI_SCI_PD_EXCLUSIVE>; 263976aa309fSVaishnav Achath clocks = <&k3_clks 266 1>; 264076aa309fSVaishnav Achath status = "disabled"; 264176aa309fSVaishnav Achath }; 264276aa309fSVaishnav Achath 264376aa309fSVaishnav Achath main_spi1: spi@2110000 { 264476aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 264576aa309fSVaishnav Achath reg = <0x00 0x02110000 0x00 0x400>; 264676aa309fSVaishnav Achath interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>; 264776aa309fSVaishnav Achath #address-cells = <1>; 264876aa309fSVaishnav Achath #size-cells = <0>; 264976aa309fSVaishnav Achath power-domains = <&k3_pds 267 TI_SCI_PD_EXCLUSIVE>; 265076aa309fSVaishnav Achath clocks = <&k3_clks 267 1>; 265176aa309fSVaishnav Achath status = "disabled"; 265276aa309fSVaishnav Achath }; 265376aa309fSVaishnav Achath 265476aa309fSVaishnav Achath main_spi2: spi@2120000 { 265576aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 265676aa309fSVaishnav Achath reg = <0x00 0x02120000 0x00 0x400>; 265776aa309fSVaishnav Achath interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 265876aa309fSVaishnav Achath #address-cells = <1>; 265976aa309fSVaishnav Achath #size-cells = <0>; 266076aa309fSVaishnav Achath power-domains = <&k3_pds 268 TI_SCI_PD_EXCLUSIVE>; 266176aa309fSVaishnav Achath clocks = <&k3_clks 268 1>; 266276aa309fSVaishnav Achath status = "disabled"; 266376aa309fSVaishnav Achath }; 266476aa309fSVaishnav Achath 266576aa309fSVaishnav Achath main_spi3: spi@2130000 { 266676aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 266776aa309fSVaishnav Achath reg = <0x00 0x02130000 0x00 0x400>; 266876aa309fSVaishnav Achath interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 266976aa309fSVaishnav Achath #address-cells = <1>; 267076aa309fSVaishnav Achath #size-cells = <0>; 267176aa309fSVaishnav Achath power-domains = <&k3_pds 269 TI_SCI_PD_EXCLUSIVE>; 267276aa309fSVaishnav Achath clocks = <&k3_clks 269 1>; 267376aa309fSVaishnav Achath status = "disabled"; 267476aa309fSVaishnav Achath }; 267576aa309fSVaishnav Achath 267676aa309fSVaishnav Achath main_spi4: spi@2140000 { 267776aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 267876aa309fSVaishnav Achath reg = <0x00 0x02140000 0x00 0x400>; 267976aa309fSVaishnav Achath interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 268076aa309fSVaishnav Achath #address-cells = <1>; 268176aa309fSVaishnav Achath #size-cells = <0>; 268276aa309fSVaishnav Achath power-domains = <&k3_pds 270 TI_SCI_PD_EXCLUSIVE>; 268376aa309fSVaishnav Achath clocks = <&k3_clks 270 1>; 268476aa309fSVaishnav Achath status = "disabled"; 268576aa309fSVaishnav Achath }; 268676aa309fSVaishnav Achath 268776aa309fSVaishnav Achath main_spi5: spi@2150000 { 268876aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 268976aa309fSVaishnav Achath reg = <0x00 0x02150000 0x00 0x400>; 269076aa309fSVaishnav Achath interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 269176aa309fSVaishnav Achath #address-cells = <1>; 269276aa309fSVaishnav Achath #size-cells = <0>; 269376aa309fSVaishnav Achath power-domains = <&k3_pds 271 TI_SCI_PD_EXCLUSIVE>; 269476aa309fSVaishnav Achath clocks = <&k3_clks 271 1>; 269576aa309fSVaishnav Achath status = "disabled"; 269676aa309fSVaishnav Achath }; 269776aa309fSVaishnav Achath 269876aa309fSVaishnav Achath main_spi6: spi@2160000 { 269976aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 270076aa309fSVaishnav Achath reg = <0x00 0x02160000 0x00 0x400>; 270176aa309fSVaishnav Achath interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 270276aa309fSVaishnav Achath #address-cells = <1>; 270376aa309fSVaishnav Achath #size-cells = <0>; 270476aa309fSVaishnav Achath power-domains = <&k3_pds 272 TI_SCI_PD_EXCLUSIVE>; 270576aa309fSVaishnav Achath clocks = <&k3_clks 272 1>; 270676aa309fSVaishnav Achath status = "disabled"; 270776aa309fSVaishnav Achath }; 270876aa309fSVaishnav Achath 270976aa309fSVaishnav Achath main_spi7: spi@2170000 { 271076aa309fSVaishnav Achath compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 271176aa309fSVaishnav Achath reg = <0x00 0x02170000 0x00 0x400>; 271276aa309fSVaishnav Achath interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>; 271376aa309fSVaishnav Achath #address-cells = <1>; 271476aa309fSVaishnav Achath #size-cells = <0>; 271576aa309fSVaishnav Achath power-domains = <&k3_pds 273 TI_SCI_PD_EXCLUSIVE>; 271676aa309fSVaishnav Achath clocks = <&k3_clks 273 1>; 271776aa309fSVaishnav Achath status = "disabled"; 271876aa309fSVaishnav Achath }; 271919bfd518SNeha Malcom Francis 272019bfd518SNeha Malcom Francis main_esm: esm@700000 { 272119bfd518SNeha Malcom Francis compatible = "ti,j721e-esm"; 272219bfd518SNeha Malcom Francis reg = <0x0 0x700000 0x0 0x1000>; 272319bfd518SNeha Malcom Francis ti,esm-pins = <344>, <345>; 272419bfd518SNeha Malcom Francis }; 27252d87061eSNishanth Menon}; 2726