12d87061eSNishanth Menon// SPDX-License-Identifier: GPL-2.0
22d87061eSNishanth Menon/*
32d87061eSNishanth Menon * Device Tree Source for J721E SoC Family Main Domain peripherals
42d87061eSNishanth Menon *
5df445ff9SSuman Anna * Copyright (C) 2016-2020 Texas Instruments Incorporated - https://www.ti.com/
62d87061eSNishanth Menon */
7afd094ebSKishon Vijay Abraham I#include <dt-bindings/phy/phy.h>
892c996f4STomi Valkeinen#include <dt-bindings/phy/phy-ti.h>
9b766e3b0SKishon Vijay Abraham I#include <dt-bindings/mux/mux.h>
108d08d7aaSJayesh Choudhary
118d08d7aaSJayesh Choudhary#include "k3-serdes.h"
122d87061eSNishanth Menon
135c6d0b55SKishon Vijay Abraham I/ {
145c6d0b55SKishon Vijay Abraham I	cmn_refclk: clock-cmnrefclk {
155c6d0b55SKishon Vijay Abraham I		#clock-cells = <0>;
165c6d0b55SKishon Vijay Abraham I		compatible = "fixed-clock";
175c6d0b55SKishon Vijay Abraham I		clock-frequency = <0>;
185c6d0b55SKishon Vijay Abraham I	};
195c6d0b55SKishon Vijay Abraham I
205c6d0b55SKishon Vijay Abraham I	cmn_refclk1: clock-cmnrefclk1 {
215c6d0b55SKishon Vijay Abraham I		#clock-cells = <0>;
225c6d0b55SKishon Vijay Abraham I		compatible = "fixed-clock";
235c6d0b55SKishon Vijay Abraham I		clock-frequency = <0>;
245c6d0b55SKishon Vijay Abraham I	};
255c6d0b55SKishon Vijay Abraham I};
265c6d0b55SKishon Vijay Abraham I
272d87061eSNishanth Menon&cbass_main {
282d87061eSNishanth Menon	msmc_ram: sram@70000000 {
292d87061eSNishanth Menon		compatible = "mmio-sram";
302d87061eSNishanth Menon		reg = <0x0 0x70000000 0x0 0x800000>;
312d87061eSNishanth Menon		#address-cells = <1>;
322d87061eSNishanth Menon		#size-cells = <1>;
332d87061eSNishanth Menon		ranges = <0x0 0x0 0x70000000 0x800000>;
342d87061eSNishanth Menon
352d87061eSNishanth Menon		atf-sram@0 {
362d87061eSNishanth Menon			reg = <0x0 0x20000>;
372d87061eSNishanth Menon		};
382d87061eSNishanth Menon	};
392d87061eSNishanth Menon
40b766e3b0SKishon Vijay Abraham I	scm_conf: scm-conf@100000 {
41b766e3b0SKishon Vijay Abraham I		compatible = "ti,j721e-system-controller", "syscon", "simple-mfd";
42b766e3b0SKishon Vijay Abraham I		reg = <0 0x00100000 0 0x1c000>; /* excludes pinctrl region */
43b766e3b0SKishon Vijay Abraham I		#address-cells = <1>;
44b766e3b0SKishon Vijay Abraham I		#size-cells = <1>;
45b766e3b0SKishon Vijay Abraham I		ranges = <0x0 0x0 0x00100000 0x1c000>;
46b766e3b0SKishon Vijay Abraham I
473f92a5beSKishon Vijay Abraham I		serdes_ln_ctrl: mux-controller@4080 {
48b766e3b0SKishon Vijay Abraham I			compatible = "mmio-mux";
49b766e3b0SKishon Vijay Abraham I			reg = <0x00004080 0x50>;
50b766e3b0SKishon Vijay Abraham I			#mux-control-cells = <1>;
51b766e3b0SKishon Vijay Abraham I			mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */
52b766e3b0SKishon Vijay Abraham I					<0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */
53b766e3b0SKishon Vijay Abraham I					<0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */
54b766e3b0SKishon Vijay Abraham I					<0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */
55b766e3b0SKishon Vijay Abraham I					<0x40c0 0x3>, <0x40c4 0x3>, <0x40c8 0x3>, <0x40cc 0x3>;
56b766e3b0SKishon Vijay Abraham I					/* SERDES4 lane0/1/2/3 select */
57c65176fdSRoger Quadros			idle-states = <J721E_SERDES0_LANE0_PCIE0_LANE0>, <J721E_SERDES0_LANE1_PCIE0_LANE1>,
58c65176fdSRoger Quadros				      <J721E_SERDES1_LANE0_PCIE1_LANE0>, <J721E_SERDES1_LANE1_PCIE1_LANE1>,
59c65176fdSRoger Quadros				      <J721E_SERDES2_LANE0_PCIE2_LANE0>, <J721E_SERDES2_LANE1_PCIE2_LANE1>,
60c65176fdSRoger Quadros				      <MUX_IDLE_AS_IS>, <J721E_SERDES3_LANE1_USB3_0>,
61c65176fdSRoger Quadros				      <J721E_SERDES4_LANE0_EDP_LANE0>, <J721E_SERDES4_LANE1_EDP_LANE1>,
62c65176fdSRoger Quadros				      <J721E_SERDES4_LANE2_EDP_LANE2>, <J721E_SERDES4_LANE3_EDP_LANE3>;
63b766e3b0SKishon Vijay Abraham I		};
644716053aSRoger Quadros
65a2ff7f11SSiddharth Vadapalli		cpsw0_phy_gmii_sel: phy@4044 {
66a2ff7f11SSiddharth Vadapalli			compatible = "ti,j721e-cpsw9g-phy-gmii-sel";
67a2ff7f11SSiddharth Vadapalli			ti,qsgmii-main-ports = <2>, <2>;
68a2ff7f11SSiddharth Vadapalli			reg = <0x4044 0x20>;
69a2ff7f11SSiddharth Vadapalli			#phy-cells = <1>;
70a2ff7f11SSiddharth Vadapalli		};
71a2ff7f11SSiddharth Vadapalli
724716053aSRoger Quadros		usb_serdes_mux: mux-controller@4000 {
734716053aSRoger Quadros			compatible = "mmio-mux";
744716053aSRoger Quadros			#mux-control-cells = <1>;
754716053aSRoger Quadros			mux-reg-masks = <0x4000 0x8000000>, /* USB0 to SERDES0/3 mux */
764716053aSRoger Quadros					<0x4010 0x8000000>; /* USB1 to SERDES1/2 mux */
774716053aSRoger Quadros		};
7820f67d1dSVijay Pothukuchi
7920f67d1dSVijay Pothukuchi		ehrpwm_tbclk: clock-controller@4140 {
802a7cc7beSNishanth Menon			compatible = "ti,am654-ehrpwm-tbclk";
8120f67d1dSVijay Pothukuchi			reg = <0x4140 0x18>;
8220f67d1dSVijay Pothukuchi			#clock-cells = <1>;
8320f67d1dSVijay Pothukuchi		};
8420f67d1dSVijay Pothukuchi	};
8520f67d1dSVijay Pothukuchi
8620f67d1dSVijay Pothukuchi	main_ehrpwm0: pwm@3000000 {
8720f67d1dSVijay Pothukuchi		compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm";
8820f67d1dSVijay Pothukuchi		#pwm-cells = <3>;
8920f67d1dSVijay Pothukuchi		reg = <0x00 0x3000000 0x00 0x100>;
9020f67d1dSVijay Pothukuchi		power-domains = <&k3_pds 83 TI_SCI_PD_EXCLUSIVE>;
9120f67d1dSVijay Pothukuchi		clocks = <&ehrpwm_tbclk 0>, <&k3_clks 83 0>;
9220f67d1dSVijay Pothukuchi		clock-names = "tbclk", "fck";
9320f67d1dSVijay Pothukuchi		status = "disabled";
9420f67d1dSVijay Pothukuchi	};
9520f67d1dSVijay Pothukuchi
9620f67d1dSVijay Pothukuchi	main_ehrpwm1: pwm@3010000 {
9720f67d1dSVijay Pothukuchi		compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm";
9820f67d1dSVijay Pothukuchi		#pwm-cells = <3>;
9920f67d1dSVijay Pothukuchi		reg = <0x00 0x3010000 0x00 0x100>;
10020f67d1dSVijay Pothukuchi		power-domains = <&k3_pds 84 TI_SCI_PD_EXCLUSIVE>;
10120f67d1dSVijay Pothukuchi		clocks = <&ehrpwm_tbclk 1>, <&k3_clks 84 0>;
10220f67d1dSVijay Pothukuchi		clock-names = "tbclk", "fck";
10320f67d1dSVijay Pothukuchi		status = "disabled";
10420f67d1dSVijay Pothukuchi	};
10520f67d1dSVijay Pothukuchi
10620f67d1dSVijay Pothukuchi	main_ehrpwm2: pwm@3020000 {
10720f67d1dSVijay Pothukuchi		compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm";
10820f67d1dSVijay Pothukuchi		#pwm-cells = <3>;
10920f67d1dSVijay Pothukuchi		reg = <0x00 0x3020000 0x00 0x100>;
11020f67d1dSVijay Pothukuchi		power-domains = <&k3_pds 85 TI_SCI_PD_EXCLUSIVE>;
11120f67d1dSVijay Pothukuchi		clocks = <&ehrpwm_tbclk 2>, <&k3_clks 85 0>;
11220f67d1dSVijay Pothukuchi		clock-names = "tbclk", "fck";
11320f67d1dSVijay Pothukuchi		status = "disabled";
11420f67d1dSVijay Pothukuchi	};
11520f67d1dSVijay Pothukuchi
11620f67d1dSVijay Pothukuchi	main_ehrpwm3: pwm@3030000 {
11720f67d1dSVijay Pothukuchi		compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm";
11820f67d1dSVijay Pothukuchi		#pwm-cells = <3>;
11920f67d1dSVijay Pothukuchi		reg = <0x00 0x3030000 0x00 0x100>;
12020f67d1dSVijay Pothukuchi		power-domains = <&k3_pds 86 TI_SCI_PD_EXCLUSIVE>;
12120f67d1dSVijay Pothukuchi		clocks = <&ehrpwm_tbclk 3>, <&k3_clks 86 0>;
12220f67d1dSVijay Pothukuchi		clock-names = "tbclk", "fck";
12320f67d1dSVijay Pothukuchi		status = "disabled";
12420f67d1dSVijay Pothukuchi	};
12520f67d1dSVijay Pothukuchi
12620f67d1dSVijay Pothukuchi	main_ehrpwm4: pwm@3040000 {
12720f67d1dSVijay Pothukuchi		compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm";
12820f67d1dSVijay Pothukuchi		#pwm-cells = <3>;
12920f67d1dSVijay Pothukuchi		reg = <0x00 0x3040000 0x00 0x100>;
13020f67d1dSVijay Pothukuchi		power-domains = <&k3_pds 87 TI_SCI_PD_EXCLUSIVE>;
13120f67d1dSVijay Pothukuchi		clocks = <&ehrpwm_tbclk 4>, <&k3_clks 87 0>;
13220f67d1dSVijay Pothukuchi		clock-names = "tbclk", "fck";
13320f67d1dSVijay Pothukuchi		status = "disabled";
13420f67d1dSVijay Pothukuchi	};
13520f67d1dSVijay Pothukuchi
13620f67d1dSVijay Pothukuchi	main_ehrpwm5: pwm@3050000 {
13720f67d1dSVijay Pothukuchi		compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm";
13820f67d1dSVijay Pothukuchi		#pwm-cells = <3>;
13920f67d1dSVijay Pothukuchi		reg = <0x00 0x3050000 0x00 0x100>;
14020f67d1dSVijay Pothukuchi		power-domains = <&k3_pds 88 TI_SCI_PD_EXCLUSIVE>;
14120f67d1dSVijay Pothukuchi		clocks = <&ehrpwm_tbclk 5>, <&k3_clks 88 0>;
14220f67d1dSVijay Pothukuchi		clock-names = "tbclk", "fck";
14320f67d1dSVijay Pothukuchi		status = "disabled";
144b766e3b0SKishon Vijay Abraham I	};
145b766e3b0SKishon Vijay Abraham I
1462d87061eSNishanth Menon	gic500: interrupt-controller@1800000 {
1472d87061eSNishanth Menon		compatible = "arm,gic-v3";
1482d87061eSNishanth Menon		#address-cells = <2>;
1492d87061eSNishanth Menon		#size-cells = <2>;
1502d87061eSNishanth Menon		ranges;
1512d87061eSNishanth Menon		#interrupt-cells = <3>;
1522d87061eSNishanth Menon		interrupt-controller;
1532d87061eSNishanth Menon		reg = <0x00 0x01800000 0x00 0x10000>,	/* GICD */
154a06ed27fSNishanth Menon		      <0x00 0x01900000 0x00 0x100000>,	/* GICR */
155a06ed27fSNishanth Menon		      <0x00 0x6f000000 0x00 0x2000>,	/* GICC */
156a06ed27fSNishanth Menon		      <0x00 0x6f010000 0x00 0x1000>,	/* GICH */
157a06ed27fSNishanth Menon		      <0x00 0x6f020000 0x00 0x2000>;	/* GICV */
1582d87061eSNishanth Menon
1592d87061eSNishanth Menon		/* vcpumntirq: virtual CPU interface maintenance interrupt */
1602d87061eSNishanth Menon		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
1612d87061eSNishanth Menon
1626e6972f9SGrygorii Strashko		gic_its: msi-controller@1820000 {
1632d87061eSNishanth Menon			compatible = "arm,gic-v3-its";
1642d87061eSNishanth Menon			reg = <0x00 0x01820000 0x00 0x10000>;
1652d87061eSNishanth Menon			socionext,synquacer-pre-its = <0x1000000 0x400000>;
1662d87061eSNishanth Menon			msi-controller;
1672d87061eSNishanth Menon			#msi-cells = <1>;
1682d87061eSNishanth Menon		};
1692d87061eSNishanth Menon	};
1702d87061eSNishanth Menon
171cab12badSNishanth Menon	main_gpio_intr: interrupt-controller@a00000 {
172073086fcSLokesh Vutla		compatible = "ti,sci-intr";
173cab12badSNishanth Menon		reg = <0x00 0x00a00000 0x00 0x800>;
174073086fcSLokesh Vutla		ti,intr-trigger-type = <1>;
175073086fcSLokesh Vutla		interrupt-controller;
176073086fcSLokesh Vutla		interrupt-parent = <&gic500>;
1778d523f09SLokesh Vutla		#interrupt-cells = <1>;
178073086fcSLokesh Vutla		ti,sci = <&dmsc>;
1798d523f09SLokesh Vutla		ti,sci-dev-id = <131>;
1808d523f09SLokesh Vutla		ti,interrupt-ranges = <8 392 56>;
181073086fcSLokesh Vutla	};
182073086fcSLokesh Vutla
1839ecdb6d6SNishanth Menon	main_navss: bus@30000000 {
184ab641f28SPeter Ujfalusi		compatible = "simple-mfd";
1851463a70dSSuman Anna		#address-cells = <2>;
1861463a70dSSuman Anna		#size-cells = <2>;
1879ecdb6d6SNishanth Menon		ranges = <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>;
1886f73c1e5SPeter Ujfalusi		dma-coherent;
1896f73c1e5SPeter Ujfalusi		dma-ranges;
1906f73c1e5SPeter Ujfalusi
1916f73c1e5SPeter Ujfalusi		ti,sci-dev-id = <199>;
1921463a70dSSuman Anna
193cab12badSNishanth Menon		main_navss_intr: interrupt-controller@310e0000 {
1941463a70dSSuman Anna			compatible = "ti,sci-intr";
195cab12badSNishanth Menon			reg = <0x0 0x310e0000 0x0 0x4000>;
1961463a70dSSuman Anna			ti,intr-trigger-type = <4>;
1971463a70dSSuman Anna			interrupt-controller;
1981463a70dSSuman Anna			interrupt-parent = <&gic500>;
1998d523f09SLokesh Vutla			#interrupt-cells = <1>;
2001463a70dSSuman Anna			ti,sci = <&dmsc>;
2018d523f09SLokesh Vutla			ti,sci-dev-id = <213>;
2028d523f09SLokesh Vutla			ti,interrupt-ranges = <0 64 64>,
2038d523f09SLokesh Vutla					      <64 448 64>,
2048d523f09SLokesh Vutla					      <128 672 64>;
2051463a70dSSuman Anna		};
206073086fcSLokesh Vutla
207073086fcSLokesh Vutla		main_udmass_inta: interrupt-controller@33d00000 {
208073086fcSLokesh Vutla			compatible = "ti,sci-inta";
209073086fcSLokesh Vutla			reg = <0x0 0x33d00000 0x0 0x100000>;
210073086fcSLokesh Vutla			interrupt-controller;
211073086fcSLokesh Vutla			interrupt-parent = <&main_navss_intr>;
212073086fcSLokesh Vutla			msi-controller;
21315ffd94aSSekhar Nori			#interrupt-cells = <0>;
214073086fcSLokesh Vutla			ti,sci = <&dmsc>;
215073086fcSLokesh Vutla			ti,sci-dev-id = <209>;
2168d523f09SLokesh Vutla			ti,interrupt-ranges = <0 0 256>;
217073086fcSLokesh Vutla		};
2187b472cedSSuman Anna
219515c0340SPeter Ujfalusi		secure_proxy_main: mailbox@32c00000 {
220515c0340SPeter Ujfalusi			compatible = "ti,am654-secure-proxy";
221515c0340SPeter Ujfalusi			#mbox-cells = <1>;
222515c0340SPeter Ujfalusi			reg-names = "target_data", "rt", "scfg";
223515c0340SPeter Ujfalusi			reg = <0x00 0x32c00000 0x00 0x100000>,
224515c0340SPeter Ujfalusi			      <0x00 0x32400000 0x00 0x100000>,
225515c0340SPeter Ujfalusi			      <0x00 0x32800000 0x00 0x100000>;
226515c0340SPeter Ujfalusi			interrupt-names = "rx_011";
227515c0340SPeter Ujfalusi			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
228515c0340SPeter Ujfalusi		};
229515c0340SPeter Ujfalusi
230d0c72c77SGrygorii Strashko		smmu0: iommu@36600000 {
231515c0340SPeter Ujfalusi			compatible = "arm,smmu-v3";
232515c0340SPeter Ujfalusi			reg = <0x0 0x36600000 0x0 0x100000>;
233515c0340SPeter Ujfalusi			interrupt-parent = <&gic500>;
234515c0340SPeter Ujfalusi			interrupts = <GIC_SPI 772 IRQ_TYPE_EDGE_RISING>,
235515c0340SPeter Ujfalusi				     <GIC_SPI 768 IRQ_TYPE_EDGE_RISING>;
236515c0340SPeter Ujfalusi			interrupt-names = "eventq", "gerror";
237515c0340SPeter Ujfalusi			#iommu-cells = <1>;
238515c0340SPeter Ujfalusi		};
239515c0340SPeter Ujfalusi
2407b472cedSSuman Anna		hwspinlock: spinlock@30e00000 {
2417b472cedSSuman Anna			compatible = "ti,am654-hwspinlock";
2427b472cedSSuman Anna			reg = <0x00 0x30e00000 0x00 0x1000>;
2437b472cedSSuman Anna			#hwlock-cells = <1>;
2447b472cedSSuman Anna		};
24556f18582SSuman Anna
24656f18582SSuman Anna		mailbox0_cluster0: mailbox@31f80000 {
24756f18582SSuman Anna			compatible = "ti,am654-mailbox";
24856f18582SSuman Anna			reg = <0x00 0x31f80000 0x00 0x200>;
24956f18582SSuman Anna			#mbox-cells = <1>;
25056f18582SSuman Anna			ti,mbox-num-users = <4>;
25156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
25256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
2537e48b665SAndrew Davis			status = "disabled";
25456f18582SSuman Anna		};
25556f18582SSuman Anna
25656f18582SSuman Anna		mailbox0_cluster1: mailbox@31f81000 {
25756f18582SSuman Anna			compatible = "ti,am654-mailbox";
25856f18582SSuman Anna			reg = <0x00 0x31f81000 0x00 0x200>;
25956f18582SSuman Anna			#mbox-cells = <1>;
26056f18582SSuman Anna			ti,mbox-num-users = <4>;
26156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
26256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
2637e48b665SAndrew Davis			status = "disabled";
26456f18582SSuman Anna		};
26556f18582SSuman Anna
26656f18582SSuman Anna		mailbox0_cluster2: mailbox@31f82000 {
26756f18582SSuman Anna			compatible = "ti,am654-mailbox";
26856f18582SSuman Anna			reg = <0x00 0x31f82000 0x00 0x200>;
26956f18582SSuman Anna			#mbox-cells = <1>;
27056f18582SSuman Anna			ti,mbox-num-users = <4>;
27156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
27256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
2737e48b665SAndrew Davis			status = "disabled";
27456f18582SSuman Anna		};
27556f18582SSuman Anna
27656f18582SSuman Anna		mailbox0_cluster3: mailbox@31f83000 {
27756f18582SSuman Anna			compatible = "ti,am654-mailbox";
27856f18582SSuman Anna			reg = <0x00 0x31f83000 0x00 0x200>;
27956f18582SSuman Anna			#mbox-cells = <1>;
28056f18582SSuman Anna			ti,mbox-num-users = <4>;
28156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
28256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
2837e48b665SAndrew Davis			status = "disabled";
28456f18582SSuman Anna		};
28556f18582SSuman Anna
28656f18582SSuman Anna		mailbox0_cluster4: mailbox@31f84000 {
28756f18582SSuman Anna			compatible = "ti,am654-mailbox";
28856f18582SSuman Anna			reg = <0x00 0x31f84000 0x00 0x200>;
28956f18582SSuman Anna			#mbox-cells = <1>;
29056f18582SSuman Anna			ti,mbox-num-users = <4>;
29156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
29256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
2937e48b665SAndrew Davis			status = "disabled";
29456f18582SSuman Anna		};
29556f18582SSuman Anna
29656f18582SSuman Anna		mailbox0_cluster5: mailbox@31f85000 {
29756f18582SSuman Anna			compatible = "ti,am654-mailbox";
29856f18582SSuman Anna			reg = <0x00 0x31f85000 0x00 0x200>;
29956f18582SSuman Anna			#mbox-cells = <1>;
30056f18582SSuman Anna			ti,mbox-num-users = <4>;
30156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
30256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
3037e48b665SAndrew Davis			status = "disabled";
30456f18582SSuman Anna		};
30556f18582SSuman Anna
30656f18582SSuman Anna		mailbox0_cluster6: mailbox@31f86000 {
30756f18582SSuman Anna			compatible = "ti,am654-mailbox";
30856f18582SSuman Anna			reg = <0x00 0x31f86000 0x00 0x200>;
30956f18582SSuman Anna			#mbox-cells = <1>;
31056f18582SSuman Anna			ti,mbox-num-users = <4>;
31156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
31256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
3137e48b665SAndrew Davis			status = "disabled";
31456f18582SSuman Anna		};
31556f18582SSuman Anna
31656f18582SSuman Anna		mailbox0_cluster7: mailbox@31f87000 {
31756f18582SSuman Anna			compatible = "ti,am654-mailbox";
31856f18582SSuman Anna			reg = <0x00 0x31f87000 0x00 0x200>;
31956f18582SSuman Anna			#mbox-cells = <1>;
32056f18582SSuman Anna			ti,mbox-num-users = <4>;
32156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
32256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
3237e48b665SAndrew Davis			status = "disabled";
32456f18582SSuman Anna		};
32556f18582SSuman Anna
32656f18582SSuman Anna		mailbox0_cluster8: mailbox@31f88000 {
32756f18582SSuman Anna			compatible = "ti,am654-mailbox";
32856f18582SSuman Anna			reg = <0x00 0x31f88000 0x00 0x200>;
32956f18582SSuman Anna			#mbox-cells = <1>;
33056f18582SSuman Anna			ti,mbox-num-users = <4>;
33156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
33256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
3337e48b665SAndrew Davis			status = "disabled";
33456f18582SSuman Anna		};
33556f18582SSuman Anna
33656f18582SSuman Anna		mailbox0_cluster9: mailbox@31f89000 {
33756f18582SSuman Anna			compatible = "ti,am654-mailbox";
33856f18582SSuman Anna			reg = <0x00 0x31f89000 0x00 0x200>;
33956f18582SSuman Anna			#mbox-cells = <1>;
34056f18582SSuman Anna			ti,mbox-num-users = <4>;
34156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
34256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
3437e48b665SAndrew Davis			status = "disabled";
34456f18582SSuman Anna		};
34556f18582SSuman Anna
34656f18582SSuman Anna		mailbox0_cluster10: mailbox@31f8a000 {
34756f18582SSuman Anna			compatible = "ti,am654-mailbox";
34856f18582SSuman Anna			reg = <0x00 0x31f8a000 0x00 0x200>;
34956f18582SSuman Anna			#mbox-cells = <1>;
35056f18582SSuman Anna			ti,mbox-num-users = <4>;
35156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
35256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
3537e48b665SAndrew Davis			status = "disabled";
35456f18582SSuman Anna		};
35556f18582SSuman Anna
35656f18582SSuman Anna		mailbox0_cluster11: mailbox@31f8b000 {
35756f18582SSuman Anna			compatible = "ti,am654-mailbox";
35856f18582SSuman Anna			reg = <0x00 0x31f8b000 0x00 0x200>;
35956f18582SSuman Anna			#mbox-cells = <1>;
36056f18582SSuman Anna			ti,mbox-num-users = <4>;
36156f18582SSuman Anna			ti,mbox-num-fifos = <16>;
36256f18582SSuman Anna			interrupt-parent = <&main_navss_intr>;
3637e48b665SAndrew Davis			status = "disabled";
36456f18582SSuman Anna		};
3656f73c1e5SPeter Ujfalusi
3666f73c1e5SPeter Ujfalusi		main_ringacc: ringacc@3c000000 {
3676f73c1e5SPeter Ujfalusi			compatible = "ti,am654-navss-ringacc";
3686f73c1e5SPeter Ujfalusi			reg = <0x0 0x3c000000 0x0 0x400000>,
3696f73c1e5SPeter Ujfalusi			      <0x0 0x38000000 0x0 0x400000>,
3706f73c1e5SPeter Ujfalusi			      <0x0 0x31120000 0x0 0x100>,
371702110c2SVignesh Raghavendra			      <0x0 0x33000000 0x0 0x40000>,
372702110c2SVignesh Raghavendra			      <0x0 0x31080000 0x0 0x40000>;
373702110c2SVignesh Raghavendra			reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target", "cfg";
3746f73c1e5SPeter Ujfalusi			ti,num-rings = <1024>;
3756f73c1e5SPeter Ujfalusi			ti,sci-rm-range-gp-rings = <0x1>; /* GP ring range */
3766f73c1e5SPeter Ujfalusi			ti,sci = <&dmsc>;
3776f73c1e5SPeter Ujfalusi			ti,sci-dev-id = <211>;
3786f73c1e5SPeter Ujfalusi			msi-parent = <&main_udmass_inta>;
3796f73c1e5SPeter Ujfalusi		};
3806f73c1e5SPeter Ujfalusi
3816f73c1e5SPeter Ujfalusi		main_udmap: dma-controller@31150000 {
3826f73c1e5SPeter Ujfalusi			compatible = "ti,j721e-navss-main-udmap";
3836f73c1e5SPeter Ujfalusi			reg = <0x0 0x31150000 0x0 0x100>,
3846f73c1e5SPeter Ujfalusi			      <0x0 0x34000000 0x0 0x100000>,
3856f73c1e5SPeter Ujfalusi			      <0x0 0x35000000 0x0 0x100000>;
3866f73c1e5SPeter Ujfalusi			reg-names = "gcfg", "rchanrt", "tchanrt";
3876f73c1e5SPeter Ujfalusi			msi-parent = <&main_udmass_inta>;
3886f73c1e5SPeter Ujfalusi			#dma-cells = <1>;
3896f73c1e5SPeter Ujfalusi
3906f73c1e5SPeter Ujfalusi			ti,sci = <&dmsc>;
3916f73c1e5SPeter Ujfalusi			ti,sci-dev-id = <212>;
3926f73c1e5SPeter Ujfalusi			ti,ringacc = <&main_ringacc>;
3936f73c1e5SPeter Ujfalusi
3946f73c1e5SPeter Ujfalusi			ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */
3956f73c1e5SPeter Ujfalusi						<0x0f>, /* TX_HCHAN */
3966f73c1e5SPeter Ujfalusi						<0x10>; /* TX_UHCHAN */
3976f73c1e5SPeter Ujfalusi			ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */
3986f73c1e5SPeter Ujfalusi						<0x0b>, /* RX_HCHAN */
3996f73c1e5SPeter Ujfalusi						<0x0c>; /* RX_UHCHAN */
4006f73c1e5SPeter Ujfalusi			ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */
4016f73c1e5SPeter Ujfalusi		};
402461d6d05SGrygorii Strashko
403461d6d05SGrygorii Strashko		cpts@310d0000 {
404461d6d05SGrygorii Strashko			compatible = "ti,j721e-cpts";
405461d6d05SGrygorii Strashko			reg = <0x0 0x310d0000 0x0 0x400>;
406461d6d05SGrygorii Strashko			reg-names = "cpts";
407461d6d05SGrygorii Strashko			clocks = <&k3_clks 201 1>;
408461d6d05SGrygorii Strashko			clock-names = "cpts";
4098d523f09SLokesh Vutla			interrupts-extended = <&main_navss_intr 391>;
410461d6d05SGrygorii Strashko			interrupt-names = "cpts";
411461d6d05SGrygorii Strashko			ti,cpts-periodic-outputs = <6>;
412461d6d05SGrygorii Strashko			ti,cpts-ext-ts-inputs = <8>;
413461d6d05SGrygorii Strashko		};
4141463a70dSSuman Anna	};
4151463a70dSSuman Anna
416a2ff7f11SSiddharth Vadapalli	cpsw0: ethernet@c000000 {
417a2ff7f11SSiddharth Vadapalli		compatible = "ti,j721e-cpswxg-nuss";
418a2ff7f11SSiddharth Vadapalli		#address-cells = <2>;
419a2ff7f11SSiddharth Vadapalli		#size-cells = <2>;
420a2ff7f11SSiddharth Vadapalli		reg = <0x0 0xc000000 0x0 0x200000>;
421a2ff7f11SSiddharth Vadapalli		reg-names = "cpsw_nuss";
422a2ff7f11SSiddharth Vadapalli		ranges = <0x0 0x0 0x0 0x0c000000 0x0 0x200000>;
423a2ff7f11SSiddharth Vadapalli		clocks = <&k3_clks 19 89>;
424a2ff7f11SSiddharth Vadapalli		clock-names = "fck";
425a2ff7f11SSiddharth Vadapalli		power-domains = <&k3_pds 19 TI_SCI_PD_EXCLUSIVE>;
426a2ff7f11SSiddharth Vadapalli
427a2ff7f11SSiddharth Vadapalli		dmas = <&main_udmap 0xca00>,
428a2ff7f11SSiddharth Vadapalli		       <&main_udmap 0xca01>,
429a2ff7f11SSiddharth Vadapalli		       <&main_udmap 0xca02>,
430a2ff7f11SSiddharth Vadapalli		       <&main_udmap 0xca03>,
431a2ff7f11SSiddharth Vadapalli		       <&main_udmap 0xca04>,
432a2ff7f11SSiddharth Vadapalli		       <&main_udmap 0xca05>,
433a2ff7f11SSiddharth Vadapalli		       <&main_udmap 0xca06>,
434a2ff7f11SSiddharth Vadapalli		       <&main_udmap 0xca07>,
435a2ff7f11SSiddharth Vadapalli		       <&main_udmap 0x4a00>;
436a2ff7f11SSiddharth Vadapalli		dma-names = "tx0", "tx1", "tx2", "tx3",
437a2ff7f11SSiddharth Vadapalli			    "tx4", "tx5", "tx6", "tx7",
438a2ff7f11SSiddharth Vadapalli			    "rx";
439a2ff7f11SSiddharth Vadapalli
440a2ff7f11SSiddharth Vadapalli		status = "disabled";
441a2ff7f11SSiddharth Vadapalli
442a2ff7f11SSiddharth Vadapalli		ethernet-ports {
443a2ff7f11SSiddharth Vadapalli			#address-cells = <1>;
444a2ff7f11SSiddharth Vadapalli			#size-cells = <0>;
445a2ff7f11SSiddharth Vadapalli			cpsw0_port1: port@1 {
446a2ff7f11SSiddharth Vadapalli				reg = <1>;
447a2ff7f11SSiddharth Vadapalli				ti,mac-only;
448a2ff7f11SSiddharth Vadapalli				label = "port1";
449a2ff7f11SSiddharth Vadapalli				status = "disabled";
450a2ff7f11SSiddharth Vadapalli			};
451a2ff7f11SSiddharth Vadapalli
452a2ff7f11SSiddharth Vadapalli			cpsw0_port2: port@2 {
453a2ff7f11SSiddharth Vadapalli				reg = <2>;
454a2ff7f11SSiddharth Vadapalli				ti,mac-only;
455a2ff7f11SSiddharth Vadapalli				label = "port2";
456a2ff7f11SSiddharth Vadapalli				status = "disabled";
457a2ff7f11SSiddharth Vadapalli			};
458a2ff7f11SSiddharth Vadapalli
459a2ff7f11SSiddharth Vadapalli			cpsw0_port3: port@3 {
460a2ff7f11SSiddharth Vadapalli				reg = <3>;
461a2ff7f11SSiddharth Vadapalli				ti,mac-only;
462a2ff7f11SSiddharth Vadapalli				label = "port3";
463a2ff7f11SSiddharth Vadapalli				status = "disabled";
464a2ff7f11SSiddharth Vadapalli			};
465a2ff7f11SSiddharth Vadapalli
466a2ff7f11SSiddharth Vadapalli			cpsw0_port4: port@4 {
467a2ff7f11SSiddharth Vadapalli				reg = <4>;
468a2ff7f11SSiddharth Vadapalli				ti,mac-only;
469a2ff7f11SSiddharth Vadapalli				label = "port4";
470a2ff7f11SSiddharth Vadapalli				status = "disabled";
471a2ff7f11SSiddharth Vadapalli			};
472a2ff7f11SSiddharth Vadapalli
473a2ff7f11SSiddharth Vadapalli			cpsw0_port5: port@5 {
474a2ff7f11SSiddharth Vadapalli				reg = <5>;
475a2ff7f11SSiddharth Vadapalli				ti,mac-only;
476a2ff7f11SSiddharth Vadapalli				label = "port5";
477a2ff7f11SSiddharth Vadapalli				status = "disabled";
478a2ff7f11SSiddharth Vadapalli			};
479a2ff7f11SSiddharth Vadapalli
480a2ff7f11SSiddharth Vadapalli			cpsw0_port6: port@6 {
481a2ff7f11SSiddharth Vadapalli				reg = <6>;
482a2ff7f11SSiddharth Vadapalli				ti,mac-only;
483a2ff7f11SSiddharth Vadapalli				label = "port6";
484a2ff7f11SSiddharth Vadapalli				status = "disabled";
485a2ff7f11SSiddharth Vadapalli			};
486a2ff7f11SSiddharth Vadapalli
487a2ff7f11SSiddharth Vadapalli			cpsw0_port7: port@7 {
488a2ff7f11SSiddharth Vadapalli				reg = <7>;
489a2ff7f11SSiddharth Vadapalli				ti,mac-only;
490a2ff7f11SSiddharth Vadapalli				label = "port7";
491a2ff7f11SSiddharth Vadapalli				status = "disabled";
492a2ff7f11SSiddharth Vadapalli			};
493a2ff7f11SSiddharth Vadapalli
494a2ff7f11SSiddharth Vadapalli			cpsw0_port8: port@8 {
495a2ff7f11SSiddharth Vadapalli				reg = <8>;
496a2ff7f11SSiddharth Vadapalli				ti,mac-only;
497a2ff7f11SSiddharth Vadapalli				label = "port8";
498a2ff7f11SSiddharth Vadapalli				status = "disabled";
499a2ff7f11SSiddharth Vadapalli			};
500a2ff7f11SSiddharth Vadapalli		};
501a2ff7f11SSiddharth Vadapalli
502a2ff7f11SSiddharth Vadapalli		cpsw9g_mdio: mdio@f00 {
503a2ff7f11SSiddharth Vadapalli			compatible = "ti,cpsw-mdio","ti,davinci_mdio";
504a2ff7f11SSiddharth Vadapalli			reg = <0x0 0xf00 0x0 0x100>;
505a2ff7f11SSiddharth Vadapalli			#address-cells = <1>;
506a2ff7f11SSiddharth Vadapalli			#size-cells = <0>;
507a2ff7f11SSiddharth Vadapalli			clocks = <&k3_clks 19 89>;
508a2ff7f11SSiddharth Vadapalli			clock-names = "fck";
509a2ff7f11SSiddharth Vadapalli			bus_freq = <1000000>;
510a2ff7f11SSiddharth Vadapalli			status = "disabled";
511a2ff7f11SSiddharth Vadapalli		};
512a2ff7f11SSiddharth Vadapalli
513a2ff7f11SSiddharth Vadapalli		cpts@3d000 {
514a2ff7f11SSiddharth Vadapalli			compatible = "ti,j721e-cpts";
515a2ff7f11SSiddharth Vadapalli			reg = <0x0 0x3d000 0x0 0x400>;
516a2ff7f11SSiddharth Vadapalli			clocks = <&k3_clks 19 16>;
517a2ff7f11SSiddharth Vadapalli			clock-names = "cpts";
518a2ff7f11SSiddharth Vadapalli			interrupts-extended = <&gic500 GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
519a2ff7f11SSiddharth Vadapalli			interrupt-names = "cpts";
520a2ff7f11SSiddharth Vadapalli			ti,cpts-ext-ts-inputs = <4>;
521a2ff7f11SSiddharth Vadapalli			ti,cpts-periodic-outputs = <2>;
522a2ff7f11SSiddharth Vadapalli		};
523a2ff7f11SSiddharth Vadapalli	};
524a2ff7f11SSiddharth Vadapalli
5258ebcaaaeSKeerthy	main_crypto: crypto@4e00000 {
5268ebcaaaeSKeerthy		compatible = "ti,j721e-sa2ul";
5278ebcaaaeSKeerthy		reg = <0x0 0x4e00000 0x0 0x1200>;
5288ebcaaaeSKeerthy		power-domains = <&k3_pds 264 TI_SCI_PD_EXCLUSIVE>;
5298ebcaaaeSKeerthy		#address-cells = <2>;
5308ebcaaaeSKeerthy		#size-cells = <2>;
5318ebcaaaeSKeerthy		ranges = <0x0 0x04e00000 0x00 0x04e00000 0x0 0x30000>;
5328ebcaaaeSKeerthy
5338ebcaaaeSKeerthy		dmas = <&main_udmap 0xc000>, <&main_udmap 0x4000>,
5348ebcaaaeSKeerthy				<&main_udmap 0x4001>;
5358ebcaaaeSKeerthy		dma-names = "tx", "rx1", "rx2";
5368ebcaaaeSKeerthy
5378ebcaaaeSKeerthy		rng: rng@4e10000 {
5388ebcaaaeSKeerthy			compatible = "inside-secure,safexcel-eip76";
5398ebcaaaeSKeerthy			reg = <0x0 0x4e10000 0x0 0x7d>;
5408ebcaaaeSKeerthy			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
5418ebcaaaeSKeerthy		};
5428ebcaaaeSKeerthy	};
5438ebcaaaeSKeerthy
544dcccf770SNishanth Menon	main_pmx0: pinctrl@11c000 {
5452d87061eSNishanth Menon		compatible = "pinctrl-single";
5462d87061eSNishanth Menon		/* Proxy 0 addressing */
5472d87061eSNishanth Menon		reg = <0x0 0x11c000 0x0 0x2b4>;
5482d87061eSNishanth Menon		#pinctrl-cells = <1>;
5492d87061eSNishanth Menon		pinctrl-single,register-width = <32>;
5502d87061eSNishanth Menon		pinctrl-single,function-mask = <0xffffffff>;
5512d87061eSNishanth Menon	};
5522d87061eSNishanth Menon
55372a44d1cSNishanth Menon	/* TIMERIO pad input CTRLMMR_TIMER*_CTRL registers */
55472a44d1cSNishanth Menon	main_timerio_input: pinctrl@104200 {
55572a44d1cSNishanth Menon		compatible = "pinctrl-single";
55672a44d1cSNishanth Menon		reg = <0x00 0x104200 0x00 0x50>;
55772a44d1cSNishanth Menon		#pinctrl-cells = <1>;
55872a44d1cSNishanth Menon		pinctrl-single,register-width = <32>;
55972a44d1cSNishanth Menon		pinctrl-single,function-mask = <0x00000007>;
56072a44d1cSNishanth Menon	};
56172a44d1cSNishanth Menon
56272a44d1cSNishanth Menon	/* TIMERIO pad output CTCTRLMMR_TIMERIO*_CTRL registers */
56372a44d1cSNishanth Menon	main_timerio_output: pinctrl@104280 {
56472a44d1cSNishanth Menon		compatible = "pinctrl-single";
56572a44d1cSNishanth Menon		reg = <0x00 0x104280 0x00 0x20>;
56672a44d1cSNishanth Menon		#pinctrl-cells = <1>;
56772a44d1cSNishanth Menon		pinctrl-single,register-width = <32>;
56872a44d1cSNishanth Menon		pinctrl-single,function-mask = <0x0000001f>;
56972a44d1cSNishanth Menon	};
57072a44d1cSNishanth Menon
571afd094ebSKishon Vijay Abraham I	serdes_wiz0: wiz@5000000 {
572afd094ebSKishon Vijay Abraham I		compatible = "ti,j721e-wiz-16g";
573afd094ebSKishon Vijay Abraham I		#address-cells = <1>;
574afd094ebSKishon Vijay Abraham I		#size-cells = <1>;
575afd094ebSKishon Vijay Abraham I		power-domains = <&k3_pds 292 TI_SCI_PD_EXCLUSIVE>;
5765c6d0b55SKishon Vijay Abraham I		clocks = <&k3_clks 292 5>, <&k3_clks 292 11>, <&cmn_refclk>;
577afd094ebSKishon Vijay Abraham I		clock-names = "fck", "core_ref_clk", "ext_ref_clk";
578afd094ebSKishon Vijay Abraham I		assigned-clocks = <&k3_clks 292 11>, <&k3_clks 292 0>;
579afd094ebSKishon Vijay Abraham I		assigned-clock-parents = <&k3_clks 292 15>, <&k3_clks 292 4>;
580afd094ebSKishon Vijay Abraham I		num-lanes = <2>;
581afd094ebSKishon Vijay Abraham I		#reset-cells = <1>;
582afd094ebSKishon Vijay Abraham I		ranges = <0x5000000 0x0 0x5000000 0x10000>;
583afd094ebSKishon Vijay Abraham I
584afd094ebSKishon Vijay Abraham I		wiz0_pll0_refclk: pll0-refclk {
5855c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 292 11>, <&cmn_refclk>;
586afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
587afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz0_pll0_refclk>;
588afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 292 11>;
589afd094ebSKishon Vijay Abraham I		};
590afd094ebSKishon Vijay Abraham I
591afd094ebSKishon Vijay Abraham I		wiz0_pll1_refclk: pll1-refclk {
5925c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 292 0>, <&cmn_refclk1>;
593afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
594afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz0_pll1_refclk>;
595afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 292 0>;
596afd094ebSKishon Vijay Abraham I		};
597afd094ebSKishon Vijay Abraham I
598afd094ebSKishon Vijay Abraham I		wiz0_refclk_dig: refclk-dig {
5995c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 292 11>, <&k3_clks 292 0>, <&cmn_refclk>, <&cmn_refclk1>;
600afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
601afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz0_refclk_dig>;
602afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 292 11>;
603afd094ebSKishon Vijay Abraham I		};
604afd094ebSKishon Vijay Abraham I
605afd094ebSKishon Vijay Abraham I		wiz0_cmn_refclk_dig_div: cmn-refclk-dig-div {
606afd094ebSKishon Vijay Abraham I			clocks = <&wiz0_refclk_dig>;
607afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
608afd094ebSKishon Vijay Abraham I		};
609afd094ebSKishon Vijay Abraham I
610afd094ebSKishon Vijay Abraham I		wiz0_cmn_refclk1_dig_div: cmn-refclk1-dig-div {
611afd094ebSKishon Vijay Abraham I			clocks = <&wiz0_pll1_refclk>;
612afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
613afd094ebSKishon Vijay Abraham I		};
614afd094ebSKishon Vijay Abraham I
615afd094ebSKishon Vijay Abraham I		serdes0: serdes@5000000 {
616afd094ebSKishon Vijay Abraham I			compatible = "ti,sierra-phy-t0";
617afd094ebSKishon Vijay Abraham I			reg-names = "serdes";
618afd094ebSKishon Vijay Abraham I			reg = <0x5000000 0x10000>;
619afd094ebSKishon Vijay Abraham I			#address-cells = <1>;
620afd094ebSKishon Vijay Abraham I			#size-cells = <0>;
6212427bfb3SKishon Vijay Abraham I			#clock-cells = <1>;
622afd094ebSKishon Vijay Abraham I			resets = <&serdes_wiz0 0>;
623afd094ebSKishon Vijay Abraham I			reset-names = "sierra_reset";
6242427bfb3SKishon Vijay Abraham I			clocks = <&wiz0_cmn_refclk_dig_div>, <&wiz0_cmn_refclk1_dig_div>,
6252427bfb3SKishon Vijay Abraham I				 <&wiz0_pll0_refclk>, <&wiz0_pll1_refclk>;
6262427bfb3SKishon Vijay Abraham I			clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div",
6272427bfb3SKishon Vijay Abraham I				      "pll0_refclk", "pll1_refclk";
628afd094ebSKishon Vijay Abraham I		};
629afd094ebSKishon Vijay Abraham I	};
630afd094ebSKishon Vijay Abraham I
631afd094ebSKishon Vijay Abraham I	serdes_wiz1: wiz@5010000 {
632afd094ebSKishon Vijay Abraham I		compatible = "ti,j721e-wiz-16g";
633afd094ebSKishon Vijay Abraham I		#address-cells = <1>;
634afd094ebSKishon Vijay Abraham I		#size-cells = <1>;
635afd094ebSKishon Vijay Abraham I		power-domains = <&k3_pds 293 TI_SCI_PD_EXCLUSIVE>;
6365c6d0b55SKishon Vijay Abraham I		clocks = <&k3_clks 293 5>, <&k3_clks 293 13>, <&cmn_refclk>;
637afd094ebSKishon Vijay Abraham I		clock-names = "fck", "core_ref_clk", "ext_ref_clk";
638afd094ebSKishon Vijay Abraham I		assigned-clocks = <&k3_clks 293 13>, <&k3_clks 293 0>;
639afd094ebSKishon Vijay Abraham I		assigned-clock-parents = <&k3_clks 293 17>, <&k3_clks 293 4>;
640afd094ebSKishon Vijay Abraham I		num-lanes = <2>;
641afd094ebSKishon Vijay Abraham I		#reset-cells = <1>;
642afd094ebSKishon Vijay Abraham I		ranges = <0x5010000 0x0 0x5010000 0x10000>;
643afd094ebSKishon Vijay Abraham I
644afd094ebSKishon Vijay Abraham I		wiz1_pll0_refclk: pll0-refclk {
6455c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 293 13>, <&cmn_refclk>;
646afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
647afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz1_pll0_refclk>;
648afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 293 13>;
649afd094ebSKishon Vijay Abraham I		};
650afd094ebSKishon Vijay Abraham I
651afd094ebSKishon Vijay Abraham I		wiz1_pll1_refclk: pll1-refclk {
6525c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 293 0>, <&cmn_refclk1>;
653afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
654afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz1_pll1_refclk>;
655afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 293 0>;
656afd094ebSKishon Vijay Abraham I		};
657afd094ebSKishon Vijay Abraham I
658afd094ebSKishon Vijay Abraham I		wiz1_refclk_dig: refclk-dig {
6595c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 293 13>, <&k3_clks 293 0>, <&cmn_refclk>, <&cmn_refclk1>;
660afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
661afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz1_refclk_dig>;
662afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 293 13>;
663afd094ebSKishon Vijay Abraham I		};
664afd094ebSKishon Vijay Abraham I
665afd094ebSKishon Vijay Abraham I		wiz1_cmn_refclk_dig_div: cmn-refclk-dig-div {
666afd094ebSKishon Vijay Abraham I			clocks = <&wiz1_refclk_dig>;
667afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
668afd094ebSKishon Vijay Abraham I		};
669afd094ebSKishon Vijay Abraham I
670afd094ebSKishon Vijay Abraham I		wiz1_cmn_refclk1_dig_div: cmn-refclk1-dig-div {
671afd094ebSKishon Vijay Abraham I			clocks = <&wiz1_pll1_refclk>;
672afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
673afd094ebSKishon Vijay Abraham I		};
674afd094ebSKishon Vijay Abraham I
675afd094ebSKishon Vijay Abraham I		serdes1: serdes@5010000 {
676afd094ebSKishon Vijay Abraham I			compatible = "ti,sierra-phy-t0";
677afd094ebSKishon Vijay Abraham I			reg-names = "serdes";
678afd094ebSKishon Vijay Abraham I			reg = <0x5010000 0x10000>;
679afd094ebSKishon Vijay Abraham I			#address-cells = <1>;
680afd094ebSKishon Vijay Abraham I			#size-cells = <0>;
6812427bfb3SKishon Vijay Abraham I			#clock-cells = <1>;
682afd094ebSKishon Vijay Abraham I			resets = <&serdes_wiz1 0>;
683afd094ebSKishon Vijay Abraham I			reset-names = "sierra_reset";
6842427bfb3SKishon Vijay Abraham I			clocks = <&wiz1_cmn_refclk_dig_div>, <&wiz1_cmn_refclk1_dig_div>,
6852427bfb3SKishon Vijay Abraham I				 <&wiz1_pll0_refclk>, <&wiz1_pll1_refclk>;
6862427bfb3SKishon Vijay Abraham I			clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div",
6872427bfb3SKishon Vijay Abraham I				      "pll0_refclk", "pll1_refclk";
688afd094ebSKishon Vijay Abraham I		};
689afd094ebSKishon Vijay Abraham I	};
690afd094ebSKishon Vijay Abraham I
691afd094ebSKishon Vijay Abraham I	serdes_wiz2: wiz@5020000 {
692afd094ebSKishon Vijay Abraham I		compatible = "ti,j721e-wiz-16g";
693afd094ebSKishon Vijay Abraham I		#address-cells = <1>;
694afd094ebSKishon Vijay Abraham I		#size-cells = <1>;
695afd094ebSKishon Vijay Abraham I		power-domains = <&k3_pds 294 TI_SCI_PD_EXCLUSIVE>;
6965c6d0b55SKishon Vijay Abraham I		clocks = <&k3_clks 294 5>, <&k3_clks 294 11>, <&cmn_refclk>;
697afd094ebSKishon Vijay Abraham I		clock-names = "fck", "core_ref_clk", "ext_ref_clk";
698afd094ebSKishon Vijay Abraham I		assigned-clocks = <&k3_clks 294 11>, <&k3_clks 294 0>;
699afd094ebSKishon Vijay Abraham I		assigned-clock-parents = <&k3_clks 294 15>, <&k3_clks 294 4>;
700afd094ebSKishon Vijay Abraham I		num-lanes = <2>;
701afd094ebSKishon Vijay Abraham I		#reset-cells = <1>;
702afd094ebSKishon Vijay Abraham I		ranges = <0x5020000 0x0 0x5020000 0x10000>;
703afd094ebSKishon Vijay Abraham I
704afd094ebSKishon Vijay Abraham I		wiz2_pll0_refclk: pll0-refclk {
7055c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 294 11>, <&cmn_refclk>;
706afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
707afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz2_pll0_refclk>;
708afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 294 11>;
709afd094ebSKishon Vijay Abraham I		};
710afd094ebSKishon Vijay Abraham I
711afd094ebSKishon Vijay Abraham I		wiz2_pll1_refclk: pll1-refclk {
7125c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 294 0>, <&cmn_refclk1>;
713afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
714afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz2_pll1_refclk>;
715afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 294 0>;
716afd094ebSKishon Vijay Abraham I		};
717afd094ebSKishon Vijay Abraham I
718afd094ebSKishon Vijay Abraham I		wiz2_refclk_dig: refclk-dig {
7195c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 294 11>, <&k3_clks 294 0>, <&cmn_refclk>, <&cmn_refclk1>;
720afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
721afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz2_refclk_dig>;
722afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 294 11>;
723afd094ebSKishon Vijay Abraham I		};
724afd094ebSKishon Vijay Abraham I
725afd094ebSKishon Vijay Abraham I		wiz2_cmn_refclk_dig_div: cmn-refclk-dig-div {
726afd094ebSKishon Vijay Abraham I			clocks = <&wiz2_refclk_dig>;
727afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
728afd094ebSKishon Vijay Abraham I		};
729afd094ebSKishon Vijay Abraham I
730afd094ebSKishon Vijay Abraham I		wiz2_cmn_refclk1_dig_div: cmn-refclk1-dig-div {
731afd094ebSKishon Vijay Abraham I			clocks = <&wiz2_pll1_refclk>;
732afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
733afd094ebSKishon Vijay Abraham I		};
734afd094ebSKishon Vijay Abraham I
735afd094ebSKishon Vijay Abraham I		serdes2: serdes@5020000 {
736afd094ebSKishon Vijay Abraham I			compatible = "ti,sierra-phy-t0";
737afd094ebSKishon Vijay Abraham I			reg-names = "serdes";
738afd094ebSKishon Vijay Abraham I			reg = <0x5020000 0x10000>;
739afd094ebSKishon Vijay Abraham I			#address-cells = <1>;
740afd094ebSKishon Vijay Abraham I			#size-cells = <0>;
7412427bfb3SKishon Vijay Abraham I			#clock-cells = <1>;
742afd094ebSKishon Vijay Abraham I			resets = <&serdes_wiz2 0>;
743afd094ebSKishon Vijay Abraham I			reset-names = "sierra_reset";
7442427bfb3SKishon Vijay Abraham I			clocks = <&wiz2_cmn_refclk_dig_div>, <&wiz2_cmn_refclk1_dig_div>,
7452427bfb3SKishon Vijay Abraham I				 <&wiz2_pll0_refclk>, <&wiz2_pll1_refclk>;
7462427bfb3SKishon Vijay Abraham I			clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div",
7472427bfb3SKishon Vijay Abraham I				      "pll0_refclk", "pll1_refclk";
748afd094ebSKishon Vijay Abraham I		};
749afd094ebSKishon Vijay Abraham I	};
750afd094ebSKishon Vijay Abraham I
751afd094ebSKishon Vijay Abraham I	serdes_wiz3: wiz@5030000 {
752afd094ebSKishon Vijay Abraham I		compatible = "ti,j721e-wiz-16g";
753afd094ebSKishon Vijay Abraham I		#address-cells = <1>;
754afd094ebSKishon Vijay Abraham I		#size-cells = <1>;
755afd094ebSKishon Vijay Abraham I		power-domains = <&k3_pds 295 TI_SCI_PD_EXCLUSIVE>;
7565c6d0b55SKishon Vijay Abraham I		clocks = <&k3_clks 295 5>, <&k3_clks 295 9>, <&cmn_refclk>;
757afd094ebSKishon Vijay Abraham I		clock-names = "fck", "core_ref_clk", "ext_ref_clk";
758afd094ebSKishon Vijay Abraham I		assigned-clocks = <&k3_clks 295 9>, <&k3_clks 295 0>;
759afd094ebSKishon Vijay Abraham I		assigned-clock-parents = <&k3_clks 295 13>, <&k3_clks 295 4>;
760afd094ebSKishon Vijay Abraham I		num-lanes = <2>;
761afd094ebSKishon Vijay Abraham I		#reset-cells = <1>;
762afd094ebSKishon Vijay Abraham I		ranges = <0x5030000 0x0 0x5030000 0x10000>;
763afd094ebSKishon Vijay Abraham I
764afd094ebSKishon Vijay Abraham I		wiz3_pll0_refclk: pll0-refclk {
7655c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 295 9>, <&cmn_refclk>;
766afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
767afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz3_pll0_refclk>;
768afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 295 9>;
769afd094ebSKishon Vijay Abraham I		};
770afd094ebSKishon Vijay Abraham I
771afd094ebSKishon Vijay Abraham I		wiz3_pll1_refclk: pll1-refclk {
7725c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 295 0>, <&cmn_refclk1>;
773afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
774afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz3_pll1_refclk>;
775afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 295 0>;
776afd094ebSKishon Vijay Abraham I		};
777afd094ebSKishon Vijay Abraham I
778afd094ebSKishon Vijay Abraham I		wiz3_refclk_dig: refclk-dig {
7795c6d0b55SKishon Vijay Abraham I			clocks = <&k3_clks 295 9>, <&k3_clks 295 0>, <&cmn_refclk>, <&cmn_refclk1>;
780afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
781afd094ebSKishon Vijay Abraham I			assigned-clocks = <&wiz3_refclk_dig>;
782afd094ebSKishon Vijay Abraham I			assigned-clock-parents = <&k3_clks 295 9>;
783afd094ebSKishon Vijay Abraham I		};
784afd094ebSKishon Vijay Abraham I
785afd094ebSKishon Vijay Abraham I		wiz3_cmn_refclk_dig_div: cmn-refclk-dig-div {
786afd094ebSKishon Vijay Abraham I			clocks = <&wiz3_refclk_dig>;
787afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
788afd094ebSKishon Vijay Abraham I		};
789afd094ebSKishon Vijay Abraham I
790afd094ebSKishon Vijay Abraham I		wiz3_cmn_refclk1_dig_div: cmn-refclk1-dig-div {
791afd094ebSKishon Vijay Abraham I			clocks = <&wiz3_pll1_refclk>;
792afd094ebSKishon Vijay Abraham I			#clock-cells = <0>;
793afd094ebSKishon Vijay Abraham I		};
794afd094ebSKishon Vijay Abraham I
795afd094ebSKishon Vijay Abraham I		serdes3: serdes@5030000 {
796afd094ebSKishon Vijay Abraham I			compatible = "ti,sierra-phy-t0";
797afd094ebSKishon Vijay Abraham I			reg-names = "serdes";
798afd094ebSKishon Vijay Abraham I			reg = <0x5030000 0x10000>;
799afd094ebSKishon Vijay Abraham I			#address-cells = <1>;
800afd094ebSKishon Vijay Abraham I			#size-cells = <0>;
8012427bfb3SKishon Vijay Abraham I			#clock-cells = <1>;
802afd094ebSKishon Vijay Abraham I			resets = <&serdes_wiz3 0>;
803afd094ebSKishon Vijay Abraham I			reset-names = "sierra_reset";
8042427bfb3SKishon Vijay Abraham I			clocks = <&wiz3_cmn_refclk_dig_div>, <&wiz3_cmn_refclk1_dig_div>,
8052427bfb3SKishon Vijay Abraham I				 <&wiz3_pll0_refclk>, <&wiz3_pll1_refclk>;
8062427bfb3SKishon Vijay Abraham I			clock-names = "cmn_refclk_dig_div", "cmn_refclk1_dig_div",
8072427bfb3SKishon Vijay Abraham I				      "pll0_refclk", "pll1_refclk";
808afd094ebSKishon Vijay Abraham I		};
809afd094ebSKishon Vijay Abraham I	};
810afd094ebSKishon Vijay Abraham I
8114e583388SKishon Vijay Abraham I	pcie0_rc: pcie@2900000 {
8124e583388SKishon Vijay Abraham I		compatible = "ti,j721e-pcie-host";
8134e583388SKishon Vijay Abraham I		reg = <0x00 0x02900000 0x00 0x1000>,
8144e583388SKishon Vijay Abraham I		      <0x00 0x02907000 0x00 0x400>,
8154e583388SKishon Vijay Abraham I		      <0x00 0x0d000000 0x00 0x00800000>,
8164e583388SKishon Vijay Abraham I		      <0x00 0x10000000 0x00 0x00001000>;
8174e583388SKishon Vijay Abraham I		reg-names = "intd_cfg", "user_cfg", "reg", "cfg";
8184e583388SKishon Vijay Abraham I		interrupt-names = "link_state";
8194e583388SKishon Vijay Abraham I		interrupts = <GIC_SPI 318 IRQ_TYPE_EDGE_RISING>;
8204e583388SKishon Vijay Abraham I		device_type = "pci";
821edb96779SKishon Vijay Abraham I		ti,syscon-pcie-ctrl = <&scm_conf 0x4070>;
8224e583388SKishon Vijay Abraham I		max-link-speed = <3>;
8234e583388SKishon Vijay Abraham I		num-lanes = <2>;
8244e583388SKishon Vijay Abraham I		power-domains = <&k3_pds 239 TI_SCI_PD_EXCLUSIVE>;
8254e583388SKishon Vijay Abraham I		clocks = <&k3_clks 239 1>;
8264e583388SKishon Vijay Abraham I		clock-names = "fck";
8274e583388SKishon Vijay Abraham I		#address-cells = <3>;
8284e583388SKishon Vijay Abraham I		#size-cells = <2>;
8295f466335SKishon Vijay Abraham I		bus-range = <0x0 0xff>;
8304e583388SKishon Vijay Abraham I		vendor-id = <0x104c>;
8314e583388SKishon Vijay Abraham I		device-id = <0xb00d>;
8324e583388SKishon Vijay Abraham I		msi-map = <0x0 &gic_its 0x0 0x10000>;
8334e583388SKishon Vijay Abraham I		dma-coherent;
8344e583388SKishon Vijay Abraham I		ranges = <0x01000000 0x0 0x10001000 0x0 0x10001000 0x0 0x0010000>,
8354e583388SKishon Vijay Abraham I			 <0x02000000 0x0 0x10011000 0x0 0x10011000 0x0 0x7fef000>;
8364e583388SKishon Vijay Abraham I		dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>;
837731c6dedSAndrew Davis		status = "disabled";
8384e583388SKishon Vijay Abraham I	};
8394e583388SKishon Vijay Abraham I
8404e583388SKishon Vijay Abraham I	pcie1_rc: pcie@2910000 {
8414e583388SKishon Vijay Abraham I		compatible = "ti,j721e-pcie-host";
8424e583388SKishon Vijay Abraham I		reg = <0x00 0x02910000 0x00 0x1000>,
8434e583388SKishon Vijay Abraham I		      <0x00 0x02917000 0x00 0x400>,
8444e583388SKishon Vijay Abraham I		      <0x00 0x0d800000 0x00 0x00800000>,
8454e583388SKishon Vijay Abraham I		      <0x00 0x18000000 0x00 0x00001000>;
8464e583388SKishon Vijay Abraham I		reg-names = "intd_cfg", "user_cfg", "reg", "cfg";
8474e583388SKishon Vijay Abraham I		interrupt-names = "link_state";
8484e583388SKishon Vijay Abraham I		interrupts = <GIC_SPI 330 IRQ_TYPE_EDGE_RISING>;
8494e583388SKishon Vijay Abraham I		device_type = "pci";
850edb96779SKishon Vijay Abraham I		ti,syscon-pcie-ctrl = <&scm_conf 0x4074>;
8514e583388SKishon Vijay Abraham I		max-link-speed = <3>;
8524e583388SKishon Vijay Abraham I		num-lanes = <2>;
8534e583388SKishon Vijay Abraham I		power-domains = <&k3_pds 240 TI_SCI_PD_EXCLUSIVE>;
8544e583388SKishon Vijay Abraham I		clocks = <&k3_clks 240 1>;
8554e583388SKishon Vijay Abraham I		clock-names = "fck";
8564e583388SKishon Vijay Abraham I		#address-cells = <3>;
8574e583388SKishon Vijay Abraham I		#size-cells = <2>;
8585f466335SKishon Vijay Abraham I		bus-range = <0x0 0xff>;
8594e583388SKishon Vijay Abraham I		vendor-id = <0x104c>;
8604e583388SKishon Vijay Abraham I		device-id = <0xb00d>;
8614e583388SKishon Vijay Abraham I		msi-map = <0x0 &gic_its 0x10000 0x10000>;
8624e583388SKishon Vijay Abraham I		dma-coherent;
8634e583388SKishon Vijay Abraham I		ranges = <0x01000000 0x0 0x18001000 0x0 0x18001000 0x0 0x0010000>,
8644e583388SKishon Vijay Abraham I			 <0x02000000 0x0 0x18011000 0x0 0x18011000 0x0 0x7fef000>;
8654e583388SKishon Vijay Abraham I		dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>;
866731c6dedSAndrew Davis		status = "disabled";
8674e583388SKishon Vijay Abraham I	};
8684e583388SKishon Vijay Abraham I
8694e583388SKishon Vijay Abraham I	pcie2_rc: pcie@2920000 {
8704e583388SKishon Vijay Abraham I		compatible = "ti,j721e-pcie-host";
8714e583388SKishon Vijay Abraham I		reg = <0x00 0x02920000 0x00 0x1000>,
8724e583388SKishon Vijay Abraham I		      <0x00 0x02927000 0x00 0x400>,
8734e583388SKishon Vijay Abraham I		      <0x00 0x0e000000 0x00 0x00800000>,
8744e583388SKishon Vijay Abraham I		      <0x44 0x00000000 0x00 0x00001000>;
8754e583388SKishon Vijay Abraham I		reg-names = "intd_cfg", "user_cfg", "reg", "cfg";
8764e583388SKishon Vijay Abraham I		interrupt-names = "link_state";
8774e583388SKishon Vijay Abraham I		interrupts = <GIC_SPI 342 IRQ_TYPE_EDGE_RISING>;
8784e583388SKishon Vijay Abraham I		device_type = "pci";
879edb96779SKishon Vijay Abraham I		ti,syscon-pcie-ctrl = <&scm_conf 0x4078>;
8804e583388SKishon Vijay Abraham I		max-link-speed = <3>;
8814e583388SKishon Vijay Abraham I		num-lanes = <2>;
8824e583388SKishon Vijay Abraham I		power-domains = <&k3_pds 241 TI_SCI_PD_EXCLUSIVE>;
8834e583388SKishon Vijay Abraham I		clocks = <&k3_clks 241 1>;
8844e583388SKishon Vijay Abraham I		clock-names = "fck";
8854e583388SKishon Vijay Abraham I		#address-cells = <3>;
8864e583388SKishon Vijay Abraham I		#size-cells = <2>;
8875f466335SKishon Vijay Abraham I		bus-range = <0x0 0xff>;
8884e583388SKishon Vijay Abraham I		vendor-id = <0x104c>;
8894e583388SKishon Vijay Abraham I		device-id = <0xb00d>;
8904e583388SKishon Vijay Abraham I		msi-map = <0x0 &gic_its 0x20000 0x10000>;
8914e583388SKishon Vijay Abraham I		dma-coherent;
8924e583388SKishon Vijay Abraham I		ranges = <0x01000000 0x0 0x00001000 0x44 0x00001000 0x0 0x0010000>,
8934e583388SKishon Vijay Abraham I			 <0x02000000 0x0 0x00011000 0x44 0x00011000 0x0 0x7fef000>;
8944e583388SKishon Vijay Abraham I		dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>;
895731c6dedSAndrew Davis		status = "disabled";
8964e583388SKishon Vijay Abraham I	};
8974e583388SKishon Vijay Abraham I
8984e583388SKishon Vijay Abraham I	pcie3_rc: pcie@2930000 {
8994e583388SKishon Vijay Abraham I		compatible = "ti,j721e-pcie-host";
9004e583388SKishon Vijay Abraham I		reg = <0x00 0x02930000 0x00 0x1000>,
9014e583388SKishon Vijay Abraham I		      <0x00 0x02937000 0x00 0x400>,
9024e583388SKishon Vijay Abraham I		      <0x00 0x0e800000 0x00 0x00800000>,
9034e583388SKishon Vijay Abraham I		      <0x44 0x10000000 0x00 0x00001000>;
9044e583388SKishon Vijay Abraham I		reg-names = "intd_cfg", "user_cfg", "reg", "cfg";
9054e583388SKishon Vijay Abraham I		interrupt-names = "link_state";
9064e583388SKishon Vijay Abraham I		interrupts = <GIC_SPI 354 IRQ_TYPE_EDGE_RISING>;
9074e583388SKishon Vijay Abraham I		device_type = "pci";
908edb96779SKishon Vijay Abraham I		ti,syscon-pcie-ctrl = <&scm_conf 0x407c>;
9094e583388SKishon Vijay Abraham I		max-link-speed = <3>;
9104e583388SKishon Vijay Abraham I		num-lanes = <2>;
9114e583388SKishon Vijay Abraham I		power-domains = <&k3_pds 242 TI_SCI_PD_EXCLUSIVE>;
9124e583388SKishon Vijay Abraham I		clocks = <&k3_clks 242 1>;
9134e583388SKishon Vijay Abraham I		clock-names = "fck";
9144e583388SKishon Vijay Abraham I		#address-cells = <3>;
9154e583388SKishon Vijay Abraham I		#size-cells = <2>;
9165f466335SKishon Vijay Abraham I		bus-range = <0x0 0xff>;
9174e583388SKishon Vijay Abraham I		vendor-id = <0x104c>;
9184e583388SKishon Vijay Abraham I		device-id = <0xb00d>;
9194e583388SKishon Vijay Abraham I		msi-map = <0x0 &gic_its 0x30000 0x10000>;
9204e583388SKishon Vijay Abraham I		dma-coherent;
9214e583388SKishon Vijay Abraham I		ranges = <0x01000000 0x0 0x00001000 0x44 0x10001000 0x0 0x0010000>,
9224e583388SKishon Vijay Abraham I			 <0x02000000 0x0 0x00011000 0x44 0x10011000 0x0 0x7fef000>;
9234e583388SKishon Vijay Abraham I		dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>;
924731c6dedSAndrew Davis		status = "disabled";
9254e583388SKishon Vijay Abraham I	};
9264e583388SKishon Vijay Abraham I
92792c996f4STomi Valkeinen	serdes_wiz4: wiz@5050000 {
92892c996f4STomi Valkeinen		compatible = "ti,am64-wiz-10g";
92992c996f4STomi Valkeinen		#address-cells = <1>;
93092c996f4STomi Valkeinen		#size-cells = <1>;
93192c996f4STomi Valkeinen		power-domains = <&k3_pds 297 TI_SCI_PD_EXCLUSIVE>;
93292c996f4STomi Valkeinen		clocks = <&k3_clks 297 1>, <&k3_clks 297 9>, <&cmn_refclk>;
93392c996f4STomi Valkeinen		clock-names = "fck", "core_ref_clk", "ext_ref_clk";
93492c996f4STomi Valkeinen		assigned-clocks = <&k3_clks 297 9>;
93592c996f4STomi Valkeinen		assigned-clock-parents = <&k3_clks 297 10>;
93692c996f4STomi Valkeinen		assigned-clock-rates = <19200000>;
93792c996f4STomi Valkeinen		num-lanes = <4>;
93892c996f4STomi Valkeinen		#reset-cells = <1>;
93992c996f4STomi Valkeinen		#clock-cells = <1>;
94092c996f4STomi Valkeinen		ranges = <0x05050000 0x00 0x05050000 0x010000>,
94192c996f4STomi Valkeinen			<0x0a030a00 0x00 0x0a030a00 0x40>;
94292c996f4STomi Valkeinen
94392c996f4STomi Valkeinen		serdes4: serdes@5050000 {
94492c996f4STomi Valkeinen			/*
94592c996f4STomi Valkeinen			 * Note: we also map DPTX PHY registers as the Torrent
94692c996f4STomi Valkeinen			 * needs to manage those.
94792c996f4STomi Valkeinen			 */
94892c996f4STomi Valkeinen			compatible = "ti,j721e-serdes-10g";
94992c996f4STomi Valkeinen			reg = <0x05050000 0x010000>,
95092c996f4STomi Valkeinen			      <0x0a030a00 0x40>; /* DPTX PHY */
95192c996f4STomi Valkeinen			reg-names = "torrent_phy", "dptx_phy";
95292c996f4STomi Valkeinen
95392c996f4STomi Valkeinen			resets = <&serdes_wiz4 0>;
95492c996f4STomi Valkeinen			reset-names = "torrent_reset";
95592c996f4STomi Valkeinen			clocks = <&serdes_wiz4 TI_WIZ_PLL0_REFCLK>;
95692c996f4STomi Valkeinen			clock-names = "refclk";
95792c996f4STomi Valkeinen			assigned-clocks = <&serdes_wiz4 TI_WIZ_PLL0_REFCLK>,
95892c996f4STomi Valkeinen					  <&serdes_wiz4 TI_WIZ_PLL1_REFCLK>,
95992c996f4STomi Valkeinen					  <&serdes_wiz4 TI_WIZ_REFCLK_DIG>;
96092c996f4STomi Valkeinen			assigned-clock-parents = <&k3_clks 297 9>,
96192c996f4STomi Valkeinen						 <&k3_clks 297 9>,
96292c996f4STomi Valkeinen						 <&k3_clks 297 9>;
96392c996f4STomi Valkeinen			#address-cells = <1>;
96492c996f4STomi Valkeinen			#size-cells = <0>;
96592c996f4STomi Valkeinen		};
96692c996f4STomi Valkeinen	};
96792c996f4STomi Valkeinen
9687f209dd1SNishanth Menon	main_timer0: timer@2400000 {
9697f209dd1SNishanth Menon		compatible = "ti,am654-timer";
9707f209dd1SNishanth Menon		reg = <0x00 0x2400000 0x00 0x400>;
9717f209dd1SNishanth Menon		interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
9727f209dd1SNishanth Menon		clocks = <&k3_clks 49 1>;
9737f209dd1SNishanth Menon		clock-names = "fck";
9747f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 49 1>;
9757f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 49 2>;
9767f209dd1SNishanth Menon		power-domains = <&k3_pds 49 TI_SCI_PD_EXCLUSIVE>;
9777f209dd1SNishanth Menon		ti,timer-pwm;
9787f209dd1SNishanth Menon	};
9797f209dd1SNishanth Menon
9807f209dd1SNishanth Menon	main_timer1: timer@2410000 {
9817f209dd1SNishanth Menon		compatible = "ti,am654-timer";
9827f209dd1SNishanth Menon		reg = <0x00 0x2410000 0x00 0x400>;
9837f209dd1SNishanth Menon		interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
9847f209dd1SNishanth Menon		clocks = <&k3_clks 50 1>;
9857f209dd1SNishanth Menon		clock-names = "fck";
9867f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 50 1>, <&k3_clks 327 0>;
9877f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 50 2>, <&k3_clks 327 1>;
9887f209dd1SNishanth Menon		power-domains = <&k3_pds 50 TI_SCI_PD_EXCLUSIVE>;
9897f209dd1SNishanth Menon		ti,timer-pwm;
9907f209dd1SNishanth Menon	};
9917f209dd1SNishanth Menon
9927f209dd1SNishanth Menon	main_timer2: timer@2420000 {
9937f209dd1SNishanth Menon		compatible = "ti,am654-timer";
9947f209dd1SNishanth Menon		reg = <0x00 0x2420000 0x00 0x400>;
9957f209dd1SNishanth Menon		interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
9967f209dd1SNishanth Menon		clocks = <&k3_clks 51 1>;
9977f209dd1SNishanth Menon		clock-names = "fck";
9987f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 51 1>;
9997f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 51 2>;
10007f209dd1SNishanth Menon		power-domains = <&k3_pds 51 TI_SCI_PD_EXCLUSIVE>;
10017f209dd1SNishanth Menon		ti,timer-pwm;
10027f209dd1SNishanth Menon	};
10037f209dd1SNishanth Menon
10047f209dd1SNishanth Menon	main_timer3: timer@2430000 {
10057f209dd1SNishanth Menon		compatible = "ti,am654-timer";
10067f209dd1SNishanth Menon		reg = <0x00 0x2430000 0x00 0x400>;
10077f209dd1SNishanth Menon		interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>;
10087f209dd1SNishanth Menon		clocks = <&k3_clks 52 1>;
10097f209dd1SNishanth Menon		clock-names = "fck";
10107f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 52 1>, <&k3_clks 328 0>;
10117f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 52 2>, <&k3_clks 328 1>;
10127f209dd1SNishanth Menon		power-domains = <&k3_pds 52 TI_SCI_PD_EXCLUSIVE>;
10137f209dd1SNishanth Menon		ti,timer-pwm;
10147f209dd1SNishanth Menon	};
10157f209dd1SNishanth Menon
10167f209dd1SNishanth Menon	main_timer4: timer@2440000 {
10177f209dd1SNishanth Menon		compatible = "ti,am654-timer";
10187f209dd1SNishanth Menon		reg = <0x00 0x2440000 0x00 0x400>;
10197f209dd1SNishanth Menon		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>;
10207f209dd1SNishanth Menon		clocks = <&k3_clks 53 1>;
10217f209dd1SNishanth Menon		clock-names = "fck";
10227f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 53 1>;
10237f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 53 2>;
10247f209dd1SNishanth Menon		power-domains = <&k3_pds 53 TI_SCI_PD_EXCLUSIVE>;
10257f209dd1SNishanth Menon		ti,timer-pwm;
10267f209dd1SNishanth Menon	};
10277f209dd1SNishanth Menon
10287f209dd1SNishanth Menon	main_timer5: timer@2450000 {
10297f209dd1SNishanth Menon		compatible = "ti,am654-timer";
10307f209dd1SNishanth Menon		reg = <0x00 0x2450000 0x00 0x400>;
10317f209dd1SNishanth Menon		interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>;
10327f209dd1SNishanth Menon		clocks = <&k3_clks 54 1>;
10337f209dd1SNishanth Menon		clock-names = "fck";
10347f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 54 1>, <&k3_clks 329 0>;
10357f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 54 2>, <&k3_clks 329 1>;
10367f209dd1SNishanth Menon		power-domains = <&k3_pds 54 TI_SCI_PD_EXCLUSIVE>;
10377f209dd1SNishanth Menon		ti,timer-pwm;
10387f209dd1SNishanth Menon	};
10397f209dd1SNishanth Menon
10407f209dd1SNishanth Menon	main_timer6: timer@2460000 {
10417f209dd1SNishanth Menon		compatible = "ti,am654-timer";
10427f209dd1SNishanth Menon		reg = <0x00 0x2460000 0x00 0x400>;
10437f209dd1SNishanth Menon		interrupts = <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>;
10447f209dd1SNishanth Menon		clocks = <&k3_clks 55 1>;
10457f209dd1SNishanth Menon		clock-names = "fck";
10467f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 55 1>;
10477f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 55 2>;
10487f209dd1SNishanth Menon		power-domains = <&k3_pds 55 TI_SCI_PD_EXCLUSIVE>;
10497f209dd1SNishanth Menon		ti,timer-pwm;
10507f209dd1SNishanth Menon	};
10517f209dd1SNishanth Menon
10527f209dd1SNishanth Menon	main_timer7: timer@2470000 {
10537f209dd1SNishanth Menon		compatible = "ti,am654-timer";
10547f209dd1SNishanth Menon		reg = <0x00 0x2470000 0x00 0x400>;
10557f209dd1SNishanth Menon		interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
10567f209dd1SNishanth Menon		clocks = <&k3_clks 57 1>;
10577f209dd1SNishanth Menon		clock-names = "fck";
10587f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 57 1>, <&k3_clks 330 0>;
10597f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 57 2>, <&k3_clks 330 1>;
10607f209dd1SNishanth Menon		power-domains = <&k3_pds 57 TI_SCI_PD_EXCLUSIVE>;
10617f209dd1SNishanth Menon		ti,timer-pwm;
10627f209dd1SNishanth Menon	};
10637f209dd1SNishanth Menon
10647f209dd1SNishanth Menon	main_timer8: timer@2480000 {
10657f209dd1SNishanth Menon		compatible = "ti,am654-timer";
10667f209dd1SNishanth Menon		reg = <0x00 0x2480000 0x00 0x400>;
10677f209dd1SNishanth Menon		interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>;
10687f209dd1SNishanth Menon		clocks = <&k3_clks 58 1>;
10697f209dd1SNishanth Menon		clock-names = "fck";
10707f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 58 1>;
10717f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 58 2>;
10727f209dd1SNishanth Menon		power-domains = <&k3_pds 58 TI_SCI_PD_EXCLUSIVE>;
10737f209dd1SNishanth Menon		ti,timer-pwm;
10747f209dd1SNishanth Menon	};
10757f209dd1SNishanth Menon
10767f209dd1SNishanth Menon	main_timer9: timer@2490000 {
10777f209dd1SNishanth Menon		compatible = "ti,am654-timer";
10787f209dd1SNishanth Menon		reg = <0x00 0x2490000 0x00 0x400>;
10797f209dd1SNishanth Menon		interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>;
10807f209dd1SNishanth Menon		clocks = <&k3_clks 59 1>;
10817f209dd1SNishanth Menon		clock-names = "fck";
10827f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 59 1>, <&k3_clks 331 0>;
10837f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 59 2>, <&k3_clks 331 1>;
10847f209dd1SNishanth Menon		power-domains = <&k3_pds 59 TI_SCI_PD_EXCLUSIVE>;
10857f209dd1SNishanth Menon		ti,timer-pwm;
10867f209dd1SNishanth Menon	};
10877f209dd1SNishanth Menon
10887f209dd1SNishanth Menon	main_timer10: timer@24a0000 {
10897f209dd1SNishanth Menon		compatible = "ti,am654-timer";
10907f209dd1SNishanth Menon		reg = <0x00 0x24a0000 0x00 0x400>;
10917f209dd1SNishanth Menon		interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>;
10927f209dd1SNishanth Menon		clocks = <&k3_clks 60 1>;
10937f209dd1SNishanth Menon		clock-names = "fck";
10947f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 60 1>;
10957f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 60 2>;
10967f209dd1SNishanth Menon		power-domains = <&k3_pds 60 TI_SCI_PD_EXCLUSIVE>;
10977f209dd1SNishanth Menon		ti,timer-pwm;
10987f209dd1SNishanth Menon	};
10997f209dd1SNishanth Menon
11007f209dd1SNishanth Menon	main_timer11: timer@24b0000 {
11017f209dd1SNishanth Menon		compatible = "ti,am654-timer";
11027f209dd1SNishanth Menon		reg = <0x00 0x24b0000 0x00 0x400>;
11037f209dd1SNishanth Menon		interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>;
11047f209dd1SNishanth Menon		clocks = <&k3_clks 62 1>;
11057f209dd1SNishanth Menon		clock-names = "fck";
11067f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 62 1>, <&k3_clks 332 0>;
11077f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 62 2>, <&k3_clks 332 1>;
11087f209dd1SNishanth Menon		power-domains = <&k3_pds 62 TI_SCI_PD_EXCLUSIVE>;
11097f209dd1SNishanth Menon		ti,timer-pwm;
11107f209dd1SNishanth Menon	};
11117f209dd1SNishanth Menon
11127f209dd1SNishanth Menon	main_timer12: timer@24c0000 {
11137f209dd1SNishanth Menon		compatible = "ti,am654-timer";
11147f209dd1SNishanth Menon		reg = <0x00 0x24c0000 0x00 0x400>;
11157f209dd1SNishanth Menon		interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>;
11167f209dd1SNishanth Menon		clocks = <&k3_clks 63 1>;
11177f209dd1SNishanth Menon		clock-names = "fck";
11187f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 63 1>;
11197f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 63 2>;
11207f209dd1SNishanth Menon		power-domains = <&k3_pds 63 TI_SCI_PD_EXCLUSIVE>;
11217f209dd1SNishanth Menon		ti,timer-pwm;
11227f209dd1SNishanth Menon	};
11237f209dd1SNishanth Menon
11247f209dd1SNishanth Menon	main_timer13: timer@24d0000 {
11257f209dd1SNishanth Menon		compatible = "ti,am654-timer";
11267f209dd1SNishanth Menon		reg = <0x00 0x24d0000 0x00 0x400>;
11277f209dd1SNishanth Menon		interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>;
11287f209dd1SNishanth Menon		clocks = <&k3_clks 64 1>;
11297f209dd1SNishanth Menon		clock-names = "fck";
11307f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 64 1>, <&k3_clks 333 0>;
11317f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 64 2>, <&k3_clks 333 1>;
11327f209dd1SNishanth Menon		power-domains = <&k3_pds 64 TI_SCI_PD_EXCLUSIVE>;
11337f209dd1SNishanth Menon		ti,timer-pwm;
11347f209dd1SNishanth Menon	};
11357f209dd1SNishanth Menon
11367f209dd1SNishanth Menon	main_timer14: timer@24e0000 {
11377f209dd1SNishanth Menon		compatible = "ti,am654-timer";
11387f209dd1SNishanth Menon		reg = <0x00 0x24e0000 0x00 0x400>;
11397f209dd1SNishanth Menon		interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
11407f209dd1SNishanth Menon		clocks = <&k3_clks 65 1>;
11417f209dd1SNishanth Menon		clock-names = "fck";
11427f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 65 1>;
11437f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 65 2>;
11447f209dd1SNishanth Menon		power-domains = <&k3_pds 65 TI_SCI_PD_EXCLUSIVE>;
11457f209dd1SNishanth Menon		ti,timer-pwm;
11467f209dd1SNishanth Menon	};
11477f209dd1SNishanth Menon
11487f209dd1SNishanth Menon	main_timer15: timer@24f0000 {
11497f209dd1SNishanth Menon		compatible = "ti,am654-timer";
11507f209dd1SNishanth Menon		reg = <0x00 0x24f0000 0x00 0x400>;
11517f209dd1SNishanth Menon		interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>;
11527f209dd1SNishanth Menon		clocks = <&k3_clks 66 1>;
11537f209dd1SNishanth Menon		clock-names = "fck";
11547f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 66 1>, <&k3_clks 334 0>;
11557f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 66 2>, <&k3_clks 334 1>;
11567f209dd1SNishanth Menon		power-domains = <&k3_pds 66 TI_SCI_PD_EXCLUSIVE>;
11577f209dd1SNishanth Menon		ti,timer-pwm;
11587f209dd1SNishanth Menon	};
11597f209dd1SNishanth Menon
11607f209dd1SNishanth Menon	main_timer16: timer@2500000 {
11617f209dd1SNishanth Menon		compatible = "ti,am654-timer";
11627f209dd1SNishanth Menon		reg = <0x00 0x2500000 0x00 0x400>;
11637f209dd1SNishanth Menon		interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
11647f209dd1SNishanth Menon		clocks = <&k3_clks 67 1>;
11657f209dd1SNishanth Menon		clock-names = "fck";
11667f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 67 1>;
11677f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 67 2>;
11687f209dd1SNishanth Menon		power-domains = <&k3_pds 67 TI_SCI_PD_EXCLUSIVE>;
11697f209dd1SNishanth Menon		ti,timer-pwm;
11707f209dd1SNishanth Menon	};
11717f209dd1SNishanth Menon
11727f209dd1SNishanth Menon	main_timer17: timer@2510000 {
11737f209dd1SNishanth Menon		compatible = "ti,am654-timer";
11747f209dd1SNishanth Menon		reg = <0x00 0x2510000 0x00 0x400>;
11757f209dd1SNishanth Menon		interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>;
11767f209dd1SNishanth Menon		clocks = <&k3_clks 68 1>;
11777f209dd1SNishanth Menon		clock-names = "fck";
11787f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 68 1>, <&k3_clks 335 0>;
11797f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 68 2>, <&k3_clks 335 1>;
11807f209dd1SNishanth Menon		power-domains = <&k3_pds 68 TI_SCI_PD_EXCLUSIVE>;
11817f209dd1SNishanth Menon		ti,timer-pwm;
11827f209dd1SNishanth Menon	};
11837f209dd1SNishanth Menon
11847f209dd1SNishanth Menon	main_timer18: timer@2520000 {
11857f209dd1SNishanth Menon		compatible = "ti,am654-timer";
11867f209dd1SNishanth Menon		reg = <0x00 0x2520000 0x00 0x400>;
11877f209dd1SNishanth Menon		interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
11887f209dd1SNishanth Menon		clocks = <&k3_clks 69 1>;
11897f209dd1SNishanth Menon		clock-names = "fck";
11907f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 69 1>;
11917f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 69 2>;
11927f209dd1SNishanth Menon		power-domains = <&k3_pds 69 TI_SCI_PD_EXCLUSIVE>;
11937f209dd1SNishanth Menon		ti,timer-pwm;
11947f209dd1SNishanth Menon	};
11957f209dd1SNishanth Menon
11967f209dd1SNishanth Menon	main_timer19: timer@2530000 {
11977f209dd1SNishanth Menon		compatible = "ti,am654-timer";
11987f209dd1SNishanth Menon		reg = <0x00 0x2530000 0x00 0x400>;
11997f209dd1SNishanth Menon		interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
12007f209dd1SNishanth Menon		clocks = <&k3_clks 70 1>;
12017f209dd1SNishanth Menon		clock-names = "fck";
12027f209dd1SNishanth Menon		assigned-clocks = <&k3_clks 70 1>, <&k3_clks 336 0>;
12037f209dd1SNishanth Menon		assigned-clock-parents = <&k3_clks 70 2>, <&k3_clks 336 1>;
12047f209dd1SNishanth Menon		power-domains = <&k3_pds 70 TI_SCI_PD_EXCLUSIVE>;
12057f209dd1SNishanth Menon		ti,timer-pwm;
12067f209dd1SNishanth Menon	};
12077f209dd1SNishanth Menon
12082d87061eSNishanth Menon	main_uart0: serial@2800000 {
12092d87061eSNishanth Menon		compatible = "ti,j721e-uart", "ti,am654-uart";
12102d87061eSNishanth Menon		reg = <0x00 0x02800000 0x00 0x100>;
12112d87061eSNishanth Menon		interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
12122d87061eSNishanth Menon		clock-frequency = <48000000>;
12132d87061eSNishanth Menon		current-speed = <115200>;
1214bf146a1aSLokesh Vutla		power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>;
12152d87061eSNishanth Menon		clocks = <&k3_clks 146 0>;
12162d87061eSNishanth Menon		clock-names = "fclk";
1217fe17e20fSAndrew Davis		status = "disabled";
12182d87061eSNishanth Menon	};
12192d87061eSNishanth Menon
12202d87061eSNishanth Menon	main_uart1: serial@2810000 {
12212d87061eSNishanth Menon		compatible = "ti,j721e-uart", "ti,am654-uart";
12222d87061eSNishanth Menon		reg = <0x00 0x02810000 0x00 0x100>;
12232d87061eSNishanth Menon		interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
12242d87061eSNishanth Menon		clock-frequency = <48000000>;
12252d87061eSNishanth Menon		current-speed = <115200>;
1226bf146a1aSLokesh Vutla		power-domains = <&k3_pds 278 TI_SCI_PD_EXCLUSIVE>;
12272d87061eSNishanth Menon		clocks = <&k3_clks 278 0>;
12282d87061eSNishanth Menon		clock-names = "fclk";
1229fe17e20fSAndrew Davis		status = "disabled";
12302d87061eSNishanth Menon	};
12312d87061eSNishanth Menon
12322d87061eSNishanth Menon	main_uart2: serial@2820000 {
12332d87061eSNishanth Menon		compatible = "ti,j721e-uart", "ti,am654-uart";
12342d87061eSNishanth Menon		reg = <0x00 0x02820000 0x00 0x100>;
12352d87061eSNishanth Menon		interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
12362d87061eSNishanth Menon		clock-frequency = <48000000>;
12372d87061eSNishanth Menon		current-speed = <115200>;
1238bf146a1aSLokesh Vutla		power-domains = <&k3_pds 279 TI_SCI_PD_EXCLUSIVE>;
12392d87061eSNishanth Menon		clocks = <&k3_clks 279 0>;
12402d87061eSNishanth Menon		clock-names = "fclk";
1241fe17e20fSAndrew Davis		status = "disabled";
12422d87061eSNishanth Menon	};
12432d87061eSNishanth Menon
12442d87061eSNishanth Menon	main_uart3: serial@2830000 {
12452d87061eSNishanth Menon		compatible = "ti,j721e-uart", "ti,am654-uart";
12462d87061eSNishanth Menon		reg = <0x00 0x02830000 0x00 0x100>;
12472d87061eSNishanth Menon		interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>;
12482d87061eSNishanth Menon		clock-frequency = <48000000>;
12492d87061eSNishanth Menon		current-speed = <115200>;
1250bf146a1aSLokesh Vutla		power-domains = <&k3_pds 280 TI_SCI_PD_EXCLUSIVE>;
12512d87061eSNishanth Menon		clocks = <&k3_clks 280 0>;
12522d87061eSNishanth Menon		clock-names = "fclk";
1253fe17e20fSAndrew Davis		status = "disabled";
12542d87061eSNishanth Menon	};
12552d87061eSNishanth Menon
12562d87061eSNishanth Menon	main_uart4: serial@2840000 {
12572d87061eSNishanth Menon		compatible = "ti,j721e-uart", "ti,am654-uart";
12582d87061eSNishanth Menon		reg = <0x00 0x02840000 0x00 0x100>;
12592d87061eSNishanth Menon		interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>;
12602d87061eSNishanth Menon		clock-frequency = <48000000>;
12612d87061eSNishanth Menon		current-speed = <115200>;
1262bf146a1aSLokesh Vutla		power-domains = <&k3_pds 281 TI_SCI_PD_EXCLUSIVE>;
12632d87061eSNishanth Menon		clocks = <&k3_clks 281 0>;
12642d87061eSNishanth Menon		clock-names = "fclk";
1265fe17e20fSAndrew Davis		status = "disabled";
12662d87061eSNishanth Menon	};
12672d87061eSNishanth Menon
12682d87061eSNishanth Menon	main_uart5: serial@2850000 {
12692d87061eSNishanth Menon		compatible = "ti,j721e-uart", "ti,am654-uart";
12702d87061eSNishanth Menon		reg = <0x00 0x02850000 0x00 0x100>;
12712d87061eSNishanth Menon		interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
12722d87061eSNishanth Menon		clock-frequency = <48000000>;
12732d87061eSNishanth Menon		current-speed = <115200>;
1274bf146a1aSLokesh Vutla		power-domains = <&k3_pds 282 TI_SCI_PD_EXCLUSIVE>;
12752d87061eSNishanth Menon		clocks = <&k3_clks 282 0>;
12762d87061eSNishanth Menon		clock-names = "fclk";
1277fe17e20fSAndrew Davis		status = "disabled";
12782d87061eSNishanth Menon	};
12792d87061eSNishanth Menon
12802d87061eSNishanth Menon	main_uart6: serial@2860000 {
12812d87061eSNishanth Menon		compatible = "ti,j721e-uart", "ti,am654-uart";
12822d87061eSNishanth Menon		reg = <0x00 0x02860000 0x00 0x100>;
12832d87061eSNishanth Menon		interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>;
12842d87061eSNishanth Menon		clock-frequency = <48000000>;
12852d87061eSNishanth Menon		current-speed = <115200>;
1286bf146a1aSLokesh Vutla		power-domains = <&k3_pds 283 TI_SCI_PD_EXCLUSIVE>;
12872d87061eSNishanth Menon		clocks = <&k3_clks 283 0>;
12882d87061eSNishanth Menon		clock-names = "fclk";
1289fe17e20fSAndrew Davis		status = "disabled";
12902d87061eSNishanth Menon	};
12912d87061eSNishanth Menon
12922d87061eSNishanth Menon	main_uart7: serial@2870000 {
12932d87061eSNishanth Menon		compatible = "ti,j721e-uart", "ti,am654-uart";
12942d87061eSNishanth Menon		reg = <0x00 0x02870000 0x00 0x100>;
12952d87061eSNishanth Menon		interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
12962d87061eSNishanth Menon		clock-frequency = <48000000>;
12972d87061eSNishanth Menon		current-speed = <115200>;
1298bf146a1aSLokesh Vutla		power-domains = <&k3_pds 284 TI_SCI_PD_EXCLUSIVE>;
12992d87061eSNishanth Menon		clocks = <&k3_clks 284 0>;
13002d87061eSNishanth Menon		clock-names = "fclk";
1301fe17e20fSAndrew Davis		status = "disabled";
13022d87061eSNishanth Menon	};
13032d87061eSNishanth Menon
13042d87061eSNishanth Menon	main_uart8: serial@2880000 {
13052d87061eSNishanth Menon		compatible = "ti,j721e-uart", "ti,am654-uart";
13062d87061eSNishanth Menon		reg = <0x00 0x02880000 0x00 0x100>;
13072d87061eSNishanth Menon		interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>;
13082d87061eSNishanth Menon		clock-frequency = <48000000>;
13092d87061eSNishanth Menon		current-speed = <115200>;
1310bf146a1aSLokesh Vutla		power-domains = <&k3_pds 285 TI_SCI_PD_EXCLUSIVE>;
13112d87061eSNishanth Menon		clocks = <&k3_clks 285 0>;
13122d87061eSNishanth Menon		clock-names = "fclk";
1313fe17e20fSAndrew Davis		status = "disabled";
13142d87061eSNishanth Menon	};
13152d87061eSNishanth Menon
13162d87061eSNishanth Menon	main_uart9: serial@2890000 {
13172d87061eSNishanth Menon		compatible = "ti,j721e-uart", "ti,am654-uart";
13182d87061eSNishanth Menon		reg = <0x00 0x02890000 0x00 0x100>;
13192d87061eSNishanth Menon		interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>;
13202d87061eSNishanth Menon		clock-frequency = <48000000>;
13212d87061eSNishanth Menon		current-speed = <115200>;
1322bf146a1aSLokesh Vutla		power-domains = <&k3_pds 286 TI_SCI_PD_EXCLUSIVE>;
13232d87061eSNishanth Menon		clocks = <&k3_clks 286 0>;
13242d87061eSNishanth Menon		clock-names = "fclk";
1325fe17e20fSAndrew Davis		status = "disabled";
13262d87061eSNishanth Menon	};
1327248f3eaeSLokesh Vutla
1328248f3eaeSLokesh Vutla	main_gpio0: gpio@600000 {
1329248f3eaeSLokesh Vutla		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1330248f3eaeSLokesh Vutla		reg = <0x0 0x00600000 0x0 0x100>;
1331248f3eaeSLokesh Vutla		gpio-controller;
1332248f3eaeSLokesh Vutla		#gpio-cells = <2>;
1333248f3eaeSLokesh Vutla		interrupt-parent = <&main_gpio_intr>;
13348d523f09SLokesh Vutla		interrupts = <256>, <257>, <258>, <259>,
13358d523f09SLokesh Vutla			     <260>, <261>, <262>, <263>;
1336248f3eaeSLokesh Vutla		interrupt-controller;
1337248f3eaeSLokesh Vutla		#interrupt-cells = <2>;
1338248f3eaeSLokesh Vutla		ti,ngpio = <128>;
1339248f3eaeSLokesh Vutla		ti,davinci-gpio-unbanked = <0>;
1340248f3eaeSLokesh Vutla		power-domains = <&k3_pds 105 TI_SCI_PD_EXCLUSIVE>;
1341248f3eaeSLokesh Vutla		clocks = <&k3_clks 105 0>;
1342248f3eaeSLokesh Vutla		clock-names = "gpio";
13438757108bSAndrew Davis		status = "disabled";
1344248f3eaeSLokesh Vutla	};
1345248f3eaeSLokesh Vutla
1346248f3eaeSLokesh Vutla	main_gpio1: gpio@601000 {
1347248f3eaeSLokesh Vutla		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1348248f3eaeSLokesh Vutla		reg = <0x0 0x00601000 0x0 0x100>;
1349248f3eaeSLokesh Vutla		gpio-controller;
1350248f3eaeSLokesh Vutla		#gpio-cells = <2>;
1351248f3eaeSLokesh Vutla		interrupt-parent = <&main_gpio_intr>;
13528d523f09SLokesh Vutla		interrupts = <288>, <289>, <290>;
1353248f3eaeSLokesh Vutla		interrupt-controller;
1354248f3eaeSLokesh Vutla		#interrupt-cells = <2>;
1355248f3eaeSLokesh Vutla		ti,ngpio = <36>;
1356248f3eaeSLokesh Vutla		ti,davinci-gpio-unbanked = <0>;
1357248f3eaeSLokesh Vutla		power-domains = <&k3_pds 106 TI_SCI_PD_EXCLUSIVE>;
1358248f3eaeSLokesh Vutla		clocks = <&k3_clks 106 0>;
1359248f3eaeSLokesh Vutla		clock-names = "gpio";
13608757108bSAndrew Davis		status = "disabled";
1361248f3eaeSLokesh Vutla	};
1362248f3eaeSLokesh Vutla
1363248f3eaeSLokesh Vutla	main_gpio2: gpio@610000 {
1364248f3eaeSLokesh Vutla		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1365248f3eaeSLokesh Vutla		reg = <0x0 0x00610000 0x0 0x100>;
1366248f3eaeSLokesh Vutla		gpio-controller;
1367248f3eaeSLokesh Vutla		#gpio-cells = <2>;
1368248f3eaeSLokesh Vutla		interrupt-parent = <&main_gpio_intr>;
13698d523f09SLokesh Vutla		interrupts = <264>, <265>, <266>, <267>,
13708d523f09SLokesh Vutla			     <268>, <269>, <270>, <271>;
1371248f3eaeSLokesh Vutla		interrupt-controller;
1372248f3eaeSLokesh Vutla		#interrupt-cells = <2>;
1373248f3eaeSLokesh Vutla		ti,ngpio = <128>;
1374248f3eaeSLokesh Vutla		ti,davinci-gpio-unbanked = <0>;
1375248f3eaeSLokesh Vutla		power-domains = <&k3_pds 107 TI_SCI_PD_EXCLUSIVE>;
1376248f3eaeSLokesh Vutla		clocks = <&k3_clks 107 0>;
1377248f3eaeSLokesh Vutla		clock-names = "gpio";
13788757108bSAndrew Davis		status = "disabled";
1379248f3eaeSLokesh Vutla	};
1380248f3eaeSLokesh Vutla
1381248f3eaeSLokesh Vutla	main_gpio3: gpio@611000 {
1382248f3eaeSLokesh Vutla		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1383248f3eaeSLokesh Vutla		reg = <0x0 0x00611000 0x0 0x100>;
1384248f3eaeSLokesh Vutla		gpio-controller;
1385248f3eaeSLokesh Vutla		#gpio-cells = <2>;
1386248f3eaeSLokesh Vutla		interrupt-parent = <&main_gpio_intr>;
13878d523f09SLokesh Vutla		interrupts = <292>, <293>, <294>;
1388248f3eaeSLokesh Vutla		interrupt-controller;
1389248f3eaeSLokesh Vutla		#interrupt-cells = <2>;
1390248f3eaeSLokesh Vutla		ti,ngpio = <36>;
1391248f3eaeSLokesh Vutla		ti,davinci-gpio-unbanked = <0>;
1392248f3eaeSLokesh Vutla		power-domains = <&k3_pds 108 TI_SCI_PD_EXCLUSIVE>;
1393248f3eaeSLokesh Vutla		clocks = <&k3_clks 108 0>;
1394248f3eaeSLokesh Vutla		clock-names = "gpio";
13958757108bSAndrew Davis		status = "disabled";
1396248f3eaeSLokesh Vutla	};
1397248f3eaeSLokesh Vutla
1398248f3eaeSLokesh Vutla	main_gpio4: gpio@620000 {
1399248f3eaeSLokesh Vutla		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1400248f3eaeSLokesh Vutla		reg = <0x0 0x00620000 0x0 0x100>;
1401248f3eaeSLokesh Vutla		gpio-controller;
1402248f3eaeSLokesh Vutla		#gpio-cells = <2>;
1403248f3eaeSLokesh Vutla		interrupt-parent = <&main_gpio_intr>;
14048d523f09SLokesh Vutla		interrupts = <272>, <273>, <274>, <275>,
14058d523f09SLokesh Vutla			     <276>, <277>, <278>, <279>;
1406248f3eaeSLokesh Vutla		interrupt-controller;
1407248f3eaeSLokesh Vutla		#interrupt-cells = <2>;
1408248f3eaeSLokesh Vutla		ti,ngpio = <128>;
1409248f3eaeSLokesh Vutla		ti,davinci-gpio-unbanked = <0>;
1410248f3eaeSLokesh Vutla		power-domains = <&k3_pds 109 TI_SCI_PD_EXCLUSIVE>;
1411248f3eaeSLokesh Vutla		clocks = <&k3_clks 109 0>;
1412248f3eaeSLokesh Vutla		clock-names = "gpio";
14138757108bSAndrew Davis		status = "disabled";
1414248f3eaeSLokesh Vutla	};
1415248f3eaeSLokesh Vutla
1416248f3eaeSLokesh Vutla	main_gpio5: gpio@621000 {
1417248f3eaeSLokesh Vutla		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1418248f3eaeSLokesh Vutla		reg = <0x0 0x00621000 0x0 0x100>;
1419248f3eaeSLokesh Vutla		gpio-controller;
1420248f3eaeSLokesh Vutla		#gpio-cells = <2>;
1421248f3eaeSLokesh Vutla		interrupt-parent = <&main_gpio_intr>;
14228d523f09SLokesh Vutla		interrupts = <296>, <297>, <298>;
1423248f3eaeSLokesh Vutla		interrupt-controller;
1424248f3eaeSLokesh Vutla		#interrupt-cells = <2>;
1425248f3eaeSLokesh Vutla		ti,ngpio = <36>;
1426248f3eaeSLokesh Vutla		ti,davinci-gpio-unbanked = <0>;
1427248f3eaeSLokesh Vutla		power-domains = <&k3_pds 110 TI_SCI_PD_EXCLUSIVE>;
1428248f3eaeSLokesh Vutla		clocks = <&k3_clks 110 0>;
1429248f3eaeSLokesh Vutla		clock-names = "gpio";
14308757108bSAndrew Davis		status = "disabled";
1431248f3eaeSLokesh Vutla	};
1432248f3eaeSLokesh Vutla
1433248f3eaeSLokesh Vutla	main_gpio6: gpio@630000 {
1434248f3eaeSLokesh Vutla		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1435248f3eaeSLokesh Vutla		reg = <0x0 0x00630000 0x0 0x100>;
1436248f3eaeSLokesh Vutla		gpio-controller;
1437248f3eaeSLokesh Vutla		#gpio-cells = <2>;
1438248f3eaeSLokesh Vutla		interrupt-parent = <&main_gpio_intr>;
14398d523f09SLokesh Vutla		interrupts = <280>, <281>, <282>, <283>,
14408d523f09SLokesh Vutla			     <284>, <285>, <286>, <287>;
1441248f3eaeSLokesh Vutla		interrupt-controller;
1442248f3eaeSLokesh Vutla		#interrupt-cells = <2>;
1443248f3eaeSLokesh Vutla		ti,ngpio = <128>;
1444248f3eaeSLokesh Vutla		ti,davinci-gpio-unbanked = <0>;
1445248f3eaeSLokesh Vutla		power-domains = <&k3_pds 111 TI_SCI_PD_EXCLUSIVE>;
1446248f3eaeSLokesh Vutla		clocks = <&k3_clks 111 0>;
1447248f3eaeSLokesh Vutla		clock-names = "gpio";
14488757108bSAndrew Davis		status = "disabled";
1449248f3eaeSLokesh Vutla	};
1450248f3eaeSLokesh Vutla
1451248f3eaeSLokesh Vutla	main_gpio7: gpio@631000 {
1452248f3eaeSLokesh Vutla		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
1453248f3eaeSLokesh Vutla		reg = <0x0 0x00631000 0x0 0x100>;
1454248f3eaeSLokesh Vutla		gpio-controller;
1455248f3eaeSLokesh Vutla		#gpio-cells = <2>;
1456248f3eaeSLokesh Vutla		interrupt-parent = <&main_gpio_intr>;
14578d523f09SLokesh Vutla		interrupts = <300>, <301>, <302>;
1458248f3eaeSLokesh Vutla		interrupt-controller;
1459248f3eaeSLokesh Vutla		#interrupt-cells = <2>;
1460248f3eaeSLokesh Vutla		ti,ngpio = <36>;
1461248f3eaeSLokesh Vutla		ti,davinci-gpio-unbanked = <0>;
1462248f3eaeSLokesh Vutla		power-domains = <&k3_pds 112 TI_SCI_PD_EXCLUSIVE>;
1463248f3eaeSLokesh Vutla		clocks = <&k3_clks 112 0>;
1464248f3eaeSLokesh Vutla		clock-names = "gpio";
14658757108bSAndrew Davis		status = "disabled";
1466248f3eaeSLokesh Vutla	};
1467e6dc10f2SFaiz Abbas
14680cf73209SGrygorii Strashko	main_sdhci0: mmc@4f80000 {
1469e6dc10f2SFaiz Abbas		compatible = "ti,j721e-sdhci-8bit";
1470e6dc10f2SFaiz Abbas		reg = <0x0 0x4f80000 0x0 0x1000>, <0x0 0x4f88000 0x0 0x400>;
1471e6dc10f2SFaiz Abbas		interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
1472e6dc10f2SFaiz Abbas		power-domains = <&k3_pds 91 TI_SCI_PD_EXCLUSIVE>;
14730cf73209SGrygorii Strashko		clock-names = "clk_ahb", "clk_xin";
14740cf73209SGrygorii Strashko		clocks = <&k3_clks 91 0>, <&k3_clks 91 1>;
1475e6dc10f2SFaiz Abbas		assigned-clocks = <&k3_clks 91 1>;
1476e6dc10f2SFaiz Abbas		assigned-clock-parents = <&k3_clks 91 2>;
1477e6dc10f2SFaiz Abbas		bus-width = <8>;
1478eb8f6194SAswath Govindraju		mmc-hs200-1_8v;
1479e6dc10f2SFaiz Abbas		mmc-ddr-1_8v;
1480af398252SBhavya Kapoor		ti,otap-del-sel-legacy = <0x0>;
1481af398252SBhavya Kapoor		ti,otap-del-sel-mmc-hs = <0x0>;
148209ff4e90SFaiz Abbas		ti,otap-del-sel-ddr52 = <0x5>;
148309ff4e90SFaiz Abbas		ti,otap-del-sel-hs200 = <0x6>;
148409ff4e90SFaiz Abbas		ti,otap-del-sel-hs400 = <0x0>;
1485eb8f6194SAswath Govindraju		ti,itap-del-sel-legacy = <0x10>;
1486eb8f6194SAswath Govindraju		ti,itap-del-sel-mmc-hs = <0xa>;
1487eb8f6194SAswath Govindraju		ti,itap-del-sel-ddr52 = <0x3>;
1488e6dc10f2SFaiz Abbas		ti,trm-icp = <0x8>;
1489e6dc10f2SFaiz Abbas		dma-coherent;
14906fbd1310SAndrew Davis		status = "disabled";
1491e6dc10f2SFaiz Abbas	};
1492e6dc10f2SFaiz Abbas
14930cf73209SGrygorii Strashko	main_sdhci1: mmc@4fb0000 {
1494e6dc10f2SFaiz Abbas		compatible = "ti,j721e-sdhci-4bit";
1495e6dc10f2SFaiz Abbas		reg = <0x0 0x04fb0000 0x0 0x1000>, <0x0 0x4fb8000 0x0 0x400>;
1496e6dc10f2SFaiz Abbas		interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
1497e6dc10f2SFaiz Abbas		power-domains = <&k3_pds 92 TI_SCI_PD_EXCLUSIVE>;
14980cf73209SGrygorii Strashko		clock-names = "clk_ahb", "clk_xin";
14990cf73209SGrygorii Strashko		clocks = <&k3_clks 92 5>, <&k3_clks 92 0>;
1500e6dc10f2SFaiz Abbas		assigned-clocks = <&k3_clks 92 0>;
1501e6dc10f2SFaiz Abbas		assigned-clock-parents = <&k3_clks 92 1>;
150209ff4e90SFaiz Abbas		ti,otap-del-sel-legacy = <0x0>;
1503af398252SBhavya Kapoor		ti,otap-del-sel-sd-hs = <0x0>;
150409ff4e90SFaiz Abbas		ti,otap-del-sel-sdr12 = <0xf>;
150509ff4e90SFaiz Abbas		ti,otap-del-sel-sdr25 = <0xf>;
150609ff4e90SFaiz Abbas		ti,otap-del-sel-sdr50 = <0xc>;
150709ff4e90SFaiz Abbas		ti,otap-del-sel-ddr50 = <0xc>;
1508af398252SBhavya Kapoor		ti,otap-del-sel-sdr104 = <0x5>;
1509eb8f6194SAswath Govindraju		ti,itap-del-sel-legacy = <0x0>;
1510eb8f6194SAswath Govindraju		ti,itap-del-sel-sd-hs = <0x0>;
1511eb8f6194SAswath Govindraju		ti,itap-del-sel-sdr12 = <0x0>;
1512eb8f6194SAswath Govindraju		ti,itap-del-sel-sdr25 = <0x0>;
1513eb8f6194SAswath Govindraju		ti,itap-del-sel-ddr50 = <0x2>;
1514e6dc10f2SFaiz Abbas		ti,trm-icp = <0x8>;
1515e6dc10f2SFaiz Abbas		ti,clkbuf-sel = <0x7>;
1516e6dc10f2SFaiz Abbas		dma-coherent;
1517eb8f6194SAswath Govindraju		sdhci-caps-mask = <0x2 0x0>;
15186fbd1310SAndrew Davis		status = "disabled";
1519e6dc10f2SFaiz Abbas	};
1520e6dc10f2SFaiz Abbas
15210cf73209SGrygorii Strashko	main_sdhci2: mmc@4f98000 {
1522e6dc10f2SFaiz Abbas		compatible = "ti,j721e-sdhci-4bit";
1523e6dc10f2SFaiz Abbas		reg = <0x0 0x4f98000 0x0 0x1000>, <0x0 0x4f90000 0x0 0x400>;
1524e6dc10f2SFaiz Abbas		interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
1525e6dc10f2SFaiz Abbas		power-domains = <&k3_pds 93 TI_SCI_PD_EXCLUSIVE>;
15260cf73209SGrygorii Strashko		clock-names = "clk_ahb", "clk_xin";
15270cf73209SGrygorii Strashko		clocks = <&k3_clks 93 5>, <&k3_clks 93 0>;
1528e6dc10f2SFaiz Abbas		assigned-clocks = <&k3_clks 93 0>;
1529e6dc10f2SFaiz Abbas		assigned-clock-parents = <&k3_clks 93 1>;
153009ff4e90SFaiz Abbas		ti,otap-del-sel-legacy = <0x0>;
1531af398252SBhavya Kapoor		ti,otap-del-sel-sd-hs = <0x0>;
153209ff4e90SFaiz Abbas		ti,otap-del-sel-sdr12 = <0xf>;
153309ff4e90SFaiz Abbas		ti,otap-del-sel-sdr25 = <0xf>;
153409ff4e90SFaiz Abbas		ti,otap-del-sel-sdr50 = <0xc>;
153509ff4e90SFaiz Abbas		ti,otap-del-sel-ddr50 = <0xc>;
1536af398252SBhavya Kapoor		ti,otap-del-sel-sdr104 = <0x5>;
1537eb8f6194SAswath Govindraju		ti,itap-del-sel-legacy = <0x0>;
1538eb8f6194SAswath Govindraju		ti,itap-del-sel-sd-hs = <0x0>;
1539eb8f6194SAswath Govindraju		ti,itap-del-sel-sdr12 = <0x0>;
1540eb8f6194SAswath Govindraju		ti,itap-del-sel-sdr25 = <0x0>;
1541eb8f6194SAswath Govindraju		ti,itap-del-sel-ddr50 = <0x2>;
1542e6dc10f2SFaiz Abbas		ti,trm-icp = <0x8>;
1543e6dc10f2SFaiz Abbas		ti,clkbuf-sel = <0x7>;
1544e6dc10f2SFaiz Abbas		dma-coherent;
1545eb8f6194SAswath Govindraju		sdhci-caps-mask = <0x2 0x0>;
15466fbd1310SAndrew Davis		status = "disabled";
1547e6dc10f2SFaiz Abbas	};
1548451555c8SRoger Quadros
1549e5c956c4SNishanth Menon	usbss0: cdns-usb@4104000 {
1550451555c8SRoger Quadros		compatible = "ti,j721e-usb";
1551451555c8SRoger Quadros		reg = <0x00 0x4104000 0x00 0x100>;
1552451555c8SRoger Quadros		dma-coherent;
1553451555c8SRoger Quadros		power-domains = <&k3_pds 288 TI_SCI_PD_EXCLUSIVE>;
1554451555c8SRoger Quadros		clocks = <&k3_clks 288 15>, <&k3_clks 288 3>;
1555451555c8SRoger Quadros		clock-names = "ref", "lpm";
1556451555c8SRoger Quadros		assigned-clocks = <&k3_clks 288 15>;	/* USB2_REFCLK */
1557451555c8SRoger Quadros		assigned-clock-parents = <&k3_clks 288 16>; /* HFOSC0 */
1558451555c8SRoger Quadros		#address-cells = <2>;
1559451555c8SRoger Quadros		#size-cells = <2>;
1560451555c8SRoger Quadros		ranges;
1561451555c8SRoger Quadros
1562451555c8SRoger Quadros		usb0: usb@6000000 {
1563451555c8SRoger Quadros			compatible = "cdns,usb3";
1564451555c8SRoger Quadros			reg = <0x00 0x6000000 0x00 0x10000>,
1565451555c8SRoger Quadros			      <0x00 0x6010000 0x00 0x10000>,
1566451555c8SRoger Quadros			      <0x00 0x6020000 0x00 0x10000>;
1567451555c8SRoger Quadros			reg-names = "otg", "xhci", "dev";
1568451555c8SRoger Quadros			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,	/* irq.0 */
1569451555c8SRoger Quadros				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,	/* irq.6 */
1570451555c8SRoger Quadros				     <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;	/* otgirq.0 */
1571451555c8SRoger Quadros			interrupt-names = "host",
1572451555c8SRoger Quadros					  "peripheral",
1573451555c8SRoger Quadros					  "otg";
1574451555c8SRoger Quadros			maximum-speed = "super-speed";
1575451555c8SRoger Quadros			dr_mode = "otg";
1576451555c8SRoger Quadros		};
1577451555c8SRoger Quadros	};
1578451555c8SRoger Quadros
1579e5c956c4SNishanth Menon	usbss1: cdns-usb@4114000 {
1580451555c8SRoger Quadros		compatible = "ti,j721e-usb";
1581451555c8SRoger Quadros		reg = <0x00 0x4114000 0x00 0x100>;
1582451555c8SRoger Quadros		dma-coherent;
1583451555c8SRoger Quadros		power-domains = <&k3_pds 289 TI_SCI_PD_EXCLUSIVE>;
1584451555c8SRoger Quadros		clocks = <&k3_clks 289 15>, <&k3_clks 289 3>;
1585451555c8SRoger Quadros		clock-names = "ref", "lpm";
1586451555c8SRoger Quadros		assigned-clocks = <&k3_clks 289 15>;	/* USB2_REFCLK */
1587451555c8SRoger Quadros		assigned-clock-parents = <&k3_clks 289 16>; /* HFOSC0 */
1588451555c8SRoger Quadros		#address-cells = <2>;
1589451555c8SRoger Quadros		#size-cells = <2>;
1590451555c8SRoger Quadros		ranges;
1591451555c8SRoger Quadros
1592451555c8SRoger Quadros		usb1: usb@6400000 {
1593451555c8SRoger Quadros			compatible = "cdns,usb3";
1594451555c8SRoger Quadros			reg = <0x00 0x6400000 0x00 0x10000>,
1595451555c8SRoger Quadros			      <0x00 0x6410000 0x00 0x10000>,
1596451555c8SRoger Quadros			      <0x00 0x6420000 0x00 0x10000>;
1597451555c8SRoger Quadros			reg-names = "otg", "xhci", "dev";
1598451555c8SRoger Quadros			interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,	/* irq.0 */
1599451555c8SRoger Quadros				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,	/* irq.6 */
1600451555c8SRoger Quadros				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;	/* otgirq.0 */
1601451555c8SRoger Quadros			interrupt-names = "host",
1602451555c8SRoger Quadros					  "peripheral",
1603451555c8SRoger Quadros					  "otg";
1604451555c8SRoger Quadros			maximum-speed = "super-speed";
1605451555c8SRoger Quadros			dr_mode = "otg";
1606451555c8SRoger Quadros		};
1607451555c8SRoger Quadros	};
1608cb27354bSVignesh Raghavendra
1609cb27354bSVignesh Raghavendra	main_i2c0: i2c@2000000 {
1610cb27354bSVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1611cb27354bSVignesh Raghavendra		reg = <0x0 0x2000000 0x0 0x100>;
1612cb27354bSVignesh Raghavendra		interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>;
1613cb27354bSVignesh Raghavendra		#address-cells = <1>;
1614cb27354bSVignesh Raghavendra		#size-cells = <0>;
1615cb27354bSVignesh Raghavendra		clock-names = "fck";
1616cb27354bSVignesh Raghavendra		clocks = <&k3_clks 187 0>;
1617cb27354bSVignesh Raghavendra		power-domains = <&k3_pds 187 TI_SCI_PD_SHARED>;
1618282c4ad3SAndrew Davis		status = "disabled";
1619cb27354bSVignesh Raghavendra	};
1620cb27354bSVignesh Raghavendra
1621cb27354bSVignesh Raghavendra	main_i2c1: i2c@2010000 {
1622cb27354bSVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1623cb27354bSVignesh Raghavendra		reg = <0x0 0x2010000 0x0 0x100>;
1624cb27354bSVignesh Raghavendra		interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>;
1625cb27354bSVignesh Raghavendra		#address-cells = <1>;
1626cb27354bSVignesh Raghavendra		#size-cells = <0>;
1627cb27354bSVignesh Raghavendra		clock-names = "fck";
1628cb27354bSVignesh Raghavendra		clocks = <&k3_clks 188 0>;
1629cb27354bSVignesh Raghavendra		power-domains = <&k3_pds 188 TI_SCI_PD_EXCLUSIVE>;
1630282c4ad3SAndrew Davis		status = "disabled";
1631cb27354bSVignesh Raghavendra	};
1632cb27354bSVignesh Raghavendra
1633cb27354bSVignesh Raghavendra	main_i2c2: i2c@2020000 {
1634cb27354bSVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1635cb27354bSVignesh Raghavendra		reg = <0x0 0x2020000 0x0 0x100>;
1636cb27354bSVignesh Raghavendra		interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>;
1637cb27354bSVignesh Raghavendra		#address-cells = <1>;
1638cb27354bSVignesh Raghavendra		#size-cells = <0>;
1639cb27354bSVignesh Raghavendra		clock-names = "fck";
1640cb27354bSVignesh Raghavendra		clocks = <&k3_clks 189 0>;
1641cb27354bSVignesh Raghavendra		power-domains = <&k3_pds 189 TI_SCI_PD_EXCLUSIVE>;
1642282c4ad3SAndrew Davis		status = "disabled";
1643cb27354bSVignesh Raghavendra	};
1644cb27354bSVignesh Raghavendra
1645cb27354bSVignesh Raghavendra	main_i2c3: i2c@2030000 {
1646cb27354bSVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1647cb27354bSVignesh Raghavendra		reg = <0x0 0x2030000 0x0 0x100>;
1648cb27354bSVignesh Raghavendra		interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>;
1649cb27354bSVignesh Raghavendra		#address-cells = <1>;
1650cb27354bSVignesh Raghavendra		#size-cells = <0>;
1651cb27354bSVignesh Raghavendra		clock-names = "fck";
1652cb27354bSVignesh Raghavendra		clocks = <&k3_clks 190 0>;
1653cb27354bSVignesh Raghavendra		power-domains = <&k3_pds 190 TI_SCI_PD_EXCLUSIVE>;
1654282c4ad3SAndrew Davis		status = "disabled";
1655cb27354bSVignesh Raghavendra	};
1656cb27354bSVignesh Raghavendra
1657cb27354bSVignesh Raghavendra	main_i2c4: i2c@2040000 {
1658cb27354bSVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1659cb27354bSVignesh Raghavendra		reg = <0x0 0x2040000 0x0 0x100>;
1660cb27354bSVignesh Raghavendra		interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>;
1661cb27354bSVignesh Raghavendra		#address-cells = <1>;
1662cb27354bSVignesh Raghavendra		#size-cells = <0>;
1663cb27354bSVignesh Raghavendra		clock-names = "fck";
1664cb27354bSVignesh Raghavendra		clocks = <&k3_clks 191 0>;
1665cb27354bSVignesh Raghavendra		power-domains = <&k3_pds 191 TI_SCI_PD_EXCLUSIVE>;
1666282c4ad3SAndrew Davis		status = "disabled";
1667cb27354bSVignesh Raghavendra	};
1668cb27354bSVignesh Raghavendra
1669cb27354bSVignesh Raghavendra	main_i2c5: i2c@2050000 {
1670cb27354bSVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1671cb27354bSVignesh Raghavendra		reg = <0x0 0x2050000 0x0 0x100>;
1672cb27354bSVignesh Raghavendra		interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>;
1673cb27354bSVignesh Raghavendra		#address-cells = <1>;
1674cb27354bSVignesh Raghavendra		#size-cells = <0>;
1675cb27354bSVignesh Raghavendra		clock-names = "fck";
1676cb27354bSVignesh Raghavendra		clocks = <&k3_clks 192 0>;
1677cb27354bSVignesh Raghavendra		power-domains = <&k3_pds 192 TI_SCI_PD_EXCLUSIVE>;
1678282c4ad3SAndrew Davis		status = "disabled";
1679cb27354bSVignesh Raghavendra	};
1680cb27354bSVignesh Raghavendra
1681cb27354bSVignesh Raghavendra	main_i2c6: i2c@2060000 {
1682cb27354bSVignesh Raghavendra		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
1683cb27354bSVignesh Raghavendra		reg = <0x0 0x2060000 0x0 0x100>;
1684cb27354bSVignesh Raghavendra		interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
1685cb27354bSVignesh Raghavendra		#address-cells = <1>;
1686cb27354bSVignesh Raghavendra		#size-cells = <0>;
1687cb27354bSVignesh Raghavendra		clock-names = "fck";
1688cb27354bSVignesh Raghavendra		clocks = <&k3_clks 193 0>;
1689cb27354bSVignesh Raghavendra		power-domains = <&k3_pds 193 TI_SCI_PD_EXCLUSIVE>;
1690282c4ad3SAndrew Davis		status = "disabled";
1691cb27354bSVignesh Raghavendra	};
1692cb27354bSVignesh Raghavendra
1693cb27354bSVignesh Raghavendra	ufs_wrapper: ufs-wrapper@4e80000 {
1694cb27354bSVignesh Raghavendra		compatible = "ti,j721e-ufs";
1695cb27354bSVignesh Raghavendra		reg = <0x0 0x4e80000 0x0 0x100>;
1696cb27354bSVignesh Raghavendra		power-domains = <&k3_pds 277 TI_SCI_PD_EXCLUSIVE>;
1697cb27354bSVignesh Raghavendra		clocks = <&k3_clks 277 1>;
1698cb27354bSVignesh Raghavendra		assigned-clocks = <&k3_clks 277 1>;
1699cb27354bSVignesh Raghavendra		assigned-clock-parents = <&k3_clks 277 4>;
1700cb27354bSVignesh Raghavendra		ranges;
1701cb27354bSVignesh Raghavendra		#address-cells = <2>;
1702cb27354bSVignesh Raghavendra		#size-cells = <2>;
1703cb27354bSVignesh Raghavendra
1704cb27354bSVignesh Raghavendra		ufs@4e84000 {
1705cb27354bSVignesh Raghavendra			compatible = "cdns,ufshc-m31-16nm", "jedec,ufs-2.0";
1706cb27354bSVignesh Raghavendra			reg = <0x0 0x4e84000 0x0 0x10000>;
1707cb27354bSVignesh Raghavendra			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1708cb27354bSVignesh Raghavendra			freq-table-hz = <250000000 250000000>, <19200000 19200000>, <19200000 19200000>;
1709cb27354bSVignesh Raghavendra			clocks = <&k3_clks 277 0>, <&k3_clks 277 1>, <&k3_clks 277 1>;
1710cb27354bSVignesh Raghavendra			clock-names = "core_clk", "phy_clk", "ref_clk";
1711cb27354bSVignesh Raghavendra			dma-coherent;
1712cb27354bSVignesh Raghavendra		};
1713cb27354bSVignesh Raghavendra	};
17141c4d3526SPeter Ujfalusi
171592c996f4STomi Valkeinen	mhdp: dp-bridge@a000000 {
171692c996f4STomi Valkeinen		compatible = "ti,j721e-mhdp8546";
171792c996f4STomi Valkeinen		/*
171892c996f4STomi Valkeinen		 * Note: we do not map DPTX PHY area, as that is handled by
171992c996f4STomi Valkeinen		 * the PHY driver.
172092c996f4STomi Valkeinen		 */
172192c996f4STomi Valkeinen		reg = <0x00 0x0a000000 0x00 0x030a00>, /* DSS_EDP0_V2A_CORE_VP_REGS_APB */
172292c996f4STomi Valkeinen		      <0x00 0x04f40000 0x00 0x20>;    /* DSS_EDP0_INTG_CFG_VP */
172392c996f4STomi Valkeinen		reg-names = "mhdptx", "j721e-intg";
172492c996f4STomi Valkeinen
172592c996f4STomi Valkeinen		clocks = <&k3_clks 151 36>;
172692c996f4STomi Valkeinen
172792c996f4STomi Valkeinen		interrupt-parent = <&gic500>;
172892c996f4STomi Valkeinen		interrupts = <GIC_SPI 614 IRQ_TYPE_LEVEL_HIGH>;
172992c996f4STomi Valkeinen
173092c996f4STomi Valkeinen		power-domains = <&k3_pds 151 TI_SCI_PD_EXCLUSIVE>;
173192c996f4STomi Valkeinen
173292c996f4STomi Valkeinen		dp0_ports: ports {
173392c996f4STomi Valkeinen			#address-cells = <1>;
173492c996f4STomi Valkeinen			#size-cells = <0>;
173592c996f4STomi Valkeinen
173692c996f4STomi Valkeinen			port@0 {
173792c996f4STomi Valkeinen			    reg = <0>;
173892c996f4STomi Valkeinen			};
173992c996f4STomi Valkeinen
174092c996f4STomi Valkeinen			port@4 {
174192c996f4STomi Valkeinen			    reg = <4>;
174292c996f4STomi Valkeinen			};
174392c996f4STomi Valkeinen		};
174492c996f4STomi Valkeinen	};
174592c996f4STomi Valkeinen
1746cfbf17e6SNishanth Menon	dss: dss@4a00000 {
174776921f15STomi Valkeinen		compatible = "ti,j721e-dss";
174876921f15STomi Valkeinen		reg =
174976921f15STomi Valkeinen			<0x00 0x04a00000 0x00 0x10000>, /* common_m */
175076921f15STomi Valkeinen			<0x00 0x04a10000 0x00 0x10000>, /* common_s0*/
175176921f15STomi Valkeinen			<0x00 0x04b00000 0x00 0x10000>, /* common_s1*/
175276921f15STomi Valkeinen			<0x00 0x04b10000 0x00 0x10000>, /* common_s2*/
175376921f15STomi Valkeinen
175476921f15STomi Valkeinen			<0x00 0x04a20000 0x00 0x10000>, /* vidl1 */
175576921f15STomi Valkeinen			<0x00 0x04a30000 0x00 0x10000>, /* vidl2 */
175676921f15STomi Valkeinen			<0x00 0x04a50000 0x00 0x10000>, /* vid1 */
175776921f15STomi Valkeinen			<0x00 0x04a60000 0x00 0x10000>, /* vid2 */
175876921f15STomi Valkeinen
175976921f15STomi Valkeinen			<0x00 0x04a70000 0x00 0x10000>, /* ovr1 */
176076921f15STomi Valkeinen			<0x00 0x04a90000 0x00 0x10000>, /* ovr2 */
176176921f15STomi Valkeinen			<0x00 0x04ab0000 0x00 0x10000>, /* ovr3 */
176276921f15STomi Valkeinen			<0x00 0x04ad0000 0x00 0x10000>, /* ovr4 */
176376921f15STomi Valkeinen
176476921f15STomi Valkeinen			<0x00 0x04a80000 0x00 0x10000>, /* vp1 */
176576921f15STomi Valkeinen			<0x00 0x04aa0000 0x00 0x10000>, /* vp2 */
176676921f15STomi Valkeinen			<0x00 0x04ac0000 0x00 0x10000>, /* vp3 */
176776921f15STomi Valkeinen			<0x00 0x04ae0000 0x00 0x10000>, /* vp4 */
176876921f15STomi Valkeinen			<0x00 0x04af0000 0x00 0x10000>; /* wb */
176976921f15STomi Valkeinen
177076921f15STomi Valkeinen		reg-names = "common_m", "common_s0",
177176921f15STomi Valkeinen			"common_s1", "common_s2",
177276921f15STomi Valkeinen			"vidl1", "vidl2","vid1","vid2",
177376921f15STomi Valkeinen			"ovr1", "ovr2", "ovr3", "ovr4",
177476921f15STomi Valkeinen			"vp1", "vp2", "vp3", "vp4",
177576921f15STomi Valkeinen			"wb";
177676921f15STomi Valkeinen
177776921f15STomi Valkeinen		clocks = <&k3_clks 152 0>,
177876921f15STomi Valkeinen			 <&k3_clks 152 1>,
177976921f15STomi Valkeinen			 <&k3_clks 152 4>,
178076921f15STomi Valkeinen			 <&k3_clks 152 9>,
178176921f15STomi Valkeinen			 <&k3_clks 152 13>;
178276921f15STomi Valkeinen		clock-names = "fck", "vp1", "vp2", "vp3", "vp4";
178376921f15STomi Valkeinen
178476921f15STomi Valkeinen		power-domains = <&k3_pds 152 TI_SCI_PD_EXCLUSIVE>;
178576921f15STomi Valkeinen
178676921f15STomi Valkeinen		interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>,
178776921f15STomi Valkeinen			     <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>,
178876921f15STomi Valkeinen			     <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>,
178976921f15STomi Valkeinen			     <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
179076921f15STomi Valkeinen		interrupt-names = "common_m",
179176921f15STomi Valkeinen				  "common_s0",
179276921f15STomi Valkeinen				  "common_s1",
179376921f15STomi Valkeinen				  "common_s2";
179476921f15STomi Valkeinen
179576921f15STomi Valkeinen		dss_ports: ports {
179676921f15STomi Valkeinen		};
179776921f15STomi Valkeinen	};
179876921f15STomi Valkeinen
17991c4d3526SPeter Ujfalusi	mcasp0: mcasp@2b00000 {
18001c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
18011c4d3526SPeter Ujfalusi		reg = <0x0 0x02b00000 0x0 0x2000>,
18021c4d3526SPeter Ujfalusi			<0x0 0x02b08000 0x0 0x1000>;
18031c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
18041c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 544 IRQ_TYPE_LEVEL_HIGH>,
18051c4d3526SPeter Ujfalusi				<GIC_SPI 545 IRQ_TYPE_LEVEL_HIGH>;
18061c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
18071c4d3526SPeter Ujfalusi
18081c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc400>, <&main_udmap 0x4400>;
18091c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
18101c4d3526SPeter Ujfalusi
18111c4d3526SPeter Ujfalusi		clocks = <&k3_clks 174 1>;
18121c4d3526SPeter Ujfalusi		clock-names = "fck";
18131c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 174 TI_SCI_PD_EXCLUSIVE>;
1814256596adSAndrew Davis		status = "disabled";
18151c4d3526SPeter Ujfalusi	};
18161c4d3526SPeter Ujfalusi
18171c4d3526SPeter Ujfalusi	mcasp1: mcasp@2b10000 {
18181c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
18191c4d3526SPeter Ujfalusi		reg = <0x0 0x02b10000 0x0 0x2000>,
18201c4d3526SPeter Ujfalusi			<0x0 0x02b18000 0x0 0x1000>;
18211c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
18221c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 546 IRQ_TYPE_LEVEL_HIGH>,
18231c4d3526SPeter Ujfalusi				<GIC_SPI 547 IRQ_TYPE_LEVEL_HIGH>;
18241c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
18251c4d3526SPeter Ujfalusi
18261c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc401>, <&main_udmap 0x4401>;
18271c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
18281c4d3526SPeter Ujfalusi
18291c4d3526SPeter Ujfalusi		clocks = <&k3_clks 175 1>;
18301c4d3526SPeter Ujfalusi		clock-names = "fck";
18311c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 175 TI_SCI_PD_EXCLUSIVE>;
1832256596adSAndrew Davis		status = "disabled";
18331c4d3526SPeter Ujfalusi	};
18341c4d3526SPeter Ujfalusi
18351c4d3526SPeter Ujfalusi	mcasp2: mcasp@2b20000 {
18361c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
18371c4d3526SPeter Ujfalusi		reg = <0x0 0x02b20000 0x0 0x2000>,
18381c4d3526SPeter Ujfalusi			<0x0 0x02b28000 0x0 0x1000>;
18391c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
18401c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 548 IRQ_TYPE_LEVEL_HIGH>,
18411c4d3526SPeter Ujfalusi				<GIC_SPI 549 IRQ_TYPE_LEVEL_HIGH>;
18421c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
18431c4d3526SPeter Ujfalusi
18441c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc402>, <&main_udmap 0x4402>;
18451c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
18461c4d3526SPeter Ujfalusi
18471c4d3526SPeter Ujfalusi		clocks = <&k3_clks 176 1>;
18481c4d3526SPeter Ujfalusi		clock-names = "fck";
18491c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 176 TI_SCI_PD_EXCLUSIVE>;
1850256596adSAndrew Davis		status = "disabled";
18511c4d3526SPeter Ujfalusi	};
18521c4d3526SPeter Ujfalusi
18531c4d3526SPeter Ujfalusi	mcasp3: mcasp@2b30000 {
18541c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
18551c4d3526SPeter Ujfalusi		reg = <0x0 0x02b30000 0x0 0x2000>,
18561c4d3526SPeter Ujfalusi			<0x0 0x02b38000 0x0 0x1000>;
18571c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
18581c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 550 IRQ_TYPE_LEVEL_HIGH>,
18591c4d3526SPeter Ujfalusi				<GIC_SPI 551 IRQ_TYPE_LEVEL_HIGH>;
18601c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
18611c4d3526SPeter Ujfalusi
18621c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc500>, <&main_udmap 0x4500>;
18631c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
18641c4d3526SPeter Ujfalusi
18651c4d3526SPeter Ujfalusi		clocks = <&k3_clks 177 1>;
18661c4d3526SPeter Ujfalusi		clock-names = "fck";
18671c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 177 TI_SCI_PD_EXCLUSIVE>;
1868256596adSAndrew Davis		status = "disabled";
18691c4d3526SPeter Ujfalusi	};
18701c4d3526SPeter Ujfalusi
18711c4d3526SPeter Ujfalusi	mcasp4: mcasp@2b40000 {
18721c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
18731c4d3526SPeter Ujfalusi		reg = <0x0 0x02b40000 0x0 0x2000>,
18741c4d3526SPeter Ujfalusi			<0x0 0x02b48000 0x0 0x1000>;
18751c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
18761c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 552 IRQ_TYPE_LEVEL_HIGH>,
18771c4d3526SPeter Ujfalusi				<GIC_SPI 553 IRQ_TYPE_LEVEL_HIGH>;
18781c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
18791c4d3526SPeter Ujfalusi
18801c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc501>, <&main_udmap 0x4501>;
18811c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
18821c4d3526SPeter Ujfalusi
18831c4d3526SPeter Ujfalusi		clocks = <&k3_clks 178 1>;
18841c4d3526SPeter Ujfalusi		clock-names = "fck";
18851c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 178 TI_SCI_PD_EXCLUSIVE>;
1886256596adSAndrew Davis		status = "disabled";
18871c4d3526SPeter Ujfalusi	};
18881c4d3526SPeter Ujfalusi
18891c4d3526SPeter Ujfalusi	mcasp5: mcasp@2b50000 {
18901c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
18911c4d3526SPeter Ujfalusi		reg = <0x0 0x02b50000 0x0 0x2000>,
18921c4d3526SPeter Ujfalusi			<0x0 0x02b58000 0x0 0x1000>;
18931c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
18941c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 554 IRQ_TYPE_LEVEL_HIGH>,
18951c4d3526SPeter Ujfalusi				<GIC_SPI 555 IRQ_TYPE_LEVEL_HIGH>;
18961c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
18971c4d3526SPeter Ujfalusi
18981c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc502>, <&main_udmap 0x4502>;
18991c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
19001c4d3526SPeter Ujfalusi
19011c4d3526SPeter Ujfalusi		clocks = <&k3_clks 179 1>;
19021c4d3526SPeter Ujfalusi		clock-names = "fck";
19031c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 179 TI_SCI_PD_EXCLUSIVE>;
1904256596adSAndrew Davis		status = "disabled";
19051c4d3526SPeter Ujfalusi	};
19061c4d3526SPeter Ujfalusi
19071c4d3526SPeter Ujfalusi	mcasp6: mcasp@2b60000 {
19081c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
19091c4d3526SPeter Ujfalusi		reg = <0x0 0x02b60000 0x0 0x2000>,
19101c4d3526SPeter Ujfalusi			<0x0 0x02b68000 0x0 0x1000>;
19111c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
19121c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 556 IRQ_TYPE_LEVEL_HIGH>,
19131c4d3526SPeter Ujfalusi				<GIC_SPI 557 IRQ_TYPE_LEVEL_HIGH>;
19141c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
19151c4d3526SPeter Ujfalusi
19161c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc503>, <&main_udmap 0x4503>;
19171c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
19181c4d3526SPeter Ujfalusi
19191c4d3526SPeter Ujfalusi		clocks = <&k3_clks 180 1>;
19201c4d3526SPeter Ujfalusi		clock-names = "fck";
19211c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 180 TI_SCI_PD_EXCLUSIVE>;
1922256596adSAndrew Davis		status = "disabled";
19231c4d3526SPeter Ujfalusi	};
19241c4d3526SPeter Ujfalusi
19251c4d3526SPeter Ujfalusi	mcasp7: mcasp@2b70000 {
19261c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
19271c4d3526SPeter Ujfalusi		reg = <0x0 0x02b70000 0x0 0x2000>,
19281c4d3526SPeter Ujfalusi			<0x0 0x02b78000 0x0 0x1000>;
19291c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
19301c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 558 IRQ_TYPE_LEVEL_HIGH>,
19311c4d3526SPeter Ujfalusi				<GIC_SPI 559 IRQ_TYPE_LEVEL_HIGH>;
19321c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
19331c4d3526SPeter Ujfalusi
19341c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc504>, <&main_udmap 0x4504>;
19351c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
19361c4d3526SPeter Ujfalusi
19371c4d3526SPeter Ujfalusi		clocks = <&k3_clks 181 1>;
19381c4d3526SPeter Ujfalusi		clock-names = "fck";
19391c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 181 TI_SCI_PD_EXCLUSIVE>;
1940256596adSAndrew Davis		status = "disabled";
19411c4d3526SPeter Ujfalusi	};
19421c4d3526SPeter Ujfalusi
19431c4d3526SPeter Ujfalusi	mcasp8: mcasp@2b80000 {
19441c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
19451c4d3526SPeter Ujfalusi		reg = <0x0 0x02b80000 0x0 0x2000>,
19461c4d3526SPeter Ujfalusi			<0x0 0x02b88000 0x0 0x1000>;
19471c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
19481c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 560 IRQ_TYPE_LEVEL_HIGH>,
19491c4d3526SPeter Ujfalusi				<GIC_SPI 561 IRQ_TYPE_LEVEL_HIGH>;
19501c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
19511c4d3526SPeter Ujfalusi
19521c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc505>, <&main_udmap 0x4505>;
19531c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
19541c4d3526SPeter Ujfalusi
19551c4d3526SPeter Ujfalusi		clocks = <&k3_clks 182 1>;
19561c4d3526SPeter Ujfalusi		clock-names = "fck";
19571c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 182 TI_SCI_PD_EXCLUSIVE>;
1958256596adSAndrew Davis		status = "disabled";
19591c4d3526SPeter Ujfalusi	};
19601c4d3526SPeter Ujfalusi
19611c4d3526SPeter Ujfalusi	mcasp9: mcasp@2b90000 {
19621c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
19631c4d3526SPeter Ujfalusi		reg = <0x0 0x02b90000 0x0 0x2000>,
19641c4d3526SPeter Ujfalusi			<0x0 0x02b98000 0x0 0x1000>;
19651c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
19661c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 562 IRQ_TYPE_LEVEL_HIGH>,
19671c4d3526SPeter Ujfalusi				<GIC_SPI 563 IRQ_TYPE_LEVEL_HIGH>;
19681c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
19691c4d3526SPeter Ujfalusi
19701c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc506>, <&main_udmap 0x4506>;
19711c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
19721c4d3526SPeter Ujfalusi
19731c4d3526SPeter Ujfalusi		clocks = <&k3_clks 183 1>;
19741c4d3526SPeter Ujfalusi		clock-names = "fck";
19751c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 183 TI_SCI_PD_EXCLUSIVE>;
1976256596adSAndrew Davis		status = "disabled";
19771c4d3526SPeter Ujfalusi	};
19781c4d3526SPeter Ujfalusi
19791c4d3526SPeter Ujfalusi	mcasp10: mcasp@2ba0000 {
19801c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
19811c4d3526SPeter Ujfalusi		reg = <0x0 0x02ba0000 0x0 0x2000>,
19821c4d3526SPeter Ujfalusi			<0x0 0x02ba8000 0x0 0x1000>;
19831c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
19841c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 564 IRQ_TYPE_LEVEL_HIGH>,
19851c4d3526SPeter Ujfalusi				<GIC_SPI 565 IRQ_TYPE_LEVEL_HIGH>;
19861c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
19871c4d3526SPeter Ujfalusi
19881c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc507>, <&main_udmap 0x4507>;
19891c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
19901c4d3526SPeter Ujfalusi
19911c4d3526SPeter Ujfalusi		clocks = <&k3_clks 184 1>;
19921c4d3526SPeter Ujfalusi		clock-names = "fck";
19931c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 184 TI_SCI_PD_EXCLUSIVE>;
1994256596adSAndrew Davis		status = "disabled";
19951c4d3526SPeter Ujfalusi	};
19961c4d3526SPeter Ujfalusi
19971c4d3526SPeter Ujfalusi	mcasp11: mcasp@2bb0000 {
19981c4d3526SPeter Ujfalusi		compatible = "ti,am33xx-mcasp-audio";
19991c4d3526SPeter Ujfalusi		reg = <0x0 0x02bb0000 0x0 0x2000>,
20001c4d3526SPeter Ujfalusi			<0x0 0x02bb8000 0x0 0x1000>;
20011c4d3526SPeter Ujfalusi		reg-names = "mpu","dat";
20021c4d3526SPeter Ujfalusi		interrupts = <GIC_SPI 566 IRQ_TYPE_LEVEL_HIGH>,
20031c4d3526SPeter Ujfalusi				<GIC_SPI 567 IRQ_TYPE_LEVEL_HIGH>;
20041c4d3526SPeter Ujfalusi		interrupt-names = "tx", "rx";
20051c4d3526SPeter Ujfalusi
20061c4d3526SPeter Ujfalusi		dmas = <&main_udmap 0xc508>, <&main_udmap 0x4508>;
20071c4d3526SPeter Ujfalusi		dma-names = "tx", "rx";
20081c4d3526SPeter Ujfalusi
20091c4d3526SPeter Ujfalusi		clocks = <&k3_clks 185 1>;
20101c4d3526SPeter Ujfalusi		clock-names = "fck";
20111c4d3526SPeter Ujfalusi		power-domains = <&k3_pds 185 TI_SCI_PD_EXCLUSIVE>;
2012256596adSAndrew Davis		status = "disabled";
20131c4d3526SPeter Ujfalusi	};
2014cae80943STero Kristo
2015cae80943STero Kristo	watchdog0: watchdog@2200000 {
2016cae80943STero Kristo		compatible = "ti,j7-rti-wdt";
2017cae80943STero Kristo		reg = <0x0 0x2200000 0x0 0x100>;
2018cae80943STero Kristo		clocks = <&k3_clks 252 1>;
2019cae80943STero Kristo		power-domains = <&k3_pds 252 TI_SCI_PD_EXCLUSIVE>;
2020cae80943STero Kristo		assigned-clocks = <&k3_clks 252 1>;
2021cae80943STero Kristo		assigned-clock-parents = <&k3_clks 252 5>;
2022cae80943STero Kristo	};
2023cae80943STero Kristo
2024cae80943STero Kristo	watchdog1: watchdog@2210000 {
2025cae80943STero Kristo		compatible = "ti,j7-rti-wdt";
2026cae80943STero Kristo		reg = <0x0 0x2210000 0x0 0x100>;
2027cae80943STero Kristo		clocks = <&k3_clks 253 1>;
2028cae80943STero Kristo		power-domains = <&k3_pds 253 TI_SCI_PD_EXCLUSIVE>;
2029cae80943STero Kristo		assigned-clocks = <&k3_clks 253 1>;
2030cae80943STero Kristo		assigned-clock-parents = <&k3_clks 253 5>;
2031cae80943STero Kristo	};
2032eb9a2a63SSuman Anna
2033df445ff9SSuman Anna	main_r5fss0: r5fss@5c00000 {
2034df445ff9SSuman Anna		compatible = "ti,j721e-r5fss";
2035df445ff9SSuman Anna		ti,cluster-mode = <1>;
2036df445ff9SSuman Anna		#address-cells = <1>;
2037df445ff9SSuman Anna		#size-cells = <1>;
2038df445ff9SSuman Anna		ranges = <0x5c00000 0x00 0x5c00000 0x20000>,
2039df445ff9SSuman Anna			 <0x5d00000 0x00 0x5d00000 0x20000>;
2040df445ff9SSuman Anna		power-domains = <&k3_pds 243 TI_SCI_PD_EXCLUSIVE>;
2041df445ff9SSuman Anna
2042df445ff9SSuman Anna		main_r5fss0_core0: r5f@5c00000 {
2043df445ff9SSuman Anna			compatible = "ti,j721e-r5f";
2044df445ff9SSuman Anna			reg = <0x5c00000 0x00008000>,
2045df445ff9SSuman Anna			      <0x5c10000 0x00008000>;
2046df445ff9SSuman Anna			reg-names = "atcm", "btcm";
2047df445ff9SSuman Anna			ti,sci = <&dmsc>;
2048df445ff9SSuman Anna			ti,sci-dev-id = <245>;
2049df445ff9SSuman Anna			ti,sci-proc-ids = <0x06 0xff>;
2050df445ff9SSuman Anna			resets = <&k3_reset 245 1>;
2051df445ff9SSuman Anna			firmware-name = "j7-main-r5f0_0-fw";
2052df445ff9SSuman Anna			ti,atcm-enable = <1>;
2053df445ff9SSuman Anna			ti,btcm-enable = <1>;
2054df445ff9SSuman Anna			ti,loczrama = <1>;
2055df445ff9SSuman Anna		};
2056df445ff9SSuman Anna
2057df445ff9SSuman Anna		main_r5fss0_core1: r5f@5d00000 {
2058df445ff9SSuman Anna			compatible = "ti,j721e-r5f";
2059df445ff9SSuman Anna			reg = <0x5d00000 0x00008000>,
2060df445ff9SSuman Anna			      <0x5d10000 0x00008000>;
2061df445ff9SSuman Anna			reg-names = "atcm", "btcm";
2062df445ff9SSuman Anna			ti,sci = <&dmsc>;
2063df445ff9SSuman Anna			ti,sci-dev-id = <246>;
2064df445ff9SSuman Anna			ti,sci-proc-ids = <0x07 0xff>;
2065df445ff9SSuman Anna			resets = <&k3_reset 246 1>;
2066df445ff9SSuman Anna			firmware-name = "j7-main-r5f0_1-fw";
2067df445ff9SSuman Anna			ti,atcm-enable = <1>;
2068df445ff9SSuman Anna			ti,btcm-enable = <1>;
2069df445ff9SSuman Anna			ti,loczrama = <1>;
2070df445ff9SSuman Anna		};
2071df445ff9SSuman Anna	};
2072df445ff9SSuman Anna
2073df445ff9SSuman Anna	main_r5fss1: r5fss@5e00000 {
2074df445ff9SSuman Anna		compatible = "ti,j721e-r5fss";
2075df445ff9SSuman Anna		ti,cluster-mode = <1>;
2076df445ff9SSuman Anna		#address-cells = <1>;
2077df445ff9SSuman Anna		#size-cells = <1>;
2078df445ff9SSuman Anna		ranges = <0x5e00000 0x00 0x5e00000 0x20000>,
2079df445ff9SSuman Anna			 <0x5f00000 0x00 0x5f00000 0x20000>;
2080df445ff9SSuman Anna		power-domains = <&k3_pds 244 TI_SCI_PD_EXCLUSIVE>;
2081df445ff9SSuman Anna
2082df445ff9SSuman Anna		main_r5fss1_core0: r5f@5e00000 {
2083df445ff9SSuman Anna			compatible = "ti,j721e-r5f";
2084df445ff9SSuman Anna			reg = <0x5e00000 0x00008000>,
2085df445ff9SSuman Anna			      <0x5e10000 0x00008000>;
2086df445ff9SSuman Anna			reg-names = "atcm", "btcm";
2087df445ff9SSuman Anna			ti,sci = <&dmsc>;
2088df445ff9SSuman Anna			ti,sci-dev-id = <247>;
2089df445ff9SSuman Anna			ti,sci-proc-ids = <0x08 0xff>;
2090df445ff9SSuman Anna			resets = <&k3_reset 247 1>;
2091df445ff9SSuman Anna			firmware-name = "j7-main-r5f1_0-fw";
2092df445ff9SSuman Anna			ti,atcm-enable = <1>;
2093df445ff9SSuman Anna			ti,btcm-enable = <1>;
2094df445ff9SSuman Anna			ti,loczrama = <1>;
2095df445ff9SSuman Anna		};
2096df445ff9SSuman Anna
2097df445ff9SSuman Anna		main_r5fss1_core1: r5f@5f00000 {
2098df445ff9SSuman Anna			compatible = "ti,j721e-r5f";
2099df445ff9SSuman Anna			reg = <0x5f00000 0x00008000>,
2100df445ff9SSuman Anna			      <0x5f10000 0x00008000>;
2101df445ff9SSuman Anna			reg-names = "atcm", "btcm";
2102df445ff9SSuman Anna			ti,sci = <&dmsc>;
2103df445ff9SSuman Anna			ti,sci-dev-id = <248>;
2104df445ff9SSuman Anna			ti,sci-proc-ids = <0x09 0xff>;
2105df445ff9SSuman Anna			resets = <&k3_reset 248 1>;
2106df445ff9SSuman Anna			firmware-name = "j7-main-r5f1_1-fw";
2107df445ff9SSuman Anna			ti,atcm-enable = <1>;
2108df445ff9SSuman Anna			ti,btcm-enable = <1>;
2109df445ff9SSuman Anna			ti,loczrama = <1>;
2110df445ff9SSuman Anna		};
2111df445ff9SSuman Anna	};
2112df445ff9SSuman Anna
2113eb9a2a63SSuman Anna	c66_0: dsp@4d80800000 {
2114eb9a2a63SSuman Anna		compatible = "ti,j721e-c66-dsp";
2115eb9a2a63SSuman Anna		reg = <0x4d 0x80800000 0x00 0x00048000>,
2116eb9a2a63SSuman Anna		      <0x4d 0x80e00000 0x00 0x00008000>,
2117eb9a2a63SSuman Anna		      <0x4d 0x80f00000 0x00 0x00008000>;
2118eb9a2a63SSuman Anna		reg-names = "l2sram", "l1pram", "l1dram";
2119eb9a2a63SSuman Anna		ti,sci = <&dmsc>;
2120eb9a2a63SSuman Anna		ti,sci-dev-id = <142>;
2121eb9a2a63SSuman Anna		ti,sci-proc-ids = <0x03 0xff>;
2122eb9a2a63SSuman Anna		resets = <&k3_reset 142 1>;
2123eb9a2a63SSuman Anna		firmware-name = "j7-c66_0-fw";
2124*00ae4c39SAndrew Davis		status = "disabled";
2125eb9a2a63SSuman Anna	};
2126eb9a2a63SSuman Anna
2127eb9a2a63SSuman Anna	c66_1: dsp@4d81800000 {
2128eb9a2a63SSuman Anna		compatible = "ti,j721e-c66-dsp";
2129eb9a2a63SSuman Anna		reg = <0x4d 0x81800000 0x00 0x00048000>,
2130eb9a2a63SSuman Anna		      <0x4d 0x81e00000 0x00 0x00008000>,
2131eb9a2a63SSuman Anna		      <0x4d 0x81f00000 0x00 0x00008000>;
2132eb9a2a63SSuman Anna		reg-names = "l2sram", "l1pram", "l1dram";
2133eb9a2a63SSuman Anna		ti,sci = <&dmsc>;
2134eb9a2a63SSuman Anna		ti,sci-dev-id = <143>;
2135eb9a2a63SSuman Anna		ti,sci-proc-ids = <0x04 0xff>;
2136eb9a2a63SSuman Anna		resets = <&k3_reset 143 1>;
2137eb9a2a63SSuman Anna		firmware-name = "j7-c66_1-fw";
2138*00ae4c39SAndrew Davis		status = "disabled";
2139eb9a2a63SSuman Anna	};
2140804a4cc7SSuman Anna
2141804a4cc7SSuman Anna	c71_0: dsp@64800000 {
2142804a4cc7SSuman Anna		compatible = "ti,j721e-c71-dsp";
2143804a4cc7SSuman Anna		reg = <0x00 0x64800000 0x00 0x00080000>,
2144804a4cc7SSuman Anna		      <0x00 0x64e00000 0x00 0x0000c000>;
2145804a4cc7SSuman Anna		reg-names = "l2sram", "l1dram";
2146804a4cc7SSuman Anna		ti,sci = <&dmsc>;
2147804a4cc7SSuman Anna		ti,sci-dev-id = <15>;
2148804a4cc7SSuman Anna		ti,sci-proc-ids = <0x30 0xff>;
2149804a4cc7SSuman Anna		resets = <&k3_reset 15 1>;
2150804a4cc7SSuman Anna		firmware-name = "j7-c71_0-fw";
215135dba715SAndrew Davis		status = "disabled";
2152804a4cc7SSuman Anna	};
21534c842af3SSuman Anna
21544c842af3SSuman Anna	icssg0: icssg@b000000 {
21554c842af3SSuman Anna		compatible = "ti,j721e-icssg";
21564c842af3SSuman Anna		reg = <0x00 0xb000000 0x00 0x80000>;
21574c842af3SSuman Anna		power-domains = <&k3_pds 119 TI_SCI_PD_EXCLUSIVE>;
21584c842af3SSuman Anna		#address-cells = <1>;
21594c842af3SSuman Anna		#size-cells = <1>;
21604c842af3SSuman Anna		ranges = <0x0 0x00 0x0b000000 0x100000>;
21614c842af3SSuman Anna
21624c842af3SSuman Anna		icssg0_mem: memories@0 {
21634c842af3SSuman Anna			reg = <0x0 0x2000>,
21644c842af3SSuman Anna			      <0x2000 0x2000>,
21654c842af3SSuman Anna			      <0x10000 0x10000>;
21664c842af3SSuman Anna			reg-names = "dram0", "dram1",
21674c842af3SSuman Anna				    "shrdram2";
21684c842af3SSuman Anna		};
21694c842af3SSuman Anna
21704c842af3SSuman Anna		icssg0_cfg: cfg@26000 {
21714c842af3SSuman Anna			compatible = "ti,pruss-cfg", "syscon";
21724c842af3SSuman Anna			reg = <0x26000 0x200>;
21734c842af3SSuman Anna			#address-cells = <1>;
21744c842af3SSuman Anna			#size-cells = <1>;
21754c842af3SSuman Anna			ranges = <0x0 0x26000 0x2000>;
21764c842af3SSuman Anna
21774c842af3SSuman Anna			clocks {
21784c842af3SSuman Anna				#address-cells = <1>;
21794c842af3SSuman Anna				#size-cells = <0>;
21804c842af3SSuman Anna
21814c842af3SSuman Anna				icssg0_coreclk_mux: coreclk-mux@3c {
21824c842af3SSuman Anna					reg = <0x3c>;
21834c842af3SSuman Anna					#clock-cells = <0>;
21844c842af3SSuman Anna					clocks = <&k3_clks 119 24>, /* icssg0_core_clk */
21854c842af3SSuman Anna						 <&k3_clks 119 1>;  /* icssg0_iclk */
21864c842af3SSuman Anna					assigned-clocks = <&icssg0_coreclk_mux>;
21874c842af3SSuman Anna					assigned-clock-parents = <&k3_clks 119 1>;
21884c842af3SSuman Anna				};
21894c842af3SSuman Anna
21904c842af3SSuman Anna				icssg0_iepclk_mux: iepclk-mux@30 {
21914c842af3SSuman Anna					reg = <0x30>;
21924c842af3SSuman Anna					#clock-cells = <0>;
21934c842af3SSuman Anna					clocks = <&k3_clks 119 3>,	/* icssg0_iep_clk */
21944c842af3SSuman Anna						 <&icssg0_coreclk_mux>;	/* core_clk */
21954c842af3SSuman Anna					assigned-clocks = <&icssg0_iepclk_mux>;
21964c842af3SSuman Anna					assigned-clock-parents = <&icssg0_coreclk_mux>;
21974c842af3SSuman Anna				};
21984c842af3SSuman Anna			};
21994c842af3SSuman Anna		};
22004c842af3SSuman Anna
22014c842af3SSuman Anna		icssg0_mii_rt: mii-rt@32000 {
22024c842af3SSuman Anna			compatible = "ti,pruss-mii", "syscon";
22034c842af3SSuman Anna			reg = <0x32000 0x100>;
22044c842af3SSuman Anna		};
22054c842af3SSuman Anna
22064c842af3SSuman Anna		icssg0_mii_g_rt: mii-g-rt@33000 {
22074c842af3SSuman Anna			compatible = "ti,pruss-mii-g", "syscon";
22084c842af3SSuman Anna			reg = <0x33000 0x1000>;
22094c842af3SSuman Anna		};
22104c842af3SSuman Anna
22114c842af3SSuman Anna		icssg0_intc: interrupt-controller@20000 {
22124c842af3SSuman Anna			compatible = "ti,icssg-intc";
22134c842af3SSuman Anna			reg = <0x20000 0x2000>;
22144c842af3SSuman Anna			interrupt-controller;
22154c842af3SSuman Anna			#interrupt-cells = <3>;
22164c842af3SSuman Anna			interrupts = <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
22174c842af3SSuman Anna				     <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
22184c842af3SSuman Anna				     <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
22194c842af3SSuman Anna				     <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>,
22204c842af3SSuman Anna				     <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>,
22214c842af3SSuman Anna				     <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
22224c842af3SSuman Anna				     <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
22234c842af3SSuman Anna				     <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>;
22244c842af3SSuman Anna			interrupt-names = "host_intr0", "host_intr1",
22254c842af3SSuman Anna					  "host_intr2", "host_intr3",
22264c842af3SSuman Anna					  "host_intr4", "host_intr5",
22274c842af3SSuman Anna					  "host_intr6", "host_intr7";
22284c842af3SSuman Anna		};
22294c842af3SSuman Anna
22304c842af3SSuman Anna		pru0_0: pru@34000 {
22314c842af3SSuman Anna			compatible = "ti,j721e-pru";
22324c842af3SSuman Anna			reg = <0x34000 0x3000>,
22334c842af3SSuman Anna			      <0x22000 0x100>,
22344c842af3SSuman Anna			      <0x22400 0x100>;
22354c842af3SSuman Anna			reg-names = "iram", "control", "debug";
22364c842af3SSuman Anna			firmware-name = "j7-pru0_0-fw";
22374c842af3SSuman Anna		};
22384c842af3SSuman Anna
22394c842af3SSuman Anna		rtu0_0: rtu@4000 {
22404c842af3SSuman Anna			compatible = "ti,j721e-rtu";
22414c842af3SSuman Anna			reg = <0x4000 0x2000>,
22424c842af3SSuman Anna			      <0x23000 0x100>,
22434c842af3SSuman Anna			      <0x23400 0x100>;
22444c842af3SSuman Anna			reg-names = "iram", "control", "debug";
22454c842af3SSuman Anna			firmware-name = "j7-rtu0_0-fw";
22464c842af3SSuman Anna		};
22474c842af3SSuman Anna
22484c842af3SSuman Anna		tx_pru0_0: txpru@a000 {
22494c842af3SSuman Anna			compatible = "ti,j721e-tx-pru";
22504c842af3SSuman Anna			reg = <0xa000 0x1800>,
22514c842af3SSuman Anna			      <0x25000 0x100>,
22524c842af3SSuman Anna			      <0x25400 0x100>;
22534c842af3SSuman Anna			reg-names = "iram", "control", "debug";
22544c842af3SSuman Anna			firmware-name = "j7-txpru0_0-fw";
22554c842af3SSuman Anna		};
22564c842af3SSuman Anna
22574c842af3SSuman Anna		pru0_1: pru@38000 {
22584c842af3SSuman Anna			compatible = "ti,j721e-pru";
22594c842af3SSuman Anna			reg = <0x38000 0x3000>,
22604c842af3SSuman Anna			      <0x24000 0x100>,
22614c842af3SSuman Anna			      <0x24400 0x100>;
22624c842af3SSuman Anna			reg-names = "iram", "control", "debug";
22634c842af3SSuman Anna			firmware-name = "j7-pru0_1-fw";
22644c842af3SSuman Anna		};
22654c842af3SSuman Anna
22664c842af3SSuman Anna		rtu0_1: rtu@6000 {
22674c842af3SSuman Anna			compatible = "ti,j721e-rtu";
22684c842af3SSuman Anna			reg = <0x6000 0x2000>,
22694c842af3SSuman Anna			      <0x23800 0x100>,
22704c842af3SSuman Anna			      <0x23c00 0x100>;
22714c842af3SSuman Anna			reg-names = "iram", "control", "debug";
22724c842af3SSuman Anna			firmware-name = "j7-rtu0_1-fw";
22734c842af3SSuman Anna		};
22744c842af3SSuman Anna
22754c842af3SSuman Anna		tx_pru0_1: txpru@c000 {
22764c842af3SSuman Anna			compatible = "ti,j721e-tx-pru";
22774c842af3SSuman Anna			reg = <0xc000 0x1800>,
22784c842af3SSuman Anna			      <0x25800 0x100>,
22794c842af3SSuman Anna			      <0x25c00 0x100>;
22804c842af3SSuman Anna			reg-names = "iram", "control", "debug";
22814c842af3SSuman Anna			firmware-name = "j7-txpru0_1-fw";
22824c842af3SSuman Anna		};
22837ce11d47SSuman Anna
22847ce11d47SSuman Anna		icssg0_mdio: mdio@32400 {
22857ce11d47SSuman Anna			compatible = "ti,davinci_mdio";
22867ce11d47SSuman Anna			reg = <0x32400 0x100>;
22877ce11d47SSuman Anna			clocks = <&k3_clks 119 1>;
22887ce11d47SSuman Anna			clock-names = "fck";
22897ce11d47SSuman Anna			#address-cells = <1>;
22907ce11d47SSuman Anna			#size-cells = <0>;
22917ce11d47SSuman Anna			bus_freq = <1000000>;
2292b0efb45dSAndrew Davis			status = "disabled";
22937ce11d47SSuman Anna		};
22944c842af3SSuman Anna	};
22954c842af3SSuman Anna
22964c842af3SSuman Anna	icssg1: icssg@b100000 {
22974c842af3SSuman Anna		compatible = "ti,j721e-icssg";
22984c842af3SSuman Anna		reg = <0x00 0xb100000 0x00 0x80000>;
22994c842af3SSuman Anna		power-domains = <&k3_pds 120 TI_SCI_PD_EXCLUSIVE>;
23004c842af3SSuman Anna		#address-cells = <1>;
23014c842af3SSuman Anna		#size-cells = <1>;
23024c842af3SSuman Anna		ranges = <0x0 0x00 0x0b100000 0x100000>;
23034c842af3SSuman Anna
23044c842af3SSuman Anna		icssg1_mem: memories@b100000 {
23054c842af3SSuman Anna			reg = <0x0 0x2000>,
23064c842af3SSuman Anna			      <0x2000 0x2000>,
23074c842af3SSuman Anna			      <0x10000 0x10000>;
23084c842af3SSuman Anna			reg-names = "dram0", "dram1",
23094c842af3SSuman Anna				    "shrdram2";
23104c842af3SSuman Anna		};
23114c842af3SSuman Anna
23124c842af3SSuman Anna		icssg1_cfg: cfg@26000 {
23134c842af3SSuman Anna			compatible = "ti,pruss-cfg", "syscon";
23144c842af3SSuman Anna			reg = <0x26000 0x200>;
23154c842af3SSuman Anna			#address-cells = <1>;
23164c842af3SSuman Anna			#size-cells = <1>;
23174c842af3SSuman Anna			ranges = <0x0 0x26000 0x2000>;
23184c842af3SSuman Anna
23194c842af3SSuman Anna			clocks {
23204c842af3SSuman Anna				#address-cells = <1>;
23214c842af3SSuman Anna				#size-cells = <0>;
23224c842af3SSuman Anna
23234c842af3SSuman Anna				icssg1_coreclk_mux: coreclk-mux@3c {
23244c842af3SSuman Anna					reg = <0x3c>;
23254c842af3SSuman Anna					#clock-cells = <0>;
23264c842af3SSuman Anna					clocks = <&k3_clks 120 54>, /* icssg1_core_clk */
23274c842af3SSuman Anna						 <&k3_clks 120 4>;  /* icssg1_iclk */
23284c842af3SSuman Anna					assigned-clocks = <&icssg1_coreclk_mux>;
23294c842af3SSuman Anna					assigned-clock-parents = <&k3_clks 120 4>;
23304c842af3SSuman Anna				};
23314c842af3SSuman Anna
23324c842af3SSuman Anna				icssg1_iepclk_mux: iepclk-mux@30 {
23334c842af3SSuman Anna					reg = <0x30>;
23344c842af3SSuman Anna					#clock-cells = <0>;
23354c842af3SSuman Anna					clocks = <&k3_clks 120 9>,	/* icssg1_iep_clk */
23364c842af3SSuman Anna						 <&icssg1_coreclk_mux>;	/* core_clk */
23374c842af3SSuman Anna					assigned-clocks = <&icssg1_iepclk_mux>;
23384c842af3SSuman Anna					assigned-clock-parents = <&icssg1_coreclk_mux>;
23394c842af3SSuman Anna				};
23404c842af3SSuman Anna			};
23414c842af3SSuman Anna		};
23424c842af3SSuman Anna
23434c842af3SSuman Anna		icssg1_mii_rt: mii-rt@32000 {
23444c842af3SSuman Anna			compatible = "ti,pruss-mii", "syscon";
23454c842af3SSuman Anna			reg = <0x32000 0x100>;
23464c842af3SSuman Anna		};
23474c842af3SSuman Anna
23484c842af3SSuman Anna		icssg1_mii_g_rt: mii-g-rt@33000 {
23494c842af3SSuman Anna			compatible = "ti,pruss-mii-g", "syscon";
23504c842af3SSuman Anna			reg = <0x33000 0x1000>;
23514c842af3SSuman Anna		};
23524c842af3SSuman Anna
23534c842af3SSuman Anna		icssg1_intc: interrupt-controller@20000 {
23544c842af3SSuman Anna			compatible = "ti,icssg-intc";
23554c842af3SSuman Anna			reg = <0x20000 0x2000>;
23564c842af3SSuman Anna			interrupt-controller;
23574c842af3SSuman Anna			#interrupt-cells = <3>;
23584c842af3SSuman Anna			interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
23594c842af3SSuman Anna				     <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>,
23604c842af3SSuman Anna				     <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>,
23614c842af3SSuman Anna				     <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
23624c842af3SSuman Anna				     <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>,
23634c842af3SSuman Anna				     <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>,
23644c842af3SSuman Anna				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
23654c842af3SSuman Anna				     <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
23664c842af3SSuman Anna			interrupt-names = "host_intr0", "host_intr1",
23674c842af3SSuman Anna					  "host_intr2", "host_intr3",
23684c842af3SSuman Anna					  "host_intr4", "host_intr5",
23694c842af3SSuman Anna					  "host_intr6", "host_intr7";
23704c842af3SSuman Anna		};
23714c842af3SSuman Anna
23724c842af3SSuman Anna		pru1_0: pru@34000 {
23734c842af3SSuman Anna			compatible = "ti,j721e-pru";
23744c842af3SSuman Anna			reg = <0x34000 0x4000>,
23754c842af3SSuman Anna			      <0x22000 0x100>,
23764c842af3SSuman Anna			      <0x22400 0x100>;
23774c842af3SSuman Anna			reg-names = "iram", "control", "debug";
23784c842af3SSuman Anna			firmware-name = "j7-pru1_0-fw";
23794c842af3SSuman Anna		};
23804c842af3SSuman Anna
23814c842af3SSuman Anna		rtu1_0: rtu@4000 {
23824c842af3SSuman Anna			compatible = "ti,j721e-rtu";
23834c842af3SSuman Anna			reg = <0x4000 0x2000>,
23844c842af3SSuman Anna			      <0x23000 0x100>,
23854c842af3SSuman Anna			      <0x23400 0x100>;
23864c842af3SSuman Anna			reg-names = "iram", "control", "debug";
23874c842af3SSuman Anna			firmware-name = "j7-rtu1_0-fw";
23884c842af3SSuman Anna		};
23894c842af3SSuman Anna
23904c842af3SSuman Anna		tx_pru1_0: txpru@a000 {
23914c842af3SSuman Anna			compatible = "ti,j721e-tx-pru";
23924c842af3SSuman Anna			reg = <0xa000 0x1800>,
23934c842af3SSuman Anna			      <0x25000 0x100>,
23944c842af3SSuman Anna			      <0x25400 0x100>;
23954c842af3SSuman Anna			reg-names = "iram", "control", "debug";
23964c842af3SSuman Anna			firmware-name = "j7-txpru1_0-fw";
23974c842af3SSuman Anna		};
23984c842af3SSuman Anna
23994c842af3SSuman Anna		pru1_1: pru@38000 {
24004c842af3SSuman Anna			compatible = "ti,j721e-pru";
24014c842af3SSuman Anna			reg = <0x38000 0x4000>,
24024c842af3SSuman Anna			      <0x24000 0x100>,
24034c842af3SSuman Anna			      <0x24400 0x100>;
24044c842af3SSuman Anna			reg-names = "iram", "control", "debug";
24054c842af3SSuman Anna			firmware-name = "j7-pru1_1-fw";
24064c842af3SSuman Anna		};
24074c842af3SSuman Anna
24084c842af3SSuman Anna		rtu1_1: rtu@6000 {
24094c842af3SSuman Anna			compatible = "ti,j721e-rtu";
24104c842af3SSuman Anna			reg = <0x6000 0x2000>,
24114c842af3SSuman Anna			      <0x23800 0x100>,
24124c842af3SSuman Anna			      <0x23c00 0x100>;
24134c842af3SSuman Anna			reg-names = "iram", "control", "debug";
24144c842af3SSuman Anna			firmware-name = "j7-rtu1_1-fw";
24154c842af3SSuman Anna		};
24164c842af3SSuman Anna
24174c842af3SSuman Anna		tx_pru1_1: txpru@c000 {
24184c842af3SSuman Anna			compatible = "ti,j721e-tx-pru";
24194c842af3SSuman Anna			reg = <0xc000 0x1800>,
24204c842af3SSuman Anna			      <0x25800 0x100>,
24214c842af3SSuman Anna			      <0x25c00 0x100>;
24224c842af3SSuman Anna			reg-names = "iram", "control", "debug";
24234c842af3SSuman Anna			firmware-name = "j7-txpru1_1-fw";
24244c842af3SSuman Anna		};
24257ce11d47SSuman Anna
24267ce11d47SSuman Anna		icssg1_mdio: mdio@32400 {
24277ce11d47SSuman Anna			compatible = "ti,davinci_mdio";
24287ce11d47SSuman Anna			reg = <0x32400 0x100>;
24297ce11d47SSuman Anna			clocks = <&k3_clks 120 4>;
24307ce11d47SSuman Anna			clock-names = "fck";
24317ce11d47SSuman Anna			#address-cells = <1>;
24327ce11d47SSuman Anna			#size-cells = <0>;
24337ce11d47SSuman Anna			bus_freq = <1000000>;
2434b0efb45dSAndrew Davis			status = "disabled";
24357ce11d47SSuman Anna		};
24364c842af3SSuman Anna	};
24374688a4fcSFaiz Abbas
24384688a4fcSFaiz Abbas	main_mcan0: can@2701000 {
24394688a4fcSFaiz Abbas		compatible = "bosch,m_can";
24404688a4fcSFaiz Abbas		reg = <0x00 0x02701000 0x00 0x200>,
24414688a4fcSFaiz Abbas		      <0x00 0x02708000 0x00 0x8000>;
24424688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
24434688a4fcSFaiz Abbas		power-domains = <&k3_pds 156 TI_SCI_PD_EXCLUSIVE>;
24444688a4fcSFaiz Abbas		clocks = <&k3_clks 156 0>, <&k3_clks 156 1>;
24454688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
24464688a4fcSFaiz Abbas		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
24474688a4fcSFaiz Abbas			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
24484688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
24494688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
245039e7758bSAndrew Davis		status = "disabled";
24514688a4fcSFaiz Abbas	};
24524688a4fcSFaiz Abbas
24534688a4fcSFaiz Abbas	main_mcan1: can@2711000 {
24544688a4fcSFaiz Abbas		compatible = "bosch,m_can";
24554688a4fcSFaiz Abbas		reg = <0x00 0x02711000 0x00 0x200>,
24564688a4fcSFaiz Abbas		      <0x00 0x02718000 0x00 0x8000>;
24574688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
24584688a4fcSFaiz Abbas		power-domains = <&k3_pds 158 TI_SCI_PD_EXCLUSIVE>;
24594688a4fcSFaiz Abbas		clocks = <&k3_clks 158 0>, <&k3_clks 158 1>;
24604688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
24614688a4fcSFaiz Abbas		interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
24624688a4fcSFaiz Abbas			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
24634688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
24644688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
246539e7758bSAndrew Davis		status = "disabled";
24664688a4fcSFaiz Abbas	};
24674688a4fcSFaiz Abbas
24684688a4fcSFaiz Abbas	main_mcan2: can@2721000 {
24694688a4fcSFaiz Abbas		compatible = "bosch,m_can";
24704688a4fcSFaiz Abbas		reg = <0x00 0x02721000 0x00 0x200>,
24714688a4fcSFaiz Abbas		      <0x00 0x02728000 0x00 0x8000>;
24724688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
24734688a4fcSFaiz Abbas		power-domains = <&k3_pds 160 TI_SCI_PD_EXCLUSIVE>;
24744688a4fcSFaiz Abbas		clocks = <&k3_clks 160 0>, <&k3_clks 160 1>;
24754688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
24764688a4fcSFaiz Abbas		interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
24774688a4fcSFaiz Abbas			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
24784688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
24794688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
248039e7758bSAndrew Davis		status = "disabled";
24814688a4fcSFaiz Abbas	};
24824688a4fcSFaiz Abbas
24834688a4fcSFaiz Abbas	main_mcan3: can@2731000 {
24844688a4fcSFaiz Abbas		compatible = "bosch,m_can";
24854688a4fcSFaiz Abbas		reg = <0x00 0x02731000 0x00 0x200>,
24864688a4fcSFaiz Abbas		      <0x00 0x02738000 0x00 0x8000>;
24874688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
24884688a4fcSFaiz Abbas		power-domains = <&k3_pds 161 TI_SCI_PD_EXCLUSIVE>;
24894688a4fcSFaiz Abbas		clocks = <&k3_clks 161 0>, <&k3_clks 161 1>;
24904688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
24914688a4fcSFaiz Abbas		interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
24924688a4fcSFaiz Abbas			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
24934688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
24944688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
249539e7758bSAndrew Davis		status = "disabled";
24964688a4fcSFaiz Abbas	};
24974688a4fcSFaiz Abbas
24984688a4fcSFaiz Abbas	main_mcan4: can@2741000 {
24994688a4fcSFaiz Abbas		compatible = "bosch,m_can";
25004688a4fcSFaiz Abbas		reg = <0x00 0x02741000 0x00 0x200>,
25014688a4fcSFaiz Abbas		      <0x00 0x02748000 0x00 0x8000>;
25024688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
25034688a4fcSFaiz Abbas		power-domains = <&k3_pds 162 TI_SCI_PD_EXCLUSIVE>;
25044688a4fcSFaiz Abbas		clocks = <&k3_clks 162 0>, <&k3_clks 162 1>;
25054688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
25064688a4fcSFaiz Abbas		interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
25074688a4fcSFaiz Abbas			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
25084688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
25094688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
251039e7758bSAndrew Davis		status = "disabled";
25114688a4fcSFaiz Abbas	};
25124688a4fcSFaiz Abbas
25134688a4fcSFaiz Abbas	main_mcan5: can@2751000 {
25144688a4fcSFaiz Abbas		compatible = "bosch,m_can";
25154688a4fcSFaiz Abbas		reg = <0x00 0x02751000 0x00 0x200>,
25164688a4fcSFaiz Abbas		      <0x00 0x02758000 0x00 0x8000>;
25174688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
25184688a4fcSFaiz Abbas		power-domains = <&k3_pds 163 TI_SCI_PD_EXCLUSIVE>;
25194688a4fcSFaiz Abbas		clocks = <&k3_clks 163 0>, <&k3_clks 163 1>;
25204688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
25214688a4fcSFaiz Abbas		interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
25224688a4fcSFaiz Abbas			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
25234688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
25244688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
252539e7758bSAndrew Davis		status = "disabled";
25264688a4fcSFaiz Abbas	};
25274688a4fcSFaiz Abbas
25284688a4fcSFaiz Abbas	main_mcan6: can@2761000 {
25294688a4fcSFaiz Abbas		compatible = "bosch,m_can";
25304688a4fcSFaiz Abbas		reg = <0x00 0x02761000 0x00 0x200>,
25314688a4fcSFaiz Abbas		      <0x00 0x02768000 0x00 0x8000>;
25324688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
25334688a4fcSFaiz Abbas		power-domains = <&k3_pds 164 TI_SCI_PD_EXCLUSIVE>;
25344688a4fcSFaiz Abbas		clocks = <&k3_clks 164 0>, <&k3_clks 164 1>;
25354688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
25364688a4fcSFaiz Abbas		interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
25374688a4fcSFaiz Abbas			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
25384688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
25394688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
254039e7758bSAndrew Davis		status = "disabled";
25414688a4fcSFaiz Abbas	};
25424688a4fcSFaiz Abbas
25434688a4fcSFaiz Abbas	main_mcan7: can@2771000 {
25444688a4fcSFaiz Abbas		compatible = "bosch,m_can";
25454688a4fcSFaiz Abbas		reg = <0x00 0x02771000 0x00 0x200>,
25464688a4fcSFaiz Abbas		      <0x00 0x02778000 0x00 0x8000>;
25474688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
25484688a4fcSFaiz Abbas		power-domains = <&k3_pds 165 TI_SCI_PD_EXCLUSIVE>;
25494688a4fcSFaiz Abbas		clocks = <&k3_clks 165 0>, <&k3_clks 165 1>;
25504688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
25514688a4fcSFaiz Abbas		interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
25524688a4fcSFaiz Abbas			     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
25534688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
25544688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
255539e7758bSAndrew Davis		status = "disabled";
25564688a4fcSFaiz Abbas	};
25574688a4fcSFaiz Abbas
25584688a4fcSFaiz Abbas	main_mcan8: can@2781000 {
25594688a4fcSFaiz Abbas		compatible = "bosch,m_can";
25604688a4fcSFaiz Abbas		reg = <0x00 0x02781000 0x00 0x200>,
25614688a4fcSFaiz Abbas		      <0x00 0x02788000 0x00 0x8000>;
25624688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
25634688a4fcSFaiz Abbas		power-domains = <&k3_pds 166 TI_SCI_PD_EXCLUSIVE>;
25644688a4fcSFaiz Abbas		clocks = <&k3_clks 166 0>, <&k3_clks 166 1>;
25654688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
25664688a4fcSFaiz Abbas		interrupts = <GIC_SPI 576 IRQ_TYPE_LEVEL_HIGH>,
25674688a4fcSFaiz Abbas			     <GIC_SPI 577 IRQ_TYPE_LEVEL_HIGH>;
25684688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
25694688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
257039e7758bSAndrew Davis		status = "disabled";
25714688a4fcSFaiz Abbas	};
25724688a4fcSFaiz Abbas
25734688a4fcSFaiz Abbas	main_mcan9: can@2791000 {
25744688a4fcSFaiz Abbas		compatible = "bosch,m_can";
25754688a4fcSFaiz Abbas		reg = <0x00 0x02791000 0x00 0x200>,
25764688a4fcSFaiz Abbas		      <0x00 0x02798000 0x00 0x8000>;
25774688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
25784688a4fcSFaiz Abbas		power-domains = <&k3_pds 167 TI_SCI_PD_EXCLUSIVE>;
25794688a4fcSFaiz Abbas		clocks = <&k3_clks 167 0>, <&k3_clks 167 1>;
25804688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
25814688a4fcSFaiz Abbas		interrupts = <GIC_SPI 579 IRQ_TYPE_LEVEL_HIGH>,
25824688a4fcSFaiz Abbas			     <GIC_SPI 580 IRQ_TYPE_LEVEL_HIGH>;
25834688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
25844688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
258539e7758bSAndrew Davis		status = "disabled";
25864688a4fcSFaiz Abbas	};
25874688a4fcSFaiz Abbas
25884688a4fcSFaiz Abbas	main_mcan10: can@27a1000 {
25894688a4fcSFaiz Abbas		compatible = "bosch,m_can";
25904688a4fcSFaiz Abbas		reg = <0x00 0x027a1000 0x00 0x200>,
25914688a4fcSFaiz Abbas		      <0x00 0x027a8000 0x00 0x8000>;
25924688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
25934688a4fcSFaiz Abbas		power-domains = <&k3_pds 168 TI_SCI_PD_EXCLUSIVE>;
25944688a4fcSFaiz Abbas		clocks = <&k3_clks 168 0>, <&k3_clks 168 1>;
25954688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
25964688a4fcSFaiz Abbas		interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>,
25974688a4fcSFaiz Abbas			     <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>;
25984688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
25994688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
260039e7758bSAndrew Davis		status = "disabled";
26014688a4fcSFaiz Abbas	};
26024688a4fcSFaiz Abbas
26034688a4fcSFaiz Abbas	main_mcan11: can@27b1000 {
26044688a4fcSFaiz Abbas		compatible = "bosch,m_can";
26054688a4fcSFaiz Abbas		reg = <0x00 0x027b1000 0x00 0x200>,
26064688a4fcSFaiz Abbas		      <0x00 0x027b8000 0x00 0x8000>;
26074688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
26084688a4fcSFaiz Abbas		power-domains = <&k3_pds 169 TI_SCI_PD_EXCLUSIVE>;
26094688a4fcSFaiz Abbas		clocks = <&k3_clks 169 0>, <&k3_clks 169 1>;
26104688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
26114688a4fcSFaiz Abbas		interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>,
26124688a4fcSFaiz Abbas			     <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>;
26134688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
26144688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
261539e7758bSAndrew Davis		status = "disabled";
26164688a4fcSFaiz Abbas	};
26174688a4fcSFaiz Abbas
26184688a4fcSFaiz Abbas	main_mcan12: can@27c1000 {
26194688a4fcSFaiz Abbas		compatible = "bosch,m_can";
26204688a4fcSFaiz Abbas		reg = <0x00 0x027c1000 0x00 0x200>,
26214688a4fcSFaiz Abbas		      <0x00 0x027c8000 0x00 0x8000>;
26224688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
26234688a4fcSFaiz Abbas		power-domains = <&k3_pds 170 TI_SCI_PD_EXCLUSIVE>;
26244688a4fcSFaiz Abbas		clocks = <&k3_clks 170 0>, <&k3_clks 170 1>;
26254688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
26264688a4fcSFaiz Abbas		interrupts = <GIC_SPI 588 IRQ_TYPE_LEVEL_HIGH>,
26274688a4fcSFaiz Abbas			     <GIC_SPI 589 IRQ_TYPE_LEVEL_HIGH>;
26284688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
26294688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
263039e7758bSAndrew Davis		status = "disabled";
26314688a4fcSFaiz Abbas	};
26324688a4fcSFaiz Abbas
26334688a4fcSFaiz Abbas	main_mcan13: can@27d1000 {
26344688a4fcSFaiz Abbas		compatible = "bosch,m_can";
26354688a4fcSFaiz Abbas		reg = <0x00 0x027d1000 0x00 0x200>,
26364688a4fcSFaiz Abbas		      <0x00 0x027d8000 0x00 0x8000>;
26374688a4fcSFaiz Abbas		reg-names = "m_can", "message_ram";
26384688a4fcSFaiz Abbas		power-domains = <&k3_pds 171 TI_SCI_PD_EXCLUSIVE>;
26394688a4fcSFaiz Abbas		clocks = <&k3_clks 171 0>, <&k3_clks 171 1>;
26404688a4fcSFaiz Abbas		clock-names = "hclk", "cclk";
26414688a4fcSFaiz Abbas		interrupts = <GIC_SPI 591 IRQ_TYPE_LEVEL_HIGH>,
26424688a4fcSFaiz Abbas			     <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH>;
26434688a4fcSFaiz Abbas		interrupt-names = "int0", "int1";
26444688a4fcSFaiz Abbas		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
264539e7758bSAndrew Davis		status = "disabled";
26464688a4fcSFaiz Abbas	};
264776aa309fSVaishnav Achath
264876aa309fSVaishnav Achath	main_spi0: spi@2100000 {
264976aa309fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
265076aa309fSVaishnav Achath		reg = <0x00 0x02100000 0x00 0x400>;
265176aa309fSVaishnav Achath		interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
265276aa309fSVaishnav Achath		#address-cells = <1>;
265376aa309fSVaishnav Achath		#size-cells = <0>;
265476aa309fSVaishnav Achath		power-domains = <&k3_pds 266 TI_SCI_PD_EXCLUSIVE>;
265576aa309fSVaishnav Achath		clocks = <&k3_clks 266 1>;
265676aa309fSVaishnav Achath		status = "disabled";
265776aa309fSVaishnav Achath	};
265876aa309fSVaishnav Achath
265976aa309fSVaishnav Achath	main_spi1: spi@2110000 {
266076aa309fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
266176aa309fSVaishnav Achath		reg = <0x00 0x02110000 0x00 0x400>;
266276aa309fSVaishnav Achath		interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>;
266376aa309fSVaishnav Achath		#address-cells = <1>;
266476aa309fSVaishnav Achath		#size-cells = <0>;
266576aa309fSVaishnav Achath		power-domains = <&k3_pds 267 TI_SCI_PD_EXCLUSIVE>;
266676aa309fSVaishnav Achath		clocks = <&k3_clks 267 1>;
266776aa309fSVaishnav Achath		status = "disabled";
266876aa309fSVaishnav Achath	};
266976aa309fSVaishnav Achath
267076aa309fSVaishnav Achath	main_spi2: spi@2120000 {
267176aa309fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
267276aa309fSVaishnav Achath		reg = <0x00 0x02120000 0x00 0x400>;
267376aa309fSVaishnav Achath		interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
267476aa309fSVaishnav Achath		#address-cells = <1>;
267576aa309fSVaishnav Achath		#size-cells = <0>;
267676aa309fSVaishnav Achath		power-domains = <&k3_pds 268 TI_SCI_PD_EXCLUSIVE>;
267776aa309fSVaishnav Achath		clocks = <&k3_clks 268 1>;
267876aa309fSVaishnav Achath		status = "disabled";
267976aa309fSVaishnav Achath	};
268076aa309fSVaishnav Achath
268176aa309fSVaishnav Achath	main_spi3: spi@2130000 {
268276aa309fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
268376aa309fSVaishnav Achath		reg = <0x00 0x02130000 0x00 0x400>;
268476aa309fSVaishnav Achath		interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
268576aa309fSVaishnav Achath		#address-cells = <1>;
268676aa309fSVaishnav Achath		#size-cells = <0>;
268776aa309fSVaishnav Achath		power-domains = <&k3_pds 269 TI_SCI_PD_EXCLUSIVE>;
268876aa309fSVaishnav Achath		clocks = <&k3_clks 269 1>;
268976aa309fSVaishnav Achath		status = "disabled";
269076aa309fSVaishnav Achath	};
269176aa309fSVaishnav Achath
269276aa309fSVaishnav Achath	main_spi4: spi@2140000 {
269376aa309fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
269476aa309fSVaishnav Achath		reg = <0x00 0x02140000 0x00 0x400>;
269576aa309fSVaishnav Achath		interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
269676aa309fSVaishnav Achath		#address-cells = <1>;
269776aa309fSVaishnav Achath		#size-cells = <0>;
269876aa309fSVaishnav Achath		power-domains = <&k3_pds 270 TI_SCI_PD_EXCLUSIVE>;
269976aa309fSVaishnav Achath		clocks = <&k3_clks 270 1>;
270076aa309fSVaishnav Achath		status = "disabled";
270176aa309fSVaishnav Achath	};
270276aa309fSVaishnav Achath
270376aa309fSVaishnav Achath	main_spi5: spi@2150000 {
270476aa309fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
270576aa309fSVaishnav Achath		reg = <0x00 0x02150000 0x00 0x400>;
270676aa309fSVaishnav Achath		interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
270776aa309fSVaishnav Achath		#address-cells = <1>;
270876aa309fSVaishnav Achath		#size-cells = <0>;
270976aa309fSVaishnav Achath		power-domains = <&k3_pds 271 TI_SCI_PD_EXCLUSIVE>;
271076aa309fSVaishnav Achath		clocks = <&k3_clks 271 1>;
271176aa309fSVaishnav Achath		status = "disabled";
271276aa309fSVaishnav Achath	};
271376aa309fSVaishnav Achath
271476aa309fSVaishnav Achath	main_spi6: spi@2160000 {
271576aa309fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
271676aa309fSVaishnav Achath		reg = <0x00 0x02160000 0x00 0x400>;
271776aa309fSVaishnav Achath		interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
271876aa309fSVaishnav Achath		#address-cells = <1>;
271976aa309fSVaishnav Achath		#size-cells = <0>;
272076aa309fSVaishnav Achath		power-domains = <&k3_pds 272 TI_SCI_PD_EXCLUSIVE>;
272176aa309fSVaishnav Achath		clocks = <&k3_clks 272 1>;
272276aa309fSVaishnav Achath		status = "disabled";
272376aa309fSVaishnav Achath	};
272476aa309fSVaishnav Achath
272576aa309fSVaishnav Achath	main_spi7: spi@2170000 {
272676aa309fSVaishnav Achath		compatible = "ti,am654-mcspi","ti,omap4-mcspi";
272776aa309fSVaishnav Achath		reg = <0x00 0x02170000 0x00 0x400>;
272876aa309fSVaishnav Achath		interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
272976aa309fSVaishnav Achath		#address-cells = <1>;
273076aa309fSVaishnav Achath		#size-cells = <0>;
273176aa309fSVaishnav Achath		power-domains = <&k3_pds 273 TI_SCI_PD_EXCLUSIVE>;
273276aa309fSVaishnav Achath		clocks = <&k3_clks 273 1>;
273376aa309fSVaishnav Achath		status = "disabled";
273476aa309fSVaishnav Achath	};
273519bfd518SNeha Malcom Francis
273619bfd518SNeha Malcom Francis	main_esm: esm@700000 {
273719bfd518SNeha Malcom Francis		compatible = "ti,j721e-esm";
273819bfd518SNeha Malcom Francis		reg = <0x0 0x700000 0x0 0x1000>;
273919bfd518SNeha Malcom Francis		ti,esm-pins = <344>, <345>;
274019bfd518SNeha Malcom Francis	};
27412d87061eSNishanth Menon};
2742