15425fb15SMikko Perttunen// SPDX-License-Identifier: GPL-2.0
25425fb15SMikko Perttunen#include <dt-bindings/clock/tegra194-clock.h>
35425fb15SMikko Perttunen#include <dt-bindings/gpio/tegra194-gpio.h>
45425fb15SMikko Perttunen#include <dt-bindings/interrupt-controller/arm-gic.h>
55425fb15SMikko Perttunen#include <dt-bindings/mailbox/tegra186-hsp.h>
65425fb15SMikko Perttunen#include <dt-bindings/reset/tegra194-reset.h>
73db6d3baSThierry Reding#include <dt-bindings/power/tegra194-powergate.h>
8686ba009SThierry Reding#include <dt-bindings/thermal/tegra194-bpmp-thermal.h>
95425fb15SMikko Perttunen
105425fb15SMikko Perttunen/ {
115425fb15SMikko Perttunen	compatible = "nvidia,tegra194";
125425fb15SMikko Perttunen	interrupt-parent = <&gic>;
135425fb15SMikko Perttunen	#address-cells = <2>;
145425fb15SMikko Perttunen	#size-cells = <2>;
155425fb15SMikko Perttunen
165425fb15SMikko Perttunen	/* control backbone */
175425fb15SMikko Perttunen	cbb {
185425fb15SMikko Perttunen		compatible = "simple-bus";
195425fb15SMikko Perttunen		#address-cells = <1>;
205425fb15SMikko Perttunen		#size-cells = <1>;
215425fb15SMikko Perttunen		ranges = <0x0 0x0 0x0 0x40000000>;
225425fb15SMikko Perttunen
23f69ce393SMikko Perttunen		gpio: gpio@2200000 {
24f69ce393SMikko Perttunen			compatible = "nvidia,tegra194-gpio";
25f69ce393SMikko Perttunen			reg-names = "security", "gpio";
26f69ce393SMikko Perttunen			reg = <0x2200000 0x10000>,
27f69ce393SMikko Perttunen			      <0x2210000 0x10000>;
28f69ce393SMikko Perttunen			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>,
29f69ce393SMikko Perttunen				     <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
30f69ce393SMikko Perttunen				     <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
31f69ce393SMikko Perttunen				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
32f69ce393SMikko Perttunen				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
33f69ce393SMikko Perttunen				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>;
34f69ce393SMikko Perttunen			#interrupt-cells = <2>;
35f69ce393SMikko Perttunen			interrupt-controller;
36f69ce393SMikko Perttunen			#gpio-cells = <2>;
37f69ce393SMikko Perttunen			gpio-controller;
38f69ce393SMikko Perttunen		};
39f69ce393SMikko Perttunen
40f89b58ceSMikko Perttunen		ethernet@2490000 {
41f89b58ceSMikko Perttunen			compatible = "nvidia,tegra186-eqos",
42f89b58ceSMikko Perttunen				     "snps,dwc-qos-ethernet-4.10";
43f89b58ceSMikko Perttunen			reg = <0x02490000 0x10000>;
44f89b58ceSMikko Perttunen			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
45f89b58ceSMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_AXI_CBB>,
46f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_AXI>,
47f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_RX>,
48f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_TX>,
49f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_PTP_REF>;
50f89b58ceSMikko Perttunen			clock-names = "master_bus", "slave_bus", "rx", "tx", "ptp_ref";
51f89b58ceSMikko Perttunen			resets = <&bpmp TEGRA194_RESET_EQOS>;
52f89b58ceSMikko Perttunen			reset-names = "eqos";
53f89b58ceSMikko Perttunen			status = "disabled";
54f89b58ceSMikko Perttunen
55f89b58ceSMikko Perttunen			snps,write-requests = <1>;
56f89b58ceSMikko Perttunen			snps,read-requests = <3>;
57f89b58ceSMikko Perttunen			snps,burst-map = <0x7>;
58f89b58ceSMikko Perttunen			snps,txpbl = <16>;
59f89b58ceSMikko Perttunen			snps,rxpbl = <8>;
60f89b58ceSMikko Perttunen		};
61f89b58ceSMikko Perttunen
625425fb15SMikko Perttunen		uarta: serial@3100000 {
635425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
645425fb15SMikko Perttunen			reg = <0x03100000 0x40>;
655425fb15SMikko Perttunen			reg-shift = <2>;
665425fb15SMikko Perttunen			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
675425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTA>;
685425fb15SMikko Perttunen			clock-names = "serial";
695425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTA>;
705425fb15SMikko Perttunen			reset-names = "serial";
715425fb15SMikko Perttunen			status = "disabled";
725425fb15SMikko Perttunen		};
735425fb15SMikko Perttunen
745425fb15SMikko Perttunen		uartb: serial@3110000 {
755425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
765425fb15SMikko Perttunen			reg = <0x03110000 0x40>;
775425fb15SMikko Perttunen			reg-shift = <2>;
785425fb15SMikko Perttunen			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
795425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTB>;
805425fb15SMikko Perttunen			clock-names = "serial";
815425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTB>;
825425fb15SMikko Perttunen			reset-names = "serial";
835425fb15SMikko Perttunen			status = "disabled";
845425fb15SMikko Perttunen		};
855425fb15SMikko Perttunen
865425fb15SMikko Perttunen		uartd: serial@3130000 {
875425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
885425fb15SMikko Perttunen			reg = <0x03130000 0x40>;
895425fb15SMikko Perttunen			reg-shift = <2>;
905425fb15SMikko Perttunen			interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
915425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTD>;
925425fb15SMikko Perttunen			clock-names = "serial";
935425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTD>;
945425fb15SMikko Perttunen			reset-names = "serial";
955425fb15SMikko Perttunen			status = "disabled";
965425fb15SMikko Perttunen		};
975425fb15SMikko Perttunen
985425fb15SMikko Perttunen		uarte: serial@3140000 {
995425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
1005425fb15SMikko Perttunen			reg = <0x03140000 0x40>;
1015425fb15SMikko Perttunen			reg-shift = <2>;
1025425fb15SMikko Perttunen			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
1035425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTE>;
1045425fb15SMikko Perttunen			clock-names = "serial";
1055425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTE>;
1065425fb15SMikko Perttunen			reset-names = "serial";
1075425fb15SMikko Perttunen			status = "disabled";
1085425fb15SMikko Perttunen		};
1095425fb15SMikko Perttunen
1105425fb15SMikko Perttunen		uartf: serial@3150000 {
1115425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
1125425fb15SMikko Perttunen			reg = <0x03150000 0x40>;
1135425fb15SMikko Perttunen			reg-shift = <2>;
1145425fb15SMikko Perttunen			interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
1155425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTF>;
1165425fb15SMikko Perttunen			clock-names = "serial";
1175425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTF>;
1185425fb15SMikko Perttunen			reset-names = "serial";
1195425fb15SMikko Perttunen			status = "disabled";
1205425fb15SMikko Perttunen		};
1215425fb15SMikko Perttunen
1225425fb15SMikko Perttunen		gen1_i2c: i2c@3160000 {
123d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
1245425fb15SMikko Perttunen			reg = <0x03160000 0x10000>;
1255425fb15SMikko Perttunen			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1265425fb15SMikko Perttunen			#address-cells = <1>;
1275425fb15SMikko Perttunen			#size-cells = <0>;
1285425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C1>;
1295425fb15SMikko Perttunen			clock-names = "div-clk";
1305425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C1>;
1315425fb15SMikko Perttunen			reset-names = "i2c";
1325425fb15SMikko Perttunen			status = "disabled";
1335425fb15SMikko Perttunen		};
1345425fb15SMikko Perttunen
1355425fb15SMikko Perttunen		uarth: serial@3170000 {
1365425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
1375425fb15SMikko Perttunen			reg = <0x03170000 0x40>;
1385425fb15SMikko Perttunen			reg-shift = <2>;
1395425fb15SMikko Perttunen			interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>;
1405425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTH>;
1415425fb15SMikko Perttunen			clock-names = "serial";
1425425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTH>;
1435425fb15SMikko Perttunen			reset-names = "serial";
1445425fb15SMikko Perttunen			status = "disabled";
1455425fb15SMikko Perttunen		};
1465425fb15SMikko Perttunen
1475425fb15SMikko Perttunen		cam_i2c: i2c@3180000 {
148d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
1495425fb15SMikko Perttunen			reg = <0x03180000 0x10000>;
1505425fb15SMikko Perttunen			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
1515425fb15SMikko Perttunen			#address-cells = <1>;
1525425fb15SMikko Perttunen			#size-cells = <0>;
1535425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C3>;
1545425fb15SMikko Perttunen			clock-names = "div-clk";
1555425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C3>;
1565425fb15SMikko Perttunen			reset-names = "i2c";
1575425fb15SMikko Perttunen			status = "disabled";
1585425fb15SMikko Perttunen		};
1595425fb15SMikko Perttunen
1605425fb15SMikko Perttunen		/* shares pads with dpaux1 */
1615425fb15SMikko Perttunen		dp_aux_ch1_i2c: i2c@3190000 {
162d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
1635425fb15SMikko Perttunen			reg = <0x03190000 0x10000>;
1645425fb15SMikko Perttunen			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
1655425fb15SMikko Perttunen			#address-cells = <1>;
1665425fb15SMikko Perttunen			#size-cells = <0>;
1675425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C4>;
1685425fb15SMikko Perttunen			clock-names = "div-clk";
1695425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C4>;
1705425fb15SMikko Perttunen			reset-names = "i2c";
1715425fb15SMikko Perttunen			status = "disabled";
1725425fb15SMikko Perttunen		};
1735425fb15SMikko Perttunen
1745425fb15SMikko Perttunen		/* shares pads with dpaux0 */
1755425fb15SMikko Perttunen		dp_aux_ch0_i2c: i2c@31b0000 {
176d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
1775425fb15SMikko Perttunen			reg = <0x031b0000 0x10000>;
1785425fb15SMikko Perttunen			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1795425fb15SMikko Perttunen			#address-cells = <1>;
1805425fb15SMikko Perttunen			#size-cells = <0>;
1815425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C6>;
1825425fb15SMikko Perttunen			clock-names = "div-clk";
1835425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C6>;
1845425fb15SMikko Perttunen			reset-names = "i2c";
1855425fb15SMikko Perttunen			status = "disabled";
1865425fb15SMikko Perttunen		};
1875425fb15SMikko Perttunen
1885425fb15SMikko Perttunen		gen7_i2c: i2c@31c0000 {
189d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
1905425fb15SMikko Perttunen			reg = <0x031c0000 0x10000>;
1915425fb15SMikko Perttunen			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
1925425fb15SMikko Perttunen			#address-cells = <1>;
1935425fb15SMikko Perttunen			#size-cells = <0>;
1945425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C7>;
1955425fb15SMikko Perttunen			clock-names = "div-clk";
1965425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C7>;
1975425fb15SMikko Perttunen			reset-names = "i2c";
1985425fb15SMikko Perttunen			status = "disabled";
1995425fb15SMikko Perttunen		};
2005425fb15SMikko Perttunen
2015425fb15SMikko Perttunen		gen9_i2c: i2c@31e0000 {
202d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
2035425fb15SMikko Perttunen			reg = <0x031e0000 0x10000>;
2045425fb15SMikko Perttunen			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
2055425fb15SMikko Perttunen			#address-cells = <1>;
2065425fb15SMikko Perttunen			#size-cells = <0>;
2075425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C9>;
2085425fb15SMikko Perttunen			clock-names = "div-clk";
2095425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C9>;
2105425fb15SMikko Perttunen			reset-names = "i2c";
2115425fb15SMikko Perttunen			status = "disabled";
2125425fb15SMikko Perttunen		};
2135425fb15SMikko Perttunen
2146a574ec7SThierry Reding		pwm1: pwm@3280000 {
2156a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2166a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2176a574ec7SThierry Reding			reg = <0x3280000 0x10000>;
2186a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM1>;
2196a574ec7SThierry Reding			clock-names = "pwm";
2206a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM1>;
2216a574ec7SThierry Reding			reset-names = "pwm";
2226a574ec7SThierry Reding			status = "disabled";
2236a574ec7SThierry Reding			#pwm-cells = <2>;
2246a574ec7SThierry Reding		};
2256a574ec7SThierry Reding
2266a574ec7SThierry Reding		pwm2: pwm@3290000 {
2276a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2286a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2296a574ec7SThierry Reding			reg = <0x3290000 0x10000>;
2306a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM2>;
2316a574ec7SThierry Reding			clock-names = "pwm";
2326a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM2>;
2336a574ec7SThierry Reding			reset-names = "pwm";
2346a574ec7SThierry Reding			status = "disabled";
2356a574ec7SThierry Reding			#pwm-cells = <2>;
2366a574ec7SThierry Reding		};
2376a574ec7SThierry Reding
2386a574ec7SThierry Reding		pwm3: pwm@32a0000 {
2396a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2406a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2416a574ec7SThierry Reding			reg = <0x32a0000 0x10000>;
2426a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM3>;
2436a574ec7SThierry Reding			clock-names = "pwm";
2446a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM3>;
2456a574ec7SThierry Reding			reset-names = "pwm";
2466a574ec7SThierry Reding			status = "disabled";
2476a574ec7SThierry Reding			#pwm-cells = <2>;
2486a574ec7SThierry Reding		};
2496a574ec7SThierry Reding
2506a574ec7SThierry Reding		pwm5: pwm@32c0000 {
2516a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2526a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2536a574ec7SThierry Reding			reg = <0x32c0000 0x10000>;
2546a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM5>;
2556a574ec7SThierry Reding			clock-names = "pwm";
2566a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM5>;
2576a574ec7SThierry Reding			reset-names = "pwm";
2586a574ec7SThierry Reding			status = "disabled";
2596a574ec7SThierry Reding			#pwm-cells = <2>;
2606a574ec7SThierry Reding		};
2616a574ec7SThierry Reding
2626a574ec7SThierry Reding		pwm6: pwm@32d0000 {
2636a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2646a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2656a574ec7SThierry Reding			reg = <0x32d0000 0x10000>;
2666a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM6>;
2676a574ec7SThierry Reding			clock-names = "pwm";
2686a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM6>;
2696a574ec7SThierry Reding			reset-names = "pwm";
2706a574ec7SThierry Reding			status = "disabled";
2716a574ec7SThierry Reding			#pwm-cells = <2>;
2726a574ec7SThierry Reding		};
2736a574ec7SThierry Reding
2746a574ec7SThierry Reding		pwm7: pwm@32e0000 {
2756a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2766a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2776a574ec7SThierry Reding			reg = <0x32e0000 0x10000>;
2786a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM7>;
2796a574ec7SThierry Reding			clock-names = "pwm";
2806a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM7>;
2816a574ec7SThierry Reding			reset-names = "pwm";
2826a574ec7SThierry Reding			status = "disabled";
2836a574ec7SThierry Reding			#pwm-cells = <2>;
2846a574ec7SThierry Reding		};
2856a574ec7SThierry Reding
2866a574ec7SThierry Reding		pwm8: pwm@32f0000 {
2876a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2886a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2896a574ec7SThierry Reding			reg = <0x32f0000 0x10000>;
2906a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM8>;
2916a574ec7SThierry Reding			clock-names = "pwm";
2926a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM8>;
2936a574ec7SThierry Reding			reset-names = "pwm";
2946a574ec7SThierry Reding			status = "disabled";
2956a574ec7SThierry Reding			#pwm-cells = <2>;
2966a574ec7SThierry Reding		};
2976a574ec7SThierry Reding
2985425fb15SMikko Perttunen		sdmmc1: sdhci@3400000 {
2995425fb15SMikko Perttunen			compatible = "nvidia,tegra194-sdhci", "nvidia,tegra186-sdhci";
3005425fb15SMikko Perttunen			reg = <0x03400000 0x10000>;
3015425fb15SMikko Perttunen			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
3025425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_SDMMC1>;
3035425fb15SMikko Perttunen			clock-names = "sdhci";
3045425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC1>;
3055425fb15SMikko Perttunen			reset-names = "sdhci";
3064e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-3v3-timeout =
3074e0f1229SSowjanya Komatineni									<0x07>;
3084e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-3v3-timeout =
3094e0f1229SSowjanya Komatineni									<0x07>;
3104e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
3114e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8-timeout =
3124e0f1229SSowjanya Komatineni									<0x07>;
3134e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
3144e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
3154e0f1229SSowjanya Komatineni			nvidia,default-tap = <0x9>;
3164e0f1229SSowjanya Komatineni			nvidia,default-trim = <0x5>;
3175425fb15SMikko Perttunen			status = "disabled";
3185425fb15SMikko Perttunen		};
3195425fb15SMikko Perttunen
3205425fb15SMikko Perttunen		sdmmc3: sdhci@3440000 {
3215425fb15SMikko Perttunen			compatible = "nvidia,tegra194-sdhci", "nvidia,tegra186-sdhci";
3225425fb15SMikko Perttunen			reg = <0x03440000 0x10000>;
3235425fb15SMikko Perttunen			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
3245425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_SDMMC3>;
3255425fb15SMikko Perttunen			clock-names = "sdhci";
3265425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC3>;
3275425fb15SMikko Perttunen			reset-names = "sdhci";
3284e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8 = <0x00>;
3294e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8 = <0x7a>;
3304e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x07>;
3314e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-3v3-timeout =
3324e0f1229SSowjanya Komatineni									<0x07>;
3334e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
3344e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8-timeout =
3354e0f1229SSowjanya Komatineni									<0x07>;
3364e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
3374e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
3384e0f1229SSowjanya Komatineni			nvidia,default-tap = <0x9>;
3394e0f1229SSowjanya Komatineni			nvidia,default-trim = <0x5>;
3405425fb15SMikko Perttunen			status = "disabled";
3415425fb15SMikko Perttunen		};
3425425fb15SMikko Perttunen
3435425fb15SMikko Perttunen		sdmmc4: sdhci@3460000 {
3445425fb15SMikko Perttunen			compatible = "nvidia,tegra194-sdhci", "nvidia,tegra186-sdhci";
3455425fb15SMikko Perttunen			reg = <0x03460000 0x10000>;
3465425fb15SMikko Perttunen			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
3475425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_SDMMC4>;
3485425fb15SMikko Perttunen			clock-names = "sdhci";
3495425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC4>;
3505425fb15SMikko Perttunen			reset-names = "sdhci";
3514e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-hs400 = <0x00>;
3524e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-hs400 = <0x00>;
3534e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x0a>;
3544e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8-timeout =
3554e0f1229SSowjanya Komatineni									<0x0a>;
3564e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x0a>;
3574e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-3v3-timeout =
3584e0f1229SSowjanya Komatineni									<0x0a>;
3594e0f1229SSowjanya Komatineni			nvidia,default-tap = <0x8>;
3604e0f1229SSowjanya Komatineni			nvidia,default-trim = <0x14>;
3614e0f1229SSowjanya Komatineni			nvidia,dqs-trim = <40>;
362dfd3cb6fSSowjanya Komatineni			supports-cqe;
3635425fb15SMikko Perttunen			status = "disabled";
3645425fb15SMikko Perttunen		};
3655425fb15SMikko Perttunen
3664878cc0cSSameer Pujar		hda@3510000 {
3674878cc0cSSameer Pujar			compatible = "nvidia,tegra194-hda", "nvidia,tegra30-hda";
3684878cc0cSSameer Pujar			reg = <0x3510000 0x10000>;
3694878cc0cSSameer Pujar			interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
3704878cc0cSSameer Pujar			clocks = <&bpmp TEGRA194_CLK_HDA>,
3714878cc0cSSameer Pujar				 <&bpmp TEGRA194_CLK_HDA2CODEC_2X>,
3724878cc0cSSameer Pujar				 <&bpmp TEGRA194_CLK_HDA2HDMICODEC>;
3734878cc0cSSameer Pujar			clock-names = "hda", "hda2codec_2x", "hda2hdmi";
3744878cc0cSSameer Pujar			resets = <&bpmp TEGRA194_RESET_HDA>,
3754878cc0cSSameer Pujar				 <&bpmp TEGRA194_RESET_HDA2CODEC_2X>,
3764878cc0cSSameer Pujar				 <&bpmp TEGRA194_RESET_HDA2HDMICODEC>;
3774878cc0cSSameer Pujar			reset-names = "hda", "hda2codec_2x", "hda2hdmi";
3784878cc0cSSameer Pujar			power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
3794878cc0cSSameer Pujar			status = "disabled";
3804878cc0cSSameer Pujar		};
3814878cc0cSSameer Pujar
3825425fb15SMikko Perttunen		gic: interrupt-controller@3881000 {
3835425fb15SMikko Perttunen			compatible = "arm,gic-400";
3845425fb15SMikko Perttunen			#interrupt-cells = <3>;
3855425fb15SMikko Perttunen			interrupt-controller;
3865425fb15SMikko Perttunen			reg = <0x03881000 0x1000>,
3875425fb15SMikko Perttunen			      <0x03882000 0x2000>,
3885425fb15SMikko Perttunen			      <0x03884000 0x2000>,
3895425fb15SMikko Perttunen			      <0x03886000 0x2000>;
3905425fb15SMikko Perttunen			interrupts = <GIC_PPI 9
3915425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
3925425fb15SMikko Perttunen			interrupt-parent = <&gic>;
3935425fb15SMikko Perttunen		};
3945425fb15SMikko Perttunen
395badb80beSThierry Reding		cec@3960000 {
396badb80beSThierry Reding			compatible = "nvidia,tegra194-cec";
397badb80beSThierry Reding			reg = <0x03960000 0x10000>;
398badb80beSThierry Reding			interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
399badb80beSThierry Reding			clocks = <&bpmp TEGRA194_CLK_CEC>;
400badb80beSThierry Reding			clock-names = "cec";
401badb80beSThierry Reding			status = "disabled";
402badb80beSThierry Reding		};
403badb80beSThierry Reding
4045425fb15SMikko Perttunen		hsp_top0: hsp@3c00000 {
405a38570c2SMikko Perttunen			compatible = "nvidia,tegra194-hsp", "nvidia,tegra186-hsp";
4065425fb15SMikko Perttunen			reg = <0x03c00000 0xa0000>;
407a38570c2SMikko Perttunen			interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
408a38570c2SMikko Perttunen			             <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
409a38570c2SMikko Perttunen			             <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
410a38570c2SMikko Perttunen			             <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
411a38570c2SMikko Perttunen			             <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
412a38570c2SMikko Perttunen			             <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
413a38570c2SMikko Perttunen			             <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
414a38570c2SMikko Perttunen			             <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
415a38570c2SMikko Perttunen			             <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
416a38570c2SMikko Perttunen			interrupt-names = "doorbell", "shared0", "shared1", "shared2",
417a38570c2SMikko Perttunen			                  "shared3", "shared4", "shared5", "shared6",
418a38570c2SMikko Perttunen			                  "shared7";
419a38570c2SMikko Perttunen			#mbox-cells = <2>;
420a38570c2SMikko Perttunen		};
421a38570c2SMikko Perttunen
422a38570c2SMikko Perttunen		hsp_aon: hsp@c150000 {
423a38570c2SMikko Perttunen			compatible = "nvidia,tegra194-hsp", "nvidia,tegra186-hsp";
424a38570c2SMikko Perttunen			reg = <0x0c150000 0xa0000>;
425a38570c2SMikko Perttunen			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
426a38570c2SMikko Perttunen			             <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
427a38570c2SMikko Perttunen			             <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
428a38570c2SMikko Perttunen			             <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
429a38570c2SMikko Perttunen			/*
430a38570c2SMikko Perttunen			 * Shared interrupt 0 is routed only to AON/SPE, so
431a38570c2SMikko Perttunen			 * we only have 4 shared interrupts for the CCPLEX.
432a38570c2SMikko Perttunen			 */
433a38570c2SMikko Perttunen			interrupt-names = "shared1", "shared2", "shared3", "shared4";
4345425fb15SMikko Perttunen			#mbox-cells = <2>;
4355425fb15SMikko Perttunen		};
4365425fb15SMikko Perttunen
4375425fb15SMikko Perttunen		gen2_i2c: i2c@c240000 {
438d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
4395425fb15SMikko Perttunen			reg = <0x0c240000 0x10000>;
4405425fb15SMikko Perttunen			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
4415425fb15SMikko Perttunen			#address-cells = <1>;
4425425fb15SMikko Perttunen			#size-cells = <0>;
4435425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C2>;
4445425fb15SMikko Perttunen			clock-names = "div-clk";
4455425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C2>;
4465425fb15SMikko Perttunen			reset-names = "i2c";
4475425fb15SMikko Perttunen			status = "disabled";
4485425fb15SMikko Perttunen		};
4495425fb15SMikko Perttunen
4505425fb15SMikko Perttunen		gen8_i2c: i2c@c250000 {
451d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
4525425fb15SMikko Perttunen			reg = <0x0c250000 0x10000>;
4535425fb15SMikko Perttunen			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
4545425fb15SMikko Perttunen			#address-cells = <1>;
4555425fb15SMikko Perttunen			#size-cells = <0>;
4565425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C8>;
4575425fb15SMikko Perttunen			clock-names = "div-clk";
4585425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C8>;
4595425fb15SMikko Perttunen			reset-names = "i2c";
4605425fb15SMikko Perttunen			status = "disabled";
4615425fb15SMikko Perttunen		};
4625425fb15SMikko Perttunen
4635425fb15SMikko Perttunen		uartc: serial@c280000 {
4645425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
4655425fb15SMikko Perttunen			reg = <0x0c280000 0x40>;
4665425fb15SMikko Perttunen			reg-shift = <2>;
4675425fb15SMikko Perttunen			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
4685425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTC>;
4695425fb15SMikko Perttunen			clock-names = "serial";
4705425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTC>;
4715425fb15SMikko Perttunen			reset-names = "serial";
4725425fb15SMikko Perttunen			status = "disabled";
4735425fb15SMikko Perttunen		};
4745425fb15SMikko Perttunen
4755425fb15SMikko Perttunen		uartg: serial@c290000 {
4765425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
4775425fb15SMikko Perttunen			reg = <0x0c290000 0x40>;
4785425fb15SMikko Perttunen			reg-shift = <2>;
4795425fb15SMikko Perttunen			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
4805425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTG>;
4815425fb15SMikko Perttunen			clock-names = "serial";
4825425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTG>;
4835425fb15SMikko Perttunen			reset-names = "serial";
4845425fb15SMikko Perttunen			status = "disabled";
4855425fb15SMikko Perttunen		};
4865425fb15SMikko Perttunen
48737e5a31dSThierry Reding		rtc: rtc@c2a0000 {
48837e5a31dSThierry Reding			compatible = "nvidia,tegra194-rtc", "nvidia,tegra20-rtc";
48937e5a31dSThierry Reding			reg = <0x0c2a0000 0x10000>;
49037e5a31dSThierry Reding			interrupt-parent = <&pmc>;
49137e5a31dSThierry Reding			interrupts = <73 IRQ_TYPE_LEVEL_HIGH>;
49237e5a31dSThierry Reding			clocks = <&bpmp TEGRA194_CLK_CLK_32K>;
49337e5a31dSThierry Reding			clock-names = "rtc";
49437e5a31dSThierry Reding			status = "disabled";
49537e5a31dSThierry Reding		};
49637e5a31dSThierry Reding
4974d286331SThierry Reding		gpio_aon: gpio@c2f0000 {
4984d286331SThierry Reding			compatible = "nvidia,tegra194-gpio-aon";
4994d286331SThierry Reding			reg-names = "security", "gpio";
5004d286331SThierry Reding			reg = <0xc2f0000 0x1000>,
5014d286331SThierry Reding			      <0xc2f1000 0x1000>;
5024d286331SThierry Reding			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
5034d286331SThierry Reding				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
5044d286331SThierry Reding				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
5054d286331SThierry Reding				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
5064d286331SThierry Reding			gpio-controller;
5074d286331SThierry Reding			#gpio-cells = <2>;
5084d286331SThierry Reding			interrupt-controller;
5094d286331SThierry Reding			#interrupt-cells = <2>;
5104d286331SThierry Reding		};
5114d286331SThierry Reding
5126a574ec7SThierry Reding		pwm4: pwm@c340000 {
5136a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
5146a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
5156a574ec7SThierry Reding			reg = <0xc340000 0x10000>;
5166a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM4>;
5176a574ec7SThierry Reding			clock-names = "pwm";
5186a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM4>;
5196a574ec7SThierry Reding			reset-names = "pwm";
5206a574ec7SThierry Reding			status = "disabled";
5216a574ec7SThierry Reding			#pwm-cells = <2>;
5226a574ec7SThierry Reding		};
5236a574ec7SThierry Reding
52438ecf1e5SThierry Reding		pmc: pmc@c360000 {
5255425fb15SMikko Perttunen			compatible = "nvidia,tegra194-pmc";
5265425fb15SMikko Perttunen			reg = <0x0c360000 0x10000>,
5275425fb15SMikko Perttunen			      <0x0c370000 0x10000>,
5285425fb15SMikko Perttunen			      <0x0c380000 0x10000>,
5295425fb15SMikko Perttunen			      <0x0c390000 0x10000>,
5305425fb15SMikko Perttunen			      <0x0c3a0000 0x10000>;
5315425fb15SMikko Perttunen			reg-names = "pmc", "wake", "aotag", "scratch", "misc";
53238ecf1e5SThierry Reding
53338ecf1e5SThierry Reding			#interrupt-cells = <2>;
53438ecf1e5SThierry Reding			interrupt-controller;
5355425fb15SMikko Perttunen		};
5363db6d3baSThierry Reding
5373db6d3baSThierry Reding		host1x@13e00000 {
5383db6d3baSThierry Reding			compatible = "nvidia,tegra194-host1x", "simple-bus";
5393db6d3baSThierry Reding			reg = <0x13e00000 0x10000>,
5403db6d3baSThierry Reding			      <0x13e10000 0x10000>;
5413db6d3baSThierry Reding			reg-names = "hypervisor", "vm";
5423db6d3baSThierry Reding			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
5433db6d3baSThierry Reding				     <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
5443db6d3baSThierry Reding			clocks = <&bpmp TEGRA194_CLK_HOST1X>;
5453db6d3baSThierry Reding			clock-names = "host1x";
5463db6d3baSThierry Reding			resets = <&bpmp TEGRA194_RESET_HOST1X>;
5473db6d3baSThierry Reding			reset-names = "host1x";
5483db6d3baSThierry Reding
5493db6d3baSThierry Reding			#address-cells = <1>;
5503db6d3baSThierry Reding			#size-cells = <1>;
5513db6d3baSThierry Reding
5523db6d3baSThierry Reding			ranges = <0x15000000 0x15000000 0x01000000>;
5533db6d3baSThierry Reding
5543db6d3baSThierry Reding			display-hub@15200000 {
5553db6d3baSThierry Reding				compatible = "nvidia,tegra194-display", "simple-bus";
556611a1c69SThierry Reding				reg = <0x15200000 0x00040000>;
5573db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_MISC>,
5583db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP0>,
5593db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP1>,
5603db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP2>,
5613db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP3>,
5623db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP4>,
5633db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP5>;
5643db6d3baSThierry Reding				reset-names = "misc", "wgrp0", "wgrp1", "wgrp2",
5653db6d3baSThierry Reding					      "wgrp3", "wgrp4", "wgrp5";
5663db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_DISP>,
5673db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_NVDISPLAYHUB>;
5683db6d3baSThierry Reding				clock-names = "disp", "hub";
5693db6d3baSThierry Reding				status = "disabled";
5703db6d3baSThierry Reding
5713db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
5723db6d3baSThierry Reding
5733db6d3baSThierry Reding				#address-cells = <1>;
5743db6d3baSThierry Reding				#size-cells = <1>;
5753db6d3baSThierry Reding
5763db6d3baSThierry Reding				ranges = <0x15200000 0x15200000 0x40000>;
5773db6d3baSThierry Reding
5783db6d3baSThierry Reding				display@15200000 {
5793db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
5803db6d3baSThierry Reding					reg = <0x15200000 0x10000>;
5813db6d3baSThierry Reding					interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
5823db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P0>;
5833db6d3baSThierry Reding					clock-names = "dc";
5843db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD0>;
5853db6d3baSThierry Reding					reset-names = "dc";
5863db6d3baSThierry Reding
5873db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
5883db6d3baSThierry Reding
5893db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
5903db6d3baSThierry Reding					nvidia,head = <0>;
5913db6d3baSThierry Reding				};
5923db6d3baSThierry Reding
5933db6d3baSThierry Reding				display@15210000 {
5943db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
5953db6d3baSThierry Reding					reg = <0x15210000 0x10000>;
5963db6d3baSThierry Reding					interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
5973db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P1>;
5983db6d3baSThierry Reding					clock-names = "dc";
5993db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD1>;
6003db6d3baSThierry Reding					reset-names = "dc";
6013db6d3baSThierry Reding
6023db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPB>;
6033db6d3baSThierry Reding
6043db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
6053db6d3baSThierry Reding					nvidia,head = <1>;
6063db6d3baSThierry Reding				};
6073db6d3baSThierry Reding
6083db6d3baSThierry Reding				display@15220000 {
6093db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
6103db6d3baSThierry Reding					reg = <0x15220000 0x10000>;
6113db6d3baSThierry Reding					interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
6123db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P2>;
6133db6d3baSThierry Reding					clock-names = "dc";
6143db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD2>;
6153db6d3baSThierry Reding					reset-names = "dc";
6163db6d3baSThierry Reding
6173db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
6183db6d3baSThierry Reding
6193db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
6203db6d3baSThierry Reding					nvidia,head = <2>;
6213db6d3baSThierry Reding				};
6223db6d3baSThierry Reding
6233db6d3baSThierry Reding				display@15230000 {
6243db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
6253db6d3baSThierry Reding					reg = <0x15230000 0x10000>;
6263db6d3baSThierry Reding					interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
6273db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P3>;
6283db6d3baSThierry Reding					clock-names = "dc";
6293db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD3>;
6303db6d3baSThierry Reding					reset-names = "dc";
6313db6d3baSThierry Reding
6323db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
6333db6d3baSThierry Reding
6343db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
6353db6d3baSThierry Reding					nvidia,head = <3>;
6363db6d3baSThierry Reding				};
6373db6d3baSThierry Reding			};
6383db6d3baSThierry Reding
6398d424ec2SThierry Reding			vic@15340000 {
6408d424ec2SThierry Reding				compatible = "nvidia,tegra194-vic";
6418d424ec2SThierry Reding				reg = <0x15340000 0x00040000>;
6428d424ec2SThierry Reding				interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
6438d424ec2SThierry Reding				clocks = <&bpmp TEGRA194_CLK_VIC>;
6448d424ec2SThierry Reding				clock-names = "vic";
6458d424ec2SThierry Reding				resets = <&bpmp TEGRA194_RESET_VIC>;
6468d424ec2SThierry Reding				reset-names = "vic";
6478d424ec2SThierry Reding
6488d424ec2SThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_VIC>;
6498d424ec2SThierry Reding			};
6508d424ec2SThierry Reding
6513db6d3baSThierry Reding			dpaux0: dpaux@155c0000 {
6523db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
6533db6d3baSThierry Reding				reg = <0x155c0000 0x10000>;
6543db6d3baSThierry Reding				interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
6553db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX>,
6563db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
6573db6d3baSThierry Reding				clock-names = "dpaux", "parent";
6583db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX>;
6593db6d3baSThierry Reding				reset-names = "dpaux";
6603db6d3baSThierry Reding				status = "disabled";
6613db6d3baSThierry Reding
6623db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
6633db6d3baSThierry Reding
6643db6d3baSThierry Reding				state_dpaux0_aux: pinmux-aux {
6653db6d3baSThierry Reding					groups = "dpaux-io";
6663db6d3baSThierry Reding					function = "aux";
6673db6d3baSThierry Reding				};
6683db6d3baSThierry Reding
6693db6d3baSThierry Reding				state_dpaux0_i2c: pinmux-i2c {
6703db6d3baSThierry Reding					groups = "dpaux-io";
6713db6d3baSThierry Reding					function = "i2c";
6723db6d3baSThierry Reding				};
6733db6d3baSThierry Reding
6743db6d3baSThierry Reding				state_dpaux0_off: pinmux-off {
6753db6d3baSThierry Reding					groups = "dpaux-io";
6763db6d3baSThierry Reding					function = "off";
6773db6d3baSThierry Reding				};
6783db6d3baSThierry Reding
6793db6d3baSThierry Reding				i2c-bus {
6803db6d3baSThierry Reding					#address-cells = <1>;
6813db6d3baSThierry Reding					#size-cells = <0>;
6823db6d3baSThierry Reding				};
6833db6d3baSThierry Reding			};
6843db6d3baSThierry Reding
6853db6d3baSThierry Reding			dpaux1: dpaux@155d0000 {
6863db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
6873db6d3baSThierry Reding				reg = <0x155d0000 0x10000>;
6883db6d3baSThierry Reding				interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>;
6893db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX1>,
6903db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
6913db6d3baSThierry Reding				clock-names = "dpaux", "parent";
6923db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX1>;
6933db6d3baSThierry Reding				reset-names = "dpaux";
6943db6d3baSThierry Reding				status = "disabled";
6953db6d3baSThierry Reding
6963db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
6973db6d3baSThierry Reding
6983db6d3baSThierry Reding				state_dpaux1_aux: pinmux-aux {
6993db6d3baSThierry Reding					groups = "dpaux-io";
7003db6d3baSThierry Reding					function = "aux";
7013db6d3baSThierry Reding				};
7023db6d3baSThierry Reding
7033db6d3baSThierry Reding				state_dpaux1_i2c: pinmux-i2c {
7043db6d3baSThierry Reding					groups = "dpaux-io";
7053db6d3baSThierry Reding					function = "i2c";
7063db6d3baSThierry Reding				};
7073db6d3baSThierry Reding
7083db6d3baSThierry Reding				state_dpaux1_off: pinmux-off {
7093db6d3baSThierry Reding					groups = "dpaux-io";
7103db6d3baSThierry Reding					function = "off";
7113db6d3baSThierry Reding				};
7123db6d3baSThierry Reding
7133db6d3baSThierry Reding				i2c-bus {
7143db6d3baSThierry Reding					#address-cells = <1>;
7153db6d3baSThierry Reding					#size-cells = <0>;
7163db6d3baSThierry Reding				};
7173db6d3baSThierry Reding			};
7183db6d3baSThierry Reding
7193db6d3baSThierry Reding			dpaux2: dpaux@155e0000 {
7203db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
7213db6d3baSThierry Reding				reg = <0x155e0000 0x10000>;
7223db6d3baSThierry Reding				interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>;
7233db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX2>,
7243db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
7253db6d3baSThierry Reding				clock-names = "dpaux", "parent";
7263db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX2>;
7273db6d3baSThierry Reding				reset-names = "dpaux";
7283db6d3baSThierry Reding				status = "disabled";
7293db6d3baSThierry Reding
7303db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
7313db6d3baSThierry Reding
7323db6d3baSThierry Reding				state_dpaux2_aux: pinmux-aux {
7333db6d3baSThierry Reding					groups = "dpaux-io";
7343db6d3baSThierry Reding					function = "aux";
7353db6d3baSThierry Reding				};
7363db6d3baSThierry Reding
7373db6d3baSThierry Reding				state_dpaux2_i2c: pinmux-i2c {
7383db6d3baSThierry Reding					groups = "dpaux-io";
7393db6d3baSThierry Reding					function = "i2c";
7403db6d3baSThierry Reding				};
7413db6d3baSThierry Reding
7423db6d3baSThierry Reding				state_dpaux2_off: pinmux-off {
7433db6d3baSThierry Reding					groups = "dpaux-io";
7443db6d3baSThierry Reding					function = "off";
7453db6d3baSThierry Reding				};
7463db6d3baSThierry Reding
7473db6d3baSThierry Reding				i2c-bus {
7483db6d3baSThierry Reding					#address-cells = <1>;
7493db6d3baSThierry Reding					#size-cells = <0>;
7503db6d3baSThierry Reding				};
7513db6d3baSThierry Reding			};
7523db6d3baSThierry Reding
7533db6d3baSThierry Reding			dpaux3: dpaux@155f0000 {
7543db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
7553db6d3baSThierry Reding				reg = <0x155f0000 0x10000>;
7563db6d3baSThierry Reding				interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
7573db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX3>,
7583db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
7593db6d3baSThierry Reding				clock-names = "dpaux", "parent";
7603db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX3>;
7613db6d3baSThierry Reding				reset-names = "dpaux";
7623db6d3baSThierry Reding				status = "disabled";
7633db6d3baSThierry Reding
7643db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
7653db6d3baSThierry Reding
7663db6d3baSThierry Reding				state_dpaux3_aux: pinmux-aux {
7673db6d3baSThierry Reding					groups = "dpaux-io";
7683db6d3baSThierry Reding					function = "aux";
7693db6d3baSThierry Reding				};
7703db6d3baSThierry Reding
7713db6d3baSThierry Reding				state_dpaux3_i2c: pinmux-i2c {
7723db6d3baSThierry Reding					groups = "dpaux-io";
7733db6d3baSThierry Reding					function = "i2c";
7743db6d3baSThierry Reding				};
7753db6d3baSThierry Reding
7763db6d3baSThierry Reding				state_dpaux3_off: pinmux-off {
7773db6d3baSThierry Reding					groups = "dpaux-io";
7783db6d3baSThierry Reding					function = "off";
7793db6d3baSThierry Reding				};
7803db6d3baSThierry Reding
7813db6d3baSThierry Reding				i2c-bus {
7823db6d3baSThierry Reding					#address-cells = <1>;
7833db6d3baSThierry Reding					#size-cells = <0>;
7843db6d3baSThierry Reding				};
7853db6d3baSThierry Reding			};
7863db6d3baSThierry Reding
7873db6d3baSThierry Reding			sor0: sor@15b00000 {
7883db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
7893db6d3baSThierry Reding				reg = <0x15b00000 0x40000>;
7903db6d3baSThierry Reding				interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
7913db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR0_REF>,
7923db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR0_OUT>,
7933db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD>,
7943db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
7953db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
7963db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR0_PAD_CLKOUT>;
7973db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
7983db6d3baSThierry Reding					      "pad";
7993db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR0>;
8003db6d3baSThierry Reding				reset-names = "sor";
8013db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux0_aux>;
8023db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux0_i2c>;
8033db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux0_off>;
8043db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
8053db6d3baSThierry Reding				status = "disabled";
8063db6d3baSThierry Reding
8073db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
8083db6d3baSThierry Reding				nvidia,interface = <0>;
8093db6d3baSThierry Reding			};
8103db6d3baSThierry Reding
8113db6d3baSThierry Reding			sor1: sor@15b40000 {
8123db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
8133db6d3baSThierry Reding				reg = <0x155c0000 0x40000>;
8143db6d3baSThierry Reding				interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
8153db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR1_REF>,
8163db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR1_OUT>,
8173db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD2>,
8183db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
8193db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
8203db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR1_PAD_CLKOUT>;
8213db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
8223db6d3baSThierry Reding					      "pad";
8233db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR1>;
8243db6d3baSThierry Reding				reset-names = "sor";
8253db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux1_aux>;
8263db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux1_i2c>;
8273db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux1_off>;
8283db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
8293db6d3baSThierry Reding				status = "disabled";
8303db6d3baSThierry Reding
8313db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
8323db6d3baSThierry Reding				nvidia,interface = <1>;
8333db6d3baSThierry Reding			};
8343db6d3baSThierry Reding
8353db6d3baSThierry Reding			sor2: sor@15b80000 {
8363db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
8373db6d3baSThierry Reding				reg = <0x15b80000 0x40000>;
8383db6d3baSThierry Reding				interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
8393db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR2_REF>,
8403db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR2_OUT>,
8413db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD3>,
8423db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
8433db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
8443db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR2_PAD_CLKOUT>;
8453db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
8463db6d3baSThierry Reding					      "pad";
8473db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR2>;
8483db6d3baSThierry Reding				reset-names = "sor";
8493db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux2_aux>;
8503db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux2_i2c>;
8513db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux2_off>;
8523db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
8533db6d3baSThierry Reding				status = "disabled";
8543db6d3baSThierry Reding
8553db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
8563db6d3baSThierry Reding				nvidia,interface = <2>;
8573db6d3baSThierry Reding			};
8583db6d3baSThierry Reding
8593db6d3baSThierry Reding			sor3: sor@15bc0000 {
8603db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
8613db6d3baSThierry Reding				reg = <0x15bc0000 0x40000>;
8623db6d3baSThierry Reding				interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>;
8633db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR3_REF>,
8643db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR3_OUT>,
8653db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD4>,
8663db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
8673db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
8683db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR3_PAD_CLKOUT>;
8693db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
8703db6d3baSThierry Reding					      "pad";
8713db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR3>;
8723db6d3baSThierry Reding				reset-names = "sor";
8733db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux3_aux>;
8743db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux3_i2c>;
8753db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux3_off>;
8763db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
8773db6d3baSThierry Reding				status = "disabled";
8783db6d3baSThierry Reding
8793db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
8803db6d3baSThierry Reding				nvidia,interface = <3>;
8813db6d3baSThierry Reding			};
8823db6d3baSThierry Reding		};
8835425fb15SMikko Perttunen	};
8845425fb15SMikko Perttunen
8855425fb15SMikko Perttunen	sysram@40000000 {
8865425fb15SMikko Perttunen		compatible = "nvidia,tegra194-sysram", "mmio-sram";
8875425fb15SMikko Perttunen		reg = <0x0 0x40000000 0x0 0x50000>;
8885425fb15SMikko Perttunen		#address-cells = <1>;
8895425fb15SMikko Perttunen		#size-cells = <1>;
8905425fb15SMikko Perttunen		ranges = <0x0 0x0 0x40000000 0x50000>;
8915425fb15SMikko Perttunen
8925425fb15SMikko Perttunen		cpu_bpmp_tx: shmem@4e000 {
8935425fb15SMikko Perttunen			compatible = "nvidia,tegra194-bpmp-shmem";
8945425fb15SMikko Perttunen			reg = <0x4e000 0x1000>;
8955425fb15SMikko Perttunen			label = "cpu-bpmp-tx";
8965425fb15SMikko Perttunen			pool;
8975425fb15SMikko Perttunen		};
8985425fb15SMikko Perttunen
8995425fb15SMikko Perttunen		cpu_bpmp_rx: shmem@4f000 {
9005425fb15SMikko Perttunen			compatible = "nvidia,tegra194-bpmp-shmem";
9015425fb15SMikko Perttunen			reg = <0x4f000 0x1000>;
9025425fb15SMikko Perttunen			label = "cpu-bpmp-rx";
9035425fb15SMikko Perttunen			pool;
9045425fb15SMikko Perttunen		};
9055425fb15SMikko Perttunen	};
9065425fb15SMikko Perttunen
9075425fb15SMikko Perttunen	bpmp: bpmp {
9085425fb15SMikko Perttunen		compatible = "nvidia,tegra186-bpmp";
9095425fb15SMikko Perttunen		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_DB
9105425fb15SMikko Perttunen				    TEGRA_HSP_DB_MASTER_BPMP>;
9115425fb15SMikko Perttunen		shmem = <&cpu_bpmp_tx &cpu_bpmp_rx>;
9125425fb15SMikko Perttunen		#clock-cells = <1>;
9135425fb15SMikko Perttunen		#reset-cells = <1>;
9145425fb15SMikko Perttunen		#power-domain-cells = <1>;
9155425fb15SMikko Perttunen
9165425fb15SMikko Perttunen		bpmp_i2c: i2c {
9175425fb15SMikko Perttunen			compatible = "nvidia,tegra186-bpmp-i2c";
9185425fb15SMikko Perttunen			nvidia,bpmp-bus-id = <5>;
9195425fb15SMikko Perttunen			#address-cells = <1>;
9205425fb15SMikko Perttunen			#size-cells = <0>;
9215425fb15SMikko Perttunen		};
9225425fb15SMikko Perttunen
9235425fb15SMikko Perttunen		bpmp_thermal: thermal {
9245425fb15SMikko Perttunen			compatible = "nvidia,tegra186-bpmp-thermal";
9255425fb15SMikko Perttunen			#thermal-sensor-cells = <1>;
9265425fb15SMikko Perttunen		};
9275425fb15SMikko Perttunen	};
9285425fb15SMikko Perttunen
9297780a034SMikko Perttunen	cpus {
9307780a034SMikko Perttunen		#address-cells = <1>;
9317780a034SMikko Perttunen		#size-cells = <0>;
9327780a034SMikko Perttunen
9337780a034SMikko Perttunen		cpu@0 {
9347780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9357780a034SMikko Perttunen			device_type = "cpu";
9367780a034SMikko Perttunen			reg = <0x10000>;
9377780a034SMikko Perttunen			enable-method = "psci";
9387780a034SMikko Perttunen		};
9397780a034SMikko Perttunen
9407780a034SMikko Perttunen		cpu@1 {
9417780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9427780a034SMikko Perttunen			device_type = "cpu";
9437780a034SMikko Perttunen			reg = <0x10001>;
9447780a034SMikko Perttunen			enable-method = "psci";
9457780a034SMikko Perttunen		};
9467780a034SMikko Perttunen
9477780a034SMikko Perttunen		cpu@2 {
9487780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9497780a034SMikko Perttunen			device_type = "cpu";
9507780a034SMikko Perttunen			reg = <0x100>;
9517780a034SMikko Perttunen			enable-method = "psci";
9527780a034SMikko Perttunen		};
9537780a034SMikko Perttunen
9547780a034SMikko Perttunen		cpu@3 {
9557780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9567780a034SMikko Perttunen			device_type = "cpu";
9577780a034SMikko Perttunen			reg = <0x101>;
9587780a034SMikko Perttunen			enable-method = "psci";
9597780a034SMikko Perttunen		};
9607780a034SMikko Perttunen
9617780a034SMikko Perttunen		cpu@4 {
9627780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9637780a034SMikko Perttunen			device_type = "cpu";
9647780a034SMikko Perttunen			reg = <0x200>;
9657780a034SMikko Perttunen			enable-method = "psci";
9667780a034SMikko Perttunen		};
9677780a034SMikko Perttunen
9687780a034SMikko Perttunen		cpu@5 {
9697780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9707780a034SMikko Perttunen			device_type = "cpu";
9717780a034SMikko Perttunen			reg = <0x201>;
9727780a034SMikko Perttunen			enable-method = "psci";
9737780a034SMikko Perttunen		};
9747780a034SMikko Perttunen
9757780a034SMikko Perttunen		cpu@6 {
9767780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9777780a034SMikko Perttunen			device_type = "cpu";
9787780a034SMikko Perttunen			reg = <0x10300>;
9797780a034SMikko Perttunen			enable-method = "psci";
9807780a034SMikko Perttunen		};
9817780a034SMikko Perttunen
9827780a034SMikko Perttunen		cpu@7 {
9837780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9847780a034SMikko Perttunen			device_type = "cpu";
9857780a034SMikko Perttunen			reg = <0x10301>;
9867780a034SMikko Perttunen			enable-method = "psci";
9877780a034SMikko Perttunen		};
9887780a034SMikko Perttunen	};
9897780a034SMikko Perttunen
9907780a034SMikko Perttunen	psci {
9917780a034SMikko Perttunen		compatible = "arm,psci-1.0";
9927780a034SMikko Perttunen		status = "okay";
9937780a034SMikko Perttunen		method = "smc";
9947780a034SMikko Perttunen	};
9957780a034SMikko Perttunen
996a38570c2SMikko Perttunen	tcu: tcu {
997a38570c2SMikko Perttunen		compatible = "nvidia,tegra194-tcu";
998a38570c2SMikko Perttunen		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(0)>,
999a38570c2SMikko Perttunen		         <&hsp_aon TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_TX(1)>;
1000a38570c2SMikko Perttunen		mbox-names = "rx", "tx";
1001a38570c2SMikko Perttunen	};
1002a38570c2SMikko Perttunen
1003686ba009SThierry Reding	thermal-zones {
1004686ba009SThierry Reding		cpu {
1005686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
1006686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_CPU>;
1007686ba009SThierry Reding			status = "disabled";
1008686ba009SThierry Reding		};
1009686ba009SThierry Reding
1010686ba009SThierry Reding		gpu {
1011686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
1012686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_GPU>;
1013686ba009SThierry Reding			status = "disabled";
1014686ba009SThierry Reding		};
1015686ba009SThierry Reding
1016686ba009SThierry Reding		aux {
1017686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
1018686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_AUX>;
1019686ba009SThierry Reding			status = "disabled";
1020686ba009SThierry Reding		};
1021686ba009SThierry Reding
1022686ba009SThierry Reding		pllx {
1023686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
1024686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_PLLX>;
1025686ba009SThierry Reding			status = "disabled";
1026686ba009SThierry Reding		};
1027686ba009SThierry Reding
1028686ba009SThierry Reding		ao {
1029686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
1030686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_AO>;
1031686ba009SThierry Reding			status = "disabled";
1032686ba009SThierry Reding		};
1033686ba009SThierry Reding
1034686ba009SThierry Reding		tj {
1035686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
1036686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_TJ_MAX>;
1037686ba009SThierry Reding			status = "disabled";
1038686ba009SThierry Reding		};
1039686ba009SThierry Reding	};
1040686ba009SThierry Reding
10415425fb15SMikko Perttunen	timer {
10425425fb15SMikko Perttunen		compatible = "arm,armv8-timer";
10435425fb15SMikko Perttunen		interrupts = <GIC_PPI 13
10445425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
10455425fb15SMikko Perttunen			     <GIC_PPI 14
10465425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
10475425fb15SMikko Perttunen			     <GIC_PPI 11
10485425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
10495425fb15SMikko Perttunen			     <GIC_PPI 10
10505425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
10515425fb15SMikko Perttunen		interrupt-parent = <&gic>;
10525425fb15SMikko Perttunen	};
10535425fb15SMikko Perttunen};
1054