15425fb15SMikko Perttunen// SPDX-License-Identifier: GPL-2.0
25425fb15SMikko Perttunen#include <dt-bindings/clock/tegra194-clock.h>
35425fb15SMikko Perttunen#include <dt-bindings/gpio/tegra194-gpio.h>
45425fb15SMikko Perttunen#include <dt-bindings/interrupt-controller/arm-gic.h>
55425fb15SMikko Perttunen#include <dt-bindings/mailbox/tegra186-hsp.h>
6dbb72e2cSVidya Sagar#include <dt-bindings/pinctrl/pinctrl-tegra.h>
73db6d3baSThierry Reding#include <dt-bindings/power/tegra194-powergate.h>
8dbb72e2cSVidya Sagar#include <dt-bindings/reset/tegra194-reset.h>
9686ba009SThierry Reding#include <dt-bindings/thermal/tegra194-bpmp-thermal.h>
10be9b887fSThierry Reding#include <dt-bindings/memory/tegra194-mc.h>
115425fb15SMikko Perttunen
125425fb15SMikko Perttunen/ {
135425fb15SMikko Perttunen	compatible = "nvidia,tegra194";
145425fb15SMikko Perttunen	interrupt-parent = <&gic>;
155425fb15SMikko Perttunen	#address-cells = <2>;
165425fb15SMikko Perttunen	#size-cells = <2>;
175425fb15SMikko Perttunen
185425fb15SMikko Perttunen	/* control backbone */
19eef97c2aSThierry Reding	cbb@0 {
205425fb15SMikko Perttunen		compatible = "simple-bus";
215425fb15SMikko Perttunen		#address-cells = <1>;
225425fb15SMikko Perttunen		#size-cells = <1>;
235425fb15SMikko Perttunen		ranges = <0x0 0x0 0x0 0x40000000>;
245425fb15SMikko Perttunen
2509903c5eSJC Kuo		misc@100000 {
2609903c5eSJC Kuo			compatible = "nvidia,tegra194-misc";
2709903c5eSJC Kuo			reg = <0x00100000 0xf000>,
2809903c5eSJC Kuo			      <0x0010f000 0x1000>;
2909903c5eSJC Kuo		};
3009903c5eSJC Kuo
31f69ce393SMikko Perttunen		gpio: gpio@2200000 {
32f69ce393SMikko Perttunen			compatible = "nvidia,tegra194-gpio";
33f69ce393SMikko Perttunen			reg-names = "security", "gpio";
34f69ce393SMikko Perttunen			reg = <0x2200000 0x10000>,
35f69ce393SMikko Perttunen			      <0x2210000 0x10000>;
36f69ce393SMikko Perttunen			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>,
37f69ce393SMikko Perttunen				     <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
38f69ce393SMikko Perttunen				     <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
39f69ce393SMikko Perttunen				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
40f69ce393SMikko Perttunen				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
41f69ce393SMikko Perttunen				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>;
42f69ce393SMikko Perttunen			#interrupt-cells = <2>;
43f69ce393SMikko Perttunen			interrupt-controller;
44f69ce393SMikko Perttunen			#gpio-cells = <2>;
45f69ce393SMikko Perttunen			gpio-controller;
46f69ce393SMikko Perttunen		};
47f69ce393SMikko Perttunen
48f89b58ceSMikko Perttunen		ethernet@2490000 {
4919dc772aSThierry Reding			compatible = "nvidia,tegra194-eqos",
5019dc772aSThierry Reding				     "nvidia,tegra186-eqos",
51f89b58ceSMikko Perttunen				     "snps,dwc-qos-ethernet-4.10";
52f89b58ceSMikko Perttunen			reg = <0x02490000 0x10000>;
53f89b58ceSMikko Perttunen			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
54f89b58ceSMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_AXI_CBB>,
55f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_AXI>,
56f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_RX>,
57f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_TX>,
58f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_PTP_REF>;
59f89b58ceSMikko Perttunen			clock-names = "master_bus", "slave_bus", "rx", "tx", "ptp_ref";
60f89b58ceSMikko Perttunen			resets = <&bpmp TEGRA194_RESET_EQOS>;
61f89b58ceSMikko Perttunen			reset-names = "eqos";
62d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_EQOSR &emc>,
63d5237c7cSThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_EQOSW &emc>;
64d5237c7cSThierry Reding			interconnect-names = "dma-mem", "write";
65f89b58ceSMikko Perttunen			status = "disabled";
66f89b58ceSMikko Perttunen
67f89b58ceSMikko Perttunen			snps,write-requests = <1>;
68f89b58ceSMikko Perttunen			snps,read-requests = <3>;
69f89b58ceSMikko Perttunen			snps,burst-map = <0x7>;
70f89b58ceSMikko Perttunen			snps,txpbl = <16>;
71f89b58ceSMikko Perttunen			snps,rxpbl = <8>;
72f89b58ceSMikko Perttunen		};
73f89b58ceSMikko Perttunen
741aaa7698SThierry Reding		aconnect@2900000 {
755d2249ddSSameer Pujar			compatible = "nvidia,tegra194-aconnect",
765d2249ddSSameer Pujar				     "nvidia,tegra210-aconnect";
775d2249ddSSameer Pujar			clocks = <&bpmp TEGRA194_CLK_APE>,
785d2249ddSSameer Pujar				 <&bpmp TEGRA194_CLK_APB2APE>;
795d2249ddSSameer Pujar			clock-names = "ape", "apb2ape";
805d2249ddSSameer Pujar			power-domains = <&bpmp TEGRA194_POWER_DOMAIN_AUD>;
815d2249ddSSameer Pujar			#address-cells = <1>;
825d2249ddSSameer Pujar			#size-cells = <1>;
835d2249ddSSameer Pujar			ranges = <0x02900000 0x02900000 0x200000>;
845d2249ddSSameer Pujar			status = "disabled";
855d2249ddSSameer Pujar
865d2249ddSSameer Pujar			dma-controller@2930000 {
875d2249ddSSameer Pujar				compatible = "nvidia,tegra194-adma",
885d2249ddSSameer Pujar					     "nvidia,tegra186-adma";
895d2249ddSSameer Pujar				reg = <0x02930000 0x20000>;
905d2249ddSSameer Pujar				interrupt-parent = <&agic>;
915d2249ddSSameer Pujar				interrupts =  <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
925d2249ddSSameer Pujar					      <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
935d2249ddSSameer Pujar					      <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
945d2249ddSSameer Pujar					      <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
955d2249ddSSameer Pujar					      <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
965d2249ddSSameer Pujar					      <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
975d2249ddSSameer Pujar					      <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
985d2249ddSSameer Pujar					      <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
995d2249ddSSameer Pujar					      <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
1005d2249ddSSameer Pujar					      <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
1015d2249ddSSameer Pujar					      <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
1025d2249ddSSameer Pujar					      <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
1035d2249ddSSameer Pujar					      <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
1045d2249ddSSameer Pujar					      <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
1055d2249ddSSameer Pujar					      <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
1065d2249ddSSameer Pujar					      <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
1075d2249ddSSameer Pujar					      <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
1085d2249ddSSameer Pujar					      <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
1095d2249ddSSameer Pujar					      <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
1105d2249ddSSameer Pujar					      <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
1115d2249ddSSameer Pujar					      <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
1125d2249ddSSameer Pujar					      <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
1135d2249ddSSameer Pujar					      <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
1145d2249ddSSameer Pujar					      <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
1155d2249ddSSameer Pujar					      <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
1165d2249ddSSameer Pujar					      <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
1175d2249ddSSameer Pujar					      <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
1185d2249ddSSameer Pujar					      <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
1195d2249ddSSameer Pujar					      <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
1205d2249ddSSameer Pujar					      <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
1215d2249ddSSameer Pujar					      <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
1225d2249ddSSameer Pujar					      <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
1235d2249ddSSameer Pujar				#dma-cells = <1>;
1245d2249ddSSameer Pujar				clocks = <&bpmp TEGRA194_CLK_AHUB>;
1255d2249ddSSameer Pujar				clock-names = "d_audio";
1265d2249ddSSameer Pujar				status = "disabled";
1275d2249ddSSameer Pujar			};
1285d2249ddSSameer Pujar
1295d2249ddSSameer Pujar			agic: interrupt-controller@2a40000 {
1305d2249ddSSameer Pujar				compatible = "nvidia,tegra194-agic",
1315d2249ddSSameer Pujar					     "nvidia,tegra210-agic";
1325d2249ddSSameer Pujar				#interrupt-cells = <3>;
1335d2249ddSSameer Pujar				interrupt-controller;
1345d2249ddSSameer Pujar				reg = <0x02a41000 0x1000>,
1355d2249ddSSameer Pujar				      <0x02a42000 0x2000>;
1365d2249ddSSameer Pujar				interrupts = <GIC_SPI 145
1375d2249ddSSameer Pujar					      (GIC_CPU_MASK_SIMPLE(4) |
1385d2249ddSSameer Pujar					       IRQ_TYPE_LEVEL_HIGH)>;
1395d2249ddSSameer Pujar				clocks = <&bpmp TEGRA194_CLK_APE>;
1405d2249ddSSameer Pujar				clock-names = "clk";
1415d2249ddSSameer Pujar				status = "disabled";
1425d2249ddSSameer Pujar			};
1435d2249ddSSameer Pujar		};
1445d2249ddSSameer Pujar
145dbb72e2cSVidya Sagar		pinmux: pinmux@2430000 {
146dbb72e2cSVidya Sagar			compatible = "nvidia,tegra194-pinmux";
147dbb72e2cSVidya Sagar			reg = <0x2430000 0x17000
148dbb72e2cSVidya Sagar			       0xc300000 0x4000>;
149dbb72e2cSVidya Sagar
150dbb72e2cSVidya Sagar			status = "okay";
151dbb72e2cSVidya Sagar
152dbb72e2cSVidya Sagar			pex_rst_c5_out_state: pex_rst_c5_out {
153dbb72e2cSVidya Sagar				pex_rst {
154dbb72e2cSVidya Sagar					nvidia,pins = "pex_l5_rst_n_pgg1";
155dbb72e2cSVidya Sagar					nvidia,schmitt = <TEGRA_PIN_DISABLE>;
156dbb72e2cSVidya Sagar					nvidia,lpdr = <TEGRA_PIN_ENABLE>;
157dbb72e2cSVidya Sagar					nvidia,enable-input = <TEGRA_PIN_DISABLE>;
158dbb72e2cSVidya Sagar					nvidia,io-high-voltage = <TEGRA_PIN_ENABLE>;
159dbb72e2cSVidya Sagar					nvidia,tristate = <TEGRA_PIN_DISABLE>;
160dbb72e2cSVidya Sagar					nvidia,pull = <TEGRA_PIN_PULL_NONE>;
161dbb72e2cSVidya Sagar				};
162dbb72e2cSVidya Sagar			};
163dbb72e2cSVidya Sagar
164dbb72e2cSVidya Sagar			clkreq_c5_bi_dir_state: clkreq_c5_bi_dir {
165dbb72e2cSVidya Sagar				clkreq {
166dbb72e2cSVidya Sagar					nvidia,pins = "pex_l5_clkreq_n_pgg0";
167dbb72e2cSVidya Sagar					nvidia,schmitt = <TEGRA_PIN_DISABLE>;
168dbb72e2cSVidya Sagar					nvidia,lpdr = <TEGRA_PIN_ENABLE>;
169dbb72e2cSVidya Sagar					nvidia,enable-input = <TEGRA_PIN_ENABLE>;
170dbb72e2cSVidya Sagar					nvidia,io-high-voltage = <TEGRA_PIN_ENABLE>;
171dbb72e2cSVidya Sagar					nvidia,tristate = <TEGRA_PIN_DISABLE>;
172dbb72e2cSVidya Sagar					nvidia,pull = <TEGRA_PIN_PULL_NONE>;
173dbb72e2cSVidya Sagar				};
174dbb72e2cSVidya Sagar			};
175dbb72e2cSVidya Sagar		};
176dbb72e2cSVidya Sagar
177be9b887fSThierry Reding		mc: memory-controller@2c00000 {
178be9b887fSThierry Reding			compatible = "nvidia,tegra194-mc";
179be9b887fSThierry Reding			reg = <0x02c00000 0x100000>,
180be9b887fSThierry Reding			      <0x02b80000 0x040000>,
181be9b887fSThierry Reding			      <0x01700000 0x100000>;
182d5237c7cSThierry Reding			#interconnect-cells = <1>;
183be9b887fSThierry Reding			status = "disabled";
184be9b887fSThierry Reding
185be9b887fSThierry Reding			#address-cells = <2>;
186be9b887fSThierry Reding			#size-cells = <2>;
187be9b887fSThierry Reding
188be9b887fSThierry Reding			ranges = <0x01700000 0x0 0x01700000 0x0 0x100000>,
189be9b887fSThierry Reding				 <0x02b80000 0x0 0x02b80000 0x0 0x040000>,
190be9b887fSThierry Reding				 <0x02c00000 0x0 0x02c00000 0x0 0x100000>;
191be9b887fSThierry Reding
192be9b887fSThierry Reding			/*
193be9b887fSThierry Reding			 * Bit 39 of addresses passing through the memory
194be9b887fSThierry Reding			 * controller selects the XBAR format used when memory
195be9b887fSThierry Reding			 * is accessed. This is used to transparently access
196be9b887fSThierry Reding			 * memory in the XBAR format used by the discrete GPU
197be9b887fSThierry Reding			 * (bit 39 set) or Tegra (bit 39 clear).
198be9b887fSThierry Reding			 *
199be9b887fSThierry Reding			 * As a consequence, the operating system must ensure
200be9b887fSThierry Reding			 * that bit 39 is never used implicitly, for example
201be9b887fSThierry Reding			 * via an I/O virtual address mapping of an IOMMU. If
202be9b887fSThierry Reding			 * devices require access to the XBAR switch, their
203be9b887fSThierry Reding			 * drivers must set this bit explicitly.
204be9b887fSThierry Reding			 *
205be9b887fSThierry Reding			 * Limit the DMA range for memory clients to [38:0].
206be9b887fSThierry Reding			 */
207be9b887fSThierry Reding			dma-ranges = <0x0 0x0 0x0 0x80 0x0>;
208be9b887fSThierry Reding
209be9b887fSThierry Reding			emc: external-memory-controller@2c60000 {
210be9b887fSThierry Reding				compatible = "nvidia,tegra194-emc";
211be9b887fSThierry Reding				reg = <0x0 0x02c60000 0x0 0x90000>,
212be9b887fSThierry Reding				      <0x0 0x01780000 0x0 0x80000>;
213be9b887fSThierry Reding				clocks = <&bpmp TEGRA194_CLK_EMC>;
214be9b887fSThierry Reding				clock-names = "emc";
215be9b887fSThierry Reding
216d5237c7cSThierry Reding				#interconnect-cells = <0>;
217d5237c7cSThierry Reding
218be9b887fSThierry Reding				nvidia,bpmp = <&bpmp>;
219be9b887fSThierry Reding			};
220be9b887fSThierry Reding		};
221be9b887fSThierry Reding
2225425fb15SMikko Perttunen		uarta: serial@3100000 {
2235425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
2245425fb15SMikko Perttunen			reg = <0x03100000 0x40>;
2255425fb15SMikko Perttunen			reg-shift = <2>;
2265425fb15SMikko Perttunen			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
2275425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTA>;
2285425fb15SMikko Perttunen			clock-names = "serial";
2295425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTA>;
2305425fb15SMikko Perttunen			reset-names = "serial";
2315425fb15SMikko Perttunen			status = "disabled";
2325425fb15SMikko Perttunen		};
2335425fb15SMikko Perttunen
2345425fb15SMikko Perttunen		uartb: serial@3110000 {
2355425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
2365425fb15SMikko Perttunen			reg = <0x03110000 0x40>;
2375425fb15SMikko Perttunen			reg-shift = <2>;
2385425fb15SMikko Perttunen			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
2395425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTB>;
2405425fb15SMikko Perttunen			clock-names = "serial";
2415425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTB>;
2425425fb15SMikko Perttunen			reset-names = "serial";
2435425fb15SMikko Perttunen			status = "disabled";
2445425fb15SMikko Perttunen		};
2455425fb15SMikko Perttunen
2465425fb15SMikko Perttunen		uartd: serial@3130000 {
2475425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
2485425fb15SMikko Perttunen			reg = <0x03130000 0x40>;
2495425fb15SMikko Perttunen			reg-shift = <2>;
2505425fb15SMikko Perttunen			interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
2515425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTD>;
2525425fb15SMikko Perttunen			clock-names = "serial";
2535425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTD>;
2545425fb15SMikko Perttunen			reset-names = "serial";
2555425fb15SMikko Perttunen			status = "disabled";
2565425fb15SMikko Perttunen		};
2575425fb15SMikko Perttunen
2585425fb15SMikko Perttunen		uarte: serial@3140000 {
2595425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
2605425fb15SMikko Perttunen			reg = <0x03140000 0x40>;
2615425fb15SMikko Perttunen			reg-shift = <2>;
2625425fb15SMikko Perttunen			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
2635425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTE>;
2645425fb15SMikko Perttunen			clock-names = "serial";
2655425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTE>;
2665425fb15SMikko Perttunen			reset-names = "serial";
2675425fb15SMikko Perttunen			status = "disabled";
2685425fb15SMikko Perttunen		};
2695425fb15SMikko Perttunen
2705425fb15SMikko Perttunen		uartf: serial@3150000 {
2715425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
2725425fb15SMikko Perttunen			reg = <0x03150000 0x40>;
2735425fb15SMikko Perttunen			reg-shift = <2>;
2745425fb15SMikko Perttunen			interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
2755425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTF>;
2765425fb15SMikko Perttunen			clock-names = "serial";
2775425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTF>;
2785425fb15SMikko Perttunen			reset-names = "serial";
2795425fb15SMikko Perttunen			status = "disabled";
2805425fb15SMikko Perttunen		};
2815425fb15SMikko Perttunen
2825425fb15SMikko Perttunen		gen1_i2c: i2c@3160000 {
283d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
2845425fb15SMikko Perttunen			reg = <0x03160000 0x10000>;
2855425fb15SMikko Perttunen			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
2865425fb15SMikko Perttunen			#address-cells = <1>;
2875425fb15SMikko Perttunen			#size-cells = <0>;
2885425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C1>;
2895425fb15SMikko Perttunen			clock-names = "div-clk";
2905425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C1>;
2915425fb15SMikko Perttunen			reset-names = "i2c";
2925425fb15SMikko Perttunen			status = "disabled";
2935425fb15SMikko Perttunen		};
2945425fb15SMikko Perttunen
2955425fb15SMikko Perttunen		uarth: serial@3170000 {
2965425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
2975425fb15SMikko Perttunen			reg = <0x03170000 0x40>;
2985425fb15SMikko Perttunen			reg-shift = <2>;
2995425fb15SMikko Perttunen			interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>;
3005425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTH>;
3015425fb15SMikko Perttunen			clock-names = "serial";
3025425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTH>;
3035425fb15SMikko Perttunen			reset-names = "serial";
3045425fb15SMikko Perttunen			status = "disabled";
3055425fb15SMikko Perttunen		};
3065425fb15SMikko Perttunen
3075425fb15SMikko Perttunen		cam_i2c: i2c@3180000 {
308d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
3095425fb15SMikko Perttunen			reg = <0x03180000 0x10000>;
3105425fb15SMikko Perttunen			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
3115425fb15SMikko Perttunen			#address-cells = <1>;
3125425fb15SMikko Perttunen			#size-cells = <0>;
3135425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C3>;
3145425fb15SMikko Perttunen			clock-names = "div-clk";
3155425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C3>;
3165425fb15SMikko Perttunen			reset-names = "i2c";
3175425fb15SMikko Perttunen			status = "disabled";
3185425fb15SMikko Perttunen		};
3195425fb15SMikko Perttunen
3205425fb15SMikko Perttunen		/* shares pads with dpaux1 */
3215425fb15SMikko Perttunen		dp_aux_ch1_i2c: i2c@3190000 {
322d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
3235425fb15SMikko Perttunen			reg = <0x03190000 0x10000>;
3245425fb15SMikko Perttunen			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
3255425fb15SMikko Perttunen			#address-cells = <1>;
3265425fb15SMikko Perttunen			#size-cells = <0>;
3275425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C4>;
3285425fb15SMikko Perttunen			clock-names = "div-clk";
3295425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C4>;
3305425fb15SMikko Perttunen			reset-names = "i2c";
3315425fb15SMikko Perttunen			status = "disabled";
3325425fb15SMikko Perttunen		};
3335425fb15SMikko Perttunen
3345425fb15SMikko Perttunen		/* shares pads with dpaux0 */
3355425fb15SMikko Perttunen		dp_aux_ch0_i2c: i2c@31b0000 {
336d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
3375425fb15SMikko Perttunen			reg = <0x031b0000 0x10000>;
3385425fb15SMikko Perttunen			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
3395425fb15SMikko Perttunen			#address-cells = <1>;
3405425fb15SMikko Perttunen			#size-cells = <0>;
3415425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C6>;
3425425fb15SMikko Perttunen			clock-names = "div-clk";
3435425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C6>;
3445425fb15SMikko Perttunen			reset-names = "i2c";
3455425fb15SMikko Perttunen			status = "disabled";
3465425fb15SMikko Perttunen		};
3475425fb15SMikko Perttunen
3485425fb15SMikko Perttunen		gen7_i2c: i2c@31c0000 {
349d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
3505425fb15SMikko Perttunen			reg = <0x031c0000 0x10000>;
3515425fb15SMikko Perttunen			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
3525425fb15SMikko Perttunen			#address-cells = <1>;
3535425fb15SMikko Perttunen			#size-cells = <0>;
3545425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C7>;
3555425fb15SMikko Perttunen			clock-names = "div-clk";
3565425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C7>;
3575425fb15SMikko Perttunen			reset-names = "i2c";
3585425fb15SMikko Perttunen			status = "disabled";
3595425fb15SMikko Perttunen		};
3605425fb15SMikko Perttunen
3615425fb15SMikko Perttunen		gen9_i2c: i2c@31e0000 {
362d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
3635425fb15SMikko Perttunen			reg = <0x031e0000 0x10000>;
3645425fb15SMikko Perttunen			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
3655425fb15SMikko Perttunen			#address-cells = <1>;
3665425fb15SMikko Perttunen			#size-cells = <0>;
3675425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C9>;
3685425fb15SMikko Perttunen			clock-names = "div-clk";
3695425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C9>;
3705425fb15SMikko Perttunen			reset-names = "i2c";
3715425fb15SMikko Perttunen			status = "disabled";
3725425fb15SMikko Perttunen		};
3735425fb15SMikko Perttunen
3746a574ec7SThierry Reding		pwm1: pwm@3280000 {
3756a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
3766a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
3776a574ec7SThierry Reding			reg = <0x3280000 0x10000>;
3786a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM1>;
3796a574ec7SThierry Reding			clock-names = "pwm";
3806a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM1>;
3816a574ec7SThierry Reding			reset-names = "pwm";
3826a574ec7SThierry Reding			status = "disabled";
3836a574ec7SThierry Reding			#pwm-cells = <2>;
3846a574ec7SThierry Reding		};
3856a574ec7SThierry Reding
3866a574ec7SThierry Reding		pwm2: pwm@3290000 {
3876a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
3886a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
3896a574ec7SThierry Reding			reg = <0x3290000 0x10000>;
3906a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM2>;
3916a574ec7SThierry Reding			clock-names = "pwm";
3926a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM2>;
3936a574ec7SThierry Reding			reset-names = "pwm";
3946a574ec7SThierry Reding			status = "disabled";
3956a574ec7SThierry Reding			#pwm-cells = <2>;
3966a574ec7SThierry Reding		};
3976a574ec7SThierry Reding
3986a574ec7SThierry Reding		pwm3: pwm@32a0000 {
3996a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
4006a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
4016a574ec7SThierry Reding			reg = <0x32a0000 0x10000>;
4026a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM3>;
4036a574ec7SThierry Reding			clock-names = "pwm";
4046a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM3>;
4056a574ec7SThierry Reding			reset-names = "pwm";
4066a574ec7SThierry Reding			status = "disabled";
4076a574ec7SThierry Reding			#pwm-cells = <2>;
4086a574ec7SThierry Reding		};
4096a574ec7SThierry Reding
4106a574ec7SThierry Reding		pwm5: pwm@32c0000 {
4116a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
4126a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
4136a574ec7SThierry Reding			reg = <0x32c0000 0x10000>;
4146a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM5>;
4156a574ec7SThierry Reding			clock-names = "pwm";
4166a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM5>;
4176a574ec7SThierry Reding			reset-names = "pwm";
4186a574ec7SThierry Reding			status = "disabled";
4196a574ec7SThierry Reding			#pwm-cells = <2>;
4206a574ec7SThierry Reding		};
4216a574ec7SThierry Reding
4226a574ec7SThierry Reding		pwm6: pwm@32d0000 {
4236a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
4246a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
4256a574ec7SThierry Reding			reg = <0x32d0000 0x10000>;
4266a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM6>;
4276a574ec7SThierry Reding			clock-names = "pwm";
4286a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM6>;
4296a574ec7SThierry Reding			reset-names = "pwm";
4306a574ec7SThierry Reding			status = "disabled";
4316a574ec7SThierry Reding			#pwm-cells = <2>;
4326a574ec7SThierry Reding		};
4336a574ec7SThierry Reding
4346a574ec7SThierry Reding		pwm7: pwm@32e0000 {
4356a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
4366a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
4376a574ec7SThierry Reding			reg = <0x32e0000 0x10000>;
4386a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM7>;
4396a574ec7SThierry Reding			clock-names = "pwm";
4406a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM7>;
4416a574ec7SThierry Reding			reset-names = "pwm";
4426a574ec7SThierry Reding			status = "disabled";
4436a574ec7SThierry Reding			#pwm-cells = <2>;
4446a574ec7SThierry Reding		};
4456a574ec7SThierry Reding
4466a574ec7SThierry Reding		pwm8: pwm@32f0000 {
4476a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
4486a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
4496a574ec7SThierry Reding			reg = <0x32f0000 0x10000>;
4506a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM8>;
4516a574ec7SThierry Reding			clock-names = "pwm";
4526a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM8>;
4536a574ec7SThierry Reding			reset-names = "pwm";
4546a574ec7SThierry Reding			status = "disabled";
4556a574ec7SThierry Reding			#pwm-cells = <2>;
4566a574ec7SThierry Reding		};
4576a574ec7SThierry Reding
4585425fb15SMikko Perttunen		sdmmc1: sdhci@3400000 {
4592c3578b3SThierry Reding			compatible = "nvidia,tegra194-sdhci";
4605425fb15SMikko Perttunen			reg = <0x03400000 0x10000>;
4615425fb15SMikko Perttunen			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
4625425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_SDMMC1>;
4635425fb15SMikko Perttunen			clock-names = "sdhci";
4645425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC1>;
4655425fb15SMikko Perttunen			reset-names = "sdhci";
466d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCRA &emc>,
467d5237c7cSThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_SDMMCWA &emc>;
468d5237c7cSThierry Reding			interconnect-names = "dma-mem", "write";
4694e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-3v3-timeout =
4704e0f1229SSowjanya Komatineni									<0x07>;
4714e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-3v3-timeout =
4724e0f1229SSowjanya Komatineni									<0x07>;
4734e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
4744e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8-timeout =
4754e0f1229SSowjanya Komatineni									<0x07>;
4764e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
4774e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
4784e0f1229SSowjanya Komatineni			nvidia,default-tap = <0x9>;
4794e0f1229SSowjanya Komatineni			nvidia,default-trim = <0x5>;
4805425fb15SMikko Perttunen			status = "disabled";
4815425fb15SMikko Perttunen		};
4825425fb15SMikko Perttunen
4835425fb15SMikko Perttunen		sdmmc3: sdhci@3440000 {
4842c3578b3SThierry Reding			compatible = "nvidia,tegra194-sdhci";
4855425fb15SMikko Perttunen			reg = <0x03440000 0x10000>;
4865425fb15SMikko Perttunen			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
4875425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_SDMMC3>;
4885425fb15SMikko Perttunen			clock-names = "sdhci";
4895425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC3>;
4905425fb15SMikko Perttunen			reset-names = "sdhci";
491d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCR &emc>,
492d5237c7cSThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_SDMMCW &emc>;
493d5237c7cSThierry Reding			interconnect-names = "dma-mem", "write";
4944e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8 = <0x00>;
4954e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8 = <0x7a>;
4964e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x07>;
4974e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-3v3-timeout =
4984e0f1229SSowjanya Komatineni									<0x07>;
4994e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
5004e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8-timeout =
5014e0f1229SSowjanya Komatineni									<0x07>;
5024e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
5034e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
5044e0f1229SSowjanya Komatineni			nvidia,default-tap = <0x9>;
5054e0f1229SSowjanya Komatineni			nvidia,default-trim = <0x5>;
5065425fb15SMikko Perttunen			status = "disabled";
5075425fb15SMikko Perttunen		};
5085425fb15SMikko Perttunen
5095425fb15SMikko Perttunen		sdmmc4: sdhci@3460000 {
5102c3578b3SThierry Reding			compatible = "nvidia,tegra194-sdhci";
5115425fb15SMikko Perttunen			reg = <0x03460000 0x10000>;
5125425fb15SMikko Perttunen			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
5135425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_SDMMC4>;
5145425fb15SMikko Perttunen			clock-names = "sdhci";
515351648d0SSowjanya Komatineni			assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC4>,
516351648d0SSowjanya Komatineni					  <&bpmp TEGRA194_CLK_PLLC4>;
517351648d0SSowjanya Komatineni			assigned-clock-parents =
518351648d0SSowjanya Komatineni					  <&bpmp TEGRA194_CLK_PLLC4>;
5195425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC4>;
5205425fb15SMikko Perttunen			reset-names = "sdhci";
521d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCRAB &emc>,
522d5237c7cSThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_SDMMCWAB &emc>;
523d5237c7cSThierry Reding			interconnect-names = "dma-mem", "write";
5244e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-hs400 = <0x00>;
5254e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-hs400 = <0x00>;
5264e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x0a>;
5274e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8-timeout =
5284e0f1229SSowjanya Komatineni									<0x0a>;
5294e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x0a>;
5304e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-3v3-timeout =
5314e0f1229SSowjanya Komatineni									<0x0a>;
5324e0f1229SSowjanya Komatineni			nvidia,default-tap = <0x8>;
5334e0f1229SSowjanya Komatineni			nvidia,default-trim = <0x14>;
5344e0f1229SSowjanya Komatineni			nvidia,dqs-trim = <40>;
535dfd3cb6fSSowjanya Komatineni			supports-cqe;
5365425fb15SMikko Perttunen			status = "disabled";
5375425fb15SMikko Perttunen		};
5385425fb15SMikko Perttunen
5394878cc0cSSameer Pujar		hda@3510000 {
5404878cc0cSSameer Pujar			compatible = "nvidia,tegra194-hda", "nvidia,tegra30-hda";
5414878cc0cSSameer Pujar			reg = <0x3510000 0x10000>;
5424878cc0cSSameer Pujar			interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
5434878cc0cSSameer Pujar			clocks = <&bpmp TEGRA194_CLK_HDA>,
5444878cc0cSSameer Pujar				 <&bpmp TEGRA194_CLK_HDA2CODEC_2X>,
5454878cc0cSSameer Pujar				 <&bpmp TEGRA194_CLK_HDA2HDMICODEC>;
5464878cc0cSSameer Pujar			clock-names = "hda", "hda2codec_2x", "hda2hdmi";
5474878cc0cSSameer Pujar			resets = <&bpmp TEGRA194_RESET_HDA>,
5484878cc0cSSameer Pujar				 <&bpmp TEGRA194_RESET_HDA2CODEC_2X>,
5494878cc0cSSameer Pujar				 <&bpmp TEGRA194_RESET_HDA2HDMICODEC>;
5504878cc0cSSameer Pujar			reset-names = "hda", "hda2codec_2x", "hda2hdmi";
5514878cc0cSSameer Pujar			power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
552d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_HDAR &emc>,
553d5237c7cSThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_HDAW &emc>;
554d5237c7cSThierry Reding			interconnect-names = "dma-mem", "write";
5554878cc0cSSameer Pujar			status = "disabled";
5564878cc0cSSameer Pujar		};
5574878cc0cSSameer Pujar
558fab7a039SJC Kuo		xusb_padctl: padctl@3520000 {
559fab7a039SJC Kuo			compatible = "nvidia,tegra194-xusb-padctl";
560fab7a039SJC Kuo			reg = <0x03520000 0x1000>,
561fab7a039SJC Kuo			      <0x03540000 0x1000>;
562fab7a039SJC Kuo			reg-names = "padctl", "ao";
563fab7a039SJC Kuo
564fab7a039SJC Kuo			resets = <&bpmp TEGRA194_RESET_XUSB_PADCTL>;
565fab7a039SJC Kuo			reset-names = "padctl";
566fab7a039SJC Kuo
567fab7a039SJC Kuo			status = "disabled";
568fab7a039SJC Kuo
569fab7a039SJC Kuo			pads {
570fab7a039SJC Kuo				usb2 {
571fab7a039SJC Kuo					clocks = <&bpmp TEGRA194_CLK_USB2_TRK>;
572fab7a039SJC Kuo					clock-names = "trk";
573fab7a039SJC Kuo
574fab7a039SJC Kuo					lanes {
575fab7a039SJC Kuo						usb2-0 {
576fab7a039SJC Kuo							nvidia,function = "xusb";
577fab7a039SJC Kuo							status = "disabled";
578fab7a039SJC Kuo							#phy-cells = <0>;
579fab7a039SJC Kuo						};
580fab7a039SJC Kuo
581fab7a039SJC Kuo						usb2-1 {
582fab7a039SJC Kuo							nvidia,function = "xusb";
583fab7a039SJC Kuo							status = "disabled";
584fab7a039SJC Kuo							#phy-cells = <0>;
585fab7a039SJC Kuo						};
586fab7a039SJC Kuo
587fab7a039SJC Kuo						usb2-2 {
588fab7a039SJC Kuo							nvidia,function = "xusb";
589fab7a039SJC Kuo							status = "disabled";
590fab7a039SJC Kuo							#phy-cells = <0>;
591fab7a039SJC Kuo						};
592fab7a039SJC Kuo
593fab7a039SJC Kuo						usb2-3 {
594fab7a039SJC Kuo							nvidia,function = "xusb";
595fab7a039SJC Kuo							status = "disabled";
596fab7a039SJC Kuo							#phy-cells = <0>;
597fab7a039SJC Kuo						};
598fab7a039SJC Kuo					};
599fab7a039SJC Kuo				};
600fab7a039SJC Kuo
601fab7a039SJC Kuo				usb3 {
602fab7a039SJC Kuo					lanes {
603fab7a039SJC Kuo						usb3-0 {
604fab7a039SJC Kuo							nvidia,function = "xusb";
605fab7a039SJC Kuo							status = "disabled";
606fab7a039SJC Kuo							#phy-cells = <0>;
607fab7a039SJC Kuo						};
608fab7a039SJC Kuo
609fab7a039SJC Kuo						usb3-1 {
610fab7a039SJC Kuo							nvidia,function = "xusb";
611fab7a039SJC Kuo							status = "disabled";
612fab7a039SJC Kuo							#phy-cells = <0>;
613fab7a039SJC Kuo						};
614fab7a039SJC Kuo
615fab7a039SJC Kuo						usb3-2 {
616fab7a039SJC Kuo							nvidia,function = "xusb";
617fab7a039SJC Kuo							status = "disabled";
618fab7a039SJC Kuo							#phy-cells = <0>;
619fab7a039SJC Kuo						};
620fab7a039SJC Kuo
621fab7a039SJC Kuo						usb3-3 {
622fab7a039SJC Kuo							nvidia,function = "xusb";
623fab7a039SJC Kuo							status = "disabled";
624fab7a039SJC Kuo							#phy-cells = <0>;
625fab7a039SJC Kuo						};
626fab7a039SJC Kuo					};
627fab7a039SJC Kuo				};
628fab7a039SJC Kuo			};
629fab7a039SJC Kuo
630fab7a039SJC Kuo			ports {
631fab7a039SJC Kuo				usb2-0 {
632fab7a039SJC Kuo					status = "disabled";
633fab7a039SJC Kuo				};
634fab7a039SJC Kuo
635fab7a039SJC Kuo				usb2-1 {
636fab7a039SJC Kuo					status = "disabled";
637fab7a039SJC Kuo				};
638fab7a039SJC Kuo
639fab7a039SJC Kuo				usb2-2 {
640fab7a039SJC Kuo					status = "disabled";
641fab7a039SJC Kuo				};
642fab7a039SJC Kuo
643fab7a039SJC Kuo				usb2-3 {
644fab7a039SJC Kuo					status = "disabled";
645fab7a039SJC Kuo				};
646fab7a039SJC Kuo
647fab7a039SJC Kuo				usb3-0 {
648fab7a039SJC Kuo					status = "disabled";
649fab7a039SJC Kuo				};
650fab7a039SJC Kuo
651fab7a039SJC Kuo				usb3-1 {
652fab7a039SJC Kuo					status = "disabled";
653fab7a039SJC Kuo				};
654fab7a039SJC Kuo
655fab7a039SJC Kuo				usb3-2 {
656fab7a039SJC Kuo					status = "disabled";
657fab7a039SJC Kuo				};
658fab7a039SJC Kuo
659fab7a039SJC Kuo				usb3-3 {
660fab7a039SJC Kuo					status = "disabled";
661fab7a039SJC Kuo				};
662fab7a039SJC Kuo			};
663fab7a039SJC Kuo		};
664fab7a039SJC Kuo
665bc8788b2SNagarjuna Kristam		usb@3550000 {
666bc8788b2SNagarjuna Kristam			compatible = "nvidia,tegra194-xudc";
667bc8788b2SNagarjuna Kristam			reg = <0x03550000 0x8000>,
668bc8788b2SNagarjuna Kristam			      <0x03558000 0x1000>;
669bc8788b2SNagarjuna Kristam			reg-names = "base", "fpci";
670bc8788b2SNagarjuna Kristam			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
671bc8788b2SNagarjuna Kristam			clocks = <&bpmp TEGRA194_CLK_XUSB_CORE_DEV>,
672bc8788b2SNagarjuna Kristam				 <&bpmp TEGRA194_CLK_XUSB_CORE_SS>,
673bc8788b2SNagarjuna Kristam				 <&bpmp TEGRA194_CLK_XUSB_SS>,
674bc8788b2SNagarjuna Kristam				 <&bpmp TEGRA194_CLK_XUSB_FS>;
675bc8788b2SNagarjuna Kristam			clock-names = "dev", "ss", "ss_src", "fs_src";
676bc8788b2SNagarjuna Kristam			power-domains = <&bpmp TEGRA194_POWER_DOMAIN_XUSBB>,
677bc8788b2SNagarjuna Kristam					<&bpmp TEGRA194_POWER_DOMAIN_XUSBA>;
678bc8788b2SNagarjuna Kristam			power-domain-names = "dev", "ss";
679bc8788b2SNagarjuna Kristam			nvidia,xusb-padctl = <&xusb_padctl>;
680bc8788b2SNagarjuna Kristam			status = "disabled";
681bc8788b2SNagarjuna Kristam		};
682bc8788b2SNagarjuna Kristam
683fab7a039SJC Kuo		usb@3610000 {
684fab7a039SJC Kuo			compatible = "nvidia,tegra194-xusb";
685fab7a039SJC Kuo			reg = <0x03610000 0x40000>,
686fab7a039SJC Kuo			      <0x03600000 0x10000>;
687fab7a039SJC Kuo			reg-names = "hcd", "fpci";
688fab7a039SJC Kuo
689fab7a039SJC Kuo			interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
690fab7a039SJC Kuo				     <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
691fab7a039SJC Kuo				     <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
692fab7a039SJC Kuo
693fab7a039SJC Kuo			clocks = <&bpmp TEGRA194_CLK_XUSB_CORE_HOST>,
694fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_XUSB_FALCON>,
695fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_XUSB_CORE_SS>,
696fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_XUSB_SS>,
697fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_CLK_M>,
698fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_XUSB_FS>,
699fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_UTMIPLL>,
700fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_CLK_M>,
701fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_PLLE>;
702fab7a039SJC Kuo			clock-names = "xusb_host", "xusb_falcon_src",
703fab7a039SJC Kuo				      "xusb_ss", "xusb_ss_src", "xusb_hs_src",
704fab7a039SJC Kuo				      "xusb_fs_src", "pll_u_480m", "clk_m",
705fab7a039SJC Kuo				      "pll_e";
706fab7a039SJC Kuo
707fab7a039SJC Kuo			power-domains = <&bpmp TEGRA194_POWER_DOMAIN_XUSBC>,
708fab7a039SJC Kuo					<&bpmp TEGRA194_POWER_DOMAIN_XUSBA>;
709fab7a039SJC Kuo			power-domain-names = "xusb_host", "xusb_ss";
710fab7a039SJC Kuo
711fab7a039SJC Kuo			nvidia,xusb-padctl = <&xusb_padctl>;
712fab7a039SJC Kuo			status = "disabled";
713fab7a039SJC Kuo		};
714fab7a039SJC Kuo
71509903c5eSJC Kuo		fuse@3820000 {
71609903c5eSJC Kuo			compatible = "nvidia,tegra194-efuse";
71709903c5eSJC Kuo			reg = <0x03820000 0x10000>;
71809903c5eSJC Kuo			clocks = <&bpmp TEGRA194_CLK_FUSE>;
71909903c5eSJC Kuo			clock-names = "fuse";
72009903c5eSJC Kuo		};
72109903c5eSJC Kuo
7225425fb15SMikko Perttunen		gic: interrupt-controller@3881000 {
7235425fb15SMikko Perttunen			compatible = "arm,gic-400";
7245425fb15SMikko Perttunen			#interrupt-cells = <3>;
7255425fb15SMikko Perttunen			interrupt-controller;
7265425fb15SMikko Perttunen			reg = <0x03881000 0x1000>,
7275425fb15SMikko Perttunen			      <0x03882000 0x2000>,
7285425fb15SMikko Perttunen			      <0x03884000 0x2000>,
7295425fb15SMikko Perttunen			      <0x03886000 0x2000>;
7305425fb15SMikko Perttunen			interrupts = <GIC_PPI 9
7315425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
7325425fb15SMikko Perttunen			interrupt-parent = <&gic>;
7335425fb15SMikko Perttunen		};
7345425fb15SMikko Perttunen
735badb80beSThierry Reding		cec@3960000 {
736badb80beSThierry Reding			compatible = "nvidia,tegra194-cec";
737badb80beSThierry Reding			reg = <0x03960000 0x10000>;
738badb80beSThierry Reding			interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
739badb80beSThierry Reding			clocks = <&bpmp TEGRA194_CLK_CEC>;
740badb80beSThierry Reding			clock-names = "cec";
741badb80beSThierry Reding			status = "disabled";
742badb80beSThierry Reding		};
743badb80beSThierry Reding
7445425fb15SMikko Perttunen		hsp_top0: hsp@3c00000 {
745a38570c2SMikko Perttunen			compatible = "nvidia,tegra194-hsp", "nvidia,tegra186-hsp";
7465425fb15SMikko Perttunen			reg = <0x03c00000 0xa0000>;
747a38570c2SMikko Perttunen			interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
748a38570c2SMikko Perttunen			             <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
749a38570c2SMikko Perttunen			             <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
750a38570c2SMikko Perttunen			             <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
751a38570c2SMikko Perttunen			             <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
752a38570c2SMikko Perttunen			             <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
753a38570c2SMikko Perttunen			             <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
754a38570c2SMikko Perttunen			             <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
755a38570c2SMikko Perttunen			             <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
756a38570c2SMikko Perttunen			interrupt-names = "doorbell", "shared0", "shared1", "shared2",
757a38570c2SMikko Perttunen			                  "shared3", "shared4", "shared5", "shared6",
758a38570c2SMikko Perttunen			                  "shared7";
759a38570c2SMikko Perttunen			#mbox-cells = <2>;
760a38570c2SMikko Perttunen		};
761a38570c2SMikko Perttunen
7622602c32fSVidya Sagar		p2u_hsio_0: phy@3e10000 {
7632602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
7642602c32fSVidya Sagar			reg = <0x03e10000 0x10000>;
7652602c32fSVidya Sagar			reg-names = "ctl";
7662602c32fSVidya Sagar
7672602c32fSVidya Sagar			#phy-cells = <0>;
7682602c32fSVidya Sagar		};
7692602c32fSVidya Sagar
7702602c32fSVidya Sagar		p2u_hsio_1: phy@3e20000 {
7712602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
7722602c32fSVidya Sagar			reg = <0x03e20000 0x10000>;
7732602c32fSVidya Sagar			reg-names = "ctl";
7742602c32fSVidya Sagar
7752602c32fSVidya Sagar			#phy-cells = <0>;
7762602c32fSVidya Sagar		};
7772602c32fSVidya Sagar
7782602c32fSVidya Sagar		p2u_hsio_2: phy@3e30000 {
7792602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
7802602c32fSVidya Sagar			reg = <0x03e30000 0x10000>;
7812602c32fSVidya Sagar			reg-names = "ctl";
7822602c32fSVidya Sagar
7832602c32fSVidya Sagar			#phy-cells = <0>;
7842602c32fSVidya Sagar		};
7852602c32fSVidya Sagar
7862602c32fSVidya Sagar		p2u_hsio_3: phy@3e40000 {
7872602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
7882602c32fSVidya Sagar			reg = <0x03e40000 0x10000>;
7892602c32fSVidya Sagar			reg-names = "ctl";
7902602c32fSVidya Sagar
7912602c32fSVidya Sagar			#phy-cells = <0>;
7922602c32fSVidya Sagar		};
7932602c32fSVidya Sagar
7942602c32fSVidya Sagar		p2u_hsio_4: phy@3e50000 {
7952602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
7962602c32fSVidya Sagar			reg = <0x03e50000 0x10000>;
7972602c32fSVidya Sagar			reg-names = "ctl";
7982602c32fSVidya Sagar
7992602c32fSVidya Sagar			#phy-cells = <0>;
8002602c32fSVidya Sagar		};
8012602c32fSVidya Sagar
8022602c32fSVidya Sagar		p2u_hsio_5: phy@3e60000 {
8032602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8042602c32fSVidya Sagar			reg = <0x03e60000 0x10000>;
8052602c32fSVidya Sagar			reg-names = "ctl";
8062602c32fSVidya Sagar
8072602c32fSVidya Sagar			#phy-cells = <0>;
8082602c32fSVidya Sagar		};
8092602c32fSVidya Sagar
8102602c32fSVidya Sagar		p2u_hsio_6: phy@3e70000 {
8112602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8122602c32fSVidya Sagar			reg = <0x03e70000 0x10000>;
8132602c32fSVidya Sagar			reg-names = "ctl";
8142602c32fSVidya Sagar
8152602c32fSVidya Sagar			#phy-cells = <0>;
8162602c32fSVidya Sagar		};
8172602c32fSVidya Sagar
8182602c32fSVidya Sagar		p2u_hsio_7: phy@3e80000 {
8192602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8202602c32fSVidya Sagar			reg = <0x03e80000 0x10000>;
8212602c32fSVidya Sagar			reg-names = "ctl";
8222602c32fSVidya Sagar
8232602c32fSVidya Sagar			#phy-cells = <0>;
8242602c32fSVidya Sagar		};
8252602c32fSVidya Sagar
8262602c32fSVidya Sagar		p2u_hsio_8: phy@3e90000 {
8272602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8282602c32fSVidya Sagar			reg = <0x03e90000 0x10000>;
8292602c32fSVidya Sagar			reg-names = "ctl";
8302602c32fSVidya Sagar
8312602c32fSVidya Sagar			#phy-cells = <0>;
8322602c32fSVidya Sagar		};
8332602c32fSVidya Sagar
8342602c32fSVidya Sagar		p2u_hsio_9: phy@3ea0000 {
8352602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8362602c32fSVidya Sagar			reg = <0x03ea0000 0x10000>;
8372602c32fSVidya Sagar			reg-names = "ctl";
8382602c32fSVidya Sagar
8392602c32fSVidya Sagar			#phy-cells = <0>;
8402602c32fSVidya Sagar		};
8412602c32fSVidya Sagar
8422602c32fSVidya Sagar		p2u_nvhs_0: phy@3eb0000 {
8432602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8442602c32fSVidya Sagar			reg = <0x03eb0000 0x10000>;
8452602c32fSVidya Sagar			reg-names = "ctl";
8462602c32fSVidya Sagar
8472602c32fSVidya Sagar			#phy-cells = <0>;
8482602c32fSVidya Sagar		};
8492602c32fSVidya Sagar
8502602c32fSVidya Sagar		p2u_nvhs_1: phy@3ec0000 {
8512602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8522602c32fSVidya Sagar			reg = <0x03ec0000 0x10000>;
8532602c32fSVidya Sagar			reg-names = "ctl";
8542602c32fSVidya Sagar
8552602c32fSVidya Sagar			#phy-cells = <0>;
8562602c32fSVidya Sagar		};
8572602c32fSVidya Sagar
8582602c32fSVidya Sagar		p2u_nvhs_2: phy@3ed0000 {
8592602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8602602c32fSVidya Sagar			reg = <0x03ed0000 0x10000>;
8612602c32fSVidya Sagar			reg-names = "ctl";
8622602c32fSVidya Sagar
8632602c32fSVidya Sagar			#phy-cells = <0>;
8642602c32fSVidya Sagar		};
8652602c32fSVidya Sagar
8662602c32fSVidya Sagar		p2u_nvhs_3: phy@3ee0000 {
8672602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8682602c32fSVidya Sagar			reg = <0x03ee0000 0x10000>;
8692602c32fSVidya Sagar			reg-names = "ctl";
8702602c32fSVidya Sagar
8712602c32fSVidya Sagar			#phy-cells = <0>;
8722602c32fSVidya Sagar		};
8732602c32fSVidya Sagar
8742602c32fSVidya Sagar		p2u_nvhs_4: phy@3ef0000 {
8752602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8762602c32fSVidya Sagar			reg = <0x03ef0000 0x10000>;
8772602c32fSVidya Sagar			reg-names = "ctl";
8782602c32fSVidya Sagar
8792602c32fSVidya Sagar			#phy-cells = <0>;
8802602c32fSVidya Sagar		};
8812602c32fSVidya Sagar
8822602c32fSVidya Sagar		p2u_nvhs_5: phy@3f00000 {
8832602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8842602c32fSVidya Sagar			reg = <0x03f00000 0x10000>;
8852602c32fSVidya Sagar			reg-names = "ctl";
8862602c32fSVidya Sagar
8872602c32fSVidya Sagar			#phy-cells = <0>;
8882602c32fSVidya Sagar		};
8892602c32fSVidya Sagar
8902602c32fSVidya Sagar		p2u_nvhs_6: phy@3f10000 {
8912602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
8922602c32fSVidya Sagar			reg = <0x03f10000 0x10000>;
8932602c32fSVidya Sagar			reg-names = "ctl";
8942602c32fSVidya Sagar
8952602c32fSVidya Sagar			#phy-cells = <0>;
8962602c32fSVidya Sagar		};
8972602c32fSVidya Sagar
8982602c32fSVidya Sagar		p2u_nvhs_7: phy@3f20000 {
8992602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
9002602c32fSVidya Sagar			reg = <0x03f20000 0x10000>;
9012602c32fSVidya Sagar			reg-names = "ctl";
9022602c32fSVidya Sagar
9032602c32fSVidya Sagar			#phy-cells = <0>;
9042602c32fSVidya Sagar		};
9052602c32fSVidya Sagar
9062602c32fSVidya Sagar		p2u_hsio_10: phy@3f30000 {
9072602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
9082602c32fSVidya Sagar			reg = <0x03f30000 0x10000>;
9092602c32fSVidya Sagar			reg-names = "ctl";
9102602c32fSVidya Sagar
9112602c32fSVidya Sagar			#phy-cells = <0>;
9122602c32fSVidya Sagar		};
9132602c32fSVidya Sagar
9142602c32fSVidya Sagar		p2u_hsio_11: phy@3f40000 {
9152602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
9162602c32fSVidya Sagar			reg = <0x03f40000 0x10000>;
9172602c32fSVidya Sagar			reg-names = "ctl";
9182602c32fSVidya Sagar
9192602c32fSVidya Sagar			#phy-cells = <0>;
9202602c32fSVidya Sagar		};
9212602c32fSVidya Sagar
922a38570c2SMikko Perttunen		hsp_aon: hsp@c150000 {
923a38570c2SMikko Perttunen			compatible = "nvidia,tegra194-hsp", "nvidia,tegra186-hsp";
924a38570c2SMikko Perttunen			reg = <0x0c150000 0xa0000>;
925a38570c2SMikko Perttunen			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
926a38570c2SMikko Perttunen			             <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
927a38570c2SMikko Perttunen			             <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
928a38570c2SMikko Perttunen			             <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
929a38570c2SMikko Perttunen			/*
930a38570c2SMikko Perttunen			 * Shared interrupt 0 is routed only to AON/SPE, so
931a38570c2SMikko Perttunen			 * we only have 4 shared interrupts for the CCPLEX.
932a38570c2SMikko Perttunen			 */
933a38570c2SMikko Perttunen			interrupt-names = "shared1", "shared2", "shared3", "shared4";
9345425fb15SMikko Perttunen			#mbox-cells = <2>;
9355425fb15SMikko Perttunen		};
9365425fb15SMikko Perttunen
9375425fb15SMikko Perttunen		gen2_i2c: i2c@c240000 {
938d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
9395425fb15SMikko Perttunen			reg = <0x0c240000 0x10000>;
9405425fb15SMikko Perttunen			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
9415425fb15SMikko Perttunen			#address-cells = <1>;
9425425fb15SMikko Perttunen			#size-cells = <0>;
9435425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C2>;
9445425fb15SMikko Perttunen			clock-names = "div-clk";
9455425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C2>;
9465425fb15SMikko Perttunen			reset-names = "i2c";
9475425fb15SMikko Perttunen			status = "disabled";
9485425fb15SMikko Perttunen		};
9495425fb15SMikko Perttunen
9505425fb15SMikko Perttunen		gen8_i2c: i2c@c250000 {
951d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
9525425fb15SMikko Perttunen			reg = <0x0c250000 0x10000>;
9535425fb15SMikko Perttunen			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
9545425fb15SMikko Perttunen			#address-cells = <1>;
9555425fb15SMikko Perttunen			#size-cells = <0>;
9565425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C8>;
9575425fb15SMikko Perttunen			clock-names = "div-clk";
9585425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C8>;
9595425fb15SMikko Perttunen			reset-names = "i2c";
9605425fb15SMikko Perttunen			status = "disabled";
9615425fb15SMikko Perttunen		};
9625425fb15SMikko Perttunen
9635425fb15SMikko Perttunen		uartc: serial@c280000 {
9645425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
9655425fb15SMikko Perttunen			reg = <0x0c280000 0x40>;
9665425fb15SMikko Perttunen			reg-shift = <2>;
9675425fb15SMikko Perttunen			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
9685425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTC>;
9695425fb15SMikko Perttunen			clock-names = "serial";
9705425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTC>;
9715425fb15SMikko Perttunen			reset-names = "serial";
9725425fb15SMikko Perttunen			status = "disabled";
9735425fb15SMikko Perttunen		};
9745425fb15SMikko Perttunen
9755425fb15SMikko Perttunen		uartg: serial@c290000 {
9765425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
9775425fb15SMikko Perttunen			reg = <0x0c290000 0x40>;
9785425fb15SMikko Perttunen			reg-shift = <2>;
9795425fb15SMikko Perttunen			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
9805425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTG>;
9815425fb15SMikko Perttunen			clock-names = "serial";
9825425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTG>;
9835425fb15SMikko Perttunen			reset-names = "serial";
9845425fb15SMikko Perttunen			status = "disabled";
9855425fb15SMikko Perttunen		};
9865425fb15SMikko Perttunen
98737e5a31dSThierry Reding		rtc: rtc@c2a0000 {
98837e5a31dSThierry Reding			compatible = "nvidia,tegra194-rtc", "nvidia,tegra20-rtc";
98937e5a31dSThierry Reding			reg = <0x0c2a0000 0x10000>;
99037e5a31dSThierry Reding			interrupt-parent = <&pmc>;
99137e5a31dSThierry Reding			interrupts = <73 IRQ_TYPE_LEVEL_HIGH>;
99237e5a31dSThierry Reding			clocks = <&bpmp TEGRA194_CLK_CLK_32K>;
99337e5a31dSThierry Reding			clock-names = "rtc";
99437e5a31dSThierry Reding			status = "disabled";
99537e5a31dSThierry Reding		};
99637e5a31dSThierry Reding
9974d286331SThierry Reding		gpio_aon: gpio@c2f0000 {
9984d286331SThierry Reding			compatible = "nvidia,tegra194-gpio-aon";
9994d286331SThierry Reding			reg-names = "security", "gpio";
10004d286331SThierry Reding			reg = <0xc2f0000 0x1000>,
10014d286331SThierry Reding			      <0xc2f1000 0x1000>;
10024d286331SThierry Reding			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
10034d286331SThierry Reding				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
10044d286331SThierry Reding				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
10054d286331SThierry Reding				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
10064d286331SThierry Reding			gpio-controller;
10074d286331SThierry Reding			#gpio-cells = <2>;
10084d286331SThierry Reding			interrupt-controller;
10094d286331SThierry Reding			#interrupt-cells = <2>;
10104d286331SThierry Reding		};
10114d286331SThierry Reding
10126a574ec7SThierry Reding		pwm4: pwm@c340000 {
10136a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
10146a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
10156a574ec7SThierry Reding			reg = <0xc340000 0x10000>;
10166a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM4>;
10176a574ec7SThierry Reding			clock-names = "pwm";
10186a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM4>;
10196a574ec7SThierry Reding			reset-names = "pwm";
10206a574ec7SThierry Reding			status = "disabled";
10216a574ec7SThierry Reding			#pwm-cells = <2>;
10226a574ec7SThierry Reding		};
10236a574ec7SThierry Reding
102438ecf1e5SThierry Reding		pmc: pmc@c360000 {
10255425fb15SMikko Perttunen			compatible = "nvidia,tegra194-pmc";
10265425fb15SMikko Perttunen			reg = <0x0c360000 0x10000>,
10275425fb15SMikko Perttunen			      <0x0c370000 0x10000>,
10285425fb15SMikko Perttunen			      <0x0c380000 0x10000>,
10295425fb15SMikko Perttunen			      <0x0c390000 0x10000>,
10305425fb15SMikko Perttunen			      <0x0c3a0000 0x10000>;
10315425fb15SMikko Perttunen			reg-names = "pmc", "wake", "aotag", "scratch", "misc";
103238ecf1e5SThierry Reding
103338ecf1e5SThierry Reding			#interrupt-cells = <2>;
103438ecf1e5SThierry Reding			interrupt-controller;
10355425fb15SMikko Perttunen		};
10363db6d3baSThierry Reding
10373db6d3baSThierry Reding		host1x@13e00000 {
10383db6d3baSThierry Reding			compatible = "nvidia,tegra194-host1x", "simple-bus";
10393db6d3baSThierry Reding			reg = <0x13e00000 0x10000>,
10403db6d3baSThierry Reding			      <0x13e10000 0x10000>;
10413db6d3baSThierry Reding			reg-names = "hypervisor", "vm";
10423db6d3baSThierry Reding			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
10433db6d3baSThierry Reding				     <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
10443db6d3baSThierry Reding			clocks = <&bpmp TEGRA194_CLK_HOST1X>;
10453db6d3baSThierry Reding			clock-names = "host1x";
10463db6d3baSThierry Reding			resets = <&bpmp TEGRA194_RESET_HOST1X>;
10473db6d3baSThierry Reding			reset-names = "host1x";
10483db6d3baSThierry Reding
10493db6d3baSThierry Reding			#address-cells = <1>;
10503db6d3baSThierry Reding			#size-cells = <1>;
10513db6d3baSThierry Reding
10523db6d3baSThierry Reding			ranges = <0x15000000 0x15000000 0x01000000>;
1053d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_HOST1XDMAR &emc>;
1054d5237c7cSThierry Reding			interconnect-names = "dma-mem";
10553db6d3baSThierry Reding
10563db6d3baSThierry Reding			display-hub@15200000 {
10573db6d3baSThierry Reding				compatible = "nvidia,tegra194-display", "simple-bus";
1058611a1c69SThierry Reding				reg = <0x15200000 0x00040000>;
10593db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_MISC>,
10603db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP0>,
10613db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP1>,
10623db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP2>,
10633db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP3>,
10643db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP4>,
10653db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP5>;
10663db6d3baSThierry Reding				reset-names = "misc", "wgrp0", "wgrp1", "wgrp2",
10673db6d3baSThierry Reding					      "wgrp3", "wgrp4", "wgrp5";
10683db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_DISP>,
10693db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_NVDISPLAYHUB>;
10703db6d3baSThierry Reding				clock-names = "disp", "hub";
10713db6d3baSThierry Reding				status = "disabled";
10723db6d3baSThierry Reding
10733db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
10743db6d3baSThierry Reding
10753db6d3baSThierry Reding				#address-cells = <1>;
10763db6d3baSThierry Reding				#size-cells = <1>;
10773db6d3baSThierry Reding
10783db6d3baSThierry Reding				ranges = <0x15200000 0x15200000 0x40000>;
10793db6d3baSThierry Reding
10803db6d3baSThierry Reding				display@15200000 {
10813db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
10823db6d3baSThierry Reding					reg = <0x15200000 0x10000>;
10833db6d3baSThierry Reding					interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
10843db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P0>;
10853db6d3baSThierry Reding					clock-names = "dc";
10863db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD0>;
10873db6d3baSThierry Reding					reset-names = "dc";
10883db6d3baSThierry Reding
10893db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
1090d5237c7cSThierry Reding					interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
1091d5237c7cSThierry Reding							<&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
1092d5237c7cSThierry Reding					interconnect-names = "dma-mem", "read-1";
10933db6d3baSThierry Reding
10943db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
10953db6d3baSThierry Reding					nvidia,head = <0>;
10963db6d3baSThierry Reding				};
10973db6d3baSThierry Reding
10983db6d3baSThierry Reding				display@15210000 {
10993db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
11003db6d3baSThierry Reding					reg = <0x15210000 0x10000>;
11013db6d3baSThierry Reding					interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
11023db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P1>;
11033db6d3baSThierry Reding					clock-names = "dc";
11043db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD1>;
11053db6d3baSThierry Reding					reset-names = "dc";
11063db6d3baSThierry Reding
11073db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPB>;
1108d5237c7cSThierry Reding					interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
1109d5237c7cSThierry Reding							<&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
1110d5237c7cSThierry Reding					interconnect-names = "dma-mem", "read-1";
11113db6d3baSThierry Reding
11123db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
11133db6d3baSThierry Reding					nvidia,head = <1>;
11143db6d3baSThierry Reding				};
11153db6d3baSThierry Reding
11163db6d3baSThierry Reding				display@15220000 {
11173db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
11183db6d3baSThierry Reding					reg = <0x15220000 0x10000>;
11193db6d3baSThierry Reding					interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
11203db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P2>;
11213db6d3baSThierry Reding					clock-names = "dc";
11223db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD2>;
11233db6d3baSThierry Reding					reset-names = "dc";
11243db6d3baSThierry Reding
11253db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
1126d5237c7cSThierry Reding					interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
1127d5237c7cSThierry Reding							<&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
1128d5237c7cSThierry Reding					interconnect-names = "dma-mem", "read-1";
11293db6d3baSThierry Reding
11303db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
11313db6d3baSThierry Reding					nvidia,head = <2>;
11323db6d3baSThierry Reding				};
11333db6d3baSThierry Reding
11343db6d3baSThierry Reding				display@15230000 {
11353db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
11363db6d3baSThierry Reding					reg = <0x15230000 0x10000>;
11373db6d3baSThierry Reding					interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
11383db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P3>;
11393db6d3baSThierry Reding					clock-names = "dc";
11403db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD3>;
11413db6d3baSThierry Reding					reset-names = "dc";
11423db6d3baSThierry Reding
11433db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
1144d5237c7cSThierry Reding					interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
1145d5237c7cSThierry Reding							<&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
1146d5237c7cSThierry Reding					interconnect-names = "dma-mem", "read-1";
11473db6d3baSThierry Reding
11483db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
11493db6d3baSThierry Reding					nvidia,head = <3>;
11503db6d3baSThierry Reding				};
11513db6d3baSThierry Reding			};
11523db6d3baSThierry Reding
11538d424ec2SThierry Reding			vic@15340000 {
11548d424ec2SThierry Reding				compatible = "nvidia,tegra194-vic";
11558d424ec2SThierry Reding				reg = <0x15340000 0x00040000>;
11568d424ec2SThierry Reding				interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
11578d424ec2SThierry Reding				clocks = <&bpmp TEGRA194_CLK_VIC>;
11588d424ec2SThierry Reding				clock-names = "vic";
11598d424ec2SThierry Reding				resets = <&bpmp TEGRA194_RESET_VIC>;
11608d424ec2SThierry Reding				reset-names = "vic";
11618d424ec2SThierry Reding
11628d424ec2SThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_VIC>;
1163d5237c7cSThierry Reding				interconnects = <&mc TEGRA194_MEMORY_CLIENT_VICSRD &emc>,
1164d5237c7cSThierry Reding						<&mc TEGRA194_MEMORY_CLIENT_VICSWR &emc>;
1165d5237c7cSThierry Reding				interconnect-names = "dma-mem", "write";
11668d424ec2SThierry Reding			};
11678d424ec2SThierry Reding
11683db6d3baSThierry Reding			dpaux0: dpaux@155c0000 {
11693db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
11703db6d3baSThierry Reding				reg = <0x155c0000 0x10000>;
11713db6d3baSThierry Reding				interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
11723db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX>,
11733db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
11743db6d3baSThierry Reding				clock-names = "dpaux", "parent";
11753db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX>;
11763db6d3baSThierry Reding				reset-names = "dpaux";
11773db6d3baSThierry Reding				status = "disabled";
11783db6d3baSThierry Reding
11793db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
11803db6d3baSThierry Reding
11813db6d3baSThierry Reding				state_dpaux0_aux: pinmux-aux {
11823db6d3baSThierry Reding					groups = "dpaux-io";
11833db6d3baSThierry Reding					function = "aux";
11843db6d3baSThierry Reding				};
11853db6d3baSThierry Reding
11863db6d3baSThierry Reding				state_dpaux0_i2c: pinmux-i2c {
11873db6d3baSThierry Reding					groups = "dpaux-io";
11883db6d3baSThierry Reding					function = "i2c";
11893db6d3baSThierry Reding				};
11903db6d3baSThierry Reding
11913db6d3baSThierry Reding				state_dpaux0_off: pinmux-off {
11923db6d3baSThierry Reding					groups = "dpaux-io";
11933db6d3baSThierry Reding					function = "off";
11943db6d3baSThierry Reding				};
11953db6d3baSThierry Reding
11963db6d3baSThierry Reding				i2c-bus {
11973db6d3baSThierry Reding					#address-cells = <1>;
11983db6d3baSThierry Reding					#size-cells = <0>;
11993db6d3baSThierry Reding				};
12003db6d3baSThierry Reding			};
12013db6d3baSThierry Reding
12023db6d3baSThierry Reding			dpaux1: dpaux@155d0000 {
12033db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
12043db6d3baSThierry Reding				reg = <0x155d0000 0x10000>;
12053db6d3baSThierry Reding				interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>;
12063db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX1>,
12073db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
12083db6d3baSThierry Reding				clock-names = "dpaux", "parent";
12093db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX1>;
12103db6d3baSThierry Reding				reset-names = "dpaux";
12113db6d3baSThierry Reding				status = "disabled";
12123db6d3baSThierry Reding
12133db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
12143db6d3baSThierry Reding
12153db6d3baSThierry Reding				state_dpaux1_aux: pinmux-aux {
12163db6d3baSThierry Reding					groups = "dpaux-io";
12173db6d3baSThierry Reding					function = "aux";
12183db6d3baSThierry Reding				};
12193db6d3baSThierry Reding
12203db6d3baSThierry Reding				state_dpaux1_i2c: pinmux-i2c {
12213db6d3baSThierry Reding					groups = "dpaux-io";
12223db6d3baSThierry Reding					function = "i2c";
12233db6d3baSThierry Reding				};
12243db6d3baSThierry Reding
12253db6d3baSThierry Reding				state_dpaux1_off: pinmux-off {
12263db6d3baSThierry Reding					groups = "dpaux-io";
12273db6d3baSThierry Reding					function = "off";
12283db6d3baSThierry Reding				};
12293db6d3baSThierry Reding
12303db6d3baSThierry Reding				i2c-bus {
12313db6d3baSThierry Reding					#address-cells = <1>;
12323db6d3baSThierry Reding					#size-cells = <0>;
12333db6d3baSThierry Reding				};
12343db6d3baSThierry Reding			};
12353db6d3baSThierry Reding
12363db6d3baSThierry Reding			dpaux2: dpaux@155e0000 {
12373db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
12383db6d3baSThierry Reding				reg = <0x155e0000 0x10000>;
12393db6d3baSThierry Reding				interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>;
12403db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX2>,
12413db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
12423db6d3baSThierry Reding				clock-names = "dpaux", "parent";
12433db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX2>;
12443db6d3baSThierry Reding				reset-names = "dpaux";
12453db6d3baSThierry Reding				status = "disabled";
12463db6d3baSThierry Reding
12473db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
12483db6d3baSThierry Reding
12493db6d3baSThierry Reding				state_dpaux2_aux: pinmux-aux {
12503db6d3baSThierry Reding					groups = "dpaux-io";
12513db6d3baSThierry Reding					function = "aux";
12523db6d3baSThierry Reding				};
12533db6d3baSThierry Reding
12543db6d3baSThierry Reding				state_dpaux2_i2c: pinmux-i2c {
12553db6d3baSThierry Reding					groups = "dpaux-io";
12563db6d3baSThierry Reding					function = "i2c";
12573db6d3baSThierry Reding				};
12583db6d3baSThierry Reding
12593db6d3baSThierry Reding				state_dpaux2_off: pinmux-off {
12603db6d3baSThierry Reding					groups = "dpaux-io";
12613db6d3baSThierry Reding					function = "off";
12623db6d3baSThierry Reding				};
12633db6d3baSThierry Reding
12643db6d3baSThierry Reding				i2c-bus {
12653db6d3baSThierry Reding					#address-cells = <1>;
12663db6d3baSThierry Reding					#size-cells = <0>;
12673db6d3baSThierry Reding				};
12683db6d3baSThierry Reding			};
12693db6d3baSThierry Reding
12703db6d3baSThierry Reding			dpaux3: dpaux@155f0000 {
12713db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
12723db6d3baSThierry Reding				reg = <0x155f0000 0x10000>;
12733db6d3baSThierry Reding				interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
12743db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX3>,
12753db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
12763db6d3baSThierry Reding				clock-names = "dpaux", "parent";
12773db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX3>;
12783db6d3baSThierry Reding				reset-names = "dpaux";
12793db6d3baSThierry Reding				status = "disabled";
12803db6d3baSThierry Reding
12813db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
12823db6d3baSThierry Reding
12833db6d3baSThierry Reding				state_dpaux3_aux: pinmux-aux {
12843db6d3baSThierry Reding					groups = "dpaux-io";
12853db6d3baSThierry Reding					function = "aux";
12863db6d3baSThierry Reding				};
12873db6d3baSThierry Reding
12883db6d3baSThierry Reding				state_dpaux3_i2c: pinmux-i2c {
12893db6d3baSThierry Reding					groups = "dpaux-io";
12903db6d3baSThierry Reding					function = "i2c";
12913db6d3baSThierry Reding				};
12923db6d3baSThierry Reding
12933db6d3baSThierry Reding				state_dpaux3_off: pinmux-off {
12943db6d3baSThierry Reding					groups = "dpaux-io";
12953db6d3baSThierry Reding					function = "off";
12963db6d3baSThierry Reding				};
12973db6d3baSThierry Reding
12983db6d3baSThierry Reding				i2c-bus {
12993db6d3baSThierry Reding					#address-cells = <1>;
13003db6d3baSThierry Reding					#size-cells = <0>;
13013db6d3baSThierry Reding				};
13023db6d3baSThierry Reding			};
13033db6d3baSThierry Reding
13043db6d3baSThierry Reding			sor0: sor@15b00000 {
13053db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
13063db6d3baSThierry Reding				reg = <0x15b00000 0x40000>;
13073db6d3baSThierry Reding				interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
13083db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR0_REF>,
13093db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR0_OUT>,
13103db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD>,
13113db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
13123db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
13133db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR0_PAD_CLKOUT>;
13143db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
13153db6d3baSThierry Reding					      "pad";
13163db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR0>;
13173db6d3baSThierry Reding				reset-names = "sor";
13183db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux0_aux>;
13193db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux0_i2c>;
13203db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux0_off>;
13213db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
13223db6d3baSThierry Reding				status = "disabled";
13233db6d3baSThierry Reding
13243db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
13253db6d3baSThierry Reding				nvidia,interface = <0>;
13263db6d3baSThierry Reding			};
13273db6d3baSThierry Reding
13283db6d3baSThierry Reding			sor1: sor@15b40000 {
13293db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
1330939e7430SThierry Reding				reg = <0x15b40000 0x40000>;
13313db6d3baSThierry Reding				interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
13323db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR1_REF>,
13333db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR1_OUT>,
13343db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD2>,
13353db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
13363db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
13373db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR1_PAD_CLKOUT>;
13383db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
13393db6d3baSThierry Reding					      "pad";
13403db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR1>;
13413db6d3baSThierry Reding				reset-names = "sor";
13423db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux1_aux>;
13433db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux1_i2c>;
13443db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux1_off>;
13453db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
13463db6d3baSThierry Reding				status = "disabled";
13473db6d3baSThierry Reding
13483db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
13493db6d3baSThierry Reding				nvidia,interface = <1>;
13503db6d3baSThierry Reding			};
13513db6d3baSThierry Reding
13523db6d3baSThierry Reding			sor2: sor@15b80000 {
13533db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
13543db6d3baSThierry Reding				reg = <0x15b80000 0x40000>;
13553db6d3baSThierry Reding				interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
13563db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR2_REF>,
13573db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR2_OUT>,
13583db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD3>,
13593db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
13603db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
13613db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR2_PAD_CLKOUT>;
13623db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
13633db6d3baSThierry Reding					      "pad";
13643db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR2>;
13653db6d3baSThierry Reding				reset-names = "sor";
13663db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux2_aux>;
13673db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux2_i2c>;
13683db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux2_off>;
13693db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
13703db6d3baSThierry Reding				status = "disabled";
13713db6d3baSThierry Reding
13723db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
13733db6d3baSThierry Reding				nvidia,interface = <2>;
13743db6d3baSThierry Reding			};
13753db6d3baSThierry Reding
13763db6d3baSThierry Reding			sor3: sor@15bc0000 {
13773db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
13783db6d3baSThierry Reding				reg = <0x15bc0000 0x40000>;
13793db6d3baSThierry Reding				interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>;
13803db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR3_REF>,
13813db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR3_OUT>,
13823db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD4>,
13833db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
13843db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
13853db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR3_PAD_CLKOUT>;
13863db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
13873db6d3baSThierry Reding					      "pad";
13883db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR3>;
13893db6d3baSThierry Reding				reset-names = "sor";
13903db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux3_aux>;
13913db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux3_i2c>;
13923db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux3_off>;
13933db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
13943db6d3baSThierry Reding				status = "disabled";
13953db6d3baSThierry Reding
13963db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
13973db6d3baSThierry Reding				nvidia,interface = <3>;
13983db6d3baSThierry Reding			};
13993db6d3baSThierry Reding		};
14005425fb15SMikko Perttunen	};
14015425fb15SMikko Perttunen
14022602c32fSVidya Sagar	pcie@14100000 {
1403f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
14042602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX1A>;
14052602c32fSVidya Sagar		reg = <0x00 0x14100000 0x0 0x00020000   /* appl registers (128K)      */
14062602c32fSVidya Sagar		       0x00 0x30000000 0x0 0x00040000   /* configuration space (256K) */
14072602c32fSVidya Sagar		       0x00 0x30040000 0x0 0x00040000   /* iATU_DMA reg space (256K)  */
14082602c32fSVidya Sagar		       0x00 0x30080000 0x0 0x00040000>; /* DBI reg space (256K)       */
14092602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
14102602c32fSVidya Sagar
14112602c32fSVidya Sagar		status = "disabled";
14122602c32fSVidya Sagar
14132602c32fSVidya Sagar		#address-cells = <3>;
14142602c32fSVidya Sagar		#size-cells = <2>;
14152602c32fSVidya Sagar		device_type = "pci";
14162602c32fSVidya Sagar		num-lanes = <1>;
14172602c32fSVidya Sagar		num-viewport = <8>;
14182602c32fSVidya Sagar		linux,pci-domain = <1>;
14192602c32fSVidya Sagar
14202602c32fSVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_1>;
14212602c32fSVidya Sagar		clock-names = "core";
14222602c32fSVidya Sagar
14232602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_1_APB>,
14242602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_1>;
14252602c32fSVidya Sagar		reset-names = "apb", "core";
14262602c32fSVidya Sagar
14272602c32fSVidya Sagar		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,	/* controller interrupt */
14282602c32fSVidya Sagar			     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;	/* MSI interrupt */
14292602c32fSVidya Sagar		interrupt-names = "intr", "msi";
14302602c32fSVidya Sagar
14312602c32fSVidya Sagar		#interrupt-cells = <1>;
14322602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
14332602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
14342602c32fSVidya Sagar
14352602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 1>;
14362602c32fSVidya Sagar
14372602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
14382602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
14392602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
14402602c32fSVidya Sagar
14412602c32fSVidya Sagar		bus-range = <0x0 0xff>;
1442d5237c7cSThierry Reding
14432602c32fSVidya Sagar		ranges = <0x81000000 0x0  0x30100000 0x0  0x30100000 0x0 0x00100000   /* downstream I/O (1MB) */
14443482a7afSVidya Sagar			  0xc3000000 0x12 0x00000000 0x12 0x00000000 0x0 0x30000000   /* prefetchable memory (768MB) */
14452602c32fSVidya Sagar			  0x82000000 0x0  0x40000000 0x12 0x30000000 0x0 0x10000000>; /* non-prefetchable memory (256MB) */
1446d5237c7cSThierry Reding
1447d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE1R &emc>,
1448d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE1W &emc>;
1449d5237c7cSThierry Reding		interconnect-names = "read", "write";
14502602c32fSVidya Sagar	};
14512602c32fSVidya Sagar
14522602c32fSVidya Sagar	pcie@14120000 {
1453f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
14542602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX1A>;
14552602c32fSVidya Sagar		reg = <0x00 0x14120000 0x0 0x00020000   /* appl registers (128K)      */
14562602c32fSVidya Sagar		       0x00 0x32000000 0x0 0x00040000   /* configuration space (256K) */
14572602c32fSVidya Sagar		       0x00 0x32040000 0x0 0x00040000   /* iATU_DMA reg space (256K)  */
14582602c32fSVidya Sagar		       0x00 0x32080000 0x0 0x00040000>; /* DBI reg space (256K)       */
14592602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
14602602c32fSVidya Sagar
14612602c32fSVidya Sagar		status = "disabled";
14622602c32fSVidya Sagar
14632602c32fSVidya Sagar		#address-cells = <3>;
14642602c32fSVidya Sagar		#size-cells = <2>;
14652602c32fSVidya Sagar		device_type = "pci";
14662602c32fSVidya Sagar		num-lanes = <1>;
14672602c32fSVidya Sagar		num-viewport = <8>;
14682602c32fSVidya Sagar		linux,pci-domain = <2>;
14692602c32fSVidya Sagar
14702602c32fSVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_2>;
14712602c32fSVidya Sagar		clock-names = "core";
14722602c32fSVidya Sagar
14732602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_2_APB>,
14742602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_2>;
14752602c32fSVidya Sagar		reset-names = "apb", "core";
14762602c32fSVidya Sagar
14772602c32fSVidya Sagar		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,	/* controller interrupt */
14782602c32fSVidya Sagar			     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;	/* MSI interrupt */
14792602c32fSVidya Sagar		interrupt-names = "intr", "msi";
14802602c32fSVidya Sagar
14812602c32fSVidya Sagar		#interrupt-cells = <1>;
14822602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
14832602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
14842602c32fSVidya Sagar
14852602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 2>;
14862602c32fSVidya Sagar
14872602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
14882602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
14892602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
14902602c32fSVidya Sagar
14912602c32fSVidya Sagar		bus-range = <0x0 0xff>;
1492d5237c7cSThierry Reding
14932602c32fSVidya Sagar		ranges = <0x81000000 0x0  0x32100000 0x0  0x32100000 0x0 0x00100000   /* downstream I/O (1MB) */
14943482a7afSVidya Sagar			  0xc3000000 0x12 0x40000000 0x12 0x40000000 0x0 0x30000000   /* prefetchable memory (768MB) */
14952602c32fSVidya Sagar			  0x82000000 0x0  0x40000000 0x12 0x70000000 0x0 0x10000000>; /* non-prefetchable memory (256MB) */
1496d5237c7cSThierry Reding
1497d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE2AR &emc>,
1498d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE2AW &emc>;
1499d5237c7cSThierry Reding		interconnect-names = "read", "write";
15002602c32fSVidya Sagar	};
15012602c32fSVidya Sagar
15022602c32fSVidya Sagar	pcie@14140000 {
1503f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
15042602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX1A>;
15052602c32fSVidya Sagar		reg = <0x00 0x14140000 0x0 0x00020000   /* appl registers (128K)      */
15062602c32fSVidya Sagar		       0x00 0x34000000 0x0 0x00040000   /* configuration space (256K) */
15072602c32fSVidya Sagar		       0x00 0x34040000 0x0 0x00040000   /* iATU_DMA reg space (256K)  */
15082602c32fSVidya Sagar		       0x00 0x34080000 0x0 0x00040000>; /* DBI reg space (256K)       */
15092602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
15102602c32fSVidya Sagar
15112602c32fSVidya Sagar		status = "disabled";
15122602c32fSVidya Sagar
15132602c32fSVidya Sagar		#address-cells = <3>;
15142602c32fSVidya Sagar		#size-cells = <2>;
15152602c32fSVidya Sagar		device_type = "pci";
15162602c32fSVidya Sagar		num-lanes = <1>;
15172602c32fSVidya Sagar		num-viewport = <8>;
15182602c32fSVidya Sagar		linux,pci-domain = <3>;
15192602c32fSVidya Sagar
15202602c32fSVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_3>;
15212602c32fSVidya Sagar		clock-names = "core";
15222602c32fSVidya Sagar
15232602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_3_APB>,
15242602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_3>;
15252602c32fSVidya Sagar		reset-names = "apb", "core";
15262602c32fSVidya Sagar
15272602c32fSVidya Sagar		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,	/* controller interrupt */
15282602c32fSVidya Sagar			     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;	/* MSI interrupt */
15292602c32fSVidya Sagar		interrupt-names = "intr", "msi";
15302602c32fSVidya Sagar
15312602c32fSVidya Sagar		#interrupt-cells = <1>;
15322602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
15332602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
15342602c32fSVidya Sagar
15352602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 3>;
15362602c32fSVidya Sagar
15372602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
15382602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
15392602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
15402602c32fSVidya Sagar
15412602c32fSVidya Sagar		bus-range = <0x0 0xff>;
1542d5237c7cSThierry Reding
15432602c32fSVidya Sagar		ranges = <0x81000000 0x0  0x34100000 0x0  0x34100000 0x0 0x00100000   /* downstream I/O (1MB) */
15443482a7afSVidya Sagar			  0xc3000000 0x12 0x80000000 0x12 0x80000000 0x0 0x30000000   /* prefetchable memory (768MB) */
15452602c32fSVidya Sagar			  0x82000000 0x0  0x40000000 0x12 0xb0000000 0x0 0x10000000>; /* non-prefetchable memory (256MB) */
1546d5237c7cSThierry Reding
1547d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE3R &emc>,
1548d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE3W &emc>;
1549d5237c7cSThierry Reding		interconnect-names = "read", "write";
15502602c32fSVidya Sagar	};
15512602c32fSVidya Sagar
15522602c32fSVidya Sagar	pcie@14160000 {
1553f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
15542602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX4A>;
15552602c32fSVidya Sagar		reg = <0x00 0x14160000 0x0 0x00020000   /* appl registers (128K)      */
15562602c32fSVidya Sagar		       0x00 0x36000000 0x0 0x00040000   /* configuration space (256K) */
15572602c32fSVidya Sagar		       0x00 0x36040000 0x0 0x00040000   /* iATU_DMA reg space (256K)  */
15582602c32fSVidya Sagar		       0x00 0x36080000 0x0 0x00040000>; /* DBI reg space (256K)       */
15592602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
15602602c32fSVidya Sagar
15612602c32fSVidya Sagar		status = "disabled";
15622602c32fSVidya Sagar
15632602c32fSVidya Sagar		#address-cells = <3>;
15642602c32fSVidya Sagar		#size-cells = <2>;
15652602c32fSVidya Sagar		device_type = "pci";
15662602c32fSVidya Sagar		num-lanes = <4>;
15672602c32fSVidya Sagar		num-viewport = <8>;
15682602c32fSVidya Sagar		linux,pci-domain = <4>;
15692602c32fSVidya Sagar
15702602c32fSVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_4>;
15712602c32fSVidya Sagar		clock-names = "core";
15722602c32fSVidya Sagar
15732602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_4_APB>,
15742602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_4>;
15752602c32fSVidya Sagar		reset-names = "apb", "core";
15762602c32fSVidya Sagar
15772602c32fSVidya Sagar		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,	/* controller interrupt */
15782602c32fSVidya Sagar			     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;	/* MSI interrupt */
15792602c32fSVidya Sagar		interrupt-names = "intr", "msi";
15802602c32fSVidya Sagar
15812602c32fSVidya Sagar		#interrupt-cells = <1>;
15822602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
15832602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
15842602c32fSVidya Sagar
15852602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 4>;
15862602c32fSVidya Sagar
15872602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
15882602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
15892602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
15902602c32fSVidya Sagar
15912602c32fSVidya Sagar		bus-range = <0x0 0xff>;
1592d5237c7cSThierry Reding
15932602c32fSVidya Sagar		ranges = <0x81000000 0x0  0x36100000 0x0  0x36100000 0x0 0x00100000   /* downstream I/O (1MB) */
15943482a7afSVidya Sagar			  0xc3000000 0x14 0x00000000 0x14 0x00000000 0x3 0x40000000   /* prefetchable memory (13GB) */
15952602c32fSVidya Sagar			  0x82000000 0x0  0x40000000 0x17 0x40000000 0x0 0xc0000000>; /* non-prefetchable memory (3GB) */
1596d5237c7cSThierry Reding
1597d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE4R &emc>,
1598d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE4W &emc>;
1599d5237c7cSThierry Reding		interconnect-names = "read", "write";
16002602c32fSVidya Sagar	};
16012602c32fSVidya Sagar
16022602c32fSVidya Sagar	pcie@14180000 {
1603f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
16042602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8B>;
16052602c32fSVidya Sagar		reg = <0x00 0x14180000 0x0 0x00020000   /* appl registers (128K)      */
16062602c32fSVidya Sagar		       0x00 0x38000000 0x0 0x00040000   /* configuration space (256K) */
16072602c32fSVidya Sagar		       0x00 0x38040000 0x0 0x00040000   /* iATU_DMA reg space (256K)  */
16082602c32fSVidya Sagar		       0x00 0x38080000 0x0 0x00040000>; /* DBI reg space (256K)       */
16092602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
16102602c32fSVidya Sagar
16112602c32fSVidya Sagar		status = "disabled";
16122602c32fSVidya Sagar
16132602c32fSVidya Sagar		#address-cells = <3>;
16142602c32fSVidya Sagar		#size-cells = <2>;
16152602c32fSVidya Sagar		device_type = "pci";
16162602c32fSVidya Sagar		num-lanes = <8>;
16172602c32fSVidya Sagar		num-viewport = <8>;
16182602c32fSVidya Sagar		linux,pci-domain = <0>;
16192602c32fSVidya Sagar
16202602c32fSVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_0>;
16212602c32fSVidya Sagar		clock-names = "core";
16222602c32fSVidya Sagar
16232602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_0_APB>,
16242602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_0>;
16252602c32fSVidya Sagar		reset-names = "apb", "core";
16262602c32fSVidya Sagar
16272602c32fSVidya Sagar		interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,	/* controller interrupt */
16282602c32fSVidya Sagar			     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;	/* MSI interrupt */
16292602c32fSVidya Sagar		interrupt-names = "intr", "msi";
16302602c32fSVidya Sagar
16312602c32fSVidya Sagar		#interrupt-cells = <1>;
16322602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
16332602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
16342602c32fSVidya Sagar
16352602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 0>;
16362602c32fSVidya Sagar
16372602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
16382602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
16392602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
16402602c32fSVidya Sagar
16412602c32fSVidya Sagar		bus-range = <0x0 0xff>;
1642d5237c7cSThierry Reding
16432602c32fSVidya Sagar		ranges = <0x81000000 0x0  0x38100000 0x0  0x38100000 0x0 0x00100000   /* downstream I/O (1MB) */
16443482a7afSVidya Sagar			  0xc3000000 0x18 0x00000000 0x18 0x00000000 0x3 0x40000000   /* prefetchable memory (13GB) */
16452602c32fSVidya Sagar			  0x82000000 0x0  0x40000000 0x1b 0x40000000 0x0 0xc0000000>; /* non-prefetchable memory (3GB) */
1646d5237c7cSThierry Reding
1647d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE0R &emc>,
1648d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE0W &emc>;
1649d5237c7cSThierry Reding		interconnect-names = "read", "write";
16502602c32fSVidya Sagar	};
16512602c32fSVidya Sagar
16522602c32fSVidya Sagar	pcie@141a0000 {
1653f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
16542602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8A>;
16552602c32fSVidya Sagar		reg = <0x00 0x141a0000 0x0 0x00020000   /* appl registers (128K)      */
16562602c32fSVidya Sagar		       0x00 0x3a000000 0x0 0x00040000   /* configuration space (256K) */
16572602c32fSVidya Sagar		       0x00 0x3a040000 0x0 0x00040000   /* iATU_DMA reg space (256K)  */
16582602c32fSVidya Sagar		       0x00 0x3a080000 0x0 0x00040000>; /* DBI reg space (256K)       */
16592602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
16602602c32fSVidya Sagar
16612602c32fSVidya Sagar		status = "disabled";
16622602c32fSVidya Sagar
16632602c32fSVidya Sagar		#address-cells = <3>;
16642602c32fSVidya Sagar		#size-cells = <2>;
16652602c32fSVidya Sagar		device_type = "pci";
16662602c32fSVidya Sagar		num-lanes = <8>;
16672602c32fSVidya Sagar		num-viewport = <8>;
16682602c32fSVidya Sagar		linux,pci-domain = <5>;
16692602c32fSVidya Sagar
1670dbb72e2cSVidya Sagar		pinctrl-names = "default";
1671dbb72e2cSVidya Sagar		pinctrl-0 = <&pex_rst_c5_out_state>, <&clkreq_c5_bi_dir_state>;
1672dbb72e2cSVidya Sagar
16732602c32fSVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX1_CORE_5>,
16742602c32fSVidya Sagar			<&bpmp TEGRA194_CLK_PEX1_CORE_5M>;
16752602c32fSVidya Sagar		clock-names = "core", "core_m";
16762602c32fSVidya Sagar
16772602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX1_CORE_5_APB>,
16782602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX1_CORE_5>;
16792602c32fSVidya Sagar		reset-names = "apb", "core";
16802602c32fSVidya Sagar
16812602c32fSVidya Sagar		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,	/* controller interrupt */
16822602c32fSVidya Sagar			     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;	/* MSI interrupt */
16832602c32fSVidya Sagar		interrupt-names = "intr", "msi";
16842602c32fSVidya Sagar
16852602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 5>;
16862602c32fSVidya Sagar
16872602c32fSVidya Sagar		#interrupt-cells = <1>;
16882602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
16892602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
16902602c32fSVidya Sagar
16912602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
16922602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
16932602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
16942602c32fSVidya Sagar
16952602c32fSVidya Sagar		bus-range = <0x0 0xff>;
1696d5237c7cSThierry Reding
16972602c32fSVidya Sagar		ranges = <0x81000000 0x0  0x3a100000 0x0  0x3a100000 0x0 0x00100000   /* downstream I/O (1MB) */
16983482a7afSVidya Sagar			  0xc3000000 0x1c 0x00000000 0x1c 0x00000000 0x3 0x40000000   /* prefetchable memory (13GB) */
16992602c32fSVidya Sagar			  0x82000000 0x0  0x40000000 0x1f 0x40000000 0x0 0xc0000000>; /* non-prefetchable memory (3GB) */
1700d5237c7cSThierry Reding
1701d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE5R &emc>,
1702d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE5W &emc>;
1703d5237c7cSThierry Reding		interconnect-names = "read", "write";
17042602c32fSVidya Sagar	};
17052602c32fSVidya Sagar
17060c988b73SVidya Sagar	pcie_ep@14160000 {
17070c988b73SVidya Sagar		compatible = "nvidia,tegra194-pcie-ep", "snps,dw-pcie-ep";
17080c988b73SVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX4A>;
17090c988b73SVidya Sagar		reg = <0x00 0x14160000 0x0 0x00020000   /* appl registers (128K)      */
17100c988b73SVidya Sagar		       0x00 0x36040000 0x0 0x00040000   /* iATU_DMA reg space (256K)  */
17110c988b73SVidya Sagar		       0x00 0x36080000 0x0 0x00040000   /* DBI reg space (256K)       */
17120c988b73SVidya Sagar		       0x14 0x00000000 0x4 0x00000000>; /* Address Space (16G)        */
17130c988b73SVidya Sagar		reg-names = "appl", "atu_dma", "dbi", "addr_space";
17140c988b73SVidya Sagar
17150c988b73SVidya Sagar		status = "disabled";
17160c988b73SVidya Sagar
17170c988b73SVidya Sagar		num-lanes = <4>;
17180c988b73SVidya Sagar		num-ib-windows = <2>;
17190c988b73SVidya Sagar		num-ob-windows = <8>;
17200c988b73SVidya Sagar
17210c988b73SVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_4>;
17220c988b73SVidya Sagar		clock-names = "core";
17230c988b73SVidya Sagar
17240c988b73SVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_4_APB>,
17250c988b73SVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_4>;
17260c988b73SVidya Sagar		reset-names = "apb", "core";
17270c988b73SVidya Sagar
17280c988b73SVidya Sagar		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;	/* controller interrupt */
17290c988b73SVidya Sagar		interrupt-names = "intr";
17300c988b73SVidya Sagar
17310c988b73SVidya Sagar		nvidia,bpmp = <&bpmp 4>;
17320c988b73SVidya Sagar
17330c988b73SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
17340c988b73SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
17350c988b73SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
17360c988b73SVidya Sagar	};
17370c988b73SVidya Sagar
17380c988b73SVidya Sagar	pcie_ep@14180000 {
17390c988b73SVidya Sagar		compatible = "nvidia,tegra194-pcie-ep", "snps,dw-pcie-ep";
17400c988b73SVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8B>;
17410c988b73SVidya Sagar		reg = <0x00 0x14180000 0x0 0x00020000   /* appl registers (128K)      */
17420c988b73SVidya Sagar		       0x00 0x38040000 0x0 0x00040000   /* iATU_DMA reg space (256K)  */
17430c988b73SVidya Sagar		       0x00 0x38080000 0x0 0x00040000   /* DBI reg space (256K)       */
17440c988b73SVidya Sagar		       0x18 0x00000000 0x4 0x00000000>; /* Address Space (16G)        */
17450c988b73SVidya Sagar		reg-names = "appl", "atu_dma", "dbi", "addr_space";
17460c988b73SVidya Sagar
17470c988b73SVidya Sagar		status = "disabled";
17480c988b73SVidya Sagar
17490c988b73SVidya Sagar		num-lanes = <8>;
17500c988b73SVidya Sagar		num-ib-windows = <2>;
17510c988b73SVidya Sagar		num-ob-windows = <8>;
17520c988b73SVidya Sagar
17530c988b73SVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_0>;
17540c988b73SVidya Sagar		clock-names = "core";
17550c988b73SVidya Sagar
17560c988b73SVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_0_APB>,
17570c988b73SVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_0>;
17580c988b73SVidya Sagar		reset-names = "apb", "core";
17590c988b73SVidya Sagar
17600c988b73SVidya Sagar		interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;	/* controller interrupt */
17610c988b73SVidya Sagar		interrupt-names = "intr";
17620c988b73SVidya Sagar
17630c988b73SVidya Sagar		nvidia,bpmp = <&bpmp 0>;
17640c988b73SVidya Sagar
17650c988b73SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
17660c988b73SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
17670c988b73SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
17680c988b73SVidya Sagar	};
17690c988b73SVidya Sagar
17700c988b73SVidya Sagar	pcie_ep@141a0000 {
17710c988b73SVidya Sagar		compatible = "nvidia,tegra194-pcie-ep", "snps,dw-pcie-ep";
17720c988b73SVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8A>;
17730c988b73SVidya Sagar		reg = <0x00 0x141a0000 0x0 0x00020000   /* appl registers (128K)      */
17740c988b73SVidya Sagar		       0x00 0x3a040000 0x0 0x00040000   /* iATU_DMA reg space (256K)  */
17750c988b73SVidya Sagar		       0x00 0x3a080000 0x0 0x00040000   /* DBI reg space (256K)       */
17760c988b73SVidya Sagar		       0x1c 0x00000000 0x4 0x00000000>; /* Address Space (16G)        */
17770c988b73SVidya Sagar		reg-names = "appl", "atu_dma", "dbi", "addr_space";
17780c988b73SVidya Sagar
17790c988b73SVidya Sagar		status = "disabled";
17800c988b73SVidya Sagar
17810c988b73SVidya Sagar		num-lanes = <8>;
17820c988b73SVidya Sagar		num-ib-windows = <2>;
17830c988b73SVidya Sagar		num-ob-windows = <8>;
17840c988b73SVidya Sagar
17850c988b73SVidya Sagar		pinctrl-names = "default";
17860c988b73SVidya Sagar		pinctrl-0 = <&clkreq_c5_bi_dir_state>;
17870c988b73SVidya Sagar
17880c988b73SVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX1_CORE_5>;
17890c988b73SVidya Sagar		clock-names = "core";
17900c988b73SVidya Sagar
17910c988b73SVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX1_CORE_5_APB>,
17920c988b73SVidya Sagar			 <&bpmp TEGRA194_RESET_PEX1_CORE_5>;
17930c988b73SVidya Sagar		reset-names = "apb", "core";
17940c988b73SVidya Sagar
17950c988b73SVidya Sagar		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;	/* controller interrupt */
17960c988b73SVidya Sagar		interrupt-names = "intr";
17970c988b73SVidya Sagar
17980c988b73SVidya Sagar		nvidia,bpmp = <&bpmp 5>;
17990c988b73SVidya Sagar
18000c988b73SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
18010c988b73SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
18020c988b73SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
18030c988b73SVidya Sagar	};
18040c988b73SVidya Sagar
18055425fb15SMikko Perttunen	sysram@40000000 {
18065425fb15SMikko Perttunen		compatible = "nvidia,tegra194-sysram", "mmio-sram";
18075425fb15SMikko Perttunen		reg = <0x0 0x40000000 0x0 0x50000>;
18085425fb15SMikko Perttunen		#address-cells = <1>;
18095425fb15SMikko Perttunen		#size-cells = <1>;
18105425fb15SMikko Perttunen		ranges = <0x0 0x0 0x40000000 0x50000>;
18115425fb15SMikko Perttunen
18125425fb15SMikko Perttunen		cpu_bpmp_tx: shmem@4e000 {
18135425fb15SMikko Perttunen			compatible = "nvidia,tegra194-bpmp-shmem";
18145425fb15SMikko Perttunen			reg = <0x4e000 0x1000>;
18155425fb15SMikko Perttunen			label = "cpu-bpmp-tx";
18165425fb15SMikko Perttunen			pool;
18175425fb15SMikko Perttunen		};
18185425fb15SMikko Perttunen
18195425fb15SMikko Perttunen		cpu_bpmp_rx: shmem@4f000 {
18205425fb15SMikko Perttunen			compatible = "nvidia,tegra194-bpmp-shmem";
18215425fb15SMikko Perttunen			reg = <0x4f000 0x1000>;
18225425fb15SMikko Perttunen			label = "cpu-bpmp-rx";
18235425fb15SMikko Perttunen			pool;
18245425fb15SMikko Perttunen		};
18255425fb15SMikko Perttunen	};
18265425fb15SMikko Perttunen
18275425fb15SMikko Perttunen	bpmp: bpmp {
18285425fb15SMikko Perttunen		compatible = "nvidia,tegra186-bpmp";
18295425fb15SMikko Perttunen		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_DB
18305425fb15SMikko Perttunen				    TEGRA_HSP_DB_MASTER_BPMP>;
18315425fb15SMikko Perttunen		shmem = <&cpu_bpmp_tx &cpu_bpmp_rx>;
18325425fb15SMikko Perttunen		#clock-cells = <1>;
18335425fb15SMikko Perttunen		#reset-cells = <1>;
18345425fb15SMikko Perttunen		#power-domain-cells = <1>;
1835d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_BPMPR &emc>,
1836d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_BPMPW &emc>,
1837d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_BPMPDMAR &emc>,
1838d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_BPMPDMAW &emc>;
1839d5237c7cSThierry Reding		interconnect-names = "read", "write", "dma-mem", "dma-write";
18405425fb15SMikko Perttunen
18415425fb15SMikko Perttunen		bpmp_i2c: i2c {
18425425fb15SMikko Perttunen			compatible = "nvidia,tegra186-bpmp-i2c";
18435425fb15SMikko Perttunen			nvidia,bpmp-bus-id = <5>;
18445425fb15SMikko Perttunen			#address-cells = <1>;
18455425fb15SMikko Perttunen			#size-cells = <0>;
18465425fb15SMikko Perttunen		};
18475425fb15SMikko Perttunen
18485425fb15SMikko Perttunen		bpmp_thermal: thermal {
18495425fb15SMikko Perttunen			compatible = "nvidia,tegra186-bpmp-thermal";
18505425fb15SMikko Perttunen			#thermal-sensor-cells = <1>;
18515425fb15SMikko Perttunen		};
18525425fb15SMikko Perttunen	};
18535425fb15SMikko Perttunen
18547780a034SMikko Perttunen	cpus {
18557780a034SMikko Perttunen		#address-cells = <1>;
18567780a034SMikko Perttunen		#size-cells = <0>;
18577780a034SMikko Perttunen
1858b45d322cSThierry Reding		cpu0_0: cpu@0 {
185931af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
18607780a034SMikko Perttunen			device_type = "cpu";
1861b45d322cSThierry Reding			reg = <0x000>;
18627780a034SMikko Perttunen			enable-method = "psci";
1863b45d322cSThierry Reding			i-cache-size = <131072>;
1864b45d322cSThierry Reding			i-cache-line-size = <64>;
1865b45d322cSThierry Reding			i-cache-sets = <512>;
1866b45d322cSThierry Reding			d-cache-size = <65536>;
1867b45d322cSThierry Reding			d-cache-line-size = <64>;
1868b45d322cSThierry Reding			d-cache-sets = <256>;
1869b45d322cSThierry Reding			next-level-cache = <&l2c_0>;
18707780a034SMikko Perttunen		};
18717780a034SMikko Perttunen
1872b45d322cSThierry Reding		cpu0_1: cpu@1 {
187331af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
18747780a034SMikko Perttunen			device_type = "cpu";
1875b45d322cSThierry Reding			reg = <0x001>;
18767780a034SMikko Perttunen			enable-method = "psci";
1877b45d322cSThierry Reding			i-cache-size = <131072>;
1878b45d322cSThierry Reding			i-cache-line-size = <64>;
1879b45d322cSThierry Reding			i-cache-sets = <512>;
1880b45d322cSThierry Reding			d-cache-size = <65536>;
1881b45d322cSThierry Reding			d-cache-line-size = <64>;
1882b45d322cSThierry Reding			d-cache-sets = <256>;
1883b45d322cSThierry Reding			next-level-cache = <&l2c_0>;
18847780a034SMikko Perttunen		};
18857780a034SMikko Perttunen
1886b45d322cSThierry Reding		cpu1_0: cpu@100 {
188731af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
18887780a034SMikko Perttunen			device_type = "cpu";
18897780a034SMikko Perttunen			reg = <0x100>;
18907780a034SMikko Perttunen			enable-method = "psci";
1891b45d322cSThierry Reding			i-cache-size = <131072>;
1892b45d322cSThierry Reding			i-cache-line-size = <64>;
1893b45d322cSThierry Reding			i-cache-sets = <512>;
1894b45d322cSThierry Reding			d-cache-size = <65536>;
1895b45d322cSThierry Reding			d-cache-line-size = <64>;
1896b45d322cSThierry Reding			d-cache-sets = <256>;
1897b45d322cSThierry Reding			next-level-cache = <&l2c_1>;
18987780a034SMikko Perttunen		};
18997780a034SMikko Perttunen
1900b45d322cSThierry Reding		cpu1_1: cpu@101 {
190131af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
19027780a034SMikko Perttunen			device_type = "cpu";
19037780a034SMikko Perttunen			reg = <0x101>;
19047780a034SMikko Perttunen			enable-method = "psci";
1905b45d322cSThierry Reding			i-cache-size = <131072>;
1906b45d322cSThierry Reding			i-cache-line-size = <64>;
1907b45d322cSThierry Reding			i-cache-sets = <512>;
1908b45d322cSThierry Reding			d-cache-size = <65536>;
1909b45d322cSThierry Reding			d-cache-line-size = <64>;
1910b45d322cSThierry Reding			d-cache-sets = <256>;
1911b45d322cSThierry Reding			next-level-cache = <&l2c_1>;
19127780a034SMikko Perttunen		};
19137780a034SMikko Perttunen
1914b45d322cSThierry Reding		cpu2_0: cpu@200 {
191531af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
19167780a034SMikko Perttunen			device_type = "cpu";
19177780a034SMikko Perttunen			reg = <0x200>;
19187780a034SMikko Perttunen			enable-method = "psci";
1919b45d322cSThierry Reding			i-cache-size = <131072>;
1920b45d322cSThierry Reding			i-cache-line-size = <64>;
1921b45d322cSThierry Reding			i-cache-sets = <512>;
1922b45d322cSThierry Reding			d-cache-size = <65536>;
1923b45d322cSThierry Reding			d-cache-line-size = <64>;
1924b45d322cSThierry Reding			d-cache-sets = <256>;
1925b45d322cSThierry Reding			next-level-cache = <&l2c_2>;
19267780a034SMikko Perttunen		};
19277780a034SMikko Perttunen
1928b45d322cSThierry Reding		cpu2_1: cpu@201 {
192931af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
19307780a034SMikko Perttunen			device_type = "cpu";
19317780a034SMikko Perttunen			reg = <0x201>;
19327780a034SMikko Perttunen			enable-method = "psci";
1933b45d322cSThierry Reding			i-cache-size = <131072>;
1934b45d322cSThierry Reding			i-cache-line-size = <64>;
1935b45d322cSThierry Reding			i-cache-sets = <512>;
1936b45d322cSThierry Reding			d-cache-size = <65536>;
1937b45d322cSThierry Reding			d-cache-line-size = <64>;
1938b45d322cSThierry Reding			d-cache-sets = <256>;
1939b45d322cSThierry Reding			next-level-cache = <&l2c_2>;
19407780a034SMikko Perttunen		};
19417780a034SMikko Perttunen
1942b45d322cSThierry Reding		cpu3_0: cpu@300 {
194331af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
19447780a034SMikko Perttunen			device_type = "cpu";
1945b45d322cSThierry Reding			reg = <0x300>;
19467780a034SMikko Perttunen			enable-method = "psci";
1947b45d322cSThierry Reding			i-cache-size = <131072>;
1948b45d322cSThierry Reding			i-cache-line-size = <64>;
1949b45d322cSThierry Reding			i-cache-sets = <512>;
1950b45d322cSThierry Reding			d-cache-size = <65536>;
1951b45d322cSThierry Reding			d-cache-line-size = <64>;
1952b45d322cSThierry Reding			d-cache-sets = <256>;
1953b45d322cSThierry Reding			next-level-cache = <&l2c_3>;
19547780a034SMikko Perttunen		};
19557780a034SMikko Perttunen
1956b45d322cSThierry Reding		cpu3_1: cpu@301 {
195731af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
19587780a034SMikko Perttunen			device_type = "cpu";
1959b45d322cSThierry Reding			reg = <0x301>;
19607780a034SMikko Perttunen			enable-method = "psci";
1961b45d322cSThierry Reding			i-cache-size = <131072>;
1962b45d322cSThierry Reding			i-cache-line-size = <64>;
1963b45d322cSThierry Reding			i-cache-sets = <512>;
1964b45d322cSThierry Reding			d-cache-size = <65536>;
1965b45d322cSThierry Reding			d-cache-line-size = <64>;
1966b45d322cSThierry Reding			d-cache-sets = <256>;
1967b45d322cSThierry Reding			next-level-cache = <&l2c_3>;
1968b45d322cSThierry Reding		};
1969b45d322cSThierry Reding
1970b45d322cSThierry Reding		cpu-map {
1971b45d322cSThierry Reding			cluster0 {
1972b45d322cSThierry Reding				core0 {
1973b45d322cSThierry Reding					cpu = <&cpu0_0>;
1974b45d322cSThierry Reding				};
1975b45d322cSThierry Reding
1976b45d322cSThierry Reding				core1 {
1977b45d322cSThierry Reding					cpu = <&cpu0_1>;
1978b45d322cSThierry Reding				};
1979b45d322cSThierry Reding			};
1980b45d322cSThierry Reding
1981b45d322cSThierry Reding			cluster1 {
1982b45d322cSThierry Reding				core0 {
1983b45d322cSThierry Reding					cpu = <&cpu1_0>;
1984b45d322cSThierry Reding				};
1985b45d322cSThierry Reding
1986b45d322cSThierry Reding				core1 {
1987b45d322cSThierry Reding					cpu = <&cpu1_1>;
1988b45d322cSThierry Reding				};
1989b45d322cSThierry Reding			};
1990b45d322cSThierry Reding
1991b45d322cSThierry Reding			cluster2 {
1992b45d322cSThierry Reding				core0 {
1993b45d322cSThierry Reding					cpu = <&cpu2_0>;
1994b45d322cSThierry Reding				};
1995b45d322cSThierry Reding
1996b45d322cSThierry Reding				core1 {
1997b45d322cSThierry Reding					cpu = <&cpu2_1>;
1998b45d322cSThierry Reding				};
1999b45d322cSThierry Reding			};
2000b45d322cSThierry Reding
2001b45d322cSThierry Reding			cluster3 {
2002b45d322cSThierry Reding				core0 {
2003b45d322cSThierry Reding					cpu = <&cpu3_0>;
2004b45d322cSThierry Reding				};
2005b45d322cSThierry Reding
2006b45d322cSThierry Reding				core1 {
2007b45d322cSThierry Reding					cpu = <&cpu3_1>;
2008b45d322cSThierry Reding				};
2009b45d322cSThierry Reding			};
2010b45d322cSThierry Reding		};
2011b45d322cSThierry Reding
2012b45d322cSThierry Reding		l2c_0: l2-cache0 {
2013b45d322cSThierry Reding			cache-size = <2097152>;
2014b45d322cSThierry Reding			cache-line-size = <64>;
2015b45d322cSThierry Reding			cache-sets = <2048>;
2016b45d322cSThierry Reding			next-level-cache = <&l3c>;
2017b45d322cSThierry Reding		};
2018b45d322cSThierry Reding
2019b45d322cSThierry Reding		l2c_1: l2-cache1 {
2020b45d322cSThierry Reding			cache-size = <2097152>;
2021b45d322cSThierry Reding			cache-line-size = <64>;
2022b45d322cSThierry Reding			cache-sets = <2048>;
2023b45d322cSThierry Reding			next-level-cache = <&l3c>;
2024b45d322cSThierry Reding		};
2025b45d322cSThierry Reding
2026b45d322cSThierry Reding		l2c_2: l2-cache2 {
2027b45d322cSThierry Reding			cache-size = <2097152>;
2028b45d322cSThierry Reding			cache-line-size = <64>;
2029b45d322cSThierry Reding			cache-sets = <2048>;
2030b45d322cSThierry Reding			next-level-cache = <&l3c>;
2031b45d322cSThierry Reding		};
2032b45d322cSThierry Reding
2033b45d322cSThierry Reding		l2c_3: l2-cache3 {
2034b45d322cSThierry Reding			cache-size = <2097152>;
2035b45d322cSThierry Reding			cache-line-size = <64>;
2036b45d322cSThierry Reding			cache-sets = <2048>;
2037b45d322cSThierry Reding			next-level-cache = <&l3c>;
2038b45d322cSThierry Reding		};
2039b45d322cSThierry Reding
2040b45d322cSThierry Reding		l3c: l3-cache {
2041b45d322cSThierry Reding			cache-size = <4194304>;
2042b45d322cSThierry Reding			cache-line-size = <64>;
2043b45d322cSThierry Reding			cache-sets = <4096>;
20447780a034SMikko Perttunen		};
20457780a034SMikko Perttunen	};
20467780a034SMikko Perttunen
20477780a034SMikko Perttunen	psci {
20487780a034SMikko Perttunen		compatible = "arm,psci-1.0";
20497780a034SMikko Perttunen		status = "okay";
20507780a034SMikko Perttunen		method = "smc";
20517780a034SMikko Perttunen	};
20527780a034SMikko Perttunen
2053a38570c2SMikko Perttunen	tcu: tcu {
2054a38570c2SMikko Perttunen		compatible = "nvidia,tegra194-tcu";
2055a38570c2SMikko Perttunen		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(0)>,
2056a38570c2SMikko Perttunen		         <&hsp_aon TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_TX(1)>;
2057a38570c2SMikko Perttunen		mbox-names = "rx", "tx";
2058a38570c2SMikko Perttunen	};
2059a38570c2SMikko Perttunen
2060686ba009SThierry Reding	thermal-zones {
2061686ba009SThierry Reding		cpu {
2062686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
2063686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_CPU>;
2064686ba009SThierry Reding			status = "disabled";
2065686ba009SThierry Reding		};
2066686ba009SThierry Reding
2067686ba009SThierry Reding		gpu {
2068686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
2069686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_GPU>;
2070686ba009SThierry Reding			status = "disabled";
2071686ba009SThierry Reding		};
2072686ba009SThierry Reding
2073686ba009SThierry Reding		aux {
2074686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
2075686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_AUX>;
2076686ba009SThierry Reding			status = "disabled";
2077686ba009SThierry Reding		};
2078686ba009SThierry Reding
2079686ba009SThierry Reding		pllx {
2080686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
2081686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_PLLX>;
2082686ba009SThierry Reding			status = "disabled";
2083686ba009SThierry Reding		};
2084686ba009SThierry Reding
2085686ba009SThierry Reding		ao {
2086686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
2087686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_AO>;
2088686ba009SThierry Reding			status = "disabled";
2089686ba009SThierry Reding		};
2090686ba009SThierry Reding
2091686ba009SThierry Reding		tj {
2092686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
2093686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_TJ_MAX>;
2094686ba009SThierry Reding			status = "disabled";
2095686ba009SThierry Reding		};
2096686ba009SThierry Reding	};
2097686ba009SThierry Reding
20985425fb15SMikko Perttunen	timer {
20995425fb15SMikko Perttunen		compatible = "arm,armv8-timer";
21005425fb15SMikko Perttunen		interrupts = <GIC_PPI 13
21015425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
21025425fb15SMikko Perttunen			     <GIC_PPI 14
21035425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
21045425fb15SMikko Perttunen			     <GIC_PPI 11
21055425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
21065425fb15SMikko Perttunen			     <GIC_PPI 10
21075425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
21085425fb15SMikko Perttunen		interrupt-parent = <&gic>;
2109b30be673SThierry Reding		always-on;
21105425fb15SMikko Perttunen	};
21115425fb15SMikko Perttunen};
2112