15425fb15SMikko Perttunen// SPDX-License-Identifier: GPL-2.0
25425fb15SMikko Perttunen#include <dt-bindings/clock/tegra194-clock.h>
35425fb15SMikko Perttunen#include <dt-bindings/gpio/tegra194-gpio.h>
45425fb15SMikko Perttunen#include <dt-bindings/interrupt-controller/arm-gic.h>
55425fb15SMikko Perttunen#include <dt-bindings/mailbox/tegra186-hsp.h>
65425fb15SMikko Perttunen#include <dt-bindings/reset/tegra194-reset.h>
73db6d3baSThierry Reding#include <dt-bindings/power/tegra194-powergate.h>
8686ba009SThierry Reding#include <dt-bindings/thermal/tegra194-bpmp-thermal.h>
95425fb15SMikko Perttunen
105425fb15SMikko Perttunen/ {
115425fb15SMikko Perttunen	compatible = "nvidia,tegra194";
125425fb15SMikko Perttunen	interrupt-parent = <&gic>;
135425fb15SMikko Perttunen	#address-cells = <2>;
145425fb15SMikko Perttunen	#size-cells = <2>;
155425fb15SMikko Perttunen
165425fb15SMikko Perttunen	/* control backbone */
175425fb15SMikko Perttunen	cbb {
185425fb15SMikko Perttunen		compatible = "simple-bus";
195425fb15SMikko Perttunen		#address-cells = <1>;
205425fb15SMikko Perttunen		#size-cells = <1>;
215425fb15SMikko Perttunen		ranges = <0x0 0x0 0x0 0x40000000>;
225425fb15SMikko Perttunen
23f69ce393SMikko Perttunen		gpio: gpio@2200000 {
24f69ce393SMikko Perttunen			compatible = "nvidia,tegra194-gpio";
25f69ce393SMikko Perttunen			reg-names = "security", "gpio";
26f69ce393SMikko Perttunen			reg = <0x2200000 0x10000>,
27f69ce393SMikko Perttunen			      <0x2210000 0x10000>;
28f69ce393SMikko Perttunen			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>,
29f69ce393SMikko Perttunen				     <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
30f69ce393SMikko Perttunen				     <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
31f69ce393SMikko Perttunen				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
32f69ce393SMikko Perttunen				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
33f69ce393SMikko Perttunen				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>;
34f69ce393SMikko Perttunen			#interrupt-cells = <2>;
35f69ce393SMikko Perttunen			interrupt-controller;
36f69ce393SMikko Perttunen			#gpio-cells = <2>;
37f69ce393SMikko Perttunen			gpio-controller;
38f69ce393SMikko Perttunen		};
39f69ce393SMikko Perttunen
40f89b58ceSMikko Perttunen		ethernet@2490000 {
41f89b58ceSMikko Perttunen			compatible = "nvidia,tegra186-eqos",
42f89b58ceSMikko Perttunen				     "snps,dwc-qos-ethernet-4.10";
43f89b58ceSMikko Perttunen			reg = <0x02490000 0x10000>;
44f89b58ceSMikko Perttunen			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
45f89b58ceSMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_AXI_CBB>,
46f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_AXI>,
47f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_RX>,
48f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_TX>,
49f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_PTP_REF>;
50f89b58ceSMikko Perttunen			clock-names = "master_bus", "slave_bus", "rx", "tx", "ptp_ref";
51f89b58ceSMikko Perttunen			resets = <&bpmp TEGRA194_RESET_EQOS>;
52f89b58ceSMikko Perttunen			reset-names = "eqos";
53f89b58ceSMikko Perttunen			status = "disabled";
54f89b58ceSMikko Perttunen
55f89b58ceSMikko Perttunen			snps,write-requests = <1>;
56f89b58ceSMikko Perttunen			snps,read-requests = <3>;
57f89b58ceSMikko Perttunen			snps,burst-map = <0x7>;
58f89b58ceSMikko Perttunen			snps,txpbl = <16>;
59f89b58ceSMikko Perttunen			snps,rxpbl = <8>;
60f89b58ceSMikko Perttunen		};
61f89b58ceSMikko Perttunen
625425fb15SMikko Perttunen		uarta: serial@3100000 {
635425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
645425fb15SMikko Perttunen			reg = <0x03100000 0x40>;
655425fb15SMikko Perttunen			reg-shift = <2>;
665425fb15SMikko Perttunen			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
675425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTA>;
685425fb15SMikko Perttunen			clock-names = "serial";
695425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTA>;
705425fb15SMikko Perttunen			reset-names = "serial";
715425fb15SMikko Perttunen			status = "disabled";
725425fb15SMikko Perttunen		};
735425fb15SMikko Perttunen
745425fb15SMikko Perttunen		uartb: serial@3110000 {
755425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
765425fb15SMikko Perttunen			reg = <0x03110000 0x40>;
775425fb15SMikko Perttunen			reg-shift = <2>;
785425fb15SMikko Perttunen			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
795425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTB>;
805425fb15SMikko Perttunen			clock-names = "serial";
815425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTB>;
825425fb15SMikko Perttunen			reset-names = "serial";
835425fb15SMikko Perttunen			status = "disabled";
845425fb15SMikko Perttunen		};
855425fb15SMikko Perttunen
865425fb15SMikko Perttunen		uartd: serial@3130000 {
875425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
885425fb15SMikko Perttunen			reg = <0x03130000 0x40>;
895425fb15SMikko Perttunen			reg-shift = <2>;
905425fb15SMikko Perttunen			interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
915425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTD>;
925425fb15SMikko Perttunen			clock-names = "serial";
935425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTD>;
945425fb15SMikko Perttunen			reset-names = "serial";
955425fb15SMikko Perttunen			status = "disabled";
965425fb15SMikko Perttunen		};
975425fb15SMikko Perttunen
985425fb15SMikko Perttunen		uarte: serial@3140000 {
995425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
1005425fb15SMikko Perttunen			reg = <0x03140000 0x40>;
1015425fb15SMikko Perttunen			reg-shift = <2>;
1025425fb15SMikko Perttunen			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
1035425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTE>;
1045425fb15SMikko Perttunen			clock-names = "serial";
1055425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTE>;
1065425fb15SMikko Perttunen			reset-names = "serial";
1075425fb15SMikko Perttunen			status = "disabled";
1085425fb15SMikko Perttunen		};
1095425fb15SMikko Perttunen
1105425fb15SMikko Perttunen		uartf: serial@3150000 {
1115425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
1125425fb15SMikko Perttunen			reg = <0x03150000 0x40>;
1135425fb15SMikko Perttunen			reg-shift = <2>;
1145425fb15SMikko Perttunen			interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
1155425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTF>;
1165425fb15SMikko Perttunen			clock-names = "serial";
1175425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTF>;
1185425fb15SMikko Perttunen			reset-names = "serial";
1195425fb15SMikko Perttunen			status = "disabled";
1205425fb15SMikko Perttunen		};
1215425fb15SMikko Perttunen
1225425fb15SMikko Perttunen		gen1_i2c: i2c@3160000 {
123d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
1245425fb15SMikko Perttunen			reg = <0x03160000 0x10000>;
1255425fb15SMikko Perttunen			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1265425fb15SMikko Perttunen			#address-cells = <1>;
1275425fb15SMikko Perttunen			#size-cells = <0>;
1285425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C1>;
1295425fb15SMikko Perttunen			clock-names = "div-clk";
1305425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C1>;
1315425fb15SMikko Perttunen			reset-names = "i2c";
1325425fb15SMikko Perttunen			status = "disabled";
1335425fb15SMikko Perttunen		};
1345425fb15SMikko Perttunen
1355425fb15SMikko Perttunen		uarth: serial@3170000 {
1365425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
1375425fb15SMikko Perttunen			reg = <0x03170000 0x40>;
1385425fb15SMikko Perttunen			reg-shift = <2>;
1395425fb15SMikko Perttunen			interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>;
1405425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTH>;
1415425fb15SMikko Perttunen			clock-names = "serial";
1425425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTH>;
1435425fb15SMikko Perttunen			reset-names = "serial";
1445425fb15SMikko Perttunen			status = "disabled";
1455425fb15SMikko Perttunen		};
1465425fb15SMikko Perttunen
1475425fb15SMikko Perttunen		cam_i2c: i2c@3180000 {
148d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
1495425fb15SMikko Perttunen			reg = <0x03180000 0x10000>;
1505425fb15SMikko Perttunen			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
1515425fb15SMikko Perttunen			#address-cells = <1>;
1525425fb15SMikko Perttunen			#size-cells = <0>;
1535425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C3>;
1545425fb15SMikko Perttunen			clock-names = "div-clk";
1555425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C3>;
1565425fb15SMikko Perttunen			reset-names = "i2c";
1575425fb15SMikko Perttunen			status = "disabled";
1585425fb15SMikko Perttunen		};
1595425fb15SMikko Perttunen
1605425fb15SMikko Perttunen		/* shares pads with dpaux1 */
1615425fb15SMikko Perttunen		dp_aux_ch1_i2c: i2c@3190000 {
162d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
1635425fb15SMikko Perttunen			reg = <0x03190000 0x10000>;
1645425fb15SMikko Perttunen			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
1655425fb15SMikko Perttunen			#address-cells = <1>;
1665425fb15SMikko Perttunen			#size-cells = <0>;
1675425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C4>;
1685425fb15SMikko Perttunen			clock-names = "div-clk";
1695425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C4>;
1705425fb15SMikko Perttunen			reset-names = "i2c";
1715425fb15SMikko Perttunen			status = "disabled";
1725425fb15SMikko Perttunen		};
1735425fb15SMikko Perttunen
1745425fb15SMikko Perttunen		/* shares pads with dpaux0 */
1755425fb15SMikko Perttunen		dp_aux_ch0_i2c: i2c@31b0000 {
176d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
1775425fb15SMikko Perttunen			reg = <0x031b0000 0x10000>;
1785425fb15SMikko Perttunen			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1795425fb15SMikko Perttunen			#address-cells = <1>;
1805425fb15SMikko Perttunen			#size-cells = <0>;
1815425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C6>;
1825425fb15SMikko Perttunen			clock-names = "div-clk";
1835425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C6>;
1845425fb15SMikko Perttunen			reset-names = "i2c";
1855425fb15SMikko Perttunen			status = "disabled";
1865425fb15SMikko Perttunen		};
1875425fb15SMikko Perttunen
1885425fb15SMikko Perttunen		gen7_i2c: i2c@31c0000 {
189d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
1905425fb15SMikko Perttunen			reg = <0x031c0000 0x10000>;
1915425fb15SMikko Perttunen			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
1925425fb15SMikko Perttunen			#address-cells = <1>;
1935425fb15SMikko Perttunen			#size-cells = <0>;
1945425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C7>;
1955425fb15SMikko Perttunen			clock-names = "div-clk";
1965425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C7>;
1975425fb15SMikko Perttunen			reset-names = "i2c";
1985425fb15SMikko Perttunen			status = "disabled";
1995425fb15SMikko Perttunen		};
2005425fb15SMikko Perttunen
2015425fb15SMikko Perttunen		gen9_i2c: i2c@31e0000 {
202d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
2035425fb15SMikko Perttunen			reg = <0x031e0000 0x10000>;
2045425fb15SMikko Perttunen			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
2055425fb15SMikko Perttunen			#address-cells = <1>;
2065425fb15SMikko Perttunen			#size-cells = <0>;
2075425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C9>;
2085425fb15SMikko Perttunen			clock-names = "div-clk";
2095425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C9>;
2105425fb15SMikko Perttunen			reset-names = "i2c";
2115425fb15SMikko Perttunen			status = "disabled";
2125425fb15SMikko Perttunen		};
2135425fb15SMikko Perttunen
2146a574ec7SThierry Reding		pwm1: pwm@3280000 {
2156a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2166a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2176a574ec7SThierry Reding			reg = <0x3280000 0x10000>;
2186a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM1>;
2196a574ec7SThierry Reding			clock-names = "pwm";
2206a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM1>;
2216a574ec7SThierry Reding			reset-names = "pwm";
2226a574ec7SThierry Reding			status = "disabled";
2236a574ec7SThierry Reding			#pwm-cells = <2>;
2246a574ec7SThierry Reding		};
2256a574ec7SThierry Reding
2266a574ec7SThierry Reding		pwm2: pwm@3290000 {
2276a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2286a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2296a574ec7SThierry Reding			reg = <0x3290000 0x10000>;
2306a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM2>;
2316a574ec7SThierry Reding			clock-names = "pwm";
2326a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM2>;
2336a574ec7SThierry Reding			reset-names = "pwm";
2346a574ec7SThierry Reding			status = "disabled";
2356a574ec7SThierry Reding			#pwm-cells = <2>;
2366a574ec7SThierry Reding		};
2376a574ec7SThierry Reding
2386a574ec7SThierry Reding		pwm3: pwm@32a0000 {
2396a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2406a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2416a574ec7SThierry Reding			reg = <0x32a0000 0x10000>;
2426a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM3>;
2436a574ec7SThierry Reding			clock-names = "pwm";
2446a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM3>;
2456a574ec7SThierry Reding			reset-names = "pwm";
2466a574ec7SThierry Reding			status = "disabled";
2476a574ec7SThierry Reding			#pwm-cells = <2>;
2486a574ec7SThierry Reding		};
2496a574ec7SThierry Reding
2506a574ec7SThierry Reding		pwm5: pwm@32c0000 {
2516a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2526a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2536a574ec7SThierry Reding			reg = <0x32c0000 0x10000>;
2546a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM5>;
2556a574ec7SThierry Reding			clock-names = "pwm";
2566a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM5>;
2576a574ec7SThierry Reding			reset-names = "pwm";
2586a574ec7SThierry Reding			status = "disabled";
2596a574ec7SThierry Reding			#pwm-cells = <2>;
2606a574ec7SThierry Reding		};
2616a574ec7SThierry Reding
2626a574ec7SThierry Reding		pwm6: pwm@32d0000 {
2636a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2646a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2656a574ec7SThierry Reding			reg = <0x32d0000 0x10000>;
2666a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM6>;
2676a574ec7SThierry Reding			clock-names = "pwm";
2686a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM6>;
2696a574ec7SThierry Reding			reset-names = "pwm";
2706a574ec7SThierry Reding			status = "disabled";
2716a574ec7SThierry Reding			#pwm-cells = <2>;
2726a574ec7SThierry Reding		};
2736a574ec7SThierry Reding
2746a574ec7SThierry Reding		pwm7: pwm@32e0000 {
2756a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2766a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2776a574ec7SThierry Reding			reg = <0x32e0000 0x10000>;
2786a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM7>;
2796a574ec7SThierry Reding			clock-names = "pwm";
2806a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM7>;
2816a574ec7SThierry Reding			reset-names = "pwm";
2826a574ec7SThierry Reding			status = "disabled";
2836a574ec7SThierry Reding			#pwm-cells = <2>;
2846a574ec7SThierry Reding		};
2856a574ec7SThierry Reding
2866a574ec7SThierry Reding		pwm8: pwm@32f0000 {
2876a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
2886a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
2896a574ec7SThierry Reding			reg = <0x32f0000 0x10000>;
2906a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM8>;
2916a574ec7SThierry Reding			clock-names = "pwm";
2926a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM8>;
2936a574ec7SThierry Reding			reset-names = "pwm";
2946a574ec7SThierry Reding			status = "disabled";
2956a574ec7SThierry Reding			#pwm-cells = <2>;
2966a574ec7SThierry Reding		};
2976a574ec7SThierry Reding
2985425fb15SMikko Perttunen		sdmmc1: sdhci@3400000 {
2995425fb15SMikko Perttunen			compatible = "nvidia,tegra194-sdhci", "nvidia,tegra186-sdhci";
3005425fb15SMikko Perttunen			reg = <0x03400000 0x10000>;
3015425fb15SMikko Perttunen			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
3025425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_SDMMC1>;
3035425fb15SMikko Perttunen			clock-names = "sdhci";
3045425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC1>;
3055425fb15SMikko Perttunen			reset-names = "sdhci";
3065425fb15SMikko Perttunen			status = "disabled";
3075425fb15SMikko Perttunen		};
3085425fb15SMikko Perttunen
3095425fb15SMikko Perttunen		sdmmc3: sdhci@3440000 {
3105425fb15SMikko Perttunen			compatible = "nvidia,tegra194-sdhci", "nvidia,tegra186-sdhci";
3115425fb15SMikko Perttunen			reg = <0x03440000 0x10000>;
3125425fb15SMikko Perttunen			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
3135425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_SDMMC3>;
3145425fb15SMikko Perttunen			clock-names = "sdhci";
3155425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC3>;
3165425fb15SMikko Perttunen			reset-names = "sdhci";
3175425fb15SMikko Perttunen			status = "disabled";
3185425fb15SMikko Perttunen		};
3195425fb15SMikko Perttunen
3205425fb15SMikko Perttunen		sdmmc4: sdhci@3460000 {
3215425fb15SMikko Perttunen			compatible = "nvidia,tegra194-sdhci", "nvidia,tegra186-sdhci";
3225425fb15SMikko Perttunen			reg = <0x03460000 0x10000>;
3235425fb15SMikko Perttunen			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
3245425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_SDMMC4>;
3255425fb15SMikko Perttunen			clock-names = "sdhci";
3265425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC4>;
3275425fb15SMikko Perttunen			reset-names = "sdhci";
3285425fb15SMikko Perttunen			status = "disabled";
3295425fb15SMikko Perttunen		};
3305425fb15SMikko Perttunen
3314878cc0cSSameer Pujar		hda@3510000 {
3324878cc0cSSameer Pujar			compatible = "nvidia,tegra194-hda", "nvidia,tegra30-hda";
3334878cc0cSSameer Pujar			reg = <0x3510000 0x10000>;
3344878cc0cSSameer Pujar			interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
3354878cc0cSSameer Pujar			clocks = <&bpmp TEGRA194_CLK_HDA>,
3364878cc0cSSameer Pujar				 <&bpmp TEGRA194_CLK_HDA2CODEC_2X>,
3374878cc0cSSameer Pujar				 <&bpmp TEGRA194_CLK_HDA2HDMICODEC>;
3384878cc0cSSameer Pujar			clock-names = "hda", "hda2codec_2x", "hda2hdmi";
3394878cc0cSSameer Pujar			resets = <&bpmp TEGRA194_RESET_HDA>,
3404878cc0cSSameer Pujar				 <&bpmp TEGRA194_RESET_HDA2CODEC_2X>,
3414878cc0cSSameer Pujar				 <&bpmp TEGRA194_RESET_HDA2HDMICODEC>;
3424878cc0cSSameer Pujar			reset-names = "hda", "hda2codec_2x", "hda2hdmi";
3434878cc0cSSameer Pujar			power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
3444878cc0cSSameer Pujar			status = "disabled";
3454878cc0cSSameer Pujar		};
3464878cc0cSSameer Pujar
3475425fb15SMikko Perttunen		gic: interrupt-controller@3881000 {
3485425fb15SMikko Perttunen			compatible = "arm,gic-400";
3495425fb15SMikko Perttunen			#interrupt-cells = <3>;
3505425fb15SMikko Perttunen			interrupt-controller;
3515425fb15SMikko Perttunen			reg = <0x03881000 0x1000>,
3525425fb15SMikko Perttunen			      <0x03882000 0x2000>,
3535425fb15SMikko Perttunen			      <0x03884000 0x2000>,
3545425fb15SMikko Perttunen			      <0x03886000 0x2000>;
3555425fb15SMikko Perttunen			interrupts = <GIC_PPI 9
3565425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
3575425fb15SMikko Perttunen			interrupt-parent = <&gic>;
3585425fb15SMikko Perttunen		};
3595425fb15SMikko Perttunen
360badb80beSThierry Reding		cec@3960000 {
361badb80beSThierry Reding			compatible = "nvidia,tegra194-cec";
362badb80beSThierry Reding			reg = <0x03960000 0x10000>;
363badb80beSThierry Reding			interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
364badb80beSThierry Reding			clocks = <&bpmp TEGRA194_CLK_CEC>;
365badb80beSThierry Reding			clock-names = "cec";
366badb80beSThierry Reding			status = "disabled";
367badb80beSThierry Reding		};
368badb80beSThierry Reding
3695425fb15SMikko Perttunen		hsp_top0: hsp@3c00000 {
370a38570c2SMikko Perttunen			compatible = "nvidia,tegra194-hsp", "nvidia,tegra186-hsp";
3715425fb15SMikko Perttunen			reg = <0x03c00000 0xa0000>;
372a38570c2SMikko Perttunen			interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
373a38570c2SMikko Perttunen			             <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
374a38570c2SMikko Perttunen			             <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
375a38570c2SMikko Perttunen			             <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
376a38570c2SMikko Perttunen			             <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
377a38570c2SMikko Perttunen			             <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
378a38570c2SMikko Perttunen			             <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
379a38570c2SMikko Perttunen			             <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
380a38570c2SMikko Perttunen			             <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
381a38570c2SMikko Perttunen			interrupt-names = "doorbell", "shared0", "shared1", "shared2",
382a38570c2SMikko Perttunen			                  "shared3", "shared4", "shared5", "shared6",
383a38570c2SMikko Perttunen			                  "shared7";
384a38570c2SMikko Perttunen			#mbox-cells = <2>;
385a38570c2SMikko Perttunen		};
386a38570c2SMikko Perttunen
387a38570c2SMikko Perttunen		hsp_aon: hsp@c150000 {
388a38570c2SMikko Perttunen			compatible = "nvidia,tegra194-hsp", "nvidia,tegra186-hsp";
389a38570c2SMikko Perttunen			reg = <0x0c150000 0xa0000>;
390a38570c2SMikko Perttunen			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
391a38570c2SMikko Perttunen			             <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
392a38570c2SMikko Perttunen			             <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
393a38570c2SMikko Perttunen			             <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
394a38570c2SMikko Perttunen			/*
395a38570c2SMikko Perttunen			 * Shared interrupt 0 is routed only to AON/SPE, so
396a38570c2SMikko Perttunen			 * we only have 4 shared interrupts for the CCPLEX.
397a38570c2SMikko Perttunen			 */
398a38570c2SMikko Perttunen			interrupt-names = "shared1", "shared2", "shared3", "shared4";
3995425fb15SMikko Perttunen			#mbox-cells = <2>;
4005425fb15SMikko Perttunen		};
4015425fb15SMikko Perttunen
4025425fb15SMikko Perttunen		gen2_i2c: i2c@c240000 {
403d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
4045425fb15SMikko Perttunen			reg = <0x0c240000 0x10000>;
4055425fb15SMikko Perttunen			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
4065425fb15SMikko Perttunen			#address-cells = <1>;
4075425fb15SMikko Perttunen			#size-cells = <0>;
4085425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C2>;
4095425fb15SMikko Perttunen			clock-names = "div-clk";
4105425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C2>;
4115425fb15SMikko Perttunen			reset-names = "i2c";
4125425fb15SMikko Perttunen			status = "disabled";
4135425fb15SMikko Perttunen		};
4145425fb15SMikko Perttunen
4155425fb15SMikko Perttunen		gen8_i2c: i2c@c250000 {
416d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
4175425fb15SMikko Perttunen			reg = <0x0c250000 0x10000>;
4185425fb15SMikko Perttunen			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
4195425fb15SMikko Perttunen			#address-cells = <1>;
4205425fb15SMikko Perttunen			#size-cells = <0>;
4215425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C8>;
4225425fb15SMikko Perttunen			clock-names = "div-clk";
4235425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C8>;
4245425fb15SMikko Perttunen			reset-names = "i2c";
4255425fb15SMikko Perttunen			status = "disabled";
4265425fb15SMikko Perttunen		};
4275425fb15SMikko Perttunen
4285425fb15SMikko Perttunen		uartc: serial@c280000 {
4295425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
4305425fb15SMikko Perttunen			reg = <0x0c280000 0x40>;
4315425fb15SMikko Perttunen			reg-shift = <2>;
4325425fb15SMikko Perttunen			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
4335425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTC>;
4345425fb15SMikko Perttunen			clock-names = "serial";
4355425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTC>;
4365425fb15SMikko Perttunen			reset-names = "serial";
4375425fb15SMikko Perttunen			status = "disabled";
4385425fb15SMikko Perttunen		};
4395425fb15SMikko Perttunen
4405425fb15SMikko Perttunen		uartg: serial@c290000 {
4415425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
4425425fb15SMikko Perttunen			reg = <0x0c290000 0x40>;
4435425fb15SMikko Perttunen			reg-shift = <2>;
4445425fb15SMikko Perttunen			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
4455425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTG>;
4465425fb15SMikko Perttunen			clock-names = "serial";
4475425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTG>;
4485425fb15SMikko Perttunen			reset-names = "serial";
4495425fb15SMikko Perttunen			status = "disabled";
4505425fb15SMikko Perttunen		};
4515425fb15SMikko Perttunen
45237e5a31dSThierry Reding		rtc: rtc@c2a0000 {
45337e5a31dSThierry Reding			compatible = "nvidia,tegra194-rtc", "nvidia,tegra20-rtc";
45437e5a31dSThierry Reding			reg = <0x0c2a0000 0x10000>;
45537e5a31dSThierry Reding			interrupt-parent = <&pmc>;
45637e5a31dSThierry Reding			interrupts = <73 IRQ_TYPE_LEVEL_HIGH>;
45737e5a31dSThierry Reding			clocks = <&bpmp TEGRA194_CLK_CLK_32K>;
45837e5a31dSThierry Reding			clock-names = "rtc";
45937e5a31dSThierry Reding			status = "disabled";
46037e5a31dSThierry Reding		};
46137e5a31dSThierry Reding
4624d286331SThierry Reding		gpio_aon: gpio@c2f0000 {
4634d286331SThierry Reding			compatible = "nvidia,tegra194-gpio-aon";
4644d286331SThierry Reding			reg-names = "security", "gpio";
4654d286331SThierry Reding			reg = <0xc2f0000 0x1000>,
4664d286331SThierry Reding			      <0xc2f1000 0x1000>;
4674d286331SThierry Reding			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
4684d286331SThierry Reding				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
4694d286331SThierry Reding				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
4704d286331SThierry Reding				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
4714d286331SThierry Reding			gpio-controller;
4724d286331SThierry Reding			#gpio-cells = <2>;
4734d286331SThierry Reding			interrupt-controller;
4744d286331SThierry Reding			#interrupt-cells = <2>;
4754d286331SThierry Reding		};
4764d286331SThierry Reding
4776a574ec7SThierry Reding		pwm4: pwm@c340000 {
4786a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
4796a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
4806a574ec7SThierry Reding			reg = <0xc340000 0x10000>;
4816a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM4>;
4826a574ec7SThierry Reding			clock-names = "pwm";
4836a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM4>;
4846a574ec7SThierry Reding			reset-names = "pwm";
4856a574ec7SThierry Reding			status = "disabled";
4866a574ec7SThierry Reding			#pwm-cells = <2>;
4876a574ec7SThierry Reding		};
4886a574ec7SThierry Reding
48938ecf1e5SThierry Reding		pmc: pmc@c360000 {
4905425fb15SMikko Perttunen			compatible = "nvidia,tegra194-pmc";
4915425fb15SMikko Perttunen			reg = <0x0c360000 0x10000>,
4925425fb15SMikko Perttunen			      <0x0c370000 0x10000>,
4935425fb15SMikko Perttunen			      <0x0c380000 0x10000>,
4945425fb15SMikko Perttunen			      <0x0c390000 0x10000>,
4955425fb15SMikko Perttunen			      <0x0c3a0000 0x10000>;
4965425fb15SMikko Perttunen			reg-names = "pmc", "wake", "aotag", "scratch", "misc";
49738ecf1e5SThierry Reding
49838ecf1e5SThierry Reding			#interrupt-cells = <2>;
49938ecf1e5SThierry Reding			interrupt-controller;
5005425fb15SMikko Perttunen		};
5013db6d3baSThierry Reding
5023db6d3baSThierry Reding		host1x@13e00000 {
5033db6d3baSThierry Reding			compatible = "nvidia,tegra194-host1x", "simple-bus";
5043db6d3baSThierry Reding			reg = <0x13e00000 0x10000>,
5053db6d3baSThierry Reding			      <0x13e10000 0x10000>;
5063db6d3baSThierry Reding			reg-names = "hypervisor", "vm";
5073db6d3baSThierry Reding			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
5083db6d3baSThierry Reding				     <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
5093db6d3baSThierry Reding			clocks = <&bpmp TEGRA194_CLK_HOST1X>;
5103db6d3baSThierry Reding			clock-names = "host1x";
5113db6d3baSThierry Reding			resets = <&bpmp TEGRA194_RESET_HOST1X>;
5123db6d3baSThierry Reding			reset-names = "host1x";
5133db6d3baSThierry Reding
5143db6d3baSThierry Reding			#address-cells = <1>;
5153db6d3baSThierry Reding			#size-cells = <1>;
5163db6d3baSThierry Reding
5173db6d3baSThierry Reding			ranges = <0x15000000 0x15000000 0x01000000>;
5183db6d3baSThierry Reding
5193db6d3baSThierry Reding			display-hub@15200000 {
5203db6d3baSThierry Reding				compatible = "nvidia,tegra194-display", "simple-bus";
521611a1c69SThierry Reding				reg = <0x15200000 0x00040000>;
5223db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_MISC>,
5233db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP0>,
5243db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP1>,
5253db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP2>,
5263db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP3>,
5273db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP4>,
5283db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP5>;
5293db6d3baSThierry Reding				reset-names = "misc", "wgrp0", "wgrp1", "wgrp2",
5303db6d3baSThierry Reding					      "wgrp3", "wgrp4", "wgrp5";
5313db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_DISP>,
5323db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_NVDISPLAYHUB>;
5333db6d3baSThierry Reding				clock-names = "disp", "hub";
5343db6d3baSThierry Reding				status = "disabled";
5353db6d3baSThierry Reding
5363db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
5373db6d3baSThierry Reding
5383db6d3baSThierry Reding				#address-cells = <1>;
5393db6d3baSThierry Reding				#size-cells = <1>;
5403db6d3baSThierry Reding
5413db6d3baSThierry Reding				ranges = <0x15200000 0x15200000 0x40000>;
5423db6d3baSThierry Reding
5433db6d3baSThierry Reding				display@15200000 {
5443db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
5453db6d3baSThierry Reding					reg = <0x15200000 0x10000>;
5463db6d3baSThierry Reding					interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
5473db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P0>;
5483db6d3baSThierry Reding					clock-names = "dc";
5493db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD0>;
5503db6d3baSThierry Reding					reset-names = "dc";
5513db6d3baSThierry Reding
5523db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
5533db6d3baSThierry Reding
5543db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
5553db6d3baSThierry Reding					nvidia,head = <0>;
5563db6d3baSThierry Reding				};
5573db6d3baSThierry Reding
5583db6d3baSThierry Reding				display@15210000 {
5593db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
5603db6d3baSThierry Reding					reg = <0x15210000 0x10000>;
5613db6d3baSThierry Reding					interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
5623db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P1>;
5633db6d3baSThierry Reding					clock-names = "dc";
5643db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD1>;
5653db6d3baSThierry Reding					reset-names = "dc";
5663db6d3baSThierry Reding
5673db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPB>;
5683db6d3baSThierry Reding
5693db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
5703db6d3baSThierry Reding					nvidia,head = <1>;
5713db6d3baSThierry Reding				};
5723db6d3baSThierry Reding
5733db6d3baSThierry Reding				display@15220000 {
5743db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
5753db6d3baSThierry Reding					reg = <0x15220000 0x10000>;
5763db6d3baSThierry Reding					interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
5773db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P2>;
5783db6d3baSThierry Reding					clock-names = "dc";
5793db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD2>;
5803db6d3baSThierry Reding					reset-names = "dc";
5813db6d3baSThierry Reding
5823db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
5833db6d3baSThierry Reding
5843db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
5853db6d3baSThierry Reding					nvidia,head = <2>;
5863db6d3baSThierry Reding				};
5873db6d3baSThierry Reding
5883db6d3baSThierry Reding				display@15230000 {
5893db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
5903db6d3baSThierry Reding					reg = <0x15230000 0x10000>;
5913db6d3baSThierry Reding					interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
5923db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P3>;
5933db6d3baSThierry Reding					clock-names = "dc";
5943db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD3>;
5953db6d3baSThierry Reding					reset-names = "dc";
5963db6d3baSThierry Reding
5973db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
5983db6d3baSThierry Reding
5993db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
6003db6d3baSThierry Reding					nvidia,head = <3>;
6013db6d3baSThierry Reding				};
6023db6d3baSThierry Reding			};
6033db6d3baSThierry Reding
6048d424ec2SThierry Reding			vic@15340000 {
6058d424ec2SThierry Reding				compatible = "nvidia,tegra194-vic";
6068d424ec2SThierry Reding				reg = <0x15340000 0x00040000>;
6078d424ec2SThierry Reding				interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
6088d424ec2SThierry Reding				clocks = <&bpmp TEGRA194_CLK_VIC>;
6098d424ec2SThierry Reding				clock-names = "vic";
6108d424ec2SThierry Reding				resets = <&bpmp TEGRA194_RESET_VIC>;
6118d424ec2SThierry Reding				reset-names = "vic";
6128d424ec2SThierry Reding
6138d424ec2SThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_VIC>;
6148d424ec2SThierry Reding			};
6158d424ec2SThierry Reding
6163db6d3baSThierry Reding			dpaux0: dpaux@155c0000 {
6173db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
6183db6d3baSThierry Reding				reg = <0x155c0000 0x10000>;
6193db6d3baSThierry Reding				interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
6203db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX>,
6213db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
6223db6d3baSThierry Reding				clock-names = "dpaux", "parent";
6233db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX>;
6243db6d3baSThierry Reding				reset-names = "dpaux";
6253db6d3baSThierry Reding				status = "disabled";
6263db6d3baSThierry Reding
6273db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
6283db6d3baSThierry Reding
6293db6d3baSThierry Reding				state_dpaux0_aux: pinmux-aux {
6303db6d3baSThierry Reding					groups = "dpaux-io";
6313db6d3baSThierry Reding					function = "aux";
6323db6d3baSThierry Reding				};
6333db6d3baSThierry Reding
6343db6d3baSThierry Reding				state_dpaux0_i2c: pinmux-i2c {
6353db6d3baSThierry Reding					groups = "dpaux-io";
6363db6d3baSThierry Reding					function = "i2c";
6373db6d3baSThierry Reding				};
6383db6d3baSThierry Reding
6393db6d3baSThierry Reding				state_dpaux0_off: pinmux-off {
6403db6d3baSThierry Reding					groups = "dpaux-io";
6413db6d3baSThierry Reding					function = "off";
6423db6d3baSThierry Reding				};
6433db6d3baSThierry Reding
6443db6d3baSThierry Reding				i2c-bus {
6453db6d3baSThierry Reding					#address-cells = <1>;
6463db6d3baSThierry Reding					#size-cells = <0>;
6473db6d3baSThierry Reding				};
6483db6d3baSThierry Reding			};
6493db6d3baSThierry Reding
6503db6d3baSThierry Reding			dpaux1: dpaux@155d0000 {
6513db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
6523db6d3baSThierry Reding				reg = <0x155d0000 0x10000>;
6533db6d3baSThierry Reding				interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>;
6543db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX1>,
6553db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
6563db6d3baSThierry Reding				clock-names = "dpaux", "parent";
6573db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX1>;
6583db6d3baSThierry Reding				reset-names = "dpaux";
6593db6d3baSThierry Reding				status = "disabled";
6603db6d3baSThierry Reding
6613db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
6623db6d3baSThierry Reding
6633db6d3baSThierry Reding				state_dpaux1_aux: pinmux-aux {
6643db6d3baSThierry Reding					groups = "dpaux-io";
6653db6d3baSThierry Reding					function = "aux";
6663db6d3baSThierry Reding				};
6673db6d3baSThierry Reding
6683db6d3baSThierry Reding				state_dpaux1_i2c: pinmux-i2c {
6693db6d3baSThierry Reding					groups = "dpaux-io";
6703db6d3baSThierry Reding					function = "i2c";
6713db6d3baSThierry Reding				};
6723db6d3baSThierry Reding
6733db6d3baSThierry Reding				state_dpaux1_off: pinmux-off {
6743db6d3baSThierry Reding					groups = "dpaux-io";
6753db6d3baSThierry Reding					function = "off";
6763db6d3baSThierry Reding				};
6773db6d3baSThierry Reding
6783db6d3baSThierry Reding				i2c-bus {
6793db6d3baSThierry Reding					#address-cells = <1>;
6803db6d3baSThierry Reding					#size-cells = <0>;
6813db6d3baSThierry Reding				};
6823db6d3baSThierry Reding			};
6833db6d3baSThierry Reding
6843db6d3baSThierry Reding			dpaux2: dpaux@155e0000 {
6853db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
6863db6d3baSThierry Reding				reg = <0x155e0000 0x10000>;
6873db6d3baSThierry Reding				interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>;
6883db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX2>,
6893db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
6903db6d3baSThierry Reding				clock-names = "dpaux", "parent";
6913db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX2>;
6923db6d3baSThierry Reding				reset-names = "dpaux";
6933db6d3baSThierry Reding				status = "disabled";
6943db6d3baSThierry Reding
6953db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
6963db6d3baSThierry Reding
6973db6d3baSThierry Reding				state_dpaux2_aux: pinmux-aux {
6983db6d3baSThierry Reding					groups = "dpaux-io";
6993db6d3baSThierry Reding					function = "aux";
7003db6d3baSThierry Reding				};
7013db6d3baSThierry Reding
7023db6d3baSThierry Reding				state_dpaux2_i2c: pinmux-i2c {
7033db6d3baSThierry Reding					groups = "dpaux-io";
7043db6d3baSThierry Reding					function = "i2c";
7053db6d3baSThierry Reding				};
7063db6d3baSThierry Reding
7073db6d3baSThierry Reding				state_dpaux2_off: pinmux-off {
7083db6d3baSThierry Reding					groups = "dpaux-io";
7093db6d3baSThierry Reding					function = "off";
7103db6d3baSThierry Reding				};
7113db6d3baSThierry Reding
7123db6d3baSThierry Reding				i2c-bus {
7133db6d3baSThierry Reding					#address-cells = <1>;
7143db6d3baSThierry Reding					#size-cells = <0>;
7153db6d3baSThierry Reding				};
7163db6d3baSThierry Reding			};
7173db6d3baSThierry Reding
7183db6d3baSThierry Reding			dpaux3: dpaux@155f0000 {
7193db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
7203db6d3baSThierry Reding				reg = <0x155f0000 0x10000>;
7213db6d3baSThierry Reding				interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
7223db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX3>,
7233db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
7243db6d3baSThierry Reding				clock-names = "dpaux", "parent";
7253db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX3>;
7263db6d3baSThierry Reding				reset-names = "dpaux";
7273db6d3baSThierry Reding				status = "disabled";
7283db6d3baSThierry Reding
7293db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
7303db6d3baSThierry Reding
7313db6d3baSThierry Reding				state_dpaux3_aux: pinmux-aux {
7323db6d3baSThierry Reding					groups = "dpaux-io";
7333db6d3baSThierry Reding					function = "aux";
7343db6d3baSThierry Reding				};
7353db6d3baSThierry Reding
7363db6d3baSThierry Reding				state_dpaux3_i2c: pinmux-i2c {
7373db6d3baSThierry Reding					groups = "dpaux-io";
7383db6d3baSThierry Reding					function = "i2c";
7393db6d3baSThierry Reding				};
7403db6d3baSThierry Reding
7413db6d3baSThierry Reding				state_dpaux3_off: pinmux-off {
7423db6d3baSThierry Reding					groups = "dpaux-io";
7433db6d3baSThierry Reding					function = "off";
7443db6d3baSThierry Reding				};
7453db6d3baSThierry Reding
7463db6d3baSThierry Reding				i2c-bus {
7473db6d3baSThierry Reding					#address-cells = <1>;
7483db6d3baSThierry Reding					#size-cells = <0>;
7493db6d3baSThierry Reding				};
7503db6d3baSThierry Reding			};
7513db6d3baSThierry Reding
7523db6d3baSThierry Reding			sor0: sor@15b00000 {
7533db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
7543db6d3baSThierry Reding				reg = <0x15b00000 0x40000>;
7553db6d3baSThierry Reding				interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
7563db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR0_REF>,
7573db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR0_OUT>,
7583db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD>,
7593db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
7603db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
7613db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR0_PAD_CLKOUT>;
7623db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
7633db6d3baSThierry Reding					      "pad";
7643db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR0>;
7653db6d3baSThierry Reding				reset-names = "sor";
7663db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux0_aux>;
7673db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux0_i2c>;
7683db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux0_off>;
7693db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
7703db6d3baSThierry Reding				status = "disabled";
7713db6d3baSThierry Reding
7723db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
7733db6d3baSThierry Reding				nvidia,interface = <0>;
7743db6d3baSThierry Reding			};
7753db6d3baSThierry Reding
7763db6d3baSThierry Reding			sor1: sor@15b40000 {
7773db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
7783db6d3baSThierry Reding				reg = <0x155c0000 0x40000>;
7793db6d3baSThierry Reding				interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
7803db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR1_REF>,
7813db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR1_OUT>,
7823db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD2>,
7833db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
7843db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
7853db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR1_PAD_CLKOUT>;
7863db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
7873db6d3baSThierry Reding					      "pad";
7883db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR1>;
7893db6d3baSThierry Reding				reset-names = "sor";
7903db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux1_aux>;
7913db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux1_i2c>;
7923db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux1_off>;
7933db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
7943db6d3baSThierry Reding				status = "disabled";
7953db6d3baSThierry Reding
7963db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
7973db6d3baSThierry Reding				nvidia,interface = <1>;
7983db6d3baSThierry Reding			};
7993db6d3baSThierry Reding
8003db6d3baSThierry Reding			sor2: sor@15b80000 {
8013db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
8023db6d3baSThierry Reding				reg = <0x15b80000 0x40000>;
8033db6d3baSThierry Reding				interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
8043db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR2_REF>,
8053db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR2_OUT>,
8063db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD3>,
8073db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
8083db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
8093db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR2_PAD_CLKOUT>;
8103db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
8113db6d3baSThierry Reding					      "pad";
8123db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR2>;
8133db6d3baSThierry Reding				reset-names = "sor";
8143db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux2_aux>;
8153db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux2_i2c>;
8163db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux2_off>;
8173db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
8183db6d3baSThierry Reding				status = "disabled";
8193db6d3baSThierry Reding
8203db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
8213db6d3baSThierry Reding				nvidia,interface = <2>;
8223db6d3baSThierry Reding			};
8233db6d3baSThierry Reding
8243db6d3baSThierry Reding			sor3: sor@15bc0000 {
8253db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
8263db6d3baSThierry Reding				reg = <0x15bc0000 0x40000>;
8273db6d3baSThierry Reding				interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>;
8283db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR3_REF>,
8293db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR3_OUT>,
8303db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD4>,
8313db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
8323db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
8333db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR3_PAD_CLKOUT>;
8343db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
8353db6d3baSThierry Reding					      "pad";
8363db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR3>;
8373db6d3baSThierry Reding				reset-names = "sor";
8383db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux3_aux>;
8393db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux3_i2c>;
8403db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux3_off>;
8413db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
8423db6d3baSThierry Reding				status = "disabled";
8433db6d3baSThierry Reding
8443db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
8453db6d3baSThierry Reding				nvidia,interface = <3>;
8463db6d3baSThierry Reding			};
8473db6d3baSThierry Reding		};
8485425fb15SMikko Perttunen	};
8495425fb15SMikko Perttunen
8505425fb15SMikko Perttunen	sysram@40000000 {
8515425fb15SMikko Perttunen		compatible = "nvidia,tegra194-sysram", "mmio-sram";
8525425fb15SMikko Perttunen		reg = <0x0 0x40000000 0x0 0x50000>;
8535425fb15SMikko Perttunen		#address-cells = <1>;
8545425fb15SMikko Perttunen		#size-cells = <1>;
8555425fb15SMikko Perttunen		ranges = <0x0 0x0 0x40000000 0x50000>;
8565425fb15SMikko Perttunen
8575425fb15SMikko Perttunen		cpu_bpmp_tx: shmem@4e000 {
8585425fb15SMikko Perttunen			compatible = "nvidia,tegra194-bpmp-shmem";
8595425fb15SMikko Perttunen			reg = <0x4e000 0x1000>;
8605425fb15SMikko Perttunen			label = "cpu-bpmp-tx";
8615425fb15SMikko Perttunen			pool;
8625425fb15SMikko Perttunen		};
8635425fb15SMikko Perttunen
8645425fb15SMikko Perttunen		cpu_bpmp_rx: shmem@4f000 {
8655425fb15SMikko Perttunen			compatible = "nvidia,tegra194-bpmp-shmem";
8665425fb15SMikko Perttunen			reg = <0x4f000 0x1000>;
8675425fb15SMikko Perttunen			label = "cpu-bpmp-rx";
8685425fb15SMikko Perttunen			pool;
8695425fb15SMikko Perttunen		};
8705425fb15SMikko Perttunen	};
8715425fb15SMikko Perttunen
8725425fb15SMikko Perttunen	bpmp: bpmp {
8735425fb15SMikko Perttunen		compatible = "nvidia,tegra186-bpmp";
8745425fb15SMikko Perttunen		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_DB
8755425fb15SMikko Perttunen				    TEGRA_HSP_DB_MASTER_BPMP>;
8765425fb15SMikko Perttunen		shmem = <&cpu_bpmp_tx &cpu_bpmp_rx>;
8775425fb15SMikko Perttunen		#clock-cells = <1>;
8785425fb15SMikko Perttunen		#reset-cells = <1>;
8795425fb15SMikko Perttunen		#power-domain-cells = <1>;
8805425fb15SMikko Perttunen
8815425fb15SMikko Perttunen		bpmp_i2c: i2c {
8825425fb15SMikko Perttunen			compatible = "nvidia,tegra186-bpmp-i2c";
8835425fb15SMikko Perttunen			nvidia,bpmp-bus-id = <5>;
8845425fb15SMikko Perttunen			#address-cells = <1>;
8855425fb15SMikko Perttunen			#size-cells = <0>;
8865425fb15SMikko Perttunen		};
8875425fb15SMikko Perttunen
8885425fb15SMikko Perttunen		bpmp_thermal: thermal {
8895425fb15SMikko Perttunen			compatible = "nvidia,tegra186-bpmp-thermal";
8905425fb15SMikko Perttunen			#thermal-sensor-cells = <1>;
8915425fb15SMikko Perttunen		};
8925425fb15SMikko Perttunen	};
8935425fb15SMikko Perttunen
8947780a034SMikko Perttunen	cpus {
8957780a034SMikko Perttunen		#address-cells = <1>;
8967780a034SMikko Perttunen		#size-cells = <0>;
8977780a034SMikko Perttunen
8987780a034SMikko Perttunen		cpu@0 {
8997780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9007780a034SMikko Perttunen			device_type = "cpu";
9017780a034SMikko Perttunen			reg = <0x10000>;
9027780a034SMikko Perttunen			enable-method = "psci";
9037780a034SMikko Perttunen		};
9047780a034SMikko Perttunen
9057780a034SMikko Perttunen		cpu@1 {
9067780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9077780a034SMikko Perttunen			device_type = "cpu";
9087780a034SMikko Perttunen			reg = <0x10001>;
9097780a034SMikko Perttunen			enable-method = "psci";
9107780a034SMikko Perttunen		};
9117780a034SMikko Perttunen
9127780a034SMikko Perttunen		cpu@2 {
9137780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9147780a034SMikko Perttunen			device_type = "cpu";
9157780a034SMikko Perttunen			reg = <0x100>;
9167780a034SMikko Perttunen			enable-method = "psci";
9177780a034SMikko Perttunen		};
9187780a034SMikko Perttunen
9197780a034SMikko Perttunen		cpu@3 {
9207780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9217780a034SMikko Perttunen			device_type = "cpu";
9227780a034SMikko Perttunen			reg = <0x101>;
9237780a034SMikko Perttunen			enable-method = "psci";
9247780a034SMikko Perttunen		};
9257780a034SMikko Perttunen
9267780a034SMikko Perttunen		cpu@4 {
9277780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9287780a034SMikko Perttunen			device_type = "cpu";
9297780a034SMikko Perttunen			reg = <0x200>;
9307780a034SMikko Perttunen			enable-method = "psci";
9317780a034SMikko Perttunen		};
9327780a034SMikko Perttunen
9337780a034SMikko Perttunen		cpu@5 {
9347780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9357780a034SMikko Perttunen			device_type = "cpu";
9367780a034SMikko Perttunen			reg = <0x201>;
9377780a034SMikko Perttunen			enable-method = "psci";
9387780a034SMikko Perttunen		};
9397780a034SMikko Perttunen
9407780a034SMikko Perttunen		cpu@6 {
9417780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9427780a034SMikko Perttunen			device_type = "cpu";
9437780a034SMikko Perttunen			reg = <0x10300>;
9447780a034SMikko Perttunen			enable-method = "psci";
9457780a034SMikko Perttunen		};
9467780a034SMikko Perttunen
9477780a034SMikko Perttunen		cpu@7 {
9487780a034SMikko Perttunen			compatible = "nvidia,tegra194-carmel", "arm,armv8";
9497780a034SMikko Perttunen			device_type = "cpu";
9507780a034SMikko Perttunen			reg = <0x10301>;
9517780a034SMikko Perttunen			enable-method = "psci";
9527780a034SMikko Perttunen		};
9537780a034SMikko Perttunen	};
9547780a034SMikko Perttunen
9557780a034SMikko Perttunen	psci {
9567780a034SMikko Perttunen		compatible = "arm,psci-1.0";
9577780a034SMikko Perttunen		status = "okay";
9587780a034SMikko Perttunen		method = "smc";
9597780a034SMikko Perttunen	};
9607780a034SMikko Perttunen
961a38570c2SMikko Perttunen	tcu: tcu {
962a38570c2SMikko Perttunen		compatible = "nvidia,tegra194-tcu";
963a38570c2SMikko Perttunen		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(0)>,
964a38570c2SMikko Perttunen		         <&hsp_aon TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_TX(1)>;
965a38570c2SMikko Perttunen		mbox-names = "rx", "tx";
966a38570c2SMikko Perttunen	};
967a38570c2SMikko Perttunen
968686ba009SThierry Reding	thermal-zones {
969686ba009SThierry Reding		cpu {
970686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
971686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_CPU>;
972686ba009SThierry Reding			status = "disabled";
973686ba009SThierry Reding		};
974686ba009SThierry Reding
975686ba009SThierry Reding		gpu {
976686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
977686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_GPU>;
978686ba009SThierry Reding			status = "disabled";
979686ba009SThierry Reding		};
980686ba009SThierry Reding
981686ba009SThierry Reding		aux {
982686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
983686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_AUX>;
984686ba009SThierry Reding			status = "disabled";
985686ba009SThierry Reding		};
986686ba009SThierry Reding
987686ba009SThierry Reding		pllx {
988686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
989686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_PLLX>;
990686ba009SThierry Reding			status = "disabled";
991686ba009SThierry Reding		};
992686ba009SThierry Reding
993686ba009SThierry Reding		ao {
994686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
995686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_AO>;
996686ba009SThierry Reding			status = "disabled";
997686ba009SThierry Reding		};
998686ba009SThierry Reding
999686ba009SThierry Reding		tj {
1000686ba009SThierry Reding			thermal-sensors = <&{/bpmp/thermal}
1001686ba009SThierry Reding					   TEGRA194_BPMP_THERMAL_ZONE_TJ_MAX>;
1002686ba009SThierry Reding			status = "disabled";
1003686ba009SThierry Reding		};
1004686ba009SThierry Reding	};
1005686ba009SThierry Reding
10065425fb15SMikko Perttunen	timer {
10075425fb15SMikko Perttunen		compatible = "arm,armv8-timer";
10085425fb15SMikko Perttunen		interrupts = <GIC_PPI 13
10095425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
10105425fb15SMikko Perttunen			     <GIC_PPI 14
10115425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
10125425fb15SMikko Perttunen			     <GIC_PPI 11
10135425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
10145425fb15SMikko Perttunen			     <GIC_PPI 10
10155425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
10165425fb15SMikko Perttunen		interrupt-parent = <&gic>;
10175425fb15SMikko Perttunen	};
10185425fb15SMikko Perttunen};
1019