15425fb15SMikko Perttunen// SPDX-License-Identifier: GPL-2.0
25425fb15SMikko Perttunen#include <dt-bindings/clock/tegra194-clock.h>
35425fb15SMikko Perttunen#include <dt-bindings/gpio/tegra194-gpio.h>
45425fb15SMikko Perttunen#include <dt-bindings/interrupt-controller/arm-gic.h>
55425fb15SMikko Perttunen#include <dt-bindings/mailbox/tegra186-hsp.h>
6ff21087eSPrathamesh Shete#include <dt-bindings/pinctrl/pinctrl-tegra-io-pad.h>
7dbb72e2cSVidya Sagar#include <dt-bindings/pinctrl/pinctrl-tegra.h>
83db6d3baSThierry Reding#include <dt-bindings/power/tegra194-powergate.h>
9dbb72e2cSVidya Sagar#include <dt-bindings/reset/tegra194-reset.h>
10686ba009SThierry Reding#include <dt-bindings/thermal/tegra194-bpmp-thermal.h>
11be9b887fSThierry Reding#include <dt-bindings/memory/tegra194-mc.h>
125425fb15SMikko Perttunen
135425fb15SMikko Perttunen/ {
145425fb15SMikko Perttunen	compatible = "nvidia,tegra194";
155425fb15SMikko Perttunen	interrupt-parent = <&gic>;
165425fb15SMikko Perttunen	#address-cells = <2>;
175425fb15SMikko Perttunen	#size-cells = <2>;
185425fb15SMikko Perttunen
195425fb15SMikko Perttunen	/* control backbone */
208b3aee8fSThierry Reding	bus@0 {
215425fb15SMikko Perttunen		compatible = "simple-bus";
225425fb15SMikko Perttunen		#address-cells = <1>;
235425fb15SMikko Perttunen		#size-cells = <1>;
245425fb15SMikko Perttunen		ranges = <0x0 0x0 0x0 0x40000000>;
255425fb15SMikko Perttunen
26a47e173eSSumit Gupta		apbmisc: misc@100000 {
2709903c5eSJC Kuo			compatible = "nvidia,tegra194-misc";
2809903c5eSJC Kuo			reg = <0x00100000 0xf000>,
2909903c5eSJC Kuo			      <0x0010f000 0x1000>;
3009903c5eSJC Kuo		};
3109903c5eSJC Kuo
32f69ce393SMikko Perttunen		gpio: gpio@2200000 {
33f69ce393SMikko Perttunen			compatible = "nvidia,tegra194-gpio";
34f69ce393SMikko Perttunen			reg-names = "security", "gpio";
35f69ce393SMikko Perttunen			reg = <0x2200000 0x10000>,
36f69ce393SMikko Perttunen			      <0x2210000 0x10000>;
37f69ce393SMikko Perttunen			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>,
380a85cf28Spshete				     <GIC_SPI 289 IRQ_TYPE_LEVEL_HIGH>,
390a85cf28Spshete				     <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>,
400a85cf28Spshete				     <GIC_SPI 291 IRQ_TYPE_LEVEL_HIGH>,
410a85cf28Spshete				     <GIC_SPI 292 IRQ_TYPE_LEVEL_HIGH>,
420a85cf28Spshete				     <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>,
430a85cf28Spshete				     <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>,
440a85cf28Spshete				     <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>,
45f69ce393SMikko Perttunen				     <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
460a85cf28Spshete				     <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
470a85cf28Spshete				     <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>,
480a85cf28Spshete				     <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>,
490a85cf28Spshete				     <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>,
500a85cf28Spshete				     <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>,
510a85cf28Spshete				     <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>,
520a85cf28Spshete				     <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
53f69ce393SMikko Perttunen				     <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
540a85cf28Spshete				     <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>,
550a85cf28Spshete				     <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>,
560a85cf28Spshete				     <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>,
570a85cf28Spshete				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
580a85cf28Spshete				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
590a85cf28Spshete				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
600a85cf28Spshete				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
61f69ce393SMikko Perttunen				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
620a85cf28Spshete				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
630a85cf28Spshete				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
640a85cf28Spshete				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
650a85cf28Spshete				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
660a85cf28Spshete				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
670a85cf28Spshete				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
680a85cf28Spshete				     <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
69f69ce393SMikko Perttunen				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
700a85cf28Spshete				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
710a85cf28Spshete				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
720a85cf28Spshete				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
730a85cf28Spshete				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
740a85cf28Spshete				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
750a85cf28Spshete				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
760a85cf28Spshete				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
770a85cf28Spshete				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
780a85cf28Spshete				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
790a85cf28Spshete				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
800a85cf28Spshete				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
810a85cf28Spshete				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
820a85cf28Spshete				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
830a85cf28Spshete				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
840a85cf28Spshete				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
85f69ce393SMikko Perttunen			#interrupt-cells = <2>;
86f69ce393SMikko Perttunen			interrupt-controller;
87f69ce393SMikko Perttunen			#gpio-cells = <2>;
88f69ce393SMikko Perttunen			gpio-controller;
89f69ce393SMikko Perttunen		};
90f69ce393SMikko Perttunen
91a47e173eSSumit Gupta		cbb-noc@2300000 {
92a47e173eSSumit Gupta			compatible = "nvidia,tegra194-cbb-noc";
93a47e173eSSumit Gupta			reg = <0x02300000 0x1000>;
94a47e173eSSumit Gupta			interrupts = <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
95a47e173eSSumit Gupta				     <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
96a47e173eSSumit Gupta			nvidia,axi2apb = <&axi2apb>;
97a47e173eSSumit Gupta			nvidia,apbmisc = <&apbmisc>;
98a47e173eSSumit Gupta			status = "okay";
99a47e173eSSumit Gupta		};
100a47e173eSSumit Gupta
101a47e173eSSumit Gupta		axi2apb: axi2apb@2390000 {
102a47e173eSSumit Gupta			compatible = "nvidia,tegra194-axi2apb";
103a47e173eSSumit Gupta			reg = <0x2390000 0x1000>,
104a47e173eSSumit Gupta			      <0x23a0000 0x1000>,
105a47e173eSSumit Gupta			      <0x23b0000 0x1000>,
106a47e173eSSumit Gupta			      <0x23c0000 0x1000>,
107a47e173eSSumit Gupta			      <0x23d0000 0x1000>,
108a47e173eSSumit Gupta			      <0x23e0000 0x1000>;
109a47e173eSSumit Gupta			status = "okay";
110a47e173eSSumit Gupta		};
111a47e173eSSumit Gupta
112f89b58ceSMikko Perttunen		ethernet@2490000 {
11319dc772aSThierry Reding			compatible = "nvidia,tegra194-eqos",
11419dc772aSThierry Reding				     "nvidia,tegra186-eqos",
115f89b58ceSMikko Perttunen				     "snps,dwc-qos-ethernet-4.10";
116f89b58ceSMikko Perttunen			reg = <0x02490000 0x10000>;
117f89b58ceSMikko Perttunen			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
118f89b58ceSMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_AXI_CBB>,
119f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_AXI>,
120f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_RX>,
121f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_TX>,
122f89b58ceSMikko Perttunen				 <&bpmp TEGRA194_CLK_EQOS_PTP_REF>;
123f89b58ceSMikko Perttunen			clock-names = "master_bus", "slave_bus", "rx", "tx", "ptp_ref";
124f89b58ceSMikko Perttunen			resets = <&bpmp TEGRA194_RESET_EQOS>;
125f89b58ceSMikko Perttunen			reset-names = "eqos";
126d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_EQOSR &emc>,
127d5237c7cSThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_EQOSW &emc>;
128d5237c7cSThierry Reding			interconnect-names = "dma-mem", "write";
129c7289b1cSThierry Reding			iommus = <&smmu TEGRA194_SID_EQOS>;
130f89b58ceSMikko Perttunen			status = "disabled";
131f89b58ceSMikko Perttunen
132f89b58ceSMikko Perttunen			snps,write-requests = <1>;
133f89b58ceSMikko Perttunen			snps,read-requests = <3>;
134f89b58ceSMikko Perttunen			snps,burst-map = <0x7>;
135f89b58ceSMikko Perttunen			snps,txpbl = <16>;
136f89b58ceSMikko Perttunen			snps,rxpbl = <8>;
137f89b58ceSMikko Perttunen		};
138f89b58ceSMikko Perttunen
139835553b3SAkhil R		gpcdma: dma-controller@2600000 {
140835553b3SAkhil R			compatible = "nvidia,tegra194-gpcdma",
141835553b3SAkhil R				     "nvidia,tegra186-gpcdma";
142835553b3SAkhil R			reg = <0x2600000 0x210000>;
143835553b3SAkhil R			resets = <&bpmp TEGRA194_RESET_GPCDMA>;
144835553b3SAkhil R			reset-names = "gpcdma";
145835553b3SAkhil R			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
146835553b3SAkhil R				     <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
147835553b3SAkhil R				     <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
148835553b3SAkhil R				     <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
149835553b3SAkhil R				     <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
150835553b3SAkhil R				     <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
151835553b3SAkhil R				     <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
152835553b3SAkhil R				     <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
153835553b3SAkhil R				     <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
154835553b3SAkhil R				     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
155835553b3SAkhil R				     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
156835553b3SAkhil R				     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
157835553b3SAkhil R				     <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
158835553b3SAkhil R				     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
159835553b3SAkhil R				     <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
160835553b3SAkhil R				     <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
161835553b3SAkhil R				     <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
162835553b3SAkhil R				     <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>,
163835553b3SAkhil R				     <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
164835553b3SAkhil R				     <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
165835553b3SAkhil R				     <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
166835553b3SAkhil R				     <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
167835553b3SAkhil R				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
168835553b3SAkhil R				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
169835553b3SAkhil R				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
170835553b3SAkhil R				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
171835553b3SAkhil R				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
172835553b3SAkhil R				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
173835553b3SAkhil R				     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
174835553b3SAkhil R				     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
175835553b3SAkhil R				     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
176835553b3SAkhil R			#dma-cells = <1>;
177835553b3SAkhil R			iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
178835553b3SAkhil R			dma-coherent;
179835553b3SAkhil R			status = "okay";
180835553b3SAkhil R		};
181835553b3SAkhil R
1821aaa7698SThierry Reding		aconnect@2900000 {
1835d2249ddSSameer Pujar			compatible = "nvidia,tegra194-aconnect",
1845d2249ddSSameer Pujar				     "nvidia,tegra210-aconnect";
1855d2249ddSSameer Pujar			clocks = <&bpmp TEGRA194_CLK_APE>,
1865d2249ddSSameer Pujar				 <&bpmp TEGRA194_CLK_APB2APE>;
1875d2249ddSSameer Pujar			clock-names = "ape", "apb2ape";
1885d2249ddSSameer Pujar			power-domains = <&bpmp TEGRA194_POWER_DOMAIN_AUD>;
1895d2249ddSSameer Pujar			#address-cells = <1>;
1905d2249ddSSameer Pujar			#size-cells = <1>;
1915d2249ddSSameer Pujar			ranges = <0x02900000 0x02900000 0x200000>;
1925d2249ddSSameer Pujar			status = "disabled";
1935d2249ddSSameer Pujar
194177208f7SSameer Pujar			adma: dma-controller@2930000 {
1955d2249ddSSameer Pujar				compatible = "nvidia,tegra194-adma",
1965d2249ddSSameer Pujar					     "nvidia,tegra186-adma";
1975d2249ddSSameer Pujar				reg = <0x02930000 0x20000>;
1985d2249ddSSameer Pujar				interrupt-parent = <&agic>;
1995d2249ddSSameer Pujar				interrupts =  <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
2005d2249ddSSameer Pujar					      <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
2015d2249ddSSameer Pujar					      <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
2025d2249ddSSameer Pujar					      <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
2035d2249ddSSameer Pujar					      <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
2045d2249ddSSameer Pujar					      <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
2055d2249ddSSameer Pujar					      <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
2065d2249ddSSameer Pujar					      <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
2075d2249ddSSameer Pujar					      <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
2085d2249ddSSameer Pujar					      <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
2095d2249ddSSameer Pujar					      <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
2105d2249ddSSameer Pujar					      <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
2115d2249ddSSameer Pujar					      <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
2125d2249ddSSameer Pujar					      <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
2135d2249ddSSameer Pujar					      <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
2145d2249ddSSameer Pujar					      <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
2155d2249ddSSameer Pujar					      <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
2165d2249ddSSameer Pujar					      <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
2175d2249ddSSameer Pujar					      <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
2185d2249ddSSameer Pujar					      <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
2195d2249ddSSameer Pujar					      <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
2205d2249ddSSameer Pujar					      <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
2215d2249ddSSameer Pujar					      <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
2225d2249ddSSameer Pujar					      <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
2235d2249ddSSameer Pujar					      <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
2245d2249ddSSameer Pujar					      <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
2255d2249ddSSameer Pujar					      <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
2265d2249ddSSameer Pujar					      <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
2275d2249ddSSameer Pujar					      <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
2285d2249ddSSameer Pujar					      <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
2295d2249ddSSameer Pujar					      <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
2305d2249ddSSameer Pujar					      <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
2315d2249ddSSameer Pujar				#dma-cells = <1>;
2325d2249ddSSameer Pujar				clocks = <&bpmp TEGRA194_CLK_AHUB>;
2335d2249ddSSameer Pujar				clock-names = "d_audio";
2345d2249ddSSameer Pujar				status = "disabled";
2355d2249ddSSameer Pujar			};
2365d2249ddSSameer Pujar
2375d2249ddSSameer Pujar			agic: interrupt-controller@2a40000 {
2385d2249ddSSameer Pujar				compatible = "nvidia,tegra194-agic",
2395d2249ddSSameer Pujar					     "nvidia,tegra210-agic";
2405d2249ddSSameer Pujar				#interrupt-cells = <3>;
2415d2249ddSSameer Pujar				interrupt-controller;
2425d2249ddSSameer Pujar				reg = <0x02a41000 0x1000>,
2435d2249ddSSameer Pujar				      <0x02a42000 0x2000>;
2445d2249ddSSameer Pujar				interrupts = <GIC_SPI 145
2455d2249ddSSameer Pujar					      (GIC_CPU_MASK_SIMPLE(4) |
2465d2249ddSSameer Pujar					       IRQ_TYPE_LEVEL_HIGH)>;
2475d2249ddSSameer Pujar				clocks = <&bpmp TEGRA194_CLK_APE>;
2485d2249ddSSameer Pujar				clock-names = "clk";
2495d2249ddSSameer Pujar				status = "disabled";
2505d2249ddSSameer Pujar			};
251177208f7SSameer Pujar
252177208f7SSameer Pujar			tegra_ahub: ahub@2900800 {
253177208f7SSameer Pujar				compatible = "nvidia,tegra194-ahub",
254177208f7SSameer Pujar					     "nvidia,tegra186-ahub";
255177208f7SSameer Pujar				reg = <0x02900800 0x800>;
256177208f7SSameer Pujar				clocks = <&bpmp TEGRA194_CLK_AHUB>;
257177208f7SSameer Pujar				clock-names = "ahub";
258177208f7SSameer Pujar				assigned-clocks = <&bpmp TEGRA194_CLK_AHUB>;
259177208f7SSameer Pujar				assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
260177208f7SSameer Pujar				#address-cells = <1>;
261177208f7SSameer Pujar				#size-cells = <1>;
262177208f7SSameer Pujar				ranges = <0x02900800 0x02900800 0x11800>;
263177208f7SSameer Pujar				status = "disabled";
264177208f7SSameer Pujar
265177208f7SSameer Pujar				tegra_admaif: admaif@290f000 {
266177208f7SSameer Pujar					compatible = "nvidia,tegra194-admaif",
267177208f7SSameer Pujar						     "nvidia,tegra186-admaif";
268177208f7SSameer Pujar					reg = <0x0290f000 0x1000>;
269177208f7SSameer Pujar					dmas = <&adma 1>, <&adma 1>,
270177208f7SSameer Pujar					       <&adma 2>, <&adma 2>,
271177208f7SSameer Pujar					       <&adma 3>, <&adma 3>,
272177208f7SSameer Pujar					       <&adma 4>, <&adma 4>,
273177208f7SSameer Pujar					       <&adma 5>, <&adma 5>,
274177208f7SSameer Pujar					       <&adma 6>, <&adma 6>,
275177208f7SSameer Pujar					       <&adma 7>, <&adma 7>,
276177208f7SSameer Pujar					       <&adma 8>, <&adma 8>,
277177208f7SSameer Pujar					       <&adma 9>, <&adma 9>,
278177208f7SSameer Pujar					       <&adma 10>, <&adma 10>,
279177208f7SSameer Pujar					       <&adma 11>, <&adma 11>,
280177208f7SSameer Pujar					       <&adma 12>, <&adma 12>,
281177208f7SSameer Pujar					       <&adma 13>, <&adma 13>,
282177208f7SSameer Pujar					       <&adma 14>, <&adma 14>,
283177208f7SSameer Pujar					       <&adma 15>, <&adma 15>,
284177208f7SSameer Pujar					       <&adma 16>, <&adma 16>,
285177208f7SSameer Pujar					       <&adma 17>, <&adma 17>,
286177208f7SSameer Pujar					       <&adma 18>, <&adma 18>,
287177208f7SSameer Pujar					       <&adma 19>, <&adma 19>,
288177208f7SSameer Pujar					       <&adma 20>, <&adma 20>;
289177208f7SSameer Pujar					dma-names = "rx1", "tx1",
290177208f7SSameer Pujar						    "rx2", "tx2",
291177208f7SSameer Pujar						    "rx3", "tx3",
292177208f7SSameer Pujar						    "rx4", "tx4",
293177208f7SSameer Pujar						    "rx5", "tx5",
294177208f7SSameer Pujar						    "rx6", "tx6",
295177208f7SSameer Pujar						    "rx7", "tx7",
296177208f7SSameer Pujar						    "rx8", "tx8",
297177208f7SSameer Pujar						    "rx9", "tx9",
298177208f7SSameer Pujar						    "rx10", "tx10",
299177208f7SSameer Pujar						    "rx11", "tx11",
300177208f7SSameer Pujar						    "rx12", "tx12",
301177208f7SSameer Pujar						    "rx13", "tx13",
302177208f7SSameer Pujar						    "rx14", "tx14",
303177208f7SSameer Pujar						    "rx15", "tx15",
304177208f7SSameer Pujar						    "rx16", "tx16",
305177208f7SSameer Pujar						    "rx17", "tx17",
306177208f7SSameer Pujar						    "rx18", "tx18",
307177208f7SSameer Pujar						    "rx19", "tx19",
308177208f7SSameer Pujar						    "rx20", "tx20";
309177208f7SSameer Pujar					status = "disabled";
310cd0c2edfSThierry Reding					interconnects = <&mc TEGRA194_MEMORY_CLIENT_APEDMAR &emc>,
311cd0c2edfSThierry Reding							<&mc TEGRA194_MEMORY_CLIENT_APEDMAW &emc>;
312cd0c2edfSThierry Reding					interconnect-names = "dma-mem", "write";
313cd0c2edfSThierry Reding					iommus = <&smmu TEGRA194_SID_APE>;
314177208f7SSameer Pujar				};
315177208f7SSameer Pujar
316177208f7SSameer Pujar				tegra_i2s1: i2s@2901000 {
317177208f7SSameer Pujar					compatible = "nvidia,tegra194-i2s",
318177208f7SSameer Pujar						     "nvidia,tegra210-i2s";
319177208f7SSameer Pujar					reg = <0x2901000 0x100>;
320177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_I2S1>,
321177208f7SSameer Pujar						 <&bpmp TEGRA194_CLK_I2S1_SYNC_INPUT>;
322177208f7SSameer Pujar					clock-names = "i2s", "sync_input";
323177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_I2S1>;
324177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
325177208f7SSameer Pujar					assigned-clock-rates = <1536000>;
326177208f7SSameer Pujar					sound-name-prefix = "I2S1";
327177208f7SSameer Pujar					status = "disabled";
328177208f7SSameer Pujar				};
329177208f7SSameer Pujar
330177208f7SSameer Pujar				tegra_i2s2: i2s@2901100 {
331177208f7SSameer Pujar					compatible = "nvidia,tegra194-i2s",
332177208f7SSameer Pujar						     "nvidia,tegra210-i2s";
333177208f7SSameer Pujar					reg = <0x2901100 0x100>;
334177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_I2S2>,
335177208f7SSameer Pujar						 <&bpmp TEGRA194_CLK_I2S2_SYNC_INPUT>;
336177208f7SSameer Pujar					clock-names = "i2s", "sync_input";
337177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_I2S2>;
338177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
339177208f7SSameer Pujar					assigned-clock-rates = <1536000>;
340177208f7SSameer Pujar					sound-name-prefix = "I2S2";
341177208f7SSameer Pujar					status = "disabled";
342177208f7SSameer Pujar				};
343177208f7SSameer Pujar
344177208f7SSameer Pujar				tegra_i2s3: i2s@2901200 {
345177208f7SSameer Pujar					compatible = "nvidia,tegra194-i2s",
346177208f7SSameer Pujar						     "nvidia,tegra210-i2s";
347177208f7SSameer Pujar					reg = <0x2901200 0x100>;
348177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_I2S3>,
349177208f7SSameer Pujar						 <&bpmp TEGRA194_CLK_I2S3_SYNC_INPUT>;
350177208f7SSameer Pujar					clock-names = "i2s", "sync_input";
351177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_I2S3>;
352177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
353177208f7SSameer Pujar					assigned-clock-rates = <1536000>;
354177208f7SSameer Pujar					sound-name-prefix = "I2S3";
355177208f7SSameer Pujar					status = "disabled";
356177208f7SSameer Pujar				};
357177208f7SSameer Pujar
358177208f7SSameer Pujar				tegra_i2s4: i2s@2901300 {
359177208f7SSameer Pujar					compatible = "nvidia,tegra194-i2s",
360177208f7SSameer Pujar						     "nvidia,tegra210-i2s";
361177208f7SSameer Pujar					reg = <0x2901300 0x100>;
362177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_I2S4>,
363177208f7SSameer Pujar						 <&bpmp TEGRA194_CLK_I2S4_SYNC_INPUT>;
364177208f7SSameer Pujar					clock-names = "i2s", "sync_input";
365177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_I2S4>;
366177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
367177208f7SSameer Pujar					assigned-clock-rates = <1536000>;
368177208f7SSameer Pujar					sound-name-prefix = "I2S4";
369177208f7SSameer Pujar					status = "disabled";
370177208f7SSameer Pujar				};
371177208f7SSameer Pujar
372177208f7SSameer Pujar				tegra_i2s5: i2s@2901400 {
373177208f7SSameer Pujar					compatible = "nvidia,tegra194-i2s",
374177208f7SSameer Pujar						     "nvidia,tegra210-i2s";
375177208f7SSameer Pujar					reg = <0x2901400 0x100>;
376177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_I2S5>,
377177208f7SSameer Pujar						 <&bpmp TEGRA194_CLK_I2S5_SYNC_INPUT>;
378177208f7SSameer Pujar					clock-names = "i2s", "sync_input";
379177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_I2S5>;
380177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
381177208f7SSameer Pujar					assigned-clock-rates = <1536000>;
382177208f7SSameer Pujar					sound-name-prefix = "I2S5";
383177208f7SSameer Pujar					status = "disabled";
384177208f7SSameer Pujar				};
385177208f7SSameer Pujar
386177208f7SSameer Pujar				tegra_i2s6: i2s@2901500 {
387177208f7SSameer Pujar					compatible = "nvidia,tegra194-i2s",
388177208f7SSameer Pujar						     "nvidia,tegra210-i2s";
389177208f7SSameer Pujar					reg = <0x2901500 0x100>;
390177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_I2S6>,
391177208f7SSameer Pujar						 <&bpmp TEGRA194_CLK_I2S6_SYNC_INPUT>;
392177208f7SSameer Pujar					clock-names = "i2s", "sync_input";
393177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_I2S6>;
394177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
395177208f7SSameer Pujar					assigned-clock-rates = <1536000>;
396177208f7SSameer Pujar					sound-name-prefix = "I2S6";
397177208f7SSameer Pujar					status = "disabled";
398177208f7SSameer Pujar				};
399177208f7SSameer Pujar
400177208f7SSameer Pujar				tegra_dmic1: dmic@2904000 {
401177208f7SSameer Pujar					compatible = "nvidia,tegra194-dmic",
402177208f7SSameer Pujar						     "nvidia,tegra210-dmic";
403177208f7SSameer Pujar					reg = <0x2904000 0x100>;
404177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_DMIC1>;
405177208f7SSameer Pujar					clock-names = "dmic";
406177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_DMIC1>;
407177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
408177208f7SSameer Pujar					assigned-clock-rates = <3072000>;
409177208f7SSameer Pujar					sound-name-prefix = "DMIC1";
410177208f7SSameer Pujar					status = "disabled";
411177208f7SSameer Pujar				};
412177208f7SSameer Pujar
413177208f7SSameer Pujar				tegra_dmic2: dmic@2904100 {
414177208f7SSameer Pujar					compatible = "nvidia,tegra194-dmic",
415177208f7SSameer Pujar						     "nvidia,tegra210-dmic";
416177208f7SSameer Pujar					reg = <0x2904100 0x100>;
417177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_DMIC2>;
418177208f7SSameer Pujar					clock-names = "dmic";
419177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_DMIC2>;
420177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
421177208f7SSameer Pujar					assigned-clock-rates = <3072000>;
422177208f7SSameer Pujar					sound-name-prefix = "DMIC2";
423177208f7SSameer Pujar					status = "disabled";
424177208f7SSameer Pujar				};
425177208f7SSameer Pujar
426177208f7SSameer Pujar				tegra_dmic3: dmic@2904200 {
427177208f7SSameer Pujar					compatible = "nvidia,tegra194-dmic",
428177208f7SSameer Pujar						     "nvidia,tegra210-dmic";
429177208f7SSameer Pujar					reg = <0x2904200 0x100>;
430177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_DMIC3>;
431177208f7SSameer Pujar					clock-names = "dmic";
432177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_DMIC3>;
433177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
434177208f7SSameer Pujar					assigned-clock-rates = <3072000>;
435177208f7SSameer Pujar					sound-name-prefix = "DMIC3";
436177208f7SSameer Pujar					status = "disabled";
437177208f7SSameer Pujar				};
438177208f7SSameer Pujar
439177208f7SSameer Pujar				tegra_dmic4: dmic@2904300 {
440177208f7SSameer Pujar					compatible = "nvidia,tegra194-dmic",
441177208f7SSameer Pujar						     "nvidia,tegra210-dmic";
442177208f7SSameer Pujar					reg = <0x2904300 0x100>;
443177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_DMIC4>;
444177208f7SSameer Pujar					clock-names = "dmic";
445177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_DMIC4>;
446177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
447177208f7SSameer Pujar					assigned-clock-rates = <3072000>;
448177208f7SSameer Pujar					sound-name-prefix = "DMIC4";
449177208f7SSameer Pujar					status = "disabled";
450177208f7SSameer Pujar				};
451177208f7SSameer Pujar
452177208f7SSameer Pujar				tegra_dspk1: dspk@2905000 {
453177208f7SSameer Pujar					compatible = "nvidia,tegra194-dspk",
454177208f7SSameer Pujar						     "nvidia,tegra186-dspk";
455177208f7SSameer Pujar					reg = <0x2905000 0x100>;
456177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_DSPK1>;
457177208f7SSameer Pujar					clock-names = "dspk";
458177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_DSPK1>;
459177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
460177208f7SSameer Pujar					assigned-clock-rates = <12288000>;
461177208f7SSameer Pujar					sound-name-prefix = "DSPK1";
462177208f7SSameer Pujar					status = "disabled";
463177208f7SSameer Pujar				};
464177208f7SSameer Pujar
465177208f7SSameer Pujar				tegra_dspk2: dspk@2905100 {
466177208f7SSameer Pujar					compatible = "nvidia,tegra194-dspk",
467177208f7SSameer Pujar						     "nvidia,tegra186-dspk";
468177208f7SSameer Pujar					reg = <0x2905100 0x100>;
469177208f7SSameer Pujar					clocks = <&bpmp TEGRA194_CLK_DSPK2>;
470177208f7SSameer Pujar					clock-names = "dspk";
471177208f7SSameer Pujar					assigned-clocks = <&bpmp TEGRA194_CLK_DSPK2>;
472177208f7SSameer Pujar					assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
473177208f7SSameer Pujar					assigned-clock-rates = <12288000>;
474177208f7SSameer Pujar					sound-name-prefix = "DSPK2";
475177208f7SSameer Pujar					status = "disabled";
476177208f7SSameer Pujar				};
477848f3290SSameer Pujar
478848f3290SSameer Pujar				tegra_sfc1: sfc@2902000 {
479848f3290SSameer Pujar					compatible = "nvidia,tegra194-sfc",
480848f3290SSameer Pujar						     "nvidia,tegra210-sfc";
481848f3290SSameer Pujar					reg = <0x2902000 0x200>;
482848f3290SSameer Pujar					sound-name-prefix = "SFC1";
483848f3290SSameer Pujar					status = "disabled";
484848f3290SSameer Pujar				};
485848f3290SSameer Pujar
486848f3290SSameer Pujar				tegra_sfc2: sfc@2902200 {
487848f3290SSameer Pujar					compatible = "nvidia,tegra194-sfc",
488848f3290SSameer Pujar						     "nvidia,tegra210-sfc";
489848f3290SSameer Pujar					reg = <0x2902200 0x200>;
490848f3290SSameer Pujar					sound-name-prefix = "SFC2";
491848f3290SSameer Pujar					status = "disabled";
492848f3290SSameer Pujar				};
493848f3290SSameer Pujar
494848f3290SSameer Pujar				tegra_sfc3: sfc@2902400 {
495848f3290SSameer Pujar					compatible = "nvidia,tegra194-sfc",
496848f3290SSameer Pujar						     "nvidia,tegra210-sfc";
497848f3290SSameer Pujar					reg = <0x2902400 0x200>;
498848f3290SSameer Pujar					sound-name-prefix = "SFC3";
499848f3290SSameer Pujar					status = "disabled";
500848f3290SSameer Pujar				};
501848f3290SSameer Pujar
502848f3290SSameer Pujar				tegra_sfc4: sfc@2902600 {
503848f3290SSameer Pujar					compatible = "nvidia,tegra194-sfc",
504848f3290SSameer Pujar						     "nvidia,tegra210-sfc";
505848f3290SSameer Pujar					reg = <0x2902600 0x200>;
506848f3290SSameer Pujar					sound-name-prefix = "SFC4";
507848f3290SSameer Pujar					status = "disabled";
508848f3290SSameer Pujar				};
509848f3290SSameer Pujar
510848f3290SSameer Pujar				tegra_mvc1: mvc@290a000 {
511848f3290SSameer Pujar					compatible = "nvidia,tegra194-mvc",
512848f3290SSameer Pujar						     "nvidia,tegra210-mvc";
513848f3290SSameer Pujar					reg = <0x290a000 0x200>;
514848f3290SSameer Pujar					sound-name-prefix = "MVC1";
515848f3290SSameer Pujar					status = "disabled";
516848f3290SSameer Pujar				};
517848f3290SSameer Pujar
518848f3290SSameer Pujar				tegra_mvc2: mvc@290a200 {
519848f3290SSameer Pujar					compatible = "nvidia,tegra194-mvc",
520848f3290SSameer Pujar						     "nvidia,tegra210-mvc";
521848f3290SSameer Pujar					reg = <0x290a200 0x200>;
522848f3290SSameer Pujar					sound-name-prefix = "MVC2";
523848f3290SSameer Pujar					status = "disabled";
524848f3290SSameer Pujar				};
525848f3290SSameer Pujar
526848f3290SSameer Pujar				tegra_amx1: amx@2903000 {
527848f3290SSameer Pujar					compatible = "nvidia,tegra194-amx";
528848f3290SSameer Pujar					reg = <0x2903000 0x100>;
529848f3290SSameer Pujar					sound-name-prefix = "AMX1";
530848f3290SSameer Pujar					status = "disabled";
531848f3290SSameer Pujar				};
532848f3290SSameer Pujar
533848f3290SSameer Pujar				tegra_amx2: amx@2903100 {
534848f3290SSameer Pujar					compatible = "nvidia,tegra194-amx";
535848f3290SSameer Pujar					reg = <0x2903100 0x100>;
536848f3290SSameer Pujar					sound-name-prefix = "AMX2";
537848f3290SSameer Pujar					status = "disabled";
538848f3290SSameer Pujar				};
539848f3290SSameer Pujar
540848f3290SSameer Pujar				tegra_amx3: amx@2903200 {
541848f3290SSameer Pujar					compatible = "nvidia,tegra194-amx";
542848f3290SSameer Pujar					reg = <0x2903200 0x100>;
543848f3290SSameer Pujar					sound-name-prefix = "AMX3";
544848f3290SSameer Pujar					status = "disabled";
545848f3290SSameer Pujar				};
546848f3290SSameer Pujar
547848f3290SSameer Pujar				tegra_amx4: amx@2903300 {
548848f3290SSameer Pujar					compatible = "nvidia,tegra194-amx";
549848f3290SSameer Pujar					reg = <0x2903300 0x100>;
550848f3290SSameer Pujar					sound-name-prefix = "AMX4";
551848f3290SSameer Pujar					status = "disabled";
552848f3290SSameer Pujar				};
553848f3290SSameer Pujar
554848f3290SSameer Pujar				tegra_adx1: adx@2903800 {
555848f3290SSameer Pujar					compatible = "nvidia,tegra194-adx",
556848f3290SSameer Pujar						     "nvidia,tegra210-adx";
557848f3290SSameer Pujar					reg = <0x2903800 0x100>;
558848f3290SSameer Pujar					sound-name-prefix = "ADX1";
559848f3290SSameer Pujar					status = "disabled";
560848f3290SSameer Pujar				};
561848f3290SSameer Pujar
562848f3290SSameer Pujar				tegra_adx2: adx@2903900 {
563848f3290SSameer Pujar					compatible = "nvidia,tegra194-adx",
564848f3290SSameer Pujar						     "nvidia,tegra210-adx";
565848f3290SSameer Pujar					reg = <0x2903900 0x100>;
566848f3290SSameer Pujar					sound-name-prefix = "ADX2";
567848f3290SSameer Pujar					status = "disabled";
568848f3290SSameer Pujar				};
569848f3290SSameer Pujar
570848f3290SSameer Pujar				tegra_adx3: adx@2903a00 {
571848f3290SSameer Pujar					compatible = "nvidia,tegra194-adx",
572848f3290SSameer Pujar						     "nvidia,tegra210-adx";
573848f3290SSameer Pujar					reg = <0x2903a00 0x100>;
574848f3290SSameer Pujar					sound-name-prefix = "ADX3";
575848f3290SSameer Pujar					status = "disabled";
576848f3290SSameer Pujar				};
577848f3290SSameer Pujar
578848f3290SSameer Pujar				tegra_adx4: adx@2903b00 {
579848f3290SSameer Pujar					compatible = "nvidia,tegra194-adx",
580848f3290SSameer Pujar						     "nvidia,tegra210-adx";
581848f3290SSameer Pujar					reg = <0x2903b00 0x100>;
582848f3290SSameer Pujar					sound-name-prefix = "ADX4";
583848f3290SSameer Pujar					status = "disabled";
584848f3290SSameer Pujar				};
585848f3290SSameer Pujar
5864b6a1b7cSSameer Pujar				tegra_ope1: processing-engine@2908000 {
5874b6a1b7cSSameer Pujar					compatible = "nvidia,tegra194-ope",
5884b6a1b7cSSameer Pujar						     "nvidia,tegra210-ope";
5894b6a1b7cSSameer Pujar					reg = <0x2908000 0x100>;
5904b6a1b7cSSameer Pujar					#address-cells = <1>;
5914b6a1b7cSSameer Pujar					#size-cells = <1>;
5924b6a1b7cSSameer Pujar					ranges;
5934b6a1b7cSSameer Pujar					sound-name-prefix = "OPE1";
5944b6a1b7cSSameer Pujar					status = "disabled";
5954b6a1b7cSSameer Pujar
5964b6a1b7cSSameer Pujar					equalizer@2908100 {
5974b6a1b7cSSameer Pujar						compatible = "nvidia,tegra194-peq",
5984b6a1b7cSSameer Pujar							     "nvidia,tegra210-peq";
5994b6a1b7cSSameer Pujar						reg = <0x2908100 0x100>;
6004b6a1b7cSSameer Pujar					};
6014b6a1b7cSSameer Pujar
6024b6a1b7cSSameer Pujar					dynamic-range-compressor@2908200 {
6034b6a1b7cSSameer Pujar						compatible = "nvidia,tegra194-mbdrc",
6044b6a1b7cSSameer Pujar							     "nvidia,tegra210-mbdrc";
6054b6a1b7cSSameer Pujar						reg = <0x2908200 0x200>;
6064b6a1b7cSSameer Pujar					};
6074b6a1b7cSSameer Pujar				};
6084b6a1b7cSSameer Pujar
609848f3290SSameer Pujar				tegra_amixer: amixer@290bb00 {
610848f3290SSameer Pujar					compatible = "nvidia,tegra194-amixer",
611848f3290SSameer Pujar						     "nvidia,tegra210-amixer";
612848f3290SSameer Pujar					reg = <0x290bb00 0x800>;
613848f3290SSameer Pujar					sound-name-prefix = "MIXER1";
614848f3290SSameer Pujar					status = "disabled";
615848f3290SSameer Pujar				};
61647a08153SSameer Pujar
61747a08153SSameer Pujar				tegra_asrc: asrc@2910000 {
61847a08153SSameer Pujar					compatible = "nvidia,tegra194-asrc",
61947a08153SSameer Pujar						     "nvidia,tegra186-asrc";
62047a08153SSameer Pujar					reg = <0x2910000 0x2000>;
62147a08153SSameer Pujar					sound-name-prefix = "ASRC1";
62247a08153SSameer Pujar					status = "disabled";
62347a08153SSameer Pujar				};
624177208f7SSameer Pujar			};
6255d2249ddSSameer Pujar		};
6265d2249ddSSameer Pujar
627dbb72e2cSVidya Sagar		pinmux: pinmux@2430000 {
628dbb72e2cSVidya Sagar			compatible = "nvidia,tegra194-pinmux";
629644c569dSThierry Reding			reg = <0x2430000 0x17000>,
630644c569dSThierry Reding			      <0xc300000 0x4000>;
631dbb72e2cSVidya Sagar
632dbb72e2cSVidya Sagar			status = "okay";
633dbb72e2cSVidya Sagar
634dbb72e2cSVidya Sagar			pex_rst_c5_out_state: pex_rst_c5_out {
635dbb72e2cSVidya Sagar				pex_rst {
636dbb72e2cSVidya Sagar					nvidia,pins = "pex_l5_rst_n_pgg1";
637dbb72e2cSVidya Sagar					nvidia,schmitt = <TEGRA_PIN_DISABLE>;
638dbb72e2cSVidya Sagar					nvidia,enable-input = <TEGRA_PIN_DISABLE>;
6396b26c1a0SVidya Sagar					nvidia,io-hv = <TEGRA_PIN_ENABLE>;
640dbb72e2cSVidya Sagar					nvidia,tristate = <TEGRA_PIN_DISABLE>;
641dbb72e2cSVidya Sagar					nvidia,pull = <TEGRA_PIN_PULL_NONE>;
642dbb72e2cSVidya Sagar				};
643dbb72e2cSVidya Sagar			};
644dbb72e2cSVidya Sagar
645dbb72e2cSVidya Sagar			clkreq_c5_bi_dir_state: clkreq_c5_bi_dir {
646dbb72e2cSVidya Sagar				clkreq {
647dbb72e2cSVidya Sagar					nvidia,pins = "pex_l5_clkreq_n_pgg0";
648dbb72e2cSVidya Sagar					nvidia,schmitt = <TEGRA_PIN_DISABLE>;
649dbb72e2cSVidya Sagar					nvidia,enable-input = <TEGRA_PIN_ENABLE>;
6506b26c1a0SVidya Sagar					nvidia,io-hv = <TEGRA_PIN_ENABLE>;
651dbb72e2cSVidya Sagar					nvidia,tristate = <TEGRA_PIN_DISABLE>;
652dbb72e2cSVidya Sagar					nvidia,pull = <TEGRA_PIN_PULL_NONE>;
653dbb72e2cSVidya Sagar				};
654dbb72e2cSVidya Sagar			};
655dbb72e2cSVidya Sagar		};
656dbb72e2cSVidya Sagar
657be9b887fSThierry Reding		mc: memory-controller@2c00000 {
658be9b887fSThierry Reding			compatible = "nvidia,tegra194-mc";
659000b99e5SAshish Mhetre			reg = <0x02c00000 0x10000>,   /* MC-SID */
660000b99e5SAshish Mhetre			      <0x02c10000 0x10000>,   /* MC Broadcast*/
661000b99e5SAshish Mhetre			      <0x02c20000 0x10000>,   /* MC0 */
662000b99e5SAshish Mhetre			      <0x02c30000 0x10000>,   /* MC1 */
663000b99e5SAshish Mhetre			      <0x02c40000 0x10000>,   /* MC2 */
664000b99e5SAshish Mhetre			      <0x02c50000 0x10000>,   /* MC3 */
665000b99e5SAshish Mhetre			      <0x02b80000 0x10000>,   /* MC4 */
666000b99e5SAshish Mhetre			      <0x02b90000 0x10000>,   /* MC5 */
667000b99e5SAshish Mhetre			      <0x02ba0000 0x10000>,   /* MC6 */
668000b99e5SAshish Mhetre			      <0x02bb0000 0x10000>,   /* MC7 */
669000b99e5SAshish Mhetre			      <0x01700000 0x10000>,   /* MC8 */
670000b99e5SAshish Mhetre			      <0x01710000 0x10000>,   /* MC9 */
671000b99e5SAshish Mhetre			      <0x01720000 0x10000>,   /* MC10 */
672000b99e5SAshish Mhetre			      <0x01730000 0x10000>,   /* MC11 */
673000b99e5SAshish Mhetre			      <0x01740000 0x10000>,   /* MC12 */
674000b99e5SAshish Mhetre			      <0x01750000 0x10000>,   /* MC13 */
675000b99e5SAshish Mhetre			      <0x01760000 0x10000>,   /* MC14 */
676000b99e5SAshish Mhetre			      <0x01770000 0x10000>;   /* MC15 */
677000b99e5SAshish Mhetre			reg-names = "sid", "broadcast", "ch0", "ch1", "ch2", "ch3",
678000b99e5SAshish Mhetre				    "ch4", "ch5", "ch6", "ch7", "ch8", "ch9", "ch10",
679000b99e5SAshish Mhetre				    "ch11", "ch12", "ch13", "ch14", "ch15";
6808613b4c8SThierry Reding			interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
681d5237c7cSThierry Reding			#interconnect-cells = <1>;
682be9b887fSThierry Reding			status = "disabled";
683be9b887fSThierry Reding
684be9b887fSThierry Reding			#address-cells = <2>;
685be9b887fSThierry Reding			#size-cells = <2>;
686be9b887fSThierry Reding
687be9b887fSThierry Reding			ranges = <0x01700000 0x0 0x01700000 0x0 0x100000>,
688be9b887fSThierry Reding				 <0x02b80000 0x0 0x02b80000 0x0 0x040000>,
689be9b887fSThierry Reding				 <0x02c00000 0x0 0x02c00000 0x0 0x100000>;
690be9b887fSThierry Reding
691be9b887fSThierry Reding			/*
692be9b887fSThierry Reding			 * Bit 39 of addresses passing through the memory
693be9b887fSThierry Reding			 * controller selects the XBAR format used when memory
694be9b887fSThierry Reding			 * is accessed. This is used to transparently access
695be9b887fSThierry Reding			 * memory in the XBAR format used by the discrete GPU
696be9b887fSThierry Reding			 * (bit 39 set) or Tegra (bit 39 clear).
697be9b887fSThierry Reding			 *
698be9b887fSThierry Reding			 * As a consequence, the operating system must ensure
699be9b887fSThierry Reding			 * that bit 39 is never used implicitly, for example
700be9b887fSThierry Reding			 * via an I/O virtual address mapping of an IOMMU. If
701be9b887fSThierry Reding			 * devices require access to the XBAR switch, their
702be9b887fSThierry Reding			 * drivers must set this bit explicitly.
703be9b887fSThierry Reding			 *
704be9b887fSThierry Reding			 * Limit the DMA range for memory clients to [38:0].
705be9b887fSThierry Reding			 */
706be9b887fSThierry Reding			dma-ranges = <0x0 0x0 0x0 0x80 0x0>;
707be9b887fSThierry Reding
708be9b887fSThierry Reding			emc: external-memory-controller@2c60000 {
709be9b887fSThierry Reding				compatible = "nvidia,tegra194-emc";
710be9b887fSThierry Reding				reg = <0x0 0x02c60000 0x0 0x90000>,
711be9b887fSThierry Reding				      <0x0 0x01780000 0x0 0x80000>;
712cc939667SThierry Reding				interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
713be9b887fSThierry Reding				clocks = <&bpmp TEGRA194_CLK_EMC>;
714be9b887fSThierry Reding				clock-names = "emc";
715be9b887fSThierry Reding
716d5237c7cSThierry Reding				#interconnect-cells = <0>;
717d5237c7cSThierry Reding
718be9b887fSThierry Reding				nvidia,bpmp = <&bpmp>;
719be9b887fSThierry Reding			};
720be9b887fSThierry Reding		};
721be9b887fSThierry Reding
7225aa9083eSThierry Reding		timer@3010000 {
7235aa9083eSThierry Reding			compatible = "nvidia,tegra186-timer";
7245aa9083eSThierry Reding			reg = <0x03010000 0x000e0000>;
7255aa9083eSThierry Reding			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
7265aa9083eSThierry Reding				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
7275aa9083eSThierry Reding				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
7285aa9083eSThierry Reding				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
7295aa9083eSThierry Reding				     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
7305aa9083eSThierry Reding				     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
7315aa9083eSThierry Reding				     <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
7325aa9083eSThierry Reding				     <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
7335aa9083eSThierry Reding				     <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
7345aa9083eSThierry Reding				     <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
7355aa9083eSThierry Reding			status = "okay";
7365aa9083eSThierry Reding		};
7375aa9083eSThierry Reding
7385425fb15SMikko Perttunen		uarta: serial@3100000 {
7395425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
7405425fb15SMikko Perttunen			reg = <0x03100000 0x40>;
7415425fb15SMikko Perttunen			reg-shift = <2>;
7425425fb15SMikko Perttunen			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
7435425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTA>;
7445425fb15SMikko Perttunen			clock-names = "serial";
7455425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTA>;
7465425fb15SMikko Perttunen			reset-names = "serial";
7475425fb15SMikko Perttunen			status = "disabled";
7485425fb15SMikko Perttunen		};
7495425fb15SMikko Perttunen
7505425fb15SMikko Perttunen		uartb: serial@3110000 {
7515425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
7525425fb15SMikko Perttunen			reg = <0x03110000 0x40>;
7535425fb15SMikko Perttunen			reg-shift = <2>;
7545425fb15SMikko Perttunen			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
7555425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTB>;
7565425fb15SMikko Perttunen			clock-names = "serial";
7575425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTB>;
7585425fb15SMikko Perttunen			reset-names = "serial";
7595425fb15SMikko Perttunen			status = "disabled";
7605425fb15SMikko Perttunen		};
7615425fb15SMikko Perttunen
7625425fb15SMikko Perttunen		uartd: serial@3130000 {
7635425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
7645425fb15SMikko Perttunen			reg = <0x03130000 0x40>;
7655425fb15SMikko Perttunen			reg-shift = <2>;
7665425fb15SMikko Perttunen			interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
7675425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTD>;
7685425fb15SMikko Perttunen			clock-names = "serial";
7695425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTD>;
7705425fb15SMikko Perttunen			reset-names = "serial";
7715425fb15SMikko Perttunen			status = "disabled";
7725425fb15SMikko Perttunen		};
7735425fb15SMikko Perttunen
7745425fb15SMikko Perttunen		uarte: serial@3140000 {
7755425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
7765425fb15SMikko Perttunen			reg = <0x03140000 0x40>;
7775425fb15SMikko Perttunen			reg-shift = <2>;
7785425fb15SMikko Perttunen			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
7795425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTE>;
7805425fb15SMikko Perttunen			clock-names = "serial";
7815425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTE>;
7825425fb15SMikko Perttunen			reset-names = "serial";
7835425fb15SMikko Perttunen			status = "disabled";
7845425fb15SMikko Perttunen		};
7855425fb15SMikko Perttunen
7865425fb15SMikko Perttunen		uartf: serial@3150000 {
7875425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
7885425fb15SMikko Perttunen			reg = <0x03150000 0x40>;
7895425fb15SMikko Perttunen			reg-shift = <2>;
7905425fb15SMikko Perttunen			interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
7915425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTF>;
7925425fb15SMikko Perttunen			clock-names = "serial";
7935425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTF>;
7945425fb15SMikko Perttunen			reset-names = "serial";
7955425fb15SMikko Perttunen			status = "disabled";
7965425fb15SMikko Perttunen		};
7975425fb15SMikko Perttunen
7985425fb15SMikko Perttunen		gen1_i2c: i2c@3160000 {
799d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
8005425fb15SMikko Perttunen			reg = <0x03160000 0x10000>;
8015425fb15SMikko Perttunen			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
8025425fb15SMikko Perttunen			#address-cells = <1>;
8035425fb15SMikko Perttunen			#size-cells = <0>;
8045425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C1>;
8055425fb15SMikko Perttunen			clock-names = "div-clk";
8065425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C1>;
8075425fb15SMikko Perttunen			reset-names = "i2c";
8088e442805SAkhil R			iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
8098e442805SAkhil R			dma-coherent;
8108e442805SAkhil R			dmas = <&gpcdma 21>, <&gpcdma 21>;
8118e442805SAkhil R			dma-names = "rx", "tx";
8125425fb15SMikko Perttunen			status = "disabled";
8135425fb15SMikko Perttunen		};
8145425fb15SMikko Perttunen
8155425fb15SMikko Perttunen		uarth: serial@3170000 {
8165425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
8175425fb15SMikko Perttunen			reg = <0x03170000 0x40>;
8185425fb15SMikko Perttunen			reg-shift = <2>;
8195425fb15SMikko Perttunen			interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>;
8205425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTH>;
8215425fb15SMikko Perttunen			clock-names = "serial";
8225425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTH>;
8235425fb15SMikko Perttunen			reset-names = "serial";
8245425fb15SMikko Perttunen			status = "disabled";
8255425fb15SMikko Perttunen		};
8265425fb15SMikko Perttunen
8275425fb15SMikko Perttunen		cam_i2c: i2c@3180000 {
828d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
8295425fb15SMikko Perttunen			reg = <0x03180000 0x10000>;
8305425fb15SMikko Perttunen			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
8315425fb15SMikko Perttunen			#address-cells = <1>;
8325425fb15SMikko Perttunen			#size-cells = <0>;
8335425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C3>;
8345425fb15SMikko Perttunen			clock-names = "div-clk";
8355425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C3>;
8365425fb15SMikko Perttunen			reset-names = "i2c";
8378e442805SAkhil R			iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
8388e442805SAkhil R			dma-coherent;
8398e442805SAkhil R			dmas = <&gpcdma 23>, <&gpcdma 23>;
8408e442805SAkhil R			dma-names = "rx", "tx";
8415425fb15SMikko Perttunen			status = "disabled";
8425425fb15SMikko Perttunen		};
8435425fb15SMikko Perttunen
8445425fb15SMikko Perttunen		/* shares pads with dpaux1 */
8455425fb15SMikko Perttunen		dp_aux_ch1_i2c: i2c@3190000 {
846d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
8475425fb15SMikko Perttunen			reg = <0x03190000 0x10000>;
8485425fb15SMikko Perttunen			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
8495425fb15SMikko Perttunen			#address-cells = <1>;
8505425fb15SMikko Perttunen			#size-cells = <0>;
8515425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C4>;
8525425fb15SMikko Perttunen			clock-names = "div-clk";
8535425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C4>;
8545425fb15SMikko Perttunen			reset-names = "i2c";
855a4131561SThierry Reding			pinctrl-0 = <&state_dpaux1_i2c>;
856a4131561SThierry Reding			pinctrl-1 = <&state_dpaux1_off>;
857a4131561SThierry Reding			pinctrl-names = "default", "idle";
8588e442805SAkhil R			iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
8598e442805SAkhil R			dma-coherent;
8608e442805SAkhil R			dmas = <&gpcdma 26>, <&gpcdma 26>;
8618e442805SAkhil R			dma-names = "rx", "tx";
8625425fb15SMikko Perttunen			status = "disabled";
8635425fb15SMikko Perttunen		};
8645425fb15SMikko Perttunen
8655425fb15SMikko Perttunen		/* shares pads with dpaux0 */
8665425fb15SMikko Perttunen		dp_aux_ch0_i2c: i2c@31b0000 {
867d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
8685425fb15SMikko Perttunen			reg = <0x031b0000 0x10000>;
8695425fb15SMikko Perttunen			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
8705425fb15SMikko Perttunen			#address-cells = <1>;
8715425fb15SMikko Perttunen			#size-cells = <0>;
8725425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C6>;
8735425fb15SMikko Perttunen			clock-names = "div-clk";
8745425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C6>;
8755425fb15SMikko Perttunen			reset-names = "i2c";
876a4131561SThierry Reding			pinctrl-0 = <&state_dpaux0_i2c>;
877a4131561SThierry Reding			pinctrl-1 = <&state_dpaux0_off>;
878a4131561SThierry Reding			pinctrl-names = "default", "idle";
8798e442805SAkhil R			iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
8808e442805SAkhil R			dma-coherent;
8818e442805SAkhil R			dmas = <&gpcdma 30>, <&gpcdma 30>;
8828e442805SAkhil R			dma-names = "rx", "tx";
8835425fb15SMikko Perttunen			status = "disabled";
8845425fb15SMikko Perttunen		};
8855425fb15SMikko Perttunen
886a4131561SThierry Reding		/* shares pads with dpaux2 */
887a4131561SThierry Reding		dp_aux_ch2_i2c: i2c@31c0000 {
888d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
8895425fb15SMikko Perttunen			reg = <0x031c0000 0x10000>;
8905425fb15SMikko Perttunen			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
8915425fb15SMikko Perttunen			#address-cells = <1>;
8925425fb15SMikko Perttunen			#size-cells = <0>;
8935425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C7>;
8945425fb15SMikko Perttunen			clock-names = "div-clk";
8955425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C7>;
8965425fb15SMikko Perttunen			reset-names = "i2c";
897a4131561SThierry Reding			pinctrl-0 = <&state_dpaux2_i2c>;
898a4131561SThierry Reding			pinctrl-1 = <&state_dpaux2_off>;
899a4131561SThierry Reding			pinctrl-names = "default", "idle";
9008e442805SAkhil R			iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
9018e442805SAkhil R			dma-coherent;
9028e442805SAkhil R			dmas = <&gpcdma 27>, <&gpcdma 27>;
9038e442805SAkhil R			dma-names = "rx", "tx";
9045425fb15SMikko Perttunen			status = "disabled";
9055425fb15SMikko Perttunen		};
9065425fb15SMikko Perttunen
907a4131561SThierry Reding		/* shares pads with dpaux3 */
908a4131561SThierry Reding		dp_aux_ch3_i2c: i2c@31e0000 {
909d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
9105425fb15SMikko Perttunen			reg = <0x031e0000 0x10000>;
9115425fb15SMikko Perttunen			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
9125425fb15SMikko Perttunen			#address-cells = <1>;
9135425fb15SMikko Perttunen			#size-cells = <0>;
9145425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C9>;
9155425fb15SMikko Perttunen			clock-names = "div-clk";
9165425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C9>;
9175425fb15SMikko Perttunen			reset-names = "i2c";
918a4131561SThierry Reding			pinctrl-0 = <&state_dpaux3_i2c>;
919a4131561SThierry Reding			pinctrl-1 = <&state_dpaux3_off>;
920a4131561SThierry Reding			pinctrl-names = "default", "idle";
9218e442805SAkhil R			iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
9228e442805SAkhil R			dma-coherent;
9238e442805SAkhil R			dmas = <&gpcdma 31>, <&gpcdma 31>;
9248e442805SAkhil R			dma-names = "rx", "tx";
9255425fb15SMikko Perttunen			status = "disabled";
9265425fb15SMikko Perttunen		};
9275425fb15SMikko Perttunen
92896ded827SSowjanya Komatineni		spi@3270000 {
92996ded827SSowjanya Komatineni			compatible = "nvidia,tegra194-qspi";
93096ded827SSowjanya Komatineni			reg = <0x3270000 0x1000>;
93196ded827SSowjanya Komatineni			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
93296ded827SSowjanya Komatineni			#address-cells = <1>;
93396ded827SSowjanya Komatineni			#size-cells = <0>;
93496ded827SSowjanya Komatineni			clocks = <&bpmp TEGRA194_CLK_QSPI0>,
93596ded827SSowjanya Komatineni				 <&bpmp TEGRA194_CLK_QSPI0_PM>;
93696ded827SSowjanya Komatineni			clock-names = "qspi", "qspi_out";
93796ded827SSowjanya Komatineni			resets = <&bpmp TEGRA194_RESET_QSPI0>;
93896ded827SSowjanya Komatineni			reset-names = "qspi";
93996ded827SSowjanya Komatineni			status = "disabled";
94096ded827SSowjanya Komatineni		};
94196ded827SSowjanya Komatineni
94296ded827SSowjanya Komatineni		spi@3300000 {
94396ded827SSowjanya Komatineni			compatible = "nvidia,tegra194-qspi";
94496ded827SSowjanya Komatineni			reg = <0x3300000 0x1000>;
94596ded827SSowjanya Komatineni			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
94696ded827SSowjanya Komatineni			#address-cells = <1>;
94796ded827SSowjanya Komatineni			#size-cells = <0>;
94896ded827SSowjanya Komatineni			clocks = <&bpmp TEGRA194_CLK_QSPI1>,
94996ded827SSowjanya Komatineni				 <&bpmp TEGRA194_CLK_QSPI1_PM>;
95096ded827SSowjanya Komatineni			clock-names = "qspi", "qspi_out";
95196ded827SSowjanya Komatineni			resets = <&bpmp TEGRA194_RESET_QSPI1>;
95296ded827SSowjanya Komatineni			reset-names = "qspi";
95396ded827SSowjanya Komatineni			status = "disabled";
95496ded827SSowjanya Komatineni		};
95596ded827SSowjanya Komatineni
9566a574ec7SThierry Reding		pwm1: pwm@3280000 {
9576a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
9586a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
9596a574ec7SThierry Reding			reg = <0x3280000 0x10000>;
9606a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM1>;
9616a574ec7SThierry Reding			clock-names = "pwm";
9626a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM1>;
9636a574ec7SThierry Reding			reset-names = "pwm";
9646a574ec7SThierry Reding			status = "disabled";
9656a574ec7SThierry Reding			#pwm-cells = <2>;
9666a574ec7SThierry Reding		};
9676a574ec7SThierry Reding
9686a574ec7SThierry Reding		pwm2: pwm@3290000 {
9696a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
9706a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
9716a574ec7SThierry Reding			reg = <0x3290000 0x10000>;
9726a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM2>;
9736a574ec7SThierry Reding			clock-names = "pwm";
9746a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM2>;
9756a574ec7SThierry Reding			reset-names = "pwm";
9766a574ec7SThierry Reding			status = "disabled";
9776a574ec7SThierry Reding			#pwm-cells = <2>;
9786a574ec7SThierry Reding		};
9796a574ec7SThierry Reding
9806a574ec7SThierry Reding		pwm3: pwm@32a0000 {
9816a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
9826a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
9836a574ec7SThierry Reding			reg = <0x32a0000 0x10000>;
9846a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM3>;
9856a574ec7SThierry Reding			clock-names = "pwm";
9866a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM3>;
9876a574ec7SThierry Reding			reset-names = "pwm";
9886a574ec7SThierry Reding			status = "disabled";
9896a574ec7SThierry Reding			#pwm-cells = <2>;
9906a574ec7SThierry Reding		};
9916a574ec7SThierry Reding
9926a574ec7SThierry Reding		pwm5: pwm@32c0000 {
9936a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
9946a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
9956a574ec7SThierry Reding			reg = <0x32c0000 0x10000>;
9966a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM5>;
9976a574ec7SThierry Reding			clock-names = "pwm";
9986a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM5>;
9996a574ec7SThierry Reding			reset-names = "pwm";
10006a574ec7SThierry Reding			status = "disabled";
10016a574ec7SThierry Reding			#pwm-cells = <2>;
10026a574ec7SThierry Reding		};
10036a574ec7SThierry Reding
10046a574ec7SThierry Reding		pwm6: pwm@32d0000 {
10056a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
10066a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
10076a574ec7SThierry Reding			reg = <0x32d0000 0x10000>;
10086a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM6>;
10096a574ec7SThierry Reding			clock-names = "pwm";
10106a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM6>;
10116a574ec7SThierry Reding			reset-names = "pwm";
10126a574ec7SThierry Reding			status = "disabled";
10136a574ec7SThierry Reding			#pwm-cells = <2>;
10146a574ec7SThierry Reding		};
10156a574ec7SThierry Reding
10166a574ec7SThierry Reding		pwm7: pwm@32e0000 {
10176a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
10186a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
10196a574ec7SThierry Reding			reg = <0x32e0000 0x10000>;
10206a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM7>;
10216a574ec7SThierry Reding			clock-names = "pwm";
10226a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM7>;
10236a574ec7SThierry Reding			reset-names = "pwm";
10246a574ec7SThierry Reding			status = "disabled";
10256a574ec7SThierry Reding			#pwm-cells = <2>;
10266a574ec7SThierry Reding		};
10276a574ec7SThierry Reding
10286a574ec7SThierry Reding		pwm8: pwm@32f0000 {
10296a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
10306a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
10316a574ec7SThierry Reding			reg = <0x32f0000 0x10000>;
10326a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM8>;
10336a574ec7SThierry Reding			clock-names = "pwm";
10346a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM8>;
10356a574ec7SThierry Reding			reset-names = "pwm";
10366a574ec7SThierry Reding			status = "disabled";
10376a574ec7SThierry Reding			#pwm-cells = <2>;
10386a574ec7SThierry Reding		};
10396a574ec7SThierry Reding
104067bb17f6SThierry Reding		sdmmc1: mmc@3400000 {
10412c3578b3SThierry Reding			compatible = "nvidia,tegra194-sdhci";
10425425fb15SMikko Perttunen			reg = <0x03400000 0x10000>;
10435425fb15SMikko Perttunen			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
1044c956c0cdSSowjanya Komatineni			clocks = <&bpmp TEGRA194_CLK_SDMMC1>,
1045c956c0cdSSowjanya Komatineni				 <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
1046c956c0cdSSowjanya Komatineni			clock-names = "sdhci", "tmclk";
10477ac853baSAniruddha Rao			assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC1>,
10487ac853baSAniruddha Rao					  <&bpmp TEGRA194_CLK_PLLC4_MUXED>;
10497ac853baSAniruddha Rao			assigned-clock-parents =
10507ac853baSAniruddha Rao					  <&bpmp TEGRA194_CLK_PLLC4_MUXED>,
10517ac853baSAniruddha Rao					  <&bpmp TEGRA194_CLK_PLLC4_VCO_DIV2>;
10525425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC1>;
10535425fb15SMikko Perttunen			reset-names = "sdhci";
1054d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCRA &emc>,
1055d5237c7cSThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_SDMMCWA &emc>;
1056d5237c7cSThierry Reding			interconnect-names = "dma-mem", "write";
1057c7289b1cSThierry Reding			iommus = <&smmu TEGRA194_SID_SDMMC1>;
1058ff21087eSPrathamesh Shete			pinctrl-names = "sdmmc-3v3", "sdmmc-1v8";
1059ff21087eSPrathamesh Shete			pinctrl-0 = <&sdmmc1_3v3>;
1060ff21087eSPrathamesh Shete			pinctrl-1 = <&sdmmc1_1v8>;
10614e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-3v3-timeout =
10624e0f1229SSowjanya Komatineni									<0x07>;
10634e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-3v3-timeout =
10644e0f1229SSowjanya Komatineni									<0x07>;
10654e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
10664e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8-timeout =
10674e0f1229SSowjanya Komatineni									<0x07>;
10684e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
10694e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
10704e0f1229SSowjanya Komatineni			nvidia,default-tap = <0x9>;
10714e0f1229SSowjanya Komatineni			nvidia,default-trim = <0x5>;
1072ff21087eSPrathamesh Shete			sd-uhs-sdr25;
1073ff21087eSPrathamesh Shete			sd-uhs-sdr50;
1074ff21087eSPrathamesh Shete			sd-uhs-ddr50;
1075ff21087eSPrathamesh Shete			sd-uhs-sdr104;
10765425fb15SMikko Perttunen			status = "disabled";
10775425fb15SMikko Perttunen		};
10785425fb15SMikko Perttunen
107967bb17f6SThierry Reding		sdmmc3: mmc@3440000 {
10802c3578b3SThierry Reding			compatible = "nvidia,tegra194-sdhci";
10815425fb15SMikko Perttunen			reg = <0x03440000 0x10000>;
10825425fb15SMikko Perttunen			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
1083c956c0cdSSowjanya Komatineni			clocks = <&bpmp TEGRA194_CLK_SDMMC3>,
1084c956c0cdSSowjanya Komatineni				 <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
1085c956c0cdSSowjanya Komatineni			clock-names = "sdhci", "tmclk";
10867ac853baSAniruddha Rao			assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC3>,
10877ac853baSAniruddha Rao					  <&bpmp TEGRA194_CLK_PLLC4_MUXED>;
10887ac853baSAniruddha Rao			assigned-clock-parents =
10897ac853baSAniruddha Rao					  <&bpmp TEGRA194_CLK_PLLC4_MUXED>,
10907ac853baSAniruddha Rao					  <&bpmp TEGRA194_CLK_PLLC4_VCO_DIV2>;
10915425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC3>;
10925425fb15SMikko Perttunen			reset-names = "sdhci";
1093d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCR &emc>,
1094d5237c7cSThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_SDMMCW &emc>;
1095d5237c7cSThierry Reding			interconnect-names = "dma-mem", "write";
1096c7289b1cSThierry Reding			iommus = <&smmu TEGRA194_SID_SDMMC3>;
1097ff21087eSPrathamesh Shete			pinctrl-names = "sdmmc-3v3", "sdmmc-1v8";
1098ff21087eSPrathamesh Shete			pinctrl-0 = <&sdmmc3_3v3>;
1099ff21087eSPrathamesh Shete			pinctrl-1 = <&sdmmc3_1v8>;
11004e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8 = <0x00>;
11014e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8 = <0x7a>;
11024e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x07>;
11034e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-3v3-timeout =
11044e0f1229SSowjanya Komatineni									<0x07>;
11054e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
11064e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8-timeout =
11074e0f1229SSowjanya Komatineni									<0x07>;
11084e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
11094e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
11104e0f1229SSowjanya Komatineni			nvidia,default-tap = <0x9>;
11114e0f1229SSowjanya Komatineni			nvidia,default-trim = <0x5>;
1112ff21087eSPrathamesh Shete			sd-uhs-sdr25;
1113ff21087eSPrathamesh Shete			sd-uhs-sdr50;
1114ff21087eSPrathamesh Shete			sd-uhs-ddr50;
1115ff21087eSPrathamesh Shete			sd-uhs-sdr104;
11165425fb15SMikko Perttunen			status = "disabled";
11175425fb15SMikko Perttunen		};
11185425fb15SMikko Perttunen
111967bb17f6SThierry Reding		sdmmc4: mmc@3460000 {
11202c3578b3SThierry Reding			compatible = "nvidia,tegra194-sdhci";
11215425fb15SMikko Perttunen			reg = <0x03460000 0x10000>;
11225425fb15SMikko Perttunen			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
1123c956c0cdSSowjanya Komatineni			clocks = <&bpmp TEGRA194_CLK_SDMMC4>,
1124c956c0cdSSowjanya Komatineni				 <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
1125c956c0cdSSowjanya Komatineni			clock-names = "sdhci", "tmclk";
1126351648d0SSowjanya Komatineni			assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC4>,
1127351648d0SSowjanya Komatineni					  <&bpmp TEGRA194_CLK_PLLC4>;
1128351648d0SSowjanya Komatineni			assigned-clock-parents =
1129351648d0SSowjanya Komatineni					  <&bpmp TEGRA194_CLK_PLLC4>;
11305425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_SDMMC4>;
11315425fb15SMikko Perttunen			reset-names = "sdhci";
1132d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCRAB &emc>,
1133d5237c7cSThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_SDMMCWAB &emc>;
1134d5237c7cSThierry Reding			interconnect-names = "dma-mem", "write";
1135c7289b1cSThierry Reding			iommus = <&smmu TEGRA194_SID_SDMMC4>;
11364e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-hs400 = <0x00>;
11374e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-hs400 = <0x00>;
11384e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x0a>;
11394e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-1v8-timeout =
11404e0f1229SSowjanya Komatineni									<0x0a>;
11414e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x0a>;
11424e0f1229SSowjanya Komatineni			nvidia,pad-autocal-pull-down-offset-3v3-timeout =
11434e0f1229SSowjanya Komatineni									<0x0a>;
11444e0f1229SSowjanya Komatineni			nvidia,default-tap = <0x8>;
11454e0f1229SSowjanya Komatineni			nvidia,default-trim = <0x14>;
11464e0f1229SSowjanya Komatineni			nvidia,dqs-trim = <40>;
1147c2fee443SPrathamesh Shete			cap-mmc-highspeed;
1148c2fee443SPrathamesh Shete			mmc-ddr-1_8v;
1149c2fee443SPrathamesh Shete			mmc-hs200-1_8v;
1150c2fee443SPrathamesh Shete			mmc-hs400-1_8v;
1151c2fee443SPrathamesh Shete			mmc-hs400-enhanced-strobe;
1152dfd3cb6fSSowjanya Komatineni			supports-cqe;
11535425fb15SMikko Perttunen			status = "disabled";
11545425fb15SMikko Perttunen		};
11555425fb15SMikko Perttunen
11564878cc0cSSameer Pujar		hda@3510000 {
11574878cc0cSSameer Pujar			compatible = "nvidia,tegra194-hda", "nvidia,tegra30-hda";
11584878cc0cSSameer Pujar			reg = <0x3510000 0x10000>;
11594878cc0cSSameer Pujar			interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
11604878cc0cSSameer Pujar			clocks = <&bpmp TEGRA194_CLK_HDA>,
116148f6e195SSameer Pujar				 <&bpmp TEGRA194_CLK_HDA2HDMICODEC>,
116248f6e195SSameer Pujar				 <&bpmp TEGRA194_CLK_HDA2CODEC_2X>;
116348f6e195SSameer Pujar			clock-names = "hda", "hda2hdmi", "hda2codec_2x";
11644878cc0cSSameer Pujar			resets = <&bpmp TEGRA194_RESET_HDA>,
1165146b3a77SSameer Pujar				 <&bpmp TEGRA194_RESET_HDA2HDMICODEC>;
1166146b3a77SSameer Pujar			reset-names = "hda", "hda2hdmi";
11674878cc0cSSameer Pujar			power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
1168d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_HDAR &emc>,
1169d5237c7cSThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_HDAW &emc>;
1170d5237c7cSThierry Reding			interconnect-names = "dma-mem", "write";
1171c7289b1cSThierry Reding			iommus = <&smmu TEGRA194_SID_HDA>;
11724878cc0cSSameer Pujar			status = "disabled";
11734878cc0cSSameer Pujar		};
11744878cc0cSSameer Pujar
1175fab7a039SJC Kuo		xusb_padctl: padctl@3520000 {
1176fab7a039SJC Kuo			compatible = "nvidia,tegra194-xusb-padctl";
1177fab7a039SJC Kuo			reg = <0x03520000 0x1000>,
1178fab7a039SJC Kuo			      <0x03540000 0x1000>;
1179fab7a039SJC Kuo			reg-names = "padctl", "ao";
11806450da3dSJC Kuo			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
1181fab7a039SJC Kuo
1182fab7a039SJC Kuo			resets = <&bpmp TEGRA194_RESET_XUSB_PADCTL>;
1183fab7a039SJC Kuo			reset-names = "padctl";
1184fab7a039SJC Kuo
1185fab7a039SJC Kuo			status = "disabled";
1186fab7a039SJC Kuo
1187fab7a039SJC Kuo			pads {
1188fab7a039SJC Kuo				usb2 {
1189fab7a039SJC Kuo					clocks = <&bpmp TEGRA194_CLK_USB2_TRK>;
1190fab7a039SJC Kuo					clock-names = "trk";
1191fab7a039SJC Kuo
1192fab7a039SJC Kuo					lanes {
1193fab7a039SJC Kuo						usb2-0 {
1194fab7a039SJC Kuo							nvidia,function = "xusb";
1195fab7a039SJC Kuo							status = "disabled";
1196fab7a039SJC Kuo							#phy-cells = <0>;
1197fab7a039SJC Kuo						};
1198fab7a039SJC Kuo
1199fab7a039SJC Kuo						usb2-1 {
1200fab7a039SJC Kuo							nvidia,function = "xusb";
1201fab7a039SJC Kuo							status = "disabled";
1202fab7a039SJC Kuo							#phy-cells = <0>;
1203fab7a039SJC Kuo						};
1204fab7a039SJC Kuo
1205fab7a039SJC Kuo						usb2-2 {
1206fab7a039SJC Kuo							nvidia,function = "xusb";
1207fab7a039SJC Kuo							status = "disabled";
1208fab7a039SJC Kuo							#phy-cells = <0>;
1209fab7a039SJC Kuo						};
1210fab7a039SJC Kuo
1211fab7a039SJC Kuo						usb2-3 {
1212fab7a039SJC Kuo							nvidia,function = "xusb";
1213fab7a039SJC Kuo							status = "disabled";
1214fab7a039SJC Kuo							#phy-cells = <0>;
1215fab7a039SJC Kuo						};
1216fab7a039SJC Kuo					};
1217fab7a039SJC Kuo				};
1218fab7a039SJC Kuo
1219fab7a039SJC Kuo				usb3 {
1220fab7a039SJC Kuo					lanes {
1221fab7a039SJC Kuo						usb3-0 {
1222fab7a039SJC Kuo							nvidia,function = "xusb";
1223fab7a039SJC Kuo							status = "disabled";
1224fab7a039SJC Kuo							#phy-cells = <0>;
1225fab7a039SJC Kuo						};
1226fab7a039SJC Kuo
1227fab7a039SJC Kuo						usb3-1 {
1228fab7a039SJC Kuo							nvidia,function = "xusb";
1229fab7a039SJC Kuo							status = "disabled";
1230fab7a039SJC Kuo							#phy-cells = <0>;
1231fab7a039SJC Kuo						};
1232fab7a039SJC Kuo
1233fab7a039SJC Kuo						usb3-2 {
1234fab7a039SJC Kuo							nvidia,function = "xusb";
1235fab7a039SJC Kuo							status = "disabled";
1236fab7a039SJC Kuo							#phy-cells = <0>;
1237fab7a039SJC Kuo						};
1238fab7a039SJC Kuo
1239fab7a039SJC Kuo						usb3-3 {
1240fab7a039SJC Kuo							nvidia,function = "xusb";
1241fab7a039SJC Kuo							status = "disabled";
1242fab7a039SJC Kuo							#phy-cells = <0>;
1243fab7a039SJC Kuo						};
1244fab7a039SJC Kuo					};
1245fab7a039SJC Kuo				};
1246fab7a039SJC Kuo			};
1247fab7a039SJC Kuo
1248fab7a039SJC Kuo			ports {
1249fab7a039SJC Kuo				usb2-0 {
1250fab7a039SJC Kuo					status = "disabled";
1251fab7a039SJC Kuo				};
1252fab7a039SJC Kuo
1253fab7a039SJC Kuo				usb2-1 {
1254fab7a039SJC Kuo					status = "disabled";
1255fab7a039SJC Kuo				};
1256fab7a039SJC Kuo
1257fab7a039SJC Kuo				usb2-2 {
1258fab7a039SJC Kuo					status = "disabled";
1259fab7a039SJC Kuo				};
1260fab7a039SJC Kuo
1261fab7a039SJC Kuo				usb2-3 {
1262fab7a039SJC Kuo					status = "disabled";
1263fab7a039SJC Kuo				};
1264fab7a039SJC Kuo
1265fab7a039SJC Kuo				usb3-0 {
1266fab7a039SJC Kuo					status = "disabled";
1267fab7a039SJC Kuo				};
1268fab7a039SJC Kuo
1269fab7a039SJC Kuo				usb3-1 {
1270fab7a039SJC Kuo					status = "disabled";
1271fab7a039SJC Kuo				};
1272fab7a039SJC Kuo
1273fab7a039SJC Kuo				usb3-2 {
1274fab7a039SJC Kuo					status = "disabled";
1275fab7a039SJC Kuo				};
1276fab7a039SJC Kuo
1277fab7a039SJC Kuo				usb3-3 {
1278fab7a039SJC Kuo					status = "disabled";
1279fab7a039SJC Kuo				};
1280fab7a039SJC Kuo			};
1281fab7a039SJC Kuo		};
1282fab7a039SJC Kuo
1283bc8788b2SNagarjuna Kristam		usb@3550000 {
1284bc8788b2SNagarjuna Kristam			compatible = "nvidia,tegra194-xudc";
1285bc8788b2SNagarjuna Kristam			reg = <0x03550000 0x8000>,
1286bc8788b2SNagarjuna Kristam			      <0x03558000 0x1000>;
1287bc8788b2SNagarjuna Kristam			reg-names = "base", "fpci";
1288bc8788b2SNagarjuna Kristam			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
1289bc8788b2SNagarjuna Kristam			clocks = <&bpmp TEGRA194_CLK_XUSB_CORE_DEV>,
1290bc8788b2SNagarjuna Kristam				 <&bpmp TEGRA194_CLK_XUSB_CORE_SS>,
1291bc8788b2SNagarjuna Kristam				 <&bpmp TEGRA194_CLK_XUSB_SS>,
1292bc8788b2SNagarjuna Kristam				 <&bpmp TEGRA194_CLK_XUSB_FS>;
1293bc8788b2SNagarjuna Kristam			clock-names = "dev", "ss", "ss_src", "fs_src";
1294c667dcd4SThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_XUSB_DEVR &emc>,
1295c667dcd4SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_XUSB_DEVW &emc>;
1296c667dcd4SThierry Reding			interconnect-names = "dma-mem", "write";
1297c667dcd4SThierry Reding			iommus = <&smmu TEGRA194_SID_XUSB_DEV>;
1298bc8788b2SNagarjuna Kristam			power-domains = <&bpmp TEGRA194_POWER_DOMAIN_XUSBB>,
1299bc8788b2SNagarjuna Kristam					<&bpmp TEGRA194_POWER_DOMAIN_XUSBA>;
1300bc8788b2SNagarjuna Kristam			power-domain-names = "dev", "ss";
1301bc8788b2SNagarjuna Kristam			nvidia,xusb-padctl = <&xusb_padctl>;
1302bc8788b2SNagarjuna Kristam			status = "disabled";
1303bc8788b2SNagarjuna Kristam		};
1304bc8788b2SNagarjuna Kristam
1305fab7a039SJC Kuo		usb@3610000 {
1306fab7a039SJC Kuo			compatible = "nvidia,tegra194-xusb";
1307fab7a039SJC Kuo			reg = <0x03610000 0x40000>,
1308fab7a039SJC Kuo			      <0x03600000 0x10000>;
1309fab7a039SJC Kuo			reg-names = "hcd", "fpci";
1310fab7a039SJC Kuo
1311fab7a039SJC Kuo			interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
1312a5742139SThierry Reding				     <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
1313fab7a039SJC Kuo
1314fab7a039SJC Kuo			clocks = <&bpmp TEGRA194_CLK_XUSB_CORE_HOST>,
1315fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_XUSB_FALCON>,
1316fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_XUSB_CORE_SS>,
1317fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_XUSB_SS>,
1318fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_CLK_M>,
1319fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_XUSB_FS>,
1320fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_UTMIPLL>,
1321fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_CLK_M>,
1322fab7a039SJC Kuo				 <&bpmp TEGRA194_CLK_PLLE>;
1323fab7a039SJC Kuo			clock-names = "xusb_host", "xusb_falcon_src",
1324fab7a039SJC Kuo				      "xusb_ss", "xusb_ss_src", "xusb_hs_src",
1325fab7a039SJC Kuo				      "xusb_fs_src", "pll_u_480m", "clk_m",
1326fab7a039SJC Kuo				      "pll_e";
1327c667dcd4SThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_XUSB_HOSTR &emc>,
1328c667dcd4SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_XUSB_HOSTW &emc>;
1329c667dcd4SThierry Reding			interconnect-names = "dma-mem", "write";
1330c667dcd4SThierry Reding			iommus = <&smmu TEGRA194_SID_XUSB_HOST>;
1331fab7a039SJC Kuo
1332fab7a039SJC Kuo			power-domains = <&bpmp TEGRA194_POWER_DOMAIN_XUSBC>,
1333fab7a039SJC Kuo					<&bpmp TEGRA194_POWER_DOMAIN_XUSBA>;
1334fab7a039SJC Kuo			power-domain-names = "xusb_host", "xusb_ss";
1335fab7a039SJC Kuo
1336fab7a039SJC Kuo			nvidia,xusb-padctl = <&xusb_padctl>;
1337fab7a039SJC Kuo			status = "disabled";
1338fab7a039SJC Kuo		};
1339fab7a039SJC Kuo
134009903c5eSJC Kuo		fuse@3820000 {
134109903c5eSJC Kuo			compatible = "nvidia,tegra194-efuse";
134209903c5eSJC Kuo			reg = <0x03820000 0x10000>;
134309903c5eSJC Kuo			clocks = <&bpmp TEGRA194_CLK_FUSE>;
134409903c5eSJC Kuo			clock-names = "fuse";
134509903c5eSJC Kuo		};
134609903c5eSJC Kuo
13475425fb15SMikko Perttunen		gic: interrupt-controller@3881000 {
13485425fb15SMikko Perttunen			compatible = "arm,gic-400";
13495425fb15SMikko Perttunen			#interrupt-cells = <3>;
13505425fb15SMikko Perttunen			interrupt-controller;
13515425fb15SMikko Perttunen			reg = <0x03881000 0x1000>,
13525425fb15SMikko Perttunen			      <0x03882000 0x2000>,
13535425fb15SMikko Perttunen			      <0x03884000 0x2000>,
13545425fb15SMikko Perttunen			      <0x03886000 0x2000>;
13555425fb15SMikko Perttunen			interrupts = <GIC_PPI 9
13565425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
13575425fb15SMikko Perttunen			interrupt-parent = <&gic>;
13585425fb15SMikko Perttunen		};
13595425fb15SMikko Perttunen
1360badb80beSThierry Reding		cec@3960000 {
1361badb80beSThierry Reding			compatible = "nvidia,tegra194-cec";
1362badb80beSThierry Reding			reg = <0x03960000 0x10000>;
1363badb80beSThierry Reding			interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
1364badb80beSThierry Reding			clocks = <&bpmp TEGRA194_CLK_CEC>;
1365badb80beSThierry Reding			clock-names = "cec";
1366badb80beSThierry Reding			status = "disabled";
1367badb80beSThierry Reding		};
1368badb80beSThierry Reding
1369*8fbd2d11SDipen Patel		hte_lic: hardware-timestamp@3aa0000 {
1370*8fbd2d11SDipen Patel			compatible = "nvidia,tegra194-gte-lic";
1371*8fbd2d11SDipen Patel			reg = <0x3aa0000 0x10000>;
1372*8fbd2d11SDipen Patel			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
1373*8fbd2d11SDipen Patel			nvidia,int-threshold = <1>;
1374*8fbd2d11SDipen Patel			nvidia,slices = <11>;
1375*8fbd2d11SDipen Patel			#timestamp-cells = <1>;
1376*8fbd2d11SDipen Patel			status = "okay";
1377*8fbd2d11SDipen Patel		};
1378*8fbd2d11SDipen Patel
13795425fb15SMikko Perttunen		hsp_top0: hsp@3c00000 {
1380cd6157c1SThierry Reding			compatible = "nvidia,tegra194-hsp";
13815425fb15SMikko Perttunen			reg = <0x03c00000 0xa0000>;
1382a38570c2SMikko Perttunen			interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
1383a38570c2SMikko Perttunen			             <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
1384a38570c2SMikko Perttunen			             <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
1385a38570c2SMikko Perttunen			             <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
1386a38570c2SMikko Perttunen			             <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
1387a38570c2SMikko Perttunen			             <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
1388a38570c2SMikko Perttunen			             <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
1389a38570c2SMikko Perttunen			             <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
1390a38570c2SMikko Perttunen			             <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
1391a38570c2SMikko Perttunen			interrupt-names = "doorbell", "shared0", "shared1", "shared2",
1392a38570c2SMikko Perttunen			                  "shared3", "shared4", "shared5", "shared6",
1393a38570c2SMikko Perttunen			                  "shared7";
1394a38570c2SMikko Perttunen			#mbox-cells = <2>;
1395a38570c2SMikko Perttunen		};
1396a38570c2SMikko Perttunen
13972602c32fSVidya Sagar		p2u_hsio_0: phy@3e10000 {
13982602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
13992602c32fSVidya Sagar			reg = <0x03e10000 0x10000>;
14002602c32fSVidya Sagar			reg-names = "ctl";
14012602c32fSVidya Sagar
14022602c32fSVidya Sagar			#phy-cells = <0>;
14032602c32fSVidya Sagar		};
14042602c32fSVidya Sagar
14052602c32fSVidya Sagar		p2u_hsio_1: phy@3e20000 {
14062602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14072602c32fSVidya Sagar			reg = <0x03e20000 0x10000>;
14082602c32fSVidya Sagar			reg-names = "ctl";
14092602c32fSVidya Sagar
14102602c32fSVidya Sagar			#phy-cells = <0>;
14112602c32fSVidya Sagar		};
14122602c32fSVidya Sagar
14132602c32fSVidya Sagar		p2u_hsio_2: phy@3e30000 {
14142602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14152602c32fSVidya Sagar			reg = <0x03e30000 0x10000>;
14162602c32fSVidya Sagar			reg-names = "ctl";
14172602c32fSVidya Sagar
14182602c32fSVidya Sagar			#phy-cells = <0>;
14192602c32fSVidya Sagar		};
14202602c32fSVidya Sagar
14212602c32fSVidya Sagar		p2u_hsio_3: phy@3e40000 {
14222602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14232602c32fSVidya Sagar			reg = <0x03e40000 0x10000>;
14242602c32fSVidya Sagar			reg-names = "ctl";
14252602c32fSVidya Sagar
14262602c32fSVidya Sagar			#phy-cells = <0>;
14272602c32fSVidya Sagar		};
14282602c32fSVidya Sagar
14292602c32fSVidya Sagar		p2u_hsio_4: phy@3e50000 {
14302602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14312602c32fSVidya Sagar			reg = <0x03e50000 0x10000>;
14322602c32fSVidya Sagar			reg-names = "ctl";
14332602c32fSVidya Sagar
14342602c32fSVidya Sagar			#phy-cells = <0>;
14352602c32fSVidya Sagar		};
14362602c32fSVidya Sagar
14372602c32fSVidya Sagar		p2u_hsio_5: phy@3e60000 {
14382602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14392602c32fSVidya Sagar			reg = <0x03e60000 0x10000>;
14402602c32fSVidya Sagar			reg-names = "ctl";
14412602c32fSVidya Sagar
14422602c32fSVidya Sagar			#phy-cells = <0>;
14432602c32fSVidya Sagar		};
14442602c32fSVidya Sagar
14452602c32fSVidya Sagar		p2u_hsio_6: phy@3e70000 {
14462602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14472602c32fSVidya Sagar			reg = <0x03e70000 0x10000>;
14482602c32fSVidya Sagar			reg-names = "ctl";
14492602c32fSVidya Sagar
14502602c32fSVidya Sagar			#phy-cells = <0>;
14512602c32fSVidya Sagar		};
14522602c32fSVidya Sagar
14532602c32fSVidya Sagar		p2u_hsio_7: phy@3e80000 {
14542602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14552602c32fSVidya Sagar			reg = <0x03e80000 0x10000>;
14562602c32fSVidya Sagar			reg-names = "ctl";
14572602c32fSVidya Sagar
14582602c32fSVidya Sagar			#phy-cells = <0>;
14592602c32fSVidya Sagar		};
14602602c32fSVidya Sagar
14612602c32fSVidya Sagar		p2u_hsio_8: phy@3e90000 {
14622602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14632602c32fSVidya Sagar			reg = <0x03e90000 0x10000>;
14642602c32fSVidya Sagar			reg-names = "ctl";
14652602c32fSVidya Sagar
14662602c32fSVidya Sagar			#phy-cells = <0>;
14672602c32fSVidya Sagar		};
14682602c32fSVidya Sagar
14692602c32fSVidya Sagar		p2u_hsio_9: phy@3ea0000 {
14702602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14712602c32fSVidya Sagar			reg = <0x03ea0000 0x10000>;
14722602c32fSVidya Sagar			reg-names = "ctl";
14732602c32fSVidya Sagar
14742602c32fSVidya Sagar			#phy-cells = <0>;
14752602c32fSVidya Sagar		};
14762602c32fSVidya Sagar
14772602c32fSVidya Sagar		p2u_nvhs_0: phy@3eb0000 {
14782602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14792602c32fSVidya Sagar			reg = <0x03eb0000 0x10000>;
14802602c32fSVidya Sagar			reg-names = "ctl";
14812602c32fSVidya Sagar
14822602c32fSVidya Sagar			#phy-cells = <0>;
14832602c32fSVidya Sagar		};
14842602c32fSVidya Sagar
14852602c32fSVidya Sagar		p2u_nvhs_1: phy@3ec0000 {
14862602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14872602c32fSVidya Sagar			reg = <0x03ec0000 0x10000>;
14882602c32fSVidya Sagar			reg-names = "ctl";
14892602c32fSVidya Sagar
14902602c32fSVidya Sagar			#phy-cells = <0>;
14912602c32fSVidya Sagar		};
14922602c32fSVidya Sagar
14932602c32fSVidya Sagar		p2u_nvhs_2: phy@3ed0000 {
14942602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
14952602c32fSVidya Sagar			reg = <0x03ed0000 0x10000>;
14962602c32fSVidya Sagar			reg-names = "ctl";
14972602c32fSVidya Sagar
14982602c32fSVidya Sagar			#phy-cells = <0>;
14992602c32fSVidya Sagar		};
15002602c32fSVidya Sagar
15012602c32fSVidya Sagar		p2u_nvhs_3: phy@3ee0000 {
15022602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
15032602c32fSVidya Sagar			reg = <0x03ee0000 0x10000>;
15042602c32fSVidya Sagar			reg-names = "ctl";
15052602c32fSVidya Sagar
15062602c32fSVidya Sagar			#phy-cells = <0>;
15072602c32fSVidya Sagar		};
15082602c32fSVidya Sagar
15092602c32fSVidya Sagar		p2u_nvhs_4: phy@3ef0000 {
15102602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
15112602c32fSVidya Sagar			reg = <0x03ef0000 0x10000>;
15122602c32fSVidya Sagar			reg-names = "ctl";
15132602c32fSVidya Sagar
15142602c32fSVidya Sagar			#phy-cells = <0>;
15152602c32fSVidya Sagar		};
15162602c32fSVidya Sagar
15172602c32fSVidya Sagar		p2u_nvhs_5: phy@3f00000 {
15182602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
15192602c32fSVidya Sagar			reg = <0x03f00000 0x10000>;
15202602c32fSVidya Sagar			reg-names = "ctl";
15212602c32fSVidya Sagar
15222602c32fSVidya Sagar			#phy-cells = <0>;
15232602c32fSVidya Sagar		};
15242602c32fSVidya Sagar
15252602c32fSVidya Sagar		p2u_nvhs_6: phy@3f10000 {
15262602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
15272602c32fSVidya Sagar			reg = <0x03f10000 0x10000>;
15282602c32fSVidya Sagar			reg-names = "ctl";
15292602c32fSVidya Sagar
15302602c32fSVidya Sagar			#phy-cells = <0>;
15312602c32fSVidya Sagar		};
15322602c32fSVidya Sagar
15332602c32fSVidya Sagar		p2u_nvhs_7: phy@3f20000 {
15342602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
15352602c32fSVidya Sagar			reg = <0x03f20000 0x10000>;
15362602c32fSVidya Sagar			reg-names = "ctl";
15372602c32fSVidya Sagar
15382602c32fSVidya Sagar			#phy-cells = <0>;
15392602c32fSVidya Sagar		};
15402602c32fSVidya Sagar
15412602c32fSVidya Sagar		p2u_hsio_10: phy@3f30000 {
15422602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
15432602c32fSVidya Sagar			reg = <0x03f30000 0x10000>;
15442602c32fSVidya Sagar			reg-names = "ctl";
15452602c32fSVidya Sagar
15462602c32fSVidya Sagar			#phy-cells = <0>;
15472602c32fSVidya Sagar		};
15482602c32fSVidya Sagar
15492602c32fSVidya Sagar		p2u_hsio_11: phy@3f40000 {
15502602c32fSVidya Sagar			compatible = "nvidia,tegra194-p2u";
15512602c32fSVidya Sagar			reg = <0x03f40000 0x10000>;
15522602c32fSVidya Sagar			reg-names = "ctl";
15532602c32fSVidya Sagar
15542602c32fSVidya Sagar			#phy-cells = <0>;
15552602c32fSVidya Sagar		};
15562602c32fSVidya Sagar
1557a47e173eSSumit Gupta		sce-noc@b600000 {
1558a47e173eSSumit Gupta			compatible = "nvidia,tegra194-sce-noc";
1559a47e173eSSumit Gupta			reg = <0xb600000 0x1000>;
1560a47e173eSSumit Gupta			interrupts = <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
1561a47e173eSSumit Gupta				     <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
1562a47e173eSSumit Gupta			nvidia,axi2apb = <&axi2apb>;
1563a47e173eSSumit Gupta			nvidia,apbmisc = <&apbmisc>;
1564a47e173eSSumit Gupta			status = "okay";
1565a47e173eSSumit Gupta		};
1566a47e173eSSumit Gupta
1567a47e173eSSumit Gupta		rce-noc@be00000 {
1568a47e173eSSumit Gupta			compatible = "nvidia,tegra194-rce-noc";
1569a47e173eSSumit Gupta			reg = <0xbe00000 0x1000>;
1570a47e173eSSumit Gupta			interrupts = <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
1571a47e173eSSumit Gupta				     <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
1572a47e173eSSumit Gupta			nvidia,axi2apb = <&axi2apb>;
1573a47e173eSSumit Gupta			nvidia,apbmisc = <&apbmisc>;
1574a47e173eSSumit Gupta			status = "okay";
1575a47e173eSSumit Gupta		};
1576a47e173eSSumit Gupta
1577a38570c2SMikko Perttunen		hsp_aon: hsp@c150000 {
1578cd6157c1SThierry Reding			compatible = "nvidia,tegra194-hsp";
15791741e187SDipen Patel			reg = <0x0c150000 0x90000>;
1580a38570c2SMikko Perttunen			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
1581a38570c2SMikko Perttunen			             <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
1582a38570c2SMikko Perttunen			             <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
1583a38570c2SMikko Perttunen			             <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
1584a38570c2SMikko Perttunen			/*
1585a38570c2SMikko Perttunen			 * Shared interrupt 0 is routed only to AON/SPE, so
1586a38570c2SMikko Perttunen			 * we only have 4 shared interrupts for the CCPLEX.
1587a38570c2SMikko Perttunen			 */
1588a38570c2SMikko Perttunen			interrupt-names = "shared1", "shared2", "shared3", "shared4";
15895425fb15SMikko Perttunen			#mbox-cells = <2>;
15905425fb15SMikko Perttunen		};
15915425fb15SMikko Perttunen
1592*8fbd2d11SDipen Patel		hte_aon: hardware-timestamp@c1e0000 {
1593*8fbd2d11SDipen Patel			compatible = "nvidia,tegra194-gte-aon";
1594*8fbd2d11SDipen Patel			reg = <0xc1e0000 0x10000>;
1595*8fbd2d11SDipen Patel			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
1596*8fbd2d11SDipen Patel			nvidia,int-threshold = <1>;
1597*8fbd2d11SDipen Patel			nvidia,slices = <3>;
1598*8fbd2d11SDipen Patel			#timestamp-cells = <1>;
1599*8fbd2d11SDipen Patel			status = "okay";
1600*8fbd2d11SDipen Patel		};
1601*8fbd2d11SDipen Patel
16025425fb15SMikko Perttunen		gen2_i2c: i2c@c240000 {
1603d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
16045425fb15SMikko Perttunen			reg = <0x0c240000 0x10000>;
16055425fb15SMikko Perttunen			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
16065425fb15SMikko Perttunen			#address-cells = <1>;
16075425fb15SMikko Perttunen			#size-cells = <0>;
16085425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C2>;
16095425fb15SMikko Perttunen			clock-names = "div-clk";
16105425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C2>;
16115425fb15SMikko Perttunen			reset-names = "i2c";
16128e442805SAkhil R			iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
16138e442805SAkhil R			dma-coherent;
16148e442805SAkhil R			dmas = <&gpcdma 22>, <&gpcdma 22>;
16158e442805SAkhil R			dma-names = "rx", "tx";
16165425fb15SMikko Perttunen			status = "disabled";
16175425fb15SMikko Perttunen		};
16185425fb15SMikko Perttunen
16195425fb15SMikko Perttunen		gen8_i2c: i2c@c250000 {
1620d9fd2244SThierry Reding			compatible = "nvidia,tegra194-i2c";
16215425fb15SMikko Perttunen			reg = <0x0c250000 0x10000>;
16225425fb15SMikko Perttunen			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
16235425fb15SMikko Perttunen			#address-cells = <1>;
16245425fb15SMikko Perttunen			#size-cells = <0>;
16255425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_I2C8>;
16265425fb15SMikko Perttunen			clock-names = "div-clk";
16275425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_I2C8>;
16285425fb15SMikko Perttunen			reset-names = "i2c";
16298e442805SAkhil R			iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
16308e442805SAkhil R			dma-coherent;
16318e442805SAkhil R			dmas = <&gpcdma 0>, <&gpcdma 0>;
16328e442805SAkhil R			dma-names = "rx", "tx";
16335425fb15SMikko Perttunen			status = "disabled";
16345425fb15SMikko Perttunen		};
16355425fb15SMikko Perttunen
16365425fb15SMikko Perttunen		uartc: serial@c280000 {
16375425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
16385425fb15SMikko Perttunen			reg = <0x0c280000 0x40>;
16395425fb15SMikko Perttunen			reg-shift = <2>;
16405425fb15SMikko Perttunen			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
16415425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTC>;
16425425fb15SMikko Perttunen			clock-names = "serial";
16435425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTC>;
16445425fb15SMikko Perttunen			reset-names = "serial";
16455425fb15SMikko Perttunen			status = "disabled";
16465425fb15SMikko Perttunen		};
16475425fb15SMikko Perttunen
16485425fb15SMikko Perttunen		uartg: serial@c290000 {
16495425fb15SMikko Perttunen			compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
16505425fb15SMikko Perttunen			reg = <0x0c290000 0x40>;
16515425fb15SMikko Perttunen			reg-shift = <2>;
16525425fb15SMikko Perttunen			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
16535425fb15SMikko Perttunen			clocks = <&bpmp TEGRA194_CLK_UARTG>;
16545425fb15SMikko Perttunen			clock-names = "serial";
16555425fb15SMikko Perttunen			resets = <&bpmp TEGRA194_RESET_UARTG>;
16565425fb15SMikko Perttunen			reset-names = "serial";
16575425fb15SMikko Perttunen			status = "disabled";
16585425fb15SMikko Perttunen		};
16595425fb15SMikko Perttunen
166037e5a31dSThierry Reding		rtc: rtc@c2a0000 {
166137e5a31dSThierry Reding			compatible = "nvidia,tegra194-rtc", "nvidia,tegra20-rtc";
166237e5a31dSThierry Reding			reg = <0x0c2a0000 0x10000>;
166337e5a31dSThierry Reding			interrupt-parent = <&pmc>;
166437e5a31dSThierry Reding			interrupts = <73 IRQ_TYPE_LEVEL_HIGH>;
166537e5a31dSThierry Reding			clocks = <&bpmp TEGRA194_CLK_CLK_32K>;
166637e5a31dSThierry Reding			clock-names = "rtc";
166737e5a31dSThierry Reding			status = "disabled";
166837e5a31dSThierry Reding		};
166937e5a31dSThierry Reding
16704d286331SThierry Reding		gpio_aon: gpio@c2f0000 {
16714d286331SThierry Reding			compatible = "nvidia,tegra194-gpio-aon";
16724d286331SThierry Reding			reg-names = "security", "gpio";
16734d286331SThierry Reding			reg = <0xc2f0000 0x1000>,
16744d286331SThierry Reding			      <0xc2f1000 0x1000>;
16750a85cf28Spshete			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
16760a85cf28Spshete				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
16770a85cf28Spshete				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
16780a85cf28Spshete				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
16794d286331SThierry Reding			gpio-controller;
16804d286331SThierry Reding			#gpio-cells = <2>;
16814d286331SThierry Reding			interrupt-controller;
16824d286331SThierry Reding			#interrupt-cells = <2>;
16834d286331SThierry Reding		};
16844d286331SThierry Reding
16856a574ec7SThierry Reding		pwm4: pwm@c340000 {
16866a574ec7SThierry Reding			compatible = "nvidia,tegra194-pwm",
16876a574ec7SThierry Reding				     "nvidia,tegra186-pwm";
16886a574ec7SThierry Reding			reg = <0xc340000 0x10000>;
16896a574ec7SThierry Reding			clocks = <&bpmp TEGRA194_CLK_PWM4>;
16906a574ec7SThierry Reding			clock-names = "pwm";
16916a574ec7SThierry Reding			resets = <&bpmp TEGRA194_RESET_PWM4>;
16926a574ec7SThierry Reding			reset-names = "pwm";
16936a574ec7SThierry Reding			status = "disabled";
16946a574ec7SThierry Reding			#pwm-cells = <2>;
16956a574ec7SThierry Reding		};
16966a574ec7SThierry Reding
169738ecf1e5SThierry Reding		pmc: pmc@c360000 {
16985425fb15SMikko Perttunen			compatible = "nvidia,tegra194-pmc";
16995425fb15SMikko Perttunen			reg = <0x0c360000 0x10000>,
17005425fb15SMikko Perttunen			      <0x0c370000 0x10000>,
17015425fb15SMikko Perttunen			      <0x0c380000 0x10000>,
17025425fb15SMikko Perttunen			      <0x0c390000 0x10000>,
17035425fb15SMikko Perttunen			      <0x0c3a0000 0x10000>;
17045425fb15SMikko Perttunen			reg-names = "pmc", "wake", "aotag", "scratch", "misc";
170538ecf1e5SThierry Reding
170638ecf1e5SThierry Reding			#interrupt-cells = <2>;
170738ecf1e5SThierry Reding			interrupt-controller;
1708ff21087eSPrathamesh Shete			sdmmc1_3v3: sdmmc1-3v3 {
1709ff21087eSPrathamesh Shete				pins = "sdmmc1-hv";
1710ff21087eSPrathamesh Shete				power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>;
1711ff21087eSPrathamesh Shete			};
1712ff21087eSPrathamesh Shete
1713ff21087eSPrathamesh Shete			sdmmc1_1v8: sdmmc1-1v8 {
1714ff21087eSPrathamesh Shete				pins = "sdmmc1-hv";
1715ff21087eSPrathamesh Shete				power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>;
1716ff21087eSPrathamesh Shete			};
1717ff21087eSPrathamesh Shete			sdmmc3_3v3: sdmmc3-3v3 {
1718ff21087eSPrathamesh Shete				pins = "sdmmc3-hv";
1719ff21087eSPrathamesh Shete				power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>;
1720ff21087eSPrathamesh Shete			};
1721ff21087eSPrathamesh Shete
1722ff21087eSPrathamesh Shete			sdmmc3_1v8: sdmmc3-1v8 {
1723ff21087eSPrathamesh Shete				pins = "sdmmc3-hv";
1724ff21087eSPrathamesh Shete				power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>;
1725ff21087eSPrathamesh Shete			};
1726ff21087eSPrathamesh Shete
17275425fb15SMikko Perttunen		};
17283db6d3baSThierry Reding
1729a47e173eSSumit Gupta		aon-noc@c600000 {
1730a47e173eSSumit Gupta			compatible = "nvidia,tegra194-aon-noc";
1731a47e173eSSumit Gupta			reg = <0xc600000 0x1000>;
1732a47e173eSSumit Gupta			interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
1733a47e173eSSumit Gupta				     <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
1734a47e173eSSumit Gupta			nvidia,apbmisc = <&apbmisc>;
1735a47e173eSSumit Gupta			status = "okay";
1736a47e173eSSumit Gupta		};
1737a47e173eSSumit Gupta
1738a47e173eSSumit Gupta		bpmp-noc@d600000 {
1739a47e173eSSumit Gupta			compatible = "nvidia,tegra194-bpmp-noc";
1740a47e173eSSumit Gupta			reg = <0xd600000 0x1000>;
1741a47e173eSSumit Gupta			interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
1742a47e173eSSumit Gupta				     <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
1743a47e173eSSumit Gupta			nvidia,axi2apb = <&axi2apb>;
1744a47e173eSSumit Gupta			nvidia,apbmisc = <&apbmisc>;
1745a47e173eSSumit Gupta			status = "okay";
1746a47e173eSSumit Gupta		};
1747a47e173eSSumit Gupta
1748e762232fSJon Hunter		iommu@10000000 {
1749e762232fSJon Hunter			compatible = "nvidia,tegra194-smmu", "nvidia,smmu-500";
1750e762232fSJon Hunter			reg = <0x10000000 0x800000>;
1751e762232fSJon Hunter			interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1752e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1753e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1754e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1755e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1756e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1757e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1758e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1759e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1760e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1761e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1762e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1763e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1764e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1765e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1766e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1767e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1768e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1769e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1770e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1771e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1772e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1773e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1774e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1775e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1776e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1777e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1778e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1779e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1780e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1781e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1782e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1783e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1784e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1785e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1786e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1787e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1788e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1789e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1790e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1791e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1792e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1793e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1794e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1795e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1796e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1797e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1798e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1799e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1800e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1801e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1802e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1803e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1804e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1805e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1806e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1807e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1808e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1809e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1810e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1811e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1812e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1813e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1814e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
1815e762232fSJon Hunter				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
1816e762232fSJon Hunter			stream-match-mask = <0x7f80>;
1817e762232fSJon Hunter			#global-interrupts = <1>;
1818e762232fSJon Hunter			#iommu-cells = <1>;
1819e762232fSJon Hunter
1820e762232fSJon Hunter			nvidia,memory-controller = <&mc>;
1821ebea268eSJon Hunter			status = "disabled";
1822e762232fSJon Hunter		};
1823e762232fSJon Hunter
1824c7289b1cSThierry Reding		smmu: iommu@12000000 {
1825c7289b1cSThierry Reding			compatible = "nvidia,tegra194-smmu", "nvidia,smmu-500";
1826c7289b1cSThierry Reding			reg = <0x12000000 0x800000>,
1827c7289b1cSThierry Reding			      <0x11000000 0x800000>;
1828c7289b1cSThierry Reding			interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1829c7289b1cSThierry Reding				     <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
1830c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1831c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1832c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1833c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1834c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1835c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1836c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1837c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1838c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1839c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1840c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1841c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1842c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1843c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1844c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1845c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1846c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1847c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1848c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1849c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1850c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1851c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1852c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1853c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1854c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1855c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1856c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1857c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1858c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1859c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1860c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1861c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1862c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1863c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1864c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1865c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1866c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1867c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1868c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1869c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1870c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1871c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1872c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1873c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1874c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1875c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1876c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1877c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1878c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1879c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1880c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1881c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1882c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1883c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1884c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1885c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1886c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1887c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1888c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1889c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1890c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1891c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1892c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1893c7289b1cSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
1894c7289b1cSThierry Reding			stream-match-mask = <0x7f80>;
1895c7289b1cSThierry Reding			#global-interrupts = <2>;
1896c7289b1cSThierry Reding			#iommu-cells = <1>;
1897c7289b1cSThierry Reding
1898c7289b1cSThierry Reding			nvidia,memory-controller = <&mc>;
1899c7289b1cSThierry Reding			status = "okay";
1900c7289b1cSThierry Reding		};
1901c7289b1cSThierry Reding
19023db6d3baSThierry Reding		host1x@13e00000 {
1903ef126bc4SThierry Reding			compatible = "nvidia,tegra194-host1x";
19043db6d3baSThierry Reding			reg = <0x13e00000 0x10000>,
19053db6d3baSThierry Reding			      <0x13e10000 0x10000>;
19063db6d3baSThierry Reding			reg-names = "hypervisor", "vm";
19073db6d3baSThierry Reding			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
19083db6d3baSThierry Reding				     <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
1909052d3f65SThierry Reding			interrupt-names = "syncpt", "host1x";
19103db6d3baSThierry Reding			clocks = <&bpmp TEGRA194_CLK_HOST1X>;
19113db6d3baSThierry Reding			clock-names = "host1x";
19123db6d3baSThierry Reding			resets = <&bpmp TEGRA194_RESET_HOST1X>;
19133db6d3baSThierry Reding			reset-names = "host1x";
19143db6d3baSThierry Reding
19153db6d3baSThierry Reding			#address-cells = <1>;
19163db6d3baSThierry Reding			#size-cells = <1>;
19173db6d3baSThierry Reding
1918e25770feSMikko Perttunen			ranges = <0x14800000 0x14800000 0x02800000>;
1919d5237c7cSThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_HOST1XDMAR &emc>;
1920d5237c7cSThierry Reding			interconnect-names = "dma-mem";
1921c7289b1cSThierry Reding			iommus = <&smmu TEGRA194_SID_HOST1X>;
19223db6d3baSThierry Reding
1923e30cf101SMikko Perttunen			/* Context isolation domains */
1924b0c1a994SThierry Reding			iommu-map = <0 &smmu TEGRA194_SID_HOST1X_CTX0 1>,
1925b0c1a994SThierry Reding				    <1 &smmu TEGRA194_SID_HOST1X_CTX1 1>,
1926b0c1a994SThierry Reding				    <2 &smmu TEGRA194_SID_HOST1X_CTX2 1>,
1927b0c1a994SThierry Reding				    <3 &smmu TEGRA194_SID_HOST1X_CTX3 1>,
1928b0c1a994SThierry Reding				    <4 &smmu TEGRA194_SID_HOST1X_CTX4 1>,
1929b0c1a994SThierry Reding				    <5 &smmu TEGRA194_SID_HOST1X_CTX5 1>,
1930b0c1a994SThierry Reding				    <6 &smmu TEGRA194_SID_HOST1X_CTX6 1>,
1931b0c1a994SThierry Reding				    <7 &smmu TEGRA194_SID_HOST1X_CTX7 1>;
1932e30cf101SMikko Perttunen
193378a05873SMikko Perttunen			nvdec@15140000 {
193478a05873SMikko Perttunen				compatible = "nvidia,tegra194-nvdec";
193578a05873SMikko Perttunen				reg = <0x15140000 0x00040000>;
193678a05873SMikko Perttunen				clocks = <&bpmp TEGRA194_CLK_NVDEC1>;
193778a05873SMikko Perttunen				clock-names = "nvdec";
193878a05873SMikko Perttunen				resets = <&bpmp TEGRA194_RESET_NVDEC1>;
193978a05873SMikko Perttunen				reset-names = "nvdec";
194078a05873SMikko Perttunen
194178a05873SMikko Perttunen				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVDECB>;
194278a05873SMikko Perttunen				interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDEC1SRD &emc>,
194378a05873SMikko Perttunen						<&mc TEGRA194_MEMORY_CLIENT_NVDEC1SRD1 &emc>,
194478a05873SMikko Perttunen						<&mc TEGRA194_MEMORY_CLIENT_NVDEC1SWR &emc>;
194578a05873SMikko Perttunen				interconnect-names = "dma-mem", "read-1", "write";
194678a05873SMikko Perttunen				iommus = <&smmu TEGRA194_SID_NVDEC1>;
194778a05873SMikko Perttunen				dma-coherent;
194878a05873SMikko Perttunen
194978a05873SMikko Perttunen				nvidia,host1x-class = <0xf5>;
195078a05873SMikko Perttunen			};
195178a05873SMikko Perttunen
19523db6d3baSThierry Reding			display-hub@15200000 {
1953aa342b53SThierry Reding				compatible = "nvidia,tegra194-display";
1954611a1c69SThierry Reding				reg = <0x15200000 0x00040000>;
19553db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_MISC>,
19563db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP0>,
19573db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP1>,
19583db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP2>,
19593db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP3>,
19603db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP4>,
19613db6d3baSThierry Reding					 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP5>;
19623db6d3baSThierry Reding				reset-names = "misc", "wgrp0", "wgrp1", "wgrp2",
19633db6d3baSThierry Reding					      "wgrp3", "wgrp4", "wgrp5";
19643db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_DISP>,
19653db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_NVDISPLAYHUB>;
19663db6d3baSThierry Reding				clock-names = "disp", "hub";
19673db6d3baSThierry Reding				status = "disabled";
19683db6d3baSThierry Reding
19693db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
19703db6d3baSThierry Reding
19713db6d3baSThierry Reding				#address-cells = <1>;
19723db6d3baSThierry Reding				#size-cells = <1>;
19733db6d3baSThierry Reding
19743db6d3baSThierry Reding				ranges = <0x15200000 0x15200000 0x40000>;
19753db6d3baSThierry Reding
19763db6d3baSThierry Reding				display@15200000 {
19773db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
19783db6d3baSThierry Reding					reg = <0x15200000 0x10000>;
19793db6d3baSThierry Reding					interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
19803db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P0>;
19813db6d3baSThierry Reding					clock-names = "dc";
19823db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD0>;
19833db6d3baSThierry Reding					reset-names = "dc";
19843db6d3baSThierry Reding
19853db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
1986d5237c7cSThierry Reding					interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
1987d5237c7cSThierry Reding							<&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
1988d5237c7cSThierry Reding					interconnect-names = "dma-mem", "read-1";
19893db6d3baSThierry Reding
19903db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
19913db6d3baSThierry Reding					nvidia,head = <0>;
19923db6d3baSThierry Reding				};
19933db6d3baSThierry Reding
19943db6d3baSThierry Reding				display@15210000 {
19953db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
19963db6d3baSThierry Reding					reg = <0x15210000 0x10000>;
19973db6d3baSThierry Reding					interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
19983db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P1>;
19993db6d3baSThierry Reding					clock-names = "dc";
20003db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD1>;
20013db6d3baSThierry Reding					reset-names = "dc";
20023db6d3baSThierry Reding
20033db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPB>;
2004d5237c7cSThierry Reding					interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
2005d5237c7cSThierry Reding							<&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
2006d5237c7cSThierry Reding					interconnect-names = "dma-mem", "read-1";
20073db6d3baSThierry Reding
20083db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
20093db6d3baSThierry Reding					nvidia,head = <1>;
20103db6d3baSThierry Reding				};
20113db6d3baSThierry Reding
20123db6d3baSThierry Reding				display@15220000 {
20133db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
20143db6d3baSThierry Reding					reg = <0x15220000 0x10000>;
20153db6d3baSThierry Reding					interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
20163db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P2>;
20173db6d3baSThierry Reding					clock-names = "dc";
20183db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD2>;
20193db6d3baSThierry Reding					reset-names = "dc";
20203db6d3baSThierry Reding
20213db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
2022d5237c7cSThierry Reding					interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
2023d5237c7cSThierry Reding							<&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
2024d5237c7cSThierry Reding					interconnect-names = "dma-mem", "read-1";
20253db6d3baSThierry Reding
20263db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
20273db6d3baSThierry Reding					nvidia,head = <2>;
20283db6d3baSThierry Reding				};
20293db6d3baSThierry Reding
20303db6d3baSThierry Reding				display@15230000 {
20313db6d3baSThierry Reding					compatible = "nvidia,tegra194-dc";
20323db6d3baSThierry Reding					reg = <0x15230000 0x10000>;
20333db6d3baSThierry Reding					interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
20343db6d3baSThierry Reding					clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P3>;
20353db6d3baSThierry Reding					clock-names = "dc";
20363db6d3baSThierry Reding					resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD3>;
20373db6d3baSThierry Reding					reset-names = "dc";
20383db6d3baSThierry Reding
20393db6d3baSThierry Reding					power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
2040d5237c7cSThierry Reding					interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
2041d5237c7cSThierry Reding							<&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
2042d5237c7cSThierry Reding					interconnect-names = "dma-mem", "read-1";
20433db6d3baSThierry Reding
20443db6d3baSThierry Reding					nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
20453db6d3baSThierry Reding					nvidia,head = <3>;
20463db6d3baSThierry Reding				};
20473db6d3baSThierry Reding			};
20483db6d3baSThierry Reding
20498d424ec2SThierry Reding			vic@15340000 {
20508d424ec2SThierry Reding				compatible = "nvidia,tegra194-vic";
20518d424ec2SThierry Reding				reg = <0x15340000 0x00040000>;
20528d424ec2SThierry Reding				interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
20538d424ec2SThierry Reding				clocks = <&bpmp TEGRA194_CLK_VIC>;
20548d424ec2SThierry Reding				clock-names = "vic";
20558d424ec2SThierry Reding				resets = <&bpmp TEGRA194_RESET_VIC>;
20568d424ec2SThierry Reding				reset-names = "vic";
20578d424ec2SThierry Reding
20588d424ec2SThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_VIC>;
2059d5237c7cSThierry Reding				interconnects = <&mc TEGRA194_MEMORY_CLIENT_VICSRD &emc>,
2060d5237c7cSThierry Reding						<&mc TEGRA194_MEMORY_CLIENT_VICSWR &emc>;
2061d5237c7cSThierry Reding				interconnect-names = "dma-mem", "write";
2062c7289b1cSThierry Reding				iommus = <&smmu TEGRA194_SID_VIC>;
2063a52280c8SJon Hunter				dma-coherent;
20648d424ec2SThierry Reding			};
20658d424ec2SThierry Reding
2066f7eb2785SJon Hunter			nvjpg@15380000 {
2067f7eb2785SJon Hunter				compatible = "nvidia,tegra194-nvjpg";
2068f7eb2785SJon Hunter				reg = <0x15380000 0x40000>;
2069f7eb2785SJon Hunter				clocks = <&bpmp TEGRA194_CLK_NVJPG>;
2070f7eb2785SJon Hunter				clock-names = "nvjpg";
2071f7eb2785SJon Hunter				resets = <&bpmp TEGRA194_RESET_NVJPG>;
2072f7eb2785SJon Hunter				reset-names = "nvjpg";
2073f7eb2785SJon Hunter
2074f7eb2785SJon Hunter				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVJPG>;
2075f7eb2785SJon Hunter				interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVJPGSRD &emc>,
2076f7eb2785SJon Hunter						<&mc TEGRA194_MEMORY_CLIENT_NVJPGSWR &emc>;
2077f7eb2785SJon Hunter				interconnect-names = "dma-mem", "write";
2078f7eb2785SJon Hunter				iommus = <&smmu TEGRA194_SID_NVJPG>;
2079f7eb2785SJon Hunter				dma-coherent;
2080f7eb2785SJon Hunter			};
2081f7eb2785SJon Hunter
208278a05873SMikko Perttunen			nvdec@15480000 {
208378a05873SMikko Perttunen				compatible = "nvidia,tegra194-nvdec";
208478a05873SMikko Perttunen				reg = <0x15480000 0x00040000>;
208578a05873SMikko Perttunen				clocks = <&bpmp TEGRA194_CLK_NVDEC>;
208678a05873SMikko Perttunen				clock-names = "nvdec";
208778a05873SMikko Perttunen				resets = <&bpmp TEGRA194_RESET_NVDEC>;
208878a05873SMikko Perttunen				reset-names = "nvdec";
208978a05873SMikko Perttunen
209078a05873SMikko Perttunen				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVDECA>;
209178a05873SMikko Perttunen				interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDECSRD &emc>,
209278a05873SMikko Perttunen						<&mc TEGRA194_MEMORY_CLIENT_NVDECSRD1 &emc>,
209378a05873SMikko Perttunen						<&mc TEGRA194_MEMORY_CLIENT_NVDECSWR &emc>;
209478a05873SMikko Perttunen				interconnect-names = "dma-mem", "read-1", "write";
209578a05873SMikko Perttunen				iommus = <&smmu TEGRA194_SID_NVDEC>;
209678a05873SMikko Perttunen				dma-coherent;
209778a05873SMikko Perttunen
209878a05873SMikko Perttunen				nvidia,host1x-class = <0xf0>;
209978a05873SMikko Perttunen			};
210078a05873SMikko Perttunen
2101f7eb2785SJon Hunter			nvenc@154c0000 {
2102f7eb2785SJon Hunter				compatible = "nvidia,tegra194-nvenc";
2103f7eb2785SJon Hunter				reg = <0x154c0000 0x40000>;
2104f7eb2785SJon Hunter				clocks = <&bpmp TEGRA194_CLK_NVENC>;
2105f7eb2785SJon Hunter				clock-names = "nvenc";
2106f7eb2785SJon Hunter				resets = <&bpmp TEGRA194_RESET_NVENC>;
2107f7eb2785SJon Hunter				reset-names = "nvenc";
2108f7eb2785SJon Hunter
2109f7eb2785SJon Hunter				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVENCA>;
2110f7eb2785SJon Hunter				interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVENCSRD &emc>,
2111f7eb2785SJon Hunter						<&mc TEGRA194_MEMORY_CLIENT_NVENCSRD1 &emc>,
2112f7eb2785SJon Hunter						<&mc TEGRA194_MEMORY_CLIENT_NVENCSWR &emc>;
2113f7eb2785SJon Hunter				interconnect-names = "dma-mem", "read-1", "write";
2114f7eb2785SJon Hunter				iommus = <&smmu TEGRA194_SID_NVENC>;
2115f7eb2785SJon Hunter				dma-coherent;
2116f7eb2785SJon Hunter
2117f7eb2785SJon Hunter				nvidia,host1x-class = <0x21>;
2118f7eb2785SJon Hunter			};
2119f7eb2785SJon Hunter
21203db6d3baSThierry Reding			dpaux0: dpaux@155c0000 {
21213db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
21223db6d3baSThierry Reding				reg = <0x155c0000 0x10000>;
21233db6d3baSThierry Reding				interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
21243db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX>,
21253db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
21263db6d3baSThierry Reding				clock-names = "dpaux", "parent";
21273db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX>;
21283db6d3baSThierry Reding				reset-names = "dpaux";
21293db6d3baSThierry Reding				status = "disabled";
21303db6d3baSThierry Reding
21313db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
21323db6d3baSThierry Reding
21333db6d3baSThierry Reding				state_dpaux0_aux: pinmux-aux {
21343db6d3baSThierry Reding					groups = "dpaux-io";
21353db6d3baSThierry Reding					function = "aux";
21363db6d3baSThierry Reding				};
21373db6d3baSThierry Reding
21383db6d3baSThierry Reding				state_dpaux0_i2c: pinmux-i2c {
21393db6d3baSThierry Reding					groups = "dpaux-io";
21403db6d3baSThierry Reding					function = "i2c";
21413db6d3baSThierry Reding				};
21423db6d3baSThierry Reding
21433db6d3baSThierry Reding				state_dpaux0_off: pinmux-off {
21443db6d3baSThierry Reding					groups = "dpaux-io";
21453db6d3baSThierry Reding					function = "off";
21463db6d3baSThierry Reding				};
21473db6d3baSThierry Reding
21483db6d3baSThierry Reding				i2c-bus {
21493db6d3baSThierry Reding					#address-cells = <1>;
21503db6d3baSThierry Reding					#size-cells = <0>;
21513db6d3baSThierry Reding				};
21523db6d3baSThierry Reding			};
21533db6d3baSThierry Reding
21543db6d3baSThierry Reding			dpaux1: dpaux@155d0000 {
21553db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
21563db6d3baSThierry Reding				reg = <0x155d0000 0x10000>;
21573db6d3baSThierry Reding				interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>;
21583db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX1>,
21593db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
21603db6d3baSThierry Reding				clock-names = "dpaux", "parent";
21613db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX1>;
21623db6d3baSThierry Reding				reset-names = "dpaux";
21633db6d3baSThierry Reding				status = "disabled";
21643db6d3baSThierry Reding
21653db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
21663db6d3baSThierry Reding
21673db6d3baSThierry Reding				state_dpaux1_aux: pinmux-aux {
21683db6d3baSThierry Reding					groups = "dpaux-io";
21693db6d3baSThierry Reding					function = "aux";
21703db6d3baSThierry Reding				};
21713db6d3baSThierry Reding
21723db6d3baSThierry Reding				state_dpaux1_i2c: pinmux-i2c {
21733db6d3baSThierry Reding					groups = "dpaux-io";
21743db6d3baSThierry Reding					function = "i2c";
21753db6d3baSThierry Reding				};
21763db6d3baSThierry Reding
21773db6d3baSThierry Reding				state_dpaux1_off: pinmux-off {
21783db6d3baSThierry Reding					groups = "dpaux-io";
21793db6d3baSThierry Reding					function = "off";
21803db6d3baSThierry Reding				};
21813db6d3baSThierry Reding
21823db6d3baSThierry Reding				i2c-bus {
21833db6d3baSThierry Reding					#address-cells = <1>;
21843db6d3baSThierry Reding					#size-cells = <0>;
21853db6d3baSThierry Reding				};
21863db6d3baSThierry Reding			};
21873db6d3baSThierry Reding
21883db6d3baSThierry Reding			dpaux2: dpaux@155e0000 {
21893db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
21903db6d3baSThierry Reding				reg = <0x155e0000 0x10000>;
21913db6d3baSThierry Reding				interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>;
21923db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX2>,
21933db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
21943db6d3baSThierry Reding				clock-names = "dpaux", "parent";
21953db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX2>;
21963db6d3baSThierry Reding				reset-names = "dpaux";
21973db6d3baSThierry Reding				status = "disabled";
21983db6d3baSThierry Reding
21993db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
22003db6d3baSThierry Reding
22013db6d3baSThierry Reding				state_dpaux2_aux: pinmux-aux {
22023db6d3baSThierry Reding					groups = "dpaux-io";
22033db6d3baSThierry Reding					function = "aux";
22043db6d3baSThierry Reding				};
22053db6d3baSThierry Reding
22063db6d3baSThierry Reding				state_dpaux2_i2c: pinmux-i2c {
22073db6d3baSThierry Reding					groups = "dpaux-io";
22083db6d3baSThierry Reding					function = "i2c";
22093db6d3baSThierry Reding				};
22103db6d3baSThierry Reding
22113db6d3baSThierry Reding				state_dpaux2_off: pinmux-off {
22123db6d3baSThierry Reding					groups = "dpaux-io";
22133db6d3baSThierry Reding					function = "off";
22143db6d3baSThierry Reding				};
22153db6d3baSThierry Reding
22163db6d3baSThierry Reding				i2c-bus {
22173db6d3baSThierry Reding					#address-cells = <1>;
22183db6d3baSThierry Reding					#size-cells = <0>;
22193db6d3baSThierry Reding				};
22203db6d3baSThierry Reding			};
22213db6d3baSThierry Reding
22223db6d3baSThierry Reding			dpaux3: dpaux@155f0000 {
22233db6d3baSThierry Reding				compatible = "nvidia,tegra194-dpaux";
22243db6d3baSThierry Reding				reg = <0x155f0000 0x10000>;
22253db6d3baSThierry Reding				interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
22263db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_DPAUX3>,
22273db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>;
22283db6d3baSThierry Reding				clock-names = "dpaux", "parent";
22293db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_DPAUX3>;
22303db6d3baSThierry Reding				reset-names = "dpaux";
22313db6d3baSThierry Reding				status = "disabled";
22323db6d3baSThierry Reding
22333db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
22343db6d3baSThierry Reding
22353db6d3baSThierry Reding				state_dpaux3_aux: pinmux-aux {
22363db6d3baSThierry Reding					groups = "dpaux-io";
22373db6d3baSThierry Reding					function = "aux";
22383db6d3baSThierry Reding				};
22393db6d3baSThierry Reding
22403db6d3baSThierry Reding				state_dpaux3_i2c: pinmux-i2c {
22413db6d3baSThierry Reding					groups = "dpaux-io";
22423db6d3baSThierry Reding					function = "i2c";
22433db6d3baSThierry Reding				};
22443db6d3baSThierry Reding
22453db6d3baSThierry Reding				state_dpaux3_off: pinmux-off {
22463db6d3baSThierry Reding					groups = "dpaux-io";
22473db6d3baSThierry Reding					function = "off";
22483db6d3baSThierry Reding				};
22493db6d3baSThierry Reding
22503db6d3baSThierry Reding				i2c-bus {
22513db6d3baSThierry Reding					#address-cells = <1>;
22523db6d3baSThierry Reding					#size-cells = <0>;
22533db6d3baSThierry Reding				};
22543db6d3baSThierry Reding			};
22553db6d3baSThierry Reding
2256f7eb2785SJon Hunter			nvenc@15a80000 {
2257f7eb2785SJon Hunter				compatible = "nvidia,tegra194-nvenc";
2258f7eb2785SJon Hunter				reg = <0x15a80000 0x00040000>;
2259f7eb2785SJon Hunter				clocks = <&bpmp TEGRA194_CLK_NVENC1>;
2260f7eb2785SJon Hunter				clock-names = "nvenc";
2261f7eb2785SJon Hunter				resets = <&bpmp TEGRA194_RESET_NVENC1>;
2262f7eb2785SJon Hunter				reset-names = "nvenc";
2263f7eb2785SJon Hunter
2264f7eb2785SJon Hunter				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVENCB>;
2265f7eb2785SJon Hunter				interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVENC1SRD &emc>,
2266f7eb2785SJon Hunter						<&mc TEGRA194_MEMORY_CLIENT_NVENC1SRD1 &emc>,
2267f7eb2785SJon Hunter						<&mc TEGRA194_MEMORY_CLIENT_NVENC1SWR &emc>;
2268f7eb2785SJon Hunter				interconnect-names = "dma-mem", "read-1", "write";
2269f7eb2785SJon Hunter				iommus = <&smmu TEGRA194_SID_NVENC1>;
2270f7eb2785SJon Hunter				dma-coherent;
2271f7eb2785SJon Hunter
2272f7eb2785SJon Hunter				nvidia,host1x-class = <0x22>;
2273f7eb2785SJon Hunter			};
2274f7eb2785SJon Hunter
22753db6d3baSThierry Reding			sor0: sor@15b00000 {
22763db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
22773db6d3baSThierry Reding				reg = <0x15b00000 0x40000>;
22783db6d3baSThierry Reding				interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
22793db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR0_REF>,
22803db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR0_OUT>,
22813db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD>,
22823db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
22833db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
22843db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR0_PAD_CLKOUT>;
22853db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
22863db6d3baSThierry Reding					      "pad";
22873db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR0>;
22883db6d3baSThierry Reding				reset-names = "sor";
22893db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux0_aux>;
22903db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux0_i2c>;
22913db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux0_off>;
22923db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
22933db6d3baSThierry Reding				status = "disabled";
22943db6d3baSThierry Reding
22953db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
22963db6d3baSThierry Reding				nvidia,interface = <0>;
22973db6d3baSThierry Reding			};
22983db6d3baSThierry Reding
22993db6d3baSThierry Reding			sor1: sor@15b40000 {
23003db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
2301939e7430SThierry Reding				reg = <0x15b40000 0x40000>;
23023db6d3baSThierry Reding				interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
23033db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR1_REF>,
23043db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR1_OUT>,
23053db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD2>,
23063db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
23073db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
23083db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR1_PAD_CLKOUT>;
23093db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
23103db6d3baSThierry Reding					      "pad";
23113db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR1>;
23123db6d3baSThierry Reding				reset-names = "sor";
23133db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux1_aux>;
23143db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux1_i2c>;
23153db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux1_off>;
23163db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
23173db6d3baSThierry Reding				status = "disabled";
23183db6d3baSThierry Reding
23193db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
23203db6d3baSThierry Reding				nvidia,interface = <1>;
23213db6d3baSThierry Reding			};
23223db6d3baSThierry Reding
23233db6d3baSThierry Reding			sor2: sor@15b80000 {
23243db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
23253db6d3baSThierry Reding				reg = <0x15b80000 0x40000>;
23263db6d3baSThierry Reding				interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
23273db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR2_REF>,
23283db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR2_OUT>,
23293db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD3>,
23303db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
23313db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
23323db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR2_PAD_CLKOUT>;
23333db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
23343db6d3baSThierry Reding					      "pad";
23353db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR2>;
23363db6d3baSThierry Reding				reset-names = "sor";
23373db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux2_aux>;
23383db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux2_i2c>;
23393db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux2_off>;
23403db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
23413db6d3baSThierry Reding				status = "disabled";
23423db6d3baSThierry Reding
23433db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
23443db6d3baSThierry Reding				nvidia,interface = <2>;
23453db6d3baSThierry Reding			};
23463db6d3baSThierry Reding
23473db6d3baSThierry Reding			sor3: sor@15bc0000 {
23483db6d3baSThierry Reding				compatible = "nvidia,tegra194-sor";
23493db6d3baSThierry Reding				reg = <0x15bc0000 0x40000>;
23503db6d3baSThierry Reding				interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>;
23513db6d3baSThierry Reding				clocks = <&bpmp TEGRA194_CLK_SOR3_REF>,
23523db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR3_OUT>,
23533db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLD4>,
23543db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_PLLDP>,
23553db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR_SAFE>,
23563db6d3baSThierry Reding					 <&bpmp TEGRA194_CLK_SOR3_PAD_CLKOUT>;
23573db6d3baSThierry Reding				clock-names = "sor", "out", "parent", "dp", "safe",
23583db6d3baSThierry Reding					      "pad";
23593db6d3baSThierry Reding				resets = <&bpmp TEGRA194_RESET_SOR3>;
23603db6d3baSThierry Reding				reset-names = "sor";
23613db6d3baSThierry Reding				pinctrl-0 = <&state_dpaux3_aux>;
23623db6d3baSThierry Reding				pinctrl-1 = <&state_dpaux3_i2c>;
23633db6d3baSThierry Reding				pinctrl-2 = <&state_dpaux3_off>;
23643db6d3baSThierry Reding				pinctrl-names = "aux", "i2c", "off";
23653db6d3baSThierry Reding				status = "disabled";
23663db6d3baSThierry Reding
23673db6d3baSThierry Reding				power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
23683db6d3baSThierry Reding				nvidia,interface = <3>;
23693db6d3baSThierry Reding			};
23703db6d3baSThierry Reding		};
23710f134e39SThierry Reding
23720f134e39SThierry Reding		gpu@17000000 {
23730f134e39SThierry Reding			compatible = "nvidia,gv11b";
2374818ae79aSThierry Reding			reg = <0x17000000 0x1000000>,
2375818ae79aSThierry Reding			      <0x18000000 0x1000000>;
23760f134e39SThierry Reding			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
23770f134e39SThierry Reding				     <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
23780f134e39SThierry Reding			interrupt-names = "stall", "nonstall";
23790f134e39SThierry Reding			clocks = <&bpmp TEGRA194_CLK_GPCCLK>,
23800f134e39SThierry Reding				 <&bpmp TEGRA194_CLK_GPU_PWR>,
23810f134e39SThierry Reding				 <&bpmp TEGRA194_CLK_FUSE>;
23820f134e39SThierry Reding			clock-names = "gpu", "pwr", "fuse";
23830f134e39SThierry Reding			resets = <&bpmp TEGRA194_RESET_GPU>;
23840f134e39SThierry Reding			reset-names = "gpu";
23850f134e39SThierry Reding			dma-coherent;
23860f134e39SThierry Reding
23870f134e39SThierry Reding			power-domains = <&bpmp TEGRA194_POWER_DOMAIN_GPU>;
23880f134e39SThierry Reding			interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVL1R &emc>,
23890f134e39SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_NVL1RHP &emc>,
23900f134e39SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_NVL1W &emc>,
23910f134e39SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_NVL2R &emc>,
23920f134e39SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_NVL2RHP &emc>,
23930f134e39SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_NVL2W &emc>,
23940f134e39SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_NVL3R &emc>,
23950f134e39SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_NVL3RHP &emc>,
23960f134e39SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_NVL3W &emc>,
23970f134e39SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_NVL4R &emc>,
23980f134e39SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_NVL4RHP &emc>,
23990f134e39SThierry Reding					<&mc TEGRA194_MEMORY_CLIENT_NVL4W &emc>;
24000f134e39SThierry Reding			interconnect-names = "dma-mem", "read-0-hp", "write-0",
24010f134e39SThierry Reding					     "read-1", "read-1-hp", "write-1",
24020f134e39SThierry Reding					     "read-2", "read-2-hp", "write-2",
24030f134e39SThierry Reding					     "read-3", "read-3-hp", "write-3";
24040f134e39SThierry Reding		};
24055425fb15SMikko Perttunen	};
24065425fb15SMikko Perttunen
24072602c32fSVidya Sagar	pcie@14100000 {
2408f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
24092602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX1A>;
2410644c569dSThierry Reding		reg = <0x00 0x14100000 0x0 0x00020000>, /* appl registers (128K)      */
2411644c569dSThierry Reding		      <0x00 0x30000000 0x0 0x00040000>, /* configuration space (256K) */
2412644c569dSThierry Reding		      <0x00 0x30040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2413644c569dSThierry Reding		      <0x00 0x30080000 0x0 0x00040000>; /* DBI reg space (256K)       */
24142602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
24152602c32fSVidya Sagar
24162602c32fSVidya Sagar		status = "disabled";
24172602c32fSVidya Sagar
24182602c32fSVidya Sagar		#address-cells = <3>;
24192602c32fSVidya Sagar		#size-cells = <2>;
24202602c32fSVidya Sagar		device_type = "pci";
24212602c32fSVidya Sagar		num-lanes = <1>;
24222602c32fSVidya Sagar		linux,pci-domain = <1>;
24232602c32fSVidya Sagar
24242602c32fSVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_1>;
24252602c32fSVidya Sagar		clock-names = "core";
24262602c32fSVidya Sagar
24272602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_1_APB>,
24282602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_1>;
24292602c32fSVidya Sagar		reset-names = "apb", "core";
24302602c32fSVidya Sagar
24312602c32fSVidya Sagar		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
24322602c32fSVidya Sagar			     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
24332602c32fSVidya Sagar		interrupt-names = "intr", "msi";
24342602c32fSVidya Sagar
24352602c32fSVidya Sagar		#interrupt-cells = <1>;
24362602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
24372602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
24382602c32fSVidya Sagar
24392602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 1>;
24402602c32fSVidya Sagar
24412602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
24422602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
24432602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
24442602c32fSVidya Sagar
24452602c32fSVidya Sagar		bus-range = <0x0 0xff>;
2446d5237c7cSThierry Reding
24478a565952SVidya Sagar		ranges = <0x43000000 0x12 0x00000000 0x12 0x00000000 0x0 0x30000000>, /* prefetchable memory (768 MiB) */
24488a565952SVidya Sagar			 <0x02000000 0x0  0x40000000 0x12 0x30000000 0x0 0x0fff0000>, /* non-prefetchable memory (256 MiB - 64 KiB) */
24498a565952SVidya Sagar			 <0x01000000 0x0  0x00000000 0x12 0x3fff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
2450d5237c7cSThierry Reding
2451d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE1R &emc>,
2452d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE1W &emc>;
2453ba02920cSVidya Sagar		interconnect-names = "dma-mem", "write";
2454ba02920cSVidya Sagar		iommu-map = <0x0 &smmu TEGRA194_SID_PCIE1 0x1000>;
2455ba02920cSVidya Sagar		iommu-map-mask = <0x0>;
2456ba02920cSVidya Sagar		dma-coherent;
24572602c32fSVidya Sagar	};
24582602c32fSVidya Sagar
24592602c32fSVidya Sagar	pcie@14120000 {
2460f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
24612602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX1A>;
2462644c569dSThierry Reding		reg = <0x00 0x14120000 0x0 0x00020000>, /* appl registers (128K)      */
2463644c569dSThierry Reding		      <0x00 0x32000000 0x0 0x00040000>, /* configuration space (256K) */
2464644c569dSThierry Reding		      <0x00 0x32040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2465644c569dSThierry Reding		      <0x00 0x32080000 0x0 0x00040000>; /* DBI reg space (256K)       */
24662602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
24672602c32fSVidya Sagar
24682602c32fSVidya Sagar		status = "disabled";
24692602c32fSVidya Sagar
24702602c32fSVidya Sagar		#address-cells = <3>;
24712602c32fSVidya Sagar		#size-cells = <2>;
24722602c32fSVidya Sagar		device_type = "pci";
24732602c32fSVidya Sagar		num-lanes = <1>;
24742602c32fSVidya Sagar		linux,pci-domain = <2>;
24752602c32fSVidya Sagar
24762602c32fSVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_2>;
24772602c32fSVidya Sagar		clock-names = "core";
24782602c32fSVidya Sagar
24792602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_2_APB>,
24802602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_2>;
24812602c32fSVidya Sagar		reset-names = "apb", "core";
24822602c32fSVidya Sagar
24832602c32fSVidya Sagar		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
24842602c32fSVidya Sagar			     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
24852602c32fSVidya Sagar		interrupt-names = "intr", "msi";
24862602c32fSVidya Sagar
24872602c32fSVidya Sagar		#interrupt-cells = <1>;
24882602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
24892602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
24902602c32fSVidya Sagar
24912602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 2>;
24922602c32fSVidya Sagar
24932602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
24942602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
24952602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
24962602c32fSVidya Sagar
24972602c32fSVidya Sagar		bus-range = <0x0 0xff>;
2498d5237c7cSThierry Reding
24998a565952SVidya Sagar		ranges = <0x43000000 0x12 0x40000000 0x12 0x40000000 0x0 0x30000000>, /* prefetchable memory (768 MiB) */
25008a565952SVidya Sagar			 <0x02000000 0x0  0x40000000 0x12 0x70000000 0x0 0x0fff0000>, /* non-prefetchable memory (256 MiB - 64 KiB) */
25018a565952SVidya Sagar			 <0x01000000 0x0  0x00000000 0x12 0x7fff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
2502d5237c7cSThierry Reding
2503d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE2AR &emc>,
2504d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE2AW &emc>;
2505ba02920cSVidya Sagar		interconnect-names = "dma-mem", "write";
2506ba02920cSVidya Sagar		iommu-map = <0x0 &smmu TEGRA194_SID_PCIE2 0x1000>;
2507ba02920cSVidya Sagar		iommu-map-mask = <0x0>;
2508ba02920cSVidya Sagar		dma-coherent;
25092602c32fSVidya Sagar	};
25102602c32fSVidya Sagar
25112602c32fSVidya Sagar	pcie@14140000 {
2512f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
25132602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX1A>;
2514644c569dSThierry Reding		reg = <0x00 0x14140000 0x0 0x00020000>, /* appl registers (128K)      */
2515644c569dSThierry Reding		      <0x00 0x34000000 0x0 0x00040000>, /* configuration space (256K) */
2516644c569dSThierry Reding		      <0x00 0x34040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2517644c569dSThierry Reding		      <0x00 0x34080000 0x0 0x00040000>; /* DBI reg space (256K)       */
25182602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
25192602c32fSVidya Sagar
25202602c32fSVidya Sagar		status = "disabled";
25212602c32fSVidya Sagar
25222602c32fSVidya Sagar		#address-cells = <3>;
25232602c32fSVidya Sagar		#size-cells = <2>;
25242602c32fSVidya Sagar		device_type = "pci";
25252602c32fSVidya Sagar		num-lanes = <1>;
25262602c32fSVidya Sagar		linux,pci-domain = <3>;
25272602c32fSVidya Sagar
25282602c32fSVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_3>;
25292602c32fSVidya Sagar		clock-names = "core";
25302602c32fSVidya Sagar
25312602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_3_APB>,
25322602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_3>;
25332602c32fSVidya Sagar		reset-names = "apb", "core";
25342602c32fSVidya Sagar
25352602c32fSVidya Sagar		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
25362602c32fSVidya Sagar			     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
25372602c32fSVidya Sagar		interrupt-names = "intr", "msi";
25382602c32fSVidya Sagar
25392602c32fSVidya Sagar		#interrupt-cells = <1>;
25402602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
25412602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
25422602c32fSVidya Sagar
25432602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 3>;
25442602c32fSVidya Sagar
25452602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
25462602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
25472602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
25482602c32fSVidya Sagar
25492602c32fSVidya Sagar		bus-range = <0x0 0xff>;
2550d5237c7cSThierry Reding
25518a565952SVidya Sagar		ranges = <0x43000000 0x12 0x80000000 0x12 0x80000000 0x0 0x30000000>, /* prefetchable memory (768 MiB) */
25528a565952SVidya Sagar			 <0x02000000 0x0  0x40000000 0x12 0xb0000000 0x0 0x0fff0000>, /* non-prefetchable memory (256 MiB + 64 KiB) */
25538a565952SVidya Sagar			 <0x01000000 0x0  0x00000000 0x12 0xbfff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
2554d5237c7cSThierry Reding
2555d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE3R &emc>,
2556d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE3W &emc>;
2557ba02920cSVidya Sagar		interconnect-names = "dma-mem", "write";
2558ba02920cSVidya Sagar		iommu-map = <0x0 &smmu TEGRA194_SID_PCIE3 0x1000>;
2559ba02920cSVidya Sagar		iommu-map-mask = <0x0>;
2560ba02920cSVidya Sagar		dma-coherent;
25612602c32fSVidya Sagar	};
25622602c32fSVidya Sagar
25632602c32fSVidya Sagar	pcie@14160000 {
2564f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
25652602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX4A>;
2566644c569dSThierry Reding		reg = <0x00 0x14160000 0x0 0x00020000>, /* appl registers (128K)      */
2567644c569dSThierry Reding		      <0x00 0x36000000 0x0 0x00040000>, /* configuration space (256K) */
2568644c569dSThierry Reding		      <0x00 0x36040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2569644c569dSThierry Reding		      <0x00 0x36080000 0x0 0x00040000>; /* DBI reg space (256K)       */
25702602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
25712602c32fSVidya Sagar
25722602c32fSVidya Sagar		status = "disabled";
25732602c32fSVidya Sagar
25742602c32fSVidya Sagar		#address-cells = <3>;
25752602c32fSVidya Sagar		#size-cells = <2>;
25762602c32fSVidya Sagar		device_type = "pci";
25772602c32fSVidya Sagar		num-lanes = <4>;
25782602c32fSVidya Sagar		linux,pci-domain = <4>;
25792602c32fSVidya Sagar
25802602c32fSVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_4>;
25812602c32fSVidya Sagar		clock-names = "core";
25822602c32fSVidya Sagar
25832602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_4_APB>,
25842602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_4>;
25852602c32fSVidya Sagar		reset-names = "apb", "core";
25862602c32fSVidya Sagar
25872602c32fSVidya Sagar		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
25882602c32fSVidya Sagar			     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
25892602c32fSVidya Sagar		interrupt-names = "intr", "msi";
25902602c32fSVidya Sagar
25912602c32fSVidya Sagar		#interrupt-cells = <1>;
25922602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
25932602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
25942602c32fSVidya Sagar
25952602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 4>;
25962602c32fSVidya Sagar
25972602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
25982602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
25992602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
26002602c32fSVidya Sagar
26012602c32fSVidya Sagar		bus-range = <0x0 0xff>;
2602d5237c7cSThierry Reding
26038a565952SVidya Sagar		ranges = <0x43000000 0x14 0x00000000 0x14 0x00000000 0x3 0x40000000>, /* prefetchable memory (13 GiB) */
26048a565952SVidya Sagar			 <0x02000000 0x0  0x40000000 0x17 0x40000000 0x0 0xbfff0000>, /* non-prefetchable memory (3 GiB - 64 KiB) */
26058a565952SVidya Sagar			 <0x01000000 0x0  0x00000000 0x17 0xffff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
2606d5237c7cSThierry Reding
2607d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE4R &emc>,
2608d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE4W &emc>;
2609ba02920cSVidya Sagar		interconnect-names = "dma-mem", "write";
2610ba02920cSVidya Sagar		iommu-map = <0x0 &smmu TEGRA194_SID_PCIE4 0x1000>;
2611ba02920cSVidya Sagar		iommu-map-mask = <0x0>;
2612ba02920cSVidya Sagar		dma-coherent;
26132602c32fSVidya Sagar	};
26142602c32fSVidya Sagar
26152602c32fSVidya Sagar	pcie@14180000 {
2616f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
26172602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8B>;
2618644c569dSThierry Reding		reg = <0x00 0x14180000 0x0 0x00020000>, /* appl registers (128K)      */
2619644c569dSThierry Reding		      <0x00 0x38000000 0x0 0x00040000>, /* configuration space (256K) */
2620644c569dSThierry Reding		      <0x00 0x38040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2621644c569dSThierry Reding		      <0x00 0x38080000 0x0 0x00040000>; /* DBI reg space (256K)       */
26222602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
26232602c32fSVidya Sagar
26242602c32fSVidya Sagar		status = "disabled";
26252602c32fSVidya Sagar
26262602c32fSVidya Sagar		#address-cells = <3>;
26272602c32fSVidya Sagar		#size-cells = <2>;
26282602c32fSVidya Sagar		device_type = "pci";
26292602c32fSVidya Sagar		num-lanes = <8>;
26302602c32fSVidya Sagar		linux,pci-domain = <0>;
26312602c32fSVidya Sagar
26322602c32fSVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_0>;
26332602c32fSVidya Sagar		clock-names = "core";
26342602c32fSVidya Sagar
26352602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_0_APB>,
26362602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_0>;
26372602c32fSVidya Sagar		reset-names = "apb", "core";
26382602c32fSVidya Sagar
26392602c32fSVidya Sagar		interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
26402602c32fSVidya Sagar			     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
26412602c32fSVidya Sagar		interrupt-names = "intr", "msi";
26422602c32fSVidya Sagar
26432602c32fSVidya Sagar		#interrupt-cells = <1>;
26442602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
26452602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
26462602c32fSVidya Sagar
26472602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 0>;
26482602c32fSVidya Sagar
26492602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
26502602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
26512602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
26522602c32fSVidya Sagar
26532602c32fSVidya Sagar		bus-range = <0x0 0xff>;
2654d5237c7cSThierry Reding
26558a565952SVidya Sagar		ranges = <0x43000000 0x18 0x00000000 0x18 0x00000000 0x3 0x40000000>, /* prefetchable memory (13 GiB) */
26568a565952SVidya Sagar			 <0x02000000 0x0  0x40000000 0x1b 0x40000000 0x0 0xbfff0000>, /* non-prefetchable memory (3 GiB - 64 KiB) */
26578a565952SVidya Sagar			 <0x01000000 0x0  0x00000000 0x1b 0xffff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
2658d5237c7cSThierry Reding
2659d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE0R &emc>,
2660d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE0W &emc>;
2661ba02920cSVidya Sagar		interconnect-names = "dma-mem", "write";
2662ba02920cSVidya Sagar		iommu-map = <0x0 &smmu TEGRA194_SID_PCIE0 0x1000>;
2663ba02920cSVidya Sagar		iommu-map-mask = <0x0>;
2664ba02920cSVidya Sagar		dma-coherent;
26652602c32fSVidya Sagar	};
26662602c32fSVidya Sagar
26672602c32fSVidya Sagar	pcie@141a0000 {
2668f9f711efSJon Hunter		compatible = "nvidia,tegra194-pcie";
26692602c32fSVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8A>;
2670644c569dSThierry Reding		reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K)      */
2671644c569dSThierry Reding		      <0x00 0x3a000000 0x0 0x00040000>, /* configuration space (256K) */
2672644c569dSThierry Reding		      <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2673644c569dSThierry Reding		      <0x00 0x3a080000 0x0 0x00040000>; /* DBI reg space (256K)       */
26742602c32fSVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
26752602c32fSVidya Sagar
26762602c32fSVidya Sagar		status = "disabled";
26772602c32fSVidya Sagar
26782602c32fSVidya Sagar		#address-cells = <3>;
26792602c32fSVidya Sagar		#size-cells = <2>;
26802602c32fSVidya Sagar		device_type = "pci";
26812602c32fSVidya Sagar		num-lanes = <8>;
26822602c32fSVidya Sagar		linux,pci-domain = <5>;
26832602c32fSVidya Sagar
2684dbb72e2cSVidya Sagar		pinctrl-names = "default";
2685dbb72e2cSVidya Sagar		pinctrl-0 = <&pex_rst_c5_out_state>, <&clkreq_c5_bi_dir_state>;
2686dbb72e2cSVidya Sagar
2687c453cc9eSThierry Reding		clocks = <&bpmp TEGRA194_CLK_PEX1_CORE_5>;
2688c453cc9eSThierry Reding		clock-names = "core";
26892602c32fSVidya Sagar
26902602c32fSVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX1_CORE_5_APB>,
26912602c32fSVidya Sagar			 <&bpmp TEGRA194_RESET_PEX1_CORE_5>;
26922602c32fSVidya Sagar		reset-names = "apb", "core";
26932602c32fSVidya Sagar
26942602c32fSVidya Sagar		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
26952602c32fSVidya Sagar			     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
26962602c32fSVidya Sagar		interrupt-names = "intr", "msi";
26972602c32fSVidya Sagar
26982602c32fSVidya Sagar		nvidia,bpmp = <&bpmp 5>;
26992602c32fSVidya Sagar
27002602c32fSVidya Sagar		#interrupt-cells = <1>;
27012602c32fSVidya Sagar		interrupt-map-mask = <0 0 0 0>;
27022602c32fSVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
27032602c32fSVidya Sagar
27042602c32fSVidya Sagar		nvidia,aspm-cmrt-us = <60>;
27052602c32fSVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
27062602c32fSVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
27072602c32fSVidya Sagar
27082602c32fSVidya Sagar		bus-range = <0x0 0xff>;
2709d5237c7cSThierry Reding
27108a565952SVidya Sagar		ranges = <0x43000000 0x1c 0x00000000 0x1c 0x00000000 0x3 0x40000000>, /* prefetchable memory (13 GiB) */
27118a565952SVidya Sagar			 <0x02000000 0x0  0x40000000 0x1f 0x40000000 0x0 0xbfff0000>, /* non-prefetchable memory (3 GiB - 64 KiB) */
27128a565952SVidya Sagar			 <0x01000000 0x0  0x00000000 0x1f 0xffff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
2713d5237c7cSThierry Reding
2714d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE5R &emc>,
2715d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_PCIE5W &emc>;
2716ba02920cSVidya Sagar		interconnect-names = "dma-mem", "write";
2717ba02920cSVidya Sagar		iommu-map = <0x0 &smmu TEGRA194_SID_PCIE5 0x1000>;
2718ba02920cSVidya Sagar		iommu-map-mask = <0x0>;
2719ba02920cSVidya Sagar		dma-coherent;
27202602c32fSVidya Sagar	};
27212602c32fSVidya Sagar
2722b9e2404cSMauro Carvalho Chehab	pcie-ep@14160000 {
2723bf2942a8SVidya Sagar		compatible = "nvidia,tegra194-pcie-ep";
27240c988b73SVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX4A>;
2725644c569dSThierry Reding		reg = <0x00 0x14160000 0x0 0x00020000>, /* appl registers (128K)      */
2726644c569dSThierry Reding		      <0x00 0x36040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2727644c569dSThierry Reding		      <0x00 0x36080000 0x0 0x00040000>, /* DBI reg space (256K)       */
2728644c569dSThierry Reding		      <0x14 0x00000000 0x4 0x00000000>; /* Address Space (16G)        */
27290c988b73SVidya Sagar		reg-names = "appl", "atu_dma", "dbi", "addr_space";
27300c988b73SVidya Sagar
27310c988b73SVidya Sagar		status = "disabled";
27320c988b73SVidya Sagar
27330c988b73SVidya Sagar		num-lanes = <4>;
27340c988b73SVidya Sagar		num-ib-windows = <2>;
27350c988b73SVidya Sagar		num-ob-windows = <8>;
27360c988b73SVidya Sagar
27370c988b73SVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_4>;
27380c988b73SVidya Sagar		clock-names = "core";
27390c988b73SVidya Sagar
27400c988b73SVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_4_APB>,
27410c988b73SVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_4>;
27420c988b73SVidya Sagar		reset-names = "apb", "core";
27430c988b73SVidya Sagar
27440c988b73SVidya Sagar		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;	/* controller interrupt */
27450c988b73SVidya Sagar		interrupt-names = "intr";
27460c988b73SVidya Sagar
27470c988b73SVidya Sagar		nvidia,bpmp = <&bpmp 4>;
27480c988b73SVidya Sagar
27490c988b73SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
27500c988b73SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
27510c988b73SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2752ba02920cSVidya Sagar
2753ba02920cSVidya Sagar		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE4R &emc>,
2754ba02920cSVidya Sagar				<&mc TEGRA194_MEMORY_CLIENT_PCIE4W &emc>;
2755ba02920cSVidya Sagar		interconnect-names = "dma-mem", "write";
2756ba02920cSVidya Sagar		iommu-map = <0x0 &smmu TEGRA194_SID_PCIE4 0x1000>;
2757ba02920cSVidya Sagar		iommu-map-mask = <0x0>;
2758ba02920cSVidya Sagar		dma-coherent;
27590c988b73SVidya Sagar	};
27600c988b73SVidya Sagar
2761b9e2404cSMauro Carvalho Chehab	pcie-ep@14180000 {
2762bf2942a8SVidya Sagar		compatible = "nvidia,tegra194-pcie-ep";
27630c988b73SVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8B>;
2764644c569dSThierry Reding		reg = <0x00 0x14180000 0x0 0x00020000>, /* appl registers (128K)      */
2765644c569dSThierry Reding		      <0x00 0x38040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2766644c569dSThierry Reding		      <0x00 0x38080000 0x0 0x00040000>, /* DBI reg space (256K)       */
2767644c569dSThierry Reding		      <0x18 0x00000000 0x4 0x00000000>; /* Address Space (16G)        */
27680c988b73SVidya Sagar		reg-names = "appl", "atu_dma", "dbi", "addr_space";
27690c988b73SVidya Sagar
27700c988b73SVidya Sagar		status = "disabled";
27710c988b73SVidya Sagar
27720c988b73SVidya Sagar		num-lanes = <8>;
27730c988b73SVidya Sagar		num-ib-windows = <2>;
27740c988b73SVidya Sagar		num-ob-windows = <8>;
27750c988b73SVidya Sagar
27760c988b73SVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_0>;
27770c988b73SVidya Sagar		clock-names = "core";
27780c988b73SVidya Sagar
27790c988b73SVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX0_CORE_0_APB>,
27800c988b73SVidya Sagar			 <&bpmp TEGRA194_RESET_PEX0_CORE_0>;
27810c988b73SVidya Sagar		reset-names = "apb", "core";
27820c988b73SVidya Sagar
27830c988b73SVidya Sagar		interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;	/* controller interrupt */
27840c988b73SVidya Sagar		interrupt-names = "intr";
27850c988b73SVidya Sagar
27860c988b73SVidya Sagar		nvidia,bpmp = <&bpmp 0>;
27870c988b73SVidya Sagar
27880c988b73SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
27890c988b73SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
27900c988b73SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2791ba02920cSVidya Sagar
2792ba02920cSVidya Sagar		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE0R &emc>,
2793ba02920cSVidya Sagar				<&mc TEGRA194_MEMORY_CLIENT_PCIE0W &emc>;
2794ba02920cSVidya Sagar		interconnect-names = "dma-mem", "write";
2795ba02920cSVidya Sagar		iommu-map = <0x0 &smmu TEGRA194_SID_PCIE0 0x1000>;
2796ba02920cSVidya Sagar		iommu-map-mask = <0x0>;
2797ba02920cSVidya Sagar		dma-coherent;
27980c988b73SVidya Sagar	};
27990c988b73SVidya Sagar
2800b9e2404cSMauro Carvalho Chehab	pcie-ep@141a0000 {
2801bf2942a8SVidya Sagar		compatible = "nvidia,tegra194-pcie-ep";
28020c988b73SVidya Sagar		power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8A>;
2803644c569dSThierry Reding		reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K)      */
2804644c569dSThierry Reding		      <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2805644c569dSThierry Reding		      <0x00 0x3a080000 0x0 0x00040000>, /* DBI reg space (256K)       */
2806644c569dSThierry Reding		      <0x1c 0x00000000 0x4 0x00000000>; /* Address Space (16G)        */
28070c988b73SVidya Sagar		reg-names = "appl", "atu_dma", "dbi", "addr_space";
28080c988b73SVidya Sagar
28090c988b73SVidya Sagar		status = "disabled";
28100c988b73SVidya Sagar
28110c988b73SVidya Sagar		num-lanes = <8>;
28120c988b73SVidya Sagar		num-ib-windows = <2>;
28130c988b73SVidya Sagar		num-ob-windows = <8>;
28140c988b73SVidya Sagar
28150c988b73SVidya Sagar		pinctrl-names = "default";
28160c988b73SVidya Sagar		pinctrl-0 = <&clkreq_c5_bi_dir_state>;
28170c988b73SVidya Sagar
28180c988b73SVidya Sagar		clocks = <&bpmp TEGRA194_CLK_PEX1_CORE_5>;
28190c988b73SVidya Sagar		clock-names = "core";
28200c988b73SVidya Sagar
28210c988b73SVidya Sagar		resets = <&bpmp TEGRA194_RESET_PEX1_CORE_5_APB>,
28220c988b73SVidya Sagar			 <&bpmp TEGRA194_RESET_PEX1_CORE_5>;
28230c988b73SVidya Sagar		reset-names = "apb", "core";
28240c988b73SVidya Sagar
28250c988b73SVidya Sagar		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;	/* controller interrupt */
28260c988b73SVidya Sagar		interrupt-names = "intr";
28270c988b73SVidya Sagar
28280c988b73SVidya Sagar		nvidia,bpmp = <&bpmp 5>;
28290c988b73SVidya Sagar
28300c988b73SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
28310c988b73SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
28320c988b73SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2833ba02920cSVidya Sagar
2834ba02920cSVidya Sagar		interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE5R &emc>,
2835ba02920cSVidya Sagar				<&mc TEGRA194_MEMORY_CLIENT_PCIE5W &emc>;
2836ba02920cSVidya Sagar		interconnect-names = "dma-mem", "write";
2837ba02920cSVidya Sagar		iommu-map = <0x0 &smmu TEGRA194_SID_PCIE5 0x1000>;
2838ba02920cSVidya Sagar		iommu-map-mask = <0x0>;
2839ba02920cSVidya Sagar		dma-coherent;
28400c988b73SVidya Sagar	};
28410c988b73SVidya Sagar
2842e867fe41SThierry Reding	sram@40000000 {
28435425fb15SMikko Perttunen		compatible = "nvidia,tegra194-sysram", "mmio-sram";
28445425fb15SMikko Perttunen		reg = <0x0 0x40000000 0x0 0x50000>;
28455425fb15SMikko Perttunen		#address-cells = <1>;
28465425fb15SMikko Perttunen		#size-cells = <1>;
28475425fb15SMikko Perttunen		ranges = <0x0 0x0 0x40000000 0x50000>;
284861192a9dSMikko Perttunen		no-memory-wc;
28495425fb15SMikko Perttunen
2850e867fe41SThierry Reding		cpu_bpmp_tx: sram@4e000 {
28515425fb15SMikko Perttunen			reg = <0x4e000 0x1000>;
28525425fb15SMikko Perttunen			label = "cpu-bpmp-tx";
28535425fb15SMikko Perttunen			pool;
28545425fb15SMikko Perttunen		};
28555425fb15SMikko Perttunen
2856e867fe41SThierry Reding		cpu_bpmp_rx: sram@4f000 {
28575425fb15SMikko Perttunen			reg = <0x4f000 0x1000>;
28585425fb15SMikko Perttunen			label = "cpu-bpmp-rx";
28595425fb15SMikko Perttunen			pool;
28605425fb15SMikko Perttunen		};
28615425fb15SMikko Perttunen	};
28625425fb15SMikko Perttunen
28635425fb15SMikko Perttunen	bpmp: bpmp {
28645425fb15SMikko Perttunen		compatible = "nvidia,tegra186-bpmp";
28655425fb15SMikko Perttunen		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_DB
28665425fb15SMikko Perttunen				    TEGRA_HSP_DB_MASTER_BPMP>;
28677fa30752SThierry Reding		shmem = <&cpu_bpmp_tx>, <&cpu_bpmp_rx>;
28685425fb15SMikko Perttunen		#clock-cells = <1>;
28695425fb15SMikko Perttunen		#reset-cells = <1>;
28705425fb15SMikko Perttunen		#power-domain-cells = <1>;
2871d5237c7cSThierry Reding		interconnects = <&mc TEGRA194_MEMORY_CLIENT_BPMPR &emc>,
2872d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_BPMPW &emc>,
2873d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_BPMPDMAR &emc>,
2874d5237c7cSThierry Reding				<&mc TEGRA194_MEMORY_CLIENT_BPMPDMAW &emc>;
2875d5237c7cSThierry Reding		interconnect-names = "read", "write", "dma-mem", "dma-write";
2876c7289b1cSThierry Reding		iommus = <&smmu TEGRA194_SID_BPMP>;
28775425fb15SMikko Perttunen
28785425fb15SMikko Perttunen		bpmp_i2c: i2c {
28795425fb15SMikko Perttunen			compatible = "nvidia,tegra186-bpmp-i2c";
28805425fb15SMikko Perttunen			nvidia,bpmp-bus-id = <5>;
28815425fb15SMikko Perttunen			#address-cells = <1>;
28825425fb15SMikko Perttunen			#size-cells = <0>;
28835425fb15SMikko Perttunen		};
28845425fb15SMikko Perttunen
28855425fb15SMikko Perttunen		bpmp_thermal: thermal {
28865425fb15SMikko Perttunen			compatible = "nvidia,tegra186-bpmp-thermal";
28875425fb15SMikko Perttunen			#thermal-sensor-cells = <1>;
28885425fb15SMikko Perttunen		};
28895425fb15SMikko Perttunen	};
28905425fb15SMikko Perttunen
28917780a034SMikko Perttunen	cpus {
2892d4ff18b8SSumit Gupta		compatible = "nvidia,tegra194-ccplex";
2893d4ff18b8SSumit Gupta		nvidia,bpmp = <&bpmp>;
28947780a034SMikko Perttunen		#address-cells = <1>;
28957780a034SMikko Perttunen		#size-cells = <0>;
28967780a034SMikko Perttunen
2897b45d322cSThierry Reding		cpu0_0: cpu@0 {
289831af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
28997780a034SMikko Perttunen			device_type = "cpu";
2900b45d322cSThierry Reding			reg = <0x000>;
29017780a034SMikko Perttunen			enable-method = "psci";
2902b45d322cSThierry Reding			i-cache-size = <131072>;
2903b45d322cSThierry Reding			i-cache-line-size = <64>;
2904b45d322cSThierry Reding			i-cache-sets = <512>;
2905b45d322cSThierry Reding			d-cache-size = <65536>;
2906b45d322cSThierry Reding			d-cache-line-size = <64>;
2907b45d322cSThierry Reding			d-cache-sets = <256>;
2908b45d322cSThierry Reding			next-level-cache = <&l2c_0>;
29097780a034SMikko Perttunen		};
29107780a034SMikko Perttunen
2911b45d322cSThierry Reding		cpu0_1: cpu@1 {
291231af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
29137780a034SMikko Perttunen			device_type = "cpu";
2914b45d322cSThierry Reding			reg = <0x001>;
29157780a034SMikko Perttunen			enable-method = "psci";
2916b45d322cSThierry Reding			i-cache-size = <131072>;
2917b45d322cSThierry Reding			i-cache-line-size = <64>;
2918b45d322cSThierry Reding			i-cache-sets = <512>;
2919b45d322cSThierry Reding			d-cache-size = <65536>;
2920b45d322cSThierry Reding			d-cache-line-size = <64>;
2921b45d322cSThierry Reding			d-cache-sets = <256>;
2922b45d322cSThierry Reding			next-level-cache = <&l2c_0>;
29237780a034SMikko Perttunen		};
29247780a034SMikko Perttunen
2925b45d322cSThierry Reding		cpu1_0: cpu@100 {
292631af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
29277780a034SMikko Perttunen			device_type = "cpu";
29287780a034SMikko Perttunen			reg = <0x100>;
29297780a034SMikko Perttunen			enable-method = "psci";
2930b45d322cSThierry Reding			i-cache-size = <131072>;
2931b45d322cSThierry Reding			i-cache-line-size = <64>;
2932b45d322cSThierry Reding			i-cache-sets = <512>;
2933b45d322cSThierry Reding			d-cache-size = <65536>;
2934b45d322cSThierry Reding			d-cache-line-size = <64>;
2935b45d322cSThierry Reding			d-cache-sets = <256>;
2936b45d322cSThierry Reding			next-level-cache = <&l2c_1>;
29377780a034SMikko Perttunen		};
29387780a034SMikko Perttunen
2939b45d322cSThierry Reding		cpu1_1: cpu@101 {
294031af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
29417780a034SMikko Perttunen			device_type = "cpu";
29427780a034SMikko Perttunen			reg = <0x101>;
29437780a034SMikko Perttunen			enable-method = "psci";
2944b45d322cSThierry Reding			i-cache-size = <131072>;
2945b45d322cSThierry Reding			i-cache-line-size = <64>;
2946b45d322cSThierry Reding			i-cache-sets = <512>;
2947b45d322cSThierry Reding			d-cache-size = <65536>;
2948b45d322cSThierry Reding			d-cache-line-size = <64>;
2949b45d322cSThierry Reding			d-cache-sets = <256>;
2950b45d322cSThierry Reding			next-level-cache = <&l2c_1>;
29517780a034SMikko Perttunen		};
29527780a034SMikko Perttunen
2953b45d322cSThierry Reding		cpu2_0: cpu@200 {
295431af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
29557780a034SMikko Perttunen			device_type = "cpu";
29567780a034SMikko Perttunen			reg = <0x200>;
29577780a034SMikko Perttunen			enable-method = "psci";
2958b45d322cSThierry Reding			i-cache-size = <131072>;
2959b45d322cSThierry Reding			i-cache-line-size = <64>;
2960b45d322cSThierry Reding			i-cache-sets = <512>;
2961b45d322cSThierry Reding			d-cache-size = <65536>;
2962b45d322cSThierry Reding			d-cache-line-size = <64>;
2963b45d322cSThierry Reding			d-cache-sets = <256>;
2964b45d322cSThierry Reding			next-level-cache = <&l2c_2>;
29657780a034SMikko Perttunen		};
29667780a034SMikko Perttunen
2967b45d322cSThierry Reding		cpu2_1: cpu@201 {
296831af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
29697780a034SMikko Perttunen			device_type = "cpu";
29707780a034SMikko Perttunen			reg = <0x201>;
29717780a034SMikko Perttunen			enable-method = "psci";
2972b45d322cSThierry Reding			i-cache-size = <131072>;
2973b45d322cSThierry Reding			i-cache-line-size = <64>;
2974b45d322cSThierry Reding			i-cache-sets = <512>;
2975b45d322cSThierry Reding			d-cache-size = <65536>;
2976b45d322cSThierry Reding			d-cache-line-size = <64>;
2977b45d322cSThierry Reding			d-cache-sets = <256>;
2978b45d322cSThierry Reding			next-level-cache = <&l2c_2>;
29797780a034SMikko Perttunen		};
29807780a034SMikko Perttunen
2981b45d322cSThierry Reding		cpu3_0: cpu@300 {
298231af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
29837780a034SMikko Perttunen			device_type = "cpu";
2984b45d322cSThierry Reding			reg = <0x300>;
29857780a034SMikko Perttunen			enable-method = "psci";
2986b45d322cSThierry Reding			i-cache-size = <131072>;
2987b45d322cSThierry Reding			i-cache-line-size = <64>;
2988b45d322cSThierry Reding			i-cache-sets = <512>;
2989b45d322cSThierry Reding			d-cache-size = <65536>;
2990b45d322cSThierry Reding			d-cache-line-size = <64>;
2991b45d322cSThierry Reding			d-cache-sets = <256>;
2992b45d322cSThierry Reding			next-level-cache = <&l2c_3>;
29937780a034SMikko Perttunen		};
29947780a034SMikko Perttunen
2995b45d322cSThierry Reding		cpu3_1: cpu@301 {
299631af04cdSRob Herring			compatible = "nvidia,tegra194-carmel";
29977780a034SMikko Perttunen			device_type = "cpu";
2998b45d322cSThierry Reding			reg = <0x301>;
29997780a034SMikko Perttunen			enable-method = "psci";
3000b45d322cSThierry Reding			i-cache-size = <131072>;
3001b45d322cSThierry Reding			i-cache-line-size = <64>;
3002b45d322cSThierry Reding			i-cache-sets = <512>;
3003b45d322cSThierry Reding			d-cache-size = <65536>;
3004b45d322cSThierry Reding			d-cache-line-size = <64>;
3005b45d322cSThierry Reding			d-cache-sets = <256>;
3006b45d322cSThierry Reding			next-level-cache = <&l2c_3>;
3007b45d322cSThierry Reding		};
3008b45d322cSThierry Reding
3009b45d322cSThierry Reding		cpu-map {
3010b45d322cSThierry Reding			cluster0 {
3011b45d322cSThierry Reding				core0 {
3012b45d322cSThierry Reding					cpu = <&cpu0_0>;
3013b45d322cSThierry Reding				};
3014b45d322cSThierry Reding
3015b45d322cSThierry Reding				core1 {
3016b45d322cSThierry Reding					cpu = <&cpu0_1>;
3017b45d322cSThierry Reding				};
3018b45d322cSThierry Reding			};
3019b45d322cSThierry Reding
3020b45d322cSThierry Reding			cluster1 {
3021b45d322cSThierry Reding				core0 {
3022b45d322cSThierry Reding					cpu = <&cpu1_0>;
3023b45d322cSThierry Reding				};
3024b45d322cSThierry Reding
3025b45d322cSThierry Reding				core1 {
3026b45d322cSThierry Reding					cpu = <&cpu1_1>;
3027b45d322cSThierry Reding				};
3028b45d322cSThierry Reding			};
3029b45d322cSThierry Reding
3030b45d322cSThierry Reding			cluster2 {
3031b45d322cSThierry Reding				core0 {
3032b45d322cSThierry Reding					cpu = <&cpu2_0>;
3033b45d322cSThierry Reding				};
3034b45d322cSThierry Reding
3035b45d322cSThierry Reding				core1 {
3036b45d322cSThierry Reding					cpu = <&cpu2_1>;
3037b45d322cSThierry Reding				};
3038b45d322cSThierry Reding			};
3039b45d322cSThierry Reding
3040b45d322cSThierry Reding			cluster3 {
3041b45d322cSThierry Reding				core0 {
3042b45d322cSThierry Reding					cpu = <&cpu3_0>;
3043b45d322cSThierry Reding				};
3044b45d322cSThierry Reding
3045b45d322cSThierry Reding				core1 {
3046b45d322cSThierry Reding					cpu = <&cpu3_1>;
3047b45d322cSThierry Reding				};
3048b45d322cSThierry Reding			};
3049b45d322cSThierry Reding		};
3050b45d322cSThierry Reding
3051b45d322cSThierry Reding		l2c_0: l2-cache0 {
3052b45d322cSThierry Reding			cache-size = <2097152>;
3053b45d322cSThierry Reding			cache-line-size = <64>;
3054b45d322cSThierry Reding			cache-sets = <2048>;
3055b45d322cSThierry Reding			next-level-cache = <&l3c>;
3056b45d322cSThierry Reding		};
3057b45d322cSThierry Reding
3058b45d322cSThierry Reding		l2c_1: l2-cache1 {
3059b45d322cSThierry Reding			cache-size = <2097152>;
3060b45d322cSThierry Reding			cache-line-size = <64>;
3061b45d322cSThierry Reding			cache-sets = <2048>;
3062b45d322cSThierry Reding			next-level-cache = <&l3c>;
3063b45d322cSThierry Reding		};
3064b45d322cSThierry Reding
3065b45d322cSThierry Reding		l2c_2: l2-cache2 {
3066b45d322cSThierry Reding			cache-size = <2097152>;
3067b45d322cSThierry Reding			cache-line-size = <64>;
3068b45d322cSThierry Reding			cache-sets = <2048>;
3069b45d322cSThierry Reding			next-level-cache = <&l3c>;
3070b45d322cSThierry Reding		};
3071b45d322cSThierry Reding
3072b45d322cSThierry Reding		l2c_3: l2-cache3 {
3073b45d322cSThierry Reding			cache-size = <2097152>;
3074b45d322cSThierry Reding			cache-line-size = <64>;
3075b45d322cSThierry Reding			cache-sets = <2048>;
3076b45d322cSThierry Reding			next-level-cache = <&l3c>;
3077b45d322cSThierry Reding		};
3078b45d322cSThierry Reding
3079b45d322cSThierry Reding		l3c: l3-cache {
3080b45d322cSThierry Reding			cache-size = <4194304>;
3081b45d322cSThierry Reding			cache-line-size = <64>;
3082b45d322cSThierry Reding			cache-sets = <4096>;
30837780a034SMikko Perttunen		};
30847780a034SMikko Perttunen	};
30857780a034SMikko Perttunen
30869e79e58fSJon Hunter	pmu {
3087f0a48120SThierry Reding		compatible = "nvidia,carmel-pmu";
30889e79e58fSJon Hunter		interrupts = <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>,
30899e79e58fSJon Hunter			     <GIC_SPI 385 IRQ_TYPE_LEVEL_HIGH>,
30909e79e58fSJon Hunter			     <GIC_SPI 386 IRQ_TYPE_LEVEL_HIGH>,
30919e79e58fSJon Hunter			     <GIC_SPI 387 IRQ_TYPE_LEVEL_HIGH>,
30929e79e58fSJon Hunter			     <GIC_SPI 388 IRQ_TYPE_LEVEL_HIGH>,
30939e79e58fSJon Hunter			     <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>,
30949e79e58fSJon Hunter			     <GIC_SPI 390 IRQ_TYPE_LEVEL_HIGH>,
30959e79e58fSJon Hunter			     <GIC_SPI 391 IRQ_TYPE_LEVEL_HIGH>;
30969e79e58fSJon Hunter		interrupt-affinity = <&cpu0_0 &cpu0_1 &cpu1_0 &cpu1_1
30979e79e58fSJon Hunter				      &cpu2_0 &cpu2_1 &cpu3_0 &cpu3_1>;
30989e79e58fSJon Hunter	};
30999e79e58fSJon Hunter
31007780a034SMikko Perttunen	psci {
31017780a034SMikko Perttunen		compatible = "arm,psci-1.0";
31027780a034SMikko Perttunen		status = "okay";
31037780a034SMikko Perttunen		method = "smc";
31047780a034SMikko Perttunen	};
31057780a034SMikko Perttunen
31065b4f6323SSameer Pujar	sound {
31075b4f6323SSameer Pujar		status = "disabled";
31085b4f6323SSameer Pujar
31095b4f6323SSameer Pujar		clocks = <&bpmp TEGRA194_CLK_PLLA>,
31105b4f6323SSameer Pujar			 <&bpmp TEGRA194_CLK_PLLA_OUT0>;
31115b4f6323SSameer Pujar		clock-names = "pll_a", "plla_out0";
31125b4f6323SSameer Pujar		assigned-clocks = <&bpmp TEGRA194_CLK_PLLA>,
31135b4f6323SSameer Pujar				  <&bpmp TEGRA194_CLK_PLLA_OUT0>,
31145b4f6323SSameer Pujar				  <&bpmp TEGRA194_CLK_AUD_MCLK>;
31155b4f6323SSameer Pujar		assigned-clock-parents = <0>,
31165b4f6323SSameer Pujar					 <&bpmp TEGRA194_CLK_PLLA>,
31175b4f6323SSameer Pujar					 <&bpmp TEGRA194_CLK_PLLA_OUT0>;
31185b4f6323SSameer Pujar		/*
31195b4f6323SSameer Pujar		 * PLLA supports dynamic ramp. Below initial rate is chosen
31205b4f6323SSameer Pujar		 * for this to work and oscillate between base rates required
31215b4f6323SSameer Pujar		 * for 8x and 11.025x sample rate streams.
31225b4f6323SSameer Pujar		 */
31235b4f6323SSameer Pujar		assigned-clock-rates = <258000000>;
31245b4f6323SSameer Pujar	};
31255b4f6323SSameer Pujar
312699d9bde5SThierry Reding	tcu: serial {
3127a38570c2SMikko Perttunen		compatible = "nvidia,tegra194-tcu";
3128a38570c2SMikko Perttunen		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(0)>,
3129a38570c2SMikko Perttunen		         <&hsp_aon TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_TX(1)>;
3130a38570c2SMikko Perttunen		mbox-names = "rx", "tx";
3131a38570c2SMikko Perttunen	};
3132a38570c2SMikko Perttunen
3133686ba009SThierry Reding	thermal-zones {
3134fe57ff53SThierry Reding		cpu-thermal {
3135fe57ff53SThierry Reding			thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_CPU>;
3136686ba009SThierry Reding			status = "disabled";
3137686ba009SThierry Reding		};
3138686ba009SThierry Reding
3139fe57ff53SThierry Reding		gpu-thermal {
3140fe57ff53SThierry Reding			thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_GPU>;
3141686ba009SThierry Reding			status = "disabled";
3142686ba009SThierry Reding		};
3143686ba009SThierry Reding
3144fe57ff53SThierry Reding		aux-thermal {
3145fe57ff53SThierry Reding			thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_AUX>;
3146686ba009SThierry Reding			status = "disabled";
3147686ba009SThierry Reding		};
3148686ba009SThierry Reding
3149fe57ff53SThierry Reding		pllx-thermal {
3150fe57ff53SThierry Reding			thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_PLLX>;
3151686ba009SThierry Reding			status = "disabled";
3152686ba009SThierry Reding		};
3153686ba009SThierry Reding
3154fe57ff53SThierry Reding		ao-thermal {
3155fe57ff53SThierry Reding			thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_AO>;
3156686ba009SThierry Reding			status = "disabled";
3157686ba009SThierry Reding		};
3158686ba009SThierry Reding
3159fe57ff53SThierry Reding		tj-thermal {
3160fe57ff53SThierry Reding			thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_TJ_MAX>;
3161686ba009SThierry Reding			status = "disabled";
3162686ba009SThierry Reding		};
3163686ba009SThierry Reding	};
3164686ba009SThierry Reding
31655425fb15SMikko Perttunen	timer {
31665425fb15SMikko Perttunen		compatible = "arm,armv8-timer";
31675425fb15SMikko Perttunen		interrupts = <GIC_PPI 13
31685425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
31695425fb15SMikko Perttunen			     <GIC_PPI 14
31705425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
31715425fb15SMikko Perttunen			     <GIC_PPI 11
31725425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
31735425fb15SMikko Perttunen			     <GIC_PPI 10
31745425fb15SMikko Perttunen				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
31755425fb15SMikko Perttunen		interrupt-parent = <&gic>;
3176b30be673SThierry Reding		always-on;
31775425fb15SMikko Perttunen	};
31785425fb15SMikko Perttunen};
3179