15425fb15SMikko Perttunen// SPDX-License-Identifier: GPL-2.0 25425fb15SMikko Perttunen#include <dt-bindings/clock/tegra194-clock.h> 35425fb15SMikko Perttunen#include <dt-bindings/gpio/tegra194-gpio.h> 45425fb15SMikko Perttunen#include <dt-bindings/interrupt-controller/arm-gic.h> 55425fb15SMikko Perttunen#include <dt-bindings/mailbox/tegra186-hsp.h> 65425fb15SMikko Perttunen#include <dt-bindings/reset/tegra194-reset.h> 73db6d3baSThierry Reding#include <dt-bindings/power/tegra194-powergate.h> 8686ba009SThierry Reding#include <dt-bindings/thermal/tegra194-bpmp-thermal.h> 95425fb15SMikko Perttunen 105425fb15SMikko Perttunen/ { 115425fb15SMikko Perttunen compatible = "nvidia,tegra194"; 125425fb15SMikko Perttunen interrupt-parent = <&gic>; 135425fb15SMikko Perttunen #address-cells = <2>; 145425fb15SMikko Perttunen #size-cells = <2>; 155425fb15SMikko Perttunen 165425fb15SMikko Perttunen /* control backbone */ 175425fb15SMikko Perttunen cbb { 185425fb15SMikko Perttunen compatible = "simple-bus"; 195425fb15SMikko Perttunen #address-cells = <1>; 205425fb15SMikko Perttunen #size-cells = <1>; 215425fb15SMikko Perttunen ranges = <0x0 0x0 0x0 0x40000000>; 225425fb15SMikko Perttunen 23f69ce393SMikko Perttunen gpio: gpio@2200000 { 24f69ce393SMikko Perttunen compatible = "nvidia,tegra194-gpio"; 25f69ce393SMikko Perttunen reg-names = "security", "gpio"; 26f69ce393SMikko Perttunen reg = <0x2200000 0x10000>, 27f69ce393SMikko Perttunen <0x2210000 0x10000>; 28f69ce393SMikko Perttunen interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>, 29f69ce393SMikko Perttunen <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>, 30f69ce393SMikko Perttunen <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 31f69ce393SMikko Perttunen <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 32f69ce393SMikko Perttunen <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 33f69ce393SMikko Perttunen <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>; 34f69ce393SMikko Perttunen #interrupt-cells = <2>; 35f69ce393SMikko Perttunen interrupt-controller; 36f69ce393SMikko Perttunen #gpio-cells = <2>; 37f69ce393SMikko Perttunen gpio-controller; 38f69ce393SMikko Perttunen }; 39f69ce393SMikko Perttunen 40f89b58ceSMikko Perttunen ethernet@2490000 { 41f89b58ceSMikko Perttunen compatible = "nvidia,tegra186-eqos", 42f89b58ceSMikko Perttunen "snps,dwc-qos-ethernet-4.10"; 43f89b58ceSMikko Perttunen reg = <0x02490000 0x10000>; 44f89b58ceSMikko Perttunen interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>; 45f89b58ceSMikko Perttunen clocks = <&bpmp TEGRA194_CLK_AXI_CBB>, 46f89b58ceSMikko Perttunen <&bpmp TEGRA194_CLK_EQOS_AXI>, 47f89b58ceSMikko Perttunen <&bpmp TEGRA194_CLK_EQOS_RX>, 48f89b58ceSMikko Perttunen <&bpmp TEGRA194_CLK_EQOS_TX>, 49f89b58ceSMikko Perttunen <&bpmp TEGRA194_CLK_EQOS_PTP_REF>; 50f89b58ceSMikko Perttunen clock-names = "master_bus", "slave_bus", "rx", "tx", "ptp_ref"; 51f89b58ceSMikko Perttunen resets = <&bpmp TEGRA194_RESET_EQOS>; 52f89b58ceSMikko Perttunen reset-names = "eqos"; 53f89b58ceSMikko Perttunen status = "disabled"; 54f89b58ceSMikko Perttunen 55f89b58ceSMikko Perttunen snps,write-requests = <1>; 56f89b58ceSMikko Perttunen snps,read-requests = <3>; 57f89b58ceSMikko Perttunen snps,burst-map = <0x7>; 58f89b58ceSMikko Perttunen snps,txpbl = <16>; 59f89b58ceSMikko Perttunen snps,rxpbl = <8>; 60f89b58ceSMikko Perttunen }; 61f89b58ceSMikko Perttunen 625425fb15SMikko Perttunen uarta: serial@3100000 { 635425fb15SMikko Perttunen compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart"; 645425fb15SMikko Perttunen reg = <0x03100000 0x40>; 655425fb15SMikko Perttunen reg-shift = <2>; 665425fb15SMikko Perttunen interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 675425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_UARTA>; 685425fb15SMikko Perttunen clock-names = "serial"; 695425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_UARTA>; 705425fb15SMikko Perttunen reset-names = "serial"; 715425fb15SMikko Perttunen status = "disabled"; 725425fb15SMikko Perttunen }; 735425fb15SMikko Perttunen 745425fb15SMikko Perttunen uartb: serial@3110000 { 755425fb15SMikko Perttunen compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart"; 765425fb15SMikko Perttunen reg = <0x03110000 0x40>; 775425fb15SMikko Perttunen reg-shift = <2>; 785425fb15SMikko Perttunen interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 795425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_UARTB>; 805425fb15SMikko Perttunen clock-names = "serial"; 815425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_UARTB>; 825425fb15SMikko Perttunen reset-names = "serial"; 835425fb15SMikko Perttunen status = "disabled"; 845425fb15SMikko Perttunen }; 855425fb15SMikko Perttunen 865425fb15SMikko Perttunen uartd: serial@3130000 { 875425fb15SMikko Perttunen compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart"; 885425fb15SMikko Perttunen reg = <0x03130000 0x40>; 895425fb15SMikko Perttunen reg-shift = <2>; 905425fb15SMikko Perttunen interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>; 915425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_UARTD>; 925425fb15SMikko Perttunen clock-names = "serial"; 935425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_UARTD>; 945425fb15SMikko Perttunen reset-names = "serial"; 955425fb15SMikko Perttunen status = "disabled"; 965425fb15SMikko Perttunen }; 975425fb15SMikko Perttunen 985425fb15SMikko Perttunen uarte: serial@3140000 { 995425fb15SMikko Perttunen compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart"; 1005425fb15SMikko Perttunen reg = <0x03140000 0x40>; 1015425fb15SMikko Perttunen reg-shift = <2>; 1025425fb15SMikko Perttunen interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1035425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_UARTE>; 1045425fb15SMikko Perttunen clock-names = "serial"; 1055425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_UARTE>; 1065425fb15SMikko Perttunen reset-names = "serial"; 1075425fb15SMikko Perttunen status = "disabled"; 1085425fb15SMikko Perttunen }; 1095425fb15SMikko Perttunen 1105425fb15SMikko Perttunen uartf: serial@3150000 { 1115425fb15SMikko Perttunen compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart"; 1125425fb15SMikko Perttunen reg = <0x03150000 0x40>; 1135425fb15SMikko Perttunen reg-shift = <2>; 1145425fb15SMikko Perttunen interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>; 1155425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_UARTF>; 1165425fb15SMikko Perttunen clock-names = "serial"; 1175425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_UARTF>; 1185425fb15SMikko Perttunen reset-names = "serial"; 1195425fb15SMikko Perttunen status = "disabled"; 1205425fb15SMikko Perttunen }; 1215425fb15SMikko Perttunen 1225425fb15SMikko Perttunen gen1_i2c: i2c@3160000 { 123d9fd2244SThierry Reding compatible = "nvidia,tegra194-i2c"; 1245425fb15SMikko Perttunen reg = <0x03160000 0x10000>; 1255425fb15SMikko Perttunen interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 1265425fb15SMikko Perttunen #address-cells = <1>; 1275425fb15SMikko Perttunen #size-cells = <0>; 1285425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_I2C1>; 1295425fb15SMikko Perttunen clock-names = "div-clk"; 1305425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_I2C1>; 1315425fb15SMikko Perttunen reset-names = "i2c"; 1325425fb15SMikko Perttunen status = "disabled"; 1335425fb15SMikko Perttunen }; 1345425fb15SMikko Perttunen 1355425fb15SMikko Perttunen uarth: serial@3170000 { 1365425fb15SMikko Perttunen compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart"; 1375425fb15SMikko Perttunen reg = <0x03170000 0x40>; 1385425fb15SMikko Perttunen reg-shift = <2>; 1395425fb15SMikko Perttunen interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>; 1405425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_UARTH>; 1415425fb15SMikko Perttunen clock-names = "serial"; 1425425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_UARTH>; 1435425fb15SMikko Perttunen reset-names = "serial"; 1445425fb15SMikko Perttunen status = "disabled"; 1455425fb15SMikko Perttunen }; 1465425fb15SMikko Perttunen 1475425fb15SMikko Perttunen cam_i2c: i2c@3180000 { 148d9fd2244SThierry Reding compatible = "nvidia,tegra194-i2c"; 1495425fb15SMikko Perttunen reg = <0x03180000 0x10000>; 1505425fb15SMikko Perttunen interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 1515425fb15SMikko Perttunen #address-cells = <1>; 1525425fb15SMikko Perttunen #size-cells = <0>; 1535425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_I2C3>; 1545425fb15SMikko Perttunen clock-names = "div-clk"; 1555425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_I2C3>; 1565425fb15SMikko Perttunen reset-names = "i2c"; 1575425fb15SMikko Perttunen status = "disabled"; 1585425fb15SMikko Perttunen }; 1595425fb15SMikko Perttunen 1605425fb15SMikko Perttunen /* shares pads with dpaux1 */ 1615425fb15SMikko Perttunen dp_aux_ch1_i2c: i2c@3190000 { 162d9fd2244SThierry Reding compatible = "nvidia,tegra194-i2c"; 1635425fb15SMikko Perttunen reg = <0x03190000 0x10000>; 1645425fb15SMikko Perttunen interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 1655425fb15SMikko Perttunen #address-cells = <1>; 1665425fb15SMikko Perttunen #size-cells = <0>; 1675425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_I2C4>; 1685425fb15SMikko Perttunen clock-names = "div-clk"; 1695425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_I2C4>; 1705425fb15SMikko Perttunen reset-names = "i2c"; 1715425fb15SMikko Perttunen status = "disabled"; 1725425fb15SMikko Perttunen }; 1735425fb15SMikko Perttunen 1745425fb15SMikko Perttunen /* shares pads with dpaux0 */ 1755425fb15SMikko Perttunen dp_aux_ch0_i2c: i2c@31b0000 { 176d9fd2244SThierry Reding compatible = "nvidia,tegra194-i2c"; 1775425fb15SMikko Perttunen reg = <0x031b0000 0x10000>; 1785425fb15SMikko Perttunen interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1795425fb15SMikko Perttunen #address-cells = <1>; 1805425fb15SMikko Perttunen #size-cells = <0>; 1815425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_I2C6>; 1825425fb15SMikko Perttunen clock-names = "div-clk"; 1835425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_I2C6>; 1845425fb15SMikko Perttunen reset-names = "i2c"; 1855425fb15SMikko Perttunen status = "disabled"; 1865425fb15SMikko Perttunen }; 1875425fb15SMikko Perttunen 1885425fb15SMikko Perttunen gen7_i2c: i2c@31c0000 { 189d9fd2244SThierry Reding compatible = "nvidia,tegra194-i2c"; 1905425fb15SMikko Perttunen reg = <0x031c0000 0x10000>; 1915425fb15SMikko Perttunen interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 1925425fb15SMikko Perttunen #address-cells = <1>; 1935425fb15SMikko Perttunen #size-cells = <0>; 1945425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_I2C7>; 1955425fb15SMikko Perttunen clock-names = "div-clk"; 1965425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_I2C7>; 1975425fb15SMikko Perttunen reset-names = "i2c"; 1985425fb15SMikko Perttunen status = "disabled"; 1995425fb15SMikko Perttunen }; 2005425fb15SMikko Perttunen 2015425fb15SMikko Perttunen gen9_i2c: i2c@31e0000 { 202d9fd2244SThierry Reding compatible = "nvidia,tegra194-i2c"; 2035425fb15SMikko Perttunen reg = <0x031e0000 0x10000>; 2045425fb15SMikko Perttunen interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 2055425fb15SMikko Perttunen #address-cells = <1>; 2065425fb15SMikko Perttunen #size-cells = <0>; 2075425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_I2C9>; 2085425fb15SMikko Perttunen clock-names = "div-clk"; 2095425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_I2C9>; 2105425fb15SMikko Perttunen reset-names = "i2c"; 2115425fb15SMikko Perttunen status = "disabled"; 2125425fb15SMikko Perttunen }; 2135425fb15SMikko Perttunen 2146a574ec7SThierry Reding pwm1: pwm@3280000 { 2156a574ec7SThierry Reding compatible = "nvidia,tegra194-pwm", 2166a574ec7SThierry Reding "nvidia,tegra186-pwm"; 2176a574ec7SThierry Reding reg = <0x3280000 0x10000>; 2186a574ec7SThierry Reding clocks = <&bpmp TEGRA194_CLK_PWM1>; 2196a574ec7SThierry Reding clock-names = "pwm"; 2206a574ec7SThierry Reding resets = <&bpmp TEGRA194_RESET_PWM1>; 2216a574ec7SThierry Reding reset-names = "pwm"; 2226a574ec7SThierry Reding status = "disabled"; 2236a574ec7SThierry Reding #pwm-cells = <2>; 2246a574ec7SThierry Reding }; 2256a574ec7SThierry Reding 2266a574ec7SThierry Reding pwm2: pwm@3290000 { 2276a574ec7SThierry Reding compatible = "nvidia,tegra194-pwm", 2286a574ec7SThierry Reding "nvidia,tegra186-pwm"; 2296a574ec7SThierry Reding reg = <0x3290000 0x10000>; 2306a574ec7SThierry Reding clocks = <&bpmp TEGRA194_CLK_PWM2>; 2316a574ec7SThierry Reding clock-names = "pwm"; 2326a574ec7SThierry Reding resets = <&bpmp TEGRA194_RESET_PWM2>; 2336a574ec7SThierry Reding reset-names = "pwm"; 2346a574ec7SThierry Reding status = "disabled"; 2356a574ec7SThierry Reding #pwm-cells = <2>; 2366a574ec7SThierry Reding }; 2376a574ec7SThierry Reding 2386a574ec7SThierry Reding pwm3: pwm@32a0000 { 2396a574ec7SThierry Reding compatible = "nvidia,tegra194-pwm", 2406a574ec7SThierry Reding "nvidia,tegra186-pwm"; 2416a574ec7SThierry Reding reg = <0x32a0000 0x10000>; 2426a574ec7SThierry Reding clocks = <&bpmp TEGRA194_CLK_PWM3>; 2436a574ec7SThierry Reding clock-names = "pwm"; 2446a574ec7SThierry Reding resets = <&bpmp TEGRA194_RESET_PWM3>; 2456a574ec7SThierry Reding reset-names = "pwm"; 2466a574ec7SThierry Reding status = "disabled"; 2476a574ec7SThierry Reding #pwm-cells = <2>; 2486a574ec7SThierry Reding }; 2496a574ec7SThierry Reding 2506a574ec7SThierry Reding pwm5: pwm@32c0000 { 2516a574ec7SThierry Reding compatible = "nvidia,tegra194-pwm", 2526a574ec7SThierry Reding "nvidia,tegra186-pwm"; 2536a574ec7SThierry Reding reg = <0x32c0000 0x10000>; 2546a574ec7SThierry Reding clocks = <&bpmp TEGRA194_CLK_PWM5>; 2556a574ec7SThierry Reding clock-names = "pwm"; 2566a574ec7SThierry Reding resets = <&bpmp TEGRA194_RESET_PWM5>; 2576a574ec7SThierry Reding reset-names = "pwm"; 2586a574ec7SThierry Reding status = "disabled"; 2596a574ec7SThierry Reding #pwm-cells = <2>; 2606a574ec7SThierry Reding }; 2616a574ec7SThierry Reding 2626a574ec7SThierry Reding pwm6: pwm@32d0000 { 2636a574ec7SThierry Reding compatible = "nvidia,tegra194-pwm", 2646a574ec7SThierry Reding "nvidia,tegra186-pwm"; 2656a574ec7SThierry Reding reg = <0x32d0000 0x10000>; 2666a574ec7SThierry Reding clocks = <&bpmp TEGRA194_CLK_PWM6>; 2676a574ec7SThierry Reding clock-names = "pwm"; 2686a574ec7SThierry Reding resets = <&bpmp TEGRA194_RESET_PWM6>; 2696a574ec7SThierry Reding reset-names = "pwm"; 2706a574ec7SThierry Reding status = "disabled"; 2716a574ec7SThierry Reding #pwm-cells = <2>; 2726a574ec7SThierry Reding }; 2736a574ec7SThierry Reding 2746a574ec7SThierry Reding pwm7: pwm@32e0000 { 2756a574ec7SThierry Reding compatible = "nvidia,tegra194-pwm", 2766a574ec7SThierry Reding "nvidia,tegra186-pwm"; 2776a574ec7SThierry Reding reg = <0x32e0000 0x10000>; 2786a574ec7SThierry Reding clocks = <&bpmp TEGRA194_CLK_PWM7>; 2796a574ec7SThierry Reding clock-names = "pwm"; 2806a574ec7SThierry Reding resets = <&bpmp TEGRA194_RESET_PWM7>; 2816a574ec7SThierry Reding reset-names = "pwm"; 2826a574ec7SThierry Reding status = "disabled"; 2836a574ec7SThierry Reding #pwm-cells = <2>; 2846a574ec7SThierry Reding }; 2856a574ec7SThierry Reding 2866a574ec7SThierry Reding pwm8: pwm@32f0000 { 2876a574ec7SThierry Reding compatible = "nvidia,tegra194-pwm", 2886a574ec7SThierry Reding "nvidia,tegra186-pwm"; 2896a574ec7SThierry Reding reg = <0x32f0000 0x10000>; 2906a574ec7SThierry Reding clocks = <&bpmp TEGRA194_CLK_PWM8>; 2916a574ec7SThierry Reding clock-names = "pwm"; 2926a574ec7SThierry Reding resets = <&bpmp TEGRA194_RESET_PWM8>; 2936a574ec7SThierry Reding reset-names = "pwm"; 2946a574ec7SThierry Reding status = "disabled"; 2956a574ec7SThierry Reding #pwm-cells = <2>; 2966a574ec7SThierry Reding }; 2976a574ec7SThierry Reding 2985425fb15SMikko Perttunen sdmmc1: sdhci@3400000 { 2995425fb15SMikko Perttunen compatible = "nvidia,tegra194-sdhci", "nvidia,tegra186-sdhci"; 3005425fb15SMikko Perttunen reg = <0x03400000 0x10000>; 3015425fb15SMikko Perttunen interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 3025425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_SDMMC1>; 3035425fb15SMikko Perttunen clock-names = "sdhci"; 3045425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_SDMMC1>; 3055425fb15SMikko Perttunen reset-names = "sdhci"; 3065425fb15SMikko Perttunen status = "disabled"; 3075425fb15SMikko Perttunen }; 3085425fb15SMikko Perttunen 3095425fb15SMikko Perttunen sdmmc3: sdhci@3440000 { 3105425fb15SMikko Perttunen compatible = "nvidia,tegra194-sdhci", "nvidia,tegra186-sdhci"; 3115425fb15SMikko Perttunen reg = <0x03440000 0x10000>; 3125425fb15SMikko Perttunen interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 3135425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_SDMMC3>; 3145425fb15SMikko Perttunen clock-names = "sdhci"; 3155425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_SDMMC3>; 3165425fb15SMikko Perttunen reset-names = "sdhci"; 3175425fb15SMikko Perttunen status = "disabled"; 3185425fb15SMikko Perttunen }; 3195425fb15SMikko Perttunen 3205425fb15SMikko Perttunen sdmmc4: sdhci@3460000 { 3215425fb15SMikko Perttunen compatible = "nvidia,tegra194-sdhci", "nvidia,tegra186-sdhci"; 3225425fb15SMikko Perttunen reg = <0x03460000 0x10000>; 3235425fb15SMikko Perttunen interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 3245425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_SDMMC4>; 3255425fb15SMikko Perttunen clock-names = "sdhci"; 3265425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_SDMMC4>; 3275425fb15SMikko Perttunen reset-names = "sdhci"; 3285425fb15SMikko Perttunen status = "disabled"; 3295425fb15SMikko Perttunen }; 3305425fb15SMikko Perttunen 3315425fb15SMikko Perttunen gic: interrupt-controller@3881000 { 3325425fb15SMikko Perttunen compatible = "arm,gic-400"; 3335425fb15SMikko Perttunen #interrupt-cells = <3>; 3345425fb15SMikko Perttunen interrupt-controller; 3355425fb15SMikko Perttunen reg = <0x03881000 0x1000>, 3365425fb15SMikko Perttunen <0x03882000 0x2000>, 3375425fb15SMikko Perttunen <0x03884000 0x2000>, 3385425fb15SMikko Perttunen <0x03886000 0x2000>; 3395425fb15SMikko Perttunen interrupts = <GIC_PPI 9 3405425fb15SMikko Perttunen (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 3415425fb15SMikko Perttunen interrupt-parent = <&gic>; 3425425fb15SMikko Perttunen }; 3435425fb15SMikko Perttunen 3445425fb15SMikko Perttunen hsp_top0: hsp@3c00000 { 3455425fb15SMikko Perttunen compatible = "nvidia,tegra186-hsp"; 3465425fb15SMikko Perttunen reg = <0x03c00000 0xa0000>; 3475425fb15SMikko Perttunen interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>; 3485425fb15SMikko Perttunen interrupt-names = "doorbell"; 3495425fb15SMikko Perttunen #mbox-cells = <2>; 3505425fb15SMikko Perttunen }; 3515425fb15SMikko Perttunen 3525425fb15SMikko Perttunen gen2_i2c: i2c@c240000 { 353d9fd2244SThierry Reding compatible = "nvidia,tegra194-i2c"; 3545425fb15SMikko Perttunen reg = <0x0c240000 0x10000>; 3555425fb15SMikko Perttunen interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 3565425fb15SMikko Perttunen #address-cells = <1>; 3575425fb15SMikko Perttunen #size-cells = <0>; 3585425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_I2C2>; 3595425fb15SMikko Perttunen clock-names = "div-clk"; 3605425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_I2C2>; 3615425fb15SMikko Perttunen reset-names = "i2c"; 3625425fb15SMikko Perttunen status = "disabled"; 3635425fb15SMikko Perttunen }; 3645425fb15SMikko Perttunen 3655425fb15SMikko Perttunen gen8_i2c: i2c@c250000 { 366d9fd2244SThierry Reding compatible = "nvidia,tegra194-i2c"; 3675425fb15SMikko Perttunen reg = <0x0c250000 0x10000>; 3685425fb15SMikko Perttunen interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 3695425fb15SMikko Perttunen #address-cells = <1>; 3705425fb15SMikko Perttunen #size-cells = <0>; 3715425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_I2C8>; 3725425fb15SMikko Perttunen clock-names = "div-clk"; 3735425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_I2C8>; 3745425fb15SMikko Perttunen reset-names = "i2c"; 3755425fb15SMikko Perttunen status = "disabled"; 3765425fb15SMikko Perttunen }; 3775425fb15SMikko Perttunen 3785425fb15SMikko Perttunen uartc: serial@c280000 { 3795425fb15SMikko Perttunen compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart"; 3805425fb15SMikko Perttunen reg = <0x0c280000 0x40>; 3815425fb15SMikko Perttunen reg-shift = <2>; 3825425fb15SMikko Perttunen interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 3835425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_UARTC>; 3845425fb15SMikko Perttunen clock-names = "serial"; 3855425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_UARTC>; 3865425fb15SMikko Perttunen reset-names = "serial"; 3875425fb15SMikko Perttunen status = "disabled"; 3885425fb15SMikko Perttunen }; 3895425fb15SMikko Perttunen 3905425fb15SMikko Perttunen uartg: serial@c290000 { 3915425fb15SMikko Perttunen compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart"; 3925425fb15SMikko Perttunen reg = <0x0c290000 0x40>; 3935425fb15SMikko Perttunen reg-shift = <2>; 3945425fb15SMikko Perttunen interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 3955425fb15SMikko Perttunen clocks = <&bpmp TEGRA194_CLK_UARTG>; 3965425fb15SMikko Perttunen clock-names = "serial"; 3975425fb15SMikko Perttunen resets = <&bpmp TEGRA194_RESET_UARTG>; 3985425fb15SMikko Perttunen reset-names = "serial"; 3995425fb15SMikko Perttunen status = "disabled"; 4005425fb15SMikko Perttunen }; 4015425fb15SMikko Perttunen 40237e5a31dSThierry Reding rtc: rtc@c2a0000 { 40337e5a31dSThierry Reding compatible = "nvidia,tegra194-rtc", "nvidia,tegra20-rtc"; 40437e5a31dSThierry Reding reg = <0x0c2a0000 0x10000>; 40537e5a31dSThierry Reding interrupt-parent = <&pmc>; 40637e5a31dSThierry Reding interrupts = <73 IRQ_TYPE_LEVEL_HIGH>; 40737e5a31dSThierry Reding clocks = <&bpmp TEGRA194_CLK_CLK_32K>; 40837e5a31dSThierry Reding clock-names = "rtc"; 40937e5a31dSThierry Reding status = "disabled"; 41037e5a31dSThierry Reding }; 41137e5a31dSThierry Reding 4124d286331SThierry Reding gpio_aon: gpio@c2f0000 { 4134d286331SThierry Reding compatible = "nvidia,tegra194-gpio-aon"; 4144d286331SThierry Reding reg-names = "security", "gpio"; 4154d286331SThierry Reding reg = <0xc2f0000 0x1000>, 4164d286331SThierry Reding <0xc2f1000 0x1000>; 4174d286331SThierry Reding interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 4184d286331SThierry Reding <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 4194d286331SThierry Reding <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 4204d286331SThierry Reding <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 4214d286331SThierry Reding gpio-controller; 4224d286331SThierry Reding #gpio-cells = <2>; 4234d286331SThierry Reding interrupt-controller; 4244d286331SThierry Reding #interrupt-cells = <2>; 4254d286331SThierry Reding }; 4264d286331SThierry Reding 4276a574ec7SThierry Reding pwm4: pwm@c340000 { 4286a574ec7SThierry Reding compatible = "nvidia,tegra194-pwm", 4296a574ec7SThierry Reding "nvidia,tegra186-pwm"; 4306a574ec7SThierry Reding reg = <0xc340000 0x10000>; 4316a574ec7SThierry Reding clocks = <&bpmp TEGRA194_CLK_PWM4>; 4326a574ec7SThierry Reding clock-names = "pwm"; 4336a574ec7SThierry Reding resets = <&bpmp TEGRA194_RESET_PWM4>; 4346a574ec7SThierry Reding reset-names = "pwm"; 4356a574ec7SThierry Reding status = "disabled"; 4366a574ec7SThierry Reding #pwm-cells = <2>; 4376a574ec7SThierry Reding }; 4386a574ec7SThierry Reding 43938ecf1e5SThierry Reding pmc: pmc@c360000 { 4405425fb15SMikko Perttunen compatible = "nvidia,tegra194-pmc"; 4415425fb15SMikko Perttunen reg = <0x0c360000 0x10000>, 4425425fb15SMikko Perttunen <0x0c370000 0x10000>, 4435425fb15SMikko Perttunen <0x0c380000 0x10000>, 4445425fb15SMikko Perttunen <0x0c390000 0x10000>, 4455425fb15SMikko Perttunen <0x0c3a0000 0x10000>; 4465425fb15SMikko Perttunen reg-names = "pmc", "wake", "aotag", "scratch", "misc"; 44738ecf1e5SThierry Reding 44838ecf1e5SThierry Reding #interrupt-cells = <2>; 44938ecf1e5SThierry Reding interrupt-controller; 4505425fb15SMikko Perttunen }; 4513db6d3baSThierry Reding 4523db6d3baSThierry Reding host1x@13e00000 { 4533db6d3baSThierry Reding compatible = "nvidia,tegra194-host1x", "simple-bus"; 4543db6d3baSThierry Reding reg = <0x13e00000 0x10000>, 4553db6d3baSThierry Reding <0x13e10000 0x10000>; 4563db6d3baSThierry Reding reg-names = "hypervisor", "vm"; 4573db6d3baSThierry Reding interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>, 4583db6d3baSThierry Reding <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>; 4593db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_HOST1X>; 4603db6d3baSThierry Reding clock-names = "host1x"; 4613db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_HOST1X>; 4623db6d3baSThierry Reding reset-names = "host1x"; 4633db6d3baSThierry Reding 4643db6d3baSThierry Reding #address-cells = <1>; 4653db6d3baSThierry Reding #size-cells = <1>; 4663db6d3baSThierry Reding 4673db6d3baSThierry Reding ranges = <0x15000000 0x15000000 0x01000000>; 4683db6d3baSThierry Reding 4693db6d3baSThierry Reding display-hub@15200000 { 4703db6d3baSThierry Reding compatible = "nvidia,tegra194-display", "simple-bus"; 4713db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_MISC>, 4723db6d3baSThierry Reding <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP0>, 4733db6d3baSThierry Reding <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP1>, 4743db6d3baSThierry Reding <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP2>, 4753db6d3baSThierry Reding <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP3>, 4763db6d3baSThierry Reding <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP4>, 4773db6d3baSThierry Reding <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP5>; 4783db6d3baSThierry Reding reset-names = "misc", "wgrp0", "wgrp1", "wgrp2", 4793db6d3baSThierry Reding "wgrp3", "wgrp4", "wgrp5"; 4803db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_DISP>, 4813db6d3baSThierry Reding <&bpmp TEGRA194_CLK_NVDISPLAYHUB>; 4823db6d3baSThierry Reding clock-names = "disp", "hub"; 4833db6d3baSThierry Reding status = "disabled"; 4843db6d3baSThierry Reding 4853db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>; 4863db6d3baSThierry Reding 4873db6d3baSThierry Reding #address-cells = <1>; 4883db6d3baSThierry Reding #size-cells = <1>; 4893db6d3baSThierry Reding 4903db6d3baSThierry Reding ranges = <0x15200000 0x15200000 0x40000>; 4913db6d3baSThierry Reding 4923db6d3baSThierry Reding display@15200000 { 4933db6d3baSThierry Reding compatible = "nvidia,tegra194-dc"; 4943db6d3baSThierry Reding reg = <0x15200000 0x10000>; 4953db6d3baSThierry Reding interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 4963db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P0>; 4973db6d3baSThierry Reding clock-names = "dc"; 4983db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD0>; 4993db6d3baSThierry Reding reset-names = "dc"; 5003db6d3baSThierry Reding 5013db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>; 5023db6d3baSThierry Reding 5033db6d3baSThierry Reding nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>; 5043db6d3baSThierry Reding nvidia,head = <0>; 5053db6d3baSThierry Reding }; 5063db6d3baSThierry Reding 5073db6d3baSThierry Reding display@15210000 { 5083db6d3baSThierry Reding compatible = "nvidia,tegra194-dc"; 5093db6d3baSThierry Reding reg = <0x15210000 0x10000>; 5103db6d3baSThierry Reding interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 5113db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P1>; 5123db6d3baSThierry Reding clock-names = "dc"; 5133db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD1>; 5143db6d3baSThierry Reding reset-names = "dc"; 5153db6d3baSThierry Reding 5163db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPB>; 5173db6d3baSThierry Reding 5183db6d3baSThierry Reding nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>; 5193db6d3baSThierry Reding nvidia,head = <1>; 5203db6d3baSThierry Reding }; 5213db6d3baSThierry Reding 5223db6d3baSThierry Reding display@15220000 { 5233db6d3baSThierry Reding compatible = "nvidia,tegra194-dc"; 5243db6d3baSThierry Reding reg = <0x15220000 0x10000>; 5253db6d3baSThierry Reding interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 5263db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P2>; 5273db6d3baSThierry Reding clock-names = "dc"; 5283db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD2>; 5293db6d3baSThierry Reding reset-names = "dc"; 5303db6d3baSThierry Reding 5313db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>; 5323db6d3baSThierry Reding 5333db6d3baSThierry Reding nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>; 5343db6d3baSThierry Reding nvidia,head = <2>; 5353db6d3baSThierry Reding }; 5363db6d3baSThierry Reding 5373db6d3baSThierry Reding display@15230000 { 5383db6d3baSThierry Reding compatible = "nvidia,tegra194-dc"; 5393db6d3baSThierry Reding reg = <0x15230000 0x10000>; 5403db6d3baSThierry Reding interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>; 5413db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P3>; 5423db6d3baSThierry Reding clock-names = "dc"; 5433db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD3>; 5443db6d3baSThierry Reding reset-names = "dc"; 5453db6d3baSThierry Reding 5463db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>; 5473db6d3baSThierry Reding 5483db6d3baSThierry Reding nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>; 5493db6d3baSThierry Reding nvidia,head = <3>; 5503db6d3baSThierry Reding }; 5513db6d3baSThierry Reding }; 5523db6d3baSThierry Reding 5538d424ec2SThierry Reding vic@15340000 { 5548d424ec2SThierry Reding compatible = "nvidia,tegra194-vic"; 5558d424ec2SThierry Reding reg = <0x15340000 0x00040000>; 5568d424ec2SThierry Reding interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>; 5578d424ec2SThierry Reding clocks = <&bpmp TEGRA194_CLK_VIC>; 5588d424ec2SThierry Reding clock-names = "vic"; 5598d424ec2SThierry Reding resets = <&bpmp TEGRA194_RESET_VIC>; 5608d424ec2SThierry Reding reset-names = "vic"; 5618d424ec2SThierry Reding 5628d424ec2SThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_VIC>; 5638d424ec2SThierry Reding }; 5648d424ec2SThierry Reding 5653db6d3baSThierry Reding dpaux0: dpaux@155c0000 { 5663db6d3baSThierry Reding compatible = "nvidia,tegra194-dpaux"; 5673db6d3baSThierry Reding reg = <0x155c0000 0x10000>; 5683db6d3baSThierry Reding interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 5693db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_DPAUX>, 5703db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLDP>; 5713db6d3baSThierry Reding clock-names = "dpaux", "parent"; 5723db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_DPAUX>; 5733db6d3baSThierry Reding reset-names = "dpaux"; 5743db6d3baSThierry Reding status = "disabled"; 5753db6d3baSThierry Reding 5763db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>; 5773db6d3baSThierry Reding 5783db6d3baSThierry Reding state_dpaux0_aux: pinmux-aux { 5793db6d3baSThierry Reding groups = "dpaux-io"; 5803db6d3baSThierry Reding function = "aux"; 5813db6d3baSThierry Reding }; 5823db6d3baSThierry Reding 5833db6d3baSThierry Reding state_dpaux0_i2c: pinmux-i2c { 5843db6d3baSThierry Reding groups = "dpaux-io"; 5853db6d3baSThierry Reding function = "i2c"; 5863db6d3baSThierry Reding }; 5873db6d3baSThierry Reding 5883db6d3baSThierry Reding state_dpaux0_off: pinmux-off { 5893db6d3baSThierry Reding groups = "dpaux-io"; 5903db6d3baSThierry Reding function = "off"; 5913db6d3baSThierry Reding }; 5923db6d3baSThierry Reding 5933db6d3baSThierry Reding i2c-bus { 5943db6d3baSThierry Reding #address-cells = <1>; 5953db6d3baSThierry Reding #size-cells = <0>; 5963db6d3baSThierry Reding }; 5973db6d3baSThierry Reding }; 5983db6d3baSThierry Reding 5993db6d3baSThierry Reding dpaux1: dpaux@155d0000 { 6003db6d3baSThierry Reding compatible = "nvidia,tegra194-dpaux"; 6013db6d3baSThierry Reding reg = <0x155d0000 0x10000>; 6023db6d3baSThierry Reding interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>; 6033db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_DPAUX1>, 6043db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLDP>; 6053db6d3baSThierry Reding clock-names = "dpaux", "parent"; 6063db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_DPAUX1>; 6073db6d3baSThierry Reding reset-names = "dpaux"; 6083db6d3baSThierry Reding status = "disabled"; 6093db6d3baSThierry Reding 6103db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>; 6113db6d3baSThierry Reding 6123db6d3baSThierry Reding state_dpaux1_aux: pinmux-aux { 6133db6d3baSThierry Reding groups = "dpaux-io"; 6143db6d3baSThierry Reding function = "aux"; 6153db6d3baSThierry Reding }; 6163db6d3baSThierry Reding 6173db6d3baSThierry Reding state_dpaux1_i2c: pinmux-i2c { 6183db6d3baSThierry Reding groups = "dpaux-io"; 6193db6d3baSThierry Reding function = "i2c"; 6203db6d3baSThierry Reding }; 6213db6d3baSThierry Reding 6223db6d3baSThierry Reding state_dpaux1_off: pinmux-off { 6233db6d3baSThierry Reding groups = "dpaux-io"; 6243db6d3baSThierry Reding function = "off"; 6253db6d3baSThierry Reding }; 6263db6d3baSThierry Reding 6273db6d3baSThierry Reding i2c-bus { 6283db6d3baSThierry Reding #address-cells = <1>; 6293db6d3baSThierry Reding #size-cells = <0>; 6303db6d3baSThierry Reding }; 6313db6d3baSThierry Reding }; 6323db6d3baSThierry Reding 6333db6d3baSThierry Reding dpaux2: dpaux@155e0000 { 6343db6d3baSThierry Reding compatible = "nvidia,tegra194-dpaux"; 6353db6d3baSThierry Reding reg = <0x155e0000 0x10000>; 6363db6d3baSThierry Reding interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>; 6373db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_DPAUX2>, 6383db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLDP>; 6393db6d3baSThierry Reding clock-names = "dpaux", "parent"; 6403db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_DPAUX2>; 6413db6d3baSThierry Reding reset-names = "dpaux"; 6423db6d3baSThierry Reding status = "disabled"; 6433db6d3baSThierry Reding 6443db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>; 6453db6d3baSThierry Reding 6463db6d3baSThierry Reding state_dpaux2_aux: pinmux-aux { 6473db6d3baSThierry Reding groups = "dpaux-io"; 6483db6d3baSThierry Reding function = "aux"; 6493db6d3baSThierry Reding }; 6503db6d3baSThierry Reding 6513db6d3baSThierry Reding state_dpaux2_i2c: pinmux-i2c { 6523db6d3baSThierry Reding groups = "dpaux-io"; 6533db6d3baSThierry Reding function = "i2c"; 6543db6d3baSThierry Reding }; 6553db6d3baSThierry Reding 6563db6d3baSThierry Reding state_dpaux2_off: pinmux-off { 6573db6d3baSThierry Reding groups = "dpaux-io"; 6583db6d3baSThierry Reding function = "off"; 6593db6d3baSThierry Reding }; 6603db6d3baSThierry Reding 6613db6d3baSThierry Reding i2c-bus { 6623db6d3baSThierry Reding #address-cells = <1>; 6633db6d3baSThierry Reding #size-cells = <0>; 6643db6d3baSThierry Reding }; 6653db6d3baSThierry Reding }; 6663db6d3baSThierry Reding 6673db6d3baSThierry Reding dpaux3: dpaux@155f0000 { 6683db6d3baSThierry Reding compatible = "nvidia,tegra194-dpaux"; 6693db6d3baSThierry Reding reg = <0x155f0000 0x10000>; 6703db6d3baSThierry Reding interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 6713db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_DPAUX3>, 6723db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLDP>; 6733db6d3baSThierry Reding clock-names = "dpaux", "parent"; 6743db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_DPAUX3>; 6753db6d3baSThierry Reding reset-names = "dpaux"; 6763db6d3baSThierry Reding status = "disabled"; 6773db6d3baSThierry Reding 6783db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>; 6793db6d3baSThierry Reding 6803db6d3baSThierry Reding state_dpaux3_aux: pinmux-aux { 6813db6d3baSThierry Reding groups = "dpaux-io"; 6823db6d3baSThierry Reding function = "aux"; 6833db6d3baSThierry Reding }; 6843db6d3baSThierry Reding 6853db6d3baSThierry Reding state_dpaux3_i2c: pinmux-i2c { 6863db6d3baSThierry Reding groups = "dpaux-io"; 6873db6d3baSThierry Reding function = "i2c"; 6883db6d3baSThierry Reding }; 6893db6d3baSThierry Reding 6903db6d3baSThierry Reding state_dpaux3_off: pinmux-off { 6913db6d3baSThierry Reding groups = "dpaux-io"; 6923db6d3baSThierry Reding function = "off"; 6933db6d3baSThierry Reding }; 6943db6d3baSThierry Reding 6953db6d3baSThierry Reding i2c-bus { 6963db6d3baSThierry Reding #address-cells = <1>; 6973db6d3baSThierry Reding #size-cells = <0>; 6983db6d3baSThierry Reding }; 6993db6d3baSThierry Reding }; 7003db6d3baSThierry Reding 7013db6d3baSThierry Reding sor0: sor@15b00000 { 7023db6d3baSThierry Reding compatible = "nvidia,tegra194-sor"; 7033db6d3baSThierry Reding reg = <0x15b00000 0x40000>; 7043db6d3baSThierry Reding interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 7053db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_SOR0_REF>, 7063db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR0_OUT>, 7073db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLD>, 7083db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLDP>, 7093db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR_SAFE>, 7103db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR0_PAD_CLKOUT>; 7113db6d3baSThierry Reding clock-names = "sor", "out", "parent", "dp", "safe", 7123db6d3baSThierry Reding "pad"; 7133db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_SOR0>; 7143db6d3baSThierry Reding reset-names = "sor"; 7153db6d3baSThierry Reding pinctrl-0 = <&state_dpaux0_aux>; 7163db6d3baSThierry Reding pinctrl-1 = <&state_dpaux0_i2c>; 7173db6d3baSThierry Reding pinctrl-2 = <&state_dpaux0_off>; 7183db6d3baSThierry Reding pinctrl-names = "aux", "i2c", "off"; 7193db6d3baSThierry Reding status = "disabled"; 7203db6d3baSThierry Reding 7213db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>; 7223db6d3baSThierry Reding nvidia,interface = <0>; 7233db6d3baSThierry Reding }; 7243db6d3baSThierry Reding 7253db6d3baSThierry Reding sor1: sor@15b40000 { 7263db6d3baSThierry Reding compatible = "nvidia,tegra194-sor"; 7273db6d3baSThierry Reding reg = <0x155c0000 0x40000>; 7283db6d3baSThierry Reding interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 7293db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_SOR1_REF>, 7303db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR1_OUT>, 7313db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLD2>, 7323db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLDP>, 7333db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR_SAFE>, 7343db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR1_PAD_CLKOUT>; 7353db6d3baSThierry Reding clock-names = "sor", "out", "parent", "dp", "safe", 7363db6d3baSThierry Reding "pad"; 7373db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_SOR1>; 7383db6d3baSThierry Reding reset-names = "sor"; 7393db6d3baSThierry Reding pinctrl-0 = <&state_dpaux1_aux>; 7403db6d3baSThierry Reding pinctrl-1 = <&state_dpaux1_i2c>; 7413db6d3baSThierry Reding pinctrl-2 = <&state_dpaux1_off>; 7423db6d3baSThierry Reding pinctrl-names = "aux", "i2c", "off"; 7433db6d3baSThierry Reding status = "disabled"; 7443db6d3baSThierry Reding 7453db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>; 7463db6d3baSThierry Reding nvidia,interface = <1>; 7473db6d3baSThierry Reding }; 7483db6d3baSThierry Reding 7493db6d3baSThierry Reding sor2: sor@15b80000 { 7503db6d3baSThierry Reding compatible = "nvidia,tegra194-sor"; 7513db6d3baSThierry Reding reg = <0x15b80000 0x40000>; 7523db6d3baSThierry Reding interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>; 7533db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_SOR2_REF>, 7543db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR2_OUT>, 7553db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLD3>, 7563db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLDP>, 7573db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR_SAFE>, 7583db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR2_PAD_CLKOUT>; 7593db6d3baSThierry Reding clock-names = "sor", "out", "parent", "dp", "safe", 7603db6d3baSThierry Reding "pad"; 7613db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_SOR2>; 7623db6d3baSThierry Reding reset-names = "sor"; 7633db6d3baSThierry Reding pinctrl-0 = <&state_dpaux2_aux>; 7643db6d3baSThierry Reding pinctrl-1 = <&state_dpaux2_i2c>; 7653db6d3baSThierry Reding pinctrl-2 = <&state_dpaux2_off>; 7663db6d3baSThierry Reding pinctrl-names = "aux", "i2c", "off"; 7673db6d3baSThierry Reding status = "disabled"; 7683db6d3baSThierry Reding 7693db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>; 7703db6d3baSThierry Reding nvidia,interface = <2>; 7713db6d3baSThierry Reding }; 7723db6d3baSThierry Reding 7733db6d3baSThierry Reding sor3: sor@15bc0000 { 7743db6d3baSThierry Reding compatible = "nvidia,tegra194-sor"; 7753db6d3baSThierry Reding reg = <0x15bc0000 0x40000>; 7763db6d3baSThierry Reding interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>; 7773db6d3baSThierry Reding clocks = <&bpmp TEGRA194_CLK_SOR3_REF>, 7783db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR3_OUT>, 7793db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLD4>, 7803db6d3baSThierry Reding <&bpmp TEGRA194_CLK_PLLDP>, 7813db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR_SAFE>, 7823db6d3baSThierry Reding <&bpmp TEGRA194_CLK_SOR3_PAD_CLKOUT>; 7833db6d3baSThierry Reding clock-names = "sor", "out", "parent", "dp", "safe", 7843db6d3baSThierry Reding "pad"; 7853db6d3baSThierry Reding resets = <&bpmp TEGRA194_RESET_SOR3>; 7863db6d3baSThierry Reding reset-names = "sor"; 7873db6d3baSThierry Reding pinctrl-0 = <&state_dpaux3_aux>; 7883db6d3baSThierry Reding pinctrl-1 = <&state_dpaux3_i2c>; 7893db6d3baSThierry Reding pinctrl-2 = <&state_dpaux3_off>; 7903db6d3baSThierry Reding pinctrl-names = "aux", "i2c", "off"; 7913db6d3baSThierry Reding status = "disabled"; 7923db6d3baSThierry Reding 7933db6d3baSThierry Reding power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>; 7943db6d3baSThierry Reding nvidia,interface = <3>; 7953db6d3baSThierry Reding }; 7963db6d3baSThierry Reding }; 7975425fb15SMikko Perttunen }; 7985425fb15SMikko Perttunen 7995425fb15SMikko Perttunen sysram@40000000 { 8005425fb15SMikko Perttunen compatible = "nvidia,tegra194-sysram", "mmio-sram"; 8015425fb15SMikko Perttunen reg = <0x0 0x40000000 0x0 0x50000>; 8025425fb15SMikko Perttunen #address-cells = <1>; 8035425fb15SMikko Perttunen #size-cells = <1>; 8045425fb15SMikko Perttunen ranges = <0x0 0x0 0x40000000 0x50000>; 8055425fb15SMikko Perttunen 8065425fb15SMikko Perttunen cpu_bpmp_tx: shmem@4e000 { 8075425fb15SMikko Perttunen compatible = "nvidia,tegra194-bpmp-shmem"; 8085425fb15SMikko Perttunen reg = <0x4e000 0x1000>; 8095425fb15SMikko Perttunen label = "cpu-bpmp-tx"; 8105425fb15SMikko Perttunen pool; 8115425fb15SMikko Perttunen }; 8125425fb15SMikko Perttunen 8135425fb15SMikko Perttunen cpu_bpmp_rx: shmem@4f000 { 8145425fb15SMikko Perttunen compatible = "nvidia,tegra194-bpmp-shmem"; 8155425fb15SMikko Perttunen reg = <0x4f000 0x1000>; 8165425fb15SMikko Perttunen label = "cpu-bpmp-rx"; 8175425fb15SMikko Perttunen pool; 8185425fb15SMikko Perttunen }; 8195425fb15SMikko Perttunen }; 8205425fb15SMikko Perttunen 8215425fb15SMikko Perttunen bpmp: bpmp { 8225425fb15SMikko Perttunen compatible = "nvidia,tegra186-bpmp"; 8235425fb15SMikko Perttunen mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_DB 8245425fb15SMikko Perttunen TEGRA_HSP_DB_MASTER_BPMP>; 8255425fb15SMikko Perttunen shmem = <&cpu_bpmp_tx &cpu_bpmp_rx>; 8265425fb15SMikko Perttunen #clock-cells = <1>; 8275425fb15SMikko Perttunen #reset-cells = <1>; 8285425fb15SMikko Perttunen #power-domain-cells = <1>; 8295425fb15SMikko Perttunen 8305425fb15SMikko Perttunen bpmp_i2c: i2c { 8315425fb15SMikko Perttunen compatible = "nvidia,tegra186-bpmp-i2c"; 8325425fb15SMikko Perttunen nvidia,bpmp-bus-id = <5>; 8335425fb15SMikko Perttunen #address-cells = <1>; 8345425fb15SMikko Perttunen #size-cells = <0>; 8355425fb15SMikko Perttunen }; 8365425fb15SMikko Perttunen 8375425fb15SMikko Perttunen bpmp_thermal: thermal { 8385425fb15SMikko Perttunen compatible = "nvidia,tegra186-bpmp-thermal"; 8395425fb15SMikko Perttunen #thermal-sensor-cells = <1>; 8405425fb15SMikko Perttunen }; 8415425fb15SMikko Perttunen }; 8425425fb15SMikko Perttunen 8437780a034SMikko Perttunen cpus { 8447780a034SMikko Perttunen #address-cells = <1>; 8457780a034SMikko Perttunen #size-cells = <0>; 8467780a034SMikko Perttunen 8477780a034SMikko Perttunen cpu@0 { 8487780a034SMikko Perttunen compatible = "nvidia,tegra194-carmel", "arm,armv8"; 8497780a034SMikko Perttunen device_type = "cpu"; 8507780a034SMikko Perttunen reg = <0x10000>; 8517780a034SMikko Perttunen enable-method = "psci"; 8527780a034SMikko Perttunen }; 8537780a034SMikko Perttunen 8547780a034SMikko Perttunen cpu@1 { 8557780a034SMikko Perttunen compatible = "nvidia,tegra194-carmel", "arm,armv8"; 8567780a034SMikko Perttunen device_type = "cpu"; 8577780a034SMikko Perttunen reg = <0x10001>; 8587780a034SMikko Perttunen enable-method = "psci"; 8597780a034SMikko Perttunen }; 8607780a034SMikko Perttunen 8617780a034SMikko Perttunen cpu@2 { 8627780a034SMikko Perttunen compatible = "nvidia,tegra194-carmel", "arm,armv8"; 8637780a034SMikko Perttunen device_type = "cpu"; 8647780a034SMikko Perttunen reg = <0x100>; 8657780a034SMikko Perttunen enable-method = "psci"; 8667780a034SMikko Perttunen }; 8677780a034SMikko Perttunen 8687780a034SMikko Perttunen cpu@3 { 8697780a034SMikko Perttunen compatible = "nvidia,tegra194-carmel", "arm,armv8"; 8707780a034SMikko Perttunen device_type = "cpu"; 8717780a034SMikko Perttunen reg = <0x101>; 8727780a034SMikko Perttunen enable-method = "psci"; 8737780a034SMikko Perttunen }; 8747780a034SMikko Perttunen 8757780a034SMikko Perttunen cpu@4 { 8767780a034SMikko Perttunen compatible = "nvidia,tegra194-carmel", "arm,armv8"; 8777780a034SMikko Perttunen device_type = "cpu"; 8787780a034SMikko Perttunen reg = <0x200>; 8797780a034SMikko Perttunen enable-method = "psci"; 8807780a034SMikko Perttunen }; 8817780a034SMikko Perttunen 8827780a034SMikko Perttunen cpu@5 { 8837780a034SMikko Perttunen compatible = "nvidia,tegra194-carmel", "arm,armv8"; 8847780a034SMikko Perttunen device_type = "cpu"; 8857780a034SMikko Perttunen reg = <0x201>; 8867780a034SMikko Perttunen enable-method = "psci"; 8877780a034SMikko Perttunen }; 8887780a034SMikko Perttunen 8897780a034SMikko Perttunen cpu@6 { 8907780a034SMikko Perttunen compatible = "nvidia,tegra194-carmel", "arm,armv8"; 8917780a034SMikko Perttunen device_type = "cpu"; 8927780a034SMikko Perttunen reg = <0x10300>; 8937780a034SMikko Perttunen enable-method = "psci"; 8947780a034SMikko Perttunen }; 8957780a034SMikko Perttunen 8967780a034SMikko Perttunen cpu@7 { 8977780a034SMikko Perttunen compatible = "nvidia,tegra194-carmel", "arm,armv8"; 8987780a034SMikko Perttunen device_type = "cpu"; 8997780a034SMikko Perttunen reg = <0x10301>; 9007780a034SMikko Perttunen enable-method = "psci"; 9017780a034SMikko Perttunen }; 9027780a034SMikko Perttunen }; 9037780a034SMikko Perttunen 9047780a034SMikko Perttunen psci { 9057780a034SMikko Perttunen compatible = "arm,psci-1.0"; 9067780a034SMikko Perttunen status = "okay"; 9077780a034SMikko Perttunen method = "smc"; 9087780a034SMikko Perttunen }; 9097780a034SMikko Perttunen 910686ba009SThierry Reding thermal-zones { 911686ba009SThierry Reding cpu { 912686ba009SThierry Reding thermal-sensors = <&{/bpmp/thermal} 913686ba009SThierry Reding TEGRA194_BPMP_THERMAL_ZONE_CPU>; 914686ba009SThierry Reding status = "disabled"; 915686ba009SThierry Reding }; 916686ba009SThierry Reding 917686ba009SThierry Reding gpu { 918686ba009SThierry Reding thermal-sensors = <&{/bpmp/thermal} 919686ba009SThierry Reding TEGRA194_BPMP_THERMAL_ZONE_GPU>; 920686ba009SThierry Reding status = "disabled"; 921686ba009SThierry Reding }; 922686ba009SThierry Reding 923686ba009SThierry Reding aux { 924686ba009SThierry Reding thermal-sensors = <&{/bpmp/thermal} 925686ba009SThierry Reding TEGRA194_BPMP_THERMAL_ZONE_AUX>; 926686ba009SThierry Reding status = "disabled"; 927686ba009SThierry Reding }; 928686ba009SThierry Reding 929686ba009SThierry Reding pllx { 930686ba009SThierry Reding thermal-sensors = <&{/bpmp/thermal} 931686ba009SThierry Reding TEGRA194_BPMP_THERMAL_ZONE_PLLX>; 932686ba009SThierry Reding status = "disabled"; 933686ba009SThierry Reding }; 934686ba009SThierry Reding 935686ba009SThierry Reding ao { 936686ba009SThierry Reding thermal-sensors = <&{/bpmp/thermal} 937686ba009SThierry Reding TEGRA194_BPMP_THERMAL_ZONE_AO>; 938686ba009SThierry Reding status = "disabled"; 939686ba009SThierry Reding }; 940686ba009SThierry Reding 941686ba009SThierry Reding tj { 942686ba009SThierry Reding thermal-sensors = <&{/bpmp/thermal} 943686ba009SThierry Reding TEGRA194_BPMP_THERMAL_ZONE_TJ_MAX>; 944686ba009SThierry Reding status = "disabled"; 945686ba009SThierry Reding }; 946686ba009SThierry Reding }; 947686ba009SThierry Reding 9485425fb15SMikko Perttunen timer { 9495425fb15SMikko Perttunen compatible = "arm,armv8-timer"; 9505425fb15SMikko Perttunen interrupts = <GIC_PPI 13 9515425fb15SMikko Perttunen (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 9525425fb15SMikko Perttunen <GIC_PPI 14 9535425fb15SMikko Perttunen (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 9545425fb15SMikko Perttunen <GIC_PPI 11 9555425fb15SMikko Perttunen (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 9565425fb15SMikko Perttunen <GIC_PPI 10 9575425fb15SMikko Perttunen (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 9585425fb15SMikko Perttunen interrupt-parent = <&gic>; 9595425fb15SMikko Perttunen }; 9605425fb15SMikko Perttunen}; 961